WO2017087502A1 - Stiffened wires for offset bva - Google Patents
Stiffened wires for offset bva Download PDFInfo
- Publication number
- WO2017087502A1 WO2017087502A1 PCT/US2016/062247 US2016062247W WO2017087502A1 WO 2017087502 A1 WO2017087502 A1 WO 2017087502A1 US 2016062247 W US2016062247 W US 2016062247W WO 2017087502 A1 WO2017087502 A1 WO 2017087502A1
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- wire bonds
- dielectric layer
- encapsulation
- microelectronic
- reinforcing dielectric
- Prior art date
Links
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/49811—Additional leads joined to the metallisation on the insulating substrate, e.g. pins, bumps, wires, flat leads
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
- H01L21/48—Manufacture or treatment of parts, e.g. containers, prior to assembly of the devices, using processes not provided for in a single one of the subgroups H01L21/06 - H01L21/326
- H01L21/4814—Conductive parts
- H01L21/4821—Flat leads, e.g. lead frames with or without insulating supports
- H01L21/4825—Connection or disconnection of other leads to or from flat leads, e.g. wires, bumps, other flat leads
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
- H01L21/48—Manufacture or treatment of parts, e.g. containers, prior to assembly of the devices, using processes not provided for in a single one of the subgroups H01L21/06 - H01L21/326
- H01L21/4814—Conductive parts
- H01L21/4846—Leads on or in insulating or insulated substrates, e.g. metallisation
- H01L21/4853—Connection or disconnection of other leads to or from a metallisation, e.g. pins, wires, bumps
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
- H01L21/50—Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the subgroups H01L21/06 - H01L21/326, e.g. sealing of a cap to a base of a container
- H01L21/56—Encapsulations, e.g. encapsulation layers, coatings
- H01L21/565—Moulds
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/02—Containers; Seals
- H01L23/04—Containers; Seals characterised by the shape of the container or parts, e.g. caps, walls
- H01L23/043—Containers; Seals characterised by the shape of the container or parts, e.g. caps, walls the container being a hollow construction and having a conductive base as a mounting as well as a lead for the semiconductor body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/02—Containers; Seals
- H01L23/04—Containers; Seals characterised by the shape of the container or parts, e.g. caps, walls
- H01L23/053—Containers; Seals characterised by the shape of the container or parts, e.g. caps, walls the container being a hollow construction and having an insulating or insulated base as a mounting for the semiconductor body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/28—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
- H01L23/31—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
- H01L23/3107—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed
- H01L23/3121—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed a substrate forming part of the encapsulation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/28—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
- H01L23/31—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
- H01L23/3107—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed
- H01L23/3135—Double encapsulation or coating and encapsulation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/495—Lead-frames or other flat leads
- H01L23/49517—Additional leads
- H01L23/4952—Additional leads the additional leads being a bump or a wire
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/49833—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers the chip support structure consisting of a plurality of insulating substrates
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/42—Wire connectors; Manufacturing methods related thereto
- H01L24/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L24/49—Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L24/85—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a wire connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/0401—Bonding areas specifically adapted for bump connectors, e.g. under bump metallisation [UBM]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/04042—Bonding areas specifically adapted for wire connectors, e.g. wirebond pads
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/06—Structure, shape, material or disposition of the bonding areas prior to the connecting process of a plurality of bonding areas
- H01L2224/061—Disposition
- H01L2224/0612—Layout
- H01L2224/0613—Square or rectangular array
- H01L2224/06134—Square or rectangular array covering only portions of the surface to be connected
- H01L2224/06136—Covering only the central area of the surface to be connected, i.e. central arrangements
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/06—Structure, shape, material or disposition of the bonding areas prior to the connecting process of a plurality of bonding areas
- H01L2224/061—Disposition
- H01L2224/0618—Disposition being disposed on at least two different sides of the body, e.g. dual array
- H01L2224/06181—On opposite sides of the body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/13001—Core members of the bump connector
- H01L2224/13099—Material
- H01L2224/131—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/13001—Core members of the bump connector
- H01L2224/13099—Material
- H01L2224/131—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/13101—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of less than 400°C
- H01L2224/13109—Indium [In] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/13001—Core members of the bump connector
- H01L2224/13099—Material
- H01L2224/131—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/13101—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of less than 400°C
- H01L2224/13111—Tin [Sn] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/13001—Core members of the bump connector
- H01L2224/13099—Material
- H01L2224/13198—Material with a principal constituent of the material being a combination of two or more materials in the form of a matrix with a filler, i.e. being a hybrid material, e.g. segmented structures, foams
- H01L2224/13199—Material of the matrix
- H01L2224/1329—Material of the matrix with a principal constituent of the material being a polymer, e.g. polyester, phenolic based polymer, epoxy
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/13001—Core members of the bump connector
- H01L2224/13099—Material
- H01L2224/13198—Material with a principal constituent of the material being a combination of two or more materials in the form of a matrix with a filler, i.e. being a hybrid material, e.g. segmented structures, foams
- H01L2224/13298—Fillers
- H01L2224/13299—Base material
- H01L2224/133—Base material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
- H01L2224/161—Disposition
- H01L2224/16151—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/16221—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/16225—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
- H01L2224/16227—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation the bump connector connecting to a bond pad of the item
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/481—Disposition
- H01L2224/48151—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/48221—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/48225—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
- H01L2224/48227—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation connecting the wire to a bond pad of the item
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/73—Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
- H01L2224/732—Location after the connecting process
- H01L2224/73251—Location after the connecting process on different surfaces
- H01L2224/73265—Layer and wire connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/81—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
- H01L2224/818—Bonding techniques
- H01L2224/81801—Soldering or alloying
- H01L2224/81805—Soldering or alloying involving forming a eutectic alloy at the bonding interface
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
- H01L2225/10—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers
- H01L2225/1005—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00
- H01L2225/1011—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00 the containers being in a stacked arrangement
- H01L2225/1017—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00 the containers being in a stacked arrangement the lowermost container comprising a device support
- H01L2225/1023—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00 the containers being in a stacked arrangement the lowermost container comprising a device support the support being an insulating substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
- H01L2225/10—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers
- H01L2225/1005—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00
- H01L2225/1011—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00 the containers being in a stacked arrangement
- H01L2225/1041—Special adaptations for top connections of the lowermost container, e.g. redistribution layer, integral interposer
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/49838—Geometry or layout
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/02—Bonding areas ; Manufacturing methods related thereto
- H01L24/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L24/06—Structure, shape, material or disposition of the bonding areas prior to the connecting process of a plurality of bonding areas
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/10—Bump connectors ; Manufacturing methods related thereto
- H01L24/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L24/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/10—Bump connectors ; Manufacturing methods related thereto
- H01L24/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L24/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/42—Wire connectors; Manufacturing methods related thereto
- H01L24/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L24/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L25/00—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
- H01L25/03—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes
- H01L25/04—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers
- H01L25/065—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H01L27/00
- H01L25/0655—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H01L27/00 the devices being arranged next to each other
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L25/00—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
- H01L25/03—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes
- H01L25/04—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers
- H01L25/065—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H01L27/00
- H01L25/0657—Stacked arrangements of devices
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L25/00—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
- H01L25/03—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes
- H01L25/10—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices having separate containers
- H01L25/105—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices having separate containers the devices being of a type provided for in group H01L27/00
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/00014—Technical content checked by a classifier the subject-matter covered by the group, the symbol of which is combined with the symbol of this group, being disclosed without further technical details
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/14—Integrated circuits
- H01L2924/143—Digital devices
- H01L2924/1431—Logic devices
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/14—Integrated circuits
- H01L2924/143—Digital devices
- H01L2924/1433—Application-specific integrated circuit [ASIC]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/14—Integrated circuits
- H01L2924/143—Digital devices
- H01L2924/1434—Memory
- H01L2924/1435—Random access memory [RAM]
- H01L2924/1436—Dynamic random-access memory [DRAM]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/14—Integrated circuits
- H01L2924/143—Digital devices
- H01L2924/1434—Memory
- H01L2924/1435—Random access memory [RAM]
- H01L2924/1437—Static random-access memory [SRAM]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/14—Integrated circuits
- H01L2924/143—Digital devices
- H01L2924/1434—Memory
- H01L2924/1435—Random access memory [RAM]
- H01L2924/1438—Flash memory
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/153—Connection portion
- H01L2924/1531—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface
- H01L2924/15313—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface being a land array, e.g. LGA
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/153—Connection portion
- H01L2924/1532—Connection portion the connection portion being formed on the die mounting surface of the substrate
- H01L2924/1533—Connection portion the connection portion being formed on the die mounting surface of the substrate the connection portion being formed both on the die mounting surface of the substrate and outside the die mounting surface of the substrate
- H01L2924/15333—Connection portion the connection portion being formed on the die mounting surface of the substrate the connection portion being formed both on the die mounting surface of the substrate and outside the die mounting surface of the substrate being a land array, e.g. LGA
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/19—Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
- H01L2924/191—Disposition
- H01L2924/19101—Disposition of discrete passive components
- H01L2924/19107—Disposition of discrete passive components off-chip wires
Definitions
- Embodiments of the invention herein relate to various structures and ways of making microelectronic packages which can be used in package on package assemblies, and more particularly, to such structures that incorporate wire bonds for as part of the package- on-package connections.
- Microelectronic devices such as semiconductor chips typically require many input and output connections to other electronic components.
- the input and output contacts of a semiconductor chip or other comparable device are generally disposed in grid-like patterns that substantially cover a surface of the device (commonly referred to as an "area array") or in elongated rows which may extend parallel to and adjacent each edge of the device's front surface, or in the center of the front surface.
- areas array a surface of the device
- devices such as chips must be physically mounted on a substrate such as a printed circuit board, and the contacts of the device must be electrically connected to electrically conductive features of the circuit board.
- Semiconductor chips are commonly provided in packages that facilitate handling of the chip during manufacture and during mounting of the chip on an external substrate such as a circuit board or other circuit panel.
- semiconductor chips are provided in packages suitable for surface mounting.
- Numerous packages of this general type have been proposed for various applications.
- Most commonly, such packages include a dielectric element, commonly referred to as a "chip carrier" with terminals formed as plated or etched metallic structures on the dielectric. These terminals typically are connected to the contacts of the chip itself by features such as thin traces extending along the chip carrier itself and by fine leads or wires extending between the contacts of the chip and the terminals or traces.
- the package In a surface mounting operation, the package is placed onto a circuit board so that each terminal on the package is aligned with a corresponding contact pad on the circuit board. Solder or other bonding material is provided between the terminals and the contact pads.
- the package can be permanently bonded in place by heating the assembly so as to melt or "reflow" the solder or otherwise activate the bonding material.
- solder masses in the form of solder balls, typically about 0.1 mm and about 0.8 mm (5 and 30 mils) in diameter, attached to the terminals of the package.
- a package having an array of solder balls projecting from its bottom surface is commonly referred to as a ball grid array or "BGA” package.
- Other packages, referred to as land grid array or “LGA” packages are secured to the substrate by thin layers or lands formed from solder.
- Packages of this type can be quite compact.
- Certain packages, commonly referred to as "chip scale packages” occupy an area of the circuit board equal to, or only slightly larger than, the area of the device incorporated in the package. This is advantageous in that it reduces the overall size of the assembly and permits the use of short interconnections between various devices on the substrate, which in turn limits signal propagation time between devices and thus facilitates operation of the assembly at high speeds.
- Packaged semiconductor chips are often provided in "stacked" arrangements, wherein one package is provided, for example, on a circuit board, and another package is mounted on top of the first package. These arrangements can allow a number of different chips to be mounted within a single footprint on a circuit board and can further facilitate high-speed operation by providing a short interconnection between packages. Often, this interconnect distance is only slightly larger than the thickness of the chip itself. For interconnection to be achieved within a stack of chip packages, it is necessary to provide structures for mechanical and electrical connection on both sides of each package (except for the topmost package). This has been done, for example, by providing contact pads or lands on both sides of the substrate to which the chip is mounted, the pads being connected through the substrate by conductive vias or the like.
- solder balls or the like have been used to bridge the gap between the contacts on the top of a lower substrate to the contacts on the bottom of the next higher substrate.
- the solder balls must be higher than the height of the chip in order to connect the contacts. Examples of stacked chip arrangements and interconnect structures are provided in U.S. Patent App. Pub. No. 2010/0232129 ("the ⁇ 29 Publication"), the disclosure of which is incorporated by reference herein in its entirety.
- Microcontact elements in the form of elongated posts or pins may be used to connect microelectronic packages to circuit boards and for other connections in microelectronic packaging.
- microcontacts have been formed by etching a metallic structure including one or more metallic layers to form the microcontacts. The etching process limits the size of the microcontacts.
- Conventional etching processes typically cannot form microcontacts with a large ratio of height to maximum width, referred to herein as "aspect ratio”. It has been difficult or impossible to form arrays of microcontacts with appreciable height and very small pitch or spacing between adjacent microcontacts.
- the configurations of the microcontacts formed by conventional etching processes are limited. Despite all of the above-described advances in the art, still further improvements in making and testing microelectronic packages would be desirable.
- a component can include a generally planar element having oppositely-facing first and second surfaces extending in first and second transverse directions, a reinforcing dielectric layer overlying the first surface of the generally planar element, an encapsulation overlying the reinforcing dielectric layer, and a plurality of wire bonds.
- the generally planar element can have a plurality of contacts at the first surface.
- the encapsulation can have a major surface facing away from the first surface of the generally planar element.
- Each wire bond can have a base joined with a contact of the plurality of contacts, and a tip remote from the base at the major surface of the encapsulation.
- the wire bonds can have first portions extending within at least a portion of the reinforcing dielectric layer and second portions extending within the encapsulation.
- the first portions of at least some of the wire bonds can have bends that change an extension direction of the respective wire bond in at least one of the first and second directions.
- the reinforcing dielectric layer can have protruding regions surrounding respective wire bonds of the plurality of wire bonds, the protruding regions extending to greater peak heights from the first surface of the generally planar element than portions of the reinforcing dielectric layer between adjacent ones of the protruding regions.
- the peak heights of the protruding regions can coincide with points of contact between the reinforcing dielectric layer and individual ones of the wire bonds.
- the component can comprise microelectronic package.
- the microelectronic package can also include a microelectronic element having oppositely-facing top and bottom surfaces.
- the bottom surface can face the first surface of the generally planar element and can be mechanically coupled therewith.
- the major surface of the encapsulation can overlie the top surface of the microelectronic element.
- the tips of a subset of the at least some of the wire bonds overlie the top surface of the microelectronic element.
- the bases of the wire bonds can define a first minimum pitch between adjacent ones of the bases, and the tips of the wire bonds can define a second minimum pitch between adjacent ones of the tips, the second minimum pitch being greater than the first minimum pitch.
- the dielectric layer can overlie the top surface of the microelectronic element.
- the reinforcing dielectric layer can include a first reinforcing dielectric layer overlying the first surface of the generally planar element, and a second reinforcing dielectric layer overlying the first reinforcing dielectric layer and defining an upper surface of the reinforcing dielectric layer.
- the bends of the first portions of the wire bonds can be first bends, and the at least some of the wire bonds can each include a second bend changing the extension direction of the respective wire bond in at least one of the first and second directions.
- at least some of the second bends of the wire bonds can be disposed within the reinforcing dielectric layer.
- the reinforcing dielectric layer can be configured to maintain the position of the tips of the wire bonds in a third direction perpendicular to the first and second directions when a force is applied to the tips of the wire bonds in the third direction.
- the microelectronic package described above can also include a plurality of upper terminals joined with corresponding ones of the wire bonds.
- the upper terminals can be at the major surface of the encapsulation and can be configured to be electrically connected with conductive elements of a component external to the microelectronic package.
- a microelectronic assembly can comprise the microelectronic package as described above.
- the microelectronic assembly can also include a second component having terminals, the tips of the wire bonds being electrically connected to the terminals.
- a system can include the microelectronic package as described above and one or more other electronic components electrically connected to the microelectronic package.
- the system can also include a housing, the microelectronic package and the one or more other electronic components being assembled with the housing.
- a microelectronic package can include a generally planar element having oppositely-facing first and second surfaces extending in first and second transverse directions, a reinforcing dielectric layer overlying the first surface of the generally planar element, an encapsulation overlying the reinforcing dielectric layer, a microelectronic element having oppositely-facing top and bottom surfaces, and a plurality of wire bonds.
- the generally planar element can have a plurality of contacts at the first surface.
- the encapsulation can have a major surface facing away from the first surface of the generally planar element.
- the bottom surface of the microelectronic element can face the first surface of the generally planar element and can be mechanically coupled therewith. The major surface of the encapsulation can overlie the top surface of the microelectronic element.
- Each wire bond can have a base joined with a contact of the plurality of contacts, and a tip remote from the base at the major surface of the encapsulation.
- the wire bonds can have first portions extending within at least a portion of the reinforcing dielectric layer and second portions extending within the encapsulation.
- the first portions of at least some of the wire bonds can have bends that change an extension direction of the respective wire bond in at least one of the first and second directions.
- the reinforcing dielectric layer can extend to a greater peak height from the first surface of the generally planar element than the microelectronic element.
- the tips of a subset of the at least some of the wire bonds can overlie the top surface of the microelectronic element.
- the bends of the first portions of the wire bonds can be first bends, and the at least some of the wire bonds can each include a second bend changing the extension direction of the respective wire bond in at least one of the first and second directions.
- a method of forming a component can include providing a generally planar element having oppositely-facing first and second surfaces extending in first and second transverse directions, forming a plurality of wire bonds, forming a reinforcing dielectric layer overlying the first surface of the generally planar element, flowing an encapsulation between the reinforcing dielectric layer and a lower surface of a molding film into which tips of the wire bonds extend, and removing the molding film from the encapsulation.
- the generally planar element can have a plurality of contacts at the first surface.
- Each wire bond can have a base joined with a contact of the plurality of contacts and a tip remote from the base.
- First portions of at least some of the wire bonds can have bends that change an extension direction of the respective wire bond in at least one of the first and second directions.
- the first portions of the wire bonds can extend within at least a portion of the reinforcing dielectric layer.
- the reinforcing dielectric layer can have protruding regions surrounding respective wire bonds of the plurality of wire bonds.
- the protruding regions can extend to greater peak heights from the first surface of the generally planar element than portions of the reinforcing dielectric layer between adjacent ones of the protruding regions.
- the peak heights of the protruding regions can coincide with points of contact between the reinforcing dielectric layer and individual ones of the wire bonds.
- the encapsulation can have a major surface facing away from the first surface of the generally planar element.
- the wire bonds can have second portions extending within the encapsulation. The tips of the wire bonds can be at the major surface of the encapsulation.
- the component can comprise a microelectronic package as described above.
- the microelectronic package can also include a microelectronic element having oppositely-facing top and bottom surfaces.
- the bottom surface of the microelectronic element can face the first surface of the generally planar element and can be mechanically coupled therewith.
- the major surface of the encapsulation can overlie the top surface of the microelectronic element.
- the protruding regions can wick up the wire bonds and can reach their respective peak heights before the flowing of the encapsulation.
- the peak heights of the protruding regions may not reach the tips of the wire bonds.
- the method can also include, before the flowing of the encapsulation, depositing the molding film overlying the reinforcing dielectric layer. The tips of the wire bonds can extend into the molding film.
- FIG. 1 illustrates a side sectional view of a microelectronic package including wire bonds extending through an encapsulant between a substrate and a molding film, according to an embodiment of the invention.
- FIG. 2 illustrates a side sectional view of a microelectronic package including wire bonds extending through a stiffening layer and an encapsulant between first and second substrates, according to a variation of the microelectronic package of FIG. 1.
- FIG. 3 illustrates a side sectional view of a microelectronic package that is a variation of the microelectronic package of FIG. 2.
- FIG. 4 illustrates one potential diagrammatic top plan view of the encapsulant and the top and bottom contacts of FIG. 2 or FIG. 3.
- FIG. 5 is a schematic depiction of a system according to one embodiment of the invention. DETAILED DESCRIPTION
- a component in the form of an in-process microelectronic package 10 can be fabricated by joining and electrically connecting a plurality of wire bonds 20 and a microelectronic element 30 to a generally planar element in the form of a substrate 40 having a first surface 41 and a second surface 42 opposite the first surface, in accordance with an embodiment of the disclosure, as shown in FIG. 1. Electrically conductive contacts 43 and electrically conductive terminals 44, in the form of contacts or pads, can be arranged, respectively, at the first and second surfaces 41, 42.
- the in-process microelectronic package 10 can include an encapsulation 50 that is formed extending between the individual wire bonds 20 and overlying the microelectronic element 30 and the substrate 40.
- a molding film 60 can be placed over tips 21 of the wire bonds 20, to secure the locations of the wire bonds while the encapsulation 50 is formed.
- an electrically conductive element is "at" a surface of a component indicates that, when the component is not assembled with any other element, the electrically conductive element is available for contact with a theoretical point moving in a direction perpendicular to the surface of the component toward the surface of the component from outside the component.
- a terminal or other conductive element which is at a surface of a substrate may project from such surface; may be flush with such surface; or may be recessed relative to such surface in a hole or depression in the substrate.
- the terms "about” and “approximately” with respect to a given numerical value means that the actual value is within a typical manufacturing tolerance known to one skilled in the relevant art of the given numerical value.
- the plurality of wire bonds 20 can be joined electrically with at least some of the contacts 43.
- Each of the wire bonds 20 can be bonded at a base 22 thereof, such as a ball bond or a wedge bond, to a respective contact 43.
- Each of the wire bonds 20 can extend to a tip 21 remote from the base 22 of such wire bond and remote from substrate 20, and can include an edge surface 23 extending from the tip 21 to the base 22.
- the wire bonds 20 can have a diameter of 2 mils (-51 microns), less than 2 mils, 1.5 mils (-38 microns), less than 1.5 mils, 1 mil (-25 microns), or less than 1 mil.
- the tips 21 of the wire bonds 20 can be available for electrical connection, either directly or indirectly as through a solder ball, electrically conductive contact, or other features discussed herein, to conductive elements external to the microelectronic package 10.
- the particular size and shape of bases 22 of the wire bonds 20 can vary according to the type of material used to form the wire bonds, the desired strength of the connection between the wire bonds and the contacts 43, or the particular process used to form the wire bonds.
- the wire bonds 20 can have a construction and can be formed on the substrate 40 extending from the contacts 43 in any suitable manner, such as described in U.S. Patent Application Pub. No. 2013/0093087, filed February 24, 2012, which is hereby incorporated by reference herein.
- the microelectronic element 30 can be mechanically coupled to the first surface 41 of the substrate 40, e.g., with an adhesive material, with a bottom surface 31 of the microelectronic element confronting the first surface of the substrate.
- the microelectronic element 30 can have a top surface 32 opposite the bottom surface 31.
- the microelectronic element can have element contacts (not shown) at either or both of the bottom and top surfaces 31, 32.
- the element contacts of the microelectronic element 30 can also be referred to as "chip contacts.”
- the element contacts of the microelectronic element 30 can be at one of the bottom or top surfaces 31 or 32 within a central region thereof.
- the element contacts can be arranged in one or two parallel rows adjacent the center of the bottom or top surface 31 or 32.
- the invention contemplates various types of electrical connections between the microelectronic element and the substrate, including, for example, a "flip-chip" configuration, where element contacts (not shown) at the bottom surface 31 of the microelectronic element 30 can be connected to conductive elements at the first surface 41 of the substrate 40, such as by conductive joining elements (not shown) that are positioned beneath the microelectronic element.
- such conductive joining elements can be, for example, masses of a bond metal such as solder, tin, indium, a eutectic composition or combination thereof, or another joining material such as an electrically conductive paste, an electrically conductive adhesive or electrically conductive matrix material or a combination of any or all of such bond metals or electrically conductive materials.
- a bond metal such as solder, tin, indium, a eutectic composition or combination thereof
- another joining material such as an electrically conductive paste, an electrically conductive adhesive or electrically conductive matrix material or a combination of any or all of such bond metals or electrically conductive materials.
- element contacts at the bottom surface 31 of the microelectronic element 30 can be electrically connected with contacts at the second surface 42 of the substrate 40 by conductive structure (e.g., wire bonds or lead bonds) extending through an aperture in the substrate.
- element contacts at the top surface 32 of the microelectronic element 30 can be electrically connected with contacts at the first surface 41 of the substrate 40 by conductive structure (e.g, wire bonds) extending above the top surface of the microelectronic element.
- the microelectronic element 30 can each be a semiconductor chip, a wafer, or the like.
- the microelectronic element 30 can each comprise a memory storage element such as a dynamic random access memory (“DRAM") storage array or that is configured to predominantly function as a DRAM storage array (e.g., a DRAM integrated circuit chip).
- DRAM dynamic random access memory
- a "memory storage element” refers to a multiplicity of memory cells arranged in an array, together with circuitry usable to store and retrieve data therefrom, such as for transport of the data over an electrical interface.
- the microelectronic element 30 can have memory storage array function.
- the microelectronic element 30 can embody a greater number of active devices to provide memory storage array function than any other function.
- the microelectronic element 30 can embody a plurality of active devices (e.g., transistors, diodes, etc.), a plurality of passive devices (e.g., resistors, capacitors, inductors, etc.), or both active devices and passive devices.
- active devices e.g., transistors, diodes, etc.
- passive devices e.g., resistors, capacitors, inductors, etc.
- the microelectronic element 30 can be configured to have a predominant function as a logic chip, e.g., a programmable general or special purpose processor, a microcontroller, a field programmable gate array (“FPGA”) device, an application specific integrated circuit (“ASIC”), a digital signal processor, among others, or a predominant function other than as a logic chip, such as a memory, for example, a volatile memory storage area, e.g., dynamic random access memory (“DRAM”), static random access memory (“ SRAM”), a nonvolatile memory storage array such as flash memory or magnetic random access memory (“MRAM”).
- a logic chip e.g., a programmable general or special purpose processor, a microcontroller, a field programmable gate array (“FPGA”) device, an application specific integrated circuit (“ASIC”), a digital signal processor, among others, or a predominant function other than as a logic chip, such as a memory, for example, a volatile memory storage area, e.g., dynamic random
- each microelectronic package in this disclosure can include a plurality of microelectronic elements, arranged either adjacent to one another along the first surface 41 of the substrate 40, in a vertical stack overlying the first surface of the substrate, or in other configurations known in the art.
- the substrate 40 may include a dielectric element, which in some cases can consist essentially of polymeric material, e.g., a resin or polyimide, among others, and which may be substantially flat.
- the dielectric element may be sheet-like and may be thin.
- the substrate 40 can include a dielectric element having a composite construction such as glass-reinforced epoxy, e.g., of BT resin or FR-4 construction.
- the dielectric element can include one or more layers of organic dielectric material or composite dielectric materials, such as, without limitation: polyimide, polytetrafluoroethylene ("PTFE”), epoxy, epoxy-glass, FR-4, BT resin, thermoplastic, or thermoset plastic materials.
- PTFE polytetrafluoroethylene
- the substrate can include a supporting element of material having a coefficient of thermal expansion ("CTE") of less than 12 parts per million per degree Celsius (“ppm/°C”), on which the contacts 41, terminals 42, and other conductive structure can be disposed.
- CTE coefficient of thermal expansion
- ppm/°C parts per million per degree Celsius
- the substrate 40 can be a circuit panel or circuit board.
- the substrate 40 can be a module board of a dual-inline memory module ("DIMM").
- DIMM dual-inline memory module
- the substrate can include a supporting element of material having a CTE of less than 30 ppm/°C.
- the first surface 41 and second surface 42 can be substantially parallel to each other and spaced apart at a distance perpendicular to the surfaces defining the thickness of the substrate T.
- the thickness of the substrate 40 can be within a range of generally acceptable thicknesses for the present application. In one embodiment, the distance between the first surface 41 and the second surface 42 is between about 10-500 ⁇ .
- the first surface 41 may be described as being positioned opposite or remote from the second surface 42. Such a description, as well as any other description of the relative position of elements used herein that refers to a vertical or horizontal position of such elements is made for illustrative purposes only to correspond with the position of the elements within the drawings, and is not limiting.
- the contacts 43 and the terminals 44 can be flat, thin electrically conductive elements.
- the contacts 43 and the terminals 44 can be a solid metal material, such as copper, gold, nickel, palladium, or other materials that are acceptable for such an application, including various alloys including one or more of copper, gold, nickel, palladium or combinations thereof.
- At least some of the contacts 43 can be interconnected to corresponding terminals 44. Such an interconnection may be completed using vias 45 formed in the substrate 40 that can be lined or filled with conductive metal that can be formed of the same material as the contacts 43 and the terminals 44.
- the contacts 43 and the terminals 44 can be further interconnected to one another by traces (not shown) on the substrate 40.
- the terminals 44 can be configured for electrical interconnection with an external component such as another microelectronic package or a circuit panel, e.g., a circuit board.
- First and second transverse directions Dl, D2 parallel to the first surface 41 of the substrate 40 are referred to herein as “horizontal” or “lateral” directions, whereas the directions (e.g., D3) perpendicular to the first surface are referred to herein as upward or downward directions and are also referred to herein as the "vertical” directions.
- the directions referred to herein are in the frame of reference of the structures referred to. Thus, these directions may lie at any orientation to the normal "up” or “down” directions in a gravitational frame of reference.
- a statement that one feature is disposed at a greater height "above a surface” than another feature means that the one feature is at a greater distance in the same orthogonal direction away from the surface than the other feature. Conversely, a statement that one feature is disposed at a lesser height "above a surface” than another feature means that the one feature is at a smaller distance in the same orthogonal direction away from the surface than the other feature.
- the encapsulation 50 can be formed extending between the individual wire bonds 20 and overlying the top surface 32 of the microelectronic element 30 and the first surface 41 of the substrate 40.
- the encapsulation 50 can be formed from a dielectric material, such as those materials known in the art as being typically used for encapsulations or overmolds.
- the encapsulation 50 can be formed, for example, by film-assisting molding or like techniques, over the portions of the first surface 41 of the substrate 40 that are not otherwise covered by or occupied by the microelectronic element 30, or the contacts 43.
- the encapsulation 50 can serve to protect the conductive elements within the microelectronic package 10, particularly the wire bonds 20.
- the encapsulation 50 can also substantially cover the microelectronic element 30, the wire bonds 20, including the bases 22 and at least a portion of edge surfaces 23 thereof.
- the encapsulation 50 can be formed over side surfaces 33 of the microelectronic element 30 that extend between the bottom and top surfaces 31, 32.
- the encapsulation 50 can protect the microelectronic element 30 to avoid electrical short circuiting between the wire bonds 20, and to help avoid malfunction or possible damage due to unintended electrical contact between a wire bond and the microelectronic element.
- the encapsulation 50 can allow for a more robust structure that is less likely to be damaged by testing thereof or during transportation or assembly to other microelectronic structures.
- the encapsulation 50 can be formed from a dielectric material with insulating properties such as that described in U.S. Patent Application Pub. No. 2010/0232129, which is hereby incorporated by reference herein.
- portions of the wire bonds 20 can remain uncovered by the encapsulation 50, which can also be referred to as unencapsulated portions 24, thereby making the wire bonds available for electrical connection to a conductive feature or element located outside of the encapsulation 50.
- the tips 21 of the wire bonds 20 and optionally portions of the edge surfaces 23 can remain uncovered by the encapsulation 50, such as described in U.S. Patent Application Pub. No. 2013/0093087, which is hereby incorporated by reference herein.
- the encapsulation 50 can cover the entire microelectronic package 30 from the first surface 41 and above, with the exception of a portion of the wire bonds 20, such as the tips 21, portions of the edge surfaces 23, or combinations thereof.
- the tips 21 of the wire bonds 20 can extend into a molding film 60 while the encapsulation 50 is formed.
- the molding film 60 can be provided on an inner surface of a mold plate, for example. After the encapsulation 50 is formed within a mold containing the in-process microelectronic package 10 and the molding film, the molding film can be removed from the encapsulation, such as by applying a suitable chemical to detach or dissolve the molding film.
- the molding film 60 can be made from a water soluble plastic material such that it can be removed by exposure to water without affecting the other components of the in-process unit or the microelectronic package 10.
- the molding film 60 can be removed from the encapsulation 50 after exposure to ultraviolet light. After removal of the molding film 60, the tips 21 of the wire bonds 20 can remain uncovered and, thus, can be available for electrical connection with other components, such as traces, pads, or terminals of another microelectronic assembly or microelectronic package.
- the tips 21 of the wire bonds 20 can contact the molding film 60 before the encapsulation 50 is formed, and at least some of the tips of the wire bonds can deflect downward ⁇ i.e., toward the first surface 41 of the substrate 40) in the direction D3. Such a downward deflection of at least some of the tips 21 of the wire bonds 20 can prevent the affected tips from being at the major surface 51 of the encapsulation 50 for electrical interconnection with other conductive elements. Also, such a downward deflection of at least some of the tips 21 of the wire bonds 20 can result in electrical short circuiting between the wire bonds, and/or malfunction or possible damage due to unintended electrical contact between a wire bond and the microelectronic element 30.
- one of the tips 21a of one of the wire bonds 20a can be deflected downward in the direction D3 by the molding film 60 by a distance D, so that the tip 21a moves downward to the position 21b, and the wire bond deflects downward to a position 20b.
- Such a downward deflection of the wire bond 20a can result in unintended electrical contact between the wire bond and the microelectronic element 30, and/or electrical short circuiting between the wire bonds.
- Such downward deflection of the tips 21 of the wire bonds 20 can be a significant problem for BVA and BGA interconnects comprising wire bonds that are about 1 mil or less in diameter (about 25 microns or less). Such a downward deflection of the tips 21 of the wire bonds 20 can also be a problem for BVA and BGA interconnects comprising wire bonds that are greater than 1 mil in diameter.
- the structures described herein can result in reduced stress at the BVA and BGA interconnection interface. Such structures also permit joining of microelectronic structures with a reduced joining unit size, which can reduce diffusion kinetics and the thickness of joined microelectronic structures.
- FIG. 2 illustrates a microelectronic assembly 200 including a component in the form of a microelectronic package 210 that is a variation of the microelectronic package 10 of FIG. 1. Elements of the microelectronic package 210 that are not described below should be understood to be the same as the corresponding elements described above with reference to the microelectronic package 10 shown in FIG. 1.
- the microelectronic assembly 200 can include a microelectronic package 210 joined to and electrically connected with a second substrate 201, in a manner to be described below.
- the microelectronic package 210 can include a plurality of wire bonds 220 and a microelectronic element 230 joined and electrically connected to a generally planar element in the form of a substrate 240.
- At least some of the wire bonds 220 can include first portions 225 adjacent the bases 222 of the wire bonds and second portions 226 adjacent the tips 221 of the wire bonds.
- the microelectronic package 210 can include an encapsulation 250 that is formed extending between the second portions 226 of the individual wire bonds 220, and a reinforcing dielectric layer 270 that is formed extending between the first portions 225 of the individual wire bonds 220 and overlying the top surface 232 of the microelectronic element 230 and the first surface 241 of the substrate 240.
- the major surface 251 of the encapsulation 250 can overlie the top surface 232 of the microelectronic element 230.
- the tips 221 of the at least some of the wire bonds 220 can be exposed at the major surface 251 of the encapsulation 250.
- the reinforcing dielectric layer 270 can be formed before formation of the encapsulation 250.
- the reinforcing dielectric layer 270 can be mechanically coupled with both the microelectronic element 230 and the first surface 241 of the substrate 240.
- the encapsulation 250 can overlie the upper surface 271 of the reinforcing dielectric layer 270, and can have a major surface 251 overlying the reinforcing dielectric layer and the top surface 232 of the microelectronic element 230.
- the reinforcing dielectric layer 270 can be formed extending between the individual wire bonds 220 and overlying the top surface 232 of the microelectronic element 230 and the first surface 241 of the substrate 240. In the embodiment of FIG. 2, the reinforcing dielectric layer 270 can be formed over the portions of the first surface 241 of the substrate 240 that are not otherwise covered by or occupied by the microelectronic element 230, or the contacts 243.
- the reinforcing dielectric layer 270 can be an integral, continuous layer formed from a dielectric material.
- the reinforcing dielectric layer 270 can define an upper surface 271 facing away from the first surface 241 of the substrate 240.
- the reinforcing dielectric layer 270 can also substantially cover the microelectronic element 230 and the first portions 225 of the wire bonds 220, including the bases 222 and at least a portion of edge surfaces 223 thereof.
- the reinforcing dielectric layer 270 can be formed over side surfaces 233 of the microelectronic element 230 that extend between the bottom and top surfaces 231, 232.
- the reinforcing dielectric layer 270 can protect the microelectronic element 230 to avoid electrical short circuiting between the wire bonds 220, and to help avoid malfunction or possible damage due to unintended electrical contact between a wire bond and the microelectronic element.
- the upper surface 271 of the reinforcing dielectric layer 270 can overlie the top surface 231 of the microelectronic element 230.
- the reinforcing dielectric layer 270 can be configured to provide a stiffening function for the first portions 225 of the wire bonds 220.
- the first portions 225 of the wire bonds 220 can extend within at least a portion of the reinforcing dielectric layer 270.
- the reinforcing layer 270 can be configured to maintain the position of the tips 221 of the wire bonds 220 in a third direction D3 perpendicular to the first and second directions (Dl, D2 of FIG. 4) when a force is applied to the tips of the wire bonds in the third direction.
- the reinforcing dielectric layer 270 can have a higher Young' s modulus that a Young' s modulus of the encapsulation.
- the reinforcing dielectric layer can have a Young's modulus of any suitable value as long as the required stiffening function is provided.
- the reinforcing dielectric layer 270 can be made of epoxy, and can have a Young's modulus between 5-50 GPa, and the Young's modulus of the encapsulation 250 can have a value that is lower than, higher than, or the same as the Young' s modulus value of the reinforcing dielectric layer.
- the upper surface 271 of the reinforcing dielectric layer 270 can have a lower region 272, and protruding regions 273 surrounding respective ones of the wire bonds 220.
- the lower region 272 can extend between adjacent ones of the protruding regions 273.
- the lower region 272 can extend to a first peak height Al from the first surface 241 of the substrate 240, and the protruding regions can extend to second peak heights A2 from the first surface of the substrate.
- the protruding regions 273 can extend to greater peak heights A2 from the first surface 241 of the substrate 240 than the peak height Al of portions 272 of the reinforcing dielectric layer 270 between adjacent protruding regions.
- the peak heights A2 of the protruding regions 273 from the first surface 241 of the substrate 240 can coincide with points of contact between the reinforcing dielectric layer 270 and individual ones of the wire bonds 220.
- the second peak heights A2 of the protruding regions 273 do not reach the major surface 251 of the encapsulation 250, and the second peak heights A2 of the protruding regions do not reach the tips 221 of the wire bonds 220.
- the lower region 272 of the upper surface 271 of the reinforcing dielectric layer 270 is shown in FIGS. 2 and 3 as extending to a uniform first peak height Al from the first surface 241 of the substrate 240, that need not be the case.
- different portions of the lower region 272 of the upper surface 271 of the reinforcing dielectric layer 270 can extend to various first peak heights Al from the first surface 241 of the substrate 240.
- individual ones of the protruding regions 273 of the upper surface 271 of the reinforcing dielectric layer 270 can each extend a different second peak height A2 from the first surface 241 of the substrate 240.
- Each protruding region 273 can surround one or more individual ones of the wire bonds 270.
- Each protruding region 273 can have its second peak height A2 above the first surface 241 of the substrate 240 coinciding with a point of contact with one of the individual ones of the wire bonds 270.
- the reinforcing dielectric layer 270 can be formed from a dielectric material with insulating properties such as an epoxy or another suitable polymeric material.
- the reinforcing dielectric layer 270 can be formed from a dielectric material that is relatively viscous (e.g., more viscous than the material of the encapsulant 250).
- the reinforcing dielectric layer 270 can be formed of a dielectric material that wets the edge surfaces 223 of the wire bonds 220 and can wick up the edge surfaces during formation to a second peak height A2 from the first surface 241 of the substrate 240.
- the protruding regions 273 of the upper surface 271 of the reinforcing dielectric layer 270 can wick up the wire bonds 220 and reach their respective second peak heights A2 before the forming of the encapsulant material 250.
- the second peak heights A2 of the protruding regions 273 do not reach the tips 221 of the wire bonds 220.
- the wire bonds 220 can each have a base 222 joined to a corresponding one of the contacts 243 and a tip 221 remote from the base. At least some of the wire bonds 220 can have first portions 225 extending within at least a portion of the reinforcing dielectric layer 270 and second portions 226 extending within the encapsulation 250.
- the first portions 225 of at least some of the wire bonds 220 can each include a first bend 227 changing an extension direction El of the respective wire bond in at least one of the first and second directions D l and D2. In one embodiment, at least some of the first bends 227 of the first portions 225 of the wire bonds 220 can be disposed within the reinforcing dielectric layer 270.
- the second portions 226 of at least some of the wire bonds 220 can each include a second bend 228 changing the extension direction El of the respective wire bond in at least one of the first and second directions D l and D2.
- at least some of the second bends 228 of the wire bonds 220 can be disposed within the reinforcing dielectric layer 270.
- at least some of the first bends 227 and the second bends 228 of the wire bonds 220 can be disposed within the reinforcing dielectric layer 270. As shown in FIG. 2, it may not be necessary that all of the wire bonds 220 have first and/or second bends 227, 228. For example, the wire bond 220' does not have first or second bends 227, 228.
- first bends 227 of the wire bonds 220 can be disposed within the reinforcing dielectric layer 270, while at least some of the second bends 228 of the wire bonds 220 can be disposed within the encapsulation 250.
- first and second bends 227, 228 of the wire bonds can permit the tips 221 of a subset 229 of the wire bonds to overlie the top surface 232 of the microelectronic element 230.
- the second peak heights A2 of the respective protruding regions 273 can be farther above the first surface 241 of the substrate 240 than the heights A3 of the first bends 227 of the respective wire bonds 220.
- the heights A4 of the second bends 228 of the respective wire bonds 220 can be farther above the first surface 241 of the substrate 240 than the second peak heights A2 of the respective protruding regions 273.
- the first bends 227 and the second bends 228 of the wire bonds 220 can provide a pitch changing function of the wire bonds between the first surface 241 of the substrate 240 and the maj or surface 251 of the encapsulation 250.
- the bases 222 of the wire bonds 220 can define a first minimum pitch P I between adj acent ones of the bases and the tips 221 of the wire bonds define a second minimum pitch P2 between adjacent ones of the tips, the second minimum pitch being greater than the first minimum pitch.
- the first minimum pitch PI can be 40-200 microns
- the second minimum pitch P2 can be 150-300 microns.
- a molding film such similar to the molding film 60 can be lowered onto the tips 221 of the wire bonds 220 extending from the first surface 241 of the substrate 240, to secure the locations of the wire bonds while the encapsulation 250 is formed.
- the molding film can be deposited onto the tips 221 of the wire bonds 220 after forming the reinforcing dielectric layer 270 and before forming the encapsulation 250.
- the reinforcing dielectric layer when the tips 221 of the wire bonds contact the molding film after the reinforcing dielectric layer 270 is formed, the reinforcing dielectric layer can maintain the position of the tips 221 of the wire bonds 220 in the third direction D3 when a force is applied to the tips of the wire bonds in the third direction D3.
- the reinforcing dielectric layer 270 when a molding film is applied to one of the tips 221a of one of the wire bonds 220a, the reinforcing dielectric layer 270 can stiffen the wire bond, thereby preventing the tip from deflecting downward in the direction D3 by a distance D to a position 221b, and preventing the wire bond from deflecting downward to a position 220b.
- the molding film before the flowing of the encapsulant material 250, the molding film can be deposited onto the tips 221 of the wire bonds 220 with the tips extending into the molding film, the molding film overlying the reinforcing dielectric layer 270. After the tips 221 of the wire bonds 220 contact the molding film, the encapsulant material 250 can be flowed between the upper surface 271 of the reinforcing dielectric layer 270 and a lower surface (e.g., the lower surface 61 shown in FIG. 1) of the molding film into which the tips of the wire bonds extend.
- a lower surface e.g., the lower surface 61 shown in FIG.
- the molding film can be removed from the encapsulation, by any of the removal methods described above with reference to FIG. 1, and the tips 221 of at least some of the wire bonds 220 can be exposed at the major surface 271 of the encapsulation 250.
- the reinforcing dielectric layer 270 can include a first reinforcing dielectric layer overlying the first surface 241 of the substrate 240, and a second reinforcing dielectric layer overlying the first reinforcing dielectric layer and defining the upper surface 271 of the reinforcing dielectric layer.
- the first portions 225 can extend through both the first and second reinforcing dielectric layers, and the lower region 272 and the protruding regions 273 of the upper surface 271 of the reinforcing dielectric layer 270 can be formed in the second reinforcing dielectric layer.
- the microelectronic assembly 200 can also include a second substrate 201.
- the second substrate 201 can be a component having first and second opposite surfaces 202, 203.
- the second substrate 201 can have first terminals 204 at the first surface 202 and second terminals 205 at the second surface 203. At least some of the first terminals 204 can be electrically interconnected to corresponding ones of the second terminals 205. Such an interconnection can be completed using vias 206 formed in the substrate, for example, that can be lined or filled with conductive metal that can be formed of the same material as the first and second terminals 204, 205.
- the second terminals 205 can be configured for electrical interconnection with an external component such as another microelectronic package or a circuit panel, e.g., a circuit board.
- an external component such as another microelectronic package or a circuit panel, e.g., a circuit board.
- the tips 221 of the wire bonds 220 can be electrically connected to the first terminals 204 of the second substrate 201.
- the first terminals 204 can be upper terminals of the package 210 at the major surface 251 of the encapsulation.
- the first terminals 204 can be configured to be electrically connected with conductive elements of a component external to the microelectronic package 210, such as the second substrate 201, another microelectronic package, or a circuit panel, e.g., a circuit board.
- FIG. 3 illustrates a microelectronic assembly 300 including a component in the form of a microelectronic package 310 that is a variation of the microelectronic package 210 of FIG. 2. Elements of the microelectronic package 310 that are not described below should be understood to be the same as the corresponding elements described above with reference to the microelectronic package 210 shown in FIG. 2.
- the microelectronic assembly 300 can include a microelectronic package 310 joined to and electrically connected with a second substrate 301.
- the microelectronic package 310 can include a plurality of wire bonds 320 and a microelectronic element 330 joined and electrically connected to a generally planar element in the form of a substrate 340.
- the microelectronic package 310 can include an encapsulation 350 that is formed extending between second portions 326 of the individual wire bonds 320, and a reinforcing dielectric layer 370 that is formed extending first portions 325 of the individual wire bonds 320 and overlying the top surface 332 of the microelectronic element 330 and the first surface 341 of the substrate 340.
- some of the wire bonds 320a can have first and second bends 327, 328 that change the extension direction El of the wire bond by greater angles than the first and second bends of other wire bonds 320b.
- the tip 321 and the base 322 of the wire bond 320a can be offset a greater distance in one or both of the first and second directions Dl, D2 than the tip and the base of the wire bond 320b.
- the path of the wire bonds 320a would appear to cross the path of the wire bonds 320b, as shown in FIG. 3.
- the stiffening function of the reinforcing dielectric layer 370 on the wire bonds 320a can be particularly advantageous.
- the wire bonds 320a have first and second bends 327, 328 that cause the tip 321 and the base 322 of the wire bond to be offset a greater distance in one or both of the first and second directions Dl, D2 than the wire bonds of FIG. 2, the tips of such wire bonds 320a may be more easily moved in the third direction D3 than the tips of the wire bonds than FIG. 2. Therefore, compared to the wire bonds 320b and the wire bonds 220 of FIG. 2, the reinforcing layer 370 may have a greater effect in maintaining the position of the tips 321 of the wire bonds 220a in the third direction D3 when a force is applied to the tips of the wire bonds in the third direction.
- the microelectronic element 230, 330 can be omitted.
- the component can have a structure as described above relative to FIG. 2, for example, but in which the microelectronic element is omitted.
- the component can provide a pitch- changing function between the contacts 243 of a substrate and the terminals 204.
- a microelectronic element can be combined with such a component, for example, by mounting the microelectronic element to the second surface of the substrate after forming the component.
- the encapsulation of the component can be provided with an opening sized to accommodate placement of the microelectronic element above the substrate's first surface at a time subsequent to the manufacture of the component.
- a generally planar element can be provided in place of the substrate 240 shown in FIG. 2.
- the generally planar element can be a microelectronic element.
- the generally planar element may lack terminals 44 at the second surface 42 opposite from the first surface 41 of the planar element at which wire bonds are joined to the contacts 43.
- FIG. 4 illustrates a component in the form of a microelectronic package 410 that is a variation of the microelectronic packages 210 and 310 of FIGS. 2 and 3. Elements of the microelectronic packages 210 and 310 that are not described below should be understood to be the same as the corresponding elements described above with reference to the microelectronic packages 210 and 310 shown in FIGS. 2 and 3.
- the first bends and the second bends of the wire bonds can provide a pitch changing function of the wire bonds between the first surface of the substrate and the major surface of the encapsulation.
- the contacts 443 to which the bases of the wire bonds can be joined can define a first minimum pitch PI between adjacent centers thereof, and the upper terminals 404 to which the tips of the wire bonds can be joined can define a second minimum pitch P2 between adjacent centers thereof, the second minimum pitch being greater than the first minimum pitch.
- the number of upper terminals 404 can be less than the number of contacts 443. Therefore, it may be necessary for one or more of the upper terminals 404 to each be connected to at least two of the contacts 443.
- the dashed lines 480 enclose exemplary groups of four contacts 443 all shorted together and electrically connected to a single corresponding one of the upper terminals 404.
- such shorted-together groups of contacts 443 can be configured to carry power or a reference voltage ⁇ i.e., ground).
- microelectronic packages and microelectronic assemblies described above with reference to FIGS. 1-4 above can be utilized in construction of diverse electronic systems, such as the system 500 shown in FIG. 5.
- the system 500 in accordance with a further embodiment of the invention includes a plurality of modules or components 506 such as the microelectronic packages and microelectronic assemblies as described above, in conjunction with other electronic components 508, 510 and 51 1.
- the system can include a circuit panel, motherboard, or riser panel 502 such as a flexible printed circuit board, and the circuit panel can include numerous conductors 504, of which only one is depicted in FIG. 5, interconnecting the modules or components 506, 508, 510 with one another.
- a circuit panel 502 can transport signals to and from each of the microelectronic packages and/or microelectronic assemblies included in the system 500.
- this is merely exemplary; any suitable structure for making electrical connections between the modules or components 506 can be used.
- the system 500 can also include a processor such as the semiconductor chip 508, such that each module or component 506 can be configured to transfer a number N of data bits in parallel in a clock cycle, and the processor can be configured to transfer a number M of data bits in parallel in a clock cycle, M being greater than or equal to N.
- the component 508 is a semiconductor chip and component 510 is a display screen, but any other components can be used in the system 500.
- the system 500 can include any number of such components.
- Modules or components 506 and components 508 and 511 can be mounted in a common housing 501, schematically depicted in broken lines, and can be electrically interconnected with one another as necessary to form the desired circuit.
- the housing 501 is depicted as a portable housing of the type usable, for example, in a cellular telephone or personal digital assistant, and screen 510 can be exposed at the surface of the housing.
- a structure 506 includes a light-sensitive element such as an imaging chip
- a lens 51 1 or other optical device also can be provided for routing light to the structure.
- the simplified system shown in FIG. 5 is merely exemplary; other systems, including systems commonly regarded as fixed structures, such as desktop computers, routers and the like can be made using the structures discussed above.
Abstract
A component can include a generally planar element, a reinforcing dielectric layer overlying the generally planar element, an encapsulation overlying the reinforcing dielectric layer, and a plurality of wire bonds. Each wire bond can have a tip at a major surface of the encapsulation. The wire bonds can have first portions extending within the reinforcing dielectric layer. The first portions of at least some of the wire bonds can have bends that change an extension direction of the respective wire bond. The reinforcing dielectric layer can have protruding regions surrounding respective ones of the wire bonds, the protruding regions extending to greater peak heights from the first surface of the generally planar element than portions of the reinforcing dielectric layer between adjacent ones of the protruding regions. The peak heights of the protruding regions can coincide with points of contact between the reinforcing dielectric layer and individual wire bonds.
Description
STIFFENED WIRES FOR OFFSET BVA
CROSS-REFERENCE TO RELATED APPLICATION
[0001] This application claims the benefit of the filing date of United States Provisional Patent Application No. 62/257,223 filed November 18, 2015, the disclosure of which is hereby incorporated herein by reference.
BACKGROUND OF THE INVENTION
[0002] Embodiments of the invention herein relate to various structures and ways of making microelectronic packages which can be used in package on package assemblies, and more particularly, to such structures that incorporate wire bonds for as part of the package- on-package connections.
[0003] Microelectronic devices such as semiconductor chips typically require many input and output connections to other electronic components. The input and output contacts of a semiconductor chip or other comparable device are generally disposed in grid-like patterns that substantially cover a surface of the device (commonly referred to as an "area array") or in elongated rows which may extend parallel to and adjacent each edge of the device's front surface, or in the center of the front surface. Typically, devices such as chips must be physically mounted on a substrate such as a printed circuit board, and the contacts of the device must be electrically connected to electrically conductive features of the circuit board.
[0004] Semiconductor chips are commonly provided in packages that facilitate handling of the chip during manufacture and during mounting of the chip on an external substrate such as a circuit board or other circuit panel. For example, many semiconductor chips are provided in packages suitable for surface mounting. Numerous packages of this general type have been proposed for various applications. Most commonly, such packages include a dielectric element, commonly referred to as a "chip carrier" with terminals formed as plated or etched metallic structures on the dielectric. These terminals typically are connected to the contacts of the chip itself by features such as thin traces extending along the chip carrier itself and by fine leads or wires extending between the contacts of the chip and the terminals or traces. In a surface mounting operation, the package is placed onto a circuit board so that each terminal on the package is aligned with a corresponding contact pad on the circuit board. Solder or other bonding material is provided between the terminals and the contact pads. The package can be permanently bonded in place by heating the assembly so as to melt or "reflow" the
solder or otherwise activate the bonding material.
[0005] Many packages include solder masses in the form of solder balls, typically about 0.1 mm and about 0.8 mm (5 and 30 mils) in diameter, attached to the terminals of the package. A package having an array of solder balls projecting from its bottom surface is commonly referred to as a ball grid array or "BGA" package. Other packages, referred to as land grid array or "LGA" packages are secured to the substrate by thin layers or lands formed from solder. Packages of this type can be quite compact. Certain packages, commonly referred to as "chip scale packages," occupy an area of the circuit board equal to, or only slightly larger than, the area of the device incorporated in the package. This is advantageous in that it reduces the overall size of the assembly and permits the use of short interconnections between various devices on the substrate, which in turn limits signal propagation time between devices and thus facilitates operation of the assembly at high speeds.
[0006] Packaged semiconductor chips are often provided in "stacked" arrangements, wherein one package is provided, for example, on a circuit board, and another package is mounted on top of the first package. These arrangements can allow a number of different chips to be mounted within a single footprint on a circuit board and can further facilitate high-speed operation by providing a short interconnection between packages. Often, this interconnect distance is only slightly larger than the thickness of the chip itself. For interconnection to be achieved within a stack of chip packages, it is necessary to provide structures for mechanical and electrical connection on both sides of each package (except for the topmost package). This has been done, for example, by providing contact pads or lands on both sides of the substrate to which the chip is mounted, the pads being connected through the substrate by conductive vias or the like. Solder balls or the like have been used to bridge the gap between the contacts on the top of a lower substrate to the contacts on the bottom of the next higher substrate. The solder balls must be higher than the height of the chip in order to connect the contacts. Examples of stacked chip arrangements and interconnect structures are provided in U.S. Patent App. Pub. No. 2010/0232129 ("the Ί29 Publication"), the disclosure of which is incorporated by reference herein in its entirety.
[0007] Microcontact elements in the form of elongated posts or pins may be used to connect microelectronic packages to circuit boards and for other connections in microelectronic packaging. In some instances, microcontacts have been formed by etching a metallic structure including one or more metallic layers to form the microcontacts. The
etching process limits the size of the microcontacts. Conventional etching processes typically cannot form microcontacts with a large ratio of height to maximum width, referred to herein as "aspect ratio". It has been difficult or impossible to form arrays of microcontacts with appreciable height and very small pitch or spacing between adjacent microcontacts. Moreover, the configurations of the microcontacts formed by conventional etching processes are limited. Despite all of the above-described advances in the art, still further improvements in making and testing microelectronic packages would be desirable.
BRIEF SUMMARY OF THE INVENTION
[0008] In accordance with an aspect of the invention, a component can include a generally planar element having oppositely-facing first and second surfaces extending in first and second transverse directions, a reinforcing dielectric layer overlying the first surface of the generally planar element, an encapsulation overlying the reinforcing dielectric layer, and a plurality of wire bonds. The generally planar element can have a plurality of contacts at the first surface. The encapsulation can have a major surface facing away from the first surface of the generally planar element. Each wire bond can have a base joined with a contact of the plurality of contacts, and a tip remote from the base at the major surface of the encapsulation.
[0009] The wire bonds can have first portions extending within at least a portion of the reinforcing dielectric layer and second portions extending within the encapsulation. The first portions of at least some of the wire bonds can have bends that change an extension direction of the respective wire bond in at least one of the first and second directions. The reinforcing dielectric layer can have protruding regions surrounding respective wire bonds of the plurality of wire bonds, the protruding regions extending to greater peak heights from the first surface of the generally planar element than portions of the reinforcing dielectric layer between adjacent ones of the protruding regions. The peak heights of the protruding regions can coincide with points of contact between the reinforcing dielectric layer and individual ones of the wire bonds.
[0010] In one embodiment, the component can comprise microelectronic package. The microelectronic package can also include a microelectronic element having oppositely-facing top and bottom surfaces. The bottom surface can face the first surface of the generally planar element and can be mechanically coupled therewith. The major surface of the encapsulation can overlie the top surface of the microelectronic element. In a particular example, the tips of a subset of the at least some of the wire bonds overlie the top surface of the microelectronic
element. In an exemplary embodiment, the bases of the wire bonds can define a first minimum pitch between adjacent ones of the bases, and the tips of the wire bonds can define a second minimum pitch between adjacent ones of the tips, the second minimum pitch being greater than the first minimum pitch. In one example, the dielectric layer can overlie the top surface of the microelectronic element.
[0011] In a particular embodiment, the reinforcing dielectric layer can include a first reinforcing dielectric layer overlying the first surface of the generally planar element, and a second reinforcing dielectric layer overlying the first reinforcing dielectric layer and defining an upper surface of the reinforcing dielectric layer. In one embodiment, the bends of the first portions of the wire bonds can be first bends, and the at least some of the wire bonds can each include a second bend changing the extension direction of the respective wire bond in at least one of the first and second directions. In a particular example, at least some of the second bends of the wire bonds can be disposed within the reinforcing dielectric layer. In an exemplary embodiment, the reinforcing dielectric layer can be configured to maintain the position of the tips of the wire bonds in a third direction perpendicular to the first and second directions when a force is applied to the tips of the wire bonds in the third direction.
[0012] In one example, the microelectronic package described above can also include a plurality of upper terminals joined with corresponding ones of the wire bonds. The upper terminals can be at the major surface of the encapsulation and can be configured to be electrically connected with conductive elements of a component external to the microelectronic package. In a particular embodiment, a microelectronic assembly can comprise the microelectronic package as described above. The microelectronic assembly can also include a second component having terminals, the tips of the wire bonds being electrically connected to the terminals. In one embodiment, a system can include the microelectronic package as described above and one or more other electronic components electrically connected to the microelectronic package. In a particular example, the system can also include a housing, the microelectronic package and the one or more other electronic components being assembled with the housing.
[0013] In accordance with another aspect of the invention, a microelectronic package can include a generally planar element having oppositely-facing first and second surfaces extending in first and second transverse directions, a reinforcing dielectric layer overlying the first surface of the generally planar element, an encapsulation overlying the reinforcing
dielectric layer, a microelectronic element having oppositely-facing top and bottom surfaces, and a plurality of wire bonds. The generally planar element can have a plurality of contacts at the first surface. The encapsulation can have a major surface facing away from the first surface of the generally planar element. The bottom surface of the microelectronic element can face the first surface of the generally planar element and can be mechanically coupled therewith. The major surface of the encapsulation can overlie the top surface of the microelectronic element.
[0014] Each wire bond can have a base joined with a contact of the plurality of contacts, and a tip remote from the base at the major surface of the encapsulation. The wire bonds can have first portions extending within at least a portion of the reinforcing dielectric layer and second portions extending within the encapsulation. The first portions of at least some of the wire bonds can have bends that change an extension direction of the respective wire bond in at least one of the first and second directions. The reinforcing dielectric layer can extend to a greater peak height from the first surface of the generally planar element than the microelectronic element. In an exemplary embodiment, the tips of a subset of the at least some of the wire bonds can overlie the top surface of the microelectronic element. In one example, the bends of the first portions of the wire bonds can be first bends, and the at least some of the wire bonds can each include a second bend changing the extension direction of the respective wire bond in at least one of the first and second directions.
[0015] In accordance with yet another aspect of the invention, a method of forming a component can include providing a generally planar element having oppositely-facing first and second surfaces extending in first and second transverse directions, forming a plurality of wire bonds, forming a reinforcing dielectric layer overlying the first surface of the generally planar element, flowing an encapsulation between the reinforcing dielectric layer and a lower surface of a molding film into which tips of the wire bonds extend, and removing the molding film from the encapsulation. The generally planar element can have a plurality of contacts at the first surface. Each wire bond can have a base joined with a contact of the plurality of contacts and a tip remote from the base. First portions of at least some of the wire bonds can have bends that change an extension direction of the respective wire bond in at least one of the first and second directions.
[0016] The first portions of the wire bonds can extend within at least a portion of the reinforcing dielectric layer. The reinforcing dielectric layer can have protruding regions
surrounding respective wire bonds of the plurality of wire bonds. The protruding regions can extend to greater peak heights from the first surface of the generally planar element than portions of the reinforcing dielectric layer between adjacent ones of the protruding regions. The peak heights of the protruding regions can coincide with points of contact between the reinforcing dielectric layer and individual ones of the wire bonds. The encapsulation can have a major surface facing away from the first surface of the generally planar element. The wire bonds can have second portions extending within the encapsulation. The tips of the wire bonds can be at the major surface of the encapsulation.
[0017] In a particular embodiment, the component can comprise a microelectronic package as described above. The microelectronic package can also include a microelectronic element having oppositely-facing top and bottom surfaces. The bottom surface of the microelectronic element can face the first surface of the generally planar element and can be mechanically coupled therewith. The major surface of the encapsulation can overlie the top surface of the microelectronic element. In one embodiment, the protruding regions can wick up the wire bonds and can reach their respective peak heights before the flowing of the encapsulation. In a particular example, the peak heights of the protruding regions may not reach the tips of the wire bonds. In an exemplary embodiment, the method can also include, before the flowing of the encapsulation, depositing the molding film overlying the reinforcing dielectric layer. The tips of the wire bonds can extend into the molding film.
BRIEF DESCRIPTION OF THE DRAWINGS
[0018] FIG. 1 illustrates a side sectional view of a microelectronic package including wire bonds extending through an encapsulant between a substrate and a molding film, according to an embodiment of the invention.
[0019] FIG. 2 illustrates a side sectional view of a microelectronic package including wire bonds extending through a stiffening layer and an encapsulant between first and second substrates, according to a variation of the microelectronic package of FIG. 1.
[0020] FIG. 3 illustrates a side sectional view of a microelectronic package that is a variation of the microelectronic package of FIG. 2.
[0021] FIG. 4 illustrates one potential diagrammatic top plan view of the encapsulant and the top and bottom contacts of FIG. 2 or FIG. 3.
[0022] FIG. 5 is a schematic depiction of a system according to one embodiment of the invention.
DETAILED DESCRIPTION
[0023] A component in the form of an in-process microelectronic package 10 can be fabricated by joining and electrically connecting a plurality of wire bonds 20 and a microelectronic element 30 to a generally planar element in the form of a substrate 40 having a first surface 41 and a second surface 42 opposite the first surface, in accordance with an embodiment of the disclosure, as shown in FIG. 1. Electrically conductive contacts 43 and electrically conductive terminals 44, in the form of contacts or pads, can be arranged, respectively, at the first and second surfaces 41, 42. The in-process microelectronic package 10 can include an encapsulation 50 that is formed extending between the individual wire bonds 20 and overlying the microelectronic element 30 and the substrate 40. A molding film 60 can be placed over tips 21 of the wire bonds 20, to secure the locations of the wire bonds while the encapsulation 50 is formed.
[0024] As used in this disclosure, terms such as "upper," "lower," "top," "bottom," "above," "below," and similar terms denoting directions, refer to the frame of reference of the components themselves, rather than to the gravitational frame of reference. With the parts oriented in the gravitational frame of reference in the directions shown in the figures, with the top of drawing being up and the bottom of the drawing being down in the gravitational frame of reference, the top surface of the microelectronic element is, indeed, above the bottom surface of the microelectronic element in the gravitational frame of reference. However, when the parts are turned over, with the top of the drawing facing downwardly in the gravitational frame of reference, the top surface of the microelectronic element is below the bottom surface of the microelectronic element in the gravitational frame of reference.
[0025] As used in this disclosure with reference to a component, e.g., an interposer, microelectronic element, circuit panel, substrate, etc., a statement that an electrically conductive element is "at" a surface of a component indicates that, when the component is not assembled with any other element, the electrically conductive element is available for contact with a theoretical point moving in a direction perpendicular to the surface of the component toward the surface of the component from outside the component. Thus, a terminal or other conductive element which is at a surface of a substrate may project from such surface; may be flush with such surface; or may be recessed relative to such surface in a hole or depression in the substrate. As used herein, the terms "about" and "approximately" with respect to a given numerical value means that the actual value is within a typical
manufacturing tolerance known to one skilled in the relevant art of the given numerical value.
[0026] The plurality of wire bonds 20 can be joined electrically with at least some of the contacts 43. Each of the wire bonds 20 can be bonded at a base 22 thereof, such as a ball bond or a wedge bond, to a respective contact 43. Each of the wire bonds 20 can extend to a tip 21 remote from the base 22 of such wire bond and remote from substrate 20, and can include an edge surface 23 extending from the tip 21 to the base 22. In particular examples, the wire bonds 20 can have a diameter of 2 mils (-51 microns), less than 2 mils, 1.5 mils (-38 microns), less than 1.5 mils, 1 mil (-25 microns), or less than 1 mil.
[0027] The tips 21 of the wire bonds 20 can be available for electrical connection, either directly or indirectly as through a solder ball, electrically conductive contact, or other features discussed herein, to conductive elements external to the microelectronic package 10. The particular size and shape of bases 22 of the wire bonds 20 can vary according to the type of material used to form the wire bonds, the desired strength of the connection between the wire bonds and the contacts 43, or the particular process used to form the wire bonds. The wire bonds 20 can have a construction and can be formed on the substrate 40 extending from the contacts 43 in any suitable manner, such as described in U.S. Patent Application Pub. No. 2013/0093087, filed February 24, 2012, which is hereby incorporated by reference herein.
[0028] The microelectronic element 30 can be mechanically coupled to the first surface 41 of the substrate 40, e.g., with an adhesive material, with a bottom surface 31 of the microelectronic element confronting the first surface of the substrate. The microelectronic element 30 can have a top surface 32 opposite the bottom surface 31. The microelectronic element can have element contacts (not shown) at either or both of the bottom and top surfaces 31, 32. As described herein, the element contacts of the microelectronic element 30 can also be referred to as "chip contacts." In one example, the element contacts of the microelectronic element 30 can be at one of the bottom or top surfaces 31 or 32 within a central region thereof. For example, the element contacts can be arranged in one or two parallel rows adjacent the center of the bottom or top surface 31 or 32.
[0029] Although in the figures, the particular electrical connection between the microelectronic element 30 and the substrate 40 is not shown, the invention contemplates various types of electrical connections between the microelectronic element and the substrate, including, for example, a "flip-chip" configuration, where element contacts (not shown) at the bottom surface 31 of the microelectronic element 30 can be connected to conductive
elements at the first surface 41 of the substrate 40, such as by conductive joining elements (not shown) that are positioned beneath the microelectronic element. In some embodiments, such conductive joining elements can be, for example, masses of a bond metal such as solder, tin, indium, a eutectic composition or combination thereof, or another joining material such as an electrically conductive paste, an electrically conductive adhesive or electrically conductive matrix material or a combination of any or all of such bond metals or electrically conductive materials.
[0030] In one example, element contacts at the bottom surface 31 of the microelectronic element 30 can be electrically connected with contacts at the second surface 42 of the substrate 40 by conductive structure (e.g., wire bonds or lead bonds) extending through an aperture in the substrate. In another example, element contacts at the top surface 32 of the microelectronic element 30 can be electrically connected with contacts at the first surface 41 of the substrate 40 by conductive structure (e.g, wire bonds) extending above the top surface of the microelectronic element.
[0031] In some embodiments, the microelectronic element 30 can each be a semiconductor chip, a wafer, or the like. For example, the microelectronic element 30 can each comprise a memory storage element such as a dynamic random access memory ("DRAM") storage array or that is configured to predominantly function as a DRAM storage array (e.g., a DRAM integrated circuit chip). As used herein, a "memory storage element" refers to a multiplicity of memory cells arranged in an array, together with circuitry usable to store and retrieve data therefrom, such as for transport of the data over an electrical interface. In one example, the microelectronic element 30 can have memory storage array function. In a particular embodiment, the microelectronic element 30 can embody a greater number of active devices to provide memory storage array function than any other function.
[0032] The microelectronic element 30 can embody a plurality of active devices (e.g., transistors, diodes, etc.), a plurality of passive devices (e.g., resistors, capacitors, inductors, etc.), or both active devices and passive devices. In a particular embodiment, the microelectronic element 30 can be configured to have a predominant function as a logic chip, e.g., a programmable general or special purpose processor, a microcontroller, a field programmable gate array ("FPGA") device, an application specific integrated circuit ("ASIC"), a digital signal processor, among others, or a predominant function other than as a logic chip, such as a memory, for example, a volatile memory storage area, e.g., dynamic
random access memory ("DRAM"), static random access memory (" SRAM"), a nonvolatile memory storage array such as flash memory or magnetic random access memory ("MRAM"). As such, the embodiment of FIG. 1 is in the form of an in-process packaged microelectronic element such as a semiconductor chip assembly that is used in computer or other electronic applications.
[0033] Although in the figures, a single microelectronic element 30 is shown in the microelectronic package 10 (and in the other microelectronic packages herein), each microelectronic package in this disclosure can include a plurality of microelectronic elements, arranged either adjacent to one another along the first surface 41 of the substrate 40, in a vertical stack overlying the first surface of the substrate, or in other configurations known in the art.
[0034] The substrate 40 may include a dielectric element, which in some cases can consist essentially of polymeric material, e.g., a resin or polyimide, among others, and which may be substantially flat. The dielectric element may be sheet-like and may be thin. Alternatively, the substrate 40 can include a dielectric element having a composite construction such as glass-reinforced epoxy, e.g., of BT resin or FR-4 construction. In particular embodiments, the dielectric element can include one or more layers of organic dielectric material or composite dielectric materials, such as, without limitation: polyimide, polytetrafluoroethylene ("PTFE"), epoxy, epoxy-glass, FR-4, BT resin, thermoplastic, or thermoset plastic materials. In another example, the substrate can include a supporting element of material having a coefficient of thermal expansion ("CTE") of less than 12 parts per million per degree Celsius ("ppm/°C"), on which the contacts 41, terminals 42, and other conductive structure can be disposed. For example, such low CTE element can consist essentially of glass, ceramic, semiconductor material, or liquid crystal polymer material, or a combination of such materials. Alternatively, the substrate 40 can be a circuit panel or circuit board. In one example thereof, the substrate 40 can be a module board of a dual-inline memory module ("DIMM"). In one example, the substrate can include a supporting element of material having a CTE of less than 30 ppm/°C.
[0035] The first surface 41 and second surface 42 can be substantially parallel to each other and spaced apart at a distance perpendicular to the surfaces defining the thickness of the substrate T. The thickness of the substrate 40 can be within a range of generally acceptable thicknesses for the present application. In one embodiment, the distance between the first
surface 41 and the second surface 42 is between about 10-500 μηι. For purposes of this discussion, the first surface 41 may be described as being positioned opposite or remote from the second surface 42. Such a description, as well as any other description of the relative position of elements used herein that refers to a vertical or horizontal position of such elements is made for illustrative purposes only to correspond with the position of the elements within the drawings, and is not limiting.
[0036] The contacts 43 and the terminals 44 can be flat, thin electrically conductive elements. The contacts 43 and the terminals 44 can be a solid metal material, such as copper, gold, nickel, palladium, or other materials that are acceptable for such an application, including various alloys including one or more of copper, gold, nickel, palladium or combinations thereof. At least some of the contacts 43 can be interconnected to corresponding terminals 44. Such an interconnection may be completed using vias 45 formed in the substrate 40 that can be lined or filled with conductive metal that can be formed of the same material as the contacts 43 and the terminals 44. Optionally, the contacts 43 and the terminals 44 can be further interconnected to one another by traces (not shown) on the substrate 40. The terminals 44 can be configured for electrical interconnection with an external component such as another microelectronic package or a circuit panel, e.g., a circuit board.
[0037] First and second transverse directions Dl, D2 parallel to the first surface 41 of the substrate 40 (shown in FIG. 4) are referred to herein as "horizontal" or "lateral" directions, whereas the directions (e.g., D3) perpendicular to the first surface are referred to herein as upward or downward directions and are also referred to herein as the "vertical" directions. The directions referred to herein are in the frame of reference of the structures referred to. Thus, these directions may lie at any orientation to the normal "up" or "down" directions in a gravitational frame of reference.
[0038] A statement that one feature is disposed at a greater height "above a surface" than another feature means that the one feature is at a greater distance in the same orthogonal direction away from the surface than the other feature. Conversely, a statement that one feature is disposed at a lesser height "above a surface" than another feature means that the one feature is at a smaller distance in the same orthogonal direction away from the surface than the other feature.
[0039] The encapsulation 50 can be formed extending between the individual wire bonds
20 and overlying the top surface 32 of the microelectronic element 30 and the first surface 41 of the substrate 40. The encapsulation 50 can be formed from a dielectric material, such as those materials known in the art as being typically used for encapsulations or overmolds. In the embodiment of FIG. 1, the encapsulation 50 can be formed, for example, by film-assisting molding or like techniques, over the portions of the first surface 41 of the substrate 40 that are not otherwise covered by or occupied by the microelectronic element 30, or the contacts 43.
[0040] The encapsulation 50, desirably an integral, continuous dielectric layer, can serve to protect the conductive elements within the microelectronic package 10, particularly the wire bonds 20. The encapsulation 50 can also substantially cover the microelectronic element 30, the wire bonds 20, including the bases 22 and at least a portion of edge surfaces 23 thereof. In addition, the encapsulation 50 can be formed over side surfaces 33 of the microelectronic element 30 that extend between the bottom and top surfaces 31, 32. The encapsulation 50 can protect the microelectronic element 30 to avoid electrical short circuiting between the wire bonds 20, and to help avoid malfunction or possible damage due to unintended electrical contact between a wire bond and the microelectronic element.
[0041] The encapsulation 50 can allow for a more robust structure that is less likely to be damaged by testing thereof or during transportation or assembly to other microelectronic structures. The encapsulation 50 can be formed from a dielectric material with insulating properties such as that described in U.S. Patent Application Pub. No. 2010/0232129, which is hereby incorporated by reference herein.
[0042] In some embodiments, portions of the wire bonds 20 can remain uncovered by the encapsulation 50, which can also be referred to as unencapsulated portions 24, thereby making the wire bonds available for electrical connection to a conductive feature or element located outside of the encapsulation 50. In some embodiments, at least the tips 21 of the wire bonds 20 and optionally portions of the edge surfaces 23 can remain uncovered by the encapsulation 50, such as described in U.S. Patent Application Pub. No. 2013/0093087, which is hereby incorporated by reference herein. In other words, the encapsulation 50 can cover the entire microelectronic package 30 from the first surface 41 and above, with the exception of a portion of the wire bonds 20, such as the tips 21, portions of the edge surfaces 23, or combinations thereof.
[0043] The tips 21 of the wire bonds 20 can extend into a molding film 60 while the encapsulation 50 is formed. The molding film 60 can be provided on an inner surface of a
mold plate, for example. After the encapsulation 50 is formed within a mold containing the in-process microelectronic package 10 and the molding film, the molding film can be removed from the encapsulation, such as by applying a suitable chemical to detach or dissolve the molding film. In one embodiment, the molding film 60 can be made from a water soluble plastic material such that it can be removed by exposure to water without affecting the other components of the in-process unit or the microelectronic package 10. In another embodiment, the molding film 60 can be removed from the encapsulation 50 after exposure to ultraviolet light. After removal of the molding film 60, the tips 21 of the wire bonds 20 can remain uncovered and, thus, can be available for electrical connection with other components, such as traces, pads, or terminals of another microelectronic assembly or microelectronic package.
[0044] In the embodiment of FIG. 1, the tips 21 of the wire bonds 20 can contact the molding film 60 before the encapsulation 50 is formed, and at least some of the tips of the wire bonds can deflect downward {i.e., toward the first surface 41 of the substrate 40) in the direction D3. Such a downward deflection of at least some of the tips 21 of the wire bonds 20 can prevent the affected tips from being at the major surface 51 of the encapsulation 50 for electrical interconnection with other conductive elements. Also, such a downward deflection of at least some of the tips 21 of the wire bonds 20 can result in electrical short circuiting between the wire bonds, and/or malfunction or possible damage due to unintended electrical contact between a wire bond and the microelectronic element 30.
[0045] For example, as shown in FIG. 1, one of the tips 21a of one of the wire bonds 20a can be deflected downward in the direction D3 by the molding film 60 by a distance D, so that the tip 21a moves downward to the position 21b, and the wire bond deflects downward to a position 20b. Such a downward deflection of the wire bond 20a can result in unintended electrical contact between the wire bond and the microelectronic element 30, and/or electrical short circuiting between the wire bonds.
[0046] Such downward deflection of the tips 21 of the wire bonds 20 can be a significant problem for BVA and BGA interconnects comprising wire bonds that are about 1 mil or less in diameter (about 25 microns or less). Such a downward deflection of the tips 21 of the wire bonds 20 can also be a problem for BVA and BGA interconnects comprising wire bonds that are greater than 1 mil in diameter. The structures described herein can result in reduced stress at the BVA and BGA interconnection interface. Such structures also permit joining of
microelectronic structures with a reduced joining unit size, which can reduce diffusion kinetics and the thickness of joined microelectronic structures.
[0047] FIG. 2 illustrates a microelectronic assembly 200 including a component in the form of a microelectronic package 210 that is a variation of the microelectronic package 10 of FIG. 1. Elements of the microelectronic package 210 that are not described below should be understood to be the same as the corresponding elements described above with reference to the microelectronic package 10 shown in FIG. 1.
[0048] The microelectronic assembly 200 can include a microelectronic package 210 joined to and electrically connected with a second substrate 201, in a manner to be described below. The microelectronic package 210 can include a plurality of wire bonds 220 and a microelectronic element 230 joined and electrically connected to a generally planar element in the form of a substrate 240. At least some of the wire bonds 220 can include first portions 225 adjacent the bases 222 of the wire bonds and second portions 226 adjacent the tips 221 of the wire bonds.
[0049] The microelectronic package 210 can include an encapsulation 250 that is formed extending between the second portions 226 of the individual wire bonds 220, and a reinforcing dielectric layer 270 that is formed extending between the first portions 225 of the individual wire bonds 220 and overlying the top surface 232 of the microelectronic element 230 and the first surface 241 of the substrate 240. The major surface 251 of the encapsulation 250 can overlie the top surface 232 of the microelectronic element 230. The tips 221 of the at least some of the wire bonds 220 can be exposed at the major surface 251 of the encapsulation 250.
[0050] The reinforcing dielectric layer 270 can be formed before formation of the encapsulation 250. The reinforcing dielectric layer 270 can be mechanically coupled with both the microelectronic element 230 and the first surface 241 of the substrate 240. The encapsulation 250 can overlie the upper surface 271 of the reinforcing dielectric layer 270, and can have a major surface 251 overlying the reinforcing dielectric layer and the top surface 232 of the microelectronic element 230.
[0051] The reinforcing dielectric layer 270 can be formed extending between the individual wire bonds 220 and overlying the top surface 232 of the microelectronic element 230 and the first surface 241 of the substrate 240. In the embodiment of FIG. 2, the reinforcing dielectric layer 270 can be formed over the portions of the first surface 241 of the substrate 240 that are
not otherwise covered by or occupied by the microelectronic element 230, or the contacts 243. The reinforcing dielectric layer 270 can be an integral, continuous layer formed from a dielectric material. The reinforcing dielectric layer 270 can define an upper surface 271 facing away from the first surface 241 of the substrate 240.
[0052] The reinforcing dielectric layer 270 can also substantially cover the microelectronic element 230 and the first portions 225 of the wire bonds 220, including the bases 222 and at least a portion of edge surfaces 223 thereof. In addition, the reinforcing dielectric layer 270 can be formed over side surfaces 233 of the microelectronic element 230 that extend between the bottom and top surfaces 231, 232. The reinforcing dielectric layer 270 can protect the microelectronic element 230 to avoid electrical short circuiting between the wire bonds 220, and to help avoid malfunction or possible damage due to unintended electrical contact between a wire bond and the microelectronic element. In one example, the upper surface 271 of the reinforcing dielectric layer 270 can overlie the top surface 231 of the microelectronic element 230.
[0053] The reinforcing dielectric layer 270 can be configured to provide a stiffening function for the first portions 225 of the wire bonds 220. The first portions 225 of the wire bonds 220 can extend within at least a portion of the reinforcing dielectric layer 270. The reinforcing layer 270 can be configured to maintain the position of the tips 221 of the wire bonds 220 in a third direction D3 perpendicular to the first and second directions (Dl, D2 of FIG. 4) when a force is applied to the tips of the wire bonds in the third direction.
[0054] In a particular example, the reinforcing dielectric layer 270 can have a higher Young' s modulus that a Young' s modulus of the encapsulation. However, the reinforcing dielectric layer can have a Young's modulus of any suitable value as long as the required stiffening function is provided. In one example, the reinforcing dielectric layer 270 can be made of epoxy, and can have a Young's modulus between 5-50 GPa, and the Young's modulus of the encapsulation 250 can have a value that is lower than, higher than, or the same as the Young' s modulus value of the reinforcing dielectric layer.
[0055] The upper surface 271 of the reinforcing dielectric layer 270 can have a lower region 272, and protruding regions 273 surrounding respective ones of the wire bonds 220. The lower region 272 can extend between adjacent ones of the protruding regions 273. The lower region 272 can extend to a first peak height Al from the first surface 241 of the substrate 240, and the protruding regions can extend to second peak heights A2 from the first
surface of the substrate. The protruding regions 273 can extend to greater peak heights A2 from the first surface 241 of the substrate 240 than the peak height Al of portions 272 of the reinforcing dielectric layer 270 between adjacent protruding regions. The peak heights A2 of the protruding regions 273 from the first surface 241 of the substrate 240 can coincide with points of contact between the reinforcing dielectric layer 270 and individual ones of the wire bonds 220. In the examples shown herein, the second peak heights A2 of the protruding regions 273 do not reach the major surface 251 of the encapsulation 250, and the second peak heights A2 of the protruding regions do not reach the tips 221 of the wire bonds 220.
[0056] Although the lower region 272 of the upper surface 271 of the reinforcing dielectric layer 270 is shown in FIGS. 2 and 3 as extending to a uniform first peak height Al from the first surface 241 of the substrate 240, that need not be the case. In some examples, different portions of the lower region 272 of the upper surface 271 of the reinforcing dielectric layer 270 can extend to various first peak heights Al from the first surface 241 of the substrate 240. In some examples, individual ones of the protruding regions 273 of the upper surface 271 of the reinforcing dielectric layer 270 can each extend a different second peak height A2 from the first surface 241 of the substrate 240. Each protruding region 273 can surround one or more individual ones of the wire bonds 270. Each protruding region 273 can have its second peak height A2 above the first surface 241 of the substrate 240 coinciding with a point of contact with one of the individual ones of the wire bonds 270.
[0057] The reinforcing dielectric layer 270 can be formed from a dielectric material with insulating properties such as an epoxy or another suitable polymeric material. The reinforcing dielectric layer 270 can be formed from a dielectric material that is relatively viscous (e.g., more viscous than the material of the encapsulant 250). The reinforcing dielectric layer 270 can be formed of a dielectric material that wets the edge surfaces 223 of the wire bonds 220 and can wick up the edge surfaces during formation to a second peak height A2 from the first surface 241 of the substrate 240. In one example, the protruding regions 273 of the upper surface 271 of the reinforcing dielectric layer 270 can wick up the wire bonds 220 and reach their respective second peak heights A2 before the forming of the encapsulant material 250. In the examples shown herein, the second peak heights A2 of the protruding regions 273 do not reach the tips 221 of the wire bonds 220.
[0058] The wire bonds 220 can each have a base 222 joined to a corresponding one of the contacts 243 and a tip 221 remote from the base. At least some of the wire bonds 220 can
have first portions 225 extending within at least a portion of the reinforcing dielectric layer 270 and second portions 226 extending within the encapsulation 250. The first portions 225 of at least some of the wire bonds 220 (extending within the reinforcing dielectric layer 270) can each include a first bend 227 changing an extension direction El of the respective wire bond in at least one of the first and second directions D l and D2. In one embodiment, at least some of the first bends 227 of the first portions 225 of the wire bonds 220 can be disposed within the reinforcing dielectric layer 270.
[0059] In some examples, the second portions 226 of at least some of the wire bonds 220 (extending within the encapsulation 250) can each include a second bend 228 changing the extension direction El of the respective wire bond in at least one of the first and second directions D l and D2. In one embodiment, at least some of the second bends 228 of the wire bonds 220 can be disposed within the reinforcing dielectric layer 270. In one example, at least some of the first bends 227 and the second bends 228 of the wire bonds 220 can be disposed within the reinforcing dielectric layer 270. As shown in FIG. 2, it may not be necessary that all of the wire bonds 220 have first and/or second bends 227, 228. For example, the wire bond 220' does not have first or second bends 227, 228.
[0060] In a particular example, at least some of the first bends 227 of the wire bonds 220 can be disposed within the reinforcing dielectric layer 270, while at least some of the second bends 228 of the wire bonds 220 can be disposed within the encapsulation 250. In some embodiments, the first and second bends 227, 228 of the wire bonds can permit the tips 221 of a subset 229 of the wire bonds to overlie the top surface 232 of the microelectronic element 230.
[0061] The second peak heights A2 of the respective protruding regions 273 can be farther above the first surface 241 of the substrate 240 than the heights A3 of the first bends 227 of the respective wire bonds 220. The heights A4 of the second bends 228 of the respective wire bonds 220 can be farther above the first surface 241 of the substrate 240 than the second peak heights A2 of the respective protruding regions 273.
[0062] The first bends 227 and the second bends 228 of the wire bonds 220 can provide a pitch changing function of the wire bonds between the first surface 241 of the substrate 240 and the maj or surface 251 of the encapsulation 250. As can be seen in the example of FIG. 2, the bases 222 of the wire bonds 220 can define a first minimum pitch P I between adj acent ones of the bases and the tips 221 of the wire bonds define a second minimum pitch P2
between adjacent ones of the tips, the second minimum pitch being greater than the first minimum pitch. In one example, the first minimum pitch PI can be 40-200 microns, and the second minimum pitch P2 can be 150-300 microns.
[0063] Similar to FIG. 1, a molding film such similar to the molding film 60 can be lowered onto the tips 221 of the wire bonds 220 extending from the first surface 241 of the substrate 240, to secure the locations of the wire bonds while the encapsulation 250 is formed. The molding film can be deposited onto the tips 221 of the wire bonds 220 after forming the reinforcing dielectric layer 270 and before forming the encapsulation 250.
[0064] In the example shown in FIG. 2, when the tips 221 of the wire bonds contact the molding film after the reinforcing dielectric layer 270 is formed, the reinforcing dielectric layer can maintain the position of the tips 221 of the wire bonds 220 in the third direction D3 when a force is applied to the tips of the wire bonds in the third direction D3. For example, as shown in FIG. 2, when a molding film is applied to one of the tips 221a of one of the wire bonds 220a, the reinforcing dielectric layer 270 can stiffen the wire bond, thereby preventing the tip from deflecting downward in the direction D3 by a distance D to a position 221b, and preventing the wire bond from deflecting downward to a position 220b.
[0065] In some embodiments, before the flowing of the encapsulant material 250, the molding film can be deposited onto the tips 221 of the wire bonds 220 with the tips extending into the molding film, the molding film overlying the reinforcing dielectric layer 270. After the tips 221 of the wire bonds 220 contact the molding film, the encapsulant material 250 can be flowed between the upper surface 271 of the reinforcing dielectric layer 270 and a lower surface (e.g., the lower surface 61 shown in FIG. 1) of the molding film into which the tips of the wire bonds extend. After the encapsulation 250 is formed within a mold containing the microelectronic package 210 and the molding film, the molding film can be removed from the encapsulation, by any of the removal methods described above with reference to FIG. 1, and the tips 221 of at least some of the wire bonds 220 can be exposed at the major surface 271 of the encapsulation 250.
[0066] In some embodiments, the reinforcing dielectric layer 270 can include a first reinforcing dielectric layer overlying the first surface 241 of the substrate 240, and a second reinforcing dielectric layer overlying the first reinforcing dielectric layer and defining the upper surface 271 of the reinforcing dielectric layer. In such embodiments, the first portions 225 can extend through both the first and second reinforcing dielectric layers, and the lower
region 272 and the protruding regions 273 of the upper surface 271 of the reinforcing dielectric layer 270 can be formed in the second reinforcing dielectric layer.
[0067] As shown in FIG. 2, the microelectronic assembly 200 can also include a second substrate 201. The second substrate 201 can be a component having first and second opposite surfaces 202, 203. The second substrate 201 can have first terminals 204 at the first surface 202 and second terminals 205 at the second surface 203. At least some of the first terminals 204 can be electrically interconnected to corresponding ones of the second terminals 205. Such an interconnection can be completed using vias 206 formed in the substrate, for example, that can be lined or filled with conductive metal that can be formed of the same material as the first and second terminals 204, 205. The second terminals 205 can be configured for electrical interconnection with an external component such as another microelectronic package or a circuit panel, e.g., a circuit board. In the example shown in FIG. 2, the tips 221 of the wire bonds 220 can be electrically connected to the first terminals 204 of the second substrate 201.
[0068] In one embodiment, the first terminals 204 can be upper terminals of the package 210 at the major surface 251 of the encapsulation. In such an embodiment, the first terminals 204 can be configured to be electrically connected with conductive elements of a component external to the microelectronic package 210, such as the second substrate 201, another microelectronic package, or a circuit panel, e.g., a circuit board.
[0069] FIG. 3 illustrates a microelectronic assembly 300 including a component in the form of a microelectronic package 310 that is a variation of the microelectronic package 210 of FIG. 2. Elements of the microelectronic package 310 that are not described below should be understood to be the same as the corresponding elements described above with reference to the microelectronic package 210 shown in FIG. 2.
[0070] The microelectronic assembly 300 can include a microelectronic package 310 joined to and electrically connected with a second substrate 301. The microelectronic package 310 can include a plurality of wire bonds 320 and a microelectronic element 330 joined and electrically connected to a generally planar element in the form of a substrate 340. The microelectronic package 310 can include an encapsulation 350 that is formed extending between second portions 326 of the individual wire bonds 320, and a reinforcing dielectric layer 370 that is formed extending first portions 325 of the individual wire bonds 320 and overlying the top surface 332 of the microelectronic element 330 and the first surface 341 of
the substrate 340.
[0071] As can be seen in FIG. 3, some of the wire bonds 320a can have first and second bends 327, 328 that change the extension direction El of the wire bond by greater angles than the first and second bends of other wire bonds 320b. In such an embodiment, the tip 321 and the base 322 of the wire bond 320a can be offset a greater distance in one or both of the first and second directions Dl, D2 than the tip and the base of the wire bond 320b. In a side view, the path of the wire bonds 320a would appear to cross the path of the wire bonds 320b, as shown in FIG. 3.
[0072] In the embodiment shown in FIG. 3, the stiffening function of the reinforcing dielectric layer 370 on the wire bonds 320a can be particularly advantageous. Given that the wire bonds 320a have first and second bends 327, 328 that cause the tip 321 and the base 322 of the wire bond to be offset a greater distance in one or both of the first and second directions Dl, D2 than the wire bonds of FIG. 2, the tips of such wire bonds 320a may be more easily moved in the third direction D3 than the tips of the wire bonds than FIG. 2. Therefore, compared to the wire bonds 320b and the wire bonds 220 of FIG. 2, the reinforcing layer 370 may have a greater effect in maintaining the position of the tips 321 of the wire bonds 220a in the third direction D3 when a force is applied to the tips of the wire bonds in the third direction.
[0073] In further variations of the embodiments described above relative to FIGS. 2 and 3, the microelectronic element 230, 330 can be omitted. In such examples, the component can have a structure as described above relative to FIG. 2, for example, but in which the microelectronic element is omitted. In such example, the component can provide a pitch- changing function between the contacts 243 of a substrate and the terminals 204. In a particular example, a microelectronic element can be combined with such a component, for example, by mounting the microelectronic element to the second surface of the substrate after forming the component. Alternatively, the encapsulation of the component can be provided with an opening sized to accommodate placement of the microelectronic element above the substrate's first surface at a time subsequent to the manufacture of the component.
[0074] In a further variation, a generally planar element can be provided in place of the substrate 240 shown in FIG. 2. In a particular example, the generally planar element can be a microelectronic element. Referring to FIG. 1, in a particular form of this variation, the generally planar element may lack terminals 44 at the second surface 42 opposite from the
first surface 41 of the planar element at which wire bonds are joined to the contacts 43.
[0075] FIG. 4 illustrates a component in the form of a microelectronic package 410 that is a variation of the microelectronic packages 210 and 310 of FIGS. 2 and 3. Elements of the microelectronic packages 210 and 310 that are not described below should be understood to be the same as the corresponding elements described above with reference to the microelectronic packages 210 and 310 shown in FIGS. 2 and 3.
[0076] As described above with reference to FIG. 2, the first bends and the second bends of the wire bonds can provide a pitch changing function of the wire bonds between the first surface of the substrate and the major surface of the encapsulation. As can be seen in the example of FIG. 4, the contacts 443 to which the bases of the wire bonds can be joined can define a first minimum pitch PI between adjacent centers thereof, and the upper terminals 404 to which the tips of the wire bonds can be joined can define a second minimum pitch P2 between adjacent centers thereof, the second minimum pitch being greater than the first minimum pitch.
[0077] Also, as can be seen in FIG. 4, the number of upper terminals 404 can be less than the number of contacts 443. Therefore, it may be necessary for one or more of the upper terminals 404 to each be connected to at least two of the contacts 443. Such a correspondence is shown in FIG. 4, where the dashed lines 480 enclose exemplary groups of four contacts 443 all shorted together and electrically connected to a single corresponding one of the upper terminals 404. In one example, such shorted-together groups of contacts 443 can be configured to carry power or a reference voltage {i.e., ground).
[0078] The microelectronic packages and microelectronic assemblies described above with reference to FIGS. 1-4 above can be utilized in construction of diverse electronic systems, such as the system 500 shown in FIG. 5. For example, the system 500 in accordance with a further embodiment of the invention includes a plurality of modules or components 506 such as the microelectronic packages and microelectronic assemblies as described above, in conjunction with other electronic components 508, 510 and 51 1.
[0079] In the exemplary system 500 shown, the system can include a circuit panel, motherboard, or riser panel 502 such as a flexible printed circuit board, and the circuit panel can include numerous conductors 504, of which only one is depicted in FIG. 5, interconnecting the modules or components 506, 508, 510 with one another. Such a circuit panel 502 can transport signals to and from each of the microelectronic packages and/or
microelectronic assemblies included in the system 500. However, this is merely exemplary; any suitable structure for making electrical connections between the modules or components 506 can be used.
[0080] In a particular embodiment, the system 500 can also include a processor such as the semiconductor chip 508, such that each module or component 506 can be configured to transfer a number N of data bits in parallel in a clock cycle, and the processor can be configured to transfer a number M of data bits in parallel in a clock cycle, M being greater than or equal to N. In the example depicted in FIG. 5, the component 508 is a semiconductor chip and component 510 is a display screen, but any other components can be used in the system 500. Of course, although only two additional components 508 and 511 are depicted in FIG. 5 for clarity of illustration, the system 500 can include any number of such components.
[0081] Modules or components 506 and components 508 and 511 can be mounted in a common housing 501, schematically depicted in broken lines, and can be electrically interconnected with one another as necessary to form the desired circuit. The housing 501 is depicted as a portable housing of the type usable, for example, in a cellular telephone or personal digital assistant, and screen 510 can be exposed at the surface of the housing. In embodiments where a structure 506 includes a light-sensitive element such as an imaging chip, a lens 51 1 or other optical device also can be provided for routing light to the structure. Again, the simplified system shown in FIG. 5 is merely exemplary; other systems, including systems commonly regarded as fixed structures, such as desktop computers, routers and the like can be made using the structures discussed above.
[0082] It will be appreciated that the various dependent claims and the features set forth therein can be combined in different ways than presented in the initial claims. It will also be appreciated that the features described in connection with individual embodiments may be shared with others of the described embodiments.
[0083] Although the invention herein has been described with reference to particular embodiments, it is to be understood that these embodiments are merely illustrative of the principles and applications of the present invention. It is therefore to be understood that numerous modifications may be made to the illustrative embodiments and that other arrangements may be devised without departing from the spirit and scope of the present invention as defined by the appended claims.
Claims
1. A component, comprising:
a generally planar element having oppositely-facing first and second surfaces extending in first and second transverse directions, the generally planar element having a plurality of contacts at the first surface;
a reinforcing dielectric layer overlying the first surface of the generally planar element;
an encapsulation overlying the reinforcing dielectric layer, the encapsulation having a major surface facing away from the first surface of the generally planar element; and
a plurality of wire bonds, each wire bond having a base joined with a contact of the plurality of contacts, and a tip remote from the base at the major surface of the encapsulation, the wire bonds having first portions extending within at least a portion of the reinforcing dielectric layer and second portions extending within the encapsulation, the first portions of at least some of the wire bonds having bends that change an extension direction of the respective wire bond in at least one of the first and second directions,
wherein the reinforcing dielectric layer has protruding regions surrounding respective wire bonds of the plurality of wire bonds, the protruding regions extending to greater peak heights from the first surface of the generally planar element than portions of the reinforcing dielectric layer between adjacent ones of the protruding regions, the peak heights of the protruding regions coinciding with points of contact between the reinforcing dielectric layer and individual ones of the wire bonds.
2. The component of claim 1, wherein the component comprises a microelectronic package, the microelectronic package further including a microelectronic element having oppositely-facing top and bottom surfaces, the bottom surface facing the first surface of the generally planar element and mechanically coupled therewith, and wherein the major surface of the encapsulation overlies the top surface of the microelectronic element.
3. The microelectronic package of claim 2, wherein the tips of a subset of the at least some of the wire bonds overlie the top surface of the microelectronic element.
4. The component of claim 1, wherein the bases of the wire bonds define a first minimum pitch between adjacent ones of the bases, and the tips of the wire bonds define a
second minimum pitch between adjacent ones of the tips, the second minimum pitch being greater than the first minimum pitch.
5. The microelectronic package of claim 2, wherein the dielectric layer overlies the top surface of the microelectronic element.
6. The component of claim 1, wherein the reinforcing dielectric layer comprises a first reinforcing dielectric layer overlying the first surface of the generally planar element, and a second reinforcing dielectric layer overlying the first reinforcing dielectric layer and defining an upper surface of the reinforcing dielectric layer.
7. The component of claim 1, wherein the bends of the first portions of the wire bonds are first bends, and the at least some of the wire bonds each include a second bend changing the extension direction of the respective wire bond in at least one of the first and second directions.
8. The component of claim 7, wherein at least some of the second bends of the wire bonds are disposed within the reinforcing dielectric layer.
9. The component of claim 1, wherein the reinforcing dielectric layer is configured to maintain the position of the tips of the wire bonds in a third direction perpendicular to the first and second directions when a force is applied to the tips of the wire bonds in the third direction.
10. The microelectronic package of claim 2, further comprising a plurality of upper terminals joined with corresponding ones of the wire bonds, the upper terminals at the major surface of the encapsulation and configured to be electrically connected with conductive elements of a component external to the microelectronic package.
11. A microelectronic assembly comprising the microelectronic package of claim 2, the microelectronic assembly further comprising a second component having terminals, the tips of the wire bonds being electrically connected to the terminals.
12. A system comprising the microelectronic package of claim 2 and one or more other electronic components electrically connected to the microelectronic package.
13. The system of claim 12, further comprising a housing, the microelectronic package and the one or more other electronic components being assembled with the housing.
14. A microelectronic package, comprising:
a generally planar element having oppositely-facing first and second surfaces extending in first and second transverse directions, the generally planar element having a plurality of contacts at the first surface;
a reinforcing dielectric layer overlying the first surface of the generally planar element;
an encapsulation overlying the reinforcing dielectric layer, the encapsulation having a major surface facing away from the first surface of the generally planar element;
a microelectronic element having oppositely-facing top and bottom surfaces, the bottom surface facing the first surface of the generally planar element and mechanically coupled therewith, the major surface of the encapsulation overlying the top surface of the microelectronic element; and
a plurality of wire bonds, each wire bond having a base joined with a contact of the plurality of contacts, and a tip remote from the base at the major surface of the encapsulation, the wire bonds having first portions extending within at least a portion of the reinforcing dielectric layer and second portions extending within the encapsulation, the first portions of at least some of the wire bonds having bends that change an extension direction of the respective wire bond in at least one of the first and second directions,
wherein the reinforcing dielectric layer extends to a greater peak height from the first surface of the generally planar element than the microelectronic element.
15. The microelectronic package of claim 14, wherein the tips of a subset of the at least some of the wire bonds overlie the top surface of the microelectronic element.
16. The microelectronic package of claim 14, wherein the bends of the first portions of the wire bonds are first bends, and the at least some of the wire bonds each include a second bend changing the extension direction of the respective wire bond in at least one of the first and second directions.
17. A method of forming a component, comprising:
providing a generally planar element having oppositely-facing first and second surfaces extending in first and second transverse directions, the generally planar element having a plurality of contacts at the first surface;
forming a plurality of wire bonds, each wire bond having a base joined with a contact of the plurality of contacts and a tip remote from the base, first portions of at least some of the wire bonds having bends that change an extension direction of the respective wire bond in at least one of the first and second directions;
forming a reinforcing dielectric layer overlying the first surface of the generally planar element, the first portions of the wire bonds extending within at least a portion of the reinforcing dielectric layer, the reinforcing dielectric layer having protruding regions surrounding respective wire bonds of the plurality of wire bonds, the protruding regions extending to greater peak heights from the first surface of the generally planar element than portions of the reinforcing dielectric layer between adjacent ones of the protruding regions, the peak heights of the protruding regions coinciding with points of contact between the reinforcing dielectric layer and individual ones of the wire bonds;
flowing an encapsulation between the reinforcing dielectric layer and a lower surface of a molding film into which tips of the wire bonds extend, the encapsulation having a major surface facing away from the first surface of the generally planar element, the wire bonds having second portions extending within the encapsulation; and
removing the molding film from the encapsulation, the tips of the wire bonds being at the major surface of the encapsulation.
18. The method of claim 17, wherein the component comprises a microelectronic package, the microelectronic package further including a microelectronic element having oppositely-facing top and bottom surfaces, the bottom surface facing the first surface of the generally planar element and mechanically coupled therewith, and wherein the major surface of the encapsulation overlies the top surface of the microelectronic element.
19. The method of claim 17, wherein the protruding regions wick up the wire bonds and reach their respective peak heights before the flowing of the encapsulation.
20. The method of claim 19, wherein the peak heights of the protruding regions do not reach the tips of the wire bonds.
21. The method of claim 17, further comprising, before the flowing of the encapsulation, depositing the molding film overlying the reinforcing dielectric layer, the tips of the wire bonds extending into the molding film.
Applications Claiming Priority (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US201562257223P | 2015-11-18 | 2015-11-18 | |
US62/257,223 | 2015-11-18 | ||
US15/086,899 | 2016-03-31 | ||
US15/086,899 US9659848B1 (en) | 2015-11-18 | 2016-03-31 | Stiffened wires for offset BVA |
Publications (1)
Publication Number | Publication Date |
---|---|
WO2017087502A1 true WO2017087502A1 (en) | 2017-05-26 |
Family
ID=58690828
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
PCT/US2016/062247 WO2017087502A1 (en) | 2015-11-18 | 2016-11-16 | Stiffened wires for offset bva |
Country Status (3)
Country | Link |
---|---|
US (1) | US9659848B1 (en) |
TW (1) | TW201729369A (en) |
WO (1) | WO2017087502A1 (en) |
Families Citing this family (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
DE112018004093T5 (en) * | 2017-08-10 | 2020-05-20 | Hitachi Chemical Company, Ltd. | Semiconductor device and manufacturing method thereof |
Citations (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20100052151A1 (en) * | 2000-12-01 | 2010-03-04 | Broadcom Corporation | Ball Grid Array Package Having One or More Stiffeners |
US8546931B2 (en) * | 2005-05-19 | 2013-10-01 | Micron Technology, Inc. | Stacked semiconductor components having conductive interconnects |
US20140217619A1 (en) * | 2013-02-01 | 2014-08-07 | Invensas Corporation | Microelectronic package having wire bond vias and stiffening layer |
US20140262460A1 (en) * | 2003-10-06 | 2014-09-18 | Tessera, Inc. | Connection Component with Posts and Pads |
US20150069639A1 (en) * | 2012-05-22 | 2015-03-12 | Invensas Corporation | Substrate-Less Stackable Package With Wire-Bond Interconnect |
Family Cites Families (545)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
DE1439262B2 (en) | 1963-07-23 | 1972-03-30 | Siemens AG, 1000 Berlin u. 8000 München | METHOD OF CONTACTING SEMICONDUCTOR COMPONENTS BY THERMOCOMPRESSION |
US3358897A (en) | 1964-03-31 | 1967-12-19 | Tempress Res Co | Electric lead wire bonding tools |
US3430835A (en) | 1966-06-07 | 1969-03-04 | Westinghouse Electric Corp | Wire bonding apparatus for microelectronic components |
US3623649A (en) | 1969-06-09 | 1971-11-30 | Gen Motors Corp | Wedge bonding tool for the attachment of semiconductor leads |
DE2119567C2 (en) | 1970-05-05 | 1983-07-14 | International Computers Ltd., London | Electrical connection device and method for making the same |
DE2228703A1 (en) | 1972-06-13 | 1974-01-10 | Licentia Gmbh | PROCESS FOR MANUFACTURING A SPECIFIED SOLDER THICKNESS IN THE MANUFACTURING OF SEMI-CONDUCTOR COMPONENTS |
JPS5150661A (en) | 1974-10-30 | 1976-05-04 | Hitachi Ltd | |
US4067104A (en) | 1977-02-24 | 1978-01-10 | Rockwell International Corporation | Method of fabricating an array of flexible metallic interconnects for coupling microelectronics components |
US4213556A (en) | 1978-10-02 | 1980-07-22 | General Motors Corporation | Method and apparatus to detect automatic wire bonder failure |
US4327860A (en) | 1980-01-03 | 1982-05-04 | Kulicke And Soffa Ind. Inc. | Method of making slack free wire interconnections |
US4422568A (en) | 1981-01-12 | 1983-12-27 | Kulicke And Soffa Industries, Inc. | Method of making constant bonding wire tail lengths |
US4437604A (en) | 1982-03-15 | 1984-03-20 | Kulicke & Soffa Industries, Inc. | Method of making fine wire interconnections |
JPS59189069A (en) | 1983-04-12 | 1984-10-26 | Alps Electric Co Ltd | Device and method for coating solder on terminal |
JPS61125062A (en) | 1984-11-22 | 1986-06-12 | Hitachi Ltd | Method and device for attaching pin |
US4604644A (en) | 1985-01-28 | 1986-08-05 | International Business Machines Corporation | Solder interconnection structure for joining semiconductor devices to substrates that have improved fatigue life, and process for making |
US4642889A (en) | 1985-04-29 | 1987-02-17 | Amp Incorporated | Compliant interconnection and method therefor |
US5476211A (en) | 1993-11-16 | 1995-12-19 | Form Factor, Inc. | Method of manufacturing electrical contacts, using a sacrificial member |
US5917707A (en) | 1993-11-16 | 1999-06-29 | Formfactor, Inc. | Flexible contact structure with an electrically conductive shell |
US4924353A (en) | 1985-12-20 | 1990-05-08 | Hughes Aircraft Company | Connector system for coupling to an integrated circuit chip |
US4716049A (en) | 1985-12-20 | 1987-12-29 | Hughes Aircraft Company | Compressive pedestal for microminiature connections |
JPS62158338A (en) | 1985-12-28 | 1987-07-14 | Tanaka Denshi Kogyo Kk | Semiconductor device |
US4793814A (en) | 1986-07-21 | 1988-12-27 | Rogers Corporation | Electrical circuit board interconnect |
US4695870A (en) | 1986-03-27 | 1987-09-22 | Hughes Aircraft Company | Inverted chip carrier |
JPS62226307A (en) | 1986-03-28 | 1987-10-05 | Toshiba Corp | Robot device |
US4771930A (en) | 1986-06-30 | 1988-09-20 | Kulicke And Soffa Industries Inc. | Apparatus for supplying uniform tail lengths |
JPS6397941A (en) | 1986-10-14 | 1988-04-28 | Fuji Photo Film Co Ltd | Photosensitive material |
US4955523A (en) | 1986-12-17 | 1990-09-11 | Raychem Corporation | Interconnection of electronic components |
DE3703694A1 (en) | 1987-02-06 | 1988-08-18 | Dynapert Delvotec Gmbh | BALL BONDING METHOD AND DEVICE FOR CARRYING OUT THE SAME |
US5138438A (en) | 1987-06-24 | 1992-08-11 | Akita Electronics Co. Ltd. | Lead connections means for stacked tab packaged IC chips |
KR970003915B1 (en) | 1987-06-24 | 1997-03-22 | 미다 가쓰시게 | Semiconductor device and the use memory module |
JP2642359B2 (en) | 1987-09-11 | 1997-08-20 | 株式会社日立製作所 | Semiconductor device |
US4804132A (en) | 1987-08-28 | 1989-02-14 | Difrancesco Louis | Method for cold bonding |
US4845354A (en) | 1988-03-08 | 1989-07-04 | International Business Machines Corporation | Process control for laser wire bonding |
JPH01313969A (en) | 1988-06-13 | 1989-12-19 | Hitachi Ltd | Semiconductor device |
US4998885A (en) | 1989-10-27 | 1991-03-12 | International Business Machines Corporation | Elastomeric area array interposer |
US5077598A (en) | 1989-11-08 | 1991-12-31 | Hewlett-Packard Company | Strain relief flip-chip integrated circuit assembly with test fixturing |
US5095187A (en) | 1989-12-20 | 1992-03-10 | Raychem Corporation | Weakening wire supplied through a wire bonder |
AU637874B2 (en) | 1990-01-23 | 1993-06-10 | Sumitomo Electric Industries, Ltd. | Substrate for packaging a semiconductor device |
AU645283B2 (en) | 1990-01-23 | 1994-01-13 | Sumitomo Electric Industries, Ltd. | Substrate for packaging a semiconductor device |
US5948533A (en) | 1990-02-09 | 1999-09-07 | Ormet Corporation | Vertically interconnected electronic assemblies and compositions useful therefor |
US5376403A (en) | 1990-02-09 | 1994-12-27 | Capote; Miguel A. | Electrically conductive compositions and methods for the preparation and use thereof |
US5083697A (en) | 1990-02-14 | 1992-01-28 | Difrancesco Louis | Particle-enhanced joining of metal surfaces |
US4975079A (en) | 1990-02-23 | 1990-12-04 | International Business Machines Corp. | Connector assembly for chip testing |
US4999472A (en) | 1990-03-12 | 1991-03-12 | Neinast James E | Electric arc system for ablating a surface coating |
US5241456A (en) | 1990-07-02 | 1993-08-31 | General Electric Company | Compact high density interconnect structure |
US5679977A (en) | 1990-09-24 | 1997-10-21 | Tessera, Inc. | Semiconductor chip assemblies, methods of making same and components for same |
US5148266A (en) | 1990-09-24 | 1992-09-15 | Ist Associates, Inc. | Semiconductor chip assemblies having interposer and flexible lead |
US5148265A (en) | 1990-09-24 | 1992-09-15 | Ist Associates, Inc. | Semiconductor chip assemblies with fan-in leads |
US5067382A (en) | 1990-11-02 | 1991-11-26 | Cray Computer Corporation | Method and apparatus for notching a lead wire attached to an IC chip to facilitate severing the wire |
KR940001149B1 (en) | 1991-04-16 | 1994-02-14 | 삼성전자 주식회사 | Chip bonding method of semiconductor device |
JPH04346436A (en) | 1991-05-24 | 1992-12-02 | Fujitsu Ltd | Bump manufacturing method and device |
US5316788A (en) | 1991-07-26 | 1994-05-31 | International Business Machines Corporation | Applying solder to high density substrates |
US5203075A (en) | 1991-08-12 | 1993-04-20 | Inernational Business Machines | Method of bonding flexible circuit to cicuitized substrate to provide electrical connection therebetween using different solders |
US5133495A (en) | 1991-08-12 | 1992-07-28 | International Business Machines Corporation | Method of bonding flexible circuit to circuitized substrate to provide electrical connection therebetween |
JPH06510122A (en) | 1991-08-23 | 1994-11-10 | エヌチップ インコーポレイテッド | Burn-in techniques for unpackaged integrated circuits |
US5220489A (en) | 1991-10-11 | 1993-06-15 | Motorola, Inc. | Multicomponent integrated circuit package |
US5238173A (en) | 1991-12-04 | 1993-08-24 | Kaijo Corporation | Wire bonding misattachment detection apparatus and that detection method in a wire bonder |
JP2931936B2 (en) | 1992-01-17 | 1999-08-09 | 株式会社日立製作所 | Method for manufacturing lead frame for semiconductor device, lead frame for semiconductor device, and resin-sealed semiconductor device |
US5831836A (en) | 1992-01-30 | 1998-11-03 | Lsi Logic | Power plane for semiconductor device |
US5222014A (en) | 1992-03-02 | 1993-06-22 | Motorola, Inc. | Three-dimensional multi-chip pad array carrier |
US5438224A (en) | 1992-04-23 | 1995-08-01 | Motorola, Inc. | Integrated circuit package having a face-to-face IC chip arrangement |
US5494667A (en) | 1992-06-04 | 1996-02-27 | Kabushiki Kaisha Hayahibara | Topically applied hair restorer containing pine extract |
US5915752A (en) | 1992-07-24 | 1999-06-29 | Tessera, Inc. | Method of making connections to a semiconductor chip assembly |
US6054756A (en) | 1992-07-24 | 2000-04-25 | Tessera, Inc. | Connection components with frangible leads and bus |
US5977618A (en) | 1992-07-24 | 1999-11-02 | Tessera, Inc. | Semiconductor connection components and methods with releasable lead support |
US6295729B1 (en) | 1992-10-19 | 2001-10-02 | International Business Machines Corporation | Angled flying lead wire bonding process |
US20050062492A1 (en) | 2001-08-03 | 2005-03-24 | Beaman Brian Samuel | High density integrated circuit apparatus, test probe and methods of use thereof |
US5371654A (en) | 1992-10-19 | 1994-12-06 | International Business Machines Corporation | Three dimensional high performance interconnection package |
JP2716336B2 (en) | 1993-03-10 | 1998-02-18 | 日本電気株式会社 | Integrated circuit device |
JPH06268101A (en) | 1993-03-17 | 1994-09-22 | Hitachi Ltd | Semiconductor device and its manufacture, electronic device, lead frame, and mounting substrate |
US5340771A (en) | 1993-03-18 | 1994-08-23 | Lsi Logic Corporation | Techniques for providing high I/O count connections to semiconductor dies |
US20030048108A1 (en) | 1993-04-30 | 2003-03-13 | Beaman Brian Samuel | Structural design and processes to control probe position accuracy in a wafer test probe assembly |
US7368924B2 (en) | 1993-04-30 | 2008-05-06 | International Business Machines Corporation | Probe structure having a plurality of discrete insulated probe tips projecting from a support surface, apparatus for use thereof and methods of fabrication thereof |
US5811982A (en) | 1995-11-27 | 1998-09-22 | International Business Machines Corporation | High density cantilevered probe for electronic devices |
JP2981385B2 (en) | 1993-09-06 | 1999-11-22 | シャープ株式会社 | Structure of chip component type LED and method of manufacturing the same |
US5346118A (en) | 1993-09-28 | 1994-09-13 | At&T Bell Laboratories | Surface mount solder assembly of leadless integrated circuit packages to substrates |
US6835898B2 (en) | 1993-11-16 | 2004-12-28 | Formfactor, Inc. | Electrical contact structures formed by configuring a flexible wire to have a springable shape and overcoating the wire with at least one layer of a resilient conductive material, methods of mounting the contact structures to electronic components, and applications for employing the contact structures |
US5455390A (en) | 1994-02-01 | 1995-10-03 | Tessera, Inc. | Microelectronics unit mounting with multiple lead bonding |
KR100437436B1 (en) | 1994-03-18 | 2004-07-16 | 히다치 가세고교 가부시끼가이샤 | Semiconductor package manufacturing method and semiconductor package |
US5802699A (en) | 1994-06-07 | 1998-09-08 | Tessera, Inc. | Methods of assembling microelectronic assembly with socket for engaging bump leads |
US5615824A (en) | 1994-06-07 | 1997-04-01 | Tessera, Inc. | Soldering with resilient contacts |
JPH07335783A (en) | 1994-06-13 | 1995-12-22 | Fujitsu Ltd | Semiconductor device and semiconductor device unit |
US5468995A (en) | 1994-07-05 | 1995-11-21 | Motorola, Inc. | Semiconductor device having compliant columnar electrical connections |
US6828668B2 (en) | 1994-07-07 | 2004-12-07 | Tessera, Inc. | Flexible lead structures and methods of making same |
US5989936A (en) | 1994-07-07 | 1999-11-23 | Tessera, Inc. | Microelectronic assembly fabrication with terminal formation from a conductive layer |
US6117694A (en) | 1994-07-07 | 2000-09-12 | Tessera, Inc. | Flexible lead structures and methods of making same |
US6177636B1 (en) | 1994-12-29 | 2001-01-23 | Tessera, Inc. | Connection components with posts |
US5518964A (en) | 1994-07-07 | 1996-05-21 | Tessera, Inc. | Microelectronic mounting with multiple lead deformation and bonding |
US5688716A (en) | 1994-07-07 | 1997-11-18 | Tessera, Inc. | Fan-out semiconductor chip assembly |
US5656550A (en) | 1994-08-24 | 1997-08-12 | Fujitsu Limited | Method of producing a semicondutor device having a lead portion with outer connecting terminal |
US5659952A (en) | 1994-09-20 | 1997-08-26 | Tessera, Inc. | Method of fabricating compliant interface for semiconductor chip |
US5541567A (en) | 1994-10-17 | 1996-07-30 | International Business Machines Corporation | Coaxial vias in an electronic substrate |
US5495667A (en) | 1994-11-07 | 1996-03-05 | Micron Technology, Inc. | Method for forming contact pins for semiconductor dice and interconnects |
US5736074A (en) | 1995-06-30 | 1998-04-07 | Micro Fab Technologies, Inc. | Manufacture of coated spheres |
US5971253A (en) | 1995-07-31 | 1999-10-26 | Tessera, Inc. | Microelectronic component mounting with deformable shell terminals |
US5872051A (en) | 1995-08-02 | 1999-02-16 | International Business Machines Corporation | Process for transferring material to semiconductor chip conductive pads using a transfer substrate |
US5810609A (en) | 1995-08-28 | 1998-09-22 | Tessera, Inc. | Socket for engaging bump leads on a microelectronic device and methods therefor |
US5766987A (en) | 1995-09-22 | 1998-06-16 | Tessera, Inc. | Microelectronic encapsulation methods and equipment |
US6211572B1 (en) | 1995-10-31 | 2001-04-03 | Tessera, Inc. | Semiconductor chip package with fan-in leads |
JP3332308B2 (en) | 1995-11-07 | 2002-10-07 | 新光電気工業株式会社 | Semiconductor device and manufacturing method thereof |
JPH09134934A (en) | 1995-11-07 | 1997-05-20 | Sumitomo Metal Ind Ltd | Semiconductor package and semiconductor device |
US5718361A (en) | 1995-11-21 | 1998-02-17 | International Business Machines Corporation | Apparatus and method for forming mold for metallic material |
US5731709A (en) | 1996-01-26 | 1998-03-24 | Motorola, Inc. | Method for testing a ball grid array semiconductor device and a device for such testing |
US5994152A (en) | 1996-02-21 | 1999-11-30 | Formfactor, Inc. | Fabricating interconnects and tips using sacrificial substrates |
JP3146345B2 (en) | 1996-03-11 | 2001-03-12 | アムコー テクノロジー コリア インコーポレーティド | Bump forming method for bump chip scale semiconductor package |
US6000126A (en) | 1996-03-29 | 1999-12-14 | General Dynamics Information Systems, Inc. | Method and apparatus for connecting area grid arrays to printed wire board |
US6821821B2 (en) | 1996-04-18 | 2004-11-23 | Tessera, Inc. | Methods for manufacturing resistors using a sacrificial layer |
DE19618227A1 (en) | 1996-05-07 | 1997-11-13 | Herbert Streckfus Gmbh | Method and device for soldering electronic components on a printed circuit board |
KR100186333B1 (en) | 1996-06-20 | 1999-03-20 | 문정환 | Chip-sized semiconductor package and its manufacturing method |
JPH1012769A (en) | 1996-06-24 | 1998-01-16 | Ricoh Co Ltd | Semiconductor device and its manufacture |
JPH10135220A (en) | 1996-10-29 | 1998-05-22 | Taiyo Yuden Co Ltd | Bump-forming method |
JPH10135221A (en) | 1996-10-29 | 1998-05-22 | Taiyo Yuden Co Ltd | Bump-forming method |
US6492719B2 (en) | 1999-07-30 | 2002-12-10 | Hitachi, Ltd. | Semiconductor device |
US5976913A (en) | 1996-12-12 | 1999-11-02 | Tessera, Inc. | Microelectronic mounting with multiple lead deformation using restraining straps |
US6054337A (en) | 1996-12-13 | 2000-04-25 | Tessera, Inc. | Method of making a compliant multichip package |
US6121676A (en) | 1996-12-13 | 2000-09-19 | Tessera, Inc. | Stacked microelectronic assembly and method therefor |
US6133072A (en) | 1996-12-13 | 2000-10-17 | Tessera, Inc. | Microelectronic connector with planar elastomer sockets |
US6225688B1 (en) | 1997-12-11 | 2001-05-01 | Tessera, Inc. | Stacked microelectronic assembly and method therefor |
JP3400279B2 (en) | 1997-01-13 | 2003-04-28 | 株式会社新川 | Bump forming method |
US5898991A (en) | 1997-01-16 | 1999-05-04 | International Business Machines Corporation | Methods of fabrication of coaxial vias and magnetic devices |
US5839191A (en) | 1997-01-24 | 1998-11-24 | Unisys Corporation | Vibrating template method of placing solder balls on the I/O pads of an integrated circuit package |
JPH1118364A (en) | 1997-06-27 | 1999-01-22 | Matsushita Electric Ind Co Ltd | Capstan motor |
CN1167131C (en) | 1997-08-19 | 2004-09-15 | 株式会社日立制作所 | Multichip module structure and method for mfg. same |
CA2213590C (en) | 1997-08-21 | 2006-11-07 | Keith C. Carroll | Flexible circuit connector and method of making same |
JP3859318B2 (en) | 1997-08-29 | 2006-12-20 | シチズン電子株式会社 | Electronic circuit packaging method |
US6525414B2 (en) | 1997-09-16 | 2003-02-25 | Matsushita Electric Industrial Co., Ltd. | Semiconductor device including a wiring board and semiconductor elements mounted thereon |
JP3937265B2 (en) | 1997-09-29 | 2007-06-27 | エルピーダメモリ株式会社 | Semiconductor device |
JP3262531B2 (en) | 1997-10-02 | 2002-03-04 | インターナショナル・ビジネス・マシーンズ・コーポレーション | Bent flying lead wire bonding process |
JP2978861B2 (en) | 1997-10-28 | 1999-11-15 | 九州日本電気株式会社 | Molded BGA type semiconductor device and manufacturing method thereof |
US6038136A (en) | 1997-10-29 | 2000-03-14 | Hestia Technologies, Inc. | Chip package with molded underfill |
JP3393800B2 (en) | 1997-11-05 | 2003-04-07 | 新光電気工業株式会社 | Manufacturing method of semiconductor device |
JPH11219984A (en) | 1997-11-06 | 1999-08-10 | Sharp Corp | Semiconductor device package, its manufacture and circuit board therefor |
US6222136B1 (en) | 1997-11-12 | 2001-04-24 | International Business Machines Corporation | Printed circuit board with continuous connective bumps |
US6038133A (en) | 1997-11-25 | 2000-03-14 | Matsushita Electric Industrial Co., Ltd. | Circuit component built-in module and method for producing the same |
US6002168A (en) | 1997-11-25 | 1999-12-14 | Tessera, Inc. | Microelectronic component with rigid interposer |
JPH11163022A (en) | 1997-11-28 | 1999-06-18 | Sony Corp | Semiconductor and manufacture of the same and electronic equipment |
US6124546A (en) | 1997-12-03 | 2000-09-26 | Advanced Micro Devices, Inc. | Integrated circuit chip package and method of making the same |
US6260264B1 (en) | 1997-12-08 | 2001-07-17 | 3M Innovative Properties Company | Methods for making z-axis electrical connections |
US6052287A (en) | 1997-12-09 | 2000-04-18 | Sandia Corporation | Silicon ball grid array chip carrier |
US5973391A (en) | 1997-12-11 | 1999-10-26 | Read-Rite Corporation | Interposer with embedded circuitry and method for using the same to package microelectronic units |
JPH11220082A (en) | 1998-02-03 | 1999-08-10 | Oki Electric Ind Co Ltd | Semiconductor device |
JP3536650B2 (en) | 1998-02-27 | 2004-06-14 | 富士ゼロックス株式会社 | Bump forming method and apparatus |
JPH11260856A (en) | 1998-03-11 | 1999-09-24 | Matsushita Electron Corp | Semiconductor device and its manufacture and mounting structure of the device |
KR100260997B1 (en) | 1998-04-08 | 2000-07-01 | 마이클 디. 오브라이언 | Semiconductor package |
US6329224B1 (en) | 1998-04-28 | 2001-12-11 | Tessera, Inc. | Encapsulation of microelectronic assemblies |
US6180881B1 (en) | 1998-05-05 | 2001-01-30 | Harlan Ruben Isaak | Chip stack and method of making same |
JPH11330134A (en) | 1998-05-12 | 1999-11-30 | Hitachi Ltd | Wire-bonding method and device, and semiconductor device |
KR100266693B1 (en) | 1998-05-30 | 2000-09-15 | 김영환 | Stackable ball grid array semiconductor package and fabrication method thereof |
KR100265563B1 (en) | 1998-06-29 | 2000-09-15 | 김영환 | Ball grid array package and fabricating method thereof |
US6414391B1 (en) | 1998-06-30 | 2002-07-02 | Micron Technology, Inc. | Module assembly for stacked BGA packages with a common bus bar in the assembly |
US6164523A (en) | 1998-07-01 | 2000-12-26 | Semiconductor Components Industries, Llc | Electronic component and method of manufacture |
US6399426B1 (en) | 1998-07-21 | 2002-06-04 | Miguel Albert Capote | Semiconductor flip-chip package and method for the fabrication thereof |
US5854507A (en) | 1998-07-21 | 1998-12-29 | Hewlett-Packard Company | Multiple chip assembly |
US6515355B1 (en) | 1998-09-02 | 2003-02-04 | Micron Technology, Inc. | Passivation layer for packaged integrated circuits |
JP2000091383A (en) | 1998-09-07 | 2000-03-31 | Ngk Spark Plug Co Ltd | Wiring board |
US6194250B1 (en) | 1998-09-14 | 2001-02-27 | Motorola, Inc. | Low-profile microelectronic package |
US6158647A (en) | 1998-09-29 | 2000-12-12 | Micron Technology, Inc. | Concave face wire bond capillary |
US6684007B2 (en) | 1998-10-09 | 2004-01-27 | Fujitsu Limited | Optical coupling structures and the fabrication processes |
JP2000311915A (en) | 1998-10-14 | 2000-11-07 | Texas Instr Inc <Ti> | Semiconductor device and bonding method |
JP3407275B2 (en) | 1998-10-28 | 2003-05-19 | インターナショナル・ビジネス・マシーンズ・コーポレーション | Bump and method of forming the same |
US6332270B2 (en) | 1998-11-23 | 2001-12-25 | International Business Machines Corporation | Method of making high density integral test probe |
KR100502222B1 (en) | 1999-01-29 | 2005-07-18 | 마츠시타 덴끼 산교 가부시키가이샤 | Electronic parts mounting method and device therefor |
US6206273B1 (en) | 1999-02-17 | 2001-03-27 | International Business Machines Corporation | Structures and processes to create a desired probetip contact geometry on a wafer test probe |
KR100319609B1 (en) | 1999-03-09 | 2002-01-05 | 김영환 | A wire arrayed chip size package and the fabrication method thereof |
US6177729B1 (en) | 1999-04-03 | 2001-01-23 | International Business Machines Corporation | Rolling ball connector |
US6211574B1 (en) | 1999-04-16 | 2001-04-03 | Advanced Semiconductor Engineering Inc. | Semiconductor package with wire protection and method therefor |
US6258625B1 (en) | 1999-05-18 | 2001-07-10 | International Business Machines Corporation | Method of interconnecting electronic components using a plurality of conductive studs |
US6376769B1 (en) | 1999-05-18 | 2002-04-23 | Amerasia International Technology, Inc. | High-density electronic package, and method for making same |
JP3398721B2 (en) | 1999-05-20 | 2003-04-21 | アムコー テクノロジー コリア インコーポレーティド | Semiconductor package and manufacturing method thereof |
US6228687B1 (en) | 1999-06-28 | 2001-05-08 | Micron Technology, Inc. | Wafer-level package and methods of fabricating |
TW417839U (en) | 1999-07-30 | 2001-01-01 | Shen Ming Tung | Stacked memory module structure and multi-layered stacked memory module structure using the same |
JP2010192928A (en) | 1999-08-12 | 2010-09-02 | Fujitsu Semiconductor Ltd | Semiconductor device, and method of manufacturing the same |
JP4526651B2 (en) | 1999-08-12 | 2010-08-18 | 富士通セミコンダクター株式会社 | Semiconductor device |
US6168965B1 (en) | 1999-08-12 | 2001-01-02 | Tower Semiconductor Ltd. | Method for making backside illuminated image sensor |
KR20080111567A (en) | 1999-09-02 | 2008-12-23 | 이비덴 가부시키가이샤 | Printed circuit board and method of manufacturing printed circuit board |
US6867499B1 (en) | 1999-09-30 | 2005-03-15 | Skyworks Solutions, Inc. | Semiconductor packaging |
JP3513444B2 (en) | 1999-10-20 | 2004-03-31 | 株式会社新川 | Method for forming pin-shaped wires |
JP2001127246A (en) | 1999-10-29 | 2001-05-11 | Fujitsu Ltd | Semiconductor device |
US6362525B1 (en) | 1999-11-09 | 2002-03-26 | Cypress Semiconductor Corp. | Circuit structure including a passive element formed within a grid array substrate and method for making the same |
JP3619410B2 (en) | 1999-11-18 | 2005-02-09 | 株式会社ルネサステクノロジ | Bump forming method and system |
JP3798597B2 (en) | 1999-11-30 | 2006-07-19 | 富士通株式会社 | Semiconductor device |
JP3566156B2 (en) | 1999-12-02 | 2004-09-15 | 株式会社新川 | Method for forming pin-shaped wires |
KR100426494B1 (en) | 1999-12-20 | 2004-04-13 | 앰코 테크놀로지 코리아 주식회사 | Semiconductor package and its manufacturing method |
US6790757B1 (en) | 1999-12-20 | 2004-09-14 | Agere Systems Inc. | Wire bonding method for copper interconnects in semiconductor devices |
KR20010061849A (en) | 1999-12-29 | 2001-07-07 | 박종섭 | Wafer level package |
JP2001196407A (en) | 2000-01-14 | 2001-07-19 | Seiko Instruments Inc | Semiconductor device and method of forming the same |
US6710454B1 (en) | 2000-02-16 | 2004-03-23 | Micron Technology, Inc. | Adhesive layer for an electronic apparatus having multiple semiconductor devices |
JP2001339011A (en) | 2000-03-24 | 2001-12-07 | Shinko Electric Ind Co Ltd | Semiconductor device and its manufacturing method |
JP3980807B2 (en) | 2000-03-27 | 2007-09-26 | 株式会社東芝 | Semiconductor device and semiconductor module |
JP2001274196A (en) | 2000-03-28 | 2001-10-05 | Rohm Co Ltd | Semiconductor device |
KR100583491B1 (en) | 2000-04-07 | 2006-05-24 | 앰코 테크놀로지 코리아 주식회사 | Semiconductor package and its manufacturing method |
US6578754B1 (en) | 2000-04-27 | 2003-06-17 | Advanpack Solutions Pte. Ltd. | Pillar connections for semiconductor chips and method of manufacture |
US6531335B1 (en) | 2000-04-28 | 2003-03-11 | Micron Technology, Inc. | Interposers including upwardly protruding dams, semiconductor device assemblies including the interposers, and methods |
JP2001326236A (en) | 2000-05-12 | 2001-11-22 | Nec Kyushu Ltd | Manufacturing method of semiconductor device |
JP2001326304A (en) | 2000-05-15 | 2001-11-22 | Toshiba Corp | Semiconductor device and its manufacturing method |
US6522018B1 (en) | 2000-05-16 | 2003-02-18 | Micron Technology, Inc. | Ball grid array chip packages having improved testing and stacking characteristics |
US6647310B1 (en) | 2000-05-30 | 2003-11-11 | Advanced Micro Devices, Inc. | Temperature control of an integrated circuit |
US6531784B1 (en) | 2000-06-02 | 2003-03-11 | Amkor Technology, Inc. | Semiconductor package with spacer strips |
US6560117B2 (en) | 2000-06-28 | 2003-05-06 | Micron Technology, Inc. | Packaged microelectronic die assemblies and methods of manufacture |
US6476583B2 (en) | 2000-07-21 | 2002-11-05 | Jomahip, Llc | Automatic battery charging system for a battery back-up DC power supply |
SE517086C2 (en) | 2000-08-08 | 2002-04-09 | Ericsson Telefon Ab L M | Method for securing solder beads and any components attached to one and the same side of a substrate |
US20020020898A1 (en) | 2000-08-16 | 2002-02-21 | Vu Quat T. | Microelectronic substrates with integrated devices |
US6462575B1 (en) | 2000-08-28 | 2002-10-08 | Micron Technology, Inc. | Method and system for wafer level testing and burning-in semiconductor components |
JP3874062B2 (en) | 2000-09-05 | 2007-01-31 | セイコーエプソン株式会社 | Semiconductor device |
US6507104B2 (en) | 2000-09-07 | 2003-01-14 | Siliconware Precision Industries Co., Ltd. | Semiconductor package with embedded heat-dissipating device |
US7009297B1 (en) | 2000-10-13 | 2006-03-07 | Bridge Semiconductor Corporation | Semiconductor chip assembly with embedded metal particle |
US6423570B1 (en) | 2000-10-18 | 2002-07-23 | Intel Corporation | Method to protect an encapsulated die package during back grinding with a solder metallization layer and devices formed thereby |
JP4505983B2 (en) | 2000-12-01 | 2010-07-21 | 日本電気株式会社 | Semiconductor device |
JP3798620B2 (en) | 2000-12-04 | 2006-07-19 | 富士通株式会社 | Manufacturing method of semiconductor device |
TW511405B (en) | 2000-12-27 | 2002-11-21 | Matsushita Electric Ind Co Ltd | Device built-in module and manufacturing method thereof |
KR100393102B1 (en) | 2000-12-29 | 2003-07-31 | 앰코 테크놀로지 코리아 주식회사 | Stacked semiconductor package |
AUPR244801A0 (en) | 2001-01-10 | 2001-02-01 | Silverbrook Research Pty Ltd | A method and apparatus (WSM01) |
US6388322B1 (en) | 2001-01-17 | 2002-05-14 | Aralight, Inc. | Article comprising a mechanically compliant bump |
US6653170B1 (en) | 2001-02-06 | 2003-11-25 | Charles W. C. Lin | Semiconductor chip assembly with elongated wire ball bonded to chip and electrolessly plated to support circuit |
JP2002280414A (en) | 2001-03-22 | 2002-09-27 | Mitsubishi Electric Corp | Semiconductor device and its manufacturing method |
JP2002289769A (en) | 2001-03-26 | 2002-10-04 | Matsushita Electric Ind Co Ltd | Stacked semiconductor device and its manufacturing method |
SG108245A1 (en) | 2001-03-30 | 2005-01-28 | Micron Technology Inc | Ball grid array interposer, packages and methods |
US7115986B2 (en) | 2001-05-02 | 2006-10-03 | Micron Technology, Inc. | Flexible ball grid array chip scale packages |
US6825552B2 (en) | 2001-05-09 | 2004-11-30 | Tessera, Inc. | Connection components with anisotropic conductive material interconnection |
TW544826B (en) | 2001-05-18 | 2003-08-01 | Nec Electronics Corp | Flip-chip-type semiconductor device and manufacturing method thereof |
US6930256B1 (en) | 2002-05-01 | 2005-08-16 | Amkor Technology, Inc. | Integrated circuit substrate having laser-embedded conductive patterns and method therefor |
US6754407B2 (en) | 2001-06-26 | 2004-06-22 | Intel Corporation | Flip-chip package integrating optical and electrical devices and coupling to a waveguide on a board |
US20030006494A1 (en) | 2001-07-03 | 2003-01-09 | Lee Sang Ho | Thin profile stackable semiconductor package and method for manufacturing |
US6765287B1 (en) | 2001-07-27 | 2004-07-20 | Charles W. C. Lin | Three-dimensional stacked semiconductor package |
US6451626B1 (en) | 2001-07-27 | 2002-09-17 | Charles W.C. Lin | Three-dimensional stacked semiconductor package |
JP4023159B2 (en) | 2001-07-31 | 2007-12-19 | ソニー株式会社 | Manufacturing method of semiconductor device and manufacturing method of laminated semiconductor device |
US6550666B2 (en) | 2001-08-21 | 2003-04-22 | Advanpack Solutions Pte Ltd | Method for forming a flip chip on leadframe semiconductor package |
WO2003019654A1 (en) | 2001-08-22 | 2003-03-06 | Tessera, Inc. | Stacked chip assembly with stiffening layer |
US7176506B2 (en) | 2001-08-28 | 2007-02-13 | Tessera, Inc. | High frequency chip packages with connecting elements |
US20030057544A1 (en) | 2001-09-13 | 2003-03-27 | Nathan Richard J. | Integrated assembly protocol |
US6897565B2 (en) | 2001-10-09 | 2005-05-24 | Tessera, Inc. | Stacked packages |
US6977440B2 (en) | 2001-10-09 | 2005-12-20 | Tessera, Inc. | Stacked packages |
JP2003122611A (en) | 2001-10-11 | 2003-04-25 | Oki Electric Ind Co Ltd | Data providing method and server device |
JP4257771B2 (en) | 2001-10-16 | 2009-04-22 | シンジーテック株式会社 | Conductive blade |
US20030094666A1 (en) | 2001-11-16 | 2003-05-22 | R-Tec Corporation | Interposer |
JP3875077B2 (en) | 2001-11-16 | 2007-01-31 | 富士通株式会社 | Electronic device and device connection method |
JP2003174124A (en) | 2001-12-04 | 2003-06-20 | Sainekkusu:Kk | Method of forming external electrode of semiconductor device |
JP3507059B2 (en) | 2002-06-27 | 2004-03-15 | 沖電気工業株式会社 | Stacked multi-chip package |
JP2003197669A (en) | 2001-12-28 | 2003-07-11 | Seiko Epson Corp | Bonding method and bonding apparatus |
TW584950B (en) | 2001-12-31 | 2004-04-21 | Megic Corp | Chip packaging structure and process thereof |
JP3935370B2 (en) | 2002-02-19 | 2007-06-20 | セイコーエプソン株式会社 | Bumped semiconductor element manufacturing method, semiconductor device and manufacturing method thereof, circuit board, and electronic device |
SG115456A1 (en) | 2002-03-04 | 2005-10-28 | Micron Technology Inc | Semiconductor die packages with recessed interconnecting structures and methods for assembling the same |
US6653723B2 (en) | 2002-03-09 | 2003-11-25 | Fujitsu Limited | System for providing an open-cavity low profile encapsulated semiconductor package |
KR100452819B1 (en) | 2002-03-18 | 2004-10-15 | 삼성전기주식회사 | Chip scale package and method of fabricating the same |
US6979230B2 (en) | 2002-03-20 | 2005-12-27 | Gabe Cherian | Light socket |
US7323767B2 (en) | 2002-04-25 | 2008-01-29 | Micron Technology, Inc. | Standoffs for centralizing internals in packaging process |
US7633765B1 (en) | 2004-03-23 | 2009-12-15 | Amkor Technology, Inc. | Semiconductor package including a top-surface metal layer for implementing circuit features |
US7078822B2 (en) | 2002-06-25 | 2006-07-18 | Intel Corporation | Microelectronic device interconnects |
JP2004047702A (en) | 2002-07-11 | 2004-02-12 | Toshiba Corp | Semiconductor device laminated module |
US6756252B2 (en) | 2002-07-17 | 2004-06-29 | Texas Instrument Incorporated | Multilayer laser trim interconnect method |
US6987032B1 (en) | 2002-07-19 | 2006-01-17 | Asat Ltd. | Ball grid array package and process for manufacturing same |
TW549592U (en) | 2002-08-16 | 2003-08-21 | Via Tech Inc | Integrated circuit package with a balanced-part structure |
WO2004017399A1 (en) | 2002-08-16 | 2004-02-26 | Tessera, Inc. | Microelectronic packages with self-aligning features |
US6740546B2 (en) | 2002-08-21 | 2004-05-25 | Micron Technology, Inc. | Packaged microelectronic devices and methods for assembling microelectronic devices |
US6964881B2 (en) | 2002-08-27 | 2005-11-15 | Micron Technology, Inc. | Multi-chip wafer level system packages and methods of forming same |
JP3765778B2 (en) | 2002-08-29 | 2006-04-12 | ローム株式会社 | Capillary for wire bonding and wire bonding method using the same |
JP2004095799A (en) | 2002-08-30 | 2004-03-25 | Toshiba Corp | Semiconductor device and method of manufacturing the same |
US7294928B2 (en) | 2002-09-06 | 2007-11-13 | Tessera, Inc. | Components, methods and assemblies for stacked packages |
US7246431B2 (en) | 2002-09-06 | 2007-07-24 | Tessera, Inc. | Methods of making microelectronic packages including folded substrates |
US7071547B2 (en) | 2002-09-11 | 2006-07-04 | Tessera, Inc. | Assemblies having stacked semiconductor chips and methods of making same |
US7229906B2 (en) | 2002-09-19 | 2007-06-12 | Kulicke And Soffa Industries, Inc. | Method and apparatus for forming bumps for semiconductor interconnections using a wire bonding machine |
KR20050071524A (en) | 2002-09-30 | 2005-07-07 | 어드밴스드 인터커넥트 테크놀로지스 리미티드 | Thermal enhanced package for block mold assembly |
US7045884B2 (en) | 2002-10-04 | 2006-05-16 | International Rectifier Corporation | Semiconductor device package |
US6906416B2 (en) | 2002-10-08 | 2005-06-14 | Chippac, Inc. | Semiconductor multi-package module having inverted second package stacked over die-up flip-chip ball grid array (BGA) package |
US6989122B1 (en) | 2002-10-17 | 2006-01-24 | National Semiconductor Corporation | Techniques for manufacturing flash-free contacts on a semiconductor package |
TW567601B (en) | 2002-10-18 | 2003-12-21 | Siliconware Precision Industries Co Ltd | Module device of stacked semiconductor package and method for fabricating the same |
TWI221664B (en) | 2002-11-07 | 2004-10-01 | Via Tech Inc | Structure of chip package and process thereof |
JP2004172157A (en) | 2002-11-15 | 2004-06-17 | Shinko Electric Ind Co Ltd | Semiconductor package and package stack semiconductor device |
JP2004172477A (en) | 2002-11-21 | 2004-06-17 | Kaijo Corp | Wire loop form, semiconductor device having the same, wire bonding method, and semiconductor manufacturing apparatus |
JP4464041B2 (en) | 2002-12-13 | 2010-05-19 | キヤノン株式会社 | Columnar structure, electrode having columnar structure, and manufacturing method thereof |
KR100621991B1 (en) | 2003-01-03 | 2006-09-13 | 삼성전자주식회사 | Chip scale stack package |
JP2004221257A (en) | 2003-01-14 | 2004-08-05 | Seiko Epson Corp | Wire bonding method and device thereof |
US20040222518A1 (en) | 2003-02-25 | 2004-11-11 | Tessera, Inc. | Ball grid array with bumps |
TW583757B (en) | 2003-02-26 | 2004-04-11 | Advanced Semiconductor Eng | A structure of a flip-chip package and a process thereof |
US20040217471A1 (en) | 2003-02-27 | 2004-11-04 | Tessera, Inc. | Component and assemblies with ends offset downwardly |
JP3885747B2 (en) | 2003-03-13 | 2007-02-28 | 株式会社デンソー | Wire bonding method |
JP2004343030A (en) | 2003-03-31 | 2004-12-02 | North:Kk | Wiring circuit board, manufacturing method thereof, circuit module provided with this wiring circuit board |
JP2004319892A (en) | 2003-04-18 | 2004-11-11 | Renesas Technology Corp | Manufacturing method of semiconductor device |
JP4199588B2 (en) | 2003-04-25 | 2008-12-17 | テセラ・インターコネクト・マテリアルズ,インコーポレイテッド | Wiring circuit board manufacturing method and semiconductor integrated circuit device manufacturing method using the wiring circuit board |
DE10320646A1 (en) | 2003-05-07 | 2004-09-16 | Infineon Technologies Ag | Electronic component, typically integrated circuit, system support and manufacturing method, with support containing component positions in lines and columns, starting with coating auxiliary support with photosensitive layer |
JP4145730B2 (en) | 2003-06-17 | 2008-09-03 | 松下電器産業株式会社 | Module with built-in semiconductor |
US20040262728A1 (en) | 2003-06-30 | 2004-12-30 | Sterrett Terry L. | Modular device assemblies |
KR100604821B1 (en) | 2003-06-30 | 2006-07-26 | 삼성전자주식회사 | Stack type Ball grid array package and method for manufacturing the same |
JP2005033141A (en) | 2003-07-11 | 2005-02-03 | Sony Corp | Semiconductor device, its manufacturing method, false wafer, its manufacturing method, and packaging structure of semiconductor device |
US7227095B2 (en) | 2003-08-06 | 2007-06-05 | Micron Technology, Inc. | Wire bonders and methods of wire-bonding |
KR100537892B1 (en) | 2003-08-26 | 2005-12-21 | 삼성전자주식회사 | Chip stack package and manufacturing method thereof |
KR100546374B1 (en) | 2003-08-28 | 2006-01-26 | 삼성전자주식회사 | Multi chip package having center pads and method for manufacturing the same |
US7372151B1 (en) | 2003-09-12 | 2008-05-13 | Asat Ltd. | Ball grid array package and process for manufacturing same |
US7061096B2 (en) | 2003-09-24 | 2006-06-13 | Silicon Pipe, Inc. | Multi-surface IC packaging structures and methods for their manufacture |
WO2005031861A1 (en) | 2003-09-26 | 2005-04-07 | Tessera, Inc. | Structure and method of making capped chips including a flowable conductive medium |
US7462936B2 (en) | 2003-10-06 | 2008-12-09 | Tessera, Inc. | Formation of circuitry with modification of feature height |
JP4272968B2 (en) | 2003-10-16 | 2009-06-03 | エルピーダメモリ株式会社 | Semiconductor device and semiconductor chip control method |
JP4167965B2 (en) | 2003-11-07 | 2008-10-22 | テセラ・インターコネクト・マテリアルズ,インコーポレイテッド | Method for manufacturing wiring circuit member |
KR100564585B1 (en) | 2003-11-13 | 2006-03-28 | 삼성전자주식회사 | Double stacked BGA package and multi-stacked BGA package |
TWI227555B (en) | 2003-11-17 | 2005-02-01 | Advanced Semiconductor Eng | Structure of chip package and the process thereof |
KR100621992B1 (en) | 2003-11-19 | 2006-09-13 | 삼성전자주식회사 | structure and method of wafer level stack for devices of different kind and system-in-package using the same |
JP2005183923A (en) | 2003-11-28 | 2005-07-07 | Matsushita Electric Ind Co Ltd | Semiconductor device and its manufacturing method |
US7345361B2 (en) | 2003-12-04 | 2008-03-18 | Intel Corporation | Stackable integrated circuit packaging |
JP2005175019A (en) | 2003-12-08 | 2005-06-30 | Sharp Corp | Semiconductor device and multilayer semiconductor device |
US8970049B2 (en) | 2003-12-17 | 2015-03-03 | Chippac, Inc. | Multiple chip package module having inverted package stacked over die |
DE10360708B4 (en) | 2003-12-19 | 2008-04-10 | Infineon Technologies Ag | Semiconductor module with a semiconductor stack, rewiring plate, and method of making the same |
JP4334996B2 (en) | 2003-12-24 | 2009-09-30 | 株式会社フジクラ | SUBSTRATE FOR MULTILAYER WIRING BOARD, DOUBLE WIRE WIRING BOARD AND METHOD FOR PRODUCING THEM |
US7495644B2 (en) | 2003-12-26 | 2009-02-24 | Semiconductor Energy Laboratory Co., Ltd. | Display device and method for manufacturing display device |
US6900530B1 (en) | 2003-12-29 | 2005-05-31 | Ramtek Technology, Inc. | Stacked IC |
US6917098B1 (en) | 2003-12-29 | 2005-07-12 | Texas Instruments Incorporated | Three-level leadframe for no-lead packages |
US7709968B2 (en) | 2003-12-30 | 2010-05-04 | Tessera, Inc. | Micro pin grid array with pin motion isolation |
US8207604B2 (en) | 2003-12-30 | 2012-06-26 | Tessera, Inc. | Microelectronic package comprising offset conductive posts on compliant layer |
US7176043B2 (en) | 2003-12-30 | 2007-02-13 | Tessera, Inc. | Microelectronic packages and methods therefor |
JP2005203497A (en) | 2004-01-14 | 2005-07-28 | Toshiba Corp | Semiconductor device and method for manufacturing same |
US20050173807A1 (en) | 2004-02-05 | 2005-08-11 | Jianbai Zhu | High density vertically stacked semiconductor device |
US8399972B2 (en) | 2004-03-04 | 2013-03-19 | Skyworks Solutions, Inc. | Overmolded semiconductor package with a wirebond cage for EMI shielding |
US7095105B2 (en) | 2004-03-23 | 2006-08-22 | Texas Instruments Incorporated | Vertically stacked semiconductor device |
JP4484035B2 (en) | 2004-04-06 | 2010-06-16 | セイコーエプソン株式会社 | Manufacturing method of semiconductor device |
US8092734B2 (en) | 2004-05-13 | 2012-01-10 | Aptina Imaging Corporation | Covers for microelectronic imagers and methods for wafer-level packaging of microelectronics imagers |
US7629695B2 (en) | 2004-05-20 | 2009-12-08 | Kabushiki Kaisha Toshiba | Stacked electronic component and manufacturing method thereof |
US6962864B1 (en) | 2004-05-26 | 2005-11-08 | National Chung Cheng University | Wire-bonding method for chips with copper interconnects by introducing a thin layer |
US7233057B2 (en) | 2004-05-28 | 2007-06-19 | Nokia Corporation | Integrated circuit package with optimized mold shape |
TWI255022B (en) | 2004-05-31 | 2006-05-11 | Via Tech Inc | Circuit carrier and manufacturing process thereof |
US7453157B2 (en) | 2004-06-25 | 2008-11-18 | Tessera, Inc. | Microelectronic packages and methods therefor |
TWI250596B (en) | 2004-07-23 | 2006-03-01 | Ind Tech Res Inst | Wafer-level chip scale packaging method |
JP4385329B2 (en) | 2004-10-08 | 2009-12-16 | Okiセミコンダクタ株式会社 | Manufacturing method of semiconductor device |
EP1807239A2 (en) | 2004-11-02 | 2007-07-18 | Imasys AG | Laying device, contacting device, advancing system, laying and contacting unit, production system, method for the production and a transponder unit |
KR101313391B1 (en) | 2004-11-03 | 2013-10-01 | 테세라, 인코포레이티드 | Stacked packaging improvements |
US7268421B1 (en) | 2004-11-10 | 2007-09-11 | Bridge Semiconductor Corporation | Semiconductor chip assembly with welded metal pillar that includes enlarged ball bond |
US7750483B1 (en) | 2004-11-10 | 2010-07-06 | Bridge Semiconductor Corporation | Semiconductor chip assembly with welded metal pillar and enlarged plated contact terminal |
KR100674926B1 (en) | 2004-12-08 | 2007-01-26 | 삼성전자주식회사 | Memory card and method of fabricating the same |
JP4504798B2 (en) | 2004-12-16 | 2010-07-14 | パナソニック株式会社 | Multistage semiconductor module |
JP2006186086A (en) | 2004-12-27 | 2006-07-13 | Itoo:Kk | Method for soldering printed circuit board and guide plate for preventing bridge |
DE102005006333B4 (en) | 2005-02-10 | 2007-10-18 | Infineon Technologies Ag | Semiconductor device having a plurality of bonding terminals and bonded contact elements of different metal composition and method for producing the same |
DE102005006995B4 (en) | 2005-02-15 | 2008-01-24 | Infineon Technologies Ag | Semiconductor device with plastic housing and external connections and method for producing the same |
KR100630741B1 (en) | 2005-03-04 | 2006-10-02 | 삼성전자주식회사 | Stack type semiconductor package having a multiple molding process and manufacturing method thereof |
US7939934B2 (en) | 2005-03-16 | 2011-05-10 | Tessera, Inc. | Microelectronic packages and methods therefor |
US7371676B2 (en) | 2005-04-08 | 2008-05-13 | Micron Technology, Inc. | Method for fabricating semiconductor components with through wire interconnects |
TWI284394B (en) | 2005-05-12 | 2007-07-21 | Advanced Semiconductor Eng | Lid used in package structure and the package structure of having the same |
JP2006324553A (en) | 2005-05-20 | 2006-11-30 | Renesas Technology Corp | Semiconductor device and method of manufacturing same |
US7216794B2 (en) | 2005-06-09 | 2007-05-15 | Texas Instruments Incorporated | Bond capillary design for ribbon wire bonding |
JP4322844B2 (en) | 2005-06-10 | 2009-09-02 | シャープ株式会社 | Semiconductor device and stacked semiconductor device |
WO2007004137A2 (en) | 2005-07-01 | 2007-01-11 | Koninklijke Philips Electronics N.V. | Electronic device |
US7476608B2 (en) | 2005-07-14 | 2009-01-13 | Hewlett-Packard Development Company, L.P. | Electrically connecting substrate with electrical device |
TWI263313B (en) | 2005-08-15 | 2006-10-01 | Phoenix Prec Technology Corp | Stack structure of semiconductor component embedded in supporting board |
SG130055A1 (en) | 2005-08-19 | 2007-03-20 | Micron Technology Inc | Microelectronic devices, stacked microelectronic devices, and methods for manufacturing microelectronic devices |
SG130066A1 (en) | 2005-08-26 | 2007-03-20 | Micron Technology Inc | Microelectronic device packages, stacked microelectronic device packages, and methods for manufacturing microelectronic devices |
JP5522561B2 (en) | 2005-08-31 | 2014-06-18 | マイクロン テクノロジー, インク. | Microelectronic device package, stacked microelectronic device package, and method of manufacturing microelectronic device |
US7675152B2 (en) | 2005-09-01 | 2010-03-09 | Texas Instruments Incorporated | Package-on-package semiconductor assembly |
US7504716B2 (en) | 2005-10-26 | 2009-03-17 | Texas Instruments Incorporated | Structure and method of molded QFN device suitable for miniaturization, multiple rows and stacking |
JP2007123595A (en) | 2005-10-28 | 2007-05-17 | Nec Corp | Semiconductor device and its mounting structure |
CN101356633B (en) | 2005-11-01 | 2011-03-23 | Nxp股份有限公司 | Methods of packaging a semiconductor die and package formed by the methods |
JP4530975B2 (en) | 2005-11-14 | 2010-08-25 | 株式会社新川 | Wire bonding method |
JP2007142042A (en) | 2005-11-16 | 2007-06-07 | Sharp Corp | Semiconductor package, manufacturing method thereof, semiconductor module, and electronic equipment |
US7344917B2 (en) | 2005-11-30 | 2008-03-18 | Freescale Semiconductor, Inc. | Method for packaging a semiconductor device |
US7307348B2 (en) | 2005-12-07 | 2007-12-11 | Micron Technology, Inc. | Semiconductor components having through wire interconnects (TWI) |
US8058101B2 (en) | 2005-12-23 | 2011-11-15 | Tessera, Inc. | Microelectronic packages and methods therefor |
JP4530984B2 (en) | 2005-12-28 | 2010-08-25 | 株式会社新川 | Wire bonding apparatus, bonding control program, and bonding method |
US20070190747A1 (en) | 2006-01-23 | 2007-08-16 | Tessera Technologies Hungary Kft. | Wafer level packaging to lidded chips |
JP2007208159A (en) | 2006-02-06 | 2007-08-16 | Hitachi Ltd | Semiconductor device |
SG135074A1 (en) | 2006-02-28 | 2007-09-28 | Micron Technology Inc | Microelectronic devices, stacked microelectronic devices, and methods for manufacturing such devices |
JP2007234845A (en) | 2006-03-01 | 2007-09-13 | Nec Corp | Semiconductor device |
US7390700B2 (en) | 2006-04-07 | 2008-06-24 | Texas Instruments Incorporated | Packaged system of semiconductor chips having a semiconductor interposer |
US7759782B2 (en) | 2006-04-07 | 2010-07-20 | Tessera, Inc. | Substrate for a microelectronic package and method of fabricating thereof |
JP5598787B2 (en) | 2006-04-17 | 2014-10-01 | マイクロンメモリジャパン株式会社 | Manufacturing method of stacked semiconductor device |
US7659612B2 (en) | 2006-04-24 | 2010-02-09 | Micron Technology, Inc. | Semiconductor components having encapsulated through wire interconnects (TWI) |
US7242081B1 (en) | 2006-04-24 | 2007-07-10 | Advanced Semiconductor Engineering Inc. | Stacked package structure |
US7780064B2 (en) | 2006-06-02 | 2010-08-24 | Asm Technology Singapore Pte Ltd | Wire bonding method for forming low-loop profiles |
JP4961848B2 (en) | 2006-06-12 | 2012-06-27 | 日本電気株式会社 | WIRING BOARD HAVING METAL POST, SEMICONDUCTOR DEVICE, AND SEMICONDUCTOR DEVICE MODULE MANUFACTURING METHOD |
US20070290325A1 (en) | 2006-06-16 | 2007-12-20 | Lite-On Semiconductor Corporation | Surface mounting structure and packaging method thereof |
US7967062B2 (en) | 2006-06-16 | 2011-06-28 | International Business Machines Corporation | Thermally conductive composite interface, cooled electronic assemblies employing the same, and methods of fabrication thereof |
KR101043484B1 (en) | 2006-06-29 | 2011-06-23 | 인텔 코포레이션 | Apparatus, system, and method for wireless connection in integrated circuit packages |
KR100792352B1 (en) | 2006-07-06 | 2008-01-08 | 삼성전기주식회사 | Bottom substrate of pop and manufacturing method thereof |
KR100800478B1 (en) | 2006-07-18 | 2008-02-04 | 삼성전자주식회사 | Stack type semiconductor package and method of fabricating the same |
US20080023805A1 (en) | 2006-07-26 | 2008-01-31 | Texas Instruments Incorporated | Array-Processed Stacked Semiconductor Packages |
US8048479B2 (en) | 2006-08-01 | 2011-11-01 | Qimonda Ag | Method for placing material onto a target board by means of a transfer board |
JP2008039502A (en) | 2006-08-03 | 2008-02-21 | Alps Electric Co Ltd | Contact and its manufacturing method |
US7486525B2 (en) | 2006-08-04 | 2009-02-03 | International Business Machines Corporation | Temporary chip attach carrier |
US7425758B2 (en) | 2006-08-28 | 2008-09-16 | Micron Technology, Inc. | Metal core foldover package structures |
KR20080020069A (en) | 2006-08-30 | 2008-03-05 | 삼성전자주식회사 | Semiconductor package and method for fabricating the same |
KR100891516B1 (en) | 2006-08-31 | 2009-04-06 | 주식회사 하이닉스반도체 | Stackable fbga type semiconductor package and stack package using the same |
KR100770934B1 (en) | 2006-09-26 | 2007-10-26 | 삼성전자주식회사 | Semiconductor package and semiconductor system in package |
TWI336502B (en) | 2006-09-27 | 2011-01-21 | Advanced Semiconductor Eng | Semiconductor package and semiconductor device and the method of making the same |
US7901989B2 (en) | 2006-10-10 | 2011-03-08 | Tessera, Inc. | Reconstituted wafer level stacking |
TWI312561B (en) | 2006-10-27 | 2009-07-21 | Advanced Semiconductor Eng | Structure of package on package and method for fabricating the same |
KR100817073B1 (en) | 2006-11-03 | 2008-03-26 | 삼성전자주식회사 | Semiconductor chip stack package with reinforce member for preventing package warpage connected to pcb |
US8193034B2 (en) | 2006-11-10 | 2012-06-05 | Stats Chippac, Ltd. | Semiconductor device and method of forming vertical interconnect structure using stud bumps |
WO2008065896A1 (en) | 2006-11-28 | 2008-06-05 | Kyushu Institute Of Technology | Method for manufacturing semiconductor device having dual-face electrode structure and semiconductor device manufactured by the method |
JP2008166439A (en) | 2006-12-27 | 2008-07-17 | Spansion Llc | Semiconductor device and manufacturing method thereof |
US8598717B2 (en) | 2006-12-27 | 2013-12-03 | Spansion Llc | Semiconductor device and method for manufacturing the same |
KR100757345B1 (en) | 2006-12-29 | 2007-09-10 | 삼성전자주식회사 | Flip chip package and method of manufacturing the same |
US20080156518A1 (en) | 2007-01-03 | 2008-07-03 | Tessera, Inc. | Alignment and cutting of microelectronic substrates |
TWI332702B (en) | 2007-01-09 | 2010-11-01 | Advanced Semiconductor Eng | Stackable semiconductor package and the method for making the same |
JP5347222B2 (en) | 2007-01-10 | 2013-11-20 | 富士通株式会社 | Manufacturing method of semiconductor device |
US7719122B2 (en) | 2007-01-11 | 2010-05-18 | Taiwan Semiconductor Manufacturing Co., Ltd. | System-in-package packaging for minimizing bond wire contamination and yield loss |
KR100827667B1 (en) | 2007-01-16 | 2008-05-07 | 삼성전자주식회사 | Semiconductor package having semiconductor chip in substrate and method of fabricating the same |
CN101617400A (en) | 2007-01-31 | 2009-12-30 | 富士通微电子株式会社 | Semiconductor device and manufacture method thereof |
JP4823089B2 (en) | 2007-01-31 | 2011-11-24 | 株式会社東芝 | Manufacturing method of stacked semiconductor device |
US8685792B2 (en) | 2007-03-03 | 2014-04-01 | Stats Chippac Ltd. | Integrated circuit package system with interposer |
EP2575166A3 (en) | 2007-03-05 | 2014-04-09 | Invensas Corporation | Chips having rear contacts connected by through vias to front contacts |
US7517733B2 (en) | 2007-03-22 | 2009-04-14 | Stats Chippac, Ltd. | Leadframe design for QFN package with top terminal leads |
TWI335070B (en) | 2007-03-23 | 2010-12-21 | Advanced Semiconductor Eng | Semiconductor package and the method of making the same |
WO2008117488A1 (en) | 2007-03-23 | 2008-10-02 | Sanyo Electric Co., Ltd | Semiconductor device and method for manufacturing the same |
JP4926787B2 (en) | 2007-03-30 | 2012-05-09 | アオイ電子株式会社 | Manufacturing method of semiconductor device |
US20100103634A1 (en) | 2007-03-30 | 2010-04-29 | Takuo Funaya | Functional-device-embedded circuit board, method for manufacturing the same, and electronic equipment |
US7589394B2 (en) | 2007-04-10 | 2009-09-15 | Ibiden Co., Ltd. | Interposer |
JP5003260B2 (en) | 2007-04-13 | 2012-08-15 | 日本電気株式会社 | Semiconductor device and manufacturing method thereof |
US7994622B2 (en) | 2007-04-16 | 2011-08-09 | Tessera, Inc. | Microelectronic packages having cavities for receiving microelectric elements |
KR20080094251A (en) | 2007-04-19 | 2008-10-23 | 삼성전자주식회사 | Wafer level package and method for the manufacturing same |
JP5601751B2 (en) | 2007-04-26 | 2014-10-08 | スパンション エルエルシー | Semiconductor device |
US20080284045A1 (en) | 2007-05-18 | 2008-11-20 | Texas Instruments Incorporated | Method for Fabricating Array-Molded Package-On-Package |
JP2008306128A (en) | 2007-06-11 | 2008-12-18 | Shinko Electric Ind Co Ltd | Semiconductor device and its production process |
KR100865125B1 (en) | 2007-06-12 | 2008-10-24 | 삼성전기주식회사 | Semiconductor and method for manufacturing thereof |
TW200908819A (en) | 2007-06-15 | 2009-02-16 | Ngk Spark Plug Co | Wiring substrate with reinforcing member |
US7944034B2 (en) | 2007-06-22 | 2011-05-17 | Texas Instruments Incorporated | Array molded package-on-package having redistribution lines |
JP5179787B2 (en) | 2007-06-22 | 2013-04-10 | ラピスセミコンダクタ株式会社 | Semiconductor device and manufacturing method thereof |
US7911805B2 (en) | 2007-06-29 | 2011-03-22 | Tessera, Inc. | Multilayer wiring element having pin interface |
SG148901A1 (en) | 2007-07-09 | 2009-01-29 | Micron Technology Inc | Packaged semiconductor assemblies and methods for manufacturing such assemblies |
KR20090007120A (en) | 2007-07-13 | 2009-01-16 | 삼성전자주식회사 | An wafer level stacked package having a via contact in encapsulation portion and manufacturing method thereof |
US7781877B2 (en) | 2007-08-07 | 2010-08-24 | Micron Technology, Inc. | Packaged integrated circuit devices with through-body conductive vias, and methods of making same |
JP2009044110A (en) | 2007-08-13 | 2009-02-26 | Elpida Memory Inc | Semiconductor device and its manufacturing method |
SG150396A1 (en) | 2007-08-16 | 2009-03-30 | Micron Technology Inc | Microelectronic die packages with leadframes, including leadframe-based interposer for stacked die packages, and associated systems and methods |
US8039960B2 (en) | 2007-09-21 | 2011-10-18 | Stats Chippac, Ltd. | Solder bump with inner core pillar in semiconductor package |
JP2009088254A (en) | 2007-09-28 | 2009-04-23 | Toshiba Corp | Electronic component package, and manufacturing method for electronic component package |
EP2206145A4 (en) | 2007-09-28 | 2012-03-28 | Tessera Inc | Flip chip interconnection with double post |
US7777351B1 (en) | 2007-10-01 | 2010-08-17 | Amkor Technology, Inc. | Thin stacked interposer package |
KR20090033605A (en) | 2007-10-01 | 2009-04-06 | 삼성전자주식회사 | Stack-type semicondoctor package, method of forming the same and electronic system including the same |
US20090091009A1 (en) | 2007-10-03 | 2009-04-09 | Corisis David J | Stackable integrated circuit package |
US8008183B2 (en) | 2007-10-04 | 2011-08-30 | Texas Instruments Incorporated | Dual capillary IC wirebonding |
US7834464B2 (en) | 2007-10-09 | 2010-11-16 | Infineon Technologies Ag | Semiconductor chip package, semiconductor chip assembly, and method for fabricating a device |
TWI389220B (en) | 2007-10-22 | 2013-03-11 | 矽品精密工業股份有限公司 | Semiconductor package and method for fabricating the same |
TWI360207B (en) | 2007-10-22 | 2012-03-11 | Advanced Semiconductor Eng | Chip package structure and method of manufacturing |
JP2009123863A (en) | 2007-11-14 | 2009-06-04 | Tessera Interconnect Materials Inc | Method of forming bump structure and the bump structure |
US20090127686A1 (en) | 2007-11-21 | 2009-05-21 | Advanced Chip Engineering Technology Inc. | Stacking die package structure for semiconductor devices and method of the same |
JP2009135398A (en) | 2007-11-29 | 2009-06-18 | Ibiden Co Ltd | Combination substrate |
KR100886100B1 (en) | 2007-11-29 | 2009-02-27 | 앰코 테크놀로지 코리아 주식회사 | Semiconductor package and method for manufacturing the same |
US7902644B2 (en) | 2007-12-07 | 2011-03-08 | Stats Chippac Ltd. | Integrated circuit package system for electromagnetic isolation |
US7964956B1 (en) | 2007-12-10 | 2011-06-21 | Oracle America, Inc. | Circuit packaging and connectivity |
US8390117B2 (en) | 2007-12-11 | 2013-03-05 | Panasonic Corporation | Semiconductor device and method of manufacturing the same |
JP2009158593A (en) | 2007-12-25 | 2009-07-16 | Tessera Interconnect Materials Inc | Bump structure and method of manufacturing the same |
US20090170241A1 (en) | 2007-12-26 | 2009-07-02 | Stats Chippac, Ltd. | Semiconductor Device and Method of Forming the Device Using Sacrificial Carrier |
WO2009096950A1 (en) | 2008-01-30 | 2009-08-06 | Kulicke And Soffa Industries, Inc. | Wire loop and method of forming the wire loop |
US8120186B2 (en) | 2008-02-15 | 2012-02-21 | Qimonda Ag | Integrated circuit and method |
US8258015B2 (en) | 2008-02-22 | 2012-09-04 | Stats Chippac Ltd. | Integrated circuit package system with penetrable film adhesive |
US7956456B2 (en) | 2008-02-27 | 2011-06-07 | Texas Instruments Incorporated | Thermal interface material design for enhanced thermal performance and improved package structural integrity |
KR101501739B1 (en) | 2008-03-21 | 2015-03-11 | 삼성전자주식회사 | Method of Fabricating Semiconductor Packages |
US7919871B2 (en) | 2008-03-21 | 2011-04-05 | Stats Chippac Ltd. | Integrated circuit package system for stackable devices |
US8072079B2 (en) | 2008-03-27 | 2011-12-06 | Stats Chippac, Ltd. | Through hole vias at saw streets including protrusions or recesses for interconnection |
JP5043743B2 (en) | 2008-04-18 | 2012-10-10 | ラピスセミコンダクタ株式会社 | Manufacturing method of semiconductor device |
KR20090123680A (en) | 2008-05-28 | 2009-12-02 | 주식회사 하이닉스반도체 | Stacked semiconductor package |
US8021907B2 (en) | 2008-06-09 | 2011-09-20 | Stats Chippac, Ltd. | Method and apparatus for thermally enhanced semiconductor package |
CN102067310B (en) | 2008-06-16 | 2013-08-21 | 泰塞拉公司 | Stacking of wafer-level chip scale packages having edge contacts and manufacture method thereof |
US7932170B1 (en) | 2008-06-23 | 2011-04-26 | Amkor Technology, Inc. | Flip chip bump structure and fabrication method |
TWI473553B (en) | 2008-07-03 | 2015-02-11 | Advanced Semiconductor Eng | Chip package structure |
US7859033B2 (en) | 2008-07-09 | 2010-12-28 | Eastman Kodak Company | Wafer level processing for backside illuminated sensors |
JP5339800B2 (en) | 2008-07-10 | 2013-11-13 | 三菱電機株式会社 | Manufacturing method of semiconductor device |
TWI372453B (en) | 2008-09-01 | 2012-09-11 | Advanced Semiconductor Eng | Copper bonding wire, wire bonding structure and method for processing and bonding a wire |
SG10201505279RA (en) | 2008-07-18 | 2015-10-29 | Utac Headquarters Pte Ltd | Packaging structural member |
US8004093B2 (en) | 2008-08-01 | 2011-08-23 | Stats Chippac Ltd. | Integrated circuit package stacking system |
US20100044860A1 (en) | 2008-08-21 | 2010-02-25 | Tessera Interconnect Materials, Inc. | Microelectronic substrate or element having conductive pads and metal posts joined thereto using bond layer |
KR100997793B1 (en) | 2008-09-01 | 2010-12-02 | 주식회사 하이닉스반도체 | Semiconductor pacakge and method of manufacturing thereof |
KR20100033012A (en) | 2008-09-19 | 2010-03-29 | 주식회사 하이닉스반도체 | Semiconductor package and stacked semiconductor package having the same |
US7842541B1 (en) | 2008-09-24 | 2010-11-30 | Amkor Technology, Inc. | Ultra thin package and fabrication method |
US8063475B2 (en) | 2008-09-26 | 2011-11-22 | Stats Chippac Ltd. | Semiconductor package system with through silicon via interposer |
WO2010041630A1 (en) | 2008-10-10 | 2010-04-15 | 日本電気株式会社 | Semiconductor device and method for manufacturing same |
JP5185062B2 (en) | 2008-10-21 | 2013-04-17 | パナソニック株式会社 | Multilayer semiconductor device and electronic device |
MY149251A (en) | 2008-10-23 | 2013-07-31 | Carsem M Sdn Bhd | Wafer-level package using stud bump coated with solder |
KR101461630B1 (en) | 2008-11-06 | 2014-11-20 | 삼성전자주식회사 | Wafer level chip on chip package, package on package improving solder joint reliability but reducing mounting height and manufacturing method thereof |
TW201023308A (en) | 2008-12-01 | 2010-06-16 | Advanced Semiconductor Eng | Package-on-package device, semiconductor package and method for manufacturing the same |
KR101011863B1 (en) | 2008-12-02 | 2011-01-31 | 앰코 테크놀로지 코리아 주식회사 | Semiconductor package and fabricating?method thereof |
US7642128B1 (en) | 2008-12-12 | 2010-01-05 | Stats Chippac, Ltd. | Semiconductor device and method of forming a vertical interconnect structure for 3-D FO-WLCSP |
US7898083B2 (en) | 2008-12-17 | 2011-03-01 | Texas Instruments Incorporated | Method for low stress flip-chip assembly of fine-pitch semiconductor devices |
US8012797B2 (en) | 2009-01-07 | 2011-09-06 | Advanced Semiconductor Engineering, Inc. | Method for forming stackable semiconductor device packages including openings with conductive bumps of specified geometries |
JP2010199528A (en) | 2009-01-27 | 2010-09-09 | Tatsuta System Electronics Kk | Bonding wire |
JP2010177597A (en) | 2009-01-30 | 2010-08-12 | Sanyo Electric Co Ltd | Semiconductor module and portable device |
US20100200981A1 (en) | 2009-02-09 | 2010-08-12 | Advanced Semiconductor Engineering, Inc. | Semiconductor package and method of manufacturing the same |
US9142586B2 (en) | 2009-02-24 | 2015-09-22 | Taiwan Semiconductor Manufacturing Company, Ltd. | Pad design for backside illuminated image sensor |
JP2010206007A (en) | 2009-03-04 | 2010-09-16 | Nec Corp | Semiconductor device and method of manufacturing the same |
JP5471605B2 (en) | 2009-03-04 | 2014-04-16 | 日本電気株式会社 | Semiconductor device and manufacturing method thereof |
US8106498B2 (en) | 2009-03-05 | 2012-01-31 | Stats Chippac Ltd. | Integrated circuit packaging system with a dual board-on-chip structure and method of manufacture thereof |
US8258010B2 (en) | 2009-03-17 | 2012-09-04 | Stats Chippac, Ltd. | Making a semiconductor device having conductive through organic vias |
US20100244276A1 (en) | 2009-03-25 | 2010-09-30 | Lsi Corporation | Three-dimensional electronics package |
US8194411B2 (en) | 2009-03-31 | 2012-06-05 | Hong Kong Applied Science and Technology Research Institute Co. Ltd | Electronic package with stacked modules with channels passing through metal layers of the modules |
US20100289142A1 (en) | 2009-05-15 | 2010-11-18 | Il Kwon Shim | Integrated circuit packaging system with coin bonded interconnects and method of manufacture thereof |
US8020290B2 (en) | 2009-06-14 | 2011-09-20 | Jayna Sheats | Processes for IC fabrication |
TWI379367B (en) | 2009-06-15 | 2012-12-11 | Kun Yuan Technology Co Ltd | Chip packaging method and structure thereof |
US20100327419A1 (en) | 2009-06-26 | 2010-12-30 | Sriram Muthukumar | Stacked-chip packages in package-on-package apparatus, methods of assembling same, and systems containing same |
JP5214554B2 (en) | 2009-07-30 | 2013-06-19 | ラピスセミコンダクタ株式会社 | Semiconductor chip built-in package and manufacturing method thereof, and package-on-package semiconductor device and manufacturing method thereof |
US7923304B2 (en) | 2009-09-10 | 2011-04-12 | Stats Chippac Ltd. | Integrated circuit packaging system with conductive pillars and method of manufacture thereof |
US8264091B2 (en) | 2009-09-21 | 2012-09-11 | Stats Chippac Ltd. | Integrated circuit packaging system with encapsulated via and method of manufacture thereof |
US8390108B2 (en) | 2009-12-16 | 2013-03-05 | Stats Chippac Ltd. | Integrated circuit packaging system with stacking interconnect and method of manufacture thereof |
US8169065B2 (en) | 2009-12-22 | 2012-05-01 | Epic Technologies, Inc. | Stackable circuit structures and methods of fabrication thereof |
TWI392066B (en) | 2009-12-28 | 2013-04-01 | 矽品精密工業股份有限公司 | Package structure and fabrication method thereof |
US9496152B2 (en) | 2010-03-12 | 2016-11-15 | STATS ChipPAC Pte. Ltd. | Carrier system with multi-tier conductive posts and method of manufacture thereof |
US7928552B1 (en) | 2010-03-12 | 2011-04-19 | Stats Chippac Ltd. | Integrated circuit packaging system with multi-tier conductive interconnects and method of manufacture thereof |
KR101667656B1 (en) | 2010-03-24 | 2016-10-20 | 삼성전자주식회사 | Method of forming package on package |
US8278746B2 (en) | 2010-04-02 | 2012-10-02 | Advanced Semiconductor Engineering, Inc. | Semiconductor device packages including connecting elements |
US8624374B2 (en) | 2010-04-02 | 2014-01-07 | Advanced Semiconductor Engineering, Inc. | Semiconductor device packages with fan-out and with connecting elements for stacking and manufacturing methods thereof |
US8564141B2 (en) | 2010-05-06 | 2013-10-22 | SK Hynix Inc. | Chip unit and stack package having the same |
US8217502B2 (en) | 2010-06-08 | 2012-07-10 | Stats Chippac Ltd. | Integrated circuit packaging system with multipart conductive pillars and method of manufacture thereof |
US8330272B2 (en) | 2010-07-08 | 2012-12-11 | Tessera, Inc. | Microelectronic packages with dual or multiple-etched flip-chip connectors |
KR20120007839A (en) | 2010-07-15 | 2012-01-25 | 삼성전자주식회사 | Manufacturing method of stack type package |
US8482111B2 (en) | 2010-07-19 | 2013-07-09 | Tessera, Inc. | Stackable molded microelectronic packages |
US8847376B2 (en) | 2010-07-23 | 2014-09-30 | Tessera, Inc. | Microelectronic elements with post-assembly planarization |
KR101683814B1 (en) | 2010-07-26 | 2016-12-08 | 삼성전자주식회사 | Semiconductor apparatus having through vias |
US8580607B2 (en) | 2010-07-27 | 2013-11-12 | Tessera, Inc. | Microelectronic packages with nanoparticle joining |
US8304900B2 (en) | 2010-08-11 | 2012-11-06 | Stats Chippac Ltd. | Integrated circuit packaging system with stacked lead and method of manufacture thereof |
US8518746B2 (en) | 2010-09-02 | 2013-08-27 | Stats Chippac, Ltd. | Semiconductor device and method of forming TSV semiconductor wafer with embedded semiconductor die |
US20120063090A1 (en) | 2010-09-09 | 2012-03-15 | Taiwan Semiconductor Manufacturing Company, Ltd. | Cooling mechanism for stacked die package and method of manufacturing the same |
US8409922B2 (en) | 2010-09-14 | 2013-04-02 | Stats Chippac, Ltd. | Semiconductor device and method of forming leadframe interposer over semiconductor die and TSV substrate for vertical electrical interconnect |
US20120080787A1 (en) | 2010-10-05 | 2012-04-05 | Qualcomm Incorporated | Electronic Package and Method of Making an Electronic Package |
US8618646B2 (en) | 2010-10-12 | 2013-12-31 | Headway Technologies, Inc. | Layered chip package and method of manufacturing same |
JP2012104790A (en) | 2010-10-12 | 2012-05-31 | Elpida Memory Inc | Semiconductor device |
US8263435B2 (en) | 2010-10-28 | 2012-09-11 | Stats Chippac, Ltd. | Semiconductor device and method of stacking semiconductor die in mold laser package interconnected by bumps and conductive vias |
US8697492B2 (en) | 2010-11-02 | 2014-04-15 | Tessera, Inc. | No flow underfill |
US8525318B1 (en) | 2010-11-10 | 2013-09-03 | Amkor Technology, Inc. | Semiconductor device and fabricating method thereof |
KR101075241B1 (en) | 2010-11-15 | 2011-11-01 | 테세라, 인코포레이티드 | Microelectronic package with terminals on dielectric mass |
US8502387B2 (en) | 2010-12-09 | 2013-08-06 | Stats Chippac Ltd. | Integrated circuit packaging system with vertical interconnection and method of manufacture thereof |
US8853558B2 (en) | 2010-12-10 | 2014-10-07 | Tessera, Inc. | Interconnect structure |
KR101215271B1 (en) | 2010-12-29 | 2012-12-26 | 앰코 테크놀로지 코리아 주식회사 | Semiconductor package structure and method of manufacturing the same |
US20120184116A1 (en) | 2011-01-18 | 2012-07-19 | Tyco Electronics Corporation | Interposer |
KR101128063B1 (en) | 2011-05-03 | 2012-04-23 | 테세라, 인코포레이티드 | Package-on-package assembly with wire bonds to encapsulation surface |
US8618659B2 (en) | 2011-05-03 | 2013-12-31 | Tessera, Inc. | Package-on-package assembly with wire bonds to encapsulation surface |
US8476115B2 (en) | 2011-05-03 | 2013-07-02 | Stats Chippac, Ltd. | Semiconductor device and method of mounting cover to semiconductor die and interposer with adhesive material |
US9006031B2 (en) | 2011-06-23 | 2015-04-14 | Stats Chippac, Ltd. | Semiconductor device and method of forming EWLB package with standoff conductive layer over encapsulant bumps |
US8487421B2 (en) | 2011-08-01 | 2013-07-16 | Tessera, Inc. | Microelectronic package with stacked microelectronic elements and method for manufacture thereof |
US8937309B2 (en) | 2011-08-08 | 2015-01-20 | Micron Technology, Inc. | Semiconductor die assemblies, semiconductor devices including same, and methods of fabrication |
US20130037929A1 (en) | 2011-08-09 | 2013-02-14 | Kay S. Essig | Stackable wafer level packages and related methods |
US20130049218A1 (en) | 2011-08-31 | 2013-02-28 | Zhiwei Gong | Semiconductor device packaging having pre-encapsulation through via formation |
KR101800440B1 (en) | 2011-08-31 | 2017-11-23 | 삼성전자주식회사 | Semiconductor package having plural semiconductor chips and method of forming the same |
US9177832B2 (en) | 2011-09-16 | 2015-11-03 | Stats Chippac, Ltd. | Semiconductor device and method of forming a reconfigured stackable wafer level package with vertical interconnect |
KR101906408B1 (en) | 2011-10-04 | 2018-10-11 | 삼성전자주식회사 | Semiconductor package and method of manufacturing the same |
US8836136B2 (en) * | 2011-10-17 | 2014-09-16 | Invensas Corporation | Package-on-package assembly with wire bond vias |
US9105552B2 (en) | 2011-10-31 | 2015-08-11 | Taiwan Semiconductor Manufacturing Company, Ltd. | Package on package devices and methods of packaging semiconductor dies |
KR101297015B1 (en) | 2011-11-03 | 2013-08-14 | 주식회사 네패스 | Method of manufacturing fan-out semiconductor package using lead frame, semiconductor package thereof, and package on package thereof |
US8912651B2 (en) | 2011-11-30 | 2014-12-16 | Taiwan Semiconductor Manufacturing Company, Ltd. | Package-on-package (PoP) structure including stud bulbs and method |
US8680684B2 (en) | 2012-01-09 | 2014-03-25 | Invensas Corporation | Stackable microelectronic package structures |
US9258922B2 (en) | 2012-01-18 | 2016-02-09 | Taiwan Semiconductor Manufacturing Company, Ltd. | PoP structures including through-assembly via modules |
US8372741B1 (en) | 2012-02-24 | 2013-02-12 | Invensas Corporation | Method for package-on-package assembly with wire bonds to encapsulation surface |
US9349706B2 (en) | 2012-02-24 | 2016-05-24 | Invensas Corporation | Method for package-on-package assembly with wire bonds to encapsulation surface |
US20130234317A1 (en) | 2012-03-09 | 2013-09-12 | Taiwan Semiconductor Manufacturing Company, Ltd. | Packaging Methods and Packaged Semiconductor Devices |
US9082763B2 (en) | 2012-03-15 | 2015-07-14 | Taiwan Semiconductor Manufacturing Company, Ltd. | Joint structure for substrates and methods of forming |
US9171790B2 (en) | 2012-05-30 | 2015-10-27 | Taiwan Semiconductor Manufacturing Company, Ltd. | Package on package devices and methods of packaging semiconductor dies |
US9502390B2 (en) | 2012-08-03 | 2016-11-22 | Invensas Corporation | BVA interposer |
US8828860B2 (en) | 2012-08-30 | 2014-09-09 | International Business Machines Corporation | Double solder bumps on substrates for low temperature flip chip bonding |
KR101419597B1 (en) | 2012-11-06 | 2014-07-14 | 앰코 테크놀로지 코리아 주식회사 | Semiconductor device and manufacturing method thereof |
US8878353B2 (en) | 2012-12-20 | 2014-11-04 | Invensas Corporation | Structure for microelectronic packaging with bond elements to encapsulation surface |
US8940630B2 (en) * | 2013-02-01 | 2015-01-27 | Invensas Corporation | Method of making wire bond vias and microelectronic package having wire bond vias |
US9299670B2 (en) | 2013-03-14 | 2016-03-29 | Freescale Semiconductor, Inc. | Stacked microelectronic packages having sidewall conductors and methods for the fabrication thereof |
US9685365B2 (en) * | 2013-08-08 | 2017-06-20 | Invensas Corporation | Method of forming a wire bond having a free end |
-
2016
- 2016-03-31 US US15/086,899 patent/US9659848B1/en active Active
- 2016-11-16 TW TW105137430A patent/TW201729369A/en unknown
- 2016-11-16 WO PCT/US2016/062247 patent/WO2017087502A1/en active Application Filing
Patent Citations (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20100052151A1 (en) * | 2000-12-01 | 2010-03-04 | Broadcom Corporation | Ball Grid Array Package Having One or More Stiffeners |
US20140262460A1 (en) * | 2003-10-06 | 2014-09-18 | Tessera, Inc. | Connection Component with Posts and Pads |
US8546931B2 (en) * | 2005-05-19 | 2013-10-01 | Micron Technology, Inc. | Stacked semiconductor components having conductive interconnects |
US20150069639A1 (en) * | 2012-05-22 | 2015-03-12 | Invensas Corporation | Substrate-Less Stackable Package With Wire-Bond Interconnect |
US20140217619A1 (en) * | 2013-02-01 | 2014-08-07 | Invensas Corporation | Microelectronic package having wire bond vias and stiffening layer |
Also Published As
Publication number | Publication date |
---|---|
TW201729369A (en) | 2017-08-16 |
US20170141020A1 (en) | 2017-05-18 |
US9659848B1 (en) | 2017-05-23 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US10468380B2 (en) | Stackable microelectronic package structures | |
US9876002B2 (en) | Microelectronic package with stacked microelectronic units and method for manufacture thereof | |
US8698323B2 (en) | Microelectronic assembly tolerant to misplacement of microelectronic elements therein | |
US9875955B2 (en) | Low cost hybrid high density package | |
KR101019793B1 (en) | Multiple die integrated circuit package | |
US10332854B2 (en) | Anchoring structure of fine pitch bva | |
US9129826B2 (en) | Epoxy bump for overhang die | |
US20070096287A1 (en) | Semiconductor device and a method of manufacturing the same | |
JP2014512688A (en) | Flip chip, face up and face down center bond memory wire bond assembly | |
US9034696B2 (en) | Microelectronic assemblies having reinforcing collars on connectors extending through encapsulation | |
TWI750467B (en) | Semiconductor package | |
TW201733062A (en) | Flipped die stacks with multiple rows of leadframe interconnects | |
US9659848B1 (en) | Stiffened wires for offset BVA | |
US20130068516A1 (en) | High io substrates and interposers without vias | |
CN117393534A (en) | Chip packaging structure and electronic equipment | |
US7750450B2 (en) | Stacked die package with stud spacers | |
US20080079133A1 (en) | Stack type semiconductor device package |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
121 | Ep: the epo has been informed by wipo that ep was designated in this application |
Ref document number: 16867028 Country of ref document: EP Kind code of ref document: A1 |
|
NENP | Non-entry into the national phase |
Ref country code: DE |
|
122 | Ep: pct application non-entry in european phase |
Ref document number: 16867028 Country of ref document: EP Kind code of ref document: A1 |