WO2012048031A1 - Electronic package and method of making an electronic package - Google Patents
Electronic package and method of making an electronic package Download PDFInfo
- Publication number
- WO2012048031A1 WO2012048031A1 PCT/US2011/054966 US2011054966W WO2012048031A1 WO 2012048031 A1 WO2012048031 A1 WO 2012048031A1 US 2011054966 W US2011054966 W US 2011054966W WO 2012048031 A1 WO2012048031 A1 WO 2012048031A1
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- package
- substrate
- die
- collapsible metal
- electrical
- Prior art date
Links
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L25/00—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
- H01L25/50—Multistep manufacturing processes of assemblies consisting of devices, each device being of a type provided for in group H01L27/00 or H01L29/00
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
- H01L21/48—Manufacture or treatment of parts, e.g. containers, prior to assembly of the devices, using processes not provided for in a single one of the subgroups H01L21/06 - H01L21/326
- H01L21/4814—Conductive parts
- H01L21/4846—Leads on or in insulating or insulated substrates, e.g. metallisation
- H01L21/4853—Connection or disconnection of other leads to or from a metallisation, e.g. pins, wires, bumps
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/28—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
- H01L23/31—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
- H01L23/3107—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed
- H01L23/3121—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed a substrate forming part of the encapsulation
- H01L23/3128—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed a substrate forming part of the encapsulation the substrate having spherical bumps for external connection
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/49811—Additional leads joined to the metallisation on the insulating substrate, e.g. pins, bumps, wires, flat leads
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/93—Batch processes
- H01L24/95—Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips
- H01L24/97—Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips the devices being connected to a common substrate, e.g. interposer, said common substrate being separable into individual assemblies after connecting
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L25/00—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
- H01L25/03—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes
- H01L25/10—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices having separate containers
- H01L25/105—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices having separate containers the devices being of a type provided for in group H01L27/00
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
- H01L2224/161—Disposition
- H01L2224/16151—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/16221—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/16225—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L2224/31—Structure, shape, material or disposition of the layer connectors after the connecting process
- H01L2224/32—Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
- H01L2224/321—Disposition
- H01L2224/32151—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/32221—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/32225—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/481—Disposition
- H01L2224/48151—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/48221—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/48225—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
- H01L2224/48227—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation connecting the wire to a bond pad of the item
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/73—Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
- H01L2224/732—Location after the connecting process
- H01L2224/73201—Location after the connecting process on the same surface
- H01L2224/73203—Bump and layer connectors
- H01L2224/73204—Bump and layer connectors the bump connector being embedded into the layer connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/83—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
- H01L2224/831—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector the layer connector being supplied to the parts to be connected in the bonding apparatus
- H01L2224/83102—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector the layer connector being supplied to the parts to be connected in the bonding apparatus using surface energy, e.g. capillary forces
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/91—Methods for connecting semiconductor or solid state bodies including different methods provided for in two or more of groups H01L2224/80 - H01L2224/90
- H01L2224/92—Specific sequence of method steps
- H01L2224/921—Connecting a surface with connectors of different types
- H01L2224/9212—Sequential connecting processes
- H01L2224/92122—Sequential connecting processes the first connecting process involving a bump connector
- H01L2224/92125—Sequential connecting processes the first connecting process involving a bump connector the second connecting process involving a layer connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/93—Batch processes
- H01L2224/95—Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips
- H01L2224/97—Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips the devices being connected to a common substrate, e.g. interposer, said common substrate being separable into individual assemblies after connecting
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
- H01L2225/04—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
- H01L2225/065—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
- H01L2225/06503—Stacked arrangements of devices
- H01L2225/06555—Geometry of the stack, e.g. form of the devices, geometry to facilitate stacking
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
- H01L2225/10—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers
- H01L2225/1005—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00
- H01L2225/1011—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00 the containers being in a stacked arrangement
- H01L2225/1017—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00 the containers being in a stacked arrangement the lowermost container comprising a device support
- H01L2225/1023—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00 the containers being in a stacked arrangement the lowermost container comprising a device support the support being an insulating substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
- H01L2225/10—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers
- H01L2225/1005—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00
- H01L2225/1011—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00 the containers being in a stacked arrangement
- H01L2225/1047—Details of electrical connections between containers
- H01L2225/1058—Bump or bump-like electrical connections, e.g. balls, pillars, posts
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/42—Wire connectors; Manufacturing methods related thereto
- H01L24/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L24/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L25/00—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
- H01L25/03—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes
- H01L25/04—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers
- H01L25/065—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H01L27/00
- H01L25/0655—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H01L27/00 the devices being arranged next to each other
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L25/00—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
- H01L25/03—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes
- H01L25/04—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers
- H01L25/065—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H01L27/00
- H01L25/0657—Stacked arrangements of devices
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/00014—Technical content checked by a classifier the subject-matter covered by the group, the symbol of which is combined with the symbol of this group, being disclosed without further technical details
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01028—Nickel [Ni]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01029—Copper [Cu]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01033—Arsenic [As]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01078—Platinum [Pt]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01079—Gold [Au]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/013—Alloys
- H01L2924/014—Solder alloys
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/095—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00 with a principal constituent of the material being a combination of two or more materials provided in the groups H01L2924/013 - H01L2924/0715
- H01L2924/097—Glass-ceramics, e.g. devitrified glass
- H01L2924/09701—Low temperature co-fired ceramic [LTCC]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/14—Integrated circuits
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/153—Connection portion
- H01L2924/1531—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface
- H01L2924/15311—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface being a ball array, e.g. BGA
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/153—Connection portion
- H01L2924/1532—Connection portion the connection portion being formed on the die mounting surface of the substrate
- H01L2924/1533—Connection portion the connection portion being formed on the die mounting surface of the substrate the connection portion being formed both on the die mounting surface of the substrate and outside the die mounting surface of the substrate
- H01L2924/15331—Connection portion the connection portion being formed on the die mounting surface of the substrate the connection portion being formed both on the die mounting surface of the substrate and outside the die mounting surface of the substrate being a ball array, e.g. BGA
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/181—Encapsulation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/181—Encapsulation
- H01L2924/1815—Shape
Definitions
- This disclosure relates generally to integrated circuit packaging, and in particular to package on package systems.
- POP Package on Package
- FIGURE 1A shows an exemplary POP system 100.
- a first die 104 is mounted onto a first package substrate 108.
- the package substrate 108 has solder balls 112 on a front side 116 of the package substrate 108.
- the solder balls 112 provide electrical connectivity to a second substrate package 120 through conducting pads 128.
- a mold compound 124 is formed over the solder balls 112.
- a second package 126 is formed over the solder balls and die 104 to form a package on package system.
- FIGURE IB shows an exemplary POP system 100 after a reflow process is applied.
- bridging may result in electrical shorts 114 and reduce signaling capability between the packages and between the IC die and other surrounding circuits, reducing reliability of the POP system.
- Another disadvantage of the POP system 100 is that the solder ball attach is generally performed after the IC die 104 is attached to the substrate 108. Because the package system 100 cannot be tested for functionality until after the IC die 104 is attached, the IC die may need to be discarded if the package is found to be not functioning properly. This results in increased expenses.
- FIG. 1 A is a graphical illustration of a cross-sectional view of a package-on- package system
- Fig. IB is a graphical illustration of a package-on-package system illustrating solder ball bridging
- Fig. 2 is a flow chart illustrating an exemplary packaging process employing non-collapsible metal connectors that provide electrical connections between packages;
- FIG. 3A-3J is a graphical illustration of a cross-sectional view of an exemplary packaging process employing copper cylinder connectors that provide electrical connections between packages;
- Fig. 4 is a block diagram showing an exemplary wireless communication system in which it may be advantageous to use a package-on-package system.
- Package on package (“POP") systems may be accomplished through the use of non-collapsible metal connectors in place of solder balls for electrical connection between POP systems.
- non-collapsible metals include tin, gold, nickel, chrome and copper.
- the non-collapsible metals may be formed into three dimensional connector shapes including cylindrical, rectangular, or eliptical shapes.
- a copper cylinder may be used in place of solder balls for electrical connection between POP systems.
- embodiments of the invention are not so limited to these formations.
- non-collapsible metal connectors allow the height of the bottom package to be reduced without reduction of electrical connection reliability. This is because non- collapsible metal may not require the common solder ball reflow process which may spread or widen when reflow occurs. Therefore because non-collapsible metal does not require reflow and does not spread, there is no bridging. Thus electrical reliability is increased. Additionally, non-collapsible metal connectors may allow greater flexibility and reduced costs because whereas solder ball fabrication is generally performed by an assembly house, non-collapsible metal connectors may be formed by the substrate manufacturer. This allows the package to be tested prior to attaching the die and avoids having to discard the die where the package is found not to be functioning properly.
- FIGURE 2 is a flow chart illustrating an exemplary POP process.
- a POP process begins at block 202 by receiving a package substrate.
- FIGURE 3 A is an illustration of a cross sectional view of an exemplary first package substrate 300.
- the substrate may be formed from any suitable material, including organic material or inorganic material or a combination of both.
- the substrate may be formed of glass or silicon or ceramic.
- one or more non-collapsible metal connectors are formed, for example, by a lithographic mask and electrolytic plating.
- FIGURE 3A illustrates as an example, copper cylinder connectors 302 formed on the substrate 300
- the copper cylinder connectors are formed on the frontside 301 of the substrate 300.
- FIGURE 3B and 3C illustrate an optional solder cap 304 which may be formed over the copper cylinders 302.
- the width, diameter and pitch of the copper cylinder connectors 302 are more easily maintained.
- Pitch is the distance between each copper cylinder.
- the height of the copper cylinder connector may be designed independent of pitch considerations. That is, the height of the copper cylinder may be reduced without consideration of the bridging problems suffered by the solder ball connect method. Therefore the height of the copper cylinder may be reduced, even if a tight pitch is desired.
- the copper cylinder connector is designed to have reduced height in order to minimize the size of the package height.
- the height of the copper cylinder may be at about the same height of an IC die which may be later attached to the substrate.
- the height of the copper cylinder may be reduced to the height necessary to make the connection between a first package and a second package.
- the pitch may be designed independently to the desired number of inputs/outputs between each stacked package.
- the pitch may vary between the copper cylinders 302 as may the actual diameters of the copper cylinders.
- the pitch may be constant between copper cylinders 302. As the pitch shrinks, the diameter of the copper cylinders may shrink to further accommodate a smaller package and maintain a minimum number of input/outputs.
- FIGURE 3D is a cross sectional view of an exemplary IC die shown as a flip chip 308 attached to the substrate 300.
- underfill molding 310 may be applied as shown in FIGURE 3E. However, the underfill molding 310 may be omitted if not desirable. For example, if wire bonding is used as the IC die attach method at block 206, the underfill molding 310 may be omitted.
- an overmold 312 may be formed over the copper cylinders 302 and over the optional solder cap 304 to encapsulate the assembly.
- FIGURE 3F is a cross sectional view of the overmold 312 formed over the copper cylinders 302 and IC die 308. If at block 204 the optional solder cap 304 had been formed over the copper cylinder 302, then overmold 312 would also encapsulate the solder cap 304.
- An alternative embodiment known as flange POP may be used instead. In the flange POP alternative embodiment, the overmold is formed over the IC die 308 only and not the copper cylinders 302 or the optional solder cap 304.
- the overmold 210 process may be omitted and a bare die methodology used instead. Bare die methodology means that no overmold is formed over the IC die 208.
- This alternative embodiment is illustrated at block 209 by selecting option 2 which bypasses blocks 210 and 212 and leads directly to block 214 which is described later.
- a through mold via process is performed, exposing the copper cylinder 302 either through grinding or laser. This process allows an electrical input/output connection to be made through the molding on the bottom package 350 in FIGURE 3H to a second package which will be formed later in the process at block 218.
- FIGURE 3G is a cross sectional view of the exposed copper cylinders 302 as a result of the through mold via process. If at block 204 the optional solder cap was formed over the copper cylinder, then block 212 will involve the step of exposing the top of the optional solder cap 304 .
- FIGURE 3H is a cross sectional view of the packaging system after block 214 is performed with solder balls 316.
- the overall process 200 thus described is performed on either a package strip or singulated package.
- a package strip consists of many units of packages such as the one described.
- singulation of the strip may occur.
- Singulation is the process of cutting the strip into single packages, resulting in the individual separation of a single package 350 shown in FIGURE 3H. Singulation may occur prior to package on package formation at block 218.
- FIGURE 31 and 3 J shows two exemplary second packages.
- FIGURE 31 and 3J shows the first package 350 and the second package 370 or 380 respectively, as being slightly apart in order to clearly illustrate the exemplary embodiments.
- the first package 350 and the second package 370 or 380 are physically connected.
- FIGURE 31 shows an exemplary second package 370 having solder balls 368 which may connect to the copper cylinders 302 on the first package, thereby electrically connecting the first package 350 and the second package 370.
- the solder balls 368 on the second package 370 may connect to the optional solder balls 304 on the first package 350.
- FIGURE 3J shows an exemplary second package 380 having copper cylinders 372 placed on the backside 361 of the package substrate 360 which may connect to the copper cylinders 302 on the first package 350, thereby electrically connecting the first package 350 and the second package 380.
- package 350 may be comprised of any type of IC die.
- flip chip 308 there may be vertically stacked IC die or IC die located horizontally adjacent or elsewhere within the same plane.
- the second package 370 may be comprised of any set of IC die.
- the embodiments disclosed herein are not limited to two stacked packages, but may include additional stacked packages or other packages within the same plane.
- the signaling through the copper cylinders 302 is not limited by the exemplary embodiments disclosed herein. For example, signaling may occur between two stacked packages 350 and 370 through the copper cylinders 302. Alternatively, signaling communication may occur between a bottom package 350 having copper cylinders 302 which is in communication with a PCB, mother board or with an IC die directly.
- FIGURE 4 shows an exemplary wireless communication system 400 in which an embodiment of an electronic package-on-package system may be advantageously employed.
- FIGURE 4 shows three remote units 420, 430, and 450 and two base stations 440. It should be recognized that typical wireless communication systems may have many more remote units and base stations. Any of remote units 420, 430, and 450, as well as the base stations 440, may include an electronic package-on-package system such as disclosed herein.
- FIGURE 4 shows forward link signals 480 from the base stations 440 and the remote units 620, 630, and 650 and reverse link signals 490 from the remote units 420, 430, and 450 to base stations 440.
- remote unit 420 is shown as a mobile telephone
- remote unit 430 is shown as a portable computer
- remote unit 450 is shown as a fixed location remote unit in a wireless local loop system.
- the remote units may be cell phones, hand-held personal communication systems (PCS) units, portable data units such as personal data assistants, or fixed location data units such as meter reading equipment.
- PCS personal communication systems
- Fig. 4 illustrates certain exemplary remote units that may include an electronic package-on-package system as disclosed herein, the package is not limited to these exemplary illustrated units. Embodiments may be suitably employed in any electronic device in which an electronic package-on-package system is desired.
Abstract
An electrical package and a method of forming the electrical package, where the electrical package has a susbtrate with a frontside, an intergrated circuit coupled to the frontside of the substrate, and at least one non-collapsible metal connector created on the frontside of the first substrate.
Description
ELECTRONIC PACKAGE AND METHOD OF MAKING AN ELECTRONIC
PACKAGE
RELATED APPLICATION
[0001] This application claims priority and the benefit of U.S. Provisional application, Serial No. 61/389,731 filed October 5, 2010.
FIELD OF DISCLOSURE
[0002] This disclosure relates generally to integrated circuit packaging, and in particular to package on package systems.
BACKGROUND
[0003] Package on Package ("POP") is a packaging system that allows one IC package to be coupled to another IC package providing more functionality in less space. Signals may be routed through each package.
[0004] Coupling of IC packages is desirable and may reduce the size of the end user device. FIGURE 1A shows an exemplary POP system 100. A first die 104 is mounted onto a first package substrate 108. The package substrate 108 has solder balls 112 on a front side 116 of the package substrate 108. The solder balls 112 provide electrical connectivity to a second substrate package 120 through conducting pads 128. A mold compound 124 is formed over the solder balls 112. A second package 126 is formed over the solder balls and die 104 to form a package on package system.
[0005] Disadvantages exist in shrinking the thickness of the bottom package 122. For example, if the height of the solder ball 1 12 is reduced, the pitch between the solder balls decreases. The pitch is the distance between each solder ball 112. As the pitch decreases, bridging problems with the solder balls occur during reflow of the solder balls 112. Reflow process is applied so that the solder balls 112 provide an attachment mechanism between package to package stacks.
[0006] FIGURE IB shows an exemplary POP system 100 after a reflow process is applied. After reflow, bridging may result in electrical shorts 114 and reduce signaling capability between the packages and between the IC die and other surrounding circuits, reducing reliability of the POP system. Another disadvantage of the POP system 100 is that the solder ball attach is generally performed after the IC die 104 is attached to the
substrate 108. Because the package system 100 cannot be tested for functionality until after the IC die 104 is attached, the IC die may need to be discarded if the package is found to be not functioning properly. This results in increased expenses.
[0007] Therefore, it would be desirable to develop an improved electronic package-on- package system without these disadvantages.
BRIEF DESCRIPTION OF THE DRAWINGS
[0008] Fig. 1 A is a graphical illustration of a cross-sectional view of a package-on- package system;
[0009] Fig. IB is a graphical illustration of a package-on-package system illustrating solder ball bridging;
[0010] Fig. 2 is a flow chart illustrating an exemplary packaging process employing non-collapsible metal connectors that provide electrical connections between packages;
[0011] Fig. 3A-3J is a graphical illustration of a cross-sectional view of an exemplary packaging process employing copper cylinder connectors that provide electrical connections between packages;
[0012] Fig. 4 is a block diagram showing an exemplary wireless communication system in which it may be advantageous to use a package-on-package system.
DETAILED DESCRIPTION
[0013] Inventive aspects are disclosed in the following description and related drawings directed to specific embodiments. Alternate embodiments may be devised without departing from the scope of the invention. Additionally, well-known elements may not be described in detail or may be omitted so as not to obscure relevant details.
[0014] The word "exemplary" is used herein to mean "serving as an example, instance, or illustration." Any embodiment described herein as "exemplary" is not necessarily to be construed as preferred or advantageous over other embodiments. Likewise, the term "embodiments of the invention" does not require that all embodiments include the discussed feature, advantage or mode of operation. The terminology used herein is for the purpose of describing particular embodiments. The described embodiments are to illustrate the teachings of the invention and are not intended to limit the embodiments of the invention described.
[0015] Package on package ("POP") systems may be accomplished through the use of
non-collapsible metal connectors in place of solder balls for electrical connection between POP systems. Examples of non-collapsible metals include tin, gold, nickel, chrome and copper. The non-collapsible metals may be formed into three dimensional connector shapes including cylindrical, rectangular, or eliptical shapes. For example, a copper cylinder may be used in place of solder balls for electrical connection between POP systems. However, embodiments of the invention are not so limited to these formations.
[0016] Use of non-collapsible metal connectors allows the height of the bottom package to be reduced without reduction of electrical connection reliability. This is because non- collapsible metal may not require the common solder ball reflow process which may spread or widen when reflow occurs. Therefore because non-collapsible metal does not require reflow and does not spread, there is no bridging. Thus electrical reliability is increased. Additionally, non-collapsible metal connectors may allow greater flexibility and reduced costs because whereas solder ball fabrication is generally performed by an assembly house, non-collapsible metal connectors may be formed by the substrate manufacturer. This allows the package to be tested prior to attaching the die and avoids having to discard the die where the package is found not to be functioning properly.
[0017] FIGURE 2 is a flow chart illustrating an exemplary POP process. A POP process begins at block 202 by receiving a package substrate. FIGURE 3 A is an illustration of a cross sectional view of an exemplary first package substrate 300. The substrate may be formed from any suitable material, including organic material or inorganic material or a combination of both. For example, the substrate may be formed of glass or silicon or ceramic. At block 204 of FIGURE 2, one or more non-collapsible metal connectors are formed, for example, by a lithographic mask and electrolytic plating. FIGURE 3A illustrates as an example, copper cylinder connectors 302 formed on the substrate 300 The copper cylinder connectors are formed on the frontside 301 of the substrate 300. FIGURE 3B and 3C illustrate an optional solder cap 304 which may be formed over the copper cylinders 302.
[0018] Because the copper cylinder connectors 302 do not themselves reflow, the width, diameter and pitch of the copper cylinder connectors 302 are more easily maintained. Pitch is the distance between each copper cylinder. The height of the copper cylinder connector may be designed independent of pitch considerations. That is, the height of the copper cylinder may be reduced without consideration of the bridging problems
suffered by the solder ball connect method. Therefore the height of the copper cylinder may be reduced, even if a tight pitch is desired.
[0019] In one embodiment, the copper cylinder connector is designed to have reduced height in order to minimize the size of the package height. For example, the height of the copper cylinder may be at about the same height of an IC die which may be later attached to the substrate. In an alternative embodiment, where the IC die is embedded within the first substrate 300, the height of the copper cylinder may be reduced to the height necessary to make the connection between a first package and a second package. The pitch may be designed independently to the desired number of inputs/outputs between each stacked package. In an exemplary embodiment, the pitch may vary between the copper cylinders 302 as may the actual diameters of the copper cylinders. In another exemplary embodiment, the pitch may be constant between copper cylinders 302. As the pitch shrinks, the diameter of the copper cylinders may shrink to further accommodate a smaller package and maintain a minimum number of input/outputs.
[0020] The exemplary process continues at block 206 an IC die is attached to the substrate 300. The term IC die is defined to include any type of IC device, chip or logic device. Any method of die attach may be used, including for example a flip chip, direct die attach, or wire bonding. FIGURE 3D is a cross sectional view of an exemplary IC die shown as a flip chip 308 attached to the substrate 300. To provide additional stability to the flip chip 308 attached to the substrate 300, underfill molding 310 may be applied as shown in FIGURE 3E. However, the underfill molding 310 may be omitted if not desirable. For example, if wire bonding is used as the IC die attach method at block 206, the underfill molding 310 may be omitted.
[0021] After the IC die attach is performed 206, at block 209 either option 1 or option 2 may be selected. If option 1 is selected, at block 210 an overmold 312 may be formed over the copper cylinders 302 and over the optional solder cap 304 to encapsulate the assembly. FIGURE 3F is a cross sectional view of the overmold 312 formed over the copper cylinders 302 and IC die 308. If at block 204 the optional solder cap 304 had been formed over the copper cylinder 302, then overmold 312 would also encapsulate the solder cap 304. An alternative embodiment known as flange POP may be used instead. In the flange POP alternative embodiment, the overmold is formed over the IC die 308 only and not the copper cylinders 302 or the optional solder cap 304.
[0022] As an alternative embodiment after the IC die attach is performed 206, the
overmold 210 process may be omitted and a bare die methodology used instead. Bare die methodology means that no overmold is formed over the IC die 208. This alternative embodiment is illustrated at block 209 by selecting option 2 which bypasses blocks 210 and 212 and leads directly to block 214 which is described later.
[0023] At block 212, a through mold via process is performed, exposing the copper cylinder 302 either through grinding or laser. This process allows an electrical input/output connection to be made through the molding on the bottom package 350 in FIGURE 3H to a second package which will be formed later in the process at block 218. FIGURE 3G is a cross sectional view of the exposed copper cylinders 302 as a result of the through mold via process. If at block 204 the optional solder cap was formed over the copper cylinder, then block 212 will involve the step of exposing the top of the optional solder cap 304 .
[0024] After block 206 option 1 or option 2, at block 214, solder balls are attached at the bottom of the substrate 300. FIGURE 3H is a cross sectional view of the packaging system after block 214 is performed with solder balls 316. Generally the overall process 200 thus described is performed on either a package strip or singulated package. A package strip consists of many units of packages such as the one described.
Therefore at block 216, singulation of the strip may occur. Singulation is the process of cutting the strip into single packages, resulting in the individual separation of a single package 350 shown in FIGURE 3H. Singulation may occur prior to package on package formation at block 218.
[0025] At block 218, a second package is coupled to the first package 350 as illustrated in FIGURES 31 and 3 J. FIGURE 31 and 3 J shows two exemplary second packages. Note that FIGURE 31 and 3J shows the first package 350 and the second package 370 or 380 respectively, as being slightly apart in order to clearly illustrate the exemplary embodiments. However it should be understood that the first package 350 and the second package 370 or 380 are physically connected. FIGURE 31 shows an exemplary second package 370 having solder balls 368 which may connect to the copper cylinders 302 on the first package, thereby electrically connecting the first package 350 and the second package 370. Alternatively, the solder balls 368 on the second package 370 may connect to the optional solder balls 304 on the first package 350.
[0026] FIGURE 3J shows an exemplary second package 380 having copper cylinders 372 placed on the backside 361 of the package substrate 360 which may connect to the
copper cylinders 302 on the first package 350, thereby electrically connecting the first package 350 and the second package 380.
[0027] The exemplary embodiments as disclosed herein are used to illustrate the inventive teachings. Other embodiments may be practiced without departing from the spirit and scope of the invention. For example, package 350 may be comprised of any type of IC die. Instead of a flip chip 308, there may be vertically stacked IC die or IC die located horizontally adjacent or elsewhere within the same plane. Similarly, the second package 370 may be comprised of any set of IC die. Additionally the embodiments disclosed herein are not limited to two stacked packages, but may include additional stacked packages or other packages within the same plane. The signaling through the copper cylinders 302 is not limited by the exemplary embodiments disclosed herein. For example, signaling may occur between two stacked packages 350 and 370 through the copper cylinders 302. Alternatively, signaling communication may occur between a bottom package 350 having copper cylinders 302 which is in communication with a PCB, mother board or with an IC die directly.
[0028] FIGURE 4 shows an exemplary wireless communication system 400 in which an embodiment of an electronic package-on-package system may be advantageously employed. For purposes of illustration, FIGURE 4 shows three remote units 420, 430, and 450 and two base stations 440. It should be recognized that typical wireless communication systems may have many more remote units and base stations. Any of remote units 420, 430, and 450, as well as the base stations 440, may include an electronic package-on-package system such as disclosed herein. FIGURE 4 shows forward link signals 480 from the base stations 440 and the remote units 620, 630, and 650 and reverse link signals 490 from the remote units 420, 430, and 450 to base stations 440.
[0029] In FIGURE 4, remote unit 420 is shown as a mobile telephone, remote unit 430 is shown as a portable computer, and remote unit 450 is shown as a fixed location remote unit in a wireless local loop system. For example, the remote units may be cell phones, hand-held personal communication systems (PCS) units, portable data units such as personal data assistants, or fixed location data units such as meter reading equipment. Although Fig. 4 illustrates certain exemplary remote units that may include an electronic package-on-package system as disclosed herein, the package is not limited to these exemplary illustrated units. Embodiments may be suitably employed in any
electronic device in which an electronic package-on-package system is desired.
[0030] While exemplary embodiments incorporating the principles of the present invention have been disclosed hereinabove, the present invention is not limited to the disclosed embodiments. Instead, this application is intended to cover any variations, uses, or adaptations of the invention using its general principles. Further, this application is intended to cover such departures from the present disclosure as come within known or customary practice in the art to which this invention pertains and which fall within the limits of the appended claims.
Claims
1. An electrical package comprising:
a first substrate comprising a frontside;
an IC die coupled to the frontside of the first substrate;
at least one non-collapsible metal connector created on a frontside of the first substrate.
2. The electrical package of claim 1, wherein a solder cap is disposed over the non- collapsible metal connector.
3. The electrical package of claim 1, wherein the at least one non-collapsible metal connector is formed by lithographic mask and electrolytic plating.
4. The electrical package of claim 1, further comprising at least three non- collapsible metal connectors coupling the first substrate to the second substrate.
5. The electrical package of claim 4, wherein the non-collapsible metal connectors have a plurality of pitches.
6. The electrical package of claim 4, wherein the non-collapsible metal connectors formed have a plurality of diameters.
7. The electrical package of claim 4, wherein the height of the copper pillar may be formed independent of the pitch of the copper pillars.
8. The electrical package of claim 1, wherein the IC die coupled to the first substrate is embedded within the first substrate.
9. The electrical package of claim 1, wherein the number of non-collapsible metal connectors formed are equal to a desired number of input/outputs signals.
10. The electrical package of claim 1, wherein the electrical package is coupled to a second electrical package through at least one non-collapsible metal connector.
11. The electrical package of claim 10, wherein the at least one non-collapsible metal connector acts as an input/output signaling connections.
12. The electrical package claim 1 incorporated into a device selected from a group consisting of a music player, a video player, an entertainment unit, a navigation device, a communications device, a personal digital assistant (PDA), a fixed location data unit, and a computer.
13. An electronic package-on-package system, comprising: a first package comprising a substrate having a frontside, and an IC die coupled to the frontside of the substrate;
a second package comprising an IC die; and
a first means for coupling the first package to the second package.
14. The system of claim 13, wherein the second package is positioned substantially vertically to the second package.
15. The system of claim 13, wherein the first package further comprises a means to couple the IC die to the first package.
16. The system of claim 13, wherein the second package further comprises a means to couple the IC die to the second package.
17. A method of electronic packaging comprising:
receiving a first substrate having a frontside;
forming at least one non-collapsible metal connector on a frontside of the first substrate;
coupling an IC die to the first substrate.
18. The method of claim 17, further comprising forming a solder cap over the non- collapsible metal connector.
19. The method of claim 18, further comprising forming the solder cap by a method selected from the methods of: electrolytic plating, electroless plating, immersion, or screen printing.
20. The method of claim 19, further comprising forming an overmold over the solder cap, non-collapsible metal connector and IC die.
21. The method of claim 17, further comprising coupling a plurality of IC die to the second substrate.
22. The method of claim 17, further comprising:
forming an overmold over the non-collapsible metal connector and IC die; and
exposing the non-collapsible metal connector
23. The method of claim 17, further comprising forming solder balls on the backside of the first substrate before coupling the first substrate to the second substrate.
Applications Claiming Priority (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US38973110P | 2010-10-05 | 2010-10-05 | |
US61/389,731 | 2010-10-05 | ||
US13/220,733 US20120080787A1 (en) | 2010-10-05 | 2011-08-30 | Electronic Package and Method of Making an Electronic Package |
US13/220,733 | 2011-08-30 |
Publications (1)
Publication Number | Publication Date |
---|---|
WO2012048031A1 true WO2012048031A1 (en) | 2012-04-12 |
Family
ID=44800289
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
PCT/US2011/054966 WO2012048031A1 (en) | 2010-10-05 | 2011-10-05 | Electronic package and method of making an electronic package |
Country Status (2)
Country | Link |
---|---|
US (1) | US20120080787A1 (en) |
WO (1) | WO2012048031A1 (en) |
Families Citing this family (50)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR101313391B1 (en) | 2004-11-03 | 2013-10-01 | 테세라, 인코포레이티드 | Stacked packaging improvements |
US8058101B2 (en) | 2005-12-23 | 2011-11-15 | Tessera, Inc. | Microelectronic packages and methods therefor |
US9941195B2 (en) * | 2009-11-10 | 2018-04-10 | Taiwan Semiconductor Manufacturing Co., Ltd. | Vertical metal insulator metal capacitor |
US9159708B2 (en) | 2010-07-19 | 2015-10-13 | Tessera, Inc. | Stackable molded microelectronic packages with area array unit connectors |
US8482111B2 (en) | 2010-07-19 | 2013-07-09 | Tessera, Inc. | Stackable molded microelectronic packages |
US20120146206A1 (en) | 2010-12-13 | 2012-06-14 | Tessera Research Llc | Pin attachment |
KR101128063B1 (en) | 2011-05-03 | 2012-04-23 | 테세라, 인코포레이티드 | Package-on-package assembly with wire bonds to encapsulation surface |
US8404520B1 (en) | 2011-10-17 | 2013-03-26 | Invensas Corporation | Package-on-package assembly with wire bond vias |
US8946757B2 (en) | 2012-02-17 | 2015-02-03 | Invensas Corporation | Heat spreading substrate with embedded interconnects |
US8372741B1 (en) | 2012-02-24 | 2013-02-12 | Invensas Corporation | Method for package-on-package assembly with wire bonds to encapsulation surface |
US9349706B2 (en) | 2012-02-24 | 2016-05-24 | Invensas Corporation | Method for package-on-package assembly with wire bonds to encapsulation surface |
US8835228B2 (en) | 2012-05-22 | 2014-09-16 | Invensas Corporation | Substrate-less stackable package with wire-bond interconnect |
US9117772B2 (en) | 2012-06-19 | 2015-08-25 | Taiwan Semiconductor Manufacturing Company, Ltd. | Bonding package components through plating |
US9391008B2 (en) | 2012-07-31 | 2016-07-12 | Invensas Corporation | Reconstituted wafer-level package DRAM |
US9502390B2 (en) | 2012-08-03 | 2016-11-22 | Invensas Corporation | BVA interposer |
US8878353B2 (en) | 2012-12-20 | 2014-11-04 | Invensas Corporation | Structure for microelectronic packaging with bond elements to encapsulation surface |
US9136254B2 (en) | 2013-02-01 | 2015-09-15 | Invensas Corporation | Microelectronic package having wire bond vias and stiffening layer |
CN103400823A (en) * | 2013-07-30 | 2013-11-20 | 华进半导体封装先导技术研发中心有限公司 | Fine spacing laminated packaging structure containing copper pillar and packaging method |
US9167710B2 (en) | 2013-08-07 | 2015-10-20 | Invensas Corporation | Embedded packaging with preformed vias |
US9685365B2 (en) | 2013-08-08 | 2017-06-20 | Invensas Corporation | Method of forming a wire bond having a free end |
US20150076714A1 (en) | 2013-09-16 | 2015-03-19 | Invensas Corporation | Microelectronic element with bond elements to encapsulation surface |
US10153180B2 (en) * | 2013-10-02 | 2018-12-11 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor bonding structures and methods |
US9379074B2 (en) | 2013-11-22 | 2016-06-28 | Invensas Corporation | Die stacks with one or more bond via arrays of wire bond wires and with one or more arrays of bump interconnects |
US9263394B2 (en) | 2013-11-22 | 2016-02-16 | Invensas Corporation | Multiple bond via arrays of different wire heights on a same substrate |
US9583456B2 (en) | 2013-11-22 | 2017-02-28 | Invensas Corporation | Multiple bond via arrays of different wire heights on a same substrate |
US9583411B2 (en) | 2014-01-17 | 2017-02-28 | Invensas Corporation | Fine pitch BVA using reconstituted wafer with area array accessible for testing |
KR101538573B1 (en) | 2014-02-05 | 2015-07-21 | 앰코 테크놀로지 코리아 주식회사 | Manufacturing method of semiconductor device and semiconductor device thereof |
US9627329B1 (en) * | 2014-02-07 | 2017-04-18 | Xilinx, Inc. | Interposer with edge reinforcement and method for manufacturing same |
US10971476B2 (en) | 2014-02-18 | 2021-04-06 | Qualcomm Incorporated | Bottom package with metal post interconnections |
TWI517343B (en) * | 2014-03-25 | 2016-01-11 | 恆勁科技股份有限公司 | Flip-chip package-on-package structure and its fabrication method |
US10381326B2 (en) | 2014-05-28 | 2019-08-13 | Invensas Corporation | Structure and method for integrated circuits packaging with increased density |
US9412714B2 (en) | 2014-05-30 | 2016-08-09 | Invensas Corporation | Wire bond support structure and microelectronic package including wire bonds therefrom |
EP3167485A4 (en) * | 2014-07-11 | 2018-03-07 | Intel Corporation | Scalable package architecture and associated techniques and configurations |
JP6242763B2 (en) * | 2014-07-18 | 2017-12-06 | Towa株式会社 | Manufacturing method of electronic component package |
US9735084B2 (en) | 2014-12-11 | 2017-08-15 | Invensas Corporation | Bond via array for thermal conductivity |
US9888579B2 (en) | 2015-03-05 | 2018-02-06 | Invensas Corporation | Pressing of wire bond wire tips to provide bent-over tips |
US9502372B1 (en) | 2015-04-30 | 2016-11-22 | Invensas Corporation | Wafer-level packaging using wire bond wires in place of a redistribution layer |
US9761554B2 (en) | 2015-05-07 | 2017-09-12 | Invensas Corporation | Ball bonding metal wire bond wires to metal pads |
US10490528B2 (en) | 2015-10-12 | 2019-11-26 | Invensas Corporation | Embedded wire bond wires |
US9490222B1 (en) | 2015-10-12 | 2016-11-08 | Invensas Corporation | Wire bond wires for interference shielding |
US10332854B2 (en) | 2015-10-23 | 2019-06-25 | Invensas Corporation | Anchoring structure of fine pitch bva |
US10181457B2 (en) | 2015-10-26 | 2019-01-15 | Invensas Corporation | Microelectronic package for wafer-level chip scale packaging with fan-out |
US9911718B2 (en) | 2015-11-17 | 2018-03-06 | Invensas Corporation | ‘RDL-First’ packaged microelectronic device for a package-on-package device |
US9659848B1 (en) | 2015-11-18 | 2017-05-23 | Invensas Corporation | Stiffened wires for offset BVA |
US9984992B2 (en) | 2015-12-30 | 2018-05-29 | Invensas Corporation | Embedded wire bond wires for vertical integration with separate surface mount and wire bond mounting surfaces |
CN107539943A (en) * | 2016-06-23 | 2018-01-05 | 黄卫东 | The hybrid package structure and its method for packing of mems chip and IC chip |
US9935075B2 (en) | 2016-07-29 | 2018-04-03 | Invensas Corporation | Wire bonding method and apparatus for electromagnetic interference shielding |
US9831195B1 (en) | 2016-10-28 | 2017-11-28 | Advanced Semiconductor Engineering, Inc. | Semiconductor package structure and method of manufacturing the same |
US10299368B2 (en) | 2016-12-21 | 2019-05-21 | Invensas Corporation | Surface integrated waveguides and circuit structures therefor |
US11765836B2 (en) | 2022-01-27 | 2023-09-19 | Xilinx, Inc. | Integrated circuit device with edge bond dam |
Citations (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5726493A (en) * | 1994-06-13 | 1998-03-10 | Fujitsu Limited | Semiconductor device and semiconductor device unit having ball-grid-array type package structure |
US20030042564A1 (en) * | 2000-12-04 | 2003-03-06 | Fujitsu Limited | Semiconductor device having an interconnecting post formed on an interposer within a sealing resin |
US7268421B1 (en) * | 2004-11-10 | 2007-09-11 | Bridge Semiconductor Corporation | Semiconductor chip assembly with welded metal pillar that includes enlarged ball bond |
US20080017968A1 (en) * | 2006-07-18 | 2008-01-24 | Samsung Electronics Co., Ltd. | Stack type semiconductor package and method of fabricating the same |
WO2008014197A2 (en) * | 2006-07-26 | 2008-01-31 | Texas Instruments Incorporated | Array-processed stacked semiconductor packages |
US20080073769A1 (en) * | 2006-09-27 | 2008-03-27 | Yen-Yi Wu | Semiconductor package and semiconductor device |
US20090102030A1 (en) * | 2007-10-22 | 2009-04-23 | Broadcom Corporation | Integrated circuit package with etched leadframe for package-on-package interconnects |
US20100171205A1 (en) * | 2009-01-07 | 2010-07-08 | Kuang-Hsiung Chen | Stackable Semiconductor Device Packages |
Family Cites Families (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7619305B2 (en) * | 2007-08-15 | 2009-11-17 | Powertech Technology Inc. | Semiconductor package-on-package (POP) device avoiding crack at solder joints of micro contacts during package stacking |
US20090091026A1 (en) * | 2007-10-05 | 2009-04-09 | Powertech Technology Inc. | Stackable semiconductor package having plural pillars per pad |
US20100052186A1 (en) * | 2008-08-27 | 2010-03-04 | Advanced Semiconductor Engineering, Inc. | Stacked type chip package structure |
US20110147908A1 (en) * | 2009-12-17 | 2011-06-23 | Peng Sun | Module for Use in a Multi Package Assembly and a Method of Making the Module and the Multi Package Assembly |
US8313982B2 (en) * | 2010-09-20 | 2012-11-20 | Texas Instruments Incorporated | Stacked die assemblies including TSV die |
-
2011
- 2011-08-30 US US13/220,733 patent/US20120080787A1/en not_active Abandoned
- 2011-10-05 WO PCT/US2011/054966 patent/WO2012048031A1/en active Application Filing
Patent Citations (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5726493A (en) * | 1994-06-13 | 1998-03-10 | Fujitsu Limited | Semiconductor device and semiconductor device unit having ball-grid-array type package structure |
US20030042564A1 (en) * | 2000-12-04 | 2003-03-06 | Fujitsu Limited | Semiconductor device having an interconnecting post formed on an interposer within a sealing resin |
US7268421B1 (en) * | 2004-11-10 | 2007-09-11 | Bridge Semiconductor Corporation | Semiconductor chip assembly with welded metal pillar that includes enlarged ball bond |
US20080017968A1 (en) * | 2006-07-18 | 2008-01-24 | Samsung Electronics Co., Ltd. | Stack type semiconductor package and method of fabricating the same |
WO2008014197A2 (en) * | 2006-07-26 | 2008-01-31 | Texas Instruments Incorporated | Array-processed stacked semiconductor packages |
US20080073769A1 (en) * | 2006-09-27 | 2008-03-27 | Yen-Yi Wu | Semiconductor package and semiconductor device |
US20090102030A1 (en) * | 2007-10-22 | 2009-04-23 | Broadcom Corporation | Integrated circuit package with etched leadframe for package-on-package interconnects |
US20100171205A1 (en) * | 2009-01-07 | 2010-07-08 | Kuang-Hsiung Chen | Stackable Semiconductor Device Packages |
Also Published As
Publication number | Publication date |
---|---|
US20120080787A1 (en) | 2012-04-05 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US20120080787A1 (en) | Electronic Package and Method of Making an Electronic Package | |
CN103270586A (en) | A multi-chip package having a substrate with a plurality of vertically embedded die and a process of forming the same | |
KR20070007151A (en) | Land grid array packaged device and method of forming same | |
US7795073B2 (en) | Method for manufacturing stack package using through-electrodes | |
CN101937923A (en) | Camera module | |
CN101840917A (en) | Integrated circuit and packaging thereof and encapsulate the method and the assembly of a plurality of integrated circuits | |
US9355898B2 (en) | Package on package (PoP) integrated device comprising a plurality of solder resist layers | |
CN114631182A (en) | Integrated device with electromagnetic shield | |
CN114503257A (en) | Ultra-low profile stacked RDL semiconductor package | |
KR20160135688A (en) | A thin sandwitch embedded package | |
CN104136364A (en) | Mems chip scale package | |
US20200275553A1 (en) | Mainboard for consumer electronic product, and terminal | |
US8698288B1 (en) | Flexible substrate with crimping interconnection | |
CN101118901B (en) | Stack type chip packaging structure and manufacture process | |
CN114068332A (en) | System-in-package structure, manufacturing method thereof and electronic equipment | |
US11594491B2 (en) | Multi-die interconnect | |
CN211293954U (en) | Fingerprint sensor assembly and intelligent terminal | |
CN217214715U (en) | Semiconductor device with a plurality of transistors | |
US11804428B2 (en) | Mixed pad size and pad design | |
Lin et al. | 3D stackable packages with bumpless interconnect technology | |
US20220319967A1 (en) | Assembly of flexible and integrated module packages with leadframes | |
US20210407939A1 (en) | Flip-chip flexible under bump metallization size | |
Lin et al. | 3D stacked packages with bumpless interconnect technology | |
TW202414618A (en) | Integrated antenna-in-package structure | |
CN117711956A (en) | Antenna structure in integrated package |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
121 | Ep: the epo has been informed by wipo that ep was designated in this application |
Ref document number: 11770028 Country of ref document: EP Kind code of ref document: A1 |
|
NENP | Non-entry into the national phase |
Ref country code: DE |
|
122 | Ep: pct application non-entry in european phase |
Ref document number: 11770028 Country of ref document: EP Kind code of ref document: A1 |