WO2008150696A1 - System for synchronization of multi-sensor data - Google Patents

System for synchronization of multi-sensor data Download PDF

Info

Publication number
WO2008150696A1
WO2008150696A1 PCT/US2008/064204 US2008064204W WO2008150696A1 WO 2008150696 A1 WO2008150696 A1 WO 2008150696A1 US 2008064204 W US2008064204 W US 2008064204W WO 2008150696 A1 WO2008150696 A1 WO 2008150696A1
Authority
WO
WIPO (PCT)
Prior art keywords
analog
coupled
sensor
output
sub
Prior art date
Application number
PCT/US2008/064204
Other languages
French (fr)
Inventor
Mohamed I. Ahmed
Faisal Ishtiaq
Magdi A. Mohamed
Irfan Nasir
Original Assignee
Motorola, Inc.
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Motorola, Inc. filed Critical Motorola, Inc.
Publication of WO2008150696A1 publication Critical patent/WO2008150696A1/en

Links

Classifications

    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03MCODING; DECODING; CODE CONVERSION IN GENERAL
    • H03M1/00Analogue/digital conversion; Digital/analogue conversion
    • H03M1/12Analogue/digital converters
    • H03M1/124Sampling or signal conditioning arrangements specially adapted for A/D converters
    • H03M1/1245Details of sampling arrangements or methods
    • H03M1/1255Synchronisation of the sampling frequency or phase to the input frequency or phase

Definitions

  • the present invention relates generally to the field of sensor systems. More particularly, the present invention relates to a system for synchronizing the outputs of multiple analog sensors.
  • the quality of heart rate data from a heart rate monitor may be improved by using data from other sensors, such as accelerometers or gyroscopic sensors, to remove motion artifacts that may affect the heart rate data.
  • sensors such as accelerometers or gyroscopic sensors
  • Another example is sensing the amount of pressure applied to a foot when a knee is bent.
  • the data from pressure sensors on the foot may be combined with data from accelerometers around the knee.
  • pressure sensors placed on the foot may have different designs than pressure sensors placed on an arm or a head band due to the expected range of pressure values.
  • the data from the multiple sensors must be synchronized for analysis.
  • Data from current multi-sensor systems may not be synchronized on account of differing latencies in the electronics of the various sensors in the analog domain.
  • Different types of sensors use different electronic circuits to produce their outputs depending on their modality (e.g., pressure, sound, image, olfactory, temperature, etc.) and other characteristics (e.g., data rates, range of values, resolution of measurements, etc.).
  • modality e.g., pressure, sound, image, olfactory, temperature, etc.
  • other characteristics e.g., data rates, range of values, resolution of measurements, etc.
  • Embodiments of the present invention provide multi-sensor systems.
  • One embodiment of the present invention provides a first analog sensor sub-system, a second analog sensor sub-system, and a system for synchronizing the digitized outputs of the first and second analog sub-systems.
  • Each analog sensor sub-system includes a sensor that produces an analog output.
  • Each sensor is coupled to analog circuitry that processes the output from the sensor.
  • the system for synchronizing the outputs of the first and second analog sensor sub-systems simultaneously inserts a marker into the outputs of the first and second analog sensors. Then, the outputs of the analog circuitry of the first and second analog sub-systems are synchronized based upon the marker.
  • Each analog sensor sub-system includes an analog multiplexer coupled between the analog sensor and the analog circuitry.
  • a marker signal generator is coupled to the analog multiplexers of the first and second analog sub-systems.
  • the marker signal generator may include a digital signal generator and a digital-to-analog (D/ A) converter coupled between the digital signal generator and the analog multiplexers of the first and second analog sensor sub-systems.
  • the digital signal generator may include a Barker sequence generator.
  • Each analog sensor sub-system includes an analog-to-digital (AJO) converter coupled to the output of the analog circuitry.
  • the A/D converter digitizes the output of the analog circuitry associated with a sensor.
  • An embodiment of a system for synchronizing the digitized outputs of the first and second analog sensor sub-systems includes a first buffer coupled to the analog-to- digital converter of the first analog sensor sub-system and a second buffer coupled to the analog-to-digital converter of the second analog sensor sub-system.
  • a first correlation device is coupled to the first buffer and a second correlation device is coupled to the second buffer.
  • the correlation devices may include cross-correlators or auto-correlators.
  • Peak detectors are coupled to the respective first and second correlation devices. The peak detectors detect the markers that have been multiplexed with the output signals of the analog sensors.
  • a delta T calculation and address generation unit is coupled between the peak detectors and the first and second buffers. The delta T calculation and address generation unit determines the time difference between the peaks received from the peak detectors and uses that time difference to update the addresses of data in one of the buffers, thereby to synchronize the digitized outputs of the first and second analog sensors.
  • a system according to the present invention may be implemented as a hardwired embodiment, a wireless embodiment, or as a combination hardwired and wireless embodiment.
  • the marker may be provided directly from the digital signal generator to the digital-to-analog converters of the analog sensor sub-systems.
  • the outputs of the analog-to-digital converters may be provided directly to the buffers of the synchronization system.
  • the digital-to-analog converters of the analog sensor sub-systems may be coupled to wireless modules.
  • the wireless modules may contain Radio Frequency (RF) or optical transmitter and/or receiver devices.
  • the marker signal is provided by, or in response to a signal from, a wireless beacon.
  • the buffers of the synchronization system may be coupled to a wireless module.
  • FIG. 1 is a block diagram of a multi-sensor system according to the prior art.
  • FIG. 2 is a block diagram of an embodiment of a multi-sensor system according to the present invention.
  • FIG. 3 is a block diagram of an embodiment of a digital processing system according to the present invention.
  • FIG. 4 is a block diagram of an alternative embodiment of a multi-sensor system according to the present invention.
  • FIG. 5 is a block diagram of an alternative embodiment of a digital processing system according to the present invention.
  • FIG. 6 is a block diagram of a further alternative embodiment of a multi- sensor system according to the present invention.
  • FIG. 7 is a block diagram of a further alternative embodiment of a multi- sensor system according to the present invention.
  • FIG. 1 is a block diagram of a multi-sensor system 101 according to the prior art.
  • System 101 includes a first sensor 103 and a second sensor 105.
  • Sensor 103 may be an accelerometer and Sensor 105 may be a photo detector.
  • sensor 105 is paired with an LED 107 to form a photoplethysmographic sensor.
  • Sensor 103 is coupled to analog circuitry 109.
  • sensor 105 is coupled to analog circuitry 111.
  • Analog circuitry 109 and 111 includes various components to process and amplify signals received from sensors 103 and 105, respectively.
  • the outputs of analog circuitry 109 and 111 are coupled to analog-to- digital (AJO) converters 113 and 115, respectively.
  • AJO analog-to- digital
  • Digital processor 117 may be a digital signal processor (DSP), a field programmable gate array (FPGA), a complex programmable logic device (CPLD), or the like.
  • DSP digital signal processor
  • FPGA field programmable gate array
  • CPLD complex programmable logic device
  • the output of digital processor 117 may be coupled to a wireless module 119, which may be a radio frequency (RF) or optical device.
  • RF radio frequency
  • sensors 103 and 105 are different, the respective circuitries of analog circuitry 109 and 111 are different as well. Accordingly, the processing times for signals received from sensors 103 and 105 are typically different from each other. Accordingly, while the physical events measured by sensors 103 and 105 are synchronized, the outputs of analog circuitry 109 and 111, respectively, typically are not. In order for the results yielded by digital processor 117 to be valid, the outputs of A/D converters 113 and 115 must be synchronized.
  • FIG. 2 is a block diagram of an embodiment of a multi-sensor system according to the present invention.
  • System 201 includes a first sensor 203 and a second sensor 205.
  • Sensor 205 is paired with an LED 207.
  • the output of sensor 203 is coupled to an analog multiplexer 209.
  • Analog multiplexers 209 and 211 are coupled to a digital processor 213.
  • Digital processor 213 is programmed to produce a control signal 215 and a digital marker signal 217.
  • the digital marker signal is a Barker code or sequence.
  • a Barker code of length thirteen is used in the present invention.
  • Digital marker signal 217 is coupled to analog multiplexers 209 and 211 through a digital-to- analog (D/ A) converter 219.
  • D/ A digital-to- analog
  • a marker signal is periodically multiplexed with the analog signals from sensors 203 and 205.
  • the marker signals provide a means for synchronizing the signals from sensors 203 and 205.
  • Sensor 203 and/or sensor 205 may be antennas.
  • Analog multiplexers 209 and 211 are coupled to analog circuitry 221 and 223, respectively.
  • the outputs of analog circuitry 221 and 223 are coupled to A/D converters 225 and 227, respectively.
  • the outputs of A/D converters 225 and 227 are coupled to digital processor 213.
  • the output of digital processor 213 may be coupled to a wireless module 229, so that processed data may be collected remotely.
  • FIG. 3 is a block diagram of an embodiment of a digital processor 213 according to the present invention.
  • Digital processor 213 may be implemented in a digital signal processor (DSP), a field programmable gate array (FPGA), a complex programmable logic device (CPLD), or the like.
  • Digital processor 213 includes an input buffer 301 that receives digitized sensor data from A/D converter 225 of FIG. 2.
  • Digital processor 213 includes a second input buffer 303 that receives digitized sensor data from A/D converter 227 of FIG. 2.
  • input buffers 301 and 303 are f ⁇ rst-in- first-out (FIFO) buffers.
  • the output of input buffer 301 is coupled to a cross-correlator 305.
  • the output of input buffer 303 is coupled to a cross-correlator 307.
  • Cross-correlators 305 and 307 are also coupled to a Barker sequence generation and control unit 309. Barker sequence generation and control unit supply multiplexer control signal 215 and Barker sequence 217 to analog multiplexers 209 and 211 of FIG. 2.
  • Cross-correlators 305 and 307 perform cross-correlation, which is a mathematical tool used in signal processing to analyze functions or series of values. Cross-correlation is a measure of the similarity of two signals. It may be thought of as a measure of how well an unknown signal matches a known signal. Thus, cross- correlators 305 and 307 match sensor data, into which has been multiplexed a Barker sequence, with the Barker sequence generated directly by Barker sequence generation and control unit 309.
  • Cross-correlators 305 and 307 implement the following equation:
  • ⁇ xy (d) —- Y (x(m) x y(m + d))
  • cross-correlator 305 or 307 collects N+l data samples, where N is the length of the Barker sequence, which in the preferred embodiment is thirteen. Each of the N+l Barker code points is multiplied by the corresponding N+l data sample points read from buffer 301 or 303. The products are summed and averaged to obtain a cross-correlation value, which is the output of cross-correlator 305 and 307.
  • cross-correlator 305 As a new sample is read from buffer 301, the oldest cross-correlation value data in cross-correlator 305 is shifted out to a peak detector 311. Similarly, as a new sample is read from buffer 303, the oldest cross- correlation value data in cross-correlator 307 is shifted out to a peak detector 313. It should be apparent to those skilled in the art that cross-correlators 305 and 307 may be replaced by auto-correlators. Autocorrelation is the cross-correlation of a signal with a time shifted version of itself.
  • Peak detectors 311 and 313 receive cross-correlation value data from cross- correlators 305 and 307, respectively.
  • peak detectors 311 and 313 each track the last 2(N+1) correlation values received from cross- correlators 305 and 307, respectively.
  • Peak detectors 311 and 313 detect a peak whenever a cross-correlation value exceeds a threshold and a sudden transition occurs. The transition indicates the address at which a Barker code in the sensor data matches the Barker code generated internally by Barker sequence generation and control unit 309.
  • the outputs of peak detectors 311 and 313 are coupled to a delta T calculation and address generation unit 315.
  • Delta T calculation and address generation unit 315 receives inputs from peak detectors 311 and 313. When delta T calculation and address generation unit 315 receives and input from peak detector 311 or 313, it keeps track of the address location where the peak occurred. Delta T calculation and address generation unit 315 then waits for the other peak detector 311 or 313 to detect a peak. After Delta T calculation and address generation unit 315 has received peak signals from both peak detector 311 and 313, delta T calculation and address generation unit 315 calculates the difference between in the addresses of the peaks. Then, delta T calculation and address generation unit shifts the addresses for the buffers 301 or 303 from which the first peak was detected, thereby synchronizing the outputs of the first 301 and 303. The synchronized outputs of buffers 301 and 303 are coupled to circuitry 317 for processing synchronized data streams and information extraction. The output of circuitry 317 is enhanced sensor data.
  • Analog sensor sub-system 403 includes an analog sensor 411 that is coupled to an analog multiplexer 413.
  • Analog multiplexer 413 is coupled to analog circuitry 415 which is coupled to a wireless module 417 through an A/D converter 419.
  • Wireless module 417 may be an RF or an optical device.
  • Wireless module 417 that is adapted to send signals to and receive signals from digital processor 409 through a wireless module 421, which may be an RF or an optical device.
  • Wireless module 417 transmits and receives using a multiple access technology such as TDMA.
  • Wireless module 417 is coupled to a Barker sequence generator and control unit 420.
  • wireless module 417 receives from wireless module 421 a beacon signal.
  • Barker sequence generator and control unit 420 generates a Barker sequence 423 and a control signal 425.
  • Barker sequence generator and control unit 420 provides Barker sequence 423, through a D/A converter 424, and control signal 425 to analog multiplexer 413.
  • Analog sensor sub-system 403 operates substantially in the manner described with respect to FIG. 2 except that the digitized output of analog sensor 411 is coupled wirelessly to digital processor 409 rather than by hardwire.
  • Analog sensor sub-systems 405 and 407 are similar to analog sensor subsystem 403.
  • Analog sensor sub-system 405 includes an analog sensor 431 that is coupled to an analog multiplexer 433.
  • Analog multiplexer 433 is coupled to analog circuitry 455 which is coupled to a wireless module 437 through an A/D converter 439.
  • Wireless module 437 is adapted to send signals to and receive signals from digital processor 409 through wireless module 421.
  • Wireless module 437 transmits and receives using a multiple access technology such as TDMA.
  • Wireless module 437 is coupled to a Barker sequence generator and control unit 440.
  • Wireless module 437 receives from wireless module 421 a beacon signal.
  • Barker sequence generator and control unit 440 generates a Barker sequence 443 and a control signal 445 in response to receipt of the control signal. Barker sequence generator and control unit 440 provides Barker sequence 443, through a D/A converter 444, and control signal 445 to analog multiplexer 433.
  • analog sensor sub-system 407 includes an analog sensor 451 that is coupled to an analog multiplexer 453.
  • Analog multiplexer 453 is coupled to analog circuitry 455, which is coupled to a wireless module 457 through an A/D converter 459.
  • Wireless module 457 is adapted to send signals to and receive signals from digital processor 409 through wireless module 421. Wireless module 457 transmits and receives using a multiple access technology such as TDMA.
  • Wireless module 457 is coupled to a Barker sequence generator and control unit 460.
  • Wireless module 457 receives from wireless module 421 a beacon signal.
  • Barker sequence generator and control unit 460 generates a Barker sequence 463 and a control signal 465 in response to receipt of the control signal.
  • Barker sequence generator and control unit 440 provides Barker sequence 463, through a D/ A converter 464, and control signal 445 to analog multiplexer 453. It should be recognized that wireless modules according to embodiments of the present invention may be RF or optical devices.
  • Digital processor 501 may be implemented in a digital signal processor (DSP), a field programmable gate array (FPGA), a complex programmable logic device (CPLD), or the like.
  • Digital processor 501 may be used as an implementation of digital processor 409 of FIG. 4.
  • Digital processor 501 includes a plurality of input buffers 503, 505, and 507. Buffers 503, 505, and 507 receive sensor data either wirelessly, as described with respect to FIG. 4, and as will be described with reference to FIG. 6, or wirelessly and by hardwire, as will be described with reference to FIG. 7.
  • Buffers 503, 505, and 507 are coupled to cross-correlators 509, 511, and 513, respectively.
  • Cross-correlators 509, 511, and 513 are coupled to a Barker sequence generation, control unit, and beacon or synchronization signal generator 523.
  • Barker sequence generation, control unit, and beacon or synchronization signal generator 523 generates a multiplexer control signal 525, a Barker sequence 527, and a beacon signal 529.
  • Beacon signal 529 may be coupled to a wireless module, such as wireless module 421 of FIG. 4.
  • Wireless module 421 acts as a beacon to broadcast beacon signal 529 simultaneously to analog sensor sub-systems 403, 405, and 407 of FIG. 4.
  • Wireless sensor sub-systems such as sub-systems 403, 405, and 407 generate Barker sequences and multiplexer control signals in response to receiving the beacon signal.
  • Barker sequence 529 is coupled to cross-correlators 509, 511, and 513.
  • Multiplexer control signal 525 and Barker sequence 527 may be coupled by hard wire to analog multiplexers as described for example in connection with FIG. 7, below.
  • Cross-correlators 509, 511, and 513 are coupled to peak detectors 515, 517, and 519, respectively. Peak detectors 515, 517, and 519 are coupled to a delta T calculation and address generation unit 521. Delta T calculation and address generation unit 521 is coupled to buffers 503, 505, and 507. Cross-correlators 503, 505, and 507, peak detectors 515, 517, and 519, and delta T calculation and address generation unit 521 operate in the manner describe above with reference to FIG. 3 to synchronize the outputs of buffers 503, 505, and 507. The synchronized outputs of buffers 503, 505, and 507 are coupled to circuitry 525, which processes the synchronized sensor data streams and extracts information.
  • Analog sensor sub-system 603 is similar to the analog sensor subsystem of FIG. 2, in that it includes an analog sensor 611, coupled to an analog multiplexer 613, and an analog sensor 615, coupled to an analog multiplexer 617.
  • Analog multiplexers 613 and 617 are coupled to analog circuitry 619 and 621, respectively, which are coupled to a wireless module 623 through A/D converters 625 and 627, respectively.
  • Wireless module 623 that is adapted to send signals to and receive signals from a digital processor 609 through a wireless module 629.
  • Wireless module 623 transmits using a multiple access technology such as TDMA.
  • Wireless module 623 is coupled to a Barker sequence generator and control unit 630.
  • Wireless module 623 receives from wireless module 629 a beacon signal.
  • Barker sequence generator and control unit 630 generates a Barker sequence 631 and a control signal 633 in response to receipt of the beacon signal.
  • Barker sequence generator and control unit 630 provides Barker sequence 631, through a D/A converter 635, and control signal 633 to analog multiplexers 613 and 617.
  • Analog sensor sub-system 603 operates substantially in the manner described with respect to FIG. 2 except that the digitized outputs of analog sensors 611 and 615 are coupled wirelessly to digital processor 609 rather than by hardwire.
  • Analog sensor sub-system 607 includes an analog sensor 641 that is coupled to an analog multiplexer 643.
  • Analog multiplexer 643 is coupled to analog circuitry 645, which is coupled to a wireless module 647 through an A/D converter 649.
  • Wireless module 647 that is adapted to send signals to and receive signals from digital processor 609 through wireless module 629.
  • Wireless module 647 transmits and receives using a multiple access technology such as TDMA.
  • Wireless module 647 is coupled to a Barker sequence generator and control unit 650.
  • Wireless module 647 receives from wireless module 629 a beacon signal. Barker sequence generator and control unit 650 generates a Barker sequence 651 and a control signal 653 in response to receipt of the beacon signal.
  • Barker sequence generator and control unit 650 provides Barker sequence 651, through a D/A converter 655, and control signal 653 to analog multiplexer 643.
  • Analog sensor sub-system 607 operates substantially in the same manner as analog sensor sub-systems 403, 405, and 407 of FIG. 4.
  • FIG. 7 illustrates a combination wireless and hardwired embodiment of a system 701 according to the present invention.
  • System 701 includes a hardwired system 703, similar to system 201 of FIG. 2, and a wireless sub-system 705, similar to systems 403, 405, and 407 of FIG. 4.
  • System 703 includes an analog sensor 707, coupled to an analog multiplexer 709, and an analog sensor 711, coupled to an analog multiplexer 713.
  • Analog multiplexers 709 and 713 are coupled to analog circuitry 715 and 717, respectively, which are coupled to a digital processor 719 through A/D converters 721 and 723, respectively.
  • Digital processor 719 may be implemented in manner described with reference to FIG. 5, except that the digitized outputs of sensors 707 and 709 are hardwired to digital processor 719, and Barker sequence 731 and control signal 733 are hardwired to analog multiplexers 709 and 713.
  • Barker sequence 731 is coupled to analog multiplexers 709 and 713 through D/ A converter 735.
  • Digital processor 719 is coupled to a wireless module739 to transmit data extracted by digital processor 719, as described with reference to FIGs. 3 and 5.
  • Wireless module 739 also receives digitized sensor data from, and transmits beacon signals to, system 705.
  • the timing of the beacon signal may be adjusted to account for delays in transmission to Barker sequence generator 760 through wireless modules 739 and 757 so that the Barker sequences are received simultaneously at analog multiplexers 709, 713, and 753.
  • Analog sensor sub-system 705 is similar to analog sensor sub-systems 403, 405, and 407 of FIG. 4.
  • Analog sensor sub-system 705 includes an analog sensor 751 that is coupled to an analog multiplexer 753.
  • Analog multiplexer 753 is coupled to analog circuitry 755, which is coupled to a wireless module 757 through an A/D converter 759.
  • Wireless module 757 that is adapted to send data signals to, and receive beacon signals from, digital processor 719 through wireless module 739.
  • Wireless module 757 is coupled to a Barker sequence generator and control unit 760.
  • Wireless module 757 receives from wireless module 739 beacon signals.
  • Barker sequence generator and control unit 760 generates a Barker sequence 763 and a control signal 765 in response to receipt of beacon signal. Barker sequence generator and control unit 760 provides Barker sequence 763, through a D/ A converter 764, and control signal 765 to analog multiplexer 753.
  • embodiments of the invention described herein may be comprised of one or more conventional processors and unique stored program instructions that control the one or more processors to implement, in conjunction with certain non-processor circuits, some, most, or all of the functions described herein.
  • the non-processor circuits may include, but are not limited to, a sensor, a wireless receiver, a wireless transmitter, signal drivers, clock circuits, power source circuits, and user input devices.

Abstract

A multi-sensor system (201) includes a first analog sensor sub-system, a second analog sensor sub-system, and a system for synchronizing the outputs of the first and second analog sub-systems. Each analog sensor sub-system includes a sensor (203, 205) that produces an analog output. Each sensor is coupled to analog circuitry (221, 223) that processes the output from the sensor. The system for synchronizing the outputs of the first and second analog sensor sub-systems simultaneously inserts a marker into the outputs of the first and second analog sensors. Then, the outputs of the analog circuitry of the first and second analog sub-systems are synchronized based upon the marker. The marker signal may be produced using a Barker sequence signal generator.

Description

SYSTEM FOR SYNCHRONIZATION OF MULTI-SENSOR DATA
BACKGROUND OF THE INVENTION
[0001] The present invention relates generally to the field of sensor systems. More particularly, the present invention relates to a system for synchronizing the outputs of multiple analog sensors.
[0002] In many fields, multiple sensor systems are used to obtain better data or to provide new types of measurements. For example, in the medical field, the quality of heart rate data from a heart rate monitor may be improved by using data from other sensors, such as accelerometers or gyroscopic sensors, to remove motion artifacts that may affect the heart rate data. Another example is sensing the amount of pressure applied to a foot when a knee is bent. The data from pressure sensors on the foot may be combined with data from accelerometers around the knee. One more situation may occur even when dealing with single-modality sensors as well. For example, pressure sensors placed on the foot may have different designs than pressure sensors placed on an arm or a head band due to the expected range of pressure values.
[0003] In order to be useful, the data from the multiple sensors must be synchronized for analysis. Data from current multi-sensor systems may not be synchronized on account of differing latencies in the electronics of the various sensors in the analog domain. Different types of sensors use different electronic circuits to produce their outputs depending on their modality (e.g., pressure, sound, image, olfactory, temperature, etc.) and other characteristics (e.g., data rates, range of values, resolution of measurements, etc.). Thus, events that are detected by the sensors at the same time may not be output by the electronics of the respective sensors at the same time. SUMMARY OF THE INVENTION
[0004] Embodiments of the present invention provide multi-sensor systems. One embodiment of the present invention provides a first analog sensor sub-system, a second analog sensor sub-system, and a system for synchronizing the digitized outputs of the first and second analog sub-systems. Each analog sensor sub-system includes a sensor that produces an analog output. Each sensor is coupled to analog circuitry that processes the output from the sensor. The system for synchronizing the outputs of the first and second analog sensor sub-systems simultaneously inserts a marker into the outputs of the first and second analog sensors. Then, the outputs of the analog circuitry of the first and second analog sub-systems are synchronized based upon the marker.
[0005] Each analog sensor sub-system includes an analog multiplexer coupled between the analog sensor and the analog circuitry. A marker signal generator is coupled to the analog multiplexers of the first and second analog sub-systems. The marker signal generator may include a digital signal generator and a digital-to-analog (D/ A) converter coupled between the digital signal generator and the analog multiplexers of the first and second analog sensor sub-systems. The digital signal generator may include a Barker sequence generator. Each analog sensor sub-system includes an analog-to-digital (AJO) converter coupled to the output of the analog circuitry. The A/D converter digitizes the output of the analog circuitry associated with a sensor.
[0006] An embodiment of a system for synchronizing the digitized outputs of the first and second analog sensor sub-systems includes a first buffer coupled to the analog-to- digital converter of the first analog sensor sub-system and a second buffer coupled to the analog-to-digital converter of the second analog sensor sub-system. A first correlation device is coupled to the first buffer and a second correlation device is coupled to the second buffer. The correlation devices may include cross-correlators or auto-correlators. Peak detectors are coupled to the respective first and second correlation devices. The peak detectors detect the markers that have been multiplexed with the output signals of the analog sensors. A delta T calculation and address generation unit is coupled between the peak detectors and the first and second buffers. The delta T calculation and address generation unit determines the time difference between the peaks received from the peak detectors and uses that time difference to update the addresses of data in one of the buffers, thereby to synchronize the digitized outputs of the first and second analog sensors.
[0007] A system according to the present invention may be implemented as a hardwired embodiment, a wireless embodiment, or as a combination hardwired and wireless embodiment. In a hardwired embodiment, the marker may be provided directly from the digital signal generator to the digital-to-analog converters of the analog sensor sub-systems. The outputs of the analog-to-digital converters may be provided directly to the buffers of the synchronization system. In wireless embodiment, the digital-to-analog converters of the analog sensor sub-systems may be coupled to wireless modules. The wireless modules may contain Radio Frequency (RF) or optical transmitter and/or receiver devices. The marker signal is provided by, or in response to a signal from, a wireless beacon. The buffers of the synchronization system may be coupled to a wireless module. BRIEF DESCRIPTION OF THE DRAWINGS
[0008] FIG. 1 is a block diagram of a multi-sensor system according to the prior art.
[0009] FIG. 2 is a block diagram of an embodiment of a multi-sensor system according to the present invention.
[0010] FIG. 3 is a block diagram of an embodiment of a digital processing system according to the present invention.
[0011] FIG. 4 is a block diagram of an alternative embodiment of a multi-sensor system according to the present invention.
[0012] FIG. 5 is a block diagram of an alternative embodiment of a digital processing system according to the present invention.
[0013] FIG. 6 is a block diagram of a further alternative embodiment of a multi- sensor system according to the present invention.
[0014] FIG. 7 is a block diagram of a further alternative embodiment of a multi- sensor system according to the present invention.
DETAILED DESCRIPTION
[0015] FIG. 1 is a block diagram of a multi-sensor system 101 according to the prior art. System 101 includes a first sensor 103 and a second sensor 105. Sensor 103 may be an accelerometer and Sensor 105 may be a photo detector. In the embodiment of FIG. 1, sensor 105 is paired with an LED 107 to form a photoplethysmographic sensor. [0016] Sensor 103 is coupled to analog circuitry 109. Similarly, sensor 105 is coupled to analog circuitry 111. Analog circuitry 109 and 111 includes various components to process and amplify signals received from sensors 103 and 105, respectively. The outputs of analog circuitry 109 and 111 are coupled to analog-to- digital (AJO) converters 113 and 115, respectively. The outputs of A/D converters 113 and 115 are coupled to a digital processor 117. Digital processor 117 may be a digital signal processor (DSP), a field programmable gate array (FPGA), a complex programmable logic device (CPLD), or the like. The output of digital processor 117 may be coupled to a wireless module 119, which may be a radio frequency (RF) or optical device.
[0017] Since sensors 103 and 105 are different, the respective circuitries of analog circuitry 109 and 111 are different as well. Accordingly, the processing times for signals received from sensors 103 and 105 are typically different from each other. Accordingly, while the physical events measured by sensors 103 and 105 are synchronized, the outputs of analog circuitry 109 and 111, respectively, typically are not. In order for the results yielded by digital processor 117 to be valid, the outputs of A/D converters 113 and 115 must be synchronized.
[0018] FIG. 2 is a block diagram of an embodiment of a multi-sensor system according to the present invention. System 201 includes a first sensor 203 and a second sensor 205. Sensor 205 is paired with an LED 207. The output of sensor 203 is coupled to an analog multiplexer 209. Similarly, the output of sensor 205 is coupled to an analog multiplexer 211. Analog multiplexers 209 and 211 are coupled to a digital processor 213. Digital processor 213 is programmed to produce a control signal 215 and a digital marker signal 217. Preferably, the digital marker signal is a Barker code or sequence. As is known to those skilled in the art, a Barker code is a sequence of N values of +1 and -1 O7 for j = \, ... , N l ,
Figure imgf000007_0001
for all integer values of υ , where 1 < υ < N.
Preferably, a Barker code of length thirteen is used in the present invention. Digital marker signal 217 is coupled to analog multiplexers 209 and 211 through a digital-to- analog (D/ A) converter 219. Thus, according to the present invention, a marker signal is periodically multiplexed with the analog signals from sensors 203 and 205. The marker signals provide a means for synchronizing the signals from sensors 203 and 205. Sensor 203 and/or sensor 205 may be antennas.
[0019] Analog multiplexers 209 and 211 are coupled to analog circuitry 221 and 223, respectively. The outputs of analog circuitry 221 and 223 are coupled to A/D converters 225 and 227, respectively. The outputs of A/D converters 225 and 227 are coupled to digital processor 213. The output of digital processor 213 may be coupled to a wireless module 229, so that processed data may be collected remotely.
[0020] FIG. 3 is a block diagram of an embodiment of a digital processor 213 according to the present invention. Digital processor 213 may be implemented in a digital signal processor (DSP), a field programmable gate array (FPGA), a complex programmable logic device (CPLD), or the like. Digital processor 213 includes an input buffer 301 that receives digitized sensor data from A/D converter 225 of FIG. 2. Digital processor 213 includes a second input buffer 303 that receives digitized sensor data from A/D converter 227 of FIG. 2. In the embodiment of FIG. 3, input buffers 301 and 303 are fϊrst-in- first-out (FIFO) buffers. The output of input buffer 301 is coupled to a cross-correlator 305. Similarly, the output of input buffer 303 is coupled to a cross-correlator 307. Cross-correlators 305 and 307 are also coupled to a Barker sequence generation and control unit 309. Barker sequence generation and control unit supply multiplexer control signal 215 and Barker sequence 217 to analog multiplexers 209 and 211 of FIG. 2.
[0021] Cross-correlators 305 and 307 perform cross-correlation, which is a mathematical tool used in signal processing to analyze functions or series of values. Cross-correlation is a measure of the similarity of two signals. It may be thought of as a measure of how well an unknown signal matches a known signal. Thus, cross- correlators 305 and 307 match sensor data, into which has been multiplexed a Barker sequence, with the Barker sequence generated directly by Barker sequence generation and control unit 309.
[0022] Cross-correlators 305 and 307 implement the following equation:
1 m=N
Φxy(d) = —- Y (x(m) x y(m + d))
* V + -I m=0 where x is the Barker sequence and y is the data coming into the cross-correlator. As the data samples are being read out of buffer 301 or 303, cross-correlator 305 or 307 collects N+l data samples, where N is the length of the Barker sequence, which in the preferred embodiment is thirteen. Each of the N+l Barker code points is multiplied by the corresponding N+l data sample points read from buffer 301 or 303. The products are summed and averaged to obtain a cross-correlation value, which is the output of cross-correlator 305 and 307. As a new sample is read from buffer 301, the oldest cross-correlation value data in cross-correlator 305 is shifted out to a peak detector 311. Similarly, as a new sample is read from buffer 303, the oldest cross- correlation value data in cross-correlator 307 is shifted out to a peak detector 313. It should be apparent to those skilled in the art that cross-correlators 305 and 307 may be replaced by auto-correlators. Autocorrelation is the cross-correlation of a signal with a time shifted version of itself.
[0023] Peak detectors 311 and 313 receive cross-correlation value data from cross- correlators 305 and 307, respectively. In the preferred embodiment, peak detectors 311 and 313 each track the last 2(N+1) correlation values received from cross- correlators 305 and 307, respectively. Peak detectors 311 and 313 detect a peak whenever a cross-correlation value exceeds a threshold and a sudden transition occurs. The transition indicates the address at which a Barker code in the sensor data matches the Barker code generated internally by Barker sequence generation and control unit 309. The outputs of peak detectors 311 and 313 are coupled to a delta T calculation and address generation unit 315.
[0024] Delta T calculation and address generation unit 315 receives inputs from peak detectors 311 and 313. When delta T calculation and address generation unit 315 receives and input from peak detector 311 or 313, it keeps track of the address location where the peak occurred. Delta T calculation and address generation unit 315 then waits for the other peak detector 311 or 313 to detect a peak. After Delta T calculation and address generation unit 315 has received peak signals from both peak detector 311 and 313, delta T calculation and address generation unit 315 calculates the difference between in the addresses of the peaks. Then, delta T calculation and address generation unit shifts the addresses for the buffers 301 or 303 from which the first peak was detected, thereby synchronizing the outputs of the first 301 and 303. The synchronized outputs of buffers 301 and 303 are coupled to circuitry 317 for processing synchronized data streams and information extraction. The output of circuitry 317 is enhanced sensor data.
[0025] Referring now to FIG. 4, there is illustrated an alternative embodiment of a system 401 according to the present invention. In system 401, a plurality of analog sensor sub-systems 403, 405, and 407, communicate wirelessly with a digital processor 409. Analog sensor sub-system 403 includes an analog sensor 411 that is coupled to an analog multiplexer 413. Analog multiplexer 413 is coupled to analog circuitry 415 which is coupled to a wireless module 417 through an A/D converter 419. Wireless module 417 may be an RF or an optical device. Wireless module 417 that is adapted to send signals to and receive signals from digital processor 409 through a wireless module 421, which may be an RF or an optical device. Wireless module 417 transmits and receives using a multiple access technology such as TDMA. Wireless module 417 is coupled to a Barker sequence generator and control unit 420. As will be explained in detail hereinafter, wireless module 417 receives from wireless module 421 a beacon signal. In response to receipt of the beacon signal, Barker sequence generator and control unit 420 generates a Barker sequence 423 and a control signal 425. Barker sequence generator and control unit 420 provides Barker sequence 423, through a D/A converter 424, and control signal 425 to analog multiplexer 413. Analog sensor sub-system 403 operates substantially in the manner described with respect to FIG. 2 except that the digitized output of analog sensor 411 is coupled wirelessly to digital processor 409 rather than by hardwire.
[0026] Analog sensor sub-systems 405 and 407 are similar to analog sensor subsystem 403. Analog sensor sub-system 405 includes an analog sensor 431 that is coupled to an analog multiplexer 433. Analog multiplexer 433 is coupled to analog circuitry 455 which is coupled to a wireless module 437 through an A/D converter 439. Wireless module 437 is adapted to send signals to and receive signals from digital processor 409 through wireless module 421. Wireless module 437 transmits and receives using a multiple access technology such as TDMA. Wireless module 437 is coupled to a Barker sequence generator and control unit 440. Wireless module 437 receives from wireless module 421 a beacon signal. Barker sequence generator and control unit 440 generates a Barker sequence 443 and a control signal 445 in response to receipt of the control signal. Barker sequence generator and control unit 440 provides Barker sequence 443, through a D/A converter 444, and control signal 445 to analog multiplexer 433. Similarly, analog sensor sub-system 407 includes an analog sensor 451 that is coupled to an analog multiplexer 453. Analog multiplexer 453 is coupled to analog circuitry 455, which is coupled to a wireless module 457 through an A/D converter 459. Wireless module 457 is adapted to send signals to and receive signals from digital processor 409 through wireless module 421. Wireless module 457 transmits and receives using a multiple access technology such as TDMA. Wireless module 457 is coupled to a Barker sequence generator and control unit 460. Wireless module 457 receives from wireless module 421 a beacon signal. Barker sequence generator and control unit 460 generates a Barker sequence 463 and a control signal 465 in response to receipt of the control signal. Barker sequence generator and control unit 440 provides Barker sequence 463, through a D/ A converter 464, and control signal 445 to analog multiplexer 453. It should be recognized that wireless modules according to embodiments of the present invention may be RF or optical devices.
[0027] Referring now to FIG. 5, there is illustrated a digital processor 501 according to an alternative embodiment of the present invention. Digital processor 501 may be implemented in a digital signal processor (DSP), a field programmable gate array (FPGA), a complex programmable logic device (CPLD), or the like. Digital processor 501 may be used as an implementation of digital processor 409 of FIG. 4. Digital processor 501 includes a plurality of input buffers 503, 505, and 507. Buffers 503, 505, and 507 receive sensor data either wirelessly, as described with respect to FIG. 4, and as will be described with reference to FIG. 6, or wirelessly and by hardwire, as will be described with reference to FIG. 7.
[0028] Buffers 503, 505, and 507 are coupled to cross-correlators 509, 511, and 513, respectively. Cross-correlators 509, 511, and 513 are coupled to a Barker sequence generation, control unit, and beacon or synchronization signal generator 523. Barker sequence generation, control unit, and beacon or synchronization signal generator 523 generates a multiplexer control signal 525, a Barker sequence 527, and a beacon signal 529. Beacon signal 529 may be coupled to a wireless module, such as wireless module 421 of FIG. 4. Wireless module 421 acts as a beacon to broadcast beacon signal 529 simultaneously to analog sensor sub-systems 403, 405, and 407 of FIG. 4. Wireless sensor sub-systems, such as sub-systems 403, 405, and 407 generate Barker sequences and multiplexer control signals in response to receiving the beacon signal. Barker sequence 529 is coupled to cross-correlators 509, 511, and 513. Multiplexer control signal 525 and Barker sequence 527 may be coupled by hard wire to analog multiplexers as described for example in connection with FIG. 7, below.
[0029] Cross-correlators 509, 511, and 513 are coupled to peak detectors 515, 517, and 519, respectively. Peak detectors 515, 517, and 519 are coupled to a delta T calculation and address generation unit 521. Delta T calculation and address generation unit 521 is coupled to buffers 503, 505, and 507. Cross-correlators 503, 505, and 507, peak detectors 515, 517, and 519, and delta T calculation and address generation unit 521 operate in the manner describe above with reference to FIG. 3 to synchronize the outputs of buffers 503, 505, and 507. The synchronized outputs of buffers 503, 505, and 507 are coupled to circuitry 525, which processes the synchronized sensor data streams and extracts information.
[0030] Referring now to FIG. 6, there is illustrated a further alternative embodiment of a system 601 according to the present invention. In system 601, a plurality of analog sensor sub-systems 603 and 607 communicate wirelessly with a digital processor 609. Analog sensor sub-system 603 is similar to the analog sensor subsystem of FIG. 2, in that it includes an analog sensor 611, coupled to an analog multiplexer 613, and an analog sensor 615, coupled to an analog multiplexer 617. Analog multiplexers 613 and 617 are coupled to analog circuitry 619 and 621, respectively, which are coupled to a wireless module 623 through A/D converters 625 and 627, respectively. Wireless module 623 that is adapted to send signals to and receive signals from a digital processor 609 through a wireless module 629. Wireless module 623 transmits using a multiple access technology such as TDMA. Wireless module 623 is coupled to a Barker sequence generator and control unit 630. Wireless module 623 receives from wireless module 629 a beacon signal. Barker sequence generator and control unit 630 generates a Barker sequence 631 and a control signal 633 in response to receipt of the beacon signal. Barker sequence generator and control unit 630 provides Barker sequence 631, through a D/A converter 635, and control signal 633 to analog multiplexers 613 and 617. Analog sensor sub-system 603 operates substantially in the manner described with respect to FIG. 2 except that the digitized outputs of analog sensors 611 and 615 are coupled wirelessly to digital processor 609 rather than by hardwire.
[0031] Analog sensor sub-system 607 includes an analog sensor 641 that is coupled to an analog multiplexer 643. Analog multiplexer 643 is coupled to analog circuitry 645, which is coupled to a wireless module 647 through an A/D converter 649. Wireless module 647 that is adapted to send signals to and receive signals from digital processor 609 through wireless module 629. Wireless module 647 transmits and receives using a multiple access technology such as TDMA. Wireless module 647 is coupled to a Barker sequence generator and control unit 650. Wireless module 647 receives from wireless module 629 a beacon signal. Barker sequence generator and control unit 650 generates a Barker sequence 651 and a control signal 653 in response to receipt of the beacon signal. Barker sequence generator and control unit 650 provides Barker sequence 651, through a D/A converter 655, and control signal 653 to analog multiplexer 643. Analog sensor sub-system 607 operates substantially in the same manner as analog sensor sub-systems 403, 405, and 407 of FIG. 4. [0032] FIG. 7 illustrates a combination wireless and hardwired embodiment of a system 701 according to the present invention. System 701 includes a hardwired system 703, similar to system 201 of FIG. 2, and a wireless sub-system 705, similar to systems 403, 405, and 407 of FIG. 4. System 703 includes an analog sensor 707, coupled to an analog multiplexer 709, and an analog sensor 711, coupled to an analog multiplexer 713. Analog multiplexers 709 and 713 are coupled to analog circuitry 715 and 717, respectively, which are coupled to a digital processor 719 through A/D converters 721 and 723, respectively. Digital processor 719 may be implemented in manner described with reference to FIG. 5, except that the digitized outputs of sensors 707 and 709 are hardwired to digital processor 719, and Barker sequence 731 and control signal 733 are hardwired to analog multiplexers 709 and 713. Barker sequence 731 is coupled to analog multiplexers 709 and 713 through D/ A converter 735. Digital processor 719 is coupled to a wireless module739 to transmit data extracted by digital processor 719, as described with reference to FIGs. 3 and 5. Wireless module 739 also receives digitized sensor data from, and transmits beacon signals to, system 705. The timing of the beacon signal may be adjusted to account for delays in transmission to Barker sequence generator 760 through wireless modules 739 and 757 so that the Barker sequences are received simultaneously at analog multiplexers 709, 713, and 753.
[0033] Analog sensor sub-system 705 is similar to analog sensor sub-systems 403, 405, and 407 of FIG. 4. Analog sensor sub-system 705 includes an analog sensor 751 that is coupled to an analog multiplexer 753. Analog multiplexer 753 is coupled to analog circuitry 755, which is coupled to a wireless module 757 through an A/D converter 759. Wireless module 757 that is adapted to send data signals to, and receive beacon signals from, digital processor 719 through wireless module 739. Wireless module 757 is coupled to a Barker sequence generator and control unit 760. Wireless module 757 receives from wireless module 739 beacon signals. Barker sequence generator and control unit 760 generates a Barker sequence 763 and a control signal 765 in response to receipt of beacon signal. Barker sequence generator and control unit 760 provides Barker sequence 763, through a D/ A converter 764, and control signal 765 to analog multiplexer 753.
[0034] It is expected that one of ordinary skill, notwithstanding possibly significant effort and many design choices motivated by, for example, available time, current technology, and economic considerations, when guided by the concepts and principles disclosed herein will be readily capable of generating similar effects with minimal experimentation. It will be appreciated that embodiments of the invention described herein may be comprised of one or more conventional processors and unique stored program instructions that control the one or more processors to implement, in conjunction with certain non-processor circuits, some, most, or all of the functions described herein. The non-processor circuits may include, but are not limited to, a sensor, a wireless receiver, a wireless transmitter, signal drivers, clock circuits, power source circuits, and user input devices.
[0035] Furthermore, although the invention is described with data coming directly from sensors and output transmitted wirelessly to another system, the input data can come from other remote systems through antennas for example, and the output can be consumed by a sub-system module such as a second circuit within the same electronic system board. [0036] From the foregoing, it may be seen that embodiments of the present invention are well adapted to overcome the shortcomings of the prior art. The present invention has been described with reference to presently preferred embodiments. Those skilled in the art, given the benefit of the foregoing description, will recognize alternative embodiments. Accordingly, the foregoing description is intended to be used for purposes of illustration and not of limitation.

Claims

What is claimed is:
1. A multi-sensor system, which comprises: a first analog sub-system, said first analog sub-system including a first analog sensor, said first analog sensor producing an output, and first analog circuitry coupled to said first analog sensor, said first analog circuitry processing said output from said first analog sensor; a second analog sub-system, said second analog sub-system including a second analog sensor, said second analog sensor producing an output, and second analog circuitry coupled to said second analog sensor, said first analog circuitry processing said output from said second analog sensor; and, means for synchronizing the outputs of said first and second analog circuitry.
2. The system as claimed in claim 1, wherein said means for synchronizing the outputs of said first and second analog circuitry comprises: a first analog multiplexer coupled between said first analog sensor and said first analog circuitry; a second analog multiplexer coupled between said second analog sensor and said second analog circuitry; and, a marker signal generator coupled to said first and second analog multiplexers.
3. The system as claimed in claim 2, wherein said marker signal generator comprises: a digital signal generator; and, a digital-to-analog converter coupled between said digital signal generator and said analog multiplexers.
4. The system as claimed in claim 3, wherein said digital signal generator comprises: a Barker sequence generator.
5. The system as claimed in claim 1, including: a first analog-to-digital converter coupled to the output of said first analog circuitry; and, a second analog-to-digital converter coupled to the output of said second analog circuitry.
6. The system as claimed in claim 5, wherein said means for synchronizing the outputs of said first and second analog circuitry comprises: a first buffer coupled to said first analog-to-digital converter; a second buffer coupled to said second analog-to-digital converter; a first correlation device coupled to said first buffer; and, a second correlation device coupled to said second buffer.
7. The system as claimed in claim 6, wherein said means for synchronizing the outputs of said first and second analog circuitry based upon said marker further comprises: a first peak detector coupled to said first correlation device; a second peak detector coupled to said second correlation device; and, an address generation unit coupled to said first and second peak detectors and to said first and second buffers.
8. The system as claimed in claim 5, wherein: said first analog-to-digital converter is coupled to the output of said first analog circuitry through a first wireless link; and, said second analog-to-digital converter is coupled to the output of said second analog circuitry through a second wireless link.
9. The system as claimed in claim 1, wherein said means for synchronizing the outputs of said first and second analog circuitry comprises: a beacon coupled to said first and second sensor sub-systems through wireless links.
10. The system as claimed in claim 5, wherein said means for synchronizing the outputs of said first and second analog circuitry further comprises: means for detecting said marker signal in the output of said first analog-to- digital converter; means for detecting said marker signal in the output of said second analog-to- digital converter.
11. The system as claimed in claim 10, wherein said means for detecting said marker signals in the outputs of said first and second analog-to-digital converter comprises: a first correlation device coupled to the output of said first analog-to-digital converter; a first peak detector coupled to said first correlation device; a second correlation device coupled to the output of said second analog-to- digital converter; and, a second peak detector coupled to said second correlation device.
12. The system as claimed in claim 11, wherein said first and second correlation devices each comprise a cross-correlator.
13. The system as claimed in claim 10, wherein said means for synchronizing the outputs of said first and second analog circuitry further comprises: means for synchronizing said marker signal detected in the output of said first analog-to-digital converter with said marker signal detected in the output of said second analog-to-digital converter.
14. The system as claimed in claim 11, wherein said means for synchronizing the outputs of said first and second analog circuitry further comprises: a first buffer coupled to the output of said first analog-to-digital converter; a second buffer coupled to the output of said second analog-to-digital converter; and, said means for synchronizing said marker signal detected in the output of said first analog-to-digital converter with said marker signal detected in the output of said second analog-to-digital converter includes means for shifting data in one of said buffers.
15. The system as claimed in claim 14, wherein said means for shifting data in one of said buffers comprises an address generation unit coupled to said one of said buffers.
16. The system as claimed in claim 14, wherein said means for synchronizing the outputs of said first and second analog circuitry further comprises: a first correlation device coupled to said first buffer; a second correlation device coupled to said second buffer; and, a first peak detector coupled to said first correlation device; a second peak detector coupled to said second correlation device; and, said means for synchronizing said marker signal detected in the output of said first analog-to-digital converter with said marker signal detected in the output of said second analog-to-digital converter includes means for shifting data in one of said buffers comprises means for detecting a time difference between detecting said marker signal in the output of said first analog-to-digital converter and detecting said marker signal in the output of said second analog-to-digital converter.
17. A sensor sub-system, which comprises: an analog sensor, said analog sensor producing an output; analog circuitry coupled to said first analog sensor, said first analog circuitry processing said output from said first analog sensor; and, means for inserting a synchronizing marker into the output of said analog sensors.
18. The sub-system as claimed in claim 17, wherein said means for inserting said synchronizing marker into the output of said analog sensor comprises: an analog multiplexer coupled between said analog sensor and said analog circuitry; and, a digital-to-analog converter coupled to said analog multiplexer.
19. The sub-system as claimed in claim 18, wherein said means for inserting said synchronizing marker into the output of said analog sensor further comprises: a digital signal generator coupled to said digital-to-analog converter.
20. The sub-system as claimed in claim 19, wherein said digital signal generator comprises: a Barker sequence generator.
21. The sub-system as claimed in claim 18, wherein said means for inserting said synchronizing marker into the output of said analog sensor comprises: a wireless module coupled to said digital-to-analog converter.
22. The sub-system as claimed in claim 17, including: a wireless module coupled to said analog circuitry.
23. The sub-system as claimed in claim 22, including: an analog-to-digital converter coupled between said analog circuitry and said wireless module.
24. A multi-sensor synchronization system, which comprises: means for receiving an output signal from a first sensor sub-system; means for receiving an output signal from a second sensor sub-system; and, means for sending a synchronization marker signal to said first and second sensor sub-systems.
25. The system as claimed in claim 24, wherein said means for receiving said output signal from said first sensor sub-system includes a first input buffer, and said means for receiving said output signal from said second sensor includes a second input buffer.
26. The system as claimed in claim 25, further comprising: a first correlation device coupled to said first input buffer; a second correlation device coupled to said second input buffer; a first peak detector coupled to said first correlation device; a second peak detector coupled to said second correlation device; and, an address generation unit coupled to said first and second peak detectors and to said first and second buffers.
27. The system as claimed in claim 26, wherein said means for sending said synchronization marker signal to said first and second sensors comprises: a synchronization signal generator.
28. The system as claimed in claim 27, wherein said synchronization signal generator comprises: a Barker sequence generator.
29. The system as claimed in claim 27, wherein said means for sending said synchronization signal to said first and second sensors further comprises: a wireless module coupled to said synchronization signal generator.
30. The system as claimed in claim 25, wherein said means for receiving said output signal from a first sensor comprises: a wireless module coupled to said first input buffer.
PCT/US2008/064204 2007-05-30 2008-05-20 System for synchronization of multi-sensor data WO2008150696A1 (en)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US11/755,341 US7446694B1 (en) 2007-05-30 2007-05-30 System for synchronization of multi-sensor data
US11/755,341 2007-05-30

Publications (1)

Publication Number Publication Date
WO2008150696A1 true WO2008150696A1 (en) 2008-12-11

Family

ID=39916505

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/US2008/064204 WO2008150696A1 (en) 2007-05-30 2008-05-20 System for synchronization of multi-sensor data

Country Status (2)

Country Link
US (1) US7446694B1 (en)
WO (1) WO2008150696A1 (en)

Families Citing this family (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20100033425A1 (en) * 2008-08-05 2010-02-11 Judith Shasek Computer peripheral device interface for simulating mouse, keyboard, or game controller action and method of use
EP2513763A4 (en) 2009-12-18 2016-10-05 Synaptics Inc Transcapacitive sensor devices with ohmic seams
TW201211962A (en) * 2010-09-15 2012-03-16 Uc Logic Technology Corp Electromagnetic-type touch display device and method
US20140012509A1 (en) * 2012-07-06 2014-01-09 Daniel Barber Methods and systems for synchronization and distribution of multiple physiological and performance measures
EP2735861B1 (en) * 2012-11-27 2020-10-07 Siemens Healthcare Diagnostics Products GmbH Method for determining a transmission value
US10146732B2 (en) * 2013-01-22 2018-12-04 Apple Inc. Time-division multiplexed data bus interface
US10419540B2 (en) 2015-10-05 2019-09-17 Microsoft Technology Licensing, Llc Architecture for internet of things
US10079650B2 (en) 2015-12-04 2018-09-18 Infineon Technologies Ag Robust high speed sensor interface for remote sensors
US10088942B2 (en) 2016-03-31 2018-10-02 Synaptics Incorporated Per-finger force detection using segmented sensor electrodes
US11022511B2 (en) 2018-04-18 2021-06-01 Aron Kain Sensor commonality platform using multi-discipline adaptable sensors for customizable applications
KR20210070270A (en) * 2018-10-05 2021-06-14 소니그룹주식회사 information processing unit

Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4807119A (en) * 1985-07-31 1989-02-21 Kabushiki Kaisha Toshiba Memory address mapping mechanism
EP0458614A2 (en) * 1990-05-22 1991-11-27 Nec Corporation Memory device with standby function
JPH04117530A (en) * 1990-09-07 1992-04-17 Nec Corp Single chip microcomputer
KR19980034567A (en) * 1996-11-07 1998-08-05 김영환 I/o address mapping device using indexing mechanism
KR20020020555A (en) * 2000-09-09 2002-03-15 구자홍 stuff bit decision circuit

Family Cites Families (14)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4263621A (en) * 1979-06-21 1981-04-21 The United States Of America As Represented By The Secretary Of The Navy Charge coupled device signal output summing circuit
CA1266562A (en) * 1986-09-24 1990-03-13 Donald Stewart Distance measuring apparatus
US5388126A (en) 1992-12-21 1995-02-07 Rypinski; Chandos A. Baseband signal processor for a microwave radio receiver
KR0149197B1 (en) * 1994-06-14 1998-12-15 우석형 Jam paper discharge control method for jam removal
US5719970A (en) * 1994-07-08 1998-02-17 Seiko Epson Corporation Image processing method and device
US5523788A (en) * 1994-09-27 1996-06-04 Eastman Kodak Company Image processor with input buffering to multiple digital signal processors
US5734624A (en) 1996-10-31 1998-03-31 The United States Of America As Represented By The Secretary Of The Navy Wide-band omni telemetry system
CA2266214C (en) * 1998-03-20 2002-09-17 Sensors & Software Inc. Ultrawide bandwidth antenna for ground penetrating radar and uwb radar systems
US6573918B2 (en) * 2000-08-22 2003-06-03 Ricoh Company, Ltd. Image forming apparatus having a plurality of image data interfaces
JP4965054B2 (en) * 2000-09-07 2012-07-04 ミツビシ ポリエステル フィルム インク Heat seal coating film and coating film
US7196689B2 (en) * 2003-03-31 2007-03-27 Canon Kabushiki Kaisha Information device
DE10340165A1 (en) * 2003-09-01 2005-03-24 Robert Bosch Gmbh Sensor connection procedure for vehicle TTCAN networks synchronizes sensor or actuator to bus system clock during fast clock first phase
US7000598B2 (en) * 2004-05-27 2006-02-21 General Electric Company Bumpless crankshift position sensing
US7428268B2 (en) * 2004-12-07 2008-09-23 Adaptix, Inc. Cooperative MIMO in multicell wireless networks

Patent Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4807119A (en) * 1985-07-31 1989-02-21 Kabushiki Kaisha Toshiba Memory address mapping mechanism
EP0458614A2 (en) * 1990-05-22 1991-11-27 Nec Corporation Memory device with standby function
JPH04117530A (en) * 1990-09-07 1992-04-17 Nec Corp Single chip microcomputer
KR19980034567A (en) * 1996-11-07 1998-08-05 김영환 I/o address mapping device using indexing mechanism
KR20020020555A (en) * 2000-09-09 2002-03-15 구자홍 stuff bit decision circuit

Also Published As

Publication number Publication date
US7446694B1 (en) 2008-11-04

Similar Documents

Publication Publication Date Title
US7446694B1 (en) System for synchronization of multi-sensor data
US7558157B1 (en) Sensor synchronization using embedded atomic clocks
US8121812B2 (en) AC magnetic tracking with phase disambiguation
US7195596B2 (en) Pulse wave detecting apparatus and fourier transform process apparatus
CN101371569B (en) Detection of the presence of television signals embedded in noise using cyclostationary toolbox
JP2010230467A (en) Positioning system, positioning device, positioning method, and program
JP2013152503A5 (en) Motion analysis system, motion analysis method, host terminal and sensor unit
US20120287341A1 (en) System and method for synchronizing a video signal and a sensor signal
EP3978949A3 (en) System and method for wireless motion monitoring
GB0227503D0 (en) Devices,systems and methods for obtaining timing information and ranging
Harle et al. Towards real-time profiling of sprints using wearable pressure sensors
JP6404075B2 (en) Biological information detection radar device
CA2782392C (en) Synchronization of wireless catheters
KR20180050947A (en) Representative waveform providing apparatus and method
JPH08286816A (en) Point-type radio adjusting device using infrared rays
KR20150044311A (en) Method and apparatus for generating of synchronization signal using electrocardiogram signal
TW200503426A (en) A transmission system, a receiving unit, and detection unit
EP1873959A3 (en) Clock synchronization circuit and semiconductor device provided therewith
US7460012B2 (en) Method and system for synchronizing geographically distributed RF sensors using a pair of RF triggering devices
US8941516B2 (en) Signal processing apparatus and signal processing method thereof
US11789039B2 (en) Abstracting of digital acquisition memory
EP1119126A3 (en) SDH test apparatus and SDH test method
CN111918249B (en) Intelligent wearable device synchronization method and storage medium
KR101432469B1 (en) Seismic monitoring system having enhanced clock synchronization and the providing method thereof
KR102046788B1 (en) Apparatus and method for tracking position of capsule endoscope

Legal Events

Date Code Title Description
121 Ep: the epo has been informed by wipo that ep was designated in this application

Ref document number: 08755936

Country of ref document: EP

Kind code of ref document: A1

NENP Non-entry into the national phase

Ref country code: DE

122 Ep: pct application non-entry in european phase

Ref document number: 08755936

Country of ref document: EP

Kind code of ref document: A1