WO2008100279A2 - Selective etching of mems using gaseous halides and reactive co-etchants - Google Patents

Selective etching of mems using gaseous halides and reactive co-etchants Download PDF

Info

Publication number
WO2008100279A2
WO2008100279A2 PCT/US2007/016353 US2007016353W WO2008100279A2 WO 2008100279 A2 WO2008100279 A2 WO 2008100279A2 US 2007016353 W US2007016353 W US 2007016353W WO 2008100279 A2 WO2008100279 A2 WO 2008100279A2
Authority
WO
WIPO (PCT)
Prior art keywords
etchant
etching
target material
vapor phase
etching selectivity
Prior art date
Application number
PCT/US2007/016353
Other languages
French (fr)
Other versions
WO2008100279A3 (en
Inventor
Xiaoming Yan
Brian Arbuckle
Evgeni Gousev
Ming-Hau Tung
Original Assignee
Qualcomm Mems Technologies, Inc.
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Qualcomm Mems Technologies, Inc. filed Critical Qualcomm Mems Technologies, Inc.
Publication of WO2008100279A2 publication Critical patent/WO2008100279A2/en
Publication of WO2008100279A3 publication Critical patent/WO2008100279A3/en

Links

Classifications

    • GPHYSICS
    • G02OPTICS
    • G02BOPTICAL ELEMENTS, SYSTEMS OR APPARATUS
    • G02B26/00Optical devices or arrangements for the control of light using movable or deformable optical elements
    • G02B26/001Optical devices or arrangements for the control of light using movable or deformable optical elements based on interference in an adjustable optical cavity
    • BPERFORMING OPERATIONS; TRANSPORTING
    • B81MICROSTRUCTURAL TECHNOLOGY
    • B81CPROCESSES OR APPARATUS SPECIALLY ADAPTED FOR THE MANUFACTURE OR TREATMENT OF MICROSTRUCTURAL DEVICES OR SYSTEMS
    • B81C1/00Manufacture or treatment of devices or systems in or on a substrate
    • B81C1/00436Shaping materials, i.e. techniques for structuring the substrate or the layers on the substrate
    • B81C1/00555Achieving a desired geometry, i.e. controlling etch rates, anisotropy or selectivity
    • B81C1/00595Control etch selectivity
    • BPERFORMING OPERATIONS; TRANSPORTING
    • B81MICROSTRUCTURAL TECHNOLOGY
    • B81BMICROSTRUCTURAL DEVICES OR SYSTEMS, e.g. MICROMECHANICAL DEVICES
    • B81B2201/00Specific applications of microelectromechanical systems
    • B81B2201/04Optical MEMS
    • B81B2201/047Optical MEMS not provided for in B81B2201/042 - B81B2201/045
    • BPERFORMING OPERATIONS; TRANSPORTING
    • B81MICROSTRUCTURAL TECHNOLOGY
    • B81CPROCESSES OR APPARATUS SPECIALLY ADAPTED FOR THE MANUFACTURE OR TREATMENT OF MICROSTRUCTURAL DEVICES OR SYSTEMS
    • B81C2201/00Manufacture or treatment of microstructural devices or systems
    • B81C2201/01Manufacture or treatment of microstructural devices or systems in or on a substrate
    • B81C2201/0101Shaping material; Structuring the bulk substrate or layers on the substrate; Film patterning
    • B81C2201/0128Processes for removing material
    • B81C2201/013Etching
    • B81C2201/0132Dry etching, i.e. plasma etching, barrel etching, reactive ion etching [RIE], sputter etching or ion milling

Definitions

  • This application is generally related to microelectromechanical systems, and more particularly, to interferometric modulators.
  • Microelectromechanical systems include micro mechanical elements, actuators, and electronics. Micromechanical elements may be created using deposition, etching, and/or other micromachining processes that etch away parts of substrates and/or deposited material layers or that add layers to form electrical and electromechanical devices.
  • MEMS device One type of MEMS device is called an interferometric modulator.
  • interferometric modulator or interferometric light modulator refers to a device that selectively absorbs and/or reflects light using the principles of optical interference.
  • an interferometric modulator may comprise a pair of conductive plates, one or both of which may be transparent and/or reflective in whole or part and capable of relative motion upon application of an appropriate electrical signal.
  • one plate may comprise a stationary layer deposited on a substrate and the other plate may comprise a metallic membrane separated from the stationary layer by an air gap.
  • the position of one plate in relation to another can change the optical interference of light incident on the interferometric modulator.
  • Such devices have a wide range of applications, and it would be beneficial in the art to utilize and/or modify the characteristics of these types of devices so that their features can be exploited in improving existing products and creating new products that have not yet been developed.
  • Some embodiments provide a method for fabricating a microelectromechanical systems device comprising: contacting a microelectromechanical systems device with a vapor phase etchant comprising a gaseous halide and a co-etchant, wherein the microelectromechanical systems device comprises a target material and a structural material; the target material and the structural material are both etchable by the gaseous halide with an etching selectivity between the target material and the structural material of at least about 50:1 in the absence of a co-etchant; and the co-etchant is present in an amount effective to improve the etching selectivity between the target material and the structural material by at least about 2-times compared with the etching selectivity in the absence of the co-etchant.
  • Some embodiments provide a microelectromechanical (MEMS) device fabricated by a method comprising : contacting a microelectromechanical systems device with a vapor phase etchant comprising a gaseous halide and a co-etchant, wherein the microelectromechanical systems device comprises a target material and a structural material; the target material and the structural material are both etchable by the gaseous halide with an etching selectivity between the target material and the structural material of at least about 50:1 in the absence of a co-etchant; and the co-etchant is present in an amount effective to improve the etching selectivity between the target material and the structural material by at least about 2-times compared with the etching selectivity in the absence of the co-etchant.
  • MEMS microelectromechanical
  • the microelectromechanical systems device comprises an interferometric modulator, wherein at least a portion of the target material is a sacrificial material that after etching defines a cavity, and at least a portion of the structural material is a dielectric material disposed on a stationary electrode.
  • Some embodiments provide a method for fabricating a microelectromechanical systems device comprising: contacting a microelectromechanical systems device with a vapor phase etchant means and a co-etchant means, wherein the microelectromechanical systems device comprises a metal target material and a structural material; and the co- etchant means is present in an amount effective to improve an etching selectivity between the target material and the structural material by at least 2-times compared with an etching selectivity between the target material and the structural material in the absence of the co- etchant means.
  • Some embodiments provide a method for fabricating an interferometric modulator comprising: contacting an unreleased interferometric modulator with a vapor phase etchant and a vapor phase co-etchant, wherein the unreleased interferometric modulator comprises a sacrificial material in contact with a dielectric material, and at least a portion of the sacrificial material when etched away forms a cavity; and etching away substantially all of the at least a portion of the sacrificial material, wherein the co-etchant is present in an amount sufficient to improve the etching selectivity between the sacrificial material and the dielectric material by at least 2-times.
  • the etching away substantially all of the at least a portion of the sacrificial material is performed in a single etching cycle.
  • the gaseous halide comprises a compound selected from the group consisting of noble gas fluorides, interhalogen fluorides, interhalogen chlorides, NF 3 , and combinations thereof. In some embodiments, the gaseous halide is XeF 2 .
  • the target material comprises a metal.
  • the metal is selected from the group consisting of titanium, zirconium, hafnium, vanadium, tantalum, niobium, molybdenum, tungsten, and combinations thereof. In some embodiments, the metal comprises molybdenum.
  • the structural material comprises a dielectric material.
  • the dielectric material comprises SiO 2 .
  • the co-etchant comprises an oxygen-containing compound.
  • the oxygen-containing compound is selected from the group consisting of O 2 , O 3 , ozonides, peroxides, peracids, superoxides, N ⁇ O ⁇ , S x O ⁇ , and combinations thereof.
  • the oxygen-containing compound comprises O 2 .
  • the co-etchant comprises a nitrogen-containing compound.
  • the nitrogen-containing compound is selected from the group consisting of amines, amides, azides, and combinations thereof.
  • the co-etchant comprises a sulfur-containing compound.
  • the co- etchant comprises a sulfur-containing compound selected from the group consisting of thiols, sulfides, thiones, thioic acids, carbon disulfide, OCS, and combinations thereof. In some embodiments, a ratio between the co-etchant and etchant is at least about
  • a ratio between the co-etchant and etchant is at least about 10:1.
  • the etching selectivity between the target material and the structural material is at least about 100:1 in the absence of a co-etchant. In some embodiments, the etching selectivity between the target material and the structural material in the presence of the co-etchant is at least 4-times the etching selectivity between the target material and the structural material in the absence of the co- etchant. In some embodiments, the etching selectivity between the target material and the structural material in the presence of the co-etchant is at least 10-times the etching selectivity between the target material and the structural material in the absence of the co- etchant.
  • a pressure of the vapor phase etchant is from about 0.5 torr to about 400 torr for at least a portion of the etching process.
  • a temperature is from about 0 0 C to about 200 0 C for at least a portion of the etching process.
  • Figure 1 is an isometric view depicting a portion of one embodiment of an interferometric modulator display in which a movable reflective layer of a first interferometric modulator is in a relaxed position and a movable reflective layer of a second interferometric modulator is in an actuated position.
  • Figure 2 is a system block diagram illustrating one embodiment of an electronic device incorporating a 3 x 3 interferometric modulator display.
  • Figure 3 is a diagram of movable mirror position versus applied voltage for one exemplary embodiment of an interferometric modulator of Figure 1.
  • Figure 4 is an illustration of a set of row and column voltages that may be used to drive an interferometric modulator display.
  • Figure 5A illustrates one exemplary frame of display data in the 3 x 3 interferometric modulator display of Figure 2.
  • Figure 5B illustrates one exemplary timing diagram for row and column signals that may be used to write the frame of Figure 5 A.
  • Figures 6A and 6B are system block diagrams illustrating an embodiment of a visual display device comprising a plurality of interferometric modulators.
  • Figure 7A is a cross section of the device of Figure 1.
  • Figure 7B is a cross section of an alternative embodiment of an interferometric modulator.
  • Figure 7C is a cross section of another alternative embodiment of an interferometric modulator.
  • FIG 7D is a cross section of yet another alternative embodiment of an interferometric modulator.
  • Figure 7E is a cross section of an additional alternative embodiment of an interferometric modulator.
  • Figures 8A-8E illustrate in cross section embodiments of unreleased interferometric modulators corresponding to the devices illustrated in Figures 7A-7E prior to etching away a sacrificial material in a release etch.
  • Figures 9A-9D illustrate in cross section an embodiment of a release etch of an interferometric array.
  • Figure 10 illustrates in cross section an embodiment of an optical stack comprising an etch stop with a layer of a sacrificial material formed thereupon.
  • Figure 11 is a flowchart illustrating an embodiment of a method for etching a target material over a structural material with improved selectivity.
  • Figures 12A-12C illustrate in cross section the etching of a target material and a structural material in a test device.
  • Figure 13 schematically illustrates an embodiment of an etching apparatus.
  • Figures 14A and 14B illustrate comparative profilometry results of devices etched according to embodiments of the disclosed etching method.
  • the embodiments may be implemented in or associated with a variety of electronic devices such as, but not limited to, mobile telephones, wireless devices, personal data assistants (PDAs), hand-held or portable computers, GPS receivers/navigators, cameras, MP3 players, camcorders, game consoles, wrist watches, clocks, calculators, television monitors, flat panel displays, computer monitors, auto displays (e.g., odometer display, etc.), cockpit controls and/or displays, display of camera views (e.g., display of a rear view camera in a vehicle), electronic photographs, electronic billboards or signs, projectors, architectural structures, packaging, and aesthetic structures (e.g., display of images on a piece of jewelry).
  • MEMS devices of similar structure to those described herein can also be used in non-display applications such as in electronic switching devices.
  • a method for etching a target material in the presence of a structural material with increased selectivity uses an etchant and a co-etchant. Embodiments of the method exhibit improved selectivities of from at least about 2- to at least about 100-fold compared with similar etching processes not using a co-etchant.
  • the target material comprises a metal. Embodiments of the method are particularly useful in the manufacture of MEMS devices, for example, interferometric modulators.
  • the target material comprises molybdenum and the structural material comprises silicon dioxide.
  • Embodiments of methods for manufacturing interferometric modulators and/or other MEMS devices use one or more release etch steps in which one or more target or sacrificial materials at least partially surrounded by one or more structural or non- sacrificial materials are etched away to form an opening or cavity in the device.
  • Selectivity in the etching of the sacrificial material over the non-sacrificial material becomes increasing important as device dimensions shrink, for example, in maintaining physical integrity and yields, as well as in optical components in interferometric modulators.
  • Embodiments of an etching method use an etchant and a co-etchant improves the etching selectivity between the sacrificial material and the non-sacrificial material.
  • One interferometric modulator display embodiment comprising an interferometric
  • MEMS display element is illustrated in Figure 1.
  • the pixels are in either a bright or dark state.
  • the display element In the bright ("on” or “open”) state, the display element reflects a large portion of incident visible light to a user.
  • the dark (“off or “closed”) state When in the dark (“off or “closed”) state, the display element reflects little incident visible light to the user.
  • the light reflectance properties of the "on” and “off states may be reversed.
  • MEMS pixels can be configured to reflect predominantly at selected colors, allowing for a color display in addition to black and white.
  • Figure 1 is an isometric view depicting two adjacent pixels in a series of pixels of a visual display, wherein each pixel comprises a MEMS interferometric modulator.
  • an interferometric modulator display comprises a row/column array of these interferometric modulators.
  • Each interferometric modulator includes a pair of reflective layers positioned at a variable and controllable distance from each other to form a resonant optical gap with at least one variable dimension.
  • one of the reflective layers may be moved between two positions. In the first position, referred to herein as the relaxed position, the movable reflective layer is positioned at a relatively large distance from a fixed partially reflective layer.
  • the movable reflective layer In the second position, referred to herein as the actuated position, the movable reflective layer is positioned more closely adjacent to the partially reflective layer. Incident light that reflects from the two layers interferes constructively or destructively depending on the position of the movable reflective layer, producing either an overall reflective or non-reflective state for each pixel.
  • the depicted portion of the pixel array in Figure 1 includes two adjacent interferometric modulators 12a and 12b.
  • a movable reflective layer 14a is illustrated in a relaxed position at a predetermined distance from an optical stack 16a, which includes a partially reflective layer.
  • the movable reflective layer 14b is illustrated in an actuated position adjacent to the optical stack 16b.
  • the optical stacks 16a and 16b typically comprise several fused layers, which can include an electrode layer, such as indium tin oxide (ITO), a partially reflective layer, such as chromium, and a transparent dielectric.
  • ITO indium tin oxide
  • chromium such as chromium
  • the optical stack 16 is thus electrically conductive, partially transparent, and partially reflective, and may be fabricated, for example, by depositing one or more of the above layers onto a transparent substrate 20.
  • the partially reflective layer can be formed from a variety of materials that are partially reflective such as various metals, semiconductors, and dielectrics.
  • the partially reflective layer can be formed of one or more layers of materials, and each of the layers can be formed of a single material or a combination of materials.
  • the layers of the optical stack 16 are patterned into parallel strips, and may form row electrodes in a display device as described further below.
  • the movable reflective layers 14a, 14b may be formed as a series of parallel strips of a deposited metal layer or layers (orthogonal to the .row electrodes of 16a, 16b) deposited on top of posts 18 and an intervening sacrificial material deposited between the posts 18. When the sacrificial material is etched away, the movable reflective layers 14a, 14b are separated from the optical stacks 16a, 16b by a defined gap 19.
  • a highly conductive and reflective material such as aluminum may be used for the reflective layers 14, and these strips may form column electrodes in a display device.
  • the gap 19 remains between the movable reflective layer 14a and optical stack 16a, with the movable reflective layer 14a in a mechanically relaxed state, as illustrated by the pixel 12a in Figure 1.
  • a potential difference is applied to a selected row and column, the capacitor formed at the intersection of the row and column electrodes at the corresponding pixel becomes charged, and electrostatic forces pull the electrodes together.
  • the movable reflective layer 14 is deformed and is forced against the optical stack 16.
  • a dielectric layer (not illustrated in this Figure) within the optical stack 16 may prevent shorting and control the separation distance between layers 14 and 16, as illustrated by pixel 12b on the right in Figure 1. The behavior is the same regardless of the polarity of the applied potential difference. In this way, row/column actuation that can control the reflective vs. non- reflective pixel states is analogous in many ways to that used in conventional LCD and other display technologies.
  • Figures 2 through 5B illustrate one exemplary process and system for using an array of interferometric modulators in a display application.
  • FIG. 2 is a system block diagram illustrating one embodiment of an electronic device that may incorporate aspects of the invention.
  • the electronic device includes a processor 21 which may be any general purpose single- or multi-chip microprocessor such as an ARM, Pentium ® , Pentium II ® , Pentium III ® , Pentium IV ® , Pentium ® Pro, an 8051 , a MIPS ® , a Power PC ® , an ALPHA ® , or any special purpose microprocessor such as a digital signal processor, microcontroller, or a programmable gate array.
  • the processor 21 may be configured to execute one or more software modules.
  • the processor may be configured to execute one or more software applications, including a web browser, a telephone application, an email program, or any other software application.
  • the processor 21 is also configured to communicate with an array driver 22.
  • the array driver 22 includes a row driver circuit 24 and a column driver circuit 26 that provide signals to a display array or panel 30.
  • the cross section of the array illustrated in Figure 1 is shown by the lines 1-1 in Figure 2.
  • the row/column actuation protocol may take advantage of a hysteresis property of these devices illustrated in Figure 3. It may require, for example, a 10 volt potential difference to cause a movable layer to deform from the relaxed state to the actuated state. However, when the voltage is reduced from that value, the movable layer maintains its state as the voltage drops back below 10 volts.
  • the movable layer does not relax completely until the voltage drops below 2 volts.
  • a window of applied voltage about 3 to 7 V in the example illustrated in Figure 3, within which the device is stable in either the relaxed or actuated state. This is referred to herein as the "hysteresis window” or "stability window.”
  • the row/column actuation protocol can be designed such that during row strobing, pixels in the strobed row that are to be actuated are exposed to a voltage difference of about 10 volts, and pixels that are to be relaxed are exposed to a voltage difference of close to zero volts.
  • each pixel sees a potential difference within the "stability window" of 3-7 volts in this example.
  • This feature makes the pixel design illustrated in Figure 1 stable under the same applied voltage conditions in either an actuated or relaxed pre-existing state. Since each pixel of the interferometric modulator, whether in the actuated or relaxed state, is essentially a capacitor formed by the fixed and moving reflective layers, this stable state can be held at a voltage within the hysteresis window with almost no power dissipation. Essentially no current flows into the pixel if the applied potential is fixed.
  • a display frame may be created by asserting the set of column electrodes in accordance with the desired set of actuated pixels in the first row.
  • a row pulse is then applied to the row 1 electrode, actuating the pixels corresponding to the asserted column lines.
  • the asserted set of column electrodes is then changed to correspond to the desired set of actuated pixels in the second row.
  • a pulse is then applied to the row 2 electrode, actuating the appropriate pixels in row 2 in accordance with the asserted column electrodes.
  • the row 1 pixels are unaffected by the row 2 pulse, and remain in the state they were set to during the row 1 pulse. This may be repeated for the entire series of rows in a sequential fashion to produce the frame.
  • the frames are refreshed and/or updated with new display data by continually repeating this process at some desired number of frames per second.
  • a wide variety of protocols for driving row and column electrodes of pixel arrays to produce display frames are also well known and may be used in conjunction with the present invention.
  • Figures 4, 5A, and 5B illustrate one possible actuation protocol for creating a display frame on the 3 x 3 array of Figure 2.
  • Figure 4 illustrates a possible set of column and row voltage levels that may be used for pixels exhibiting the hysteresis curves of Figure 3.
  • actuating a pixel involves setting the appropriate column to -V b , as , and the appropriate row to + ⁇ V, which may correspond to -5 volts and +5 volts, respectively Relaxing the pixel is accomplished by setting the appropriate column to +V b , as , and the appropriate row to the same + ⁇ V, producing a zero volt potential difference across the pixel. In those rows where the row voltage is held at zero volts, the pixels are stable in whatever state they were originally in, regardless of whether the column is at +V b , as , or -V b .
  • actuating a pixel can involve setting the appropriate column to +V bias , and the appropriate row to - ⁇ V.
  • releasing the pixel is accomplished by setting the appropriate column to -V b . as , and the appropriate row to the same - ⁇ V, producing a zero volt potential difference across the pixel.
  • Figure 5B is a timing diagram showing a series of row and column signals applied to the 3 x 3 array of Figure 2 which will result in the display arrangement illustrated in Figure 5A, where actuated pixels are non-reflective.
  • the pixels Prior to writing the frame illustrated in Figure 5A, the pixels can be in any state, and in this example, all the rows are at 0 volts, and all the columns are at +5 volts. With these applied voltages, all pixels are stable in their existing actuated or relaxed states.
  • pixels (1,1), (1,2), (2,2), (3,2) and (3,3) are actuated.
  • columns 1 and 2 are set to -5 volts, and column 3 is set to +5 volts. This does not change the state of any pixels, because all the pixels remain in the 3-7 volt stability window.
  • Row 1 is then strobed with a pulse that goes from 0, up to 5 volts, and back to zero. This actuates the (1,1) and (1,2) pixels and relaxes the (1,3) pixel. No other pixels in the array are affected.
  • column 2 is set to -5 volts, and columns 1 and 3 are set to +5 volts.
  • Row 3 is similarly set by setting columns 2 and 3 to -5 volts, and column 1 to +5 volts.
  • the row 3 strobe sets the row 3 pixels as shown in Figure 5A. After writing the frame, the row potentials are zero, and the column potentials can remain at either +5 or -5 volts, and the display is then stable in the arrangement of Figure 5A. It will be appreciated that the same procedure can be employed for arrays of dozens or hundreds of rows and columns.
  • FIGS 6A and 6B are system block diagrams illustrating an embodiment of a display device 40.
  • the display device 40 can be, for example, a cellular or mobile telephone.
  • the same components of display device 40 or slight variations thereof are also illustrative of various types of display devices such as televisions and portable media players.
  • the display device 40 includes a housing 41, a display 30, an antenna 43, a speaker 45, an input device 48, and a microphone 46.
  • the housing 41 is generally formed from any of a variety of manufacturing processes as are well known to those of skill in the art, including injection molding and vacuum forming.
  • the housing 41 may be made from any of a variety of materials, including, but not limited to, plastic, metal, glass, rubber, and ceramic, or a combination thereof.
  • the housing 41 includes removable portions (not shown) that may be interchanged with other removable portions of different color, or containing different logos, pictures, or symbols.
  • the display 30 of exemplary display device 40 may be any of a variety of displays, including a bi-stable display, as described herein.
  • the display 30 includes a flat-panel display, such as plasma, EL, OLED, STN LCD, or TFT LCD as described above, or a non-flat-panel display, such as a CRT or other tube device, as is well known to those of skill in the art.
  • the display 30 includes an interferometric modulator display, as described herein.
  • the components of one embodiment of exemplary display device 40 are schematically illustrated in Figure 6B.
  • the illustrated exemplary display device 40 includes a housing 41 and can include additional components at least partially enclosed therein.
  • the exemplary display device 40 includes a network interface 27 that includes an antenna 43, which is coupled to a transceiver 47.
  • the transceiver 47 is connected to a processor 21, which is connected to conditioning hardware 52.
  • the conditioning hardware 52 may be configured to condition a signal (e.g., filter a signal).
  • the conditioning hardware 52 is connected to a speaker 45 and a microphone 46.
  • the processor 21 is also connected to an input device 48 and a driver controller 29.
  • the driver controller 29 is coupled to a frame buffer 28 and to an array driver 22, which in turn is coupled to a display array 30.
  • a power supply 50 provides power to all components as required by the particular exemplary display device 40 design.
  • the network interface 27 includes the antenna 43 and the transceiver 47 so that the exemplary display device 40 can communicate with one or more devices over a network.
  • the network interface 27 may also have some processing capabilities to relieve requirements of the processor 21.
  • the antenna 43 is any antenna known to those of skill in the art for transmitting and receiving signals. In one embodiment, the antenna transmits and receives RF signals according to the IEEE 802.1 1 standard, including IEEE 802.1 1 (a), (b), or (g). In another embodiment, the antenna transmits and receives RF signals according to the BLUETOOTH standard. In the case of a cellular telephone, the antenna is designed to receive CDMA, GSM, AMPS, or other known signals that are used to communicate within a wireless cell phone network. The transceiver 47 pre-processes the signals received from the antenna 43 so that they may be received by and further manipulated by the processor 21.
  • the transceiver 47 also processes signals received from the processor 21 so that they may be transmitted from the exemplary display device 40 via the antenna 43.
  • the transceiver 47 can be replaced by a receiver.
  • the network interface 27 can be replaced by an image source, which can store or generate image data to be sent to the processor 21.
  • the image source can be a digital video disc (DVD) or a hard-disc drive that contains image data, or a software module that generates image data.
  • the processor 21 generally controls the overall operation of the exemplary display device 40.
  • the processor 21 receives data, such as compressed image data from the network interface 27 or an image source, and processes the data into raw image data or into a format that is readily processed into raw image data.
  • the processor 21 then sends the processed data to the driver controller 29 or to frame buffer 28 for storage.
  • Raw data typically refers to the information that identifies the image characteristics at each location within an image.
  • image characteristics can include color, saturation, and gray-scale level.
  • the processor 21 includes a microcontroller, CPU, or logic unit to control operation of the exemplary display device 40.
  • Conditioning hardware 52 generally includes amplifiers and filters for transmitting signals to the speaker 45, and for receiving signals from the microphone 46. Conditioning hardware 52 may be discrete components within the exemplary display device 40, or may be incorporated within the processor 21 or other components.
  • the driver controller 29 takes the raw image data generated by the processor 21 either directly from the processor 21 or from the frame buffer 28 and reformats the raw image data appropriately for high speed transmission to the array driver 22. Specifically, the driver controller 29 reformats the raw image data into a data flow having a raster-like format, such that it has a time order suitable for scanning across the display array 30. Then the driver controller 29 sends the formatted information to the array driver 22.
  • a driver controller 29, such as a LCD controller is often associated with the system processor 21 as a stand-alone Integrated Circuit (IC), such controllers may be implemented in many ways. They may be embedded in the processor 21 as hardware, embedded in the processor 21 as software, or fully integrated in hardware with the array driver 22.
  • IC Integrated Circuit
  • the array driver 22 receives the formatted information from the driver controller 29 and reformats the video data into a parallel set of waveforms that are applied many times per second to the hundreds and sometimes thousands of leads coming from the display's x-y matrix of pixels.
  • the driver controller 29, array driver 22, and display array 30 are appropriate for any of the types of displays described herein.
  • the driver controller 29 is a conventional display controller or a bi-stable display controller (e.g., an interferometric modulator controller).
  • the array driver 22 is a conventional driver or a bi-stable display driver (e.g., an interferometric modulator display).
  • a driver controller 29 is integrated with the array driver 22.
  • display array 30 is a typical display array or a bi-stable display array (e.g., a display including an array of interferometric modulators).
  • the input device 48 allows a user to control the operation of the exemplary display device 40.
  • the input device 48 includes a keypad, such as a QWERTY keyboard or a telephone keypad, a button, a switch, a touch-sensitive screen, or a pressure- or heat-sensitive membrane.
  • the microphone 46 is an input device for the exemplary display device 40. When the microphone 46 is used to input data to the device, voice commands may be provided by a user for controlling operations of the exemplary display device 40.
  • the power supply 50 can include a variety of energy storage devices as are well known in the art.
  • the power supply 50 is a rechargeable battery, such as a nickel-cadmium battery or a lithium ion battery.
  • the power supply 50 is a renewable energy source, a capacitor, or a solar cell including a plastic solar cell, and solar-cell paint.
  • the power supply 50 is configured to receive power from a wall outlet.
  • control programmability resides, as described above, in a driver controller which can be located in several places in the electronic display system. In some embodiments, control programmability resides in the array driver 22. Those of skill in the art will recognize that the above-described optimizations may be implemented in any number of hardware and/or software components and in various configurations.
  • Figures 7A-7E illustrate five different embodiments of the movable reflective layer 14 and its supporting structures.
  • Figure 7 A is a cross section of the embodiment of Figure 1, where a strip of metal material 14 is deposited on orthogonally extending supports 18.
  • the moveable reflective layer 14 is attached to supports at the corners only, on tethers 32.
  • the moveable reflective layer 14 is suspended from a deformable layer 34, which may comprise a flexible metal.
  • the deformable layer 34 connects, directly or indirectly, to the substrate 20 around the perimeter of the deformable layer 34. These connections can take the form of continuous walls and/or individual posts.
  • parallel rails can support crossing rows of deformable layer 34 materials, thus defining columns of pixels in trenches and/or cavities between the rails. Additional support posts within each cavity can serve to stiffen the deformable layer 34 and prevent sagging in the relaxed position.
  • the embodiment illustrated in Figure 7D has support post plugs 42 upon which the deformable layer 34 rests.
  • the movable reflective layer 14 remains suspended over the gap, as in Figures 7A-7C, but the deformable layer 34 does not form the support posts by filling holes between the deformable layer 34 and the optical stack 16. Rather, the support posts are formed of a planarization material, which is used to form support post plugs 42.
  • FIG. 7E is based on the embodiment shown in Figure 7D, but may also be adapted to work with any of the embodiments illustrated in Figures 7A-7C, as well as additional embodiments not shown.
  • an extra layer of metal or other conductive material has been used to form a bus structure 44. This allows signal routing along the back of the interferometric modulators, eliminating a number of electrodes that may otherwise have had to be formed on the substrate 20.
  • the interferometric modulators function as direct-view devices, in which images are viewed from the front side of the transparent substrate 20, the side opposite to that upon which the modulator is arranged.
  • the reflective layer 14 optically shields the portions of the interferometric modulator on the side of the reflective layer opposite the substrate 20, including the deformable layer 34. This allows the shielded areas to be configured and operated upon without negatively affecting the image quality.
  • Such shielding allows the bus structure 44 in Figure 7E, which provides the ability to separate the optical properties of the modulator from the electromechanical properties of the modulator, such as addressing and the movements that result from that addressing.
  • This separable modulator architecture allows the structural design and materials used for the electromechanical aspects and the optical aspects of the modulator to be selected and to function independently of each other.
  • the embodiments shown in Figures 7C-7E have additional benefits deriving from the decoupling of the optical properties of the reflective layer 14 from its mechanical properties, which are carried out by the deformable layer 34. This allows the structural design and materials used for the reflective layer 14 to be optimized with respect to the optical properties, and the structural design and materials used for the deformable layer 34 to be optimized with respect to desired mechanical properties.
  • some embodiments of the disclosed interferometric modulator are fabricated using methods in which portions or all of one or more sacrificial materials are substantially etched away in one or more steps of a manufacturing process, for example, as disclosed in U.S. Patent Publication No. 2004/0051929 Al .
  • Such an etching process is also referred to herein as a "release etch.”
  • a device comprising a sacrificial material is contacted with an etchant that selectively etches away the sacrificial material.
  • the etchant is a vapor phase etchant, for example, XeF 2 , and substantially all of the etching products are also in the vapor phase.
  • the sacrificial material is selectively etched over other, non-sacrificial materials that contact the etchant.
  • a material for which etching is desired in a particular etching step is also referred to herein as a "target material.”
  • a material for which etching is not desired in a particular etching step is also referred to herein as a "structural material,” although those skilled in the art will understand that a structural material does not necessarily have a structural function in the final device.
  • a structural material in one step can be a target material in another step.
  • a sacrificial material is a structural material in one or more steps and a target material in another step. Accordingly, those skilled in the art will understand that the etching conditions in a particular step will determine whether a material is a target material or a structural material.
  • Figures 8A-8E illustrate in cross section devices 800 used in some embodiments of a method for fabricating the devices illustrated in Figures 7A-7E.
  • Each of these devices 800 comprises a sacrificial material 860 disposed in a volume that is a cavity in the corresponding devices illustrated in Figures 7A-7E.
  • the devices illustrated in Figures 8A-8E are also referred to herein as "unreleased,” and the devices illustrated in Figures 7A-7E are referred to as “released.” Accordingly, a process from etching away the sacrificial material 860 is referred to herein as a "release etch.” These device also comprise one or more etch holes (not illustrated) formed, for example, in the deformable layer 34 through which an etchant accesses the sacrificial material 860 in a release etch process. In the illustrated embodiments, the etchant also accesses the sacrificial material 860 from open sides of the interferometric modulator arrays.
  • contacting the devices 800 illustrated in any of Figures 8A-8E to a vapor phase etchant, for example, XeF 2 provides the devices illustrated in Figures 7A-7E.
  • a vapor phase etchant for example, XeF 2
  • the sacrificial material 860 comprise one or more layers.
  • the sacrificial material 860 comprises a material etchable by XeF 2 , for example, silicon, titanium, zirconium, hafnium, vanadium, tantalum, niobium, molybdenum, tungsten, and combinations thereof.
  • the optical stack 816 in some embodiments of the disclosed interferometric modulators comprise a dielectric layer 816 ⁇ formed over a partially reflective layer 816b and a conductive layer 816c, for example, as illustrated in Figure 8C.
  • the dielectric layer 816 ⁇ comprises silicon dioxide.
  • etching away a molybdenum sacrificial layer 860 with a thickness of from about 0.15 ⁇ m to about 0.7 ⁇ m using XeF 2 etching away a molybdenum sacrificial layer 860 with a thickness of from about 0.15 ⁇ m to about 0.7 ⁇ m using XeF 2 , the silicon dioxide dielectric layer 816 ⁇ was also etched to a depth of up to about 500 A, which is significant in a dielectric layer with an original thickness of about 1000 A. In other words, the etching is not as selective as desired for preferentially etching molybdenum over silicon dioxide.
  • sacrificial materials are often disposed under and/or between one or more non-sacrificial materials with structural, electrical, and/or optical functions.
  • Undesired etching of the structural and/or optical components can result in failure of the device and/or changes in the physical and/or optical properties of the device, for example, changes in the color of a pixel.
  • undesired etching is particularly acute at or around openings in a device that provide etchant access to the sacrificial material.
  • the observed etching selectivity between a target material and a structural material in a confined volume is different from the selectivity of the same materials in an unconfined configuration.
  • the confined volume results in extended contact between the target and structural materials with, for example, excess etchant, etching byproducts, and/or etching intermediates.
  • excess etchant etching byproducts
  • etching intermediates are effective etchants for the target material and/or the structural material. Because the etching selectivities of these compounds are different from the etching selectivity of the etchant, the observed or effective etching selectivity depends on the relative concentrations of all of the active etching species.
  • an etching process in a confined volume exhibits a lower effective selectivity than would be otherwise expected based on known and/or measured etching rates of the respective bulk materials.
  • FIG. 9A illustrates a cross section of an unreleased interferometric modulator array 900 comprising a red interferometric modulator 900 ⁇ , a green interferometric modulator 9006, and a blue interferometric modulator 900c similar to the unreleased interferometric modulator illustrated in Figure 8A.
  • An optical stack 916 comprising a dielectric layer is formed on a glass substrate 920.
  • such supports 918 can comprise continuous walls, rails, and/or individual posts.
  • Figures 9A-9D illustrate supports 918 corresponding to each of the interferometric modulators 900 ⁇ , 90Oi, and 900c.
  • the red interferometric modulator 900a comprises supports 918 ⁇
  • the green interferometric modulator 9006 comprises supports 9186
  • the blue interferometric modulator 900c comprises supports 918c.
  • supports 918c are longer than supports 9186, which are in turn, longer than supports 918 ⁇ .
  • Deformable layers 914a, 9146, and 914c corresponding to interferometric modulators 900o, 9006, and 900c are formed over the supports 91Sa, 9186, and 918c, respectively.
  • Disposed between the optical stack 916 and each of the deformable layers 914 ⁇ , 9146, and 914c is a layer of sacrificial material 960 ⁇ , 9606, and 960c. Note that the array 900 is not drawn to scale.
  • the thickness of the layers of sacrificial material 960a, 9606, and 960c are on the order of tenths of microns, while the overall widths of the interferometric modulators 900 ⁇ , 9006, and 900c are on the order of tens of microns. Accordingly, certain features in Figures 9A-9D are exaggerated for clarity.
  • Figure 9B illustrates the initial etching of the sacrificial layers 960 ⁇ , 9606, and 960c through the etch holes 970, forming cavities 980.
  • the etchant accesses the sacrificial layers 960 exclusively through the etching holes 970.
  • some embodiments of unreleased interferometric modulators permit etchant access through, for example, one or more of the sides of the device.
  • the cavity 980 extends to the optical stack 916 exposing a portion 916c to the etchant, etching byproducts, and etching intermediates.
  • the thinner sacrificial layer 960c of blue interferometric modulator 900c will be completely etched away before sacrificial layers 9606 (green) and 960a (red), as illustrated in Figure 9C.
  • the portion 916c of the optical stack of the blue interferometric modulator 900c is completely exposed to the etchant, while portions of the optical stack 9166 and 916a of the green 9006 and red 900 ⁇ interferometric modulators are partially exposed.
  • etching holes 970 are formed in the deformable layers 914a, 914b, and 914c.
  • etchant accesses the sacrificial layers 916 ⁇ , 9166, and 916c through an etching hole 970, forming a cavity 980 generally centered on the etching hole 970.
  • the etch holes 970 limit diffusion of fresh etchant into, and etching byproducts and intermediates out of the cavity 980.
  • Portions of the dielectric layer 916 exposed by the cavity 980 experience increased etching by the etchant and/or etching by-products compared with unexposed portions, thereby forming dips 917 ⁇ , as best seen for the optical stack portion 916c.
  • the etching is complete when the sacrificial layers 9606 and 960a of the green and red interferometric modulator 9006 and 900 ⁇ are etched away, thereby completely exposing the portions of the optical stack 9166 and 916 ⁇ to the etchant, as illustrated in Figure 9D.
  • the optical stack 916c is further etched relative to the state illustrated in Figure 9C.
  • etching selectivity is expressed as a ratio between an etching rate of a target material and an etching rate of a structural material.
  • the etching rate for a particular material will differ depending on factors known in the art, for example, the identity of the etchant, etchant concentration, temperature, and the like.
  • mass transport which affects, for example, the rate at which fresh etchant diffuses to the etching front, as well as the rate at which etching by-products diffuse away.
  • etchant accesses the sacrificial material 860 of the unreleased interferometric modulators illustrated in Figures 8A-8E through etch holes and from the sides of device.
  • mass transport of the etchant, etching byproducts, and etching intermediates in such devices depends in part on the mean free path, which depends on factors known in the art, for example, on the size of the etching hole(s), the dimensions of the cavity, the shape of the cavity, and the like.
  • the mean free path changes as the etching proceeds, for example, to regions remote from the etch holes and/or edges of the device.
  • the etching rate of a target material and/or a structural material in a constrained volume is different from the etching rate of the same material in an unconstrained volume, for example, on an outer surface of a device or in a bulk sample of the material.
  • etching in the constrained volume is slower, for example, when the etching reaction is limited by diffusion of fresh etchant to the etching front.
  • etching in the constrained volume is faster, for example, when etching byproducts and/or intermediates trapped within the cavity are active etchants.
  • the observed etching rate of a target or structural material depends at least in part on the shape, size, and dimensions of the constrained volume. Because these factors change over the course of an etching reaction, one or more of the etching rates also changes in some embodiments. Such considerations make the a priori determination of an etching rate of a target or structural material under such conditions difficult. Accordingly, in many cases, the etching rates of target and/or structural are determined empirically, for example, on a device-by-device basis.
  • etching rates are expressed as average etching rates over an entire etching process. In other embodiments, etching rates are expressed as average etching rates over a portion of an etching process. In other embodiments, etching rates are expressed as rates at one or more particular time points in an etching process. Unless otherwise specified, etching rates disclosed herein are average rates over an entire etching process. Etching rates are also expressible in units of mass per time (e.g., g/sec), amount per time (e.g., mol/sec), volume per time (e.g., mL/sec), and/or distance per time (e.g., ⁇ m/sec). Etching rates are typically expressed in distance per time herein, although those skilled in the art will understand that the rates are equivalently expressible using different units.
  • etching selectivity in the illustrated embodiment is expressible as a ratio between an etching rate of the sacrificial material 960 and an etching rate of the dielectric layer of the optical stack 916 within the cavity 980.
  • at least one of the target material or structural material is not in a constrained volume.
  • a target material is disposed in a constrained volume in a device and a structural material of interest is disposed on an exterior of the device, and the relevant relative rate between is between the materials in these environments.
  • an etching selectivity between the target material and the structural material in the absence of a co-etchant is at least 20:1, preferably, at least 50:1, more preferably, at least 100:1, most preferably, at least 200: 1.
  • the etching selectivity is at least 300:1, at least 400:1, or at least 500:1.
  • Embodiments of the method include a quantity of a co-etchant effective to improve the selectivity by at least about 2-times, preferably, at least about 4-times, more preferably, at least about 5-times, most preferably, at least about 10-times compared with a similar etching reaction not using a co-etchant.
  • the improvement in selectivity is at least about 20-times, at least about 50-times, or at least about 100-times.
  • interferometric modulator fabrication include a release etch step for a molybdenum layer with about a 20 ⁇ m undercut, for example, as illustrated in Figures 9A-9D.
  • an underlying SiO 2 layer is etched about 500 A during the etching of the molybdenum. Accordingly, the selectivity of this particular etching reaction is about 400:1 (20 ⁇ m/500 A).
  • the SiO 2 layer is etched by not more than about 50 A, which translates into an etching selectivity of at least 4000: 1, or at least about a 10-time improvement in selectivity.
  • the selectivity of an etching process is different for materials in an unconstrained volume, for example, for the bulk materials.
  • the etching rate of bulk SiO 2 is about 1 A/min and of bulk molybdenum is about 3 ⁇ m/min (about 1-5 ⁇ m/min), for an etching selectivity of about 30,000: 1.
  • Figure 10 illustrates an embodiment of an optical stack 1016 formed on a glass substrate 1020.
  • a sacrificial layer 1060 is formed over the optical stack 1016.
  • the optical stack 1016 comprises an etch stop 10166 formed over the dielectric layer 1016 ⁇ .
  • the etch stop 10166 comprises a material which is more resistant to etching in the release etch than the dielectric layer 1016 ⁇ .
  • the etch stop 10166 comprises aluminum oxide (Al 2 O 3 ), which is highly resistant to etching in some embodiments of release etch processes, thereby preventing etching of the dielectric layer 1016 ⁇ .
  • FIG. 11 is a flowchart illustrating an embodiment of an etching method 1100 exhibiting improved selectivity between a target material and a structural material, for example, molybdenum and silicon dioxide, thereby eliminating the need for an etch stop layer to protect the structural material.
  • a device-to-be-etched is contemporaneously contacted with an etchant and a co-etchant.
  • step 1120 the etchant and co-etchant are optionally removed, for example, by purging with a gas and/or under vacuum.
  • steps 1110 and 1120 are optionally repeated.
  • some embodiments use an etching apparatus with an insufficient volume to hold enough vapor phase etchant to completely etch a device in a single cycle.
  • Some embodiments use different ratios of the vapor phase etchant and co-etchant in different cycles.
  • purging between etching cycles removes reactive etching byproducts and/or intermediates, thereby improving selectivity.
  • Embodiments of the method are useful for the fabrication of MEMS devices comprising hole or cavities, for example, for the release etch of any of the unreleased interferometric modulators illustrated in Figures 8A-8E to form the corresponding released interferometric modulators illustrated in Figures 7A-7E.
  • the etchant is a vapor phase etchant, for example, one or more gaseous halides known in the art. Examples of suitable gaseous halides include noble gas fluorides, interhalogen fluorides, interhalogen chlorides, NF 3 , combinations thereof, and the like.
  • the etchant is XeF 2 , which is a noble gas fluoride.
  • the pressure of the etchant over at least a portion of the etching process is from about 0.5 torr to about 500 torr, more preferably, from about 1 torr to about 50 torr, most preferably, from about 2 torr to about 10 torr.
  • the pressure is a partial pressure. As the etching proceeds, the partial pressure of the etchant declines. Those skilled in the art will understand that different pressures are suitable for different etchants.
  • the co-etchant comprises one or more oxygen-containing compounds, one or more sulfur-containing compounds, one or more nitrogen-containing compounds, or combinations thereof.
  • Suitable oxygen-containing compounds include O 2 , O 3 , ozonides, peroxides, peracids, superoxides, nitrogen oxides (N x Oy), sulfur oxides (S x O 7 ), and combinations thereof.
  • Suitable sulfur-containing compounds include thiols, sulfides, thiones, thioic acids, carbon disulfide, OCS, and combinations thereof.
  • Suitable nitrogen- containing compounds include amines, amides, azides, and combinations thereof.
  • the co-etchant is a vapor phase co-etchant.
  • the pressure of the co-etchant over at least a portion of the etching process is from about 0.5 torr to about 500 torr, more preferably, from about 1 torr to about 50 torr, most preferably, from about 2 torr to about 10 torr.
  • At least a portion of the etching process is performed at from about 0 °C to about 200 °C, preferably, from about 10 °C to about 100 0 C, most preferably, from about 20 0 C to about 50 °C.
  • the overall pressure over at least a portion of the etching process is from about 0.5 torr to about 1000 torr, preferably, from about 1 torr to about 500 torr, most preferably, from about 5 torr to about 100 torr.
  • vapor phase refers to compounds for which an effective amount of the compound is in the vapor phase under the etching conditions. As such, in some embodiments, at least some of the compound is not in the vapor phase, that is, is in a condensed phase, for example, solid and/or liquid phases.
  • Methods for generating a vapor phase concentration of a compound are known in the art, for example, heating, sparging, atomizing, irradiating, combinations thereof, and the like.
  • Suitable target materials include group IVA (14) semiconductors, III-V (13-15) semiconductors, metals, transition metals, and combinations, mixtures, solutions, and alloys thereof.
  • Suitable target materials include silicon, titanium, zirconium, hafnium, vanadium, tantalum, niobium, molybdenum, tungsten, and combinations thereof.
  • the target material comprises a metal, for example, titanium, zirconium, hafnium, vanadium, tantalum, niobium, molybdenum, tungsten, and combinations thereof.
  • the target material comprises molybdenum.
  • Suitable structural materials include metal oxides, nitrides, sulfides, combinations thereof, and the like. Other suitable structural materials include metals, metal alloys, photoresist materials, organic materials, combinations thereof, and the like.
  • Some embodiments further comprise activation of the etching process, by means known in the art, for example, using thermal, ultrasonic, microwave, ultraviolet (UV), laser, or combination energy.
  • activation of the etching process by means known in the art, for example, using thermal, ultrasonic, microwave, ultraviolet (UV), laser, or combination energy.
  • a series of test devices 1200 illustrated in Figure 12A were manufactured, each of with comprised a dielectric layer 1210, a molybdenum layer 1220 formed over the dielectric layer 1210, and a photoresist layer 1230 partially covering the molybdenum layer 1220, thereby forming an exposed region 1222.
  • the dielectric layer 1210 was either sputtered silicon dioxide (450 A ⁇ 50 A) or alumina-magnesium oxide-calcium oxide- soda glass.
  • the low-density layer had a density of less than about 5 g/cm 3 and a thickness of about 2000 A.
  • the high-density layer had a density of greater than about 5 g/cm 3 and a thickness of about 1700 A.
  • the photoresist layer 1230 was an I-line photoresist spin-coated and patterned, with a thickness of about 2 ⁇ m. These devices 1200 simulate the etching of a target material to form a cavity bounded by structural materials in the manufacture of a MEMS device, for example, in a release etch of an unreleased interferometric modulator as illustrated in Figure 9A.
  • the exposed region 1222 corresponds, for example, to a partially opened cavity, the photoresist layer 1230 to the deformable layer, the dielectric layer 1210 to the dielectric layer of an optical stack, and the molybdenum layer 1220 to a sacrificial material.
  • Each of the test devices was subjected to etching using XeF 2 as the etchant and O 2 as the co-etchant in the proportions reported in TABLE I using an etching apparatus 1300 illustrated in Figure 13.
  • the apparatus 1300 comprises an etching chamber 1310, fluidly connected with an expansion chamber 1320 though a valve 1322.
  • the expansion chamber 1320 is fluidly connected with a XeF 2 vessel 1330 through a valve 1332.
  • a vacuum source 1340 is fluidly connected with the etching chamber 1310 through a valve 1342.
  • a substrate support 1312 is disposed in the etching chamber 1310.
  • the expansion chamber 1320 is equipped with a gas inlet, which is controlled by a valve 1324, used, for example, for introducing a vapor phase co-etchant.
  • the vacuum source 1340 and the expansion chamber 1320 are fluidly connected through a valve 1344.
  • Etching of the test devices was performed as follows. Solid XeF 2 was loaded in the XeF 2 vessel 1330. A test device was loaded onto the substrate support 1312. One etching cycle comprised the following steps. Valves 1332 and 1344 were opened and the etching chamber 1310 and expansion chamber 1320 evacuated. Valves 1342 and 1344 were closed, then valve 1332 opened to permit XeF 2 vapor to fill the expansion chamber 1320. At 25 °C, the vapor pressure Of XeF 2 is about 3.8 Torr (0.5 kPa). Valve 1332 was then closed and O 2 mixed with the XeF 2 vapor in the expansion chamber though gas inlet valve 1324.
  • Valve 1322 was then opened for a charging time, then closed, thereby filling the etching chamber with and exposing the device to the etchant (XeF 2 ) and co-etchant (O 2 ). After the device was etched for an etching time, valve 1342 was opened to remove the etchant and co-etchant from the etching chamber 1310.
  • the total pressure of the XeF 2 + O 2 was from about 4 torr to about 50 torr.
  • the etching was performed at room temperature or at about 50 °C with one or two etching cycles, each with a 120 sec charge time and a 300 sec etch time.
  • etching the molybdenum layer 1220 forms an undercut 1222 below the photoresist layer 1230.
  • the width of the undercut 1222 was determined by optical microscopy.
  • the photoresist 1230 was then stripped using acetone with an isopropanol rinse to provide the structure illustrated in Figure 12C comprising a molybdenum layer 1220 overlying part of the dielectric layer 1210.
  • the presence and dimensions of a dip 1212 in the dielectric layer 1210 was determined using a Tencor P20 profilometer (KLA-Tencor, San Jose, CA). It is believed that the dip 1212 is localized in the undercut area 1222 because the relatively poorer mass transport in this region increases the concentration of reactive etching intermediates and/or by-products, which as discussed below, are believed to contribute to the etching of the structural material. Results are summarized in TABLE I, where the proportion of O 2 )XeF 2 is on a molar basis, in these experiments, the ratio of their pressures. Each value is the average of three test runs.
  • the co-etchant improved the selectivity of the etching in both types of test devices, and increasing the amount of co-etchant increased the selectivity. Moreover, adding the co-etchant did not significantly change the etch rate compared with the etch rate without a co-etchant.
  • XPS X-ray photoelectron spectroscopy
  • SIMS secondary ion mass spectroscopy
  • the target material is molybdenum
  • the structural material is silicon dioxide
  • the etchant is XeF 2
  • the co-etchant is O 2 .
  • O 2 reacts with other reactive species present, for example, XeF , F , MoO x , and/or SiF 7 to produce less reactive products. Furthermore, because one of the products in the reaction of XeF 2 with SiO 2 (Eq. I) is O 2 , it is believed that adding O 2 inhibits this reaction by mass action.

Abstract

A method for etching a target material in the presence of a structural material with improved selectivity uses a vapor phase etchant and a co-etchant. Embodiments of the method exhibit improved selectivities of from at least about 2-times to at least about 100- times compared with a similar etching process not using a co-etchant. In some embodiments, the target material comprises a metal etchable by the vapor phase etchant. Embodiments of the method are particularly useful in the manufacture of MEMS devices, for example, interferometric modulators. In some embodiments, the target material comprises a metal etchable by the vapor phase etchant, for example, molybdenum and the structural material comprises a dielectric, for example silicon dioxide.

Description

SELECTIVE ETCHING OF MEMS USING GASEOUS HALIDES AND REACTIVE CO-ETCHANTS
BACKGROUND OF THE INVENTION
Field of the Invention This application is generally related to microelectromechanical systems, and more particularly, to interferometric modulators.
Description of the Related Art
Microelectromechanical systems (MEMS) include micro mechanical elements, actuators, and electronics. Micromechanical elements may be created using deposition, etching, and/or other micromachining processes that etch away parts of substrates and/or deposited material layers or that add layers to form electrical and electromechanical devices. One type of MEMS device is called an interferometric modulator. As used herein, the term interferometric modulator or interferometric light modulator refers to a device that selectively absorbs and/or reflects light using the principles of optical interference. In certain embodiments, an interferometric modulator may comprise a pair of conductive plates, one or both of which may be transparent and/or reflective in whole or part and capable of relative motion upon application of an appropriate electrical signal. In a particular embodiment, one plate may comprise a stationary layer deposited on a substrate and the other plate may comprise a metallic membrane separated from the stationary layer by an air gap. As described herein in more detail, the position of one plate in relation to another can change the optical interference of light incident on the interferometric modulator. Such devices have a wide range of applications, and it would be beneficial in the art to utilize and/or modify the characteristics of these types of devices so that their features can be exploited in improving existing products and creating new products that have not yet been developed.
SUMMARY OF THE INVENTION
Some embodiments provide a method for fabricating a microelectromechanical systems device comprising: contacting a microelectromechanical systems device with a vapor phase etchant comprising a gaseous halide and a co-etchant, wherein the microelectromechanical systems device comprises a target material and a structural material; the target material and the structural material are both etchable by the gaseous halide with an etching selectivity between the target material and the structural material of at least about 50:1 in the absence of a co-etchant; and the co-etchant is present in an amount effective to improve the etching selectivity between the target material and the structural material by at least about 2-times compared with the etching selectivity in the absence of the co-etchant.
Some embodiments provide a microelectromechanical (MEMS) device fabricated by a method comprising : contacting a microelectromechanical systems device with a vapor phase etchant comprising a gaseous halide and a co-etchant, wherein the microelectromechanical systems device comprises a target material and a structural material; the target material and the structural material are both etchable by the gaseous halide with an etching selectivity between the target material and the structural material of at least about 50:1 in the absence of a co-etchant; and the co-etchant is present in an amount effective to improve the etching selectivity between the target material and the structural material by at least about 2-times compared with the etching selectivity in the absence of the co-etchant.
In some embodiments, the microelectromechanical systems device comprises an interferometric modulator, wherein at least a portion of the target material is a sacrificial material that after etching defines a cavity, and at least a portion of the structural material is a dielectric material disposed on a stationary electrode.
Some embodiments provide a method for fabricating a microelectromechanical systems device comprising: contacting a microelectromechanical systems device with a vapor phase etchant means and a co-etchant means, wherein the microelectromechanical systems device comprises a metal target material and a structural material; and the co- etchant means is present in an amount effective to improve an etching selectivity between the target material and the structural material by at least 2-times compared with an etching selectivity between the target material and the structural material in the absence of the co- etchant means.
Some embodiments provide a method for fabricating an interferometric modulator comprising: contacting an unreleased interferometric modulator with a vapor phase etchant and a vapor phase co-etchant, wherein the unreleased interferometric modulator comprises a sacrificial material in contact with a dielectric material, and at least a portion of the sacrificial material when etched away forms a cavity; and etching away substantially all of the at least a portion of the sacrificial material, wherein the co-etchant is present in an amount sufficient to improve the etching selectivity between the sacrificial material and the dielectric material by at least 2-times.
In some embodiments, the etching away substantially all of the at least a portion of the sacrificial material is performed in a single etching cycle.
In some embodiments, the gaseous halide comprises a compound selected from the group consisting of noble gas fluorides, interhalogen fluorides, interhalogen chlorides, NF3, and combinations thereof. In some embodiments, the gaseous halide is XeF2.
In some embodiments, the target material comprises a metal. In some embodiments, the metal is selected from the group consisting of titanium, zirconium, hafnium, vanadium, tantalum, niobium, molybdenum, tungsten, and combinations thereof. In some embodiments, the metal comprises molybdenum.
In some embodiments, the structural material comprises a dielectric material. In some embodiments, the dielectric material comprises SiO2. In some embodiments, the co-etchant comprises an oxygen-containing compound.
In some embodiments, the oxygen-containing compound is selected from the group consisting of O2, O3, ozonides, peroxides, peracids, superoxides, N^O^, SxO^, and combinations thereof. In some embodiments, the oxygen-containing compound comprises O2. In some embodiments, the co-etchant comprises a nitrogen-containing compound. In some embodiments, the nitrogen-containing compound is selected from the group consisting of amines, amides, azides, and combinations thereof. In some embodiments, the co-etchant comprises a sulfur-containing compound. In some embodiments, the co- etchant comprises a sulfur-containing compound selected from the group consisting of thiols, sulfides, thiones, thioic acids, carbon disulfide, OCS, and combinations thereof. In some embodiments, a ratio between the co-etchant and etchant is at least about
1 :1. In some embodiments, a ratio between the co-etchant and etchant is at least about 10:1.
In some embodiments, the etching selectivity between the target material and the structural material is at least about 100:1 in the absence of a co-etchant. In some embodiments, the etching selectivity between the target material and the structural material in the presence of the co-etchant is at least 4-times the etching selectivity between the target material and the structural material in the absence of the co- etchant. In some embodiments, the etching selectivity between the target material and the structural material in the presence of the co-etchant is at least 10-times the etching selectivity between the target material and the structural material in the absence of the co- etchant.
In some embodiments, a pressure of the vapor phase etchant is from about 0.5 torr to about 400 torr for at least a portion of the etching process. In some embodiments, a temperature is from about 0 0C to about 200 0C for at least a portion of the etching process.
BRIEF DESCRIPTION OF THE DRAWINGS
Figure 1 is an isometric view depicting a portion of one embodiment of an interferometric modulator display in which a movable reflective layer of a first interferometric modulator is in a relaxed position and a movable reflective layer of a second interferometric modulator is in an actuated position.
Figure 2 is a system block diagram illustrating one embodiment of an electronic device incorporating a 3 x 3 interferometric modulator display. Figure 3 is a diagram of movable mirror position versus applied voltage for one exemplary embodiment of an interferometric modulator of Figure 1.
Figure 4 is an illustration of a set of row and column voltages that may be used to drive an interferometric modulator display.
Figure 5A illustrates one exemplary frame of display data in the 3 x 3 interferometric modulator display of Figure 2.
Figure 5B illustrates one exemplary timing diagram for row and column signals that may be used to write the frame of Figure 5 A.
Figures 6A and 6B are system block diagrams illustrating an embodiment of a visual display device comprising a plurality of interferometric modulators. Figure 7A is a cross section of the device of Figure 1.
Figure 7B is a cross section of an alternative embodiment of an interferometric modulator.
Figure 7C is a cross section of another alternative embodiment of an interferometric modulator. FIG 7D is a cross section of yet another alternative embodiment of an interferometric modulator. Figure 7E is a cross section of an additional alternative embodiment of an interferometric modulator.
Figures 8A-8E illustrate in cross section embodiments of unreleased interferometric modulators corresponding to the devices illustrated in Figures 7A-7E prior to etching away a sacrificial material in a release etch.
Figures 9A-9D illustrate in cross section an embodiment of a release etch of an interferometric array.
Figure 10 illustrates in cross section an embodiment of an optical stack comprising an etch stop with a layer of a sacrificial material formed thereupon. Figure 11 is a flowchart illustrating an embodiment of a method for etching a target material over a structural material with improved selectivity.
Figures 12A-12C illustrate in cross section the etching of a target material and a structural material in a test device.
Figure 13 schematically illustrates an embodiment of an etching apparatus. Figures 14A and 14B illustrate comparative profilometry results of devices etched according to embodiments of the disclosed etching method.
DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENT The following detailed description is directed to certain specific embodiments of the invention. However, the invention can be embodied in a multitude of different ways. In this description, reference is made to the drawings wherein like parts are designated with like numerals throughout. As will be apparent from the following description, the embodiments may be implemented in any device that is configured to display an image, whether in motion (e.g., video) or stationary (e.g., still image), and whether textual or pictorial. More particularly, it is contemplated that the embodiments may be implemented in or associated with a variety of electronic devices such as, but not limited to, mobile telephones, wireless devices, personal data assistants (PDAs), hand-held or portable computers, GPS receivers/navigators, cameras, MP3 players, camcorders, game consoles, wrist watches, clocks, calculators, television monitors, flat panel displays, computer monitors, auto displays (e.g., odometer display, etc.), cockpit controls and/or displays, display of camera views (e.g., display of a rear view camera in a vehicle), electronic photographs, electronic billboards or signs, projectors, architectural structures, packaging, and aesthetic structures (e.g., display of images on a piece of jewelry). MEMS devices of similar structure to those described herein can also be used in non-display applications such as in electronic switching devices.
A method for etching a target material in the presence of a structural material with increased selectivity uses an etchant and a co-etchant. Embodiments of the method exhibit improved selectivities of from at least about 2- to at least about 100-fold compared with similar etching processes not using a co-etchant. In some embodiments, the target material comprises a metal. Embodiments of the method are particularly useful in the manufacture of MEMS devices, for example, interferometric modulators. In some embodiments, the target material comprises molybdenum and the structural material comprises silicon dioxide.
Embodiments of methods for manufacturing interferometric modulators and/or other MEMS devices use one or more release etch steps in which one or more target or sacrificial materials at least partially surrounded by one or more structural or non- sacrificial materials are etched away to form an opening or cavity in the device. Selectivity in the etching of the sacrificial material over the non-sacrificial material becomes increasing important as device dimensions shrink, for example, in maintaining physical integrity and yields, as well as in optical components in interferometric modulators. Embodiments of an etching method use an etchant and a co-etchant improves the etching selectivity between the sacrificial material and the non-sacrificial material. One interferometric modulator display embodiment comprising an interferometric
MEMS display element is illustrated in Figure 1. In these devices, the pixels are in either a bright or dark state. In the bright ("on" or "open") state, the display element reflects a large portion of incident visible light to a user. When in the dark ("off or "closed") state, the display element reflects little incident visible light to the user. Depending on the embodiment, the light reflectance properties of the "on" and "off states may be reversed. MEMS pixels can be configured to reflect predominantly at selected colors, allowing for a color display in addition to black and white.
Figure 1 is an isometric view depicting two adjacent pixels in a series of pixels of a visual display, wherein each pixel comprises a MEMS interferometric modulator. In some embodiments, an interferometric modulator display comprises a row/column array of these interferometric modulators. Each interferometric modulator includes a pair of reflective layers positioned at a variable and controllable distance from each other to form a resonant optical gap with at least one variable dimension. In one embodiment, one of the reflective layers may be moved between two positions. In the first position, referred to herein as the relaxed position, the movable reflective layer is positioned at a relatively large distance from a fixed partially reflective layer. In the second position, referred to herein as the actuated position, the movable reflective layer is positioned more closely adjacent to the partially reflective layer. Incident light that reflects from the two layers interferes constructively or destructively depending on the position of the movable reflective layer, producing either an overall reflective or non-reflective state for each pixel.
The depicted portion of the pixel array in Figure 1 includes two adjacent interferometric modulators 12a and 12b. In the interferometric modulator 12a on the left, a movable reflective layer 14a is illustrated in a relaxed position at a predetermined distance from an optical stack 16a, which includes a partially reflective layer. In the interferometric modulator 12b on the right, the movable reflective layer 14b is illustrated in an actuated position adjacent to the optical stack 16b. The optical stacks 16a and 16b (collectively referred to as optical stack 16), as referenced herein, typically comprise several fused layers, which can include an electrode layer, such as indium tin oxide (ITO), a partially reflective layer, such as chromium, and a transparent dielectric. The optical stack 16 is thus electrically conductive, partially transparent, and partially reflective, and may be fabricated, for example, by depositing one or more of the above layers onto a transparent substrate 20. The partially reflective layer can be formed from a variety of materials that are partially reflective such as various metals, semiconductors, and dielectrics. The partially reflective layer can be formed of one or more layers of materials, and each of the layers can be formed of a single material or a combination of materials. In some embodiments, the layers of the optical stack 16 are patterned into parallel strips, and may form row electrodes in a display device as described further below. The movable reflective layers 14a, 14b may be formed as a series of parallel strips of a deposited metal layer or layers (orthogonal to the .row electrodes of 16a, 16b) deposited on top of posts 18 and an intervening sacrificial material deposited between the posts 18. When the sacrificial material is etched away, the movable reflective layers 14a, 14b are separated from the optical stacks 16a, 16b by a defined gap 19. A highly conductive and reflective material such as aluminum may be used for the reflective layers 14, and these strips may form column electrodes in a display device. With no applied voltage, the gap 19 remains between the movable reflective layer 14a and optical stack 16a, with the movable reflective layer 14a in a mechanically relaxed state, as illustrated by the pixel 12a in Figure 1. However, when a potential difference is applied to a selected row and column, the capacitor formed at the intersection of the row and column electrodes at the corresponding pixel becomes charged, and electrostatic forces pull the electrodes together. If the voltage is high enough, the movable reflective layer 14 is deformed and is forced against the optical stack 16. A dielectric layer (not illustrated in this Figure) within the optical stack 16 may prevent shorting and control the separation distance between layers 14 and 16, as illustrated by pixel 12b on the right in Figure 1. The behavior is the same regardless of the polarity of the applied potential difference. In this way, row/column actuation that can control the reflective vs. non- reflective pixel states is analogous in many ways to that used in conventional LCD and other display technologies.
Figures 2 through 5B illustrate one exemplary process and system for using an array of interferometric modulators in a display application.
Figure 2 is a system block diagram illustrating one embodiment of an electronic device that may incorporate aspects of the invention. In the exemplary embodiment, the electronic device includes a processor 21 which may be any general purpose single- or multi-chip microprocessor such as an ARM, Pentium®, Pentium II®, Pentium III®, Pentium IV®, Pentium® Pro, an 8051 , a MIPS®, a Power PC®, an ALPHA®, or any special purpose microprocessor such as a digital signal processor, microcontroller, or a programmable gate array. As is conventional in the art, the processor 21 may be configured to execute one or more software modules. In addition to executing an operating system, the processor may be configured to execute one or more software applications, including a web browser, a telephone application, an email program, or any other software application.
In one embodiment, the processor 21 is also configured to communicate with an array driver 22. In one embodiment, the array driver 22 includes a row driver circuit 24 and a column driver circuit 26 that provide signals to a display array or panel 30. The cross section of the array illustrated in Figure 1 is shown by the lines 1-1 in Figure 2. For MEMS interferometric modulators, the row/column actuation protocol may take advantage of a hysteresis property of these devices illustrated in Figure 3. It may require, for example, a 10 volt potential difference to cause a movable layer to deform from the relaxed state to the actuated state. However, when the voltage is reduced from that value, the movable layer maintains its state as the voltage drops back below 10 volts. In the exemplary embodiment of Figure 3, the movable layer does not relax completely until the voltage drops below 2 volts. Thus, there exists a window of applied voltage, about 3 to 7 V in the example illustrated in Figure 3, within which the device is stable in either the relaxed or actuated state. This is referred to herein as the "hysteresis window" or "stability window." For a display array having the hysteresis characteristics of Figure 3, the row/column actuation protocol can be designed such that during row strobing, pixels in the strobed row that are to be actuated are exposed to a voltage difference of about 10 volts, and pixels that are to be relaxed are exposed to a voltage difference of close to zero volts. After the strobe, the pixels are exposed to a steady state voltage difference of about 5 volts such that they remain in whatever state the row strobe put them in. After being written, each pixel sees a potential difference within the "stability window" of 3-7 volts in this example. This feature makes the pixel design illustrated in Figure 1 stable under the same applied voltage conditions in either an actuated or relaxed pre-existing state. Since each pixel of the interferometric modulator, whether in the actuated or relaxed state, is essentially a capacitor formed by the fixed and moving reflective layers, this stable state can be held at a voltage within the hysteresis window with almost no power dissipation. Essentially no current flows into the pixel if the applied potential is fixed. In typical applications, a display frame may be created by asserting the set of column electrodes in accordance with the desired set of actuated pixels in the first row. A row pulse is then applied to the row 1 electrode, actuating the pixels corresponding to the asserted column lines. The asserted set of column electrodes is then changed to correspond to the desired set of actuated pixels in the second row. A pulse is then applied to the row 2 electrode, actuating the appropriate pixels in row 2 in accordance with the asserted column electrodes. The row 1 pixels are unaffected by the row 2 pulse, and remain in the state they were set to during the row 1 pulse. This may be repeated for the entire series of rows in a sequential fashion to produce the frame. Generally, the frames are refreshed and/or updated with new display data by continually repeating this process at some desired number of frames per second. A wide variety of protocols for driving row and column electrodes of pixel arrays to produce display frames are also well known and may be used in conjunction with the present invention. Figures 4, 5A, and 5B illustrate one possible actuation protocol for creating a display frame on the 3 x 3 array of Figure 2. Figure 4 illustrates a possible set of column and row voltage levels that may be used for pixels exhibiting the hysteresis curves of Figure 3. In the Figure 4 embodiment, actuating a pixel involves setting the appropriate column to -Vb,as, and the appropriate row to +ΔV, which may correspond to -5 volts and +5 volts, respectively Relaxing the pixel is accomplished by setting the appropriate column to +Vb,as, and the appropriate row to the same +ΔV, producing a zero volt potential difference across the pixel. In those rows where the row voltage is held at zero volts, the pixels are stable in whatever state they were originally in, regardless of whether the column is at +Vb,as, or -Vb.as- As is also illustrated in Figure 4, it will be appreciated that voltages of opposite polarity than those described above can be used, e.g., actuating a pixel can involve setting the appropriate column to +Vbias, and the appropriate row to - ΔV. In this embodiment, releasing the pixel is accomplished by setting the appropriate column to -Vb.as, and the appropriate row to the same -ΔV, producing a zero volt potential difference across the pixel.
Figure 5B is a timing diagram showing a series of row and column signals applied to the 3 x 3 array of Figure 2 which will result in the display arrangement illustrated in Figure 5A, where actuated pixels are non-reflective. Prior to writing the frame illustrated in Figure 5A, the pixels can be in any state, and in this example, all the rows are at 0 volts, and all the columns are at +5 volts. With these applied voltages, all pixels are stable in their existing actuated or relaxed states.
In the Figure 5A frame, pixels (1,1), (1,2), (2,2), (3,2) and (3,3) are actuated. To accomplish this, during a "line time" for row 1, columns 1 and 2 are set to -5 volts, and column 3 is set to +5 volts. This does not change the state of any pixels, because all the pixels remain in the 3-7 volt stability window. Row 1 is then strobed with a pulse that goes from 0, up to 5 volts, and back to zero. This actuates the (1,1) and (1,2) pixels and relaxes the (1,3) pixel. No other pixels in the array are affected. To set row 2 as desired, column 2 is set to -5 volts, and columns 1 and 3 are set to +5 volts. The same strobe applied to row 2 will then actuate pixel (2,2) and relax pixels (2,1) and (2,3). Again, no other pixels of the array are affected. Row 3 is similarly set by setting columns 2 and 3 to -5 volts, and column 1 to +5 volts. The row 3 strobe sets the row 3 pixels as shown in Figure 5A. After writing the frame, the row potentials are zero, and the column potentials can remain at either +5 or -5 volts, and the display is then stable in the arrangement of Figure 5A. It will be appreciated that the same procedure can be employed for arrays of dozens or hundreds of rows and columns. It will also be appreciated that the timing, sequence, and levels of voltages used to perform row and column actuation can be varied widely within the general principles outlined above, and the above example is exemplary only, and any actuation voltage method can be used with the systems and methods described herein.
Figures 6A and 6B are system block diagrams illustrating an embodiment of a display device 40. The display device 40 can be, for example, a cellular or mobile telephone. However, the same components of display device 40 or slight variations thereof are also illustrative of various types of display devices such as televisions and portable media players.
The display device 40 includes a housing 41, a display 30, an antenna 43, a speaker 45, an input device 48, and a microphone 46. The housing 41 is generally formed from any of a variety of manufacturing processes as are well known to those of skill in the art, including injection molding and vacuum forming. In addition, the housing 41 may be made from any of a variety of materials, including, but not limited to, plastic, metal, glass, rubber, and ceramic, or a combination thereof. In one embodiment, the housing 41 includes removable portions (not shown) that may be interchanged with other removable portions of different color, or containing different logos, pictures, or symbols. The display 30 of exemplary display device 40 may be any of a variety of displays, including a bi-stable display, as described herein. In other embodiments, the display 30 includes a flat-panel display, such as plasma, EL, OLED, STN LCD, or TFT LCD as described above, or a non-flat-panel display, such as a CRT or other tube device, as is well known to those of skill in the art. However, for purposes of describing the present embodiment, the display 30 includes an interferometric modulator display, as described herein.
The components of one embodiment of exemplary display device 40 are schematically illustrated in Figure 6B. The illustrated exemplary display device 40 includes a housing 41 and can include additional components at least partially enclosed therein. For example, in one embodiment, the exemplary display device 40 includes a network interface 27 that includes an antenna 43, which is coupled to a transceiver 47. The transceiver 47 is connected to a processor 21, which is connected to conditioning hardware 52. The conditioning hardware 52 may be configured to condition a signal (e.g., filter a signal). The conditioning hardware 52 is connected to a speaker 45 and a microphone 46. The processor 21 is also connected to an input device 48 and a driver controller 29. The driver controller 29 is coupled to a frame buffer 28 and to an array driver 22, which in turn is coupled to a display array 30. A power supply 50 provides power to all components as required by the particular exemplary display device 40 design.
The network interface 27 includes the antenna 43 and the transceiver 47 so that the exemplary display device 40 can communicate with one or more devices over a network.
In one embodiment, the network interface 27 may also have some processing capabilities to relieve requirements of the processor 21. The antenna 43 is any antenna known to those of skill in the art for transmitting and receiving signals. In one embodiment, the antenna transmits and receives RF signals according to the IEEE 802.1 1 standard, including IEEE 802.1 1 (a), (b), or (g). In another embodiment, the antenna transmits and receives RF signals according to the BLUETOOTH standard. In the case of a cellular telephone, the antenna is designed to receive CDMA, GSM, AMPS, or other known signals that are used to communicate within a wireless cell phone network. The transceiver 47 pre-processes the signals received from the antenna 43 so that they may be received by and further manipulated by the processor 21. The transceiver 47 also processes signals received from the processor 21 so that they may be transmitted from the exemplary display device 40 via the antenna 43. In an alternative embodiment, the transceiver 47 can be replaced by a receiver. In yet another alternative embodiment, the network interface 27 can be replaced by an image source, which can store or generate image data to be sent to the processor 21. For example, the image source can be a digital video disc (DVD) or a hard-disc drive that contains image data, or a software module that generates image data. The processor 21 generally controls the overall operation of the exemplary display device 40. The processor 21 receives data, such as compressed image data from the network interface 27 or an image source, and processes the data into raw image data or into a format that is readily processed into raw image data. The processor 21 then sends the processed data to the driver controller 29 or to frame buffer 28 for storage. Raw data typically refers to the information that identifies the image characteristics at each location within an image. For example, such image characteristics can include color, saturation, and gray-scale level. In one embodiment, the processor 21 includes a microcontroller, CPU, or logic unit to control operation of the exemplary display device 40. Conditioning hardware 52 generally includes amplifiers and filters for transmitting signals to the speaker 45, and for receiving signals from the microphone 46. Conditioning hardware 52 may be discrete components within the exemplary display device 40, or may be incorporated within the processor 21 or other components.
The driver controller 29 takes the raw image data generated by the processor 21 either directly from the processor 21 or from the frame buffer 28 and reformats the raw image data appropriately for high speed transmission to the array driver 22. Specifically, the driver controller 29 reformats the raw image data into a data flow having a raster-like format, such that it has a time order suitable for scanning across the display array 30. Then the driver controller 29 sends the formatted information to the array driver 22. Although a driver controller 29, such as a LCD controller, is often associated with the system processor 21 as a stand-alone Integrated Circuit (IC), such controllers may be implemented in many ways. They may be embedded in the processor 21 as hardware, embedded in the processor 21 as software, or fully integrated in hardware with the array driver 22.
Typically, the array driver 22 receives the formatted information from the driver controller 29 and reformats the video data into a parallel set of waveforms that are applied many times per second to the hundreds and sometimes thousands of leads coming from the display's x-y matrix of pixels.
In one embodiment, the driver controller 29, array driver 22, and display array 30 are appropriate for any of the types of displays described herein. For example, in one embodiment, the driver controller 29 is a conventional display controller or a bi-stable display controller (e.g., an interferometric modulator controller). In another embodiment, the array driver 22 is a conventional driver or a bi-stable display driver (e.g., an interferometric modulator display). In one embodiment, a driver controller 29 is integrated with the array driver 22. Such an embodiment is common in highly integrated systems such as cellular phones, watches, and other small area displays. In yet another embodiment, display array 30 is a typical display array or a bi-stable display array (e.g., a display including an array of interferometric modulators). The input device 48 allows a user to control the operation of the exemplary display device 40. In one embodiment, the input device 48 includes a keypad, such as a QWERTY keyboard or a telephone keypad, a button, a switch, a touch-sensitive screen, or a pressure- or heat-sensitive membrane. In one embodiment, the microphone 46 is an input device for the exemplary display device 40. When the microphone 46 is used to input data to the device, voice commands may be provided by a user for controlling operations of the exemplary display device 40.
The power supply 50 can include a variety of energy storage devices as are well known in the art. For example, in one embodiment, the power supply 50 is a rechargeable battery, such as a nickel-cadmium battery or a lithium ion battery. In another embodiment, the power supply 50 is a renewable energy source, a capacitor, or a solar cell including a plastic solar cell, and solar-cell paint. In another embodiment, the power supply 50 is configured to receive power from a wall outlet.
In some embodiments, control programmability resides, as described above, in a driver controller which can be located in several places in the electronic display system. In some embodiments, control programmability resides in the array driver 22. Those of skill in the art will recognize that the above-described optimizations may be implemented in any number of hardware and/or software components and in various configurations.
The details of the structure of interferometric modulators that operate in accordance with the principles set forth above may vary widely. For example, Figures 7A-7E illustrate five different embodiments of the movable reflective layer 14 and its supporting structures. Figure 7 A is a cross section of the embodiment of Figure 1, where a strip of metal material 14 is deposited on orthogonally extending supports 18. In Figure 7B, the moveable reflective layer 14 is attached to supports at the corners only, on tethers 32. In Figure 7C, the moveable reflective layer 14 is suspended from a deformable layer 34, which may comprise a flexible metal. The deformable layer 34 connects, directly or indirectly, to the substrate 20 around the perimeter of the deformable layer 34. These connections can take the form of continuous walls and/or individual posts. For example, parallel rails can support crossing rows of deformable layer 34 materials, thus defining columns of pixels in trenches and/or cavities between the rails. Additional support posts within each cavity can serve to stiffen the deformable layer 34 and prevent sagging in the relaxed position. The embodiment illustrated in Figure 7D has support post plugs 42 upon which the deformable layer 34 rests. The movable reflective layer 14 remains suspended over the gap, as in Figures 7A-7C, but the deformable layer 34 does not form the support posts by filling holes between the deformable layer 34 and the optical stack 16. Rather, the support posts are formed of a planarization material, which is used to form support post plugs 42. The embodiment illustrated in Figure 7E is based on the embodiment shown in Figure 7D, but may also be adapted to work with any of the embodiments illustrated in Figures 7A-7C, as well as additional embodiments not shown. In the embodiment shown in Figure 7E, an extra layer of metal or other conductive material has been used to form a bus structure 44. This allows signal routing along the back of the interferometric modulators, eliminating a number of electrodes that may otherwise have had to be formed on the substrate 20.
In embodiments such as those shown in Figure 7, the interferometric modulators function as direct-view devices, in which images are viewed from the front side of the transparent substrate 20, the side opposite to that upon which the modulator is arranged. In these embodiments, the reflective layer 14 optically shields the portions of the interferometric modulator on the side of the reflective layer opposite the substrate 20, including the deformable layer 34. This allows the shielded areas to be configured and operated upon without negatively affecting the image quality. Such shielding allows the bus structure 44 in Figure 7E, which provides the ability to separate the optical properties of the modulator from the electromechanical properties of the modulator, such as addressing and the movements that result from that addressing. This separable modulator architecture allows the structural design and materials used for the electromechanical aspects and the optical aspects of the modulator to be selected and to function independently of each other. Moreover, the embodiments shown in Figures 7C-7E have additional benefits deriving from the decoupling of the optical properties of the reflective layer 14 from its mechanical properties, which are carried out by the deformable layer 34. This allows the structural design and materials used for the reflective layer 14 to be optimized with respect to the optical properties, and the structural design and materials used for the deformable layer 34 to be optimized with respect to desired mechanical properties.
As discussed above, some embodiments of the disclosed interferometric modulator are fabricated using methods in which portions or all of one or more sacrificial materials are substantially etched away in one or more steps of a manufacturing process, for example, as disclosed in U.S. Patent Publication No. 2004/0051929 Al . Such an etching process is also referred to herein as a "release etch." For example, in some embodiments, a device comprising a sacrificial material is contacted with an etchant that selectively etches away the sacrificial material. In some preferred embodiments, the etchant is a vapor phase etchant, for example, XeF2, and substantially all of the etching products are also in the vapor phase. In some preferred embodiments, the sacrificial material is selectively etched over other, non-sacrificial materials that contact the etchant.
As used herein, a material for which etching is desired in a particular etching step is also referred to herein as a "target material." A material for which etching is not desired in a particular etching step is also referred to herein as a "structural material," although those skilled in the art will understand that a structural material does not necessarily have a structural function in the final device. Those skilled in the art will understand that a structural material in one step can be a target material in another step. For example, in some embodiments, a sacrificial material is a structural material in one or more steps and a target material in another step. Accordingly, those skilled in the art will understand that the etching conditions in a particular step will determine whether a material is a target material or a structural material.
Figures 8A-8E illustrate in cross section devices 800 used in some embodiments of a method for fabricating the devices illustrated in Figures 7A-7E. Each of these devices 800 comprises a sacrificial material 860 disposed in a volume that is a cavity in the corresponding devices illustrated in Figures 7A-7E. The devices illustrated in Figures 8A-8E are also referred to herein as "unreleased," and the devices illustrated in Figures 7A-7E are referred to as "released." Accordingly, a process from etching away the sacrificial material 860 is referred to herein as a "release etch." These device also comprise one or more etch holes (not illustrated) formed, for example, in the deformable layer 34 through which an etchant accesses the sacrificial material 860 in a release etch process. In the illustrated embodiments, the etchant also accesses the sacrificial material 860 from open sides of the interferometric modulator arrays. In some embodiments, contacting the devices 800 illustrated in any of Figures 8A-8E to a vapor phase etchant, for example, XeF2, provides the devices illustrated in Figures 7A-7E. Those skilled in the art will understand that some embodiments of the sacrificial material 860 comprise one or more layers. In some embodiments, the sacrificial material 860 comprises a material etchable by XeF2, for example, silicon, titanium, zirconium, hafnium, vanadium, tantalum, niobium, molybdenum, tungsten, and combinations thereof.
As discussed above, the optical stack 816 in some embodiments of the disclosed interferometric modulators comprise a dielectric layer 816α formed over a partially reflective layer 816b and a conductive layer 816c, for example, as illustrated in Figure 8C. In some embodiments, the dielectric layer 816α comprises silicon dioxide. In some embodiments for manufacturing an interferometric modulator, etching away a molybdenum sacrificial layer 860 with a thickness of from about 0.15 μm to about 0.7 μm using XeF2, the silicon dioxide dielectric layer 816α was also etched to a depth of up to about 500 A, which is significant in a dielectric layer with an original thickness of about 1000 A. In other words, the etching is not as selective as desired for preferentially etching molybdenum over silicon dioxide.
Improving selectivity in etching processes becomes increasingly important as feature dimensions shrink. In particular, in the fabrication of MEMS devices, sacrificial materials are often disposed under and/or between one or more non-sacrificial materials with structural, electrical, and/or optical functions. Undesired etching of the structural and/or optical components can result in failure of the device and/or changes in the physical and/or optical properties of the device, for example, changes in the color of a pixel. In some embodiments, undesired etching is particularly acute at or around openings in a device that provide etchant access to the sacrificial material. In some embodiments, the observed etching selectivity between a target material and a structural material in a confined volume is different from the selectivity of the same materials in an unconfined configuration. The confined volume results in extended contact between the target and structural materials with, for example, excess etchant, etching byproducts, and/or etching intermediates. As discussed in greater detail below, it is believed that certain etching byproducts and/or etching intermediates are effective etchants for the target material and/or the structural material. Because the etching selectivities of these compounds are different from the etching selectivity of the etchant, the observed or effective etching selectivity depends on the relative concentrations of all of the active etching species. In particular, in a volume with reduced diffusion, the relative concentrations of the etchant, etching byproducts, and/or reactive etching intermediates change over the course of the etching process. As a consequence, the effective etching selectivity also changes during the etching process. As a result, in some embodiments, an etching process in a confined volume exhibits a lower effective selectivity than would be otherwise expected based on known and/or measured etching rates of the respective bulk materials.
Selectivity is particularly important, for example, in embodiments comprising a plurality of sacrificial layers with different thickness because some of the sacrificial layers will be etched away faster than others, thereby exposing some of the underlying non- sacrificial materials to the etchant for a longer time. For example, Figure 9A illustrates a cross section of an unreleased interferometric modulator array 900 comprising a red interferometric modulator 900α, a green interferometric modulator 9006, and a blue interferometric modulator 900c similar to the unreleased interferometric modulator illustrated in Figure 8A. Those skilled in the art will understand that similar considerations also apply to the release etch of MEMS devices of other designs, for example, those illustrated in Figures 8B-8E. An optical stack 916 comprising a dielectric layer is formed on a glass substrate 920. A plurality of supports, collectively 918, extends upwards from the substrate 920. As noted above, such supports 918 can comprise continuous walls, rails, and/or individual posts. Figures 9A-9D illustrate supports 918 corresponding to each of the interferometric modulators 900α, 90Oi, and 900c. The red interferometric modulator 900a comprises supports 918α, the green interferometric modulator 9006 comprises supports 9186, and the blue interferometric modulator 900c comprises supports 918c. In the illustrated embodiment, supports 918c are longer than supports 9186, which are in turn, longer than supports 918α. Deformable layers 914a, 9146, and 914c corresponding to interferometric modulators 900o, 9006, and 900c are formed over the supports 91Sa, 9186, and 918c, respectively. Disposed between the optical stack 916 and each of the deformable layers 914α, 9146, and 914c is a layer of sacrificial material 960α, 9606, and 960c. Note that the array 900 is not drawn to scale. In some embodiments, the thickness of the layers of sacrificial material 960a, 9606, and 960c are on the order of tenths of microns, while the overall widths of the interferometric modulators 900α, 9006, and 900c are on the order of tens of microns. Accordingly, certain features in Figures 9A-9D are exaggerated for clarity.
Figure 9B illustrates the initial etching of the sacrificial layers 960α, 9606, and 960c through the etch holes 970, forming cavities 980. In the illustrated embodiments, the etchant accesses the sacrificial layers 960 exclusively through the etching holes 970. As discussed above, some embodiments of unreleased interferometric modulators permit etchant access through, for example, one or more of the sides of the device. In the case of the blue interferometric modulator 900c, the cavity 980 extends to the optical stack 916 exposing a portion 916c to the etchant, etching byproducts, and etching intermediates. No portions of the optical stack 916 have yet been exposed in the green or blue interferometric modulators 9006 and 900α. The portion of the optical stack 916c is therefore susceptible to etching at the stage illustrated in Figure 9B. Subsequent etching of the sacrificial layer 960c in the blue interferometric modulator 900c proceeds generally horizontally.
All other things being equal, in releasing the array 900, the thinner sacrificial layer 960c of blue interferometric modulator 900c will be completely etched away before sacrificial layers 9606 (green) and 960a (red), as illustrated in Figure 9C. At this stage, the portion 916c of the optical stack of the blue interferometric modulator 900c is completely exposed to the etchant, while portions of the optical stack 9166 and 916a of the green 9006 and red 900α interferometric modulators are partially exposed. In the illustrated embodiment, etching holes 970 are formed in the deformable layers 914a, 914b, and 914c. Accordingly, etchant accesses the sacrificial layers 916α, 9166, and 916c through an etching hole 970, forming a cavity 980 generally centered on the etching hole 970. As discussed above, the etch holes 970 limit diffusion of fresh etchant into, and etching byproducts and intermediates out of the cavity 980. Portions of the dielectric layer 916 exposed by the cavity 980 experience increased etching by the etchant and/or etching by-products compared with unexposed portions, thereby forming dips 917α, as best seen for the optical stack portion 916c.
The etching is complete when the sacrificial layers 9606 and 960a of the green and red interferometric modulator 9006 and 900α are etched away, thereby completely exposing the portions of the optical stack 9166 and 916α to the etchant, as illustrated in Figure 9D. At this stage, the optical stack 916c is further etched relative to the state illustrated in Figure 9C.
In some embodiments, etching selectivity is expressed as a ratio between an etching rate of a target material and an etching rate of a structural material. The etching rate for a particular material will differ depending on factors known in the art, for example, the identity of the etchant, etchant concentration, temperature, and the like. In the fabrication of MEMS devices comprising openings, cavities, and the like, one factor affecting etch rate is mass transport, which affects, for example, the rate at which fresh etchant diffuses to the etching front, as well as the rate at which etching by-products diffuse away. For example, as discussed above, etchant accesses the sacrificial material 860 of the unreleased interferometric modulators illustrated in Figures 8A-8E through etch holes and from the sides of device. Those skilled in the art will understand that the mass transport of the etchant, etching byproducts, and etching intermediates in such devices depends in part on the mean free path, which depends on factors known in the art, for example, on the size of the etching hole(s), the dimensions of the cavity, the shape of the cavity, and the like. In some embodiments, the mean free path changes as the etching proceeds, for example, to regions remote from the etch holes and/or edges of the device. Consequently, in some embodiments, the etching rate of a target material and/or a structural material in a constrained volume, for example, in forming a cavity, is different from the etching rate of the same material in an unconstrained volume, for example, on an outer surface of a device or in a bulk sample of the material. In some embodiments, etching in the constrained volume is slower, for example, when the etching reaction is limited by diffusion of fresh etchant to the etching front. In some embodiments, etching in the constrained volume is faster, for example, when etching byproducts and/or intermediates trapped within the cavity are active etchants. As discussed above, the observed etching rate of a target or structural material depends at least in part on the shape, size, and dimensions of the constrained volume. Because these factors change over the course of an etching reaction, one or more of the etching rates also changes in some embodiments. Such considerations make the a priori determination of an etching rate of a target or structural material under such conditions difficult. Accordingly, in many cases, the etching rates of target and/or structural are determined empirically, for example, on a device-by-device basis.
In some embodiments, etching rates are expressed as average etching rates over an entire etching process. In other embodiments, etching rates are expressed as average etching rates over a portion of an etching process. In other embodiments, etching rates are expressed as rates at one or more particular time points in an etching process. Unless otherwise specified, etching rates disclosed herein are average rates over an entire etching process. Etching rates are also expressible in units of mass per time (e.g., g/sec), amount per time (e.g., mol/sec), volume per time (e.g., mL/sec), and/or distance per time (e.g., μm/sec). Etching rates are typically expressed in distance per time herein, although those skilled in the art will understand that the rates are equivalently expressible using different units.
As discussed above in the etching of the array illustrated in Figures 9A-9D, much of the etching of the sacrificial (target) material 960 and the dielectric layer (structural material) of the optical stack 916 occurs in the cavities 980. Accordingly, etching selectivity in the illustrated embodiment is expressible as a ratio between an etching rate of the sacrificial material 960 and an etching rate of the dielectric layer of the optical stack 916 within the cavity 980. In other embodiments, at least one of the target material or structural material is not in a constrained volume. For example, in some embodiments, a target material is disposed in a constrained volume in a device and a structural material of interest is disposed on an exterior of the device, and the relevant relative rate between is between the materials in these environments.
In some embodiments, an etching selectivity between the target material and the structural material in the absence of a co-etchant is at least 20:1, preferably, at least 50:1, more preferably, at least 100:1, most preferably, at least 200: 1. In some preferred embodiments, the etching selectivity is at least 300:1, at least 400:1, or at least 500:1. Embodiments of the method include a quantity of a co-etchant effective to improve the selectivity by at least about 2-times, preferably, at least about 4-times, more preferably, at least about 5-times, most preferably, at least about 10-times compared with a similar etching reaction not using a co-etchant. In some embodiments, the improvement in selectivity is at least about 20-times, at least about 50-times, or at least about 100-times.
Some embodiments of interferometric modulator fabrication include a release etch step for a molybdenum layer with about a 20 μm undercut, for example, as illustrated in Figures 9A-9D. As discussed above, in some of these embodiments, an underlying SiO2 layer is etched about 500 A during the etching of the molybdenum. Accordingly, the selectivity of this particular etching reaction is about 400:1 (20 μm/500 A). In some embodiments of the disclosed etching process, the SiO2 layer is etched by not more than about 50 A, which translates into an etching selectivity of at least 4000: 1, or at least about a 10-time improvement in selectivity. Those skilled in the art will understand that different improvements in selectivity are useful in other embodiments depending on factors known in the art, for example, the identities and morphologies of the target and structural materials, the etchant, the etching conditions, the structure and geometry of the device-to-be-etched, combinations, and the like. As discussed above, in some cases, the selectivity of an etching process is different for materials in an unconstrained volume, for example, for the bulk materials. For example, using XeF2 at room temperature as the etchant, the etching rate of bulk SiO2 is about 1 A/min and of bulk molybdenum is about 3 μm/min (about 1-5 μm/min), for an etching selectivity of about 30,000: 1. Figure 10 illustrates an embodiment of an optical stack 1016 formed on a glass substrate 1020. A sacrificial layer 1060 is formed over the optical stack 1016. The optical stack 1016 comprises an etch stop 10166 formed over the dielectric layer 1016α. The etch stop 10166 comprises a material which is more resistant to etching in the release etch than the dielectric layer 1016α. In some embodiments, the etch stop 10166 comprises aluminum oxide (Al2O3), which is highly resistant to etching in some embodiments of release etch processes, thereby preventing etching of the dielectric layer 1016α. Some embodiments of an aluminum oxide etch stop 10166 exhibit one or more of the following disadvantages, however: additional steps for forming the etch stop layer 10166, charge trapping in the etch stop layer 10166, and high surface energy. Accordingly, Figure 11 is a flowchart illustrating an embodiment of an etching method 1100 exhibiting improved selectivity between a target material and a structural material, for example, molybdenum and silicon dioxide, thereby eliminating the need for an etch stop layer to protect the structural material. In step 1110, a device-to-be-etched is contemporaneously contacted with an etchant and a co-etchant. In step 1120, the etchant and co-etchant are optionally removed, for example, by purging with a gas and/or under vacuum. In step 1130, steps 1110 and 1120 are optionally repeated. For example, some embodiments use an etching apparatus with an insufficient volume to hold enough vapor phase etchant to completely etch a device in a single cycle. Some embodiments use different ratios of the vapor phase etchant and co-etchant in different cycles. In some embodiments, purging between etching cycles removes reactive etching byproducts and/or intermediates, thereby improving selectivity. Embodiments of the method are useful for the fabrication of MEMS devices comprising hole or cavities, for example, for the release etch of any of the unreleased interferometric modulators illustrated in Figures 8A-8E to form the corresponding released interferometric modulators illustrated in Figures 7A-7E. In some embodiments, the etchant is a vapor phase etchant, for example, one or more gaseous halides known in the art. Examples of suitable gaseous halides include noble gas fluorides, interhalogen fluorides, interhalogen chlorides, NF3, combinations thereof, and the like. In some preferred embodiments, the etchant is XeF2, which is a noble gas fluoride. In some embodiments, the pressure of the etchant over at least a portion of the etching process is from about 0.5 torr to about 500 torr, more preferably, from about 1 torr to about 50 torr, most preferably, from about 2 torr to about 10 torr. Those skilled in the art will understand that in embodiments comprising more than one vapor phase, the pressure is a partial pressure. As the etching proceeds, the partial pressure of the etchant declines. Those skilled in the art will understand that different pressures are suitable for different etchants.
The co-etchant comprises one or more oxygen-containing compounds, one or more sulfur-containing compounds, one or more nitrogen-containing compounds, or combinations thereof. Suitable oxygen-containing compounds include O2, O3, ozonides, peroxides, peracids, superoxides, nitrogen oxides (NxOy), sulfur oxides (SxO7), and combinations thereof. Suitable sulfur-containing compounds include thiols, sulfides, thiones, thioic acids, carbon disulfide, OCS, and combinations thereof. Suitable nitrogen- containing compounds include amines, amides, azides, and combinations thereof. In some embodiments, the co-etchant is a vapor phase co-etchant. In some embodiments, the pressure of the co-etchant over at least a portion of the etching process is from about 0.5 torr to about 500 torr, more preferably, from about 1 torr to about 50 torr, most preferably, from about 2 torr to about 10 torr.
In some embodiments, at least a portion of the etching process is performed at from about 0 °C to about 200 °C, preferably, from about 10 °C to about 100 0C, most preferably, from about 20 0C to about 50 °C. In some embodiments, the overall pressure over at least a portion of the etching process is from about 0.5 torr to about 1000 torr, preferably, from about 1 torr to about 500 torr, most preferably, from about 5 torr to about 100 torr. Those skilled in the art will understand that the pressure varies with the temperature at which the etching process is performed.
As used herein, the term "vapor phase" refers to compounds for which an effective amount of the compound is in the vapor phase under the etching conditions. As such, in some embodiments, at least some of the compound is not in the vapor phase, that is, is in a condensed phase, for example, solid and/or liquid phases. Methods for generating a vapor phase concentration of a compound are known in the art, for example, heating, sparging, atomizing, irradiating, combinations thereof, and the like.
Suitable target materials include group IVA (14) semiconductors, III-V (13-15) semiconductors, metals, transition metals, and combinations, mixtures, solutions, and alloys thereof. Suitable target materials include silicon, titanium, zirconium, hafnium, vanadium, tantalum, niobium, molybdenum, tungsten, and combinations thereof. In some preferred embodiments, the target material comprises a metal, for example, titanium, zirconium, hafnium, vanadium, tantalum, niobium, molybdenum, tungsten, and combinations thereof. In some more preferred embodiments, the target material comprises molybdenum. Suitable structural materials include metal oxides, nitrides, sulfides, combinations thereof, and the like. Other suitable structural materials include metals, metal alloys, photoresist materials, organic materials, combinations thereof, and the like.
Some embodiments further comprise activation of the etching process, by means known in the art, for example, using thermal, ultrasonic, microwave, ultraviolet (UV), laser, or combination energy.
EXAMPLE 1
A series of test devices 1200 illustrated in Figure 12A were manufactured, each of with comprised a dielectric layer 1210, a molybdenum layer 1220 formed over the dielectric layer 1210, and a photoresist layer 1230 partially covering the molybdenum layer 1220, thereby forming an exposed region 1222. The dielectric layer 1210 was either sputtered silicon dioxide (450 A ± 50 A) or alumina-magnesium oxide-calcium oxide- soda glass. Two different types of molybdenum layers 1220, referred to as low-density and high-density, respectively, were formed on the substrate 1210 by sputtering (physical vapor deposition, PVD). The low-density layer had a density of less than about 5 g/cm3 and a thickness of about 2000 A. The high-density layer had a density of greater than about 5 g/cm3 and a thickness of about 1700 A. The photoresist layer 1230 was an I-line photoresist spin-coated and patterned, with a thickness of about 2 μm. These devices 1200 simulate the etching of a target material to form a cavity bounded by structural materials in the manufacture of a MEMS device, for example, in a release etch of an unreleased interferometric modulator as illustrated in Figure 9A. The exposed region 1222 corresponds, for example, to a partially opened cavity, the photoresist layer 1230 to the deformable layer, the dielectric layer 1210 to the dielectric layer of an optical stack, and the molybdenum layer 1220 to a sacrificial material. Each of the test devices was subjected to etching using XeF2 as the etchant and O2 as the co-etchant in the proportions reported in TABLE I using an etching apparatus 1300 illustrated in Figure 13. The apparatus 1300 comprises an etching chamber 1310, fluidly connected with an expansion chamber 1320 though a valve 1322. The expansion chamber 1320 is fluidly connected with a XeF2 vessel 1330 through a valve 1332. A vacuum source 1340 is fluidly connected with the etching chamber 1310 through a valve 1342. A substrate support 1312 is disposed in the etching chamber 1310. The expansion chamber 1320 is equipped with a gas inlet, which is controlled by a valve 1324, used, for example, for introducing a vapor phase co-etchant. The vacuum source 1340 and the expansion chamber 1320 are fluidly connected through a valve 1344.
Etching of the test devices was performed as follows. Solid XeF2 was loaded in the XeF2 vessel 1330. A test device was loaded onto the substrate support 1312. One etching cycle comprised the following steps. Valves 1332 and 1344 were opened and the etching chamber 1310 and expansion chamber 1320 evacuated. Valves 1342 and 1344 were closed, then valve 1332 opened to permit XeF2 vapor to fill the expansion chamber 1320. At 25 °C, the vapor pressure Of XeF2 is about 3.8 Torr (0.5 kPa). Valve 1332 was then closed and O2 mixed with the XeF2 vapor in the expansion chamber though gas inlet valve 1324. Valve 1322 was then opened for a charging time, then closed, thereby filling the etching chamber with and exposing the device to the etchant (XeF2) and co-etchant (O2). After the device was etched for an etching time, valve 1342 was opened to remove the etchant and co-etchant from the etching chamber 1310.
The total pressure of the XeF2 + O2 was from about 4 torr to about 50 torr. The etching was performed at room temperature or at about 50 °C with one or two etching cycles, each with a 120 sec charge time and a 300 sec etch time. As illustrated in Figure 12B, etching the molybdenum layer 1220 forms an undercut 1222 below the photoresist layer 1230. The width of the undercut 1222 was determined by optical microscopy.
The photoresist 1230 was then stripped using acetone with an isopropanol rinse to provide the structure illustrated in Figure 12C comprising a molybdenum layer 1220 overlying part of the dielectric layer 1210. The presence and dimensions of a dip 1212 in the dielectric layer 1210 was determined using a Tencor P20 profilometer (KLA-Tencor, San Jose, CA). It is believed that the dip 1212 is localized in the undercut area 1222 because the relatively poorer mass transport in this region increases the concentration of reactive etching intermediates and/or by-products, which as discussed below, are believed to contribute to the etching of the structural material. Results are summarized in TABLE I, where the proportion of O2)XeF2 is on a molar basis, in these experiments, the ratio of their pressures. Each value is the average of three test runs.
TABLE I
Entry Mo/dielectric O2-XeF2 Undercut (μm) Dip width Dip depth (A)
(μm)
1 Low density/SiO2 0 40 47 170
2 Low density/SiO2 1 35 40 110
3 Low density/SiO2 10 35 41 90
4 High density/glass 0 15 18 110
5 High density/glass 1 18 no dip no dip
6 High density/glass 10 12 no dip no dip
Profilometry results for experiments 1 and 6 are illustrated in Figures 14A and
14B, respectively. As shown in TABLE I, the co-etchant improved the selectivity of the etching in both types of test devices, and increasing the amount of co-etchant increased the selectivity. Moreover, adding the co-etchant did not significantly change the etch rate compared with the etch rate without a co-etchant. X-ray photoelectron spectroscopy (XPS) and secondary ion mass spectroscopy (SIMS) analyses of the etched test devices 1200 indicate fluorine incorporation in the dielectric layer 1210 in the undercut area 1222, even in the cases in which no dip was observed.
The following discusses a system in which the target material is molybdenum, the structural material is silicon dioxide, the etchant is XeF2, and the co-etchant is O2. Those skilled in the art will understand that the principles are also applicable to other etching systems.
The reaction between XeF2 and Mo produces MoF6 in the vapor phase as the principal product (Eq. 1).
Mo (s) + 3XeF2 (g) → MoF6 (g) + 3Xe (g) Eq. 1
This reaction also forms lower molybdenum fluorides (MoFx, x = 1-5) as byproducts. [0099] Without being bound by any theory, it is believed that the silicon dioxide is etched by some combination of two mechanisms: direct etching by XeF2 and/or etching by reactive molybdenum fluoride species. The reaction of silicon dioxide with XeF2 is thermodynamically favorable, but kinetically unfavorable (Eq. 7). SiO2 (s) + 2XeF2 (g) → SiF4 (g) + 2Xe (g) + O2 (g) ΔH° = -358 kJ/mol Eq. 2
Also formed in the etching process are unstable intermediates generated from XeF2, for example, XeF and F , as well as lower silicon fluorides (SiF^, y = 1-3). It is believed that these species, as well as the lower molybdenum fluoride species discussed above can react with or activate SiO2. The reaction of MoF6 with SiO2 to form SiF4 is also thermodynamically favorable (Eq. 3).
SiO2 (s) + 2MoF6 (g) → SiF4 (g) + 2MoOF4 (g) ΔH° = -99 kJ/mol Eq. 3
It is believed that MoOF4 does not react with SiO2 under the etching conditions because the reaction is thermodynamically unfavorable (Eq. 4).
SiO2 (s) + 2MoOF4 (g) → SiF4 (g) + 2MoO2F2 (g) ΔH° = +378 kJ/mol Eq. 4
[0100] These mechanisms are consistent with the observation of the dip 1212 in the undercut area 1222 illustrate in Figures 12B and 12C. Diffusion of etching intermediates and/or byproducts is shower in the undercut area 1222. Longer contact time between these reactive species and the dielectric layer 1210 in this area results in increased etching compared with areas with no overhang, thereby forming the dip 1212.
[0101] Accordingly, it is believed that one mechanism through which O2 improves selectivity in the etching process by changing the terminal molybdenum- containing product from MoF6, which reacts with SiO2, to MoOF4, which does not reacts with SiO2 (Eq. 5).
2Mo (s) + 4XeF2 (g) + O2 (g)→ 2MoOF4 (g) + 4Xe (g) Eq. 5
[0102] It is also believed that the O2 reacts with other reactive species present, for example, XeF , F , MoOx, and/or SiF7 to produce less reactive products. Furthermore, because one of the products in the reaction of XeF2 with SiO2 (Eq. I) is O2, it is believed that adding O2 inhibits this reaction by mass action.
[0103] Those skilled in the art will understand that changes in the apparatus and manufacturing process described above are possible, for example, adding and/or removing components and/or steps, and/or changing their orders. Moreover, the methods, structures, and systems described herein are useful for fabricating other electronic devices, including other types of MEMS devices, for example, other types of optical modulators.
[0104] Moreover, while the above detailed description has shown, described, and pointed out novel features of the invention as applied to various embodiments, it will be understood that various omissions, substitutions, and changes in the form and details of the device or process illustrated may be made by those skilled in the art without departing from the spirit of the invention. As will be recognized, the present invention may be embodied within a form that does not provide all of the features and benefits set forth herein, as some features may be used or practiced separately from others.

Claims

WHAT IS CLAIMED IS:
1. A method for fabricating a microelectromechanical systems device comprising: contacting a microelectromechanical systems device with a vapor phase etchant comprising a gaseous halide and a co-etchant, wherein the microelectromechanical systems device comprises a target material and a structural material; the target material and the structural material are both etchable by the gaseous halide with an etching selectivity between the target material and the structural material of at least about 50:1 in the absence of a co-etchant; and the co-etchant is present in an amount effective to improve the etching selectivity between the target material and the structural material by at least about 2-times compared with the etching selectivity in the absence of the co-etchant.
2. The method of claim 1, wherein the gaseous halide comprises a compound selected from the group consisting of noble gas fluorides, interhalogen fluorides, interhalogen chlorides, NF3, and combinations thereof.
3. The method of claim 3, wherein the gaseous halide is XeF2.
4. The method of any of claims 1-3, wherein the target material comprises a metal.
5. The method of claim 4, wherein the metal is selected from the group consisting of titanium, zirconium, hafnium, vanadium, tantalum, niobium, molybdenum, tungsten, and combinations thereof.
6. The method of claim 5, wherein the metal comprises molybdenum.
7. The method of any of claims 1-6, wherein the structural material comprises a dielectric material.
8. The method of claim 7, wherein the dielectric material comprises SiO2.
9. The method of any of claims 1-8, wherein the co-etchant comprises an oxygen-containing compound.
10. The method of claim 9, wherein the oxygen-containing compound is selected from the group consisting of O2, O3, ozonides, peroxides, peracids, superoxides,
NxOy, SxOy, and combinations thereof.
11. The method of claim 10, wherein the oxygen-containing compound comprises O2.
12. The method of any of claims 1-11, wherein the co-etchant comprises a nitrogen-containing compound.
13. The method of claim 12, wherein the nitrogen-containing compound is selected from the group consisting of amines, amides, azides, and combinations thereof.
14. The method of any of claims 1-13, wherein the co-etchant comprises a sulfur-containing compound.
15. The method of claim 14, wherein the co-etchant comprises an sulfur- containing compound selected from the group consisting of thiols, sulfides, thiones, thioic acids, carbon disulfide, OCS, and combinations thereof.
16. The method of any of claims 1-15, wherein a ratio between the co-etchant and etchant is at least about 1 :1.
17. The method of claim 16, wherein a ratio between the co-etchant and etchant is at least about 10:1.
18. The method of any of claims 1-17, wherein the etching selectivity between the target material and the structural material of at least about 100:1 in the absence of a co-etchant.
19. The method of any of claims 1-18, wherein the etching selectivity between the target material and the structural material in the presence of the co-etchant is at least 4-times the etching selectivity between the target material and the structural material in the absence of the co-etchant.
20. The method of claim 19, wherein the etching selectivity between the target material and the structural material in the presence of the co-etchant is at least 10-times the etching selectivity between the target material and the structural material in the absence of the co-etchant.
21. The method of any of claims 1-20, wherein a pressure of the vapor phase etchant is from about 0.5 torr to about 400 torr for at least a portion of the etching process.
22. The method of any of claims 1-21, wherein a temperature is from about 0 °C to about 200 °C for at least a portion of the etching process.
23. The method of any of claims 1-22, wherein the microelectromechanical systems device comprises an interferometric modulator, wherein at least a portion of the target material is a sacrificial material that after etching defines a cavity, and at least a portion of the structural material is a dielectric material disposed on a stationary electrode.
24. A microelectromechanical (MEMS) device fabricated by the method of any of claims 1-23.
25. A method for fabricating a microelectromechanical systems device comprising: contacting a microelectromechanical systems device with a vapor phase etchant means and a co-etchant means, wherein the microelectromechanical systems device comprises a metal target material and a structural material; and the co-etchant means is present in an amount effective to improve an etching selectivity between the target material and the structural material by at least 2-times compared with an etching selectivity between the target material and the structural material in the absence of the co-etchant means.
26. A method for fabricating an interferometric modulator comprising: contacting an unreleased interferometric modulator with a vapor phase etchant and a vapor phase co-etchant, wherein the unreleased interferometric modulator comprises a sacrificial material in contact with a dielectric material, and at least a portion of the sacrificial material when etched away forms a cavity; and etching away substantially all of the at least a portion of the sacrificial material, wherein the co-etchant is present in an amount sufficient to improve the etching selectivity between the sacrificial material and the dielectric material by at least 2-times.
27. The method of claim 26, wherein the sacrificial material comprises a metal selected from the group consisting of titanium, zirconium, hafnium, vanadium, tantalum, niobium, molybdenum, tungsten, and combinations thereof.
28. The method of claim 27, wherein the sacrificial material comprises molybdenum.
29. The method of any of claims 26-28, wherein the vapor phase etchant comprises a gaseous halide selected from the group consisting of noble gas fluorides, interhalogen fluorides, interhalogen chlorides, NF3, and combinations thereof.
30. The method of claim 29, wherein the vapor phase etchant comprises XeF2.
31. The method of any of claims 26-30, wherein the vapor phase co-etchant comprises a compound selected from the group consisting of oxygen-containing compounds, nitrogen containing compounds, and sulfur containing compounds.
32. The method of claim 31 , wherein the vapor phase co-etchant comprises O2.
33. The method of any of claims 26-32, wherein: the etching selectivity between the sacrificial material and the dielectric material in the absence of the co-etchant is at least 400:1; and the co-etchant is present in an amount sufficient to improve the etching selectivity between the sacrificial material and the dielectric material by at least
10-times.
34. The method of any of claims 26-33, wherein the etching away substantially all of the at least a portion of the sacrificial material is performed in a single etching cycle.
PCT/US2007/016353 2006-08-02 2007-07-18 Selective etching of mems using gaseous halides and reactive co-etchants WO2008100279A2 (en)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US11/497,726 US7566664B2 (en) 2006-08-02 2006-08-02 Selective etching of MEMS using gaseous halides and reactive co-etchants
US11/497,726 2006-08-02

Publications (2)

Publication Number Publication Date
WO2008100279A2 true WO2008100279A2 (en) 2008-08-21
WO2008100279A3 WO2008100279A3 (en) 2009-01-22

Family

ID=39029691

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/US2007/016353 WO2008100279A2 (en) 2006-08-02 2007-07-18 Selective etching of mems using gaseous halides and reactive co-etchants

Country Status (3)

Country Link
US (1) US7566664B2 (en)
TW (1) TW200821259A (en)
WO (1) WO2008100279A2 (en)

Families Citing this family (58)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6674562B1 (en) * 1994-05-05 2004-01-06 Iridigm Display Corporation Interferometric modulation of radiation
US7372613B2 (en) 2004-09-27 2008-05-13 Idc, Llc Method and device for multistate interferometric light modulation
US7944599B2 (en) 2004-09-27 2011-05-17 Qualcomm Mems Technologies, Inc. Electromechanical device with optical function separated from mechanical and electrical function
US7916980B2 (en) 2006-01-13 2011-03-29 Qualcomm Mems Technologies, Inc. Interconnect structure for MEMS device
US7643203B2 (en) * 2006-04-10 2010-01-05 Qualcomm Mems Technologies, Inc. Interferometric optical display system with broadband characteristics
US20070268201A1 (en) * 2006-05-22 2007-11-22 Sampsell Jeffrey B Back-to-back displays
US7471442B2 (en) * 2006-06-15 2008-12-30 Qualcomm Mems Technologies, Inc. Method and apparatus for low range bit depth enhancements for MEMS display architectures
US7527998B2 (en) 2006-06-30 2009-05-05 Qualcomm Mems Technologies, Inc. Method of manufacturing MEMS devices providing air gap control
US8115987B2 (en) 2007-02-01 2012-02-14 Qualcomm Mems Technologies, Inc. Modulating the intensity of light from an interferometric reflector
US7916378B2 (en) * 2007-03-08 2011-03-29 Qualcomm Mems Technologies, Inc. Method and apparatus for providing a light absorbing mask in an interferometric modulator display
US7733552B2 (en) 2007-03-21 2010-06-08 Qualcomm Mems Technologies, Inc MEMS cavity-coating layers and methods
US7643202B2 (en) 2007-05-09 2010-01-05 Qualcomm Mems Technologies, Inc. Microelectromechanical system having a dielectric movable membrane and a mirror
US7719752B2 (en) 2007-05-11 2010-05-18 Qualcomm Mems Technologies, Inc. MEMS structures, methods of fabricating MEMS components on separate substrates and assembly of same
US7956370B2 (en) * 2007-06-12 2011-06-07 Siphoton, Inc. Silicon based solid state lighting
US20090032799A1 (en) * 2007-06-12 2009-02-05 Siphoton, Inc Light emitting device
US7630121B2 (en) * 2007-07-02 2009-12-08 Qualcomm Mems Technologies, Inc. Electromechanical device with optical function separated from mechanical and electrical function
EP2183623A1 (en) 2007-07-31 2010-05-12 Qualcomm Mems Technologies, Inc. Devices for enhancing colour shift of interferometric modulators
US7570415B2 (en) * 2007-08-07 2009-08-04 Qualcomm Mems Technologies, Inc. MEMS device and interconnects for same
US7847999B2 (en) 2007-09-14 2010-12-07 Qualcomm Mems Technologies, Inc. Interferometric modulator display devices
KR101528947B1 (en) * 2007-09-27 2015-06-15 램 리써치 코포레이션 Profile control in dielectric etch
US8058549B2 (en) 2007-10-19 2011-11-15 Qualcomm Mems Technologies, Inc. Photovoltaic devices with integrated color interferometric film stacks
WO2009052324A2 (en) 2007-10-19 2009-04-23 Qualcomm Mems Technologies, Inc. Display with integrated photovoltaic device
KR20100103467A (en) 2007-10-23 2010-09-27 퀄컴 엠이엠스 테크놀로지스, 인크. Adjustably transmissive mems-based devices
US8941631B2 (en) 2007-11-16 2015-01-27 Qualcomm Mems Technologies, Inc. Simultaneous light collection and illumination on an active display
US8164821B2 (en) 2008-02-22 2012-04-24 Qualcomm Mems Technologies, Inc. Microelectromechanical device with thermal expansion balancing layer or stiffening layer
US7944604B2 (en) 2008-03-07 2011-05-17 Qualcomm Mems Technologies, Inc. Interferometric modulator in transmission mode
US7612933B2 (en) 2008-03-27 2009-11-03 Qualcomm Mems Technologies, Inc. Microelectromechanical device with spacing layer
US7898723B2 (en) 2008-04-02 2011-03-01 Qualcomm Mems Technologies, Inc. Microelectromechanical systems display element with photovoltaic structure
US7969638B2 (en) 2008-04-10 2011-06-28 Qualcomm Mems Technologies, Inc. Device having thin black mask and method of fabricating the same
US8023191B2 (en) 2008-05-07 2011-09-20 Qualcomm Mems Technologies, Inc. Printable static interferometric images
US20110108800A1 (en) * 2008-06-24 2011-05-12 Pan Shaoher X Silicon based solid state lighting
US8023167B2 (en) 2008-06-25 2011-09-20 Qualcomm Mems Technologies, Inc. Backlight displays
US8358266B2 (en) 2008-09-02 2013-01-22 Qualcomm Mems Technologies, Inc. Light turning device with prismatic light turning features
US7719754B2 (en) * 2008-09-30 2010-05-18 Qualcomm Mems Technologies, Inc. Multi-thickness layers for MEMS and mask-saving sequence for same
US8270056B2 (en) 2009-03-23 2012-09-18 Qualcomm Mems Technologies, Inc. Display device with openings between sub-pixels and method of making same
KR20120090771A (en) 2009-05-29 2012-08-17 퀄컴 엠이엠에스 테크놀로지스, 인크. Illumination devices and methods of fabrication thereof
US20100308300A1 (en) * 2009-06-08 2010-12-09 Siphoton, Inc. Integrated circuit light emission device, module and fabrication process
US8270062B2 (en) 2009-09-17 2012-09-18 Qualcomm Mems Technologies, Inc. Display device with at least one movable stop element
US8488228B2 (en) 2009-09-28 2013-07-16 Qualcomm Mems Technologies, Inc. Interferometric display with interferometric reflector
TWI569322B (en) * 2009-12-02 2017-02-01 史畢茲科技公司 High-selectivity etching system and method
US8674383B2 (en) * 2010-01-21 2014-03-18 Siphoton Inc. Solid state lighting device on a conductive substrate
US8283676B2 (en) * 2010-01-21 2012-10-09 Siphoton Inc. Manufacturing process for solid state lighting device on a conductive substrate
KR20130100232A (en) 2010-04-09 2013-09-10 퀄컴 엠이엠에스 테크놀로지스, 인크. Mechanical layer of an electromechanical device and methods of forming the same
MX2012012033A (en) 2010-04-16 2013-05-20 Flex Lighting Ii Llc Illumination device comprising a film-based lightguide.
EP2558776B1 (en) 2010-04-16 2022-09-14 Azumo, Inc. Front illumination device comprising a film-based lightguide
EP2606485A1 (en) 2010-08-17 2013-06-26 Qualcomm Mems Technologies, Inc. Actuation and calibration of a charge neutral electrode in an interferometric display device
US9057872B2 (en) 2010-08-31 2015-06-16 Qualcomm Mems Technologies, Inc. Dielectric enhanced mirror for IMOD display
US8217418B1 (en) 2011-02-14 2012-07-10 Siphoton Inc. Semi-polar semiconductor light emission devices
US9134527B2 (en) 2011-04-04 2015-09-15 Qualcomm Mems Technologies, Inc. Pixel via and methods of forming the same
US8963159B2 (en) 2011-04-04 2015-02-24 Qualcomm Mems Technologies, Inc. Pixel via and methods of forming the same
US8659816B2 (en) 2011-04-25 2014-02-25 Qualcomm Mems Technologies, Inc. Mechanical layer and methods of making the same
US8736939B2 (en) 2011-11-04 2014-05-27 Qualcomm Mems Technologies, Inc. Matching layer thin-films for an electromechanical systems reflective display device
JP5898549B2 (en) 2012-03-29 2016-04-06 株式会社Screenホールディングス Substrate processing method and substrate processing apparatus
US9969613B2 (en) 2013-04-12 2018-05-15 International Business Machines Corporation Method for forming micro-electro-mechanical system (MEMS) beam structure
JP6102842B2 (en) * 2014-06-30 2017-03-29 ウシオ電機株式会社 Desmear processing method and desmear processing apparatus
CN109463005B (en) * 2016-06-03 2023-12-15 恩特格里斯公司 Vapor phase etching of hafnium dioxide and zirconium dioxide
US10989177B2 (en) 2017-08-29 2021-04-27 Rutgers, The State University Of New Jersey Metallic molybdenum disulfide nanosheets-based electrochemical actuators
KR102109884B1 (en) 2018-05-17 2020-05-12 삼성전기주식회사 Bulk-acoustic wave resonator and method for manufacturing the same

Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20040191946A1 (en) * 2003-03-28 2004-09-30 Satyadev R. Patel Novel sacrificial layers for use in fabrications of microelectromechanical devices
EP1640317A2 (en) * 2004-09-27 2006-03-29 Idc, Llc Methods of fabricating interferometric modulators by selectively removing a material

Family Cites Families (175)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US2534846A (en) 1946-06-20 1950-12-19 Emi Ltd Color filter
DE1288651B (en) 1963-06-28 1969-02-06 Siemens Ag Arrangement of electrical dipoles for wavelengths below 1 mm and method for producing such an arrangement
US3616312A (en) 1966-04-15 1971-10-26 Ionics Hydrazine manufacture
FR1603131A (en) 1968-07-05 1971-03-22
US3813265A (en) 1970-02-16 1974-05-28 A Marks Electro-optical dipolar material
US3653741A (en) 1970-02-16 1972-04-04 Alvin M Marks Electro-optical dipolar material
US3725868A (en) 1970-10-19 1973-04-03 Burroughs Corp Small reconfigurable processor for a variety of data processing applications
DE2336930A1 (en) 1973-07-20 1975-02-06 Battelle Institut E V INFRARED MODULATOR (II.)
US4099854A (en) 1976-10-12 1978-07-11 The Unites States Of America As Represented By The Secretary Of The Navy Optical notch filter utilizing electric dipole resonance absorption
US4196396A (en) 1976-10-15 1980-04-01 Bell Telephone Laboratories, Incorporated Interferometer apparatus using electro-optic material with feedback
US4389096A (en) 1977-12-27 1983-06-21 Matsushita Electric Industrial Co., Ltd. Image display apparatus of liquid crystal valve projection type
US4663083A (en) 1978-05-26 1987-05-05 Marks Alvin M Electro-optical dipole suspension with reflective-absorptive-transmissive characteristics
US4445050A (en) 1981-12-15 1984-04-24 Marks Alvin M Device for conversion of light power to electric power
US4228437A (en) 1979-06-26 1980-10-14 The United States Of America As Represented By The Secretary Of The Navy Wideband polarization-transforming electromagnetic mirror
NL8001281A (en) 1980-03-04 1981-10-01 Philips Nv DISPLAY DEVICE.
DE3012253A1 (en) 1980-03-28 1981-10-15 Hoechst Ag, 6000 Frankfurt METHOD FOR VISIBLE MASKING OF CARGO IMAGES AND A DEVICE SUITABLE FOR THIS
US4377324A (en) 1980-08-04 1983-03-22 Honeywell Inc. Graded index Fabry-Perot optical filter device
US4441791A (en) 1980-09-02 1984-04-10 Texas Instruments Incorporated Deformable mirror light modulator
FR2506026A1 (en) 1981-05-18 1982-11-19 Radant Etudes METHOD AND DEVICE FOR ANALYZING A HYPERFREQUENCY ELECTROMAGNETIC WAVE RADIATION BEAM
NL8103377A (en) 1981-07-16 1983-02-16 Philips Nv DISPLAY DEVICE.
US4571603A (en) 1981-11-03 1986-02-18 Texas Instruments Incorporated Deformable mirror electrostatic printer
NL8200354A (en) 1982-02-01 1983-09-01 Philips Nv PASSIVE DISPLAY.
US4500171A (en) 1982-06-02 1985-02-19 Texas Instruments Incorporated Process for plastic LCD fill hole sealing
US4482213A (en) 1982-11-23 1984-11-13 Texas Instruments Incorporated Perimeter seal reinforcement holes for plastic LCDs
US4863245A (en) 1984-02-28 1989-09-05 Exxon Research And Engineering Company Superlattice electrooptic devices
US4710732A (en) 1984-07-31 1987-12-01 Texas Instruments Incorporated Spatial light modulator and method
US4566935A (en) 1984-07-31 1986-01-28 Texas Instruments Incorporated Spatial light modulator and method
US5096279A (en) 1984-08-31 1992-03-17 Texas Instruments Incorporated Spatial light modulator and method
US4662746A (en) 1985-10-30 1987-05-05 Texas Instruments Incorporated Spatial light modulator and method
US5061049A (en) 1984-08-31 1991-10-29 Texas Instruments Incorporated Spatial light modulator and method
US4596992A (en) 1984-08-31 1986-06-24 Texas Instruments Incorporated Linear spatial light modulator and printer
US4615595A (en) 1984-10-10 1986-10-07 Texas Instruments Incorporated Frame addressed spatial light modulator
US4617608A (en) 1984-12-28 1986-10-14 At&T Bell Laboratories Variable gap device and method of manufacture
US5172262A (en) 1985-10-30 1992-12-15 Texas Instruments Incorporated Spatial light modulator and method
GB2186708B (en) 1985-11-26 1990-07-11 Sharp Kk A variable interferometric device and a process for the production of the same
GB8610129D0 (en) 1986-04-25 1986-05-29 Secr Defence Electro-optical device
US4748366A (en) 1986-09-02 1988-05-31 Taylor George W Novel uses of piezoelectric materials for creating optical effects
US4786128A (en) 1986-12-02 1988-11-22 Quantum Diagnostics, Ltd. Device for modulating and reflecting electromagnetic radiation employing electro-optic layer having a variable index of refraction
NL8701138A (en) 1987-05-13 1988-12-01 Philips Nv ELECTROSCOPIC IMAGE DISPLAY.
DE3716485C1 (en) 1987-05-16 1988-11-24 Heraeus Gmbh W C Xenon short-arc discharge lamp
US4900136A (en) 1987-08-11 1990-02-13 North American Philips Corporation Method of metallizing silica-containing gel and solid state light modulator incorporating the metallized gel
US4956619A (en) 1988-02-19 1990-09-11 Texas Instruments Incorporated Spatial light modulator
US4856863A (en) 1988-06-22 1989-08-15 Texas Instruments Incorporated Optical fiber interconnection network including spatial light modulator
US5028939A (en) 1988-08-23 1991-07-02 Texas Instruments Incorporated Spatial light modulator system
JP2700903B2 (en) * 1988-09-30 1998-01-21 シャープ株式会社 Liquid crystal display
US5030319A (en) 1988-12-27 1991-07-09 Kabushiki Kaisha Toshiba Method of oxide etching with condensed plasma reaction product
US4982184A (en) 1989-01-03 1991-01-01 General Electric Company Electrocrystallochromic display and element
US5206629A (en) 1989-02-27 1993-04-27 Texas Instruments Incorporated Spatial light modulator and memory for digitized video display
US5162787A (en) 1989-02-27 1992-11-10 Texas Instruments Incorporated Apparatus and method for digitized video system utilizing a moving display surface
US5272473A (en) 1989-02-27 1993-12-21 Texas Instruments Incorporated Reduced-speckle display system
US5287096A (en) 1989-02-27 1994-02-15 Texas Instruments Incorporated Variable luminosity display system
US5170156A (en) 1989-02-27 1992-12-08 Texas Instruments Incorporated Multi-frequency two dimensional display system
US5214420A (en) 1989-02-27 1993-05-25 Texas Instruments Incorporated Spatial light modulator projection system with random polarity light
US5214419A (en) 1989-02-27 1993-05-25 Texas Instruments Incorporated Planarized true three dimensional display
US5192946A (en) 1989-02-27 1993-03-09 Texas Instruments Incorporated Digitized color video display system
US5079544A (en) 1989-02-27 1992-01-07 Texas Instruments Incorporated Standard independent digitized video system
US5218472A (en) 1989-03-22 1993-06-08 Alcan International Limited Optical interference structures incorporating porous films
US4900395A (en) 1989-04-07 1990-02-13 Fsi International, Inc. HF gas etching of wafers in an acid processor
US5022745A (en) 1989-09-07 1991-06-11 Massachusetts Institute Of Technology Electrostatically deformable single crystal dielectrically coated mirror
US4954789A (en) 1989-09-28 1990-09-04 Texas Instruments Incorporated Spatial light modulator
US5381253A (en) * 1991-11-14 1995-01-10 Board Of Regents Of University Of Colorado Chiral smectic liquid crystal optical modulators having variable retardation
US5124834A (en) 1989-11-16 1992-06-23 General Electric Company Transferrable, self-supporting pellicle for elastomer light valve displays and method for making the same
US5037173A (en) 1989-11-22 1991-08-06 Texas Instruments Incorporated Optical interconnection network
US5500635A (en) * 1990-02-20 1996-03-19 Mott; Jonathan C. Products incorporating piezoelectric material
CH682523A5 (en) 1990-04-20 1993-09-30 Suisse Electronique Microtech A modulation matrix addressed light.
GB9012099D0 (en) 1990-05-31 1990-07-18 Kodak Ltd Optical article for multicolour imaging
US5099353A (en) 1990-06-29 1992-03-24 Texas Instruments Incorporated Architecture and process for integrating DMD with control circuit substrates
US5216537A (en) 1990-06-29 1993-06-01 Texas Instruments Incorporated Architecture and process for integrating DMD with control circuit substrates
US5142405A (en) 1990-06-29 1992-08-25 Texas Instruments Incorporated Bistable dmd addressing circuit and method
US5018256A (en) 1990-06-29 1991-05-28 Texas Instruments Incorporated Architecture and process for integrating DMD with control circuit substrates
DE69113150T2 (en) 1990-06-29 1996-04-04 Texas Instruments Inc Deformable mirror device with updated grid.
US5083857A (en) * 1990-06-29 1992-01-28 Texas Instruments Incorporated Multi-level deformable mirror device
US5153771A (en) 1990-07-18 1992-10-06 Northrop Corporation Coherent light modulation and detector
US5192395A (en) 1990-10-12 1993-03-09 Texas Instruments Incorporated Method of making a digital flexure beam accelerometer
US5044736A (en) 1990-11-06 1991-09-03 Motorola, Inc. Configurable optical filter or display
US5602671A (en) * 1990-11-13 1997-02-11 Texas Instruments Incorporated Low surface energy passivation layer for micromechanical devices
US5233459A (en) 1991-03-06 1993-08-03 Massachusetts Institute Of Technology Electric display device
US5136669A (en) 1991-03-15 1992-08-04 Sperry Marine Inc. Variable ratio fiber optic coupler optical signal processing element
CA2063744C (en) 1991-04-01 2002-10-08 Paul M. Urbanus Digital micromirror device architecture and timing for use in a pulse-width modulated display system
US5142414A (en) 1991-04-22 1992-08-25 Koehler Dale R Electrically actuatable temporal tristimulus-color device
US5226099A (en) 1991-04-26 1993-07-06 Texas Instruments Incorporated Digital micromirror shutter device
FR2679057B1 (en) 1991-07-11 1995-10-20 Morin Francois LIQUID CRYSTAL, ACTIVE MATRIX AND HIGH DEFINITION SCREEN STRUCTURE.
US5179274A (en) 1991-07-12 1993-01-12 Texas Instruments Incorporated Method for controlling operation of optical systems and devices
US5168406A (en) 1991-07-31 1992-12-01 Texas Instruments Incorporated Color deformable mirror device and method for manufacture
US5254980A (en) 1991-09-06 1993-10-19 Texas Instruments Incorporated DMD display system controller
US5233385A (en) 1991-12-18 1993-08-03 Texas Instruments Incorporated White light enhanced color field sequential projection
US5233456A (en) 1991-12-20 1993-08-03 Texas Instruments Incorporated Resonant mirror and method of manufacture
US5228013A (en) 1992-01-10 1993-07-13 Bik Russell J Clock-painting device and method for indicating the time-of-day with a non-traditional, now analog artistic panel of digital electronic visual displays
US5296950A (en) 1992-01-31 1994-03-22 Texas Instruments Incorporated Optical signal free-space conversion board
US5231532A (en) 1992-02-05 1993-07-27 Texas Instruments Incorporated Switchable resonant filter for optical radiation
US5212582A (en) 1992-03-04 1993-05-18 Texas Instruments Incorporated Electrostatically controlled beam steering device and method
DE69310974T2 (en) 1992-03-25 1997-11-06 Texas Instruments Inc Built-in optical calibration system
US5312513A (en) * 1992-04-03 1994-05-17 Texas Instruments Incorporated Methods of forming multiple phase light modulators
WO1993021663A1 (en) * 1992-04-08 1993-10-28 Georgia Tech Research Corporation Process for lift-off of thin film materials from a growth substrate
US5311360A (en) 1992-04-28 1994-05-10 The Board Of Trustees Of The Leland Stanford, Junior University Method and apparatus for modulating a light beam
TW245772B (en) * 1992-05-19 1995-04-21 Akzo Nv
JPH0651250A (en) * 1992-05-20 1994-02-25 Texas Instr Inc <Ti> Monolithic space optical modulator and memory package
US5818095A (en) * 1992-08-11 1998-10-06 Texas Instruments Incorporated High-yield spatial light modulator with light blocking layer
US5293272A (en) 1992-08-24 1994-03-08 Physical Optics Corporation High finesse holographic fabry-perot etalon and method of fabricating
US5327286A (en) 1992-08-31 1994-07-05 Texas Instruments Incorporated Real time optical correlation system
US5325116A (en) 1992-09-18 1994-06-28 Texas Instruments Incorporated Device for writing to and reading from optical storage media
US5296775A (en) 1992-09-24 1994-03-22 International Business Machines Corporation Cooling microfan arrangements and process
US5312512A (en) 1992-10-23 1994-05-17 Ncr Corporation Global planarization using SOG and CMP
US6674562B1 (en) * 1994-05-05 2004-01-06 Iridigm Display Corporation Interferometric modulation of radiation
US5324683A (en) 1993-06-02 1994-06-28 Motorola, Inc. Method of forming a semiconductor structure having an air region
US5489952A (en) * 1993-07-14 1996-02-06 Texas Instruments Incorporated Method and device for multi-format television
US5497197A (en) * 1993-11-04 1996-03-05 Texas Instruments Incorporated System and method for packaging data into video processor
US5500761A (en) * 1994-01-27 1996-03-19 At&T Corp. Micromechanical modulator
JPH07253594A (en) * 1994-03-15 1995-10-03 Fujitsu Ltd Display device
US6040937A (en) * 1994-05-05 2000-03-21 Etalon, Inc. Interferometric modulation
US6710908B2 (en) * 1994-05-05 2004-03-23 Iridigm Display Corporation Controlling micro-electro-mechanical cavities
US7550794B2 (en) * 2002-09-20 2009-06-23 Idc, Llc Micromechanical systems device comprising a displaceable electrode and a charge-trapping layer
US7460291B2 (en) * 1994-05-05 2008-12-02 Idc, Llc Separable modulator
US6680792B2 (en) * 1994-05-05 2004-01-20 Iridigm Display Corporation Interferometric modulation of radiation
US5497172A (en) * 1994-06-13 1996-03-05 Texas Instruments Incorporated Pulse width modulation for spatial light modulator with split reset addressing
US5499062A (en) * 1994-06-23 1996-03-12 Texas Instruments Incorporated Multiplexed memory timing with block reset and secondary memory
US5610624A (en) * 1994-11-30 1997-03-11 Texas Instruments Incorporated Spatial light modulator with reduced possibility of an on state defect
US5726480A (en) * 1995-01-27 1998-03-10 The Regents Of The University Of California Etchants for use in micromachining of CMOS Microaccelerometers and microelectromechanical devices and method of making the same
US5610438A (en) * 1995-03-08 1997-03-11 Texas Instruments Incorporated Micro-mechanical device with non-evaporable getter
US6969635B2 (en) * 2000-12-07 2005-11-29 Reflectivity, Inc. Methods for depositing, releasing and packaging micro-electromechanical devices on wafer substrates
US5710656A (en) * 1996-07-30 1998-01-20 Lucent Technologies Inc. Micromechanical optical modulator having a reduced-mass composite membrane
US5884083A (en) * 1996-09-20 1999-03-16 Royce; Robert Computer system to compile non-incremental computer source code to execute within an incremental type computer system
DE69806846T2 (en) * 1997-05-08 2002-12-12 Texas Instruments Inc Improvements for spatial light modulators
US5867302A (en) * 1997-08-07 1999-02-02 Sandia Corporation Bistable microelectromechanical actuator
JP2001522072A (en) * 1997-10-31 2001-11-13 テーウー エレクトロニクス カンパニー リミテッド Manufacturing method of thin film type optical path adjusting device
US6028690A (en) * 1997-11-26 2000-02-22 Texas Instruments Incorporated Reduced micromirror mirror gaps for improved contrast ratio
US6180428B1 (en) * 1997-12-12 2001-01-30 Xerox Corporation Monolithic scanning light emitting devices using micromachining
US6016693A (en) * 1998-02-09 2000-01-25 The Regents Of The University Of California Microfabrication of cantilevers using sacrificial templates
US6195196B1 (en) * 1998-03-13 2001-02-27 Fuji Photo Film Co., Ltd. Array-type exposing device and flat type display incorporating light modulator and driving method thereof
JP4074714B2 (en) * 1998-09-25 2008-04-09 富士フイルム株式会社 Array type light modulation element and flat display driving method
US6391675B1 (en) * 1998-11-25 2002-05-21 Raytheon Company Method and apparatus for switching high frequency signals
US6194323B1 (en) * 1998-12-16 2001-02-27 Lucent Technologies Inc. Deep sub-micron metal etch with in-situ hard mask etch
US6335831B2 (en) * 1998-12-18 2002-01-01 Eastman Kodak Company Multilevel mechanical grating device
JP3592136B2 (en) * 1999-06-04 2004-11-24 キヤノン株式会社 Liquid discharge head, method of manufacturing the same, and method of manufacturing microelectromechanical device
US6201633B1 (en) * 1999-06-07 2001-03-13 Xerox Corporation Micro-electromechanical based bistable color display sheets
WO2003007049A1 (en) * 1999-10-05 2003-01-23 Iridigm Display Corporation Photonic mems and structures
US6351329B1 (en) * 1999-10-08 2002-02-26 Lucent Technologies Inc. Optical attenuator
US6949202B1 (en) * 1999-10-26 2005-09-27 Reflectivity, Inc Apparatus and method for flow of process gas in an ultra-clean environment
US7041224B2 (en) * 1999-10-26 2006-05-09 Reflectivity, Inc. Method for vapor phase etching of silicon
US6960305B2 (en) * 1999-10-26 2005-11-01 Reflectivity, Inc Methods for forming and releasing microelectromechanical structures
US6531945B1 (en) * 2000-03-10 2003-03-11 Micron Technology, Inc. Integrated circuit inductor with a magnetic core
US6736987B1 (en) * 2000-07-12 2004-05-18 Techbank Corporation Silicon etching apparatus using XeF2
CA2352729A1 (en) * 2000-07-13 2002-01-13 Creoscitex Corporation Ltd. Blazed micro-mechanical light modulator and array thereof
US6853129B1 (en) * 2000-07-28 2005-02-08 Candescent Technologies Corporation Protected substrate structure for a field emission display device
US6522801B1 (en) * 2000-10-10 2003-02-18 Agere Systems Inc. Micro-electro-optical mechanical device having an implanted dopant included therein and a method of manufacture therefor
US6859218B1 (en) * 2000-11-07 2005-02-22 Hewlett-Packard Development Company, L.P. Electronic display devices and methods
KR100381011B1 (en) * 2000-11-13 2003-04-26 한국전자통신연구원 Stiction-free release method of microstructure for fabrication of MEMS device
US7005314B2 (en) * 2001-06-27 2006-02-28 Intel Corporation Sacrificial layer technique to make gaps in MEMS applications
JP4032216B2 (en) * 2001-07-12 2008-01-16 ソニー株式会社 OPTICAL MULTILAYER STRUCTURE, ITS MANUFACTURING METHOD, OPTICAL SWITCHING DEVICE, AND IMAGE DISPLAY DEVICE
US6930364B2 (en) * 2001-09-13 2005-08-16 Silicon Light Machines Corporation Microelectronic mechanical system and methods
US7027200B2 (en) * 2002-03-22 2006-04-11 Reflectivity, Inc Etching method used in fabrications of microstructures
US7029829B2 (en) * 2002-04-18 2006-04-18 The Regents Of The University Of Michigan Low temperature method for forming a microcavity on a substrate and article having same
US20060096705A1 (en) * 2002-05-22 2006-05-11 Hongqin Shi Removal of sacrificial materials in MEMS fabrications
US6741377B2 (en) * 2002-07-02 2004-05-25 Iridigm Display Corporation Device having a light-absorbing mask and a method for fabricating same
US7071289B2 (en) * 2002-07-11 2006-07-04 The University Of Connecticut Polymers comprising thieno [3,4-b]thiophene and methods of making and using the same
US20040058531A1 (en) * 2002-08-08 2004-03-25 United Microelectronics Corp. Method for preventing metal extrusion in a semiconductor structure.
US6674033B1 (en) * 2002-08-21 2004-01-06 Ming-Shan Wang Press button type safety switch
TW544787B (en) * 2002-09-18 2003-08-01 Promos Technologies Inc Method of forming self-aligned contact structure with locally etched gate conductive layer
TWI289708B (en) * 2002-12-25 2007-11-11 Qualcomm Mems Technologies Inc Optical interference type color display
TW557395B (en) * 2003-01-29 2003-10-11 Yen Sun Technology Corp Optical interference type reflection panel and the manufacturing method thereof
TW567355B (en) * 2003-04-21 2003-12-21 Prime View Int Co Ltd An interference display cell and fabrication method thereof
US6829132B2 (en) * 2003-04-30 2004-12-07 Hewlett-Packard Development Company, L.P. Charge control of micro-electromechanical device
TW570896B (en) * 2003-05-26 2004-01-11 Prime View Int Co Ltd A method for fabricating an interference display cell
JP3866694B2 (en) * 2003-07-30 2007-01-10 株式会社日立ハイテクノロジーズ LSI device etching method and apparatus
US7173314B2 (en) * 2003-08-13 2007-02-06 Hewlett-Packard Development Company, L.P. Storage device having a probe and a storage cell with moveable parts
TWI251712B (en) * 2003-08-15 2006-03-21 Prime View Int Corp Ltd Interference display plate
TW200506479A (en) * 2003-08-15 2005-02-16 Prime View Int Co Ltd Color changeable pixel for an interference display
TWI305599B (en) * 2003-08-15 2009-01-21 Qualcomm Mems Technologies Inc Interference display panel and method thereof
TW593127B (en) * 2003-08-18 2004-06-21 Prime View Int Co Ltd Interference display plate and manufacturing method thereof
TWI231865B (en) * 2003-08-26 2005-05-01 Prime View Int Co Ltd An interference display cell and fabrication method thereof
US20050057442A1 (en) * 2003-08-28 2005-03-17 Olan Way Adjacent display of sequential sub-images
TWI232333B (en) * 2003-09-03 2005-05-11 Prime View Int Co Ltd Display unit using interferometric modulation and manufacturing method thereof
US6939472B2 (en) * 2003-09-17 2005-09-06 Reflectivity, Inc. Etching method in fabrications of microstructures
US6982820B2 (en) * 2003-09-26 2006-01-03 Prime View International Co., Ltd. Color changeable pixel
US20050068583A1 (en) * 2003-09-30 2005-03-31 Gutkowski Lawrence J. Organizing a digital image

Patent Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20040191946A1 (en) * 2003-03-28 2004-09-30 Satyadev R. Patel Novel sacrificial layers for use in fabrications of microelectromechanical devices
EP1640317A2 (en) * 2004-09-27 2006-03-29 Idc, Llc Methods of fabricating interferometric modulators by selectively removing a material

Also Published As

Publication number Publication date
WO2008100279A3 (en) 2009-01-22
US20080032439A1 (en) 2008-02-07
TW200821259A (en) 2008-05-16
US7566664B2 (en) 2009-07-28

Similar Documents

Publication Publication Date Title
US7566664B2 (en) Selective etching of MEMS using gaseous halides and reactive co-etchants
US7944603B2 (en) Microelectromechanical device and method utilizing a porous surface
US7535621B2 (en) Aluminum fluoride films for microelectromechanical system applications
US7534640B2 (en) Support structure for MEMS device and methods therefor
US7569488B2 (en) Methods of making a MEMS device by monitoring a process parameter
US7948671B2 (en) Apparatus and method for reducing slippage between structures in an interferometric modulator
US7486867B2 (en) Methods for forming layers within a MEMS device using liftoff processes to achieve a tapered edge
US8126297B2 (en) MEMS device fabricated on a pre-patterned substrate
EP1640317A2 (en) Methods of fabricating interferometric modulators by selectively removing a material
WO2008057228A2 (en) Compatible mems switch architecture
US7738158B2 (en) Electromechanical device treatment with water vapor
US20120057216A1 (en) Multicomponent sacrificial structure
US7863079B2 (en) Methods of reducing CD loss in a microelectromechanical device
WO2009099791A1 (en) Methods of reducing cd loss in a microelectromechanical device

Legal Events

Date Code Title Description
121 Ep: the epo has been informed by wipo that ep was designated in this application

Ref document number: 07872567

Country of ref document: EP

Kind code of ref document: A2

NENP Non-entry into the national phase

Ref country code: DE

NENP Non-entry into the national phase

Ref country code: RU

122 Ep: pct application non-entry in european phase

Ref document number: 07872567

Country of ref document: EP

Kind code of ref document: A2