WO2007142721A1 - Integrated circuit packaging - Google Patents

Integrated circuit packaging Download PDF

Info

Publication number
WO2007142721A1
WO2007142721A1 PCT/US2007/007588 US2007007588W WO2007142721A1 WO 2007142721 A1 WO2007142721 A1 WO 2007142721A1 US 2007007588 W US2007007588 W US 2007007588W WO 2007142721 A1 WO2007142721 A1 WO 2007142721A1
Authority
WO
WIPO (PCT)
Prior art keywords
integrated circuit
lid
indium
substrate
film
Prior art date
Application number
PCT/US2007/007588
Other languages
French (fr)
Inventor
Seah Sun Too
Mohammad Khan
James Hayward
Jacquana Diep
Original Assignee
Advanced Micro Devices, Inc.
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Advanced Micro Devices, Inc. filed Critical Advanced Micro Devices, Inc.
Publication of WO2007142721A1 publication Critical patent/WO2007142721A1/en

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/34Arrangements for cooling, heating, ventilating or temperature compensation ; Temperature sensing arrangements
    • H01L23/36Selection of materials, or shaping, to facilitate cooling or heating, e.g. heatsinks
    • H01L23/367Cooling facilitated by shape of device
    • H01L23/3675Cooling facilitated by shape of device characterised by the shape of the housing
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/02Containers; Seals
    • H01L23/10Containers; Seals characterised by the material or arrangement of seals between parts, e.g. between cap and base of the container or between leads and walls of the container
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/15Structure, shape, material or disposition of the bump connectors after the connecting process
    • H01L2224/16Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/73Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
    • H01L2224/732Location after the connecting process
    • H01L2224/73251Location after the connecting process on different surfaces
    • H01L2224/73253Bump and layer connectors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01078Platinum [Pt]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01079Gold [Au]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/161Cap
    • H01L2924/1615Shape
    • H01L2924/16152Cap comprising a cavity for hosting the device, e.g. U-shaped cap
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10TTECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
    • Y10T29/00Metal working
    • Y10T29/49Method of mechanical manufacture
    • Y10T29/49002Electrical device making
    • Y10T29/49117Conductor or circuit manufacturing
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10TTECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
    • Y10T29/00Metal working
    • Y10T29/49Method of mechanical manufacture
    • Y10T29/49002Electrical device making
    • Y10T29/49117Conductor or circuit manufacturing
    • Y10T29/49124On flat or curved insulated base, e.g., printed circuit, etc.
    • Y10T29/4913Assembling to base an electrical component, e.g., capacitor, etc.
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10TTECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
    • Y10T29/00Metal working
    • Y10T29/49Method of mechanical manufacture
    • Y10T29/49002Electrical device making
    • Y10T29/49117Conductor or circuit manufacturing
    • Y10T29/49124On flat or curved insulated base, e.g., printed circuit, etc.
    • Y10T29/4913Assembling to base an electrical component, e.g., capacitor, etc.
    • Y10T29/49131Assembling to base an electrical component, e.g., capacitor, etc. by utilizing optical sighting device
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10TTECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
    • Y10T29/00Metal working
    • Y10T29/49Method of mechanical manufacture
    • Y10T29/49002Electrical device making
    • Y10T29/49117Conductor or circuit manufacturing
    • Y10T29/49124On flat or curved insulated base, e.g., printed circuit, etc.
    • Y10T29/4913Assembling to base an electrical component, e.g., capacitor, etc.
    • Y10T29/49144Assembling to base an electrical component, e.g., capacitor, etc. by metal fusion

Definitions

  • This invention relates generally to semiconductor processing, and more particularly to methods of and apparatus for packaging an integrated circuit.
  • One frequently-used package consists of a substrate upon which a die is mounted.
  • the upper surface of the substrate includes electrical interconnects.
  • the die is manufactured with a plurality of bond pads.
  • a collection of solder bumps are provided between the bond pads of the die and substrate interconnects to establish ohmic contact.
  • a lid is attached to the substrate to cover the die.
  • the lid serves as both a protective cover and a heat transfer pathway.
  • thermal interface material is placed on the upper surface of the integrated circuit.
  • the thermal interface material ideally fully contacts both the upper surface of the integrated circuit and the portion of the lower surface of the lid that overlies the integrated circuit.
  • Conventional thermal interface materials include various types of pastes, and in some cases, a metal. More recently, designers have begun to turn to indium as a thermal interface material.
  • the attachment of a lid to a die substrate involves a complex choreography of steps. The thermal interface material must be applied to the die. An adhesive must be applied to the substrate and cured in such a way that does not produce unwanted irregularities in the thickness or wetting of the thermal interface material.
  • the lid must be attached to the substrate so that the tilt of the Hd relative to the die is within acceptable tolerances.
  • High tilt can lead to nonuniformities in thermal interface material thickness, which can produce poor heat transfer characteristics.
  • Indium as a thermal interface material presents certain challenges.
  • a consistent metallurgical bond between the integrated circuit and the indium, and in turn, between the indium and the package lid is desirable in order to provide a uniform thermal resistance of heat transfer pathway away from the integrated circuit and into the lid. Achieving the necessary wetting of indium is not a trivial matter.
  • the aforementioned tilt of the Hd may be impacted by thermally-induced movement of the lid adhesive during steps to bond the indium.
  • Trapped flux remnants can result in the formation of voids in the indium. Voids in the indium represent areas of higher thermal resistance. Depending on the location of these "hot spots," device performance can be adversely impacted.
  • One conventional type of package lid has a concave underside that faces toward an indium thermal interface material layer. During reflow, the concavity can produce the aforementioned peripheral solidification and resulting entrapment of flux remnants.
  • Conventional concave lids, as well as planar lids utilize a gold film to facilitate wetting of indium during reflow. Conventional gold films are typically square and have footprints that generally track the footprints of the underlying die.
  • indium thermal interface materials Another anomaly sometimes observed in indium thermal interface materials is the appearance of a glob of indium that protrudes laterally from the bulk preform after reflow. Such globs tend to appear randomly. A glob, if large enough and in the right spot, may touch and damage or short external devices, such as capacitors.
  • the present invention is directed to overcoming or reducing the effects of one or more of the foregoing disadvantages.
  • an integrated circuit package device that includes a lid for covering an integrated circuit.
  • the lid has a convex surface for applying pressure on the integrated circuit when the Hd is placed in a selected position.
  • an integrated circuit package device in accordance with another aspect of the present invention, includes a Hd that has a surface for applying pressure to an integrated circuit when the lid is in a selected position.
  • a gold film is coupled to the surface.
  • the gold film has a periphery and a plurality of rounds extending from the periphery.
  • an integrated circuit package includes a substrate, an integrated circuit coupled to the substrate and a Hd coupled to the substrate over the integrated circuit.
  • the Hd has a convex surface for applying pressure on the integrated circuit when the Hd is coupled to the substrate.
  • an integrated circuit package includes a substrate, an integrated circuit coupled to the substrate and a lid coupled to the substrate over the integrated circuit.
  • the Hd has a surface for applying pressure to the integrated circuit when the lid is coupled to the substrate.
  • a gold film is coupled to the surface of the lid.
  • the gold film has a periphery and a plurality of rounds extending from the periphery.
  • a method of packaging an integrated circuit is provided.
  • An integrated circuit is coupled to a substrate.
  • An indium film is placed proximate the integrated circuit.
  • a Hd that has a convex surface is coupled to the substrate.
  • the indium film is reflowed.
  • the convex surface applies pressure to the indium film during the reflow.
  • a method of packaging an integrated circuit is provided.
  • An integrated circuit is coupled to a substrate.
  • An indium film is placed proximate the integrated circuit.
  • a Hd is coupled to the substrate.
  • the lid has a gold film with a plurality of rounds.
  • the indium film is reflowed. The plurality of rounds wets at least a portion of the indium film during the reflow.
  • FIG. 1 is an exploded pictorial view of an exemplary embodiment of an integrated circuit package in accordance with the present invention
  • FIG. 2 is a sectional view of FIG. 1 taken at section 2-2 in accordance with the present invention
  • FIG. 3 is a view of the underside of an exemplary embodiment of a package Hd in accordance with the present invention
  • FIG. 4 is a cross-sectional view like FIG.2 but of a conventional integrated circuit package
  • FIG. 5 is a plan view of an indium film undergoing reflow in the conventional package depicted in FIG. 4;
  • FIG. 6 is a sectional view of FIG. 5 taken at section 6-6;
  • FIG. 7 is a view of the underside of another conventional package Hd;
  • FIG. 8 is a plan view of an indium film used in conjunction with the conventional Hd depicted in FIG. 7 following some period of use;
  • FIG. 9 is a flow- chart of exemplary process steps to assemble the integrated circuit package depicted in FIGS. 1 and 2 in accordance with the present invention
  • FIG. 10 is a sectional view of an exemplary package fixture to hold the exemplary integrated circuit package of FIG. I in accordance with the present invention
  • FIG. 11 is a pictorial view of an exemplary integrated circuit package' rack to hold the exemplary integrated circuit package of FIG. 1 in accordance with the present invention
  • FIG. 12 is a pictorial view of an exemplary integrated circuit package Hd plate to aid placement of a lid on the exemplary integrated circuit package of FIG. 1 in accordance with the present invention
  • FIG. 13 is a cross-sectional view of an alternate exemplary embodiment of a package Hd in accordance with the present invention.
  • FIG. 14 is a cross-sectional view of-another alternate exemplary embodiment of a package Hd in accordance with the present invention.
  • FIG. 15 is a cross-sectional view of another alternate exemplary embodiment of a package Hd in accordance with the present invention.
  • FIGS. 1 and 2 are exploded pictorial view and FIG. 2 is a sectional view of an exemplary embodiment of an integrated circuit package 10 that includes an integrated circuit 12 mounted on a substrate 14.
  • the substrate 14 may be provided with a plurality of conductor pins 16 that form a pin grid array or other pin-type arrangement for providing electrical connection to a socket or other type of electrical connection.
  • the substrate 14 may utilize some other form of interconnect, such as, for example, a land grid array or other types of interconnect structures.
  • the integrated circuit 12 is electrically connected to one or more external electronic devices, four of which are visible and labeled 18a, 18b, 18c and 18d.
  • the external devices 18a, 18b, 18c and 18d are typically capacitors, but may also be resistors, inductors or any of a variety of electronic devices used with integrated circuits.
  • the integrated circuit 12 is electrically connected to the external devices 18a, 18b, 18c and 18d via electrical interconnects that are not visible.
  • An adhesive film 19 is provided on the upper surface of the substrate 14 to secure a lid 20 to the substrate 14.
  • the Hd 20 is shown exploded from the substrate 14.
  • a thermal interface material 22 preferably composed of indium, is disposed on the integrated circuit 12.
  • the indium thermal interface material 22 will establish a metallurgical bond with both the integrated circuit 12 and the overlying lid 20.
  • two channels 23a and 23b are initially provided in the thermal interface material 22.
  • the channels 23a and 23b extend from a peripheral boundary, in this case the edges 23a and 23b, towards the interior of the thermal interface material 22.
  • the integrated circuit 12 may be secured to the substrate 14 in a great variety of ways.
  • the integrated circuit 12 is flip-chip mounted to the substrate 14.
  • a plurality of solder bumps 25 are positioned between the lower surface of the integrated circuit 12 and the upper surface of the substrate 14.
  • the bumps 25 provide electrical interconnects between the integrated circuit 12 and a plurality of electrical conductors (not shown) positioned on the substrate 14 that are interconnected to the conductor pins 16.
  • An underfill layer 26 is provided beneath the integrated circuit 12 to serve principally as a cushion against both physical and thermal expansion loads subjected to the integrated circuit 12.
  • the upper surface, i.e., the backside, of the integrated circuit 12 is provided with a metallization stack 28 that consists of an aluminum film formed on the integrated circuit 12, a titanium film formed on the aluminum film, a nickel- vanadium film formed on the titanium film and a gold film formed on the nickel-vanadium film.
  • the aluminum film provides advantageous adhesion with silicon.
  • the titanium film provides a barrier layer to prevent gold from migrating into the integrated circuit 12, the nickel- vanadium film provides desirable adhesion between with ⁇ gold and the gold film provides a desirable wetting surface for indium.
  • the selection appropriate materials for the backside metallization will depend on the composition of the integrated circuit 12 and the thermal interface material 22.
  • the stack 28 is formed on the integrated circuit 12 prior to application of the thermal interface material 22.
  • the lid 20 is advantageously composed of a material or materials with a relatively favorable conductive heat transfer coefficient.
  • the lid 20 consists of a copper core 30 surrounded by a nickel jacket 32.
  • the lid 20 is generally rectangular and may be substantially square if desired.
  • the lid 20 includes a downwardly projecting perimeter wall 34 that defines an interior space 36.
  • the interior space 36 is sized to more than accommodate the footprint of the integrated circuit 12 and the overlying thermal interface material 22.
  • the adhesive film 19 is applied to the upper surface of the substrate 14 with a footprint that generally tracks the footprint of the perimeter wall 34 of the lid 20.
  • a thin film of gold 40 is positioned on the lower surface 38 of the lid 20. The various thicknesses of the thermal interface material 22, the gold film 40 as well as the vertical dimension of the interior space 36 are selected so that when the lid 20 is seated on the adhesive film 19, the thermal interface material 22 and the overlying gold film 40 will be in physical contact.
  • the lower surface 38 of the Hd 20 is provided with a convex region 40.
  • Gold plating 42 is applied to the convex region 40 of the u ⁇ dersurface 38. Unlike conventional gold plating which is substantially square, in footprint, the gold plating 42 is provided with a plurality of shaped rounds, two of which are visible and labeled 44a and 44b in FIG. 2. The structure of the rounds 44a and 44b will be described more fully in conjunction with the discussion of FIG. 3 below.
  • a layer of flux (not shown) is applied to the upper surface of the metallization stack 28 prior to the application of the thermal interface material 22 and another layer of flux is applied to the upper surface of the thermal interface material 22 (again not shown).
  • the convex region 40 of the lid 20 results in a concentration of the compressive force or pressure applied to the indium preform 22 at the center 46 of the integrated circuit 12.
  • molten indium will wet the surface of the center 48 of the gold film 42 and thus the lid cavity 36 and the center 46 of the metallization stack 28 and thus the integrated circuit 12 and then spread outwardly to wet the entire upper surface of the metallization stack 28 and the gold film 42. Since the convex region 40 is present, the reflow process will proceed as just described provides better opportunities for the liberation of any flux or flux residue that might otherwise become trapped during reflow and lead to the formation of voids in the indium preform 22.
  • the rounds 44a and 44b are designed to provide specifically located wetting surfaces for the indium preform 22 during reflow.
  • the goal is to route molten indium toward the rounds 44a and thus avoid the potential for molten indium to form random bulges which might project downwardly and short the external electronic devices 19a and 19b.
  • FIG. 3 shows the underside of the lid 20 depicted in FIGS. 1 and 2. Since the lid 20 is viewed from the underside, the entirety of the peripheral wall 34 and the internal cavity 36 are visible. As noted above, the gold film 42 is formed on the undersurface 38 of the lid 20. Here, the rounds 44a and 44b, as well as two additional rounds 44c and 44d, of the gold film 42 are visible. The rounds 44a, 44b, 44c and 44d extend laterally away from the periphery 49 of the gold film 42.
  • the dashed box 50 represents the outline or footprint of the integrated circuit 12 over which the gold film 42 will be positioned during assembly.
  • the gold film 42 is provided with an area or footprint that is slightly larger than the footprint 50 of the integrated circuit 12.
  • the rounds 44a, 44b, 44c and 44d are somewhat circular. However, it should be understood that the exact geometry of the rounds 44a, 44b, 44c and 44d is subject to design discretion. Indeed, the rounds 44a, 44b, 44c and 44d may number less than four and be located at other than the corners. Indeed, the rounds 44a, 44b, 44c and 44d may be located at various locations where it is desirable to attract indium away from the locations of external structures, such as the devices 118a, 118b, 118c and 118d shown in FIG. 1, or where it is important to have bulked up indium, such as at the comers.
  • the sizes of the rounds 44a, 44b, 44c and 44d and the overall size of the gold film 42 are again dependant upon the size of the underlying integrated circuit 12 (see FIGS. 1 and 2).
  • the gold film 42 may be configured such that there is a gap 56 between the edge of the die area 50 and the edge of the gold film 0.5 ⁇ 0.05 mm and the radius R of the rounds 44a, 44b, 44c and 44d may be about 0.8 ⁇ 0.05 mm.
  • gold plating techniques may be used to form the gold film 42
  • other gold deposition or forming techniques may be used, such as sputtering.
  • the rounds 44a, 44b, 44c and 44d may be formed at the same time as the film 42 using the same techniques or separately using the same techniques.
  • the benefits of the present invention may be better appreciated by briefly contrasting with a conventional package and lid design, such as the example shown in cross-section in FIG.4.
  • the package 110 encloses an integrated circuit 112 that is mounted on a substrate 114.
  • Two external capacitors 118a and 118b are coupled to the substrate 114.
  • An adhesive 119 couples the conventional lid 120 to the substrate 114.
  • An indium thermal interface material 122 is provided between the Hd 120 and the integrated circuit 112.
  • Thermal interface material 122 has an unwanted, and randomly located glob 123 that can jeopardize the external capacitors 118a and 118b as described more fully below.
  • the integrated circuit 112 is flip-chip mounted on solder bumps 125 and an underfill 126.
  • a metallization stack 128 is provided on the integrated circuit 112.
  • the lid 120 includes a core 130 and a jacket 132.
  • a peripheral wall 134 defines the outline of an interior cavity 136 of the lid 120.
  • the lower surface 138 of the internal cavity 136 includes a concave region 140 upon which a concave- shaped gold film 142 is applied.
  • the indium preform 122 will melt during reflow and seal the periphery, including the edges 144a and 144b, of the indium preform 122 before the indium is wetted to both the gold film 142 and the metallization stack 128.
  • the effect of the edge solidification is illustrated in FIGS. 5 and 6.
  • FIG. 5 is a plan view of the indium preform 122 shortly after commencement, but before completion, of a reflow process.
  • a portion of the thermal interface material 122 has undergone solidification to produce a solid barrier 151 that extends around the perimeter of the thermal interface material 122.
  • a flux is applied to the interface between the thermal interface material 122 and the underlying integrated circuit (see FIG.4) as well as on top of the thermal interface material 122 at the interface between the thermal interface material 122 and the overlying lid 120 and gold film 142 (see FIG. 4).
  • the purpose of the flux is to facilitate an ultimate metallurgical bonding between the thermal interface material 122 and the overlying metal and the underlying metal stack 128 of the integrated circuit 112.
  • pockets of the flux may be trapped in the interior 143 of the thermal interface material during the reflow process.
  • FIG. 5 Two such exemplary flux remnants 152a and 152b are depicted in FIG. 5, though only the flux remnant 152b is visible in the FIG. 6 sectional view. It is desirable for the flux remnants 152a and 152b to volatilize and liberate as completely as possible from the thermal interface material 122. Otherwise, and as noted in the Background section hereof, the unliberated remnants of flux 152a and 152b can lead to an incomplete reflow of the thermal interface material 122 and the formation of voids in the vicinity of the flux remnants 152a and 152b. Such voids can present regions of extremely poor thermal conductivity between the underlying integrated circuit 112 depicted in FIG. 4 and the overlying lid 120.
  • FIG.7 is a view of the underside of the conventional Hd 120 depicted in FIG. 4. Again, the entirety of the peripheral surface 134 and the undersurface 138 are both visible.
  • the gold film 142 is substantially rectangular and provided with a footprint that is slightly larger than the footprint 150 of the integrated circuit 112 depicted in FIG. 4.
  • the lack of rounds, such as those in the exemplary embodiment depicted in FIGS.2 and 3, can result in the somewhat random creation of the glob 123.
  • FIG. 8 depicts a plan view of the thermal interface material 122 following reflow and a plurality of thermal cycles, such as those encountered during normal device operation.
  • the glob 123 projects laterally from the thermal interface material 122, and, as noted above, can jeopardize the electrical integrity of one or more of the external electrical devices 119a and 119b. Furthermore, since the gold film 142 depicted in FIG. 7 does not include rounds which might otherwise attract more indium to the corners of the die footprint 50, there may be insufficient indium in the preform 122 near the corners. As a result, cracks 160a, 160b, 160c and 16Od may form in the indium preform 122 following multiple thermal cycles.
  • FIGS 1 , 2 and 9 An exemplary process flow in accordance with the present invention for attaching the lid 20 to the substrate 14 will now be described in conjunction with FIGS 1 , 2 and 9.
  • the adhesive film 19 is applied to the substrate 14 in step 260 of FIG. 9.
  • a suitable adhesive 19 is silicone-based thixotropic adhesive, which provides a compliant bond.
  • a film of flux is applied to the integrated circuit 12.
  • the purpose of the flux is to facilitate an ultimate metallurgical bonding between the later-applied indium thermal interface material and the backside metallization stack 28.
  • a rosin-based flux is advantageously used as the flux material.
  • the flux may consist of about 20 to 50% by weight rosin mixed with isopropyl alcohol.
  • a jet spray or other suitable application technique may be used to apply the flux.
  • the indium thermal interface material 22 is applied to the integrated circuit 12. This may be done in at least two ways. In this illustrative embodiment, a preformed film of indium with roughly the same footprint as the integrated circuit is applied to the backside metallization 28. An alternative to be discussed below, involves securing the thermal interface material to the Hd and then bringing the lid into contact with the integrated circuit 12.
  • the preformed indium thermal interface material 22 may be supplied in a variety of forms. In an exemplary embodiment, preformed pieces of indium may be supplied on a tape that is positioned on a reel. The tape is advanced and individual preformed pieces or sheets of indium are removed from the tape and placed on the integrated circuit 12.
  • the movement of the indium preforms may be by hand, an automated pick and place mechanism or other type of mechanism.
  • the ultimate uniformity in terms of thickness and material distribution of the indium thermal interface material 22 is a function of the degree of tilt of the lid 20 with respect to the substrate 14. It is desirable for the degree of tilt to be as small as possible.
  • the indium thermal interface material 22 will require a reflow process to establish the desired metallurgical bonding with the Hd 20 and the integrated circuit 12. It is desired that the reflow process not adversely impact the tilt characteristics of the Hd 20. Accordingly, it is preferable to perform a precure process on the adhesive 18.
  • the goal of the precure process is to partially harden the adhesive 19 before the indium thermal interface material 22 undergoes a reflow.
  • the reflow process will not cause substantial movement either laterally or vertically of the adhesive film and thus the overlying lid 20 during the indium reflow process.
  • flux Prior to precure, flux is applied to the indium film 22 at step 275 and the lid 20 is seated on the adhesive film 19 at step 280.
  • a rosin-based flux of the type described elsewhere herein may be used.
  • the seating process may be accomplished by hand with the aid of a guide rack to be described in more detail below or by way of an automated machine.
  • the lid 20 may be preheated prior to seating on the adhesive 19. For example, the lid 20 may be heated to about 100 to 135°C for 5.0 to 10.0 minutes. The preheated lid 20 is next seated on the adhesive 19.
  • the temperature of the lid 20 will drop by perhaps 10.0 to 15.0 0 C before being seated on the adhesive 19.
  • the substrate 14 may be positioned in a fixture also to be described in more detail below and a compressive force applied to the lid 20 by way of the fixture.
  • the adhesive 19 may be applied at any point prior to the seating of the lid 20.
  • the substrate 14 and Hd combination 20 are subjected to a precure heating at step 285. Suitable temperatures and times for the precure will depend on the adhesive and the thermal interface material. Fast curing adhesives may require as little as about 2.0 minutes at 100 0 C, however, a precure time of up to an hour will be more typical.
  • the precure process will fix the indium bond line thickness, that is, the thickness of the thermal interface material 22.
  • an indium reflow step is performed at step 290.
  • the package 10 may be placed in a belt furnace with a nitrogen purge, and heated to about
  • the adhesive film 19 undergoes a final curing process at step 290.
  • the curing process is performed without compressive force applied to the Hd 20.
  • the final cure may be performed at about 125°C for about 1.5 hours. Again the temperature and time will depend on the adhesive used.
  • FIG. 10 is a cross-sectional view.
  • a number of integrated circuit packages are depicted, however only one of the packages 10 is provided with element numbering.
  • the description that follows focuses on the package 10, but is illustrative of any packages held by the fixture 301.
  • the fixture 301 includes a base plate 302 upon which the circuit package 10 is seated.
  • a middle plate 303 is designed to seat on top of the circuit package 10.
  • the middle plate 303 is provided with a compliant sheet 304 composed of rubber or other compliant material.
  • the middle plate 303 is brought into secure engagement with the upper surfaces of the circuit package 10 by way of a top plate 305 that includes a plurality of springs 306. Pressure is applied downward on the top plate 305 by an automated machine or manual clamps and results in a downward force transmitted through the middle plate 303 to the circuit package 10.
  • the assembly of the circuit package 10 involves a number of process steps that are routinely carried out in different locations.
  • a rack or boat 307 is utilized to hold the circuit package 10 during movement between various processing areas.
  • the boat 307 includes a plurality of openings 308 and two upwardly-projecting posts 309 at each of the corners of the openings 308. The function of the posts 309 is to engage corners of the substrate 14 of the package 10 and thereby restrain yawing movements of the package 10.
  • FIG. 12 An optional lid alignment plate 311 is depicted in FIG. 12.
  • the alignment plate 311 may be used to facilitate placement of the lid 20 on the substrate 14 of the package. With the lid plate 311 temporarily placed over the package 10 and the base plate 104, the lid 20 is dropped in one of the openings 313 of the lid plate and seated on the substrate 14. The Hd plate 311 may be removed prior to positioning of the middle and top plates 106 and 110 depicted in FIG. 10.
  • lid preheating may be accomplished by automated machine, by hand, or by a combination of the two.
  • a Dai-Ichi Seiko model LAS64 lid attach machine may be used.
  • the LAS64 is capable of high precision lid placement, lid preheating and Hd compression.
  • other types of machines may be used in this regard.
  • FIG. 13 is a sectional view like FIG. 2.
  • the lid 320 may include a metallic core 330 and jacket 332, an internal cavity 336 and an undersurface 338, like the embodiment of FIGS. 1 and 2.
  • a gold film 342 on the undersurface 338 is provided with rounds, two of which are depicted and labeled 344a and 344b.
  • the lid 320 does not have a convex region. In this way, the beneficial aspects of the rounds 344a and 344b maybe realized without the use of a convex lid.
  • FIG. 14 is a sectional view like FIG. 2.
  • the lid 420 may include a metallic core 430 and jacket 432, an internal cavity 436 and an undersurface 438, like the embodiment of FIGS. 1 and 2.
  • the lid 420 may be provided with a convex region 440 and a gold film 442, but the gold film 442 need not have the shaped rounds of the type depicted in FIGS. 2 and 13.
  • die indium thermal interface material 22 may be first applied to the integrated circuit and the Hd 20 mereafter seated on the substrate 14.
  • another option that may be used that involves the preattachment of an indium thermal interface material to the Hd and the subsequent attachment of the lid to the substrate.
  • FIG. 15 is a cross-sectional view like FIG. 2 but of an alternate exemplary embodiment of the integrated circuit package Hd 520.
  • An indium preform film or foil 522 is preattached to the Hd 520.
  • this illustrative embodiment shares many characteristics of the embodiment of the Hd 20 depicted in FIG.
  • the Hd 520 may be provided with a convex region 540 and a gold film 542, with rounds 544a and 544b or without as desired.
  • the method of applying the preattached indium thermal interface material 522 is variable.
  • the preattachment involves applying a flux to the underside 538 of the Hd 520, placing an indium piece or foil 522 on the underside 538, performing a reflow heating step, applying a finishing flux to the reflowed indium foil 522, performing another reflow heating step, performing a cleaning step to remove excess flux, performing a stamping or "coining" of the indium foil 522 to achieve a desired thickness of the indium foil 522 and, finally, applying a layer of rosin-based flux to the coined indium foil 522.
  • the gold film 542 on the underside 538 of the Hd 520 is optional. With a preattached indium foil 522, the process flow described elsewhere herein in conjunction with FIG. 9, may be followed to attach the lid 520, albeit without the necessity of performing the step 70 of placing the thermal interface material on the integrated circuit separately.

Abstract

Various integrated circuit package elements are provided. In one aspect, an integrated circuit package device is provided that includes a lid (20) for covering an integrated circuit (12). The lid (20) has a convex surface (40) for applying pressure on the integrated circuit (12) when the Hd (20) is placed in a selected position. In another aspect, an integrated circuit package device is provided that includes a lid (20) that has a surface (40) for applying pressure to an integrated circuit (20) when the lid is in a selected position. A gold film (42) is coupled to the surface. The gold film (42) has a periphery (49) and a plurality of rounds (44a, 44b, 44c and 44d) extending from the periphery (49).

Description

INTEGRATED CIRCUIT PACKAGING
BACKGROUND OF THE INVENTION 1. Technical Field
This invention relates generally to semiconductor processing, and more particularly to methods of and apparatus for packaging an integrated circuit. 2. Background Art
Many current integrated circuits are formed as multiple die on a common wafer. After the basic process steps to form the circuits on the die are complete, the individual die are cut from the wafer. The cut die are then usually mounted to structures, such as circuit boards, or packaged in some form of enclosure.
One frequently-used package consists of a substrate upon which a die is mounted. The upper surface of the substrate includes electrical interconnects. The die is manufactured with a plurality of bond pads. A collection of solder bumps are provided between the bond pads of the die and substrate interconnects to establish ohmic contact. After the die is mounted to the substrate, a lid is attached to the substrate to cover the die. Some conventional integrated circuits, such as microprocessors, generate sizeable quantities of heat that must be ferried away to avoid device shutdown or damage.. The lid serves as both a protective cover and a heat transfer pathway.
To provide a heat transfer pathway from the integrated circuit to the lid, a thermal interface material is placed on the upper surface of the integrated circuit. In an ideal situation, the thermal interface material ideally fully contacts both the upper surface of the integrated circuit and the portion of the lower surface of the lid that overlies the integrated circuit. Conventional thermal interface materials include various types of pastes, and in some cases, a metal. More recently, designers have begun to turn to indium as a thermal interface material. The attachment of a lid to a die substrate involves a complex choreography of steps. The thermal interface material must be applied to the die. An adhesive must be applied to the substrate and cured in such a way that does not produce unwanted irregularities in the thickness or wetting of the thermal interface material. The lid must be attached to the substrate so that the tilt of the Hd relative to the die is within acceptable tolerances. High tilt can lead to nonuniformities in thermal interface material thickness, which can produce poor heat transfer characteristics. Indium as a thermal interface material presents certain challenges. A consistent metallurgical bond between the integrated circuit and the indium, and in turn, between the indium and the package lid is desirable in order to provide a uniform thermal resistance of heat transfer pathway away from the integrated circuit and into the lid. Achieving the necessary wetting of indium is not a trivial matter. Furthermore, the aforementioned tilt of the Hd may be impacted by thermally-induced movement of the lid adhesive during steps to bond the indium. Current techniques for establishing metallurgical bonding between a lid, an integrated circuit and the indium thermal interface material sandwiched therebetween involves the use of a flux film applied to both the upper surface of the integrated circuit and the upper surface of the indium thermal interface material. A subsequent reflow process produces a melting followed by a solidification of the indium material which produces the metallurgical bonding. In an ideal process, the flux would be completely displaced during the reflow such that a relatively homogeneous layer of indium remains after reflow. However, conventional indium thermal interface material is applied as a solid sheet or preform. During reflow, the edges of the indium preform can solidify and create a physical barrier that blocks the escape routes for flux remnants. Trapped flux remnants can result in the formation of voids in the indium. Voids in the indium represent areas of higher thermal resistance. Depending on the location of these "hot spots," device performance can be adversely impacted. One conventional type of package lid has a concave underside that faces toward an indium thermal interface material layer. During reflow, the concavity can produce the aforementioned peripheral solidification and resulting entrapment of flux remnants. Conventional concave lids, as well as planar lids, utilize a gold film to facilitate wetting of indium during reflow. Conventional gold films are typically square and have footprints that generally track the footprints of the underlying die. An issue associated with conventional gold films is the possibility that there will insufficient indium near the corners of the die after reflow. With insufficient indium at the comers, stresses applied to the indium can cause significant cracking of the indium preform after the repeated thermal cycling that occurs during normal device operation. The cracks create areas of heightened thermal resistance and thus hot spots.
Another anomaly sometimes observed in indium thermal interface materials is the appearance of a glob of indium that protrudes laterally from the bulk preform after reflow. Such globs tend to appear randomly. A glob, if large enough and in the right spot, may touch and damage or short external devices, such as capacitors.
The present invention is directed to overcoming or reducing the effects of one or more of the foregoing disadvantages.
DISCLOSURE OF INVENTION
In accordance with one aspect of the present invention, an integrated circuit package device is provided that includes a lid for covering an integrated circuit. The lid has a convex surface for applying pressure on the integrated circuit when the Hd is placed in a selected position.
In accordance with another aspect of the present invention, an integrated circuit package device is provided that includes a Hd that has a surface for applying pressure to an integrated circuit when the lid is in a selected position. A gold film is coupled to the surface. The gold film has a periphery and a plurality of rounds extending from the periphery.
In accordance with another aspect of the present invention, an integrated circuit package is provided that includes a substrate, an integrated circuit coupled to the substrate and a Hd coupled to the substrate over the integrated circuit. The Hd has a convex surface for applying pressure on the integrated circuit when the Hd is coupled to the substrate. In accordance with another aspect of the present invention, an integrated circuit package is provided that includes a substrate, an integrated circuit coupled to the substrate and a lid coupled to the substrate over the integrated circuit. The Hd has a surface for applying pressure to the integrated circuit when the lid is coupled to the substrate. A gold film is coupled to the surface of the lid. The gold film has a periphery and a plurality of rounds extending from the periphery. In accordance with another aspect of the present invention, a method of packaging an integrated circuit is provided. An integrated circuit is coupled to a substrate. An indium film is placed proximate the integrated circuit. A Hd that has a convex surface is coupled to the substrate. The indium film is reflowed. The convex surface applies pressure to the indium film during the reflow.
In accordance with another aspect of the present invention, a method of packaging an integrated circuit is provided. An integrated circuit is coupled to a substrate. An indium film is placed proximate the integrated circuit. A Hd is coupled to the substrate. The lid has a gold film with a plurality of rounds. The indium film is reflowed. The plurality of rounds wets at least a portion of the indium film during the reflow.
BRIEF DESCRIPTION OF THE DRAWINGS
The foregoing and other advantages of the invention will become apparent upon reading the following detailed description and upon reference to the drawings in which:
FIG. 1 is an exploded pictorial view of an exemplary embodiment of an integrated circuit package in accordance with the present invention;
FIG. 2 is a sectional view of FIG. 1 taken at section 2-2 in accordance with the present invention; FIG. 3 is a view of the underside of an exemplary embodiment of a package Hd in accordance with the present invention;
FIG. 4 is a cross-sectional view like FIG.2 but of a conventional integrated circuit package; FIG. 5 is a plan view of an indium film undergoing reflow in the conventional package depicted in FIG. 4;
FIG. 6 is a sectional view of FIG. 5 taken at section 6-6; FIG. 7 is a view of the underside of another conventional package Hd;
FIG. 8 is a plan view of an indium film used in conjunction with the conventional Hd depicted in FIG. 7 following some period of use;
FIG. 9 is a flow- chart of exemplary process steps to assemble the integrated circuit package depicted in FIGS. 1 and 2 in accordance with the present invention; FIG. 10 is a sectional view of an exemplary package fixture to hold the exemplary integrated circuit package of FIG. I in accordance with the present invention;
FIG. 11 is a pictorial view of an exemplary integrated circuit package' rack to hold the exemplary integrated circuit package of FIG. 1 in accordance with the present invention;
FIG. 12 is a pictorial view of an exemplary integrated circuit package Hd plate to aid placement of a lid on the exemplary integrated circuit package of FIG. 1 in accordance with the present invention;
FIG. 13 is a cross-sectional view of an alternate exemplary embodiment of a package Hd in accordance with the present invention;
FIG. 14 is a cross-sectional view of-another alternate exemplary embodiment of a package Hd in accordance with the present invention; and FIG. 15 is a cross-sectional view of another alternate exemplary embodiment of a package Hd in accordance with the present invention.
MODES FOR CARRYING OUT THE INVENTION
In the drawings described below, reference numerals are generally repeated where identical elements appear in more than one figure. Attention is now turned to FIGS. 1 and 2. FIG; 1 is an exploded pictorial view and FIG. 2 is a sectional view of an exemplary embodiment of an integrated circuit package 10 that includes an integrated circuit 12 mounted on a substrate 14. The substrate 14 may be provided with a plurality of conductor pins 16 that form a pin grid array or other pin-type arrangement for providing electrical connection to a socket or other type of electrical connection. Optionally, the substrate 14 may utilize some other form of interconnect, such as, for example, a land grid array or other types of interconnect structures. The integrated circuit 12 is electrically connected to one or more external electronic devices, four of which are visible and labeled 18a, 18b, 18c and 18d. The external devices 18a, 18b, 18c and 18d are typically capacitors, but may also be resistors, inductors or any of a variety of electronic devices used with integrated circuits. The integrated circuit 12 is electrically connected to the external devices 18a, 18b, 18c and 18d via electrical interconnects that are not visible. An adhesive film 19 is provided on the upper surface of the substrate 14 to secure a lid 20 to the substrate 14. The Hd 20 is shown exploded from the substrate 14. To facilitate heat transfer from the integrated circuit 12 to the lid 20, a thermal interface material 22, preferably composed of indium, is disposed on the integrated circuit 12. When the lid 20 is positioned on the substrate 14 and the adhesive film 19 is fully cured as described more fully below, the indium thermal interface material 22 will establish a metallurgical bond with both the integrated circuit 12 and the overlying lid 20. For reasons to be explained later, two channels 23a and 23b are initially provided in the thermal interface material 22. The channels 23a and 23b extend from a peripheral boundary, in this case the edges 23a and 23b, towards the interior of the thermal interface material 22. Referring now primarily to FIG. 2, the integrated circuit 12 may be secured to the substrate 14 in a great variety of ways. In the embodiment illustrated, the integrated circuit 12 is flip-chip mounted to the substrate 14. A plurality of solder bumps 25 are positioned between the lower surface of the integrated circuit 12 and the upper surface of the substrate 14. The bumps 25 provide electrical interconnects between the integrated circuit 12 and a plurality of electrical conductors (not shown) positioned on the substrate 14 that are interconnected to the conductor pins 16. An underfill layer 26 is provided beneath the integrated circuit 12 to serve principally as a cushion against both physical and thermal expansion loads subjected to the integrated circuit 12. To facilitate the wetting of the indium thermal interface material 22 to the integrated circuit 12, the upper surface, i.e., the backside, of the integrated circuit 12 is provided with a metallization stack 28 that consists of an aluminum film formed on the integrated circuit 12, a titanium film formed on the aluminum film, a nickel- vanadium film formed on the titanium film and a gold film formed on the nickel-vanadium film. The aluminum film provides advantageous adhesion with silicon. The titanium film provides a barrier layer to prevent gold from migrating into the integrated circuit 12, the nickel- vanadium film provides desirable adhesion between with gold and the gold film provides a desirable wetting surface for indium. The selection appropriate materials for the backside metallization will depend on the composition of the integrated circuit 12 and the thermal interface material 22. The stack 28 is formed on the integrated circuit 12 prior to application of the thermal interface material 22. The lid 20 is advantageously composed of a material or materials with a relatively favorable conductive heat transfer coefficient. In an exemplary embodiment, the lid 20 consists of a copper core 30 surrounded by a nickel jacket 32. The lid 20 is generally rectangular and may be substantially square if desired. The lid 20 includes a downwardly projecting perimeter wall 34 that defines an interior space 36. The interior space 36 is sized to more than accommodate the footprint of the integrated circuit 12 and the overlying thermal interface material 22. Note that the adhesive film 19 is applied to the upper surface of the substrate 14 with a footprint that generally tracks the footprint of the perimeter wall 34 of the lid 20. To facilitate metallurgical bonding between the thermal interface material 22 composed of indium and the lower surface 38 of the lid 20, a thin film of gold 40 is positioned on the lower surface 38 of the lid 20. The various thicknesses of the thermal interface material 22, the gold film 40 as well as the vertical dimension of the interior space 36 are selected so that when the lid 20 is seated on the adhesive film 19, the thermal interface material 22 and the overlying gold film 40 will be in physical contact.
The lower surface 38 of the Hd 20 is provided with a convex region 40. Gold plating 42 is applied to the convex region 40 of the uπdersurface 38. Unlike conventional gold plating which is substantially square, in footprint, the gold plating 42 is provided with a plurality of shaped rounds, two of which are visible and labeled 44a and 44b in FIG. 2. The structure of the rounds 44a and 44b will be described more fully in conjunction with the discussion of FIG. 3 below. During assembly, a layer of flux (not shown) is applied to the upper surface of the metallization stack 28 prior to the application of the thermal interface material 22 and another layer of flux is applied to the upper surface of the thermal interface material 22 (again not shown). The convex region 40 of the lid 20 results in a concentration of the compressive force or pressure applied to the indium preform 22 at the center 46 of the integrated circuit 12. With the compressive force being concentrated at the center 46 during a subsequent indium reflow process, molten indium will wet the surface of the center 48 of the gold film 42 and thus the lid cavity 36 and the center 46 of the metallization stack 28 and thus the integrated circuit 12 and then spread outwardly to wet the entire upper surface of the metallization stack 28 and the gold film 42. Since the convex region 40 is present, the reflow process will proceed as just described provides better opportunities for the liberation of any flux or flux residue that might otherwise become trapped during reflow and lead to the formation of voids in the indium preform 22.
The rounds 44a and 44b are designed to provide specifically located wetting surfaces for the indium preform 22 during reflow. The goal is to route molten indium toward the rounds 44a and thus avoid the potential for molten indium to form random bulges which might project downwardly and short the external electronic devices 19a and 19b.
Additional detail regarding the lid 20 may be understood by referring now also to FIG. 3, which shows the underside of the lid 20 depicted in FIGS. 1 and 2. Since the lid 20 is viewed from the underside, the entirety of the peripheral wall 34 and the internal cavity 36 are visible. As noted above, the gold film 42 is formed on the undersurface 38 of the lid 20. Here, the rounds 44a and 44b, as well as two additional rounds 44c and 44d, of the gold film 42 are visible. The rounds 44a, 44b, 44c and 44d extend laterally away from the periphery 49 of the gold film 42. The dashed box 50 represents the outline or footprint of the integrated circuit 12 over which the gold film 42 will be positioned during assembly. The gold film 42 is provided with an area or footprint that is slightly larger than the footprint 50 of the integrated circuit 12. When the lid 20 is flipped right side up and positioned on the indium preform 22 depicted in FIG. 2, and a reflow process is commenced, the rounds 44a, 44b, 44c and 44d will attract molten indium toward the comers 52a, 52b, 52c and 52d of the integrated circuit. In this way, there will be ample indium located at the comers 52 a, 52b, 52c and 52d of the integrated circuit following reflow, which will produce a reduction in the stresses in the indium preform proximate the corners 52a, 52b, 52c and 52d. In addition, since the rounds will strongly attract molten indium toward the corners 52a, 52b, 52c and 52d and thus away from the central portion 54 of the integrated circuit, there will be much less tendency for the production of random globs of indium that might otherwise impact the external circuit devices 18a, 18b, ISc and 18d (see FIG. 1).
In the embodiment illustrated in FIG. 3, the rounds 44a, 44b, 44c and 44d are somewhat circular. However, it should be understood that the exact geometry of the rounds 44a, 44b, 44c and 44d is subject to design discretion. Indeed, the rounds 44a, 44b, 44c and 44d may number less than four and be located at other than the corners. Indeed, the rounds 44a, 44b, 44c and 44d may be located at various locations where it is desirable to attract indium away from the locations of external structures, such as the devices 118a, 118b, 118c and 118d shown in FIG. 1, or where it is important to have bulked up indium, such as at the comers. Similarly, the sizes of the rounds 44a, 44b, 44c and 44d and the overall size of the gold film 42 are again dependant upon the size of the underlying integrated circuit 12 (see FIGS. 1 and 2). In an illustrative embodiment for an integrated circuit with a die size of about 17.7 by 13.26 mm, the gold film 42 may be configured such that there is a gap 56 between the edge of the die area 50 and the edge of the gold film 0.5 ± 0.05 mm and the radius R of the rounds 44a, 44b, 44c and 44d may be about 0.8 ± 0.05 mm.
While well-known gold plating techniques may be used to form the gold film 42, other gold deposition or forming techniques may be used, such as sputtering. The rounds 44a, 44b, 44c and 44d may be formed at the same time as the film 42 using the same techniques or separately using the same techniques.
The benefits of the present invention may be better appreciated by briefly contrasting with a conventional package and lid design, such as the example shown in cross-section in FIG.4. The package 110 encloses an integrated circuit 112 that is mounted on a substrate 114. Two external capacitors 118a and 118b are coupled to the substrate 114. An adhesive 119 couples the conventional lid 120 to the substrate 114. An indium thermal interface material 122 is provided between the Hd 120 and the integrated circuit 112. Thermal interface material 122 has an unwanted, and randomly located glob 123 that can jeopardize the external capacitors 118a and 118b as described more fully below. The integrated circuit 112 is flip-chip mounted on solder bumps 125 and an underfill 126. A metallization stack 128 is provided on the integrated circuit 112. The lid 120 includes a core 130 and a jacket 132. A peripheral wall 134 defines the outline of an interior cavity 136 of the lid 120.
The lower surface 138 of the internal cavity 136 includes a concave region 140 upon which a concave- shaped gold film 142 is applied. As a result of the concave design, the indium preform 122 will melt during reflow and seal the periphery, including the edges 144a and 144b, of the indium preform 122 before the indium is wetted to both the gold film 142 and the metallization stack 128. The effect of the edge solidification is illustrated in FIGS. 5 and 6. FIG. 5 is a plan view of the indium preform 122 shortly after commencement, but before completion, of a reflow process. At this stage a portion of the thermal interface material 122 has undergone solidification to produce a solid barrier 151 that extends around the perimeter of the thermal interface material 122. As noted elsewhere herein, a flux is applied to the interface between the thermal interface material 122 and the underlying integrated circuit (see FIG.4) as well as on top of the thermal interface material 122 at the interface between the thermal interface material 122 and the overlying lid 120 and gold film 142 (see FIG. 4). The purpose of the flux is to facilitate an ultimate metallurgical bonding between the thermal interface material 122 and the overlying metal and the underlying metal stack 128 of the integrated circuit 112. As noted in the Background section hereof, pockets of the flux may be trapped in the interior 143 of the thermal interface material during the reflow process. Two such exemplary flux remnants 152a and 152b are depicted in FIG. 5, though only the flux remnant 152b is visible in the FIG. 6 sectional view. It is desirable for the flux remnants 152a and 152b to volatilize and liberate as completely as possible from the thermal interface material 122. Otherwise, and as noted in the Background section hereof, the unliberated remnants of flux 152a and 152b can lead to an incomplete reflow of the thermal interface material 122 and the formation of voids in the vicinity of the flux remnants 152a and 152b. Such voids can present regions of extremely poor thermal conductivity between the underlying integrated circuit 112 depicted in FIG. 4 and the overlying lid 120. During the reflow process, the constituents 154 from the flux remnants 152a and 152b are blocked from leaving the thermal interface material 122 by the solidified crust 151 forming at the edges 144a and 144b of the thermal interface material 122. Without an outlet, the flux remnants 152a and 152b will possibly lead to the formation of voids in the thermal interface material 122 and attendant hot spots. Another mechanical fallout of the conventional Hd design may be understood by referring now to FIGS.
7 and 8. FIG.7 is a view of the underside of the conventional Hd 120 depicted in FIG. 4. Again, the entirety of the peripheral surface 134 and the undersurface 138 are both visible. The gold film 142 is substantially rectangular and provided with a footprint that is slightly larger than the footprint 150 of the integrated circuit 112 depicted in FIG. 4. The lack of rounds, such as those in the exemplary embodiment depicted in FIGS.2 and 3, can result in the somewhat random creation of the glob 123. FIG. 8 depicts a plan view of the thermal interface material 122 following reflow and a plurality of thermal cycles, such as those encountered during normal device operation. Note that the glob 123 projects laterally from the thermal interface material 122, and, as noted above, can jeopardize the electrical integrity of one or more of the external electrical devices 119a and 119b. Furthermore, since the gold film 142 depicted in FIG. 7 does not include rounds which might otherwise attract more indium to the corners of the die footprint 50, there may be insufficient indium in the preform 122 near the corners. As a result, cracks 160a, 160b, 160c and 16Od may form in the indium preform 122 following multiple thermal cycles.
An exemplary process flow in accordance with the present invention for attaching the lid 20 to the substrate 14 will now be described in conjunction with FIGS 1 , 2 and 9. Following the mounting of the integrated circuit 12 and the fabrication of the backside metal stack 28, the adhesive film 19 is applied to the substrate 14 in step 260 of FIG. 9. One example of a suitable adhesive 19 is silicone-based thixotropic adhesive, which provides a compliant bond.
At step 265, a film of flux is applied to the integrated circuit 12. The purpose of the flux is to facilitate an ultimate metallurgical bonding between the later-applied indium thermal interface material and the backside metallization stack 28. A rosin-based flux is advantageously used as the flux material. In an exemplary embodiment, the flux may consist of about 20 to 50% by weight rosin mixed with isopropyl alcohol. A jet spray or other suitable application technique may be used to apply the flux.
At step 270, the indium thermal interface material 22 is applied to the integrated circuit 12. This may be done in at least two ways. In this illustrative embodiment, a preformed film of indium with roughly the same footprint as the integrated circuit is applied to the backside metallization 28. An alternative to be discussed below, involves securing the thermal interface material to the Hd and then bringing the lid into contact with the integrated circuit 12. The preformed indium thermal interface material 22 may be supplied in a variety of forms. In an exemplary embodiment, preformed pieces of indium may be supplied on a tape that is positioned on a reel. The tape is advanced and individual preformed pieces or sheets of indium are removed from the tape and placed on the integrated circuit 12. The movement of the indium preforms may be by hand, an automated pick and place mechanism or other type of mechanism. The ultimate uniformity in terms of thickness and material distribution of the indium thermal interface material 22 is a function of the degree of tilt of the lid 20 with respect to the substrate 14. It is desirable for the degree of tilt to be as small as possible. The indium thermal interface material 22 will require a reflow process to establish the desired metallurgical bonding with the Hd 20 and the integrated circuit 12. It is desired that the reflow process not adversely impact the tilt characteristics of the Hd 20. Accordingly, it is preferable to perform a precure process on the adhesive 18. The goal of the precure process is to partially harden the adhesive 19 before the indium thermal interface material 22 undergoes a reflow. In this way, the reflow process will not cause substantial movement either laterally or vertically of the adhesive film and thus the overlying lid 20 during the indium reflow process. Prior to precure, flux is applied to the indium film 22 at step 275 and the lid 20 is seated on the adhesive film 19 at step 280. A rosin-based flux of the type described elsewhere herein may be used. The seating process may be accomplished by hand with the aid of a guide rack to be described in more detail below or by way of an automated machine. The lid 20 may be preheated prior to seating on the adhesive 19. For example, the lid 20 may be heated to about 100 to 135°C for 5.0 to 10.0 minutes. The preheated lid 20 is next seated on the adhesive 19. It is anticipated that the temperature of the lid 20 will drop by perhaps 10.0 to 15.00C before being seated on the adhesive 19. At the time when the lid 20 is seated on the adhesive 19, the substrate 14 may be positioned in a fixture also to be described in more detail below and a compressive force applied to the lid 20 by way of the fixture. It should be noted that the adhesive 19 may be applied at any point prior to the seating of the lid 20. With compressive force applied, the substrate 14 and Hd combination 20 are subjected to a precure heating at step 285. Suitable temperatures and times for the precure will depend on the adhesive and the thermal interface material. Fast curing adhesives may require as little as about 2.0 minutes at 1000C, however, a precure time of up to an hour will be more typical. The precure process will fix the indium bond line thickness, that is, the thickness of the thermal interface material 22.
Following the precure at step 285, an indium reflow step is performed at step 290. In an exemplary process for indium, the package 10 may be placed in a belt furnace with a nitrogen purge, and heated to about
170 to 190 0C for about 3.0 to 10.0 minutes. The reflow is advantageously performed without compressive force applied to the Hd 20. Again, the goal of the indium reflow is to establish metallurgical bonding between the indium thermal interface material 22 and the overlying gold film 40 and the underlying backside metallization stack 28. Following the indium reflow step 290, the adhesive film 19 undergoes a final curing process at step
300. The curing process is performed without compressive force applied to the Hd 20. The final cure may be performed at about 125°C for about 1.5 hours. Again the temperature and time will depend on the adhesive used.
In the process flow described elsewhere herein in conjunction with FIG. 9, it was noted that a fixture may be used to hold an integrated circuit package, such as the package 10 during various process steps. An exemplary embodiment of such a fixture 302 is depicted in FIG. 10, which is a cross-sectional view. A number of integrated circuit packages are depicted, however only one of the packages 10 is provided with element numbering. The description that follows focuses on the package 10, but is illustrative of any packages held by the fixture 301. The fixture 301 includes a base plate 302 upon which the circuit package 10 is seated. A middle plate 303 is designed to seat on top of the circuit package 10. The middle plate 303 is provided with a compliant sheet 304 composed of rubber or other compliant material. The middle plate 303 is brought into secure engagement with the upper surfaces of the circuit package 10 by way of a top plate 305 that includes a plurality of springs 306. Pressure is applied downward on the top plate 305 by an automated machine or manual clamps and results in a downward force transmitted through the middle plate 303 to the circuit package 10. The assembly of the circuit package 10 involves a number of process steps that are routinely carried out in different locations. Accordingly, a rack or boat 307 is utilized to hold the circuit package 10 during movement between various processing areas. As better seen in FIG. 11, which is a pictorial view, the boat 307 includes a plurality of openings 308 and two upwardly-projecting posts 309 at each of the corners of the openings 308. The function of the posts 309 is to engage corners of the substrate 14 of the package 10 and thereby restrain yawing movements of the package 10.
An optional lid alignment plate 311 is depicted in FIG. 12. The alignment plate 311 may be used to facilitate placement of the lid 20 on the substrate 14 of the package. With the lid plate 311 temporarily placed over the package 10 and the base plate 104, the lid 20 is dropped in one of the openings 313 of the lid plate and seated on the substrate 14. The Hd plate 311 may be removed prior to positioning of the middle and top plates 106 and 110 depicted in FIG. 10.
It should be understood that movement of the various pieces of the packages 10 as well as various process steps, such as lid preheating, lid placement and Hd compression, may be accomplished by automated machine, by hand, or by a combination of the two. For example, a Dai-Ichi Seiko model LAS64 lid attach machine may be used. The LAS64 is capable of high precision lid placement, lid preheating and Hd compression. Of course, other types of machines may be used in this regard.
An alternate exemplary embodiment of the integrated circuit package lid 320 may be understood by referring now to FIG. 13, which is a sectional view like FIG. 2. The lid 320 may include a metallic core 330 and jacket 332, an internal cavity 336 and an undersurface 338, like the embodiment of FIGS. 1 and 2. In this illustrative embodiment, a gold film 342 on the undersurface 338 is provided with rounds, two of which are depicted and labeled 344a and 344b. However, the lid 320 does not have a convex region. In this way, the beneficial aspects of the rounds 344a and 344b maybe realized without the use of a convex lid.
Another alternate exemplary embodiment of the integrated circuit lid 420 may be understood by referring now to FIG. 14, which is a sectional view like FIG. 2. The lid 420 may include a metallic core 430 and jacket 432, an internal cavity 436 and an undersurface 438, like the embodiment of FIGS. 1 and 2. The lid 420 may be provided with a convex region 440 and a gold film 442, but the gold film 442 need not have the shaped rounds of the type depicted in FIGS. 2 and 13.
As noted above in conjunction with FIGS. 1, 2 and 9, die indium thermal interface material 22 may be first applied to the integrated circuit and the Hd 20 mereafter seated on the substrate 14. However, another option that may be used that involves the preattachment of an indium thermal interface material to the Hd and the subsequent attachment of the lid to the substrate.' This alternate embodiment may be understood by referring now to FIG. 15, which is a cross-sectional view like FIG. 2 but of an alternate exemplary embodiment of the integrated circuit package Hd 520. An indium preform film or foil 522 is preattached to the Hd 520. In other respects, this illustrative embodiment shares many characteristics of the embodiment of the Hd 20 depicted in FIG. 2, including a core 530 surrounded by a jacket 532, an internal cavity 536 and an undersurface 438. The Hd 520 may be provided with a convex region 540 and a gold film 542, with rounds 544a and 544b or without as desired.
The method of applying the preattached indium thermal interface material 522 is variable. However, in an illustrative embodiment, the preattachment involves applying a flux to the underside 538 of the Hd 520, placing an indium piece or foil 522 on the underside 538, performing a reflow heating step, applying a finishing flux to the reflowed indium foil 522, performing another reflow heating step, performing a cleaning step to remove excess flux, performing a stamping or "coining" of the indium foil 522 to achieve a desired thickness of the indium foil 522 and, finally, applying a layer of rosin-based flux to the coined indium foil 522.
The gold film 542 on the underside 538 of the Hd 520 is optional. With a preattached indium foil 522, the process flow described elsewhere herein in conjunction with FIG. 9, may be followed to attach the lid 520, albeit without the necessity of performing the step 70 of placing the thermal interface material on the integrated circuit separately.
While the invention may be susceptible to various modifications and alternative forms, specific embodiments have been shown by way of example in the drawings and have been described in detail herein. However, it should be understood that the invention is not intended to be limited to the particular forms disclosed. Rather, the invention is to cover all modifications, equivalents and alternatives falling within the spirit and scope of the invention as defined by the following appended claims.

Claims

CLAIMSWhat is claimed is:
1. An integrated circuit package device, comprising: a lid (20) for covering an integrated circuit (12), the lid (20) having a convex surface (40) for applying pressure on an the integrated circuit (12) when the lid (20) is placed in a selected position.
2. The integrated circuit package device of claim 1, wherein the lid (20) comprises a peripheral surface (34) and an internal cavity (36) circumscribed by the peripheral surface (34), the internal cavity (36) having the convex surface (40).
3. The integrated circuit package device of claim 1, comprising a gold film (42) on the convex surface (40).
4. The integrated circuit package device of claim 3, wherein the gold film (42) has a periphery (49) and a plurality of rounds (44a, 44b, 44c and 44d) extending laterally from the periphery (49).
5. An integrated circuit package device, comprising, a lid (20) having a surface for applying pressure to an integrated circuit when the lid is in a selected position; and a gold film (42) coupled to the surface, the gold film (42) having a periphery (49) and a plurality of rounds (44a, 44b, 44c and 44d) extending from the periphery (49).
6. The integrated circuit package device of claim 5, wherein the lid (20) comprises a peripheral surface (34) and an internal cavity (36) circumscribed by the peripheral surface (34), the internal cavity (36) having the surface for applying pressure that comprises a convex surface (40).
7. The integrated circuit package device of claims 1 or 6, comprising an indium film (22) coupled to the convex surface (40).
8. An integrated circuit package, comprising: a substrate (14); an integrated circuit (12) coupled to the substrate (14); and a Hd (20) coupled to the substrate (14) over the integrated circuit (12), the lid (20) having a convex surface (40) for applying pressure on the integrated circuit (12) when the Hd (20) is coupled to the substrate (14).
9. The integrated circuit package of claim 8, wherein the lid (20) comprises a peripheral surface (34) and an internal cavity (36) circumscribed by the peripheral surface (34), the internal cavity (36) having the convex surface (40).
10. The integrated circuit package of claim 8, comprising a gold film (42) on the convex surface (40).
11. The integrated circuit package of claim 10, wherein the gold film (40) has a periphery (49) and a plurality of rounds (44a, 44b, 44c and 44d) extending laterally from the periphery.
12. An integrated circuit package, comprising: a substrate (14); an integrated circuit (12) coupled to the substrate (14); a lid (20) coupled to the substrate (14) over the integrated circuit (12), the lid (20) having a surface (40) for applying pressure to the integrated circuit (12) when the lid (20) is coupled to the substrate; and a gold film (42) coupled to the surface (40), the gold film (42) having a periphery (49) and a plurality of rounds (44a, 44b, 44c and 44d) extending from the periphery.
13. The integrated circuit package of claim 12, wherein the lid comprises a peripheral surface (34) and an internal cavity (36) circumscribed by the peripheral surface (34), the internal cavity (36) having- the surface for applying pressure that comprises a convex surface (40).
14. The integrated circuit package of claims 8 or 13, comprising an indium film (22) coupled to the convex surface (40).
15. A method of packaging an integrated circuit, comprising: coupling an integrated circuit (12) to a substrate (14); placing an indium film (22) proximate the integrated circuit (12); coupling a lid (20) to the substrate (14), the lid (20) having a gold film (42) with a plurality of rounds
(44a, 44b, 44c and 44d); and reflowing the indium film (22), the plurality of rounds (44a, 44b, 44c and 44d) wetting at least a portion of the indium film (22) during the reflow.
16. A method of packaging an integrated circuit, comprising: coupling an integrated circuit (12) to a substrate(14); placing an indium film(22) proximate the integrated circuit (12); coupling a lid (20) having a convex surface (40) to the substrate (14); and reflowing the indium film (22), the convex surface (40) applying pressure to the indium film (22) during the reflow.
17. The method of claims 15 or 16, wherein the placing of the indium film (22) comprises placing an indium preform (22) on the integrated circuit (12).
18. The method of claims 15 or 16, wherein the coupling of the indium film comprises coupling an indium preform (522) to the lid (20) and placing the lid (20) proximate the integrated circuit.
19. The method of claims 15 or 16, wherein the coupling of the lid (20) comprises applying an adhesive (18) between the Hd and the substrate.
20. The method of claim 16, comprising coupling a gold film (42) to a surface of the lid (20) and between the indium film (22) and the lid (20).
21. The method of claim 21 , comprising providing the gold film (42) with a plurality of rounds (44a, 44b, 44c and 44d).
PCT/US2007/007588 2006-06-07 2007-03-29 Integrated circuit packaging WO2007142721A1 (en)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US11/422,807 US7513035B2 (en) 2006-06-07 2006-06-07 Method of integrated circuit packaging
US11/422,807 2006-06-07

Publications (1)

Publication Number Publication Date
WO2007142721A1 true WO2007142721A1 (en) 2007-12-13

Family

ID=38330780

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/US2007/007588 WO2007142721A1 (en) 2006-06-07 2007-03-29 Integrated circuit packaging

Country Status (3)

Country Link
US (1) US7513035B2 (en)
TW (1) TW200810031A (en)
WO (1) WO2007142721A1 (en)

Cited By (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2015138393A1 (en) * 2014-03-12 2015-09-17 Invensas Corporation Integrated circuits protected by substrates with cavities, and methods of manufacture
US9165793B1 (en) 2014-05-02 2015-10-20 Invensas Corporation Making electrical components in handle wafers of integrated circuit packages
US9252127B1 (en) 2014-07-10 2016-02-02 Invensas Corporation Microelectronic assemblies with integrated circuits and interposers with cavities, and methods of manufacture
US9355997B2 (en) 2014-03-12 2016-05-31 Invensas Corporation Integrated circuit assemblies with reinforcement frames, and methods of manufacture
US9412806B2 (en) 2014-06-13 2016-08-09 Invensas Corporation Making multilayer 3D capacitors using arrays of upstanding rods or ridges
US9478504B1 (en) 2015-06-19 2016-10-25 Invensas Corporation Microelectronic assemblies with cavities, and methods of fabrication
US9741649B2 (en) 2014-06-04 2017-08-22 Invensas Corporation Integrated interposer solutions for 2D and 3D IC packaging

Families Citing this family (16)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US9368428B2 (en) 2004-06-30 2016-06-14 Cree, Inc. Dielectric wafer level bonding with conductive feed-throughs for electrical connection and thermal management
US10873002B2 (en) * 2006-10-20 2020-12-22 Cree, Inc. Permanent wafer bonding using metal alloy preform discs
US7633151B2 (en) * 2007-03-16 2009-12-15 Advanced Micro Devices, Inc. Integrated circuit package lid with a wetting film
US8253042B2 (en) * 2007-03-19 2012-08-28 Conti Temic Microelectronic Gmbh Housing comprising an electronic component
US8173912B2 (en) * 2007-03-19 2012-05-08 Conti Temic Microelectronic Gmbh Housing comprising a device for fixing an electronic component
US7733655B2 (en) * 2008-07-22 2010-06-08 International Business Machines Corporation Lid edge capping load
US8205766B2 (en) * 2009-05-20 2012-06-26 The Bergquist Company Method for packaging thermal interface materials
US8430264B2 (en) * 2009-05-20 2013-04-30 The Bergquist Company Method for packaging thermal interface materials
US8823164B2 (en) 2011-10-28 2014-09-02 International Business Machines Corporation Heatsink attachment module
JP6155617B2 (en) * 2012-12-13 2017-07-05 セイコーエプソン株式会社 Electronic devices, electronic devices, and moving objects
US9508653B2 (en) * 2013-09-18 2016-11-29 Taiwan Semiconductor Manufacturing Company, Ltd. Die-tracing in integrated circuit manufacturing and packaging
US10242962B1 (en) 2017-08-04 2019-03-26 Advanced Micro Devices, Inc. Back side metallization
CN108581126B (en) * 2018-06-20 2023-09-15 大冶特殊钢有限公司 Flip LED chip guiding device, reflow soldering machine and LED chip soldering method
US11626336B2 (en) * 2019-10-01 2023-04-11 Qualcomm Incorporated Package comprising a solder resist layer configured as a seating plane for a device
JP2021090030A (en) * 2019-12-06 2021-06-10 富士電機株式会社 Semiconductor device and manufacturing method for semiconductor device
US11532535B2 (en) 2021-04-14 2022-12-20 Taiwan Semiconductor Manufacturing Company, Ltd. Semiconductor die package with thermal management features and method for forming the same

Citations (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP0338249A2 (en) * 1988-04-18 1989-10-25 International Business Machines Corporation Electronic package
US5545473A (en) * 1994-02-14 1996-08-13 W. L. Gore & Associates, Inc. Thermally conductive interface
US5647123A (en) * 1995-10-16 1997-07-15 Motorola, Inc. Method for improving distribution of underfill between a flip chip die and a circuit board
US6504723B1 (en) * 2001-11-15 2003-01-07 Intel Corporation Electronic assembly having solder thermal interface between a die substrate and a heat spreader
US6504242B1 (en) * 2001-11-15 2003-01-07 Intel Corporation Electronic assembly having a wetting layer on a thermally conductive heat spreader
US20030058620A1 (en) * 2001-09-27 2003-03-27 Rumer Christopher L. Method to compensate for stress between heat spreader and thermal interface material
JP2003124438A (en) * 2001-10-19 2003-04-25 Mitsubishi Electric Corp Semiconductor device and method of manufacturing the same
US20040178494A1 (en) * 2003-03-11 2004-09-16 Silicinware Precision Industries, Ltd Semiconductor package with heat sink
US20050255635A1 (en) * 2004-05-13 2005-11-17 Robert Starkston Microelectronic assembly having a thermally conductive member with a cavity to contain a portion of a thermal interface material

Family Cites Families (26)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4034469A (en) * 1976-09-03 1977-07-12 Ibm Corporation Method of making conduction-cooled circuit package
US4069498A (en) * 1976-11-03 1978-01-17 International Business Machines Corporation Studded heat exchanger for integrated circuit package
JPH04192552A (en) * 1990-11-27 1992-07-10 Nec Corp Package for semiconductor use
WO1996019829A1 (en) * 1994-12-22 1996-06-27 Pace Benedict G Device for superheating steam
US5904499A (en) * 1994-12-22 1999-05-18 Pace; Benedict G Package for power semiconductor chips
US6614110B1 (en) * 1994-12-22 2003-09-02 Benedict G Pace Module with bumps for connection and support
US5881945A (en) * 1997-04-30 1999-03-16 International Business Machines Corporation Multi-layer solder seal band for semiconductor substrates and process
US20020076910A1 (en) * 1999-12-15 2002-06-20 Pace Benedict G. High density electronic interconnection
US6613605B2 (en) * 1999-12-15 2003-09-02 Benedict G Pace Interconnection method entailing protuberances formed by melting metal over contact areas
US6342407B1 (en) * 2000-12-07 2002-01-29 International Business Machines Corporation Low stress hermetic seal
US6848172B2 (en) 2001-12-21 2005-02-01 Intel Corporation Device and method for package warp compensation in an integrated heat spreader
US6756669B2 (en) 2002-04-05 2004-06-29 Intel Corporation Heat spreader with down set leg attachment feature
US6867978B2 (en) 2002-10-08 2005-03-15 Intel Corporation Integrated heat spreader package for heat transfer and for bond line thickness control and process of making
US6848610B2 (en) 2003-03-25 2005-02-01 Intel Corporation Approaches for fluxless soldering
US6882535B2 (en) 2003-03-31 2005-04-19 Intel Corporation Integrated heat spreader with downset edge, and method of making same
US6989586B2 (en) 2003-03-31 2006-01-24 Intel Corporation Integrated circuit packages with reduced stress on die and associated substrates, assemblies, and systems
US6934154B2 (en) 2003-03-31 2005-08-23 Intel Corporation Micro-channel heat exchangers and spreaders
US20070164424A1 (en) * 2003-04-02 2007-07-19 Nancy Dean Thermal interconnect and interface systems, methods of production and uses thereof
US6833289B2 (en) 2003-05-12 2004-12-21 Intel Corporation Fluxless die-to-heat spreader bonding using thermal interface material
US6870258B1 (en) 2003-06-16 2005-03-22 Advanced Micro Devices Fixture suitable for use in coupling a lid to a substrate and method
US7014093B2 (en) 2003-06-26 2006-03-21 Intel Corporation Multi-layer polymer-solder hybrid thermal interface material for integrated heat spreader and method of making same
US6924170B2 (en) 2003-06-30 2005-08-02 Intel Corporation Diamond-silicon hybrid integrated heat spreader
US6987317B2 (en) 2003-09-30 2006-01-17 Intel Corporation Power delivery using an integrated heat spreader
US20050133934A1 (en) * 2003-12-23 2005-06-23 Mellody James P. Thermal interface material bonding
US6936501B1 (en) 2004-04-05 2005-08-30 Advanced Micro Devices, Inc. Semiconductor component and method of manufacture
US7012011B2 (en) 2004-06-24 2006-03-14 Intel Corporation Wafer-level diamond spreader

Patent Citations (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP0338249A2 (en) * 1988-04-18 1989-10-25 International Business Machines Corporation Electronic package
US5545473A (en) * 1994-02-14 1996-08-13 W. L. Gore & Associates, Inc. Thermally conductive interface
US5647123A (en) * 1995-10-16 1997-07-15 Motorola, Inc. Method for improving distribution of underfill between a flip chip die and a circuit board
US20030058620A1 (en) * 2001-09-27 2003-03-27 Rumer Christopher L. Method to compensate for stress between heat spreader and thermal interface material
JP2003124438A (en) * 2001-10-19 2003-04-25 Mitsubishi Electric Corp Semiconductor device and method of manufacturing the same
US6504723B1 (en) * 2001-11-15 2003-01-07 Intel Corporation Electronic assembly having solder thermal interface between a die substrate and a heat spreader
US6504242B1 (en) * 2001-11-15 2003-01-07 Intel Corporation Electronic assembly having a wetting layer on a thermally conductive heat spreader
US20040178494A1 (en) * 2003-03-11 2004-09-16 Silicinware Precision Industries, Ltd Semiconductor package with heat sink
US20050255635A1 (en) * 2004-05-13 2005-11-17 Robert Starkston Microelectronic assembly having a thermally conductive member with a cavity to contain a portion of a thermal interface material

Cited By (22)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US9691696B2 (en) 2014-03-12 2017-06-27 Invensas Corporation Interposers with circuit modules encapsulated by moldable material in a cavity, and methods of fabrication
US11205600B2 (en) 2014-03-12 2021-12-21 Invensas Corporation Integrated circuits protected by substrates with cavities, and methods of manufacture
US9324626B2 (en) 2014-03-12 2016-04-26 Invensas Corporation Interposers with circuit modules encapsulated by moldable material in a cavity, and methods of fabrication
US9355997B2 (en) 2014-03-12 2016-05-31 Invensas Corporation Integrated circuit assemblies with reinforcement frames, and methods of manufacture
US10446456B2 (en) 2014-03-12 2019-10-15 Invensas Corporation Integrated circuits protected by substrates with cavities, and methods of manufacture
US9887166B2 (en) 2014-03-12 2018-02-06 Invensas Corporation Integrated circuit assemblies with reinforcement frames, and methods of manufacture
WO2015138393A1 (en) * 2014-03-12 2015-09-17 Invensas Corporation Integrated circuits protected by substrates with cavities, and methods of manufacture
US9899281B2 (en) 2014-03-12 2018-02-20 Invensas Corporation Integrated circuits protected by substrates with cavities, and methods of manufacture
US9165793B1 (en) 2014-05-02 2015-10-20 Invensas Corporation Making electrical components in handle wafers of integrated circuit packages
US10431648B2 (en) 2014-05-02 2019-10-01 Invensas Corporation Making electrical components in handle wafers of integrated circuit packages
US9508638B2 (en) 2014-05-02 2016-11-29 Invensas Corporation Making electrical components in handle wafers of integrated circuit packages
US10204977B2 (en) 2014-05-02 2019-02-12 Invensas Corporation Making electrical components in handle wafers of integrated circuit packages
US9831302B2 (en) 2014-05-02 2017-11-28 Invensas Corporation Making electrical components in handle wafers of integrated circuit packages
US9741649B2 (en) 2014-06-04 2017-08-22 Invensas Corporation Integrated interposer solutions for 2D and 3D IC packaging
US10256177B2 (en) 2014-06-04 2019-04-09 Invensas Corporation Integrated interposer solutions for 2D and 3D IC packaging
US11302616B2 (en) 2014-06-04 2022-04-12 Invensas Corporation Integrated interposer solutions for 2D and 3D IC packaging
US9865675B2 (en) 2014-06-13 2018-01-09 Invensas Corporation Making multilayer 3D capacitors using arrays of upstanding rods or ridges
US9412806B2 (en) 2014-06-13 2016-08-09 Invensas Corporation Making multilayer 3D capacitors using arrays of upstanding rods or ridges
US9536862B2 (en) 2014-07-10 2017-01-03 Invensas Corporation Microelectronic assemblies with integrated circuits and interposers with cavities, and methods of manufacture
US9252127B1 (en) 2014-07-10 2016-02-02 Invensas Corporation Microelectronic assemblies with integrated circuits and interposers with cavities, and methods of manufacture
US9812406B2 (en) 2015-06-19 2017-11-07 Invensas Corporation Microelectronic assemblies with cavities, and methods of fabrication
US9478504B1 (en) 2015-06-19 2016-10-25 Invensas Corporation Microelectronic assemblies with cavities, and methods of fabrication

Also Published As

Publication number Publication date
TW200810031A (en) 2008-02-16
US20070284144A1 (en) 2007-12-13
US7513035B2 (en) 2009-04-07

Similar Documents

Publication Publication Date Title
US7513035B2 (en) Method of integrated circuit packaging
US7999394B2 (en) Void reduction in indium thermal interface material
US8865527B2 (en) Lid attach process
US8278142B2 (en) Combined metallic bonding and molding for electronic assemblies including void-reduced underfill
US7633151B2 (en) Integrated circuit package lid with a wetting film
US7736950B2 (en) Flip chip interconnection
EP1386356B1 (en) Fluxless flip chip interconnection
US8117982B2 (en) Method and apparatus for depositing coplanar microelectronic interconnectors using a compliant mold
TWI322448B (en) Semiconductor stacked multi-package module having inverted second package
US7867842B2 (en) Method and apparatus for forming planar alloy deposits on a substrate
US8651359B2 (en) Flip chip bonder head for forming a uniform fillet
US20070080457A1 (en) Manufacturing method for semiconductor device, semiconductor device and semiconductor chip
US20020043721A1 (en) Chip package with molded underfill
US8138020B2 (en) Wafer level integrated interconnect decal and manufacturing method thereof
TW201426928A (en) PoP structure with electrically insulating material between packages
CN104966679A (en) Bonding method
TW200941564A (en) Thermal mechanical flip chip die bonding
WO2010107542A1 (en) Thermal interface material with support structure
TW200805523A (en) Semiconductor device assembly with gap underfill
US20080124840A1 (en) Electrical Insulating Layer for Metallic Thermal Interface Material
Orii et al. Micro structure observation and reliability behavior of peripheral flip chip interconnections with solder-capped Cu pillar bumps
US7256067B1 (en) LGA fixture for indium assembly process
TW200522227A (en) Method of manufacturing wafer level chip size package
JPH10125734A (en) Semiconductor unit and manufacturing method thereof
TW200945521A (en) Method for forming solder balls on a surface of a semiconductor component

Legal Events

Date Code Title Description
121 Ep: the epo has been informed by wipo that ep was designated in this application

Ref document number: 07754154

Country of ref document: EP

Kind code of ref document: A1

122 Ep: pct application non-entry in european phase

Ref document number: 07754154

Country of ref document: EP

Kind code of ref document: A1