WO2005072375A2 - Method and system for high speed usb data routing - Google Patents

Method and system for high speed usb data routing Download PDF

Info

Publication number
WO2005072375A2
WO2005072375A2 PCT/US2005/002565 US2005002565W WO2005072375A2 WO 2005072375 A2 WO2005072375 A2 WO 2005072375A2 US 2005002565 W US2005002565 W US 2005002565W WO 2005072375 A2 WO2005072375 A2 WO 2005072375A2
Authority
WO
WIPO (PCT)
Prior art keywords
port
data
routing
router
usb
Prior art date
Application number
PCT/US2005/002565
Other languages
French (fr)
Other versions
WO2005072375A3 (en
Inventor
Mahesh Siddappa
Original Assignee
Atmel Corporation
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Atmel Corporation filed Critical Atmel Corporation
Priority to EP05706106A priority Critical patent/EP1716475A4/en
Publication of WO2005072375A2 publication Critical patent/WO2005072375A2/en
Publication of WO2005072375A3 publication Critical patent/WO2005072375A3/en

Links

Classifications

    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F13/00Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
    • G06F13/38Information transfer, e.g. on bus
    • G06F13/40Bus structure
    • G06F13/4004Coupling between buses
    • G06F13/4022Coupling between buses using switching circuits, e.g. switching matrix, connection or expansion network

Definitions

  • the present invention relates to routing of USB data streams, and more particularly to serial data routing of high speed USB data streams.
  • USB Universal Serial Bus
  • USB Specification version 1.1 supports two different rates for transmitting data: 1.5 Mega bits (Mbits) per second for low-speed devices and 12 Mbits/second for full speed devices. Recently a USB Specification Version 2.0 was made available. USB Specification 2.0 extends the rate for transferring data from 12
  • USB allows the plug-and-play capability of computer peripherals outside the PC case. The capability eliminates the need to install interface cards into dedicated computer slots and reconfigure the system each time a peripheral is attached or detached from a PC.
  • a USB system may be expanded by providing a USB hub which provides USB port replication.
  • a USB hub may be connected to another USB hub and service multiple USB ports. Up to 127 devices may be connected to a data processing system through a USB interface. As shown in an example in FIG. 1, a host 12, i.e.
  • a computer system includes ports 1, 2 that provide USB connection points to devices 14 and a USB hub 16.
  • devices 14 are classified into mainly three types. The first one is the type of a human-interface device (HDD), i.e. keyboard, mouse, or, alternately, an interrupt device.
  • the second one is the type of a bulk device, i.e. a scanner, which places strict requirement on accuracy of each data bits transmitted.
  • the third one is the type of an isochronous device, i.e. an audio device, which does not place strict requirement on accuracy of each data bits transmitted.
  • the hub 16 is a device which provides additional attachment points for the host 12 to devices 14.
  • Hub 16 is therefore a key element in the plug-and-play architecture of computer system 12, and is a wiring concentrator which enables the multiple attachment characteristics of USB.
  • the upstream port of hub 16 connects the hub 16 towards the host 12.
  • Each of the downstream ports of hub 16 allows connection to another hub or device 14.
  • Hub 16 detects the attachment and detachment of a USB device 14 at each downstream port and enables the distribution of power to these downstream USB devices 14.
  • complexity is increased at the high speed operation of 480MHz under USB 2.0. While attempts to reduce the frequency during the routing have been made, such attempts have their own complexities due to synchronization, timing, and clocking issues during conversion of the frequency to a lower frequency for routing from the source port and then back to a higher frequency at the destination port. Accordingly, a need exists for a routing scheme for USB connections that supports high speed operation efficiently and effectively. The present invention addresses such a need.
  • the aspects include routing a data stream to and from USB I/O ports serially, and maintaining a frequency of the data stream during the routing. Additionally, a root port router is provided for the root port and a data port router is provided for each I O port, wherein each data port router delays the data stream by one bit during the routing.
  • a serial data routing scheme that is less complex when compared to parallel routing solutions which rely on data conversions to lower speeds during routing.
  • Figure 1 illustrates a block diagram representation of a typical computer system with USB connections.
  • Figure 2 illustrates a router portion of a USB hub in accordance with a preferred embodiment of the present invention.
  • Figure 3 illustrates a more detailed representation of the routers of Figure 2.
  • Figure 4 illustrates signals transmitted within the router portion of Figure 2.
  • the present invention relates to data routing of high speed USB data.
  • the following description is presented to enable one of ordinary skill in the art to make and use the invention and is provided in the context of a patent application and its requirements.
  • Various modifications to the preferred embodiment and the generic principles and features described herein will be readily apparent to those skilled in the art.
  • the present invention is not intended to be limited to the embodiment shown but is to be accorded the widest scope consistent with the principles and features described herein.
  • the present invention provides data routing of data streams between USB connections utilizing a serial routing scheme.
  • Figure 2 illustrates an overall block diagram of a router portion of a USB hub implementing the serial routing scheme of the present invention.
  • a router portion of a USB hub is shown as an example of a preferred embodiment of the present invention and includes a root port 20 (PortO) and four I/O (input/output) ports 22 (Portl, Port2, Port3, and Port4), each of which includes data buffers. Although only four I/O ports are illustrated, the present invention may be implemented with a different number of -70 ports, as needed.
  • the serial routing scheme of the present invention introduces a delay of one clock between the I/O ports, so that, under the USB specification at the time of the invention, the total number of ⁇ /O ports is limited to no more than seven.
  • a root port router 24 coupled to the root port 20 is a root port router 24.
  • the data port routers 26 are coupled in series one to another with the data port router 26 of Port 1 coupled in series with the root port router 24.
  • the root port router 24 is further coupled to a high speed serial interface engine 28 (HS STE), which performs preprocessing including enumeration of the circuit and the resetting and enabling of each I/O port 22, as is well appreciated by those skilled in the art.
  • HS STE high speed serial interface engine
  • each data port router 26 couples signals for I/O port enabling, as illustrated more particularly with reference to Figure 3.
  • Figure 3 illustrates a more detailed diagram of the router portion shown in Figure 2.
  • the data port routers 26 each contain the same elements.
  • delay elements 32a, 32b, 32c, 32d e.g., flip/flops
  • a selection element 34 e.g., a multiplexer.
  • Two two-bit wires are input to each I/O port 22 from its corresponding router 26 and one two-bit wire is output from each I/O port 22 to its corresponding router 26. All of the connections to and from the root router 24 and at least one of the data port routers 26 carry signals at a frequency of 480MHz.
  • each two-bit wire carries an enable signal and a data signal, such that every bit of a data stream has an enable bit.
  • HS1 represents a high speed input for the data stream to the I/O port 22.
  • HS2 represents a high speed input for auto-negotiation data (i.e., "CHIRP" data) from the data control block 30 to the I/O port 22.
  • CHIRP auto-negotiation data
  • Each data port control block 30 supplies a PORT ENABLE for CONNECTIVITY signal to each router 26 for its corresponding I/O port 22 in order to enable or disable the port 22 for receipt of the data stream. Regardless of whether the port 22 is enabled or disabled, the data stream is still transmitted through each router 26.
  • data from one of the VO ports 22 is routed through the selection element 34 and delay element 32b of each data port router 26 to the root port router 24.
  • the root port router selection element 36 controls whether the upstream data is passed or a new high speed data stream is passed to the root port 20 to avoid data collision.
  • Bias 38 and termination 40 represent circuit elements necessary to meet USB specifications, the details of which are well understood in the art.
  • Delay elements 42a, 42b, 42c, and 42d are also included in the root port router 24.
  • Figure 4 illustrates more particularly signal lines present between the root port router 24 and I/O port router 26 for Portl in accordance with the serial data routing of the present invention.' The names on the signal lines are meant as illustrative of the information transmitted on the signal lines, where “up” is port[i] to port[i-l], “dn” is port [i] to port[i+l], “tx” is for the outputs of the module, "SOF” is start of frame, RouterEN is router enable, and "Disc” is disconnect.
  • the Disc signal checks for disconnect of a downstream device at a particular time in the USB frame, h the USB 2.0 specification, there are eight micro-frames within one millisecond period during the HS modes of operation.
  • the signal Eof2Time refers to a particular time stamp inside the micro-frame.
  • USB frame time stamp it is a defined USB frame time stamp to check for proper operation of down stream devices.
  • the data routing in accordance with the present invention utilizes a minimal number of signal lines in a straightforward and relatively uncomplicated manner.
  • the present invention achieves an effective routing solution for USB data transfers at high speed that avoids the complexity of layout, timing, clock skew, and physical implementation limitations of typical parallel routing solutions which rely on data conversions to lower speeds during routing.
  • the serial routing scheme offers consistency among the routers in a manner that provides greater flexibility for adjusting to the number of I O ports being used.

Abstract

Aspects for high speed USB data routing are presented. The aspects include routing a data stream to and from USB I/O ports serially, and maintaining a frequency of the data stream during the routing. Additionally, a root port router is provided for the root port and a data port router is provided for each I/O port, wherein each data port router delays the data stream by one bit during the routing.

Description

METHOD AND SYSTEM FOR HIGH SPEED USB DATA ROUTING
FIELD OF THE INVENTION The present invention relates to routing of USB data streams, and more particularly to serial data routing of high speed USB data streams.
BACKGROUND OF THE INVENTION The Universal Serial Bus (USB) is a peripheral bus specification developed by PC and telecom industry leaders. USB Specification version 1.1 supports two different rates for transmitting data: 1.5 Mega bits (Mbits) per second for low-speed devices and 12 Mbits/second for full speed devices. Recently a USB Specification Version 2.0 was made available. USB Specification 2.0 extends the rate for transferring data from 12
Mbps (referred to herein as 12MHz) on USB 1.1 up to 480 Mbps (referred to herein as 480MHz) on USB 2.0 for high speed devices. Under the specification, the USB allows the plug-and-play capability of computer peripherals outside the PC case. The capability eliminates the need to install interface cards into dedicated computer slots and reconfigure the system each time a peripheral is attached or detached from a PC. Typically, a USB system may be expanded by providing a USB hub which provides USB port replication. A USB hub may be connected to another USB hub and service multiple USB ports. Up to 127 devices may be connected to a data processing system through a USB interface. As shown in an example in FIG. 1, a host 12, i.e. a computer system, includes ports 1, 2 that provide USB connection points to devices 14 and a USB hub 16. Under the protocol of USB standard, devices 14 are classified into mainly three types. The first one is the type of a human-interface device (HDD), i.e. keyboard, mouse, or, alternately, an interrupt device. The second one is the type of a bulk device, i.e. a scanner, which places strict requirement on accuracy of each data bits transmitted. The third one is the type of an isochronous device, i.e. an audio device, which does not place strict requirement on accuracy of each data bits transmitted. As indicated, the hub 16 is a device which provides additional attachment points for the host 12 to devices 14. Hub 16 is therefore a key element in the plug-and-play architecture of computer system 12, and is a wiring concentrator which enables the multiple attachment characteristics of USB. The upstream port of hub 16 connects the hub 16 towards the host 12. Each of the downstream ports of hub 16 allows connection to another hub or device 14. Hub 16 detects the attachment and detachment of a USB device 14 at each downstream port and enables the distribution of power to these downstream USB devices 14. In routing the data within the hub 16, complexity is increased at the high speed operation of 480MHz under USB 2.0. While attempts to reduce the frequency during the routing have been made, such attempts have their own complexities due to synchronization, timing, and clocking issues during conversion of the frequency to a lower frequency for routing from the source port and then back to a higher frequency at the destination port. Accordingly, a need exists for a routing scheme for USB connections that supports high speed operation efficiently and effectively. The present invention addresses such a need.
SUMMARY OF THE INVENTION Aspects for high speed USB data routing are presented. The aspects include routing a data stream to and from USB I/O ports serially, and maintaining a frequency of the data stream during the routing. Additionally, a root port router is provided for the root port and a data port router is provided for each I O port, wherein each data port router delays the data stream by one bit during the routing. Through the present invention, an effective and straightforward routing solution for USB data transfers at high speed is achieved. The present invention utilizes a serial data routing scheme that is less complex when compared to parallel routing solutions which rely on data conversions to lower speeds during routing. These and other advantages of the present invention will be more fully understood in conjunction with the following detailed description and accompanying drawings.
BRIEF DESCRIPTION OF THE DRAWINGS Figure 1 illustrates a block diagram representation of a typical computer system with USB connections. Figure 2 illustrates a router portion of a USB hub in accordance with a preferred embodiment of the present invention. Figure 3 illustrates a more detailed representation of the routers of Figure 2. Figure 4 illustrates signals transmitted within the router portion of Figure 2.
DETAILED DESCRIPTION The present invention relates to data routing of high speed USB data. The following description is presented to enable one of ordinary skill in the art to make and use the invention and is provided in the context of a patent application and its requirements. Various modifications to the preferred embodiment and the generic principles and features described herein will be readily apparent to those skilled in the art. Thus, the present invention is not intended to be limited to the embodiment shown but is to be accorded the widest scope consistent with the principles and features described herein. The present invention provides data routing of data streams between USB connections utilizing a serial routing scheme. Figure 2 illustrates an overall block diagram of a router portion of a USB hub implementing the serial routing scheme of the present invention. It should be appreciated that although the description of the aspects of the present invention is presented with reference to implementation in a USB hub, this is meant as illustrative and not restrictive of an environment within which the present invention finds particular benefit. Referring to Figure 2, a router portion of a USB hub is shown as an example of a preferred embodiment of the present invention and includes a root port 20 (PortO) and four I/O (input/output) ports 22 (Portl, Port2, Port3, and Port4), each of which includes data buffers. Although only four I/O ports are illustrated, the present invention may be implemented with a different number of -70 ports, as needed. However, the serial routing scheme of the present invention introduces a delay of one clock between the I/O ports, so that, under the USB specification at the time of the invention, the total number of Ϊ/O ports is limited to no more than seven. Referring again to Fig. 2, coupled to the root port 20 is a root port router 24. Coupled to each -7O port 22 is a data port router 26. The data port routers 26 are coupled in series one to another with the data port router 26 of Port 1 coupled in series with the root port router 24. The root port router 24 is further coupled to a high speed serial interface engine 28 (HS STE), which performs preprocessing including enumeration of the circuit and the resetting and enabling of each I/O port 22, as is well appreciated by those skilled in the art. Coupled to each data port router 26 is a data port control block 30 which provides signals for I/O port enabling, as illustrated more particularly with reference to Figure 3. Figure 3 illustrates a more detailed diagram of the router portion shown in Figure 2. The data port routers 26 each contain the same elements. Thus, within each data port router 26 are delay elements 32a, 32b, 32c, 32d (e.g., flip/flops) and a selection element 34 (e.g., a multiplexer). Two two-bit wires are input to each I/O port 22 from its corresponding router 26 and one two-bit wire is output from each I/O port 22 to its corresponding router 26. All of the connections to and from the root router 24 and at least one of the data port routers 26 carry signals at a frequency of 480MHz. Further, each two-bit wire carries an enable signal and a data signal, such that every bit of a data stream has an enable bit. HS1 represents a high speed input for the data stream to the I/O port 22. HS2 represents a high speed input for auto-negotiation data (i.e., "CHIRP" data) from the data control block 30 to the I/O port 22. During routing, data is sent serially one bit at a time downstream from the root port router 24 through the data port routers 26. Delay element 32a in each data port router 26 provides a one-bit delay as the data stream is transmitted from router to router downstream. Each data port control block 30 supplies a PORT ENABLE for CONNECTIVITY signal to each router 26 for its corresponding I/O port 22 in order to enable or disable the port 22 for receipt of the data stream. Regardless of whether the port 22 is enabled or disabled, the data stream is still transmitted through each router 26. In the upstream direction, data from one of the VO ports 22 is routed through the selection element 34 and delay element 32b of each data port router 26 to the root port router 24. The root port router selection element 36 controls whether the upstream data is passed or a new high speed data stream is passed to the root port 20 to avoid data collision. Bias 38 and termination 40 represent circuit elements necessary to meet USB specifications, the details of which are well understood in the art. Delay elements 42a, 42b, 42c, and 42d are also included in the root port router 24. Figure 4 illustrates more particularly signal lines present between the root port router 24 and I/O port router 26 for Portl in accordance with the serial data routing of the present invention.' The names on the signal lines are meant as illustrative of the information transmitted on the signal lines, where "up" is port[i] to port[i-l], "dn" is port [i] to port[i+l], "tx" is for the outputs of the module, "SOF" is start of frame, RouterEN is router enable, and "Disc" is disconnect. The Disc signal checks for disconnect of a downstream device at a particular time in the USB frame, h the USB 2.0 specification, there are eight micro-frames within one millisecond period during the HS modes of operation. The signal Eof2Time refers to a particular time stamp inside the micro-frame.
It is a defined USB frame time stamp to check for proper operation of down stream devices. As demonstrated by this figure, the data routing in accordance with the present invention utilizes a minimal number of signal lines in a straightforward and relatively uncomplicated manner. Thus, the present invention achieves an effective routing solution for USB data transfers at high speed that avoids the complexity of layout, timing, clock skew, and physical implementation limitations of typical parallel routing solutions which rely on data conversions to lower speeds during routing. Further, the serial routing scheme offers consistency among the routers in a manner that provides greater flexibility for adjusting to the number of I O ports being used. Although the present invention has been described in accordance with the embodiments shown, one of ordinary skill in the art will readily recognize that there could be variations to the embodiments and those variations would be within the spirit and scope of the present invention. Accordingly, many modifications may be made by one of ordinary skill in the art without departing from the spirit and scope of the appended claims.

Claims

CLAIMSWhat is claimed is:
1. A method for high speed USB data routing, the method comprising: routing a data stream to and from USB I/O ports serially; and maintaining a frequency of the data stream during the routing.
2. The method of claim 1 further comprising providing a root port router for the root port and a data port router for each I/O port, wherein each data port router delays the data stream by one bit during the routing.
3. The method of claim 1 wherein routing a data stream further comprises routing on a two-bit wire, the two-bit wire carrying a data bit and a corresponding enable bit for each bit of the data stream.
4. The method of claim 1 wherein routing further comprises routing from a root port downstream to at least one VO port and from one I/O port upstream to the root port.
5. The method of claim 1 further comprising performing the routing in a USB hub.
6. The method of claim 2 further comprising performing the routing with up to seven VO ports.
7. The method of claim 1 wherein maintaining the frequency of the data stream during the routing further comprises maintaining the frequency at 480MHz.
8. A system for high speed USB data routing, the system comprising: a plurality of USB VO ports; and a plurality of routers coupled to the plurality of USB I/O ports for routing a data stream to and from the USB I/O ports serially and maintaining a frequency of the data stream during the routing.
9. The system of claim 8 wherein the plurality of routers further comprise a root port router for the root port and a data port router for each VO port, wherein each data port router delays the data stream by one bit during the routing.
10. The system of claim 8 wherein the plurality of routers route on a two-bit wire, the two-bit wire carrying a data bit and a corresponding enable bit for each bit of the data stream.
11. The system of claim 8 wherein the plurality of routers route from a root port downstream to at least one VO port and from one VO port upstream to the root port.
12. The system of claim 8 wherein the plurality of I/O ports and the plurality of routers further comprise a router portion of a USB hub.
13. The system of claim 9 wherein the plurality of I/O ports further comprise up to seven I/O ports.
14. The system of claim 8 wherein the frequency of the data stream further comprises 480MHz.
15. A method for high speed USB data routing, the method comprising: providing a root port router for a root port of a USB hub; providing a data port router for each VO port of the USB hub; and routing data of a data stream serially between the root port router and each data port router without altering a frequency of the data stream.
16. The method of claim 15 wherein routing data further comprises routing data downstream from the root port through the root port router and through each of the data port routers to at least one VO port.
17. The method of claim 16 wherein routing data further comprises routing data upstream from one I/O port through each data port router and through the root port router to the root port.
18. The method of claim 15 wherein each data port router and the root port router delays the data stream by one bit during the routing.
19. The method of claim 5 wherein the frequency of the data stream further comprises 480MHz.
20. The method of claim 15 further comprising providing a data control block for the data port router and each VO port to control enabling of each VO port during the routing.
PCT/US2005/002565 2004-01-27 2005-01-27 Method and system for high speed usb data routing WO2005072375A2 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
EP05706106A EP1716475A4 (en) 2004-01-27 2005-01-27 Method and system for high speed usb data routing

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US10/766,276 US7284081B2 (en) 2004-01-27 2004-01-27 Method and system for routing data between USB ports
US10/766,276 2004-01-27

Publications (2)

Publication Number Publication Date
WO2005072375A2 true WO2005072375A2 (en) 2005-08-11
WO2005072375A3 WO2005072375A3 (en) 2006-05-04

Family

ID=34826514

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/US2005/002565 WO2005072375A2 (en) 2004-01-27 2005-01-27 Method and system for high speed usb data routing

Country Status (5)

Country Link
US (1) US7284081B2 (en)
EP (1) EP1716475A4 (en)
CN (1) CN1914584A (en)
TW (1) TWI270784B (en)
WO (1) WO2005072375A2 (en)

Families Citing this family (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7831748B2 (en) * 2004-08-10 2010-11-09 Microsoft Corporation Extended USB protocol with selective broadcast mechanism
KR100732716B1 (en) * 2005-10-14 2007-06-27 삼성전자주식회사 Computer and control method thereof
US20080082714A1 (en) * 2006-09-29 2008-04-03 Nasa Hq's. Systems, methods and apparatus for flash drive
US9830298B2 (en) * 2013-05-15 2017-11-28 Qualcomm Incorporated Media time based USB frame counter synchronization for Wi-Fi serial bus

Citations (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20030110342A1 (en) 2001-12-10 2003-06-12 Chin-Yi Chiang USB control circuit with automatic route-switching function

Family Cites Families (20)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5802278A (en) * 1995-05-10 1998-09-01 3Com Corporation Bridge/router architecture for high performance scalable networking
US5790541A (en) * 1996-04-01 1998-08-04 Motorola, Inc. Apparatus, method, system and system method for distributed routing in a multipoint communication system
KR100193737B1 (en) * 1996-07-19 1999-06-15 윤종용 Display device and its power supply control method
US6308239B1 (en) * 1996-11-07 2001-10-23 Hitachi, Ltd. Interface switching apparatus and switching control method
US5903777A (en) * 1997-10-02 1999-05-11 National Semiconductor Corp. Increasing the availability of the universal serial bus interconnects
US6092210A (en) * 1998-10-14 2000-07-18 Cypress Semiconductor Corp. Device and method for synchronizing the clocks of interconnected universal serial buses
US6529963B1 (en) * 1998-12-29 2003-03-04 Lsi Logic Corporation Methods and apparatus for interconnecting independent fibre channel fabrics
US6199137B1 (en) * 1999-01-05 2001-03-06 Lucent Technolgies, Inc. Method and device for controlling data flow through an IO controller
TW430091U (en) * 1999-01-22 2001-04-11 Liou Pei Jung PnP interface circuit with message display capability
US6567921B1 (en) * 1999-01-25 2003-05-20 Agere Systems, Inc. Asynchronous low power mode bus controller circuit and method of low power mode operation
US6334160B1 (en) * 1999-01-28 2001-12-25 Hewlett-Packard Co. Apparatus and method for providing multiple protocols through a common connector in a device
GB2350212B (en) * 1999-02-09 2003-10-08 Adder Tech Ltd Data routing device and system
WO2000067103A1 (en) * 1999-04-30 2000-11-09 Daniel Kelvin Jackson Method and apparatus for extending communications over usb
US6546450B1 (en) * 1999-12-22 2003-04-08 Intel Corporation Method and apparatus for sharing a universal serial bus device among multiple computers by switching
US6874044B1 (en) * 2003-09-10 2005-03-29 Supertalent Electronics, Inc. Flash drive/reader with serial-port controller and flash-memory controller mastering a second RAM-buffer bus parallel to a CPU bus
US6839771B1 (en) * 2000-04-13 2005-01-04 Hewlett-Packard Development Company, L.P. Method and system for using a universal serial bus (USB) as a peer-to-peer network
US6732219B1 (en) * 2001-02-23 2004-05-04 Hewlett-Packard Development Company, L.P. Dynamic allocation of devices to host controllers
US6862647B1 (en) * 2002-01-29 2005-03-01 Advanced Micro Devices, Inc. System and method for analyzing bus transactions
US20040030820A1 (en) * 2002-08-09 2004-02-12 Ching-I Lan Combinational universal serial USB transmission structure
US20040148450A1 (en) * 2003-01-27 2004-07-29 Shih-Chang Chen Serially connectable USB drive

Patent Citations (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20030110342A1 (en) 2001-12-10 2003-06-12 Chin-Yi Chiang USB control circuit with automatic route-switching function

Non-Patent Citations (1)

* Cited by examiner, † Cited by third party
Title
See also references of EP1716475A4

Also Published As

Publication number Publication date
CN1914584A (en) 2007-02-14
TWI270784B (en) 2007-01-11
WO2005072375A3 (en) 2006-05-04
US20050180388A1 (en) 2005-08-18
EP1716475A4 (en) 2007-08-22
TW200535621A (en) 2005-11-01
US7284081B2 (en) 2007-10-16
EP1716475A2 (en) 2006-11-02

Similar Documents

Publication Publication Date Title
KR100545429B1 (en) Protocol independent transmission using a 10 gigabit attachment unit interface
EP2332051B1 (en) Usb and ethernet controller combination device
US6990549B2 (en) Low pin count (LPC) I/O bridge
JP2619725B2 (en) Apparatus and modular system for configuring a data path in a local area network station
US7787490B2 (en) Method and apparatus for multiplexing multiple protocol handlers on a shared memory bus
TWI224730B (en) Network for increasing transmit link layer core speed
US5987617A (en) Low ICC enumeration scheme for bus powered USB device
US6260092B1 (en) Point to point or ring connectable bus bridge and an interface with method for enhancing link performance in a point to point connectable bus bridge system using the fiber channel
WO2002077835A1 (en) Communication control semiconductor device and interface system
US8046481B2 (en) Peer-to-peer network communications using SATA/SAS technology
US10210128B2 (en) Redirection of lane resources
TW201301047A (en) Interface extender for portable electronic devices
KR101036444B1 (en) Universal serial bus transmitter
EP1716475A2 (en) Method and system for high speed usb data routing
JP3989376B2 (en) Communications system
KR102518285B1 (en) PCIe INTERFACE AND INTERFACE SYSTEM
US6697385B1 (en) Circuit(s), method(s) and architecture for configurable packet re-timing in network repeater hubs
US6557059B1 (en) Parallel peripheral interface
US7269681B1 (en) Arrangement for receiving and transmitting PCI-X data according to selected data modes
KR20010047624A (en) Backplane system with a point-to-point bus architecture
CN113792004A (en) High-speed interface line speed changing method and system based on RocktIO
Brodersen et al. Novel data acquisition and communication bus architecture for real-time multisensor imaging systems
KR20030044304A (en) Dummy Herb

Legal Events

Date Code Title Description
AK Designated states

Kind code of ref document: A2

Designated state(s): AE AG AL AM AT AU AZ BA BB BG BR BW BY BZ CA CH CN CO CR CU CZ DE DK DM DZ EC EE EG ES FI GB GD GE GH GM HR HU ID IL IN IS JP KE KG KP KR KZ LC LK LR LS LT LU LV MA MD MG MK MN MW MX MZ NA NI NO NZ OM PG PH PL PT RO RU SC SD SE SG SK SL SY TJ TM TN TR TT TZ UA UG US UZ VC VN YU ZA ZM ZW

AL Designated countries for regional patents

Kind code of ref document: A2

Designated state(s): BW GH GM KE LS MW MZ NA SD SL SZ TZ UG ZM ZW AM AZ BY KG KZ MD RU TJ TM AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HU IE IS IT LT LU MC NL PL PT RO SE SI SK TR BF BJ CF CG CI CM GA GN GQ GW ML MR NE SN TD TG

WWE Wipo information: entry into national phase

Ref document number: 200580003193.5

Country of ref document: CN

NENP Non-entry into the national phase

Ref country code: DE

WWW Wipo information: withdrawn in national office

Country of ref document: DE

WWE Wipo information: entry into national phase

Ref document number: 2005706106

Country of ref document: EP

WWP Wipo information: published in national office

Ref document number: 2005706106

Country of ref document: EP