WO2005024900A2 - Bipolar transistor having raised extrinsic base with selectable self-alignment and methods of forming same - Google Patents

Bipolar transistor having raised extrinsic base with selectable self-alignment and methods of forming same Download PDF

Info

Publication number
WO2005024900A2
WO2005024900A2 PCT/US2004/021345 US2004021345W WO2005024900A2 WO 2005024900 A2 WO2005024900 A2 WO 2005024900A2 US 2004021345 W US2004021345 W US 2004021345W WO 2005024900 A2 WO2005024900 A2 WO 2005024900A2
Authority
WO
WIPO (PCT)
Prior art keywords
extrinsic base
transistor
emitter
layer
base layer
Prior art date
Application number
PCT/US2004/021345
Other languages
French (fr)
Other versions
WO2005024900A3 (en
Inventor
Marwan H. Khater
James S. Dunn
David L. Harame
Alvin J. Joseph
Qizhi Liu
Francois Pagette
Stephen A. St. Onge
Andreas D. Stricker
Original Assignee
International Business Machines Corporation
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by International Business Machines Corporation filed Critical International Business Machines Corporation
Priority to EP04777467A priority Critical patent/EP1658639A4/en
Priority to JP2006524633A priority patent/JP4979380B2/en
Publication of WO2005024900A2 publication Critical patent/WO2005024900A2/en
Publication of WO2005024900A3 publication Critical patent/WO2005024900A3/en

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/66007Multistep manufacturing processes
    • H01L29/66075Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
    • H01L29/66227Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
    • H01L29/66234Bipolar junction transistors [BJT]
    • H01L29/66272Silicon vertical transistors
    • H01L29/66287Silicon vertical transistors with a single crystalline emitter, collector or base including extrinsic, link or graft base formed on the silicon substrate, e.g. by epitaxy, recrystallisation, after insulating device isolation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/70Bipolar devices
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic System or AIIIBV compounds with or without impurities, e.g. doping materials
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/02Semiconductor bodies ; Multistep manufacturing processes therefor
    • H01L29/06Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions
    • H01L29/10Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions with semiconductor regions connected to an electrode not carrying current to be rectified, amplified or switched and such electrode being part of a semiconductor device which comprises three or more electrodes
    • H01L29/1004Base region of bipolar transistors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/66007Multistep manufacturing processes
    • H01L29/66075Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
    • H01L29/66227Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
    • H01L29/66234Bipolar junction transistors [BJT]
    • H01L29/66242Heterojunction transistors [HBT]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/70Bipolar devices
    • H01L29/72Transistor-type devices, i.e. able to continuously respond to applied control signals
    • H01L29/73Bipolar junction transistors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/70Bipolar devices
    • H01L29/72Transistor-type devices, i.e. able to continuously respond to applied control signals
    • H01L29/73Bipolar junction transistors
    • H01L29/732Vertical transistors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/70Bipolar devices
    • H01L29/72Transistor-type devices, i.e. able to continuously respond to applied control signals
    • H01L29/73Bipolar junction transistors
    • H01L29/737Hetero-junction transistors
    • H01L29/7371Vertical transistors
    • H01L29/7378Vertical transistors comprising lattice mismatched active layers, e.g. SiGe strained layer transistors

Definitions

  • the present invention relates generally to a bipolar transistor, and more particularly, to a bipolar transistor having a raised extrinsic base with selectable self-alignment and methods of forming the transistor.
  • Bipolar transistors with Silicon-Germanium (SiGe) intrinsic base are the focus of integrated circuits fabricated for high performance mixed signal applications.
  • the emitter to collector transit time of such a transistor is reduced by optimizing the Ge/Si ratio, doping profile, and film thickness of the epitaxy grown intrinsic SiGe base.
  • the first developed bipolar transistors to take advantage of the SiGe intrinsic base had an extrinsic base formed by implantation of the silicon substrate.
  • the performance of such transistors reached a limit as the emitter dimension is reduced due to loss of intrinsic base definition caused by the lateral diffusion of the extrinsic base dopants.
  • the transistors must have a doped polysilicon extrinsic base layer on top of the epitaxy grown intrinsic SiGe base, i.e., a raised extrinsic base.
  • Transistors with a raised extrinsic base on top of a SiGe intrinsic base have demonstrated the highest cutoff frequency (Ft) and maximum oscillation frequency (Fmax) to date. See B. Jagannathan et. al., "Self-aligned SiGe NPN transistors with 285 GHz f MA x an 207 GHz f ⁇ in a manufacturable technology," IEEE Electron Device Letters 23, 258 (2002) and J.-S. Rieh et.
  • FIG. 1 A shows a prior art non-self aligned bipolar transistor 10 with polysilicon raised extrinsic base 12 formed by a simple method.
  • an emitter 14 opening is formed with RIE etch through the oxide/polysilicon stack and stops on a dielectric layer (e.g. oxide) landing pad 18.
  • Landing pad 18 is formed and defined with a lithography step prior to the deposition of the oxide/polysilicon stack.
  • Fmax of such a non-self aligned transistor is limited by a base resistance (Rb) caused by the large spacing between the emitter 14 and extrinsic base 12 in intrinsic base 20. As can be seen in FIG. 1 A, this spacing is determined by a remaining portion of the dielectric etch stop layer (or landing pad 18), which may be non-symmetric around emitter 14 due to lithography alignment tolerance. To minimize base resistance Rb and achieve a high Fmax, the emitter and the extrinsic base polysilicon must be in close proximity. Such structure is shown in FIG. IB as a prior art self-aligned bipolar transistor 22 with polysilicon raised extrinsic base 24 and a SiGe intrinsic base 26.
  • Transistor 22 is self-aligned, i.e., the spacing between extrinsic base 24 polysilicon and an emitter 30 polysilicon is determined by a sidewall spacer 28 rather than by lithography.
  • a few different methods of forming a self-aligned bipolar transistor with raised polysilicon extrinsic base have been documented.
  • U.S. Patent Numbers 5,128,271 and 6,346,453 describe approaches in which the extrinsic base polysilicon over a pre-defined sacrificial emitter is planarized by chemical mechanical polishing (CMP).
  • a bipolar transistor with raised extrinsic base and selectable self-alignment between the extrinsic base and the emitter is disclosed.
  • the fabrication method may include the formation of a predefined thickness of a first extrinsic base layer of polysilicon or silicon on an intrinsic base.
  • a dielectric landing pad is then formed by lithography on the first extrinsic base layer.
  • a second extrinsic base layer of polysilicon or silicon is formed on top of the dielectric landing pad to finalize the raised extrinsic base total thickness.
  • An emitter opening is formed using lithography and RIE, where the second extrinsic base layer is etched stopping on the dielectric landing pad.
  • the predefined thickness of the first extrinsic base layer is used to distance the landing pad away from the intrinsic base, which allows the extrinsic base to emitter spacing to be determined by an oxide section formed in the first extrinsic base layer.
  • the degree of self- alignment between the emitter and the raised extrinsic base can be achieved by selecting the first extrinsic base layer thickness, the dielectric landing pad width, and the spacer width.
  • the first extrinsic base layer thickness determines the lateral extent of the oxidation or wet etch of silicon below the remaining portion of the dielectric landing pad, which in turn determines the spacing between the emitter edge and the raised extrinsic base edge.
  • the base resistance and the performance (i.e., Fmax) of the resulting transistor may be selected anywhere between that of a non-self-aligned and that of a self-aligned transistor having a raised extrinsic base.
  • a first aspect of the invention is directed to a method of fabricating a transistor, the method comprising the steps of: forming an emitter landing pad over a first extrinsic base layer, the first extrinsic base layer being above an intrinsic base; forming an opening to the first extrinsic base layer, the opening generating a remaining portion of the landing pad to a side of the opening; oxidizing to form an oxide region in a portion of the first extrinsic base layer, the oxide region including an oxide section extending below a portion of the remaining portion; removing the oxide region within the opening and leaving the oxide section; and using the oxide section to determine a spacing between an emitter formed in the opening and the first extrinsic base layer.
  • a second aspect of the invention is directed to a transistor comprising: a remaining portion of an emitter landing pad that is distanced from an intrinsic base.
  • a third aspect of the invention is directed to a transistor comprising: an emitter; a first extrinsic base layer; a second extrinsic base layer electrically connected to the first extrinsic base layer; an oxide section in the first extrinsic base layer adjacent the emitter; and a remaining portion of an emitter landing pad that separates each of the first and second extrinsic base layer from one another adjacent the emitter.
  • a fourth aspect of the invention is directed to a transistor comprising: an emitter extending through a remaining portion of an emitter landing pad to an intrinsic base; and an oxide section in an extrinsic base layer, the oxide portion extending below a part of the remaining portion, wherein a width of the oxide section determines an amount of base resistance.
  • a fifth aspect of the invention is directed to a method of fabricating a transistor, the method comprising the steps of: embedding an emitter landing pad in an extrinsic base such that the emitter landing pad is distanced from an intrinsic base; forming an opemng through the emitter landing pad leaving a remaining portion of the emitter landing pad; forming an oxide section below the remaining portion; and forming an emitter in the opening such that the emitter extends to the intrinsic base.
  • FIG. 1 A shows a prior art non-self aligned transistor.
  • FIG. IB shows a prior art fully self-aligned transistor.
  • FIG. 2 shows a transistor including a raised extrinsic base formed according to the invention.
  • FIGS.3A-3I show a process to form the transistor of FIG.2.
  • FIGS.4A-4D shows steps of an alternative of the process shown in FIGS 3A-3I to form an alternate embodiment transistor as shown in FIG.4D
  • FIGS. 5A-5E shows steps of an alternative of the process shown in FIGS 3A-3I to form an alternate embodiment transistor as shown in FIG. 5E.
  • FIGS. 6A-6B illustrate advantages of the selectable self-alignment feature of the invention.
  • transistor 100 having a raised extrinsic base 101 including a first extrinsic base layer 102 and a second extrinsic base layer 104, an emitter 106 and an intrinsic base 108 is illustrated.
  • first extrinsic base layer 102 thickness can be varied to select the self-alignment between emitter 106 and extrinsic base 101 to be anywhere between non-self aligned and self-aligned.
  • transistor 100 may be selectively constructed such that it may be considered non-self aligned, self-aligned or somewhere in between, despite being generated mainly by traditional non-self aligned techniques as will be further explained relative to the following description, and in particular, FIGS. 6A-6B.
  • Second extrinsic base layer 104 (hereinafter “second layer” 104) is positioned atop first extrinsic base layer 102 (hereinafter “first layer” 102), and is electrically connected thereto.
  • First and second extrinsic base layers 102, 104 may extend in a horizontally overlapped fashion from emitter 106 to a common edge.
  • First layer 102 has a first doping concentration and second layer 104 has a second doping concentration.
  • the second doping concentration of second layer 104 polysilicon (or silicon) is different than the first doping concentration of the first layer 102 polysilicon (or silicon).
  • the doping concentrations may be the same, however, having different dopant concentrations allows for improved device performance.
  • Transistor 100 also includes a remaining portion 143 of a landing pad 128 that is distanced from (i.e., elevated from) intrinsic base 108 by first layer 102. Emitter 106 extends through remaining portion 143 to intrinsic base 108.
  • First layer 102 includes an oxide section 52 that is positioned below a part of remaining portion 143, i.e., lower than and either to or under a part of remaining portion 143, and adjacent emitter 106. Remaining portion 143 separates each of the first and second extrinsic base layer 102, 104 from one another adjacent emitter 106.
  • a size (width) of oxide section 52 determines an amount of self-alignment of transistor 100. In particular, the size of oxide section
  • Transistor 100 also includes a spacer 110 and an oxide region 144 between emitter 106 and second layer 104.
  • FIGS. 3A-3I a first embodiment of a process to form transistor 100 (FIG. 2) will now be described.
  • a substrate 120 of, for example, crystalline silicon is preliminarily provided.
  • Substrate 120 has a collector region 122 and a collector reachthrough region 121 to provide contact to collector region 122.
  • Substrate 120 also includes intrinsic base
  • FIG. 3 A shows initial steps of the process including depositing a first polysilicon layer 124, which will eventually form first layer 102 (FIG.2).
  • First polysilicon layer 124 is preferably deposited as a doped polysilicon, however, the polysilicon may alternatively be deposited and then doped in any known fashion.
  • First polysilicon layerl24 is deposited at a predefined thickness, which as will become evident below, determines the amount of self-alignment of the resulting transistor.
  • a first dielectric layer 126 is deposited.
  • First dielectric layer 126 may be made of any now known or later developed dielectric material such as silicon dioxide, silicon nitride, etc.
  • Each layer 124, 126 is deposited at least over intrinsic base 108.
  • FIG. 3B also shows the initial step of forming landing pad 128 from first dielectric layer 126 using lithography.
  • a photoresist 130 may be deposited, exposed and developed. Etching may then proceed to remove first dielectric layer 126 outside of photoresist 130 to leave landing pad 128 as shown in FIG. 3C.
  • FIG. 3C also shows depositing a second polysilicon layer 132 and a second dielectric layer 134.
  • Second polysilicon layer 132 will eventually form second layer 104 (FIG.2) that together with first layer 102 (FIG.2) make up the thickness of entire extrinsic base 101 (FIG. 2).
  • Second polysilicon layer 132 is preferably deposited as a doped polysilicon, however, the polysilicon may alternatively be deposited and then doped in any known fashion. As noted above, first polysilicon layer 124 and second polysilicon layer 132 may be the same or different.
  • first polysilicon layer 124 includes more dopant than second polysilicon layer 132, which allows for improved device performance.
  • the provision of second polysilicon layer 132 causes landing pad 128 to be embedded in polysilicon layers 124 and 132, i.e., extrinsic base 101.
  • Dielectric layer 134 may be made of any now known or later developed dielectric material such as silicon oxide, silicon nitride, etc.
  • a photoresist 136 is deposited, exposed and developed to include a mask opening 138.
  • FIG.3E shows formation of an opening 140 using lithography, i.e., by using photoresist 136 and etching.
  • Opening 140 extends through second dielectric layer 134 and second polysilicon layer 132, and stops on landing pad 128. Opening 140 is smaller than landing pad 128.
  • FIG. 3F shows further etching through the exposed part of landing pad 128 in opening 140 to form a pad opening 142 that exposes first polysilicon layer 124 above intrinsic base 108. Etching may occur in the form of wet etching or selective RIE to first polysilicon layer 124. The etching leaves remaining portion 143 of the landing pad surrounded by first polysilicon layer 124 and second polysilicon layer 132.
  • FIG. 3G shows an isotropic oxidation step within opening 140 to convert exposed polysilicon areas to oxide. In particular, oxidation forms an oxide region 144 to a side of opening 140 and an oxide region 146 in a portion of first polysilicon layer 124. Oxide region
  • Oxide region 146 extends the width of pad opening 142 and below a part of remaining portion
  • Oxidation is sufficient to ensure that oxide region 146 prevents contact of first layer 102 polysilicon with emitter 106 (FIG. 2) that will eventually be provided in opening 140.
  • the thickness and width of oxide region 146 is determined by the predefined thickness of first polysilicon 124.
  • oxidation is provided as a high-pressure oxidation; however, oxidation may be provided by other types of oxidation processes). As shown in FIG.
  • the next step includes formation of a spacer 110 to the side of opening 140 in any now known or later developed fashion, e.g., deposition and etch back of silicon nitride, with the etching stopping on oxide region 146.
  • Spacer 110 narrows the size of opening 140.
  • oxide region 146 is removed within opening 140 to leave an oxide section 152. Removal may be made by, for example, wet etching.
  • emitter polysilicon 150 is deposited and oxide section 152 is used to determine the spacing between extrinsic base 101 (i.e., first layer 102) and emitter 106.
  • FIG. 31 also shows structure after further steps toward completion of transistor 100 (FIG. 2). It should be recognized that the subsequent processing shown in FIGS.
  • FIG.4A includes an alternative manner of forming first layer 102 after formation of intrinsic base 108.
  • the germanium (Ge) may be turned off such that epitaxial growth continues to form doped first layer 125 to the predefined thickness.
  • first layer 125 grows as doped crystalline silicon over SiGe intrinsic base 108 and doped polysilicon elsewhere.
  • first layer 125 may be formed in the same chamber in which the epitaxial SiGe growth takes place. The result is an improved interface between first layer 102 and intrinsic base 108.
  • Another advantage of this alternative step is that the crystalline silicon of first layer 102 over intrinsic base 108 and in between shallow isolation trench 123 has a lower resistance than first polysilicon layer 124 (FIGS. 3B-3I) in transistor structure in FIG. 2, which improves device performance.
  • first layer 102 may include a first dopant concentration and second layer 104 may include a second dopant concentration. The first and second dopant concentration may be the same or different. In one embodiment, first layer 102 includes more dopant than second layer 104. Having different dopant concentration allows for improved device performance.
  • FIG.4A also shows the subsequent formation of the raised landing pad, deposition of a second polysilicon layer 132 and second dielectric layer 134, and formation of emitter opening 140 to form remaining portion 143 of the landing pad.
  • FIG.4A also shows another alternative step in that spacer 110 may be generated prior to isotropic oxidation 141, shown in FIG.4B. Spacer 110 narrows opening 140. In this case, oxidation does not occur on the sidewall of opening 140, and only oxide region 146 is formed in first layer 102. Oxide region 146 extends the width of opening 140 and below a part of remaining portion 143 of the landing pad, i.e., lower than and either to or under remaining portion 143.
  • FIG.4C shows oxide region 146 removed within the opening by wet etching to leave oxide section 152.
  • emitter polysilicon 150 is deposited and oxide section 152 determines the spacing between the extrinsic base 101 (i.e., first layer 102) and emitter 106.
  • FIG.4C also shows structure after further steps toward completion of transistor 200 as shown in
  • FIG.4D shows formation of an opening 140 using lithography, i.e., by using photoresist (not shown) and etching.
  • opening 140 extends through second dielectric layer 134, second polysilicon layer 132, and the landing pad to form remaining portion 143, and stops on first polysilicon layer 124.
  • FIG. 5A also shows formation of spacer 111.
  • Spacer 111 protects the sidewall of second layer 132 during removal of first layer 124 inside opening 140 as described below.
  • FIG. 5B shows further etching through first polysilicon layer 124 above intrinsic base 108. Etching may occur in the form of wet etching or selective RIE through first polysilicon layer 124 stopping on intrinsic base 108.
  • FIG.5B also shows the structure after removal of spacer 111 (FIG.5 A) that served only to protect second layer 132 during etching of first layer 124. The etching leaves remaining portion 143 of the landing pad surrounded by first polysilicon layer 124 and second polysilicon layer 132.
  • FIG. 5C shows deposition of a third dielectric layer 180 of oxide at least within opening 140.
  • Third dielectric layer 180 forms an oxide region 146 within opening 140.
  • FIG. 5C shows formation of a spacer 110 to the side of opening 140 in any now known or later developed fashion, e.g., deposition and etch back of silicon nitride. The combination of a predefined thickness of third dielectric layer 180 and width of spacer 110 selectively determines, the amount of self-alignment exhibited by a resulting transistor, as will be described below.
  • FIG.5D shows oxide region 146 is removed within opening 140 to form an oxide section
  • FIG.5D also shows structure after further steps toward completion of transistor 300 (FIG. 5E). It should be recognized that the subsequent processing shown in FIGS. 5D is merely illustrative and that other processing may be provided to form emitter 106 or otherwise finalize transistor 300 (FIG. 5E). Referring to FIGS.
  • FIGS. 6A-6B show how the predefined thickness (of first polysilicon layer 124, first layer 125 or combination of dielectric layer 180 and spacer 110) can be varied to select the amount of self-alignment exhibited by a resulting transistor as will now be described.
  • the amount of self-alignment allows for selection of performance (via base resistance) anywhere between that of a non-aligned transistor 10 (FIG. 1 A) and a fully self- aligned transistor 22 (FIG. IB) having a raised extrinsic base.
  • FIG. 1 A non-aligned transistor 10
  • FIG. IB fully self- aligned transistor 22 having a raised extrinsic base.
  • FIG. 6A illustrates a thinner predefined thickness such that oxide section 152A is relatively narrow
  • FIG. 6B illustrates a thicker predefined thickness such that oxide section 152B is relatively wide.
  • Each figure also includes a conceptual base current flow line 190A, 190B, respectively.
  • current enters through emitter 106, flows through intrinsic base 108, traverses an outer extremity of oxide section 152A or 152B to extrinsic base 101 (i.e., layers 102, 104) and finally passes to suicide section 300.
  • base current conceptually flows through first layer 102 in FIG. 6 A as shown by line
  • transistor 100A is "quasi-self aligned" in that the narrow oxide section 152A determines the spacing between emitter 106 and extrinsic base 101, but remaining portion 143 of the landing pad still effects current flow, i.e., the actual spacing.
  • oxide section 152A Since the size (width) of oxide section 152A, as determined by the predefined thickness, determines the spacing, the size also determines that part of transistor resistance associated with this structure. In particular, the width of oxide section 152 A determines a cu ⁇ ent path length within intrinsic base 108 that cu ⁇ ent must traverse as it passes through extrinsic base layers 102,
  • transistor 100A of FIG. 6A exhibits better performance and lower base resistance than the prior art non-self aligned transistor 10 (FIG. 1 A), but does not equal the performance and lower base resistance of a fully self-aligned transistor 22 (FIG. IB).
  • an oxide section 152B may be sized sufficiently, by increasing the predefined thickness, such that cu ⁇ ent does not have to traverse any of remaining portion 143. That is, as cu ⁇ ent flows through first layer 102 in FIG.
  • oxide section 152B has a thickness sufficient to prevent the cu ⁇ ent from having to traverse remaining portion 143.
  • transistor 100B of FIG. 6B exhibits better performance and lower base resistance than transistor 10 (FIG. 1 A) and transistor
  • the invention described above provides a mechanism for a user to select the amount of self-alignment of a transistor by selecting the size of oxide section 52, 152 A, 152B. It should be recognized, however, that a decision on the size of the oxide section represents a balancing of interests between performance and fabrication complexity relative to those embodiments in which polysilicon (FIGS. 3A-3I) or silicon (FIGS. 4A-4E) is oxidized. More specifically, while a larger oxide section 152B (FIG.
  • oxide sections 152 are wide enough to extend below (lower than and either to or under) remaining portion 143 a sufficient distance. Problems of controlling the amount of oxidation must then be balanced relative to the desired amount of improved performance.
  • the invention is usefiil in the field of semiconductor devices, and more particularly devices comprising bipolar transistors.

Abstract

A bipolar transistor with raised extrinsic base and selectable self-alignment between the extrinsic base and the emitter (106) is disclosed. The fabrication method may include the formation of a predefined thickness of a first extrinsic base layer (102) of polysilicon or silicon on an intrinsic base (108). A dielectric landing pad (128) is then formed by lithography on the first extrinsic base layer (102). Next, a second extrinsic base layer (104) of polysilicon or silicon is formed on top of the dielectric landing pad (128) to finalize the raised extrinsic base total thickness. An emitter (106) opening is formed using lithography and RIE, where the second extrinsic base layer (104) is etched stopping on the dielectric landing pad (128). The degree of self-alignment between the emitter (106) and the raised extrinsic base is achieved by selecting the first extrinsic base layer (102) thickness, the dielectric landing pad (128) width, and the spacer width.

Description

BIPOLAR TRANSISTOR HAVING RAISED EXTRINSIC BASE WITH SELECTABLE SELF-ALIGNMENT AND METHODS OF FORMING SAME
BACKGROUND OF THE INVENTION Technical Field The present invention relates generally to a bipolar transistor, and more particularly, to a bipolar transistor having a raised extrinsic base with selectable self-alignment and methods of forming the transistor.
Background Art Bipolar transistors with Silicon-Germanium (SiGe) intrinsic base are the focus of integrated circuits fabricated for high performance mixed signal applications. The emitter to collector transit time of such a transistor is reduced by optimizing the Ge/Si ratio, doping profile, and film thickness of the epitaxy grown intrinsic SiGe base. The first developed bipolar transistors to take advantage of the SiGe intrinsic base had an extrinsic base formed by implantation of the silicon substrate. The performance of such transistors reached a limit as the emitter dimension is reduced due to loss of intrinsic base definition caused by the lateral diffusion of the extrinsic base dopants. To achieve higher electrical performance, the transistors must have a doped polysilicon extrinsic base layer on top of the epitaxy grown intrinsic SiGe base, i.e., a raised extrinsic base. Transistors with a raised extrinsic base on top of a SiGe intrinsic base have demonstrated the highest cutoff frequency (Ft) and maximum oscillation frequency (Fmax) to date. See B. Jagannathan et. al., "Self-aligned SiGe NPN transistors with 285 GHz fMAx an 207 GHz fτ in a manufacturable technology," IEEE Electron Device Letters 23, 258 (2002) and J.-S. Rieh et. al., "SiGe HBTs with cut-off frequency of 350 GHz," International Electron Device Meeting Technical Digest, 771 (2002). FIG. 1 A shows a prior art non-self aligned bipolar transistor 10 with polysilicon raised extrinsic base 12 formed by a simple method. In this case, an emitter 14 opening is formed with RIE etch through the oxide/polysilicon stack and stops on a dielectric layer (e.g. oxide) landing pad 18. Landing pad 18 is formed and defined with a lithography step prior to the deposition of the oxide/polysilicon stack. Fmax of such a non-self aligned transistor is limited by a base resistance (Rb) caused by the large spacing between the emitter 14 and extrinsic base 12 in intrinsic base 20. As can be seen in FIG. 1 A, this spacing is determined by a remaining portion of the dielectric etch stop layer (or landing pad 18), which may be non-symmetric around emitter 14 due to lithography alignment tolerance. To minimize base resistance Rb and achieve a high Fmax, the emitter and the extrinsic base polysilicon must be in close proximity. Such structure is shown in FIG. IB as a prior art self-aligned bipolar transistor 22 with polysilicon raised extrinsic base 24 and a SiGe intrinsic base 26. Transistor 22 is self-aligned, i.e., the spacing between extrinsic base 24 polysilicon and an emitter 30 polysilicon is determined by a sidewall spacer 28 rather than by lithography. A few different methods of forming a self-aligned bipolar transistor with raised polysilicon extrinsic base have been documented. U.S. Patent Numbers 5,128,271 and 6,346,453 describe approaches in which the extrinsic base polysilicon over a pre-defined sacrificial emitter is planarized by chemical mechanical polishing (CMP). In these approaches, a dishing effect of the CMP process can lead to a significant difference in the extrinsic base layer thickness between small and large devices, as well as between isolated and nested devices. In other approaches described in U.S Patent Numbers 5,494,836, 5,506,427, and 5,962,880, an intrinsic base is grown using selective epitaxy inside an emitter opening and an undercut formed under the extrinsic base polysilicon. In these approaches, the self-alignment of the extrinsic base is achieved with the epitaxial growth inside the undercut. Special techniques are required to ensure a good link-up contact between the intrinsic base and the extrinsic base. Each of the approaches described above has significant process and manufacturing complexity. In view of the foregoing, there is a need in the art for an improved bipolar transistor with a SiGe intrinsic base and with a raised extrinsic base in close proximity to the emitter, and a method of fabricating such a transistor that does not suffer from the problems of the related art.
Disclosure of the Invention A bipolar transistor with raised extrinsic base and selectable self-alignment between the extrinsic base and the emitter is disclosed. The fabrication method may include the formation of a predefined thickness of a first extrinsic base layer of polysilicon or silicon on an intrinsic base.
A dielectric landing pad is then formed by lithography on the first extrinsic base layer. Next, a second extrinsic base layer of polysilicon or silicon is formed on top of the dielectric landing pad to finalize the raised extrinsic base total thickness. An emitter opening is formed using lithography and RIE, where the second extrinsic base layer is etched stopping on the dielectric landing pad. The predefined thickness of the first extrinsic base layer is used to distance the landing pad away from the intrinsic base, which allows the extrinsic base to emitter spacing to be determined by an oxide section formed in the first extrinsic base layer. The degree of self- alignment between the emitter and the raised extrinsic base can be achieved by selecting the first extrinsic base layer thickness, the dielectric landing pad width, and the spacer width. In other words, the first extrinsic base layer thickness determines the lateral extent of the oxidation or wet etch of silicon below the remaining portion of the dielectric landing pad, which in turn determines the spacing between the emitter edge and the raised extrinsic base edge. The base resistance and the performance (i.e., Fmax) of the resulting transistor may be selected anywhere between that of a non-self-aligned and that of a self-aligned transistor having a raised extrinsic base. A first aspect of the invention is directed to a method of fabricating a transistor, the method comprising the steps of: forming an emitter landing pad over a first extrinsic base layer, the first extrinsic base layer being above an intrinsic base; forming an opening to the first extrinsic base layer, the opening generating a remaining portion of the landing pad to a side of the opening; oxidizing to form an oxide region in a portion of the first extrinsic base layer, the oxide region including an oxide section extending below a portion of the remaining portion; removing the oxide region within the opening and leaving the oxide section; and using the oxide section to determine a spacing between an emitter formed in the opening and the first extrinsic base layer. A second aspect of the invention is directed to a transistor comprising: a remaining portion of an emitter landing pad that is distanced from an intrinsic base. A third aspect of the invention is directed to a transistor comprising: an emitter; a first extrinsic base layer; a second extrinsic base layer electrically connected to the first extrinsic base layer; an oxide section in the first extrinsic base layer adjacent the emitter; and a remaining portion of an emitter landing pad that separates each of the first and second extrinsic base layer from one another adjacent the emitter. A fourth aspect of the invention is directed to a transistor comprising: an emitter extending through a remaining portion of an emitter landing pad to an intrinsic base; and an oxide section in an extrinsic base layer, the oxide portion extending below a part of the remaining portion, wherein a width of the oxide section determines an amount of base resistance. A fifth aspect of the invention is directed to a method of fabricating a transistor, the method comprising the steps of: embedding an emitter landing pad in an extrinsic base such that the emitter landing pad is distanced from an intrinsic base; forming an opemng through the emitter landing pad leaving a remaining portion of the emitter landing pad; forming an oxide section below the remaining portion; and forming an emitter in the opening such that the emitter extends to the intrinsic base. The foregoing and other features of the invention will be apparent from the following more particular description of embodiments of the invention. Brief Description of the Drawings The embodiments of this invention will be described in detail, with reference to the following figures, wherein like designations denote like elements, and wherein: FIG. 1 A shows a prior art non-self aligned transistor. FIG. IB shows a prior art fully self-aligned transistor. FIG. 2 shows a transistor including a raised extrinsic base formed according to the invention. FIGS.3A-3I show a process to form the transistor of FIG.2. FIGS.4A-4D shows steps of an alternative of the process shown in FIGS 3A-3I to form an alternate embodiment transistor as shown in FIG.4D
FIGS. 5A-5E shows steps of an alternative of the process shown in FIGS 3A-3I to form an alternate embodiment transistor as shown in FIG. 5E. FIGS. 6A-6B illustrate advantages of the selectable self-alignment feature of the invention.
Best Mode for Carrying Out the Invention Referring to FIG. 2, a transistor 100 (hereinafter "transistor 100") having a raised extrinsic base 101 including a first extrinsic base layer 102 and a second extrinsic base layer 104, an emitter 106 and an intrinsic base 108 is illustrated. According to the invention, first extrinsic base layer 102 thickness can be varied to select the self-alignment between emitter 106 and extrinsic base 101 to be anywhere between non-self aligned and self-aligned. That is, transistor 100 may be selectively constructed such that it may be considered non-self aligned, self-aligned or somewhere in between, despite being generated mainly by traditional non-self aligned techniques as will be further explained relative to the following description, and in particular, FIGS. 6A-6B. Second extrinsic base layer 104 (hereinafter "second layer" 104) is positioned atop first extrinsic base layer 102 (hereinafter "first layer" 102), and is electrically connected thereto. First and second extrinsic base layers 102, 104 may extend in a horizontally overlapped fashion from emitter 106 to a common edge. First layer 102 has a first doping concentration and second layer 104 has a second doping concentration. In one embodiment, the second doping concentration of second layer 104 polysilicon (or silicon) is different than the first doping concentration of the first layer 102 polysilicon (or silicon). Alternatively, the doping concentrations may be the same, however, having different dopant concentrations allows for improved device performance.
An intrinsic base 108 is shown below first layer 102 and emitter 106. Transistor 100 also includes a remaining portion 143 of a landing pad 128 that is distanced from (i.e., elevated from) intrinsic base 108 by first layer 102. Emitter 106 extends through remaining portion 143 to intrinsic base 108. First layer 102 includes an oxide section 52 that is positioned below a part of remaining portion 143, i.e., lower than and either to or under a part of remaining portion 143, and adjacent emitter 106. Remaining portion 143 separates each of the first and second extrinsic base layer 102, 104 from one another adjacent emitter 106. A size (width) of oxide section 52 determines an amount of self-alignment of transistor 100. In particular, the size of oxide section
52 determines a distance or spacing between emitter 106 and extrinsic base 101, and accordingly is important in determining a base resistance Rb. Transistor 100 also includes a spacer 110 and an oxide region 144 between emitter 106 and second layer 104. Referring to FIGS. 3A-3I, a first embodiment of a process to form transistor 100 (FIG. 2) will now be described. Referring to FIG. 3 A, a substrate 120 of, for example, crystalline silicon is preliminarily provided. Substrate 120 has a collector region 122 and a collector reachthrough region 121 to provide contact to collector region 122. Substrate 120 also includes intrinsic base
108 formed therein, for example, by a contemporaneous epitaxy process or subsequent implantation. Other structure shown in FIG. 3 A includes the required trench dielectric, shallow trench dielectric, sub-collector and collector implants, which are generated in a conventional fashion. Since these structures are not relevant to the inventive process, they will not be discussed further. FIG. 3B shows initial steps of the process including depositing a first polysilicon layer 124, which will eventually form first layer 102 (FIG.2). First polysilicon layer 124 is preferably deposited as a doped polysilicon, however, the polysilicon may alternatively be deposited and then doped in any known fashion. First polysilicon layerl24 is deposited at a predefined thickness, which as will become evident below, determines the amount of self-alignment of the resulting transistor. Next, a first dielectric layer 126 is deposited. First dielectric layer 126 may be made of any now known or later developed dielectric material such as silicon dioxide, silicon nitride, etc. Each layer 124, 126 is deposited at least over intrinsic base 108. FIG. 3B also shows the initial step of forming landing pad 128 from first dielectric layer 126 using lithography. In particular, a photoresist 130 may be deposited, exposed and developed. Etching may then proceed to remove first dielectric layer 126 outside of photoresist 130 to leave landing pad 128 as shown in FIG. 3C. As a result of the above processing, landing pad 128 is distanced from (or raised) from intrinsic base 108. FIG. 3C also shows depositing a second polysilicon layer 132 and a second dielectric layer 134. Second polysilicon layer 132 will eventually form second layer 104 (FIG.2) that together with first layer 102 (FIG.2) make up the thickness of entire extrinsic base 101 (FIG. 2).
Second polysilicon layer 132 is preferably deposited as a doped polysilicon, however, the polysilicon may alternatively be deposited and then doped in any known fashion. As noted above, first polysilicon layer 124 and second polysilicon layer 132 may be the same or different.
In one embodiment, first polysilicon layer 124 includes more dopant than second polysilicon layer 132, which allows for improved device performance. The provision of second polysilicon layer 132 causes landing pad 128 to be embedded in polysilicon layers 124 and 132, i.e., extrinsic base 101. Dielectric layer 134 may be made of any now known or later developed dielectric material such as silicon oxide, silicon nitride, etc. As shown in FIG.3D, a photoresist 136 is deposited, exposed and developed to include a mask opening 138. FIG.3E shows formation of an opening 140 using lithography, i.e., by using photoresist 136 and etching. Opening 140 extends through second dielectric layer 134 and second polysilicon layer 132, and stops on landing pad 128. Opening 140 is smaller than landing pad 128. FIG. 3F shows further etching through the exposed part of landing pad 128 in opening 140 to form a pad opening 142 that exposes first polysilicon layer 124 above intrinsic base 108. Etching may occur in the form of wet etching or selective RIE to first polysilicon layer 124. The etching leaves remaining portion 143 of the landing pad surrounded by first polysilicon layer 124 and second polysilicon layer 132. FIG. 3G shows an isotropic oxidation step within opening 140 to convert exposed polysilicon areas to oxide. In particular, oxidation forms an oxide region 144 to a side of opening 140 and an oxide region 146 in a portion of first polysilicon layer 124. Oxide region
144 extends between second dielectric layer 134 to remaining portion 143 of the landing pad.
Oxide region 146 extends the width of pad opening 142 and below a part of remaining portion
143 of the landing pad, i.e., lower than and to or under remaining portion 143. Oxidation is sufficient to ensure that oxide region 146 prevents contact of first layer 102 polysilicon with emitter 106 (FIG. 2) that will eventually be provided in opening 140. The thickness and width of oxide region 146 is determined by the predefined thickness of first polysilicon 124. In one embodiment, oxidation is provided as a high-pressure oxidation; however, oxidation may be provided by other types of oxidation processes). As shown in FIG. 3H, the next step includes formation of a spacer 110 to the side of opening 140 in any now known or later developed fashion, e.g., deposition and etch back of silicon nitride, with the etching stopping on oxide region 146. Spacer 110 narrows the size of opening 140. Referring to FIG. 31, oxide region 146 is removed within opening 140 to leave an oxide section 152. Removal may be made by, for example, wet etching. Next, emitter polysilicon 150 is deposited and oxide section 152 is used to determine the spacing between extrinsic base 101 (i.e., first layer 102) and emitter 106. FIG. 31 also shows structure after further steps toward completion of transistor 100 (FIG. 2). It should be recognized that the subsequent processing shown in FIGS. 31 is merely illustrative and that other processing may be provided to form emitter 106 or otherwise finalize transistor 100 (FIG. 2). Referring to FIGS.4A-4D, an alternative embodiment for some of the steps of the above process is illustrated. One alternative step, shown in FIG.4A, includes an alternative manner of forming first layer 102 after formation of intrinsic base 108. In particular, during epitaxial growth of a doped SiGe intrinsic base 108, the germanium (Ge) may be turned off such that epitaxial growth continues to form doped first layer 125 to the predefined thickness. In this case, first layer 125 grows as doped crystalline silicon over SiGe intrinsic base 108 and doped polysilicon elsewhere. An advantage of this alternative step is that first layer 125 may be formed in the same chamber in which the epitaxial SiGe growth takes place. The result is an improved interface between first layer 102 and intrinsic base 108. Another advantage of this alternative step is that the crystalline silicon of first layer 102 over intrinsic base 108 and in between shallow isolation trench 123 has a lower resistance than first polysilicon layer 124 (FIGS. 3B-3I) in transistor structure in FIG. 2, which improves device performance. As before, first layer 102 may include a first dopant concentration and second layer 104 may include a second dopant concentration. The first and second dopant concentration may be the same or different. In one embodiment, first layer 102 includes more dopant than second layer 104. Having different dopant concentration allows for improved device performance. FIG.4A also shows the subsequent formation of the raised landing pad, deposition of a second polysilicon layer 132 and second dielectric layer 134, and formation of emitter opening 140 to form remaining portion 143 of the landing pad. FIG.4A also shows another alternative step in that spacer 110 may be generated prior to isotropic oxidation 141, shown in FIG.4B. Spacer 110 narrows opening 140. In this case, oxidation does not occur on the sidewall of opening 140, and only oxide region 146 is formed in first layer 102. Oxide region 146 extends the width of opening 140 and below a part of remaining portion 143 of the landing pad, i.e., lower than and either to or under remaining portion 143. FIG.4C shows oxide region 146 removed within the opening by wet etching to leave oxide section 152. Next, as before, emitter polysilicon 150 is deposited and oxide section 152 determines the spacing between the extrinsic base 101 (i.e., first layer 102) and emitter 106.
FIG.4C also shows structure after further steps toward completion of transistor 200 as shown in
FIG.4D. It should be recognized that the subsequent processing shown in FIGS. 4C and 4D is merely illustrative and that other processing may be provided to form emitter 106 or otherwise finalize transistor 200. Referring to FIGS. 5A-5E, another alternative embodiment for some of the steps of the above process is illustrated. FIG. 5A shows formation of an opening 140 using lithography, i.e., by using photoresist (not shown) and etching. In one embodiment, opening 140 extends through second dielectric layer 134, second polysilicon layer 132, and the landing pad to form remaining portion 143, and stops on first polysilicon layer 124. FIG. 5A also shows formation of spacer 111. Spacer 111 protects the sidewall of second layer 132 during removal of first layer 124 inside opening 140 as described below. FIG. 5B shows further etching through first polysilicon layer 124 above intrinsic base 108. Etching may occur in the form of wet etching or selective RIE through first polysilicon layer 124 stopping on intrinsic base 108. FIG.5B also shows the structure after removal of spacer 111 (FIG.5 A) that served only to protect second layer 132 during etching of first layer 124. The etching leaves remaining portion 143 of the landing pad surrounded by first polysilicon layer 124 and second polysilicon layer 132. FIG. 5C shows deposition of a third dielectric layer 180 of oxide at least within opening 140. Third dielectric layer 180 forms an oxide region 146 within opening 140. In addition, FIG. 5C shows formation of a spacer 110 to the side of opening 140 in any now known or later developed fashion, e.g., deposition and etch back of silicon nitride. The combination of a predefined thickness of third dielectric layer 180 and width of spacer 110 selectively determines, the amount of self-alignment exhibited by a resulting transistor, as will be described below. FIG.5D shows oxide region 146 is removed within opening 140 to form an oxide section
152. Oxide section 152 is formed below remaining portion 143, but not directly under. Removal may be made by, for example, wet etching. Next, emitter polysilicon 150 is deposited and oxide section 152 determines the spacing between extrinsic base 101 (i.e., first layer 102) and emitter 106. FIG.5D also shows structure after further steps toward completion of transistor 300 (FIG. 5E). It should be recognized that the subsequent processing shown in FIGS. 5D is merely illustrative and that other processing may be provided to form emitter 106 or otherwise finalize transistor 300 (FIG. 5E). Referring to FIGS. 6A-6B, show how the predefined thickness (of first polysilicon layer 124, first layer 125 or combination of dielectric layer 180 and spacer 110) can be varied to select the amount of self-alignment exhibited by a resulting transistor as will now be described. It should be recognized that while the two transistors shown in FIGS. 6A and 6B, denoted 100A, 100B, respectively, are of the FIG.2 embodiment, the discussion that follows is applicable to any embodiment. The amount of self-alignment allows for selection of performance (via base resistance) anywhere between that of a non-aligned transistor 10 (FIG. 1 A) and a fully self- aligned transistor 22 (FIG. IB) having a raised extrinsic base. FIG. 6A illustrates a thinner predefined thickness such that oxide section 152A is relatively narrow, and FIG. 6B illustrates a thicker predefined thickness such that oxide section 152B is relatively wide. Each figure also includes a conceptual base current flow line 190A, 190B, respectively. As shown in each of FIGS.6A and 6B, current enters through emitter 106, flows through intrinsic base 108, traverses an outer extremity of oxide section 152A or 152B to extrinsic base 101 (i.e., layers 102, 104) and finally passes to suicide section 300. As base current conceptually flows through first layer 102 in FIG. 6 A as shown by line
190A, however, current must traverse remaining portion 143 of the landing pad because of where oxide section 152A ends. In this fashion, transistor 100A is "quasi-self aligned" in that the narrow oxide section 152A determines the spacing between emitter 106 and extrinsic base 101, but remaining portion 143 of the landing pad still effects current flow, i.e., the actual spacing.
Since the size (width) of oxide section 152A, as determined by the predefined thickness, determines the spacing, the size also determines that part of transistor resistance associated with this structure. In particular, the width of oxide section 152 A determines a cuπent path length within intrinsic base 108 that cuπent must traverse as it passes through extrinsic base layers 102,
104. A shorter cuπent path in intrinsic base 108, and a shorter length of remaining portion 143, results in lower base resistance and better performance. As a result, transistor 100A of FIG. 6A exhibits better performance and lower base resistance than the prior art non-self aligned transistor 10 (FIG. 1 A), but does not equal the performance and lower base resistance of a fully self-aligned transistor 22 (FIG. IB). However as shown by line 190B in FIG. 6B, an oxide section 152B may be sized sufficiently, by increasing the predefined thickness, such that cuπent does not have to traverse any of remaining portion 143. That is, as cuπent flows through first layer 102 in FIG. 6B, cuπent does not experience remaining portion 143 of the landing pad, and passes directly through extrinsic base layers 102, 104 to suicide section 300. In this fashion, transistor 100B is fully self aligned in that oxide section 152B (not remaining portion 143 of the landing pad) alone determines the actual spacing between emitter 106 and the extrinsic base
(e.g., layer 102 as illustrated), and accordingly that portion of transistor resistance associated with this structure. In other words, oxide section 152B has a thickness sufficient to prevent the cuπent from having to traverse remaining portion 143. As a result, transistor 100B of FIG. 6B exhibits better performance and lower base resistance than transistor 10 (FIG. 1 A) and transistor
100A (FIG. 6A). The invention described above provides a mechanism for a user to select the amount of self-alignment of a transistor by selecting the size of oxide section 52, 152 A, 152B. It should be recognized, however, that a decision on the size of the oxide section represents a balancing of interests between performance and fabrication complexity relative to those embodiments in which polysilicon (FIGS. 3A-3I) or silicon (FIGS. 4A-4E) is oxidized. More specifically, while a larger oxide section 152B (FIG. 6B) provides for more or complete self-alignment and the corresponding performance advantages, fabrication of a thicker oxide section is more difficult in terms of oxidation of polysilicon or silicon (FIGS.3A-3I and 4A-4E embodiments) because more oxidation must be provided to ensure: a) oxide sections 152 completely cutoff contact to emitter 106 by first layer 102, and b) oxide sections 152 are wide enough to extend below (lower than and either to or under) remaining portion 143 a sufficient distance. Problems of controlling the amount of oxidation must then be balanced relative to the desired amount of improved performance. In addition, in order to attain a uniform width of oxide sections 152, it may be necessary for emitter 106 to undercut a portion of spacer 110, as shown in FIG. 6B, which presents other fabrication concerns. The above concerns, however, are not present relative to the FIGS.5A-5E embodiment since the self-alignment is more readily controlled via the thickness of the third dielectric layer 180 and width of spacer 110 (FIG. 5C). While this invention has been described in conjunction with the specific embodiments outlined above, it is evident that many alternatives, modifications and variations will be apparent to those skilled in the art. Accordingly, the embodiments of the invention as set forth above are intended to be illustrative, not limiting. Various changes may be made without departing from the spirit and scope of the invention as defined in the following claims. For example, it may be possible to attain transistors 100, 200, 300 by providing other processes. For example, it may be possible to form oxide section 152 and subsequently form the structure(s) above.
Industrial Applicability The invention is usefiil in the field of semiconductor devices, and more particularly devices comprising bipolar transistors.

Claims

What is claimed is:
1. A transistor comprising: a remaining portion (143) of an emitter (106) landing pad (128) that is distanced from an intrinsic base (108).
2. The transistor of claim 1, wherein the remaining portion (143) is distanced from the intrinsic base (108) by an extrinsic base layer, and the extrinsic base layer includes an oxide section (152) that determines a distance between an emitter (106) and an extrinsic base.
3. A transistor comprising: an emitter (106); a first extrinsic base layer (102); a second extrinsic base layer (104) electrically connected to the first extrinsic base layer (102); an oxide section (152) in the first extrinsic base layer (102) adjacent the emitter (106); and a remaining portion (143) of an emitter (106) landing pad (128) that separates each of the first and second extrinsic base layer (104) from one another adjacent the emitter (106).
4. The transistor of claim 3, wherein the extrinsic base includes the first extrinsic base layer (102) and a second extrinsic base layer (104), and the first extrinsic base layer (102) is doped at a different concentration than the second extrinsic base layer (104).
5. The transistor of claim 4, wherein the oxide section (152) is positioned within the first extrinsic base layer (102).
6. The transistor of claim 4, wherein the first extrinsic base layer (102) includes a first region including a doped silicon and a second region includes a doped polysilicon, and the oxide section (152) is in the first region.
7. The transistor of claim 3, further comprising a remaining portion (143) of an emitter (106) landing pad (128) positioned above the oxide section (152).
8. The transistor of claim 2 or 3, wherein a width of the oxide section (152) determines a base resistance.
9. The transistor of claim 8, wherein the width of the oxide section (152) determines a length of the remaining portion (143) that cuπent must traverse as the cuπent passes through the extrinsic base.
10. The transistor of claim 9, wherein the thickness of the oxide section (152) is sufficient to prevent the cuπent from having to traverse the remaining portion (143).
11. The transistor of claim 3, wherein the emitter (106) extends under a portion of a spacer.
12. The transistor of claim 3, wherein the first and second extrinsic base layer extend in a horizontally overlapped fashion from the emitter (106) to a common edge.
13. A transistor comprising: an emitter (106) extending through a remaining portion (143) of an emitter (106) landing pad (128) to an intrinsic base (108); and an oxide section (152) in an extrinsic base layer, the oxide portion extending below a part of the remaining portion (143), wherein a width of the oxide section (152) determines an amount of base resistance.
14. The transistor of claim 13, wherein the thickness determines a length of the remaining portion (143) that cuπent must traverse as the cuπent passes through an extrinsic base.
15. The transistor of claim 13, wherein the extrinsic base layer extends under another part of the remaining portion (143) and elevates the remaining portion (143) from the intrinsic base (108).
16. The transistor of claim 15, wherein the extrinsic base includes a first layer and a second layer, and the oxide section (152) is positioned within the first layer, and the first layer includes a first region including a doped silicon and a second region including a doped polysilicon.
PCT/US2004/021345 2003-08-29 2004-07-01 Bipolar transistor having raised extrinsic base with selectable self-alignment and methods of forming same WO2005024900A2 (en)

Priority Applications (2)

Application Number Priority Date Filing Date Title
EP04777467A EP1658639A4 (en) 2003-08-29 2004-07-01 Bipolar transistor having raised extrinsic base with selectable self-alignment and methods of forming same
JP2006524633A JP4979380B2 (en) 2003-08-29 2004-07-01 Bipolar transistor having raised extrinsic base with selectable self-alignment and method of forming the same

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US10/604,988 2003-08-29
US10/604,988 US7002221B2 (en) 2003-08-29 2003-08-29 Bipolar transistor having raised extrinsic base with selectable self-alignment and methods of forming same

Publications (2)

Publication Number Publication Date
WO2005024900A2 true WO2005024900A2 (en) 2005-03-17
WO2005024900A3 WO2005024900A3 (en) 2005-06-09

Family

ID=34216244

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/US2004/021345 WO2005024900A2 (en) 2003-08-29 2004-07-01 Bipolar transistor having raised extrinsic base with selectable self-alignment and methods of forming same

Country Status (6)

Country Link
US (2) US7002221B2 (en)
EP (1) EP1658639A4 (en)
JP (1) JP4979380B2 (en)
KR (1) KR100810019B1 (en)
CN (1) CN100459120C (en)
WO (1) WO2005024900A2 (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2006109208A2 (en) * 2005-04-13 2006-10-19 Nxp B.V. Method of fabricating a heterojunction bipolar transistor

Families Citing this family (21)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP4402953B2 (en) * 2001-09-18 2010-01-20 パナソニック株式会社 Manufacturing method of semiconductor device
US7087940B2 (en) * 2004-04-22 2006-08-08 International Business Machines Corporation Structure and method of forming bipolar transistor having a self-aligned raised extrinsic base using self-aligned etch stop layer
US7341920B2 (en) * 2005-07-06 2008-03-11 International Business Machines Corporation Method for forming a bipolar transistor device with self-aligned raised extrinsic base
US7687887B1 (en) * 2006-12-01 2010-03-30 National Semiconductor Corporation Method of forming a self-aligned bipolar transistor structure using a selectively grown emitter
US7892910B2 (en) * 2007-02-28 2011-02-22 International Business Machines Corporation Bipolar transistor with raised extrinsic self-aligned base using selective epitaxial growth for BiCMOS integration
US7927958B1 (en) * 2007-05-15 2011-04-19 National Semiconductor Corporation System and method for providing a self aligned bipolar transistor using a silicon nitride ring
US7838375B1 (en) 2007-05-25 2010-11-23 National Semiconductor Corporation System and method for providing a polyemit module for a self aligned heterojunction bipolar transistor architecture
US7803685B2 (en) * 2008-06-26 2010-09-28 Freescale Semiconductor, Inc. Silicided base structure for high frequency transistors
EP2466628A1 (en) * 2010-12-16 2012-06-20 Nxp B.V. Bipolar transistor manufacturing method and bipolar transistor
US8603885B2 (en) 2011-01-04 2013-12-10 International Business Machines Corporation Flat response device structures for bipolar junction transistors
US8492237B2 (en) * 2011-03-08 2013-07-23 International Business Machines Corporation Methods of fabricating a bipolar junction transistor with a self-aligned emitter and base
US8536012B2 (en) 2011-07-06 2013-09-17 International Business Machines Corporation Bipolar junction transistors with a link region connecting the intrinsic and extrinsic bases
CN102931080A (en) * 2011-08-09 2013-02-13 上海华虹Nec电子有限公司 Method for manufacturing germanium-silicon heterojunction bipolar transistor
CN102931079A (en) * 2011-08-09 2013-02-13 上海华虹Nec电子有限公司 Method for manufacturing germanium-silicon heterojunction bipolar transistor (SiGe-HBT)
US8916446B2 (en) 2011-11-11 2014-12-23 International Business Machines Corporation Bipolar junction transistor with multiple emitter fingers
US9059138B2 (en) 2012-01-25 2015-06-16 International Business Machines Corporation Heterojunction bipolar transistor with reduced sub-collector length, method of manufacture and design structure
US8921195B2 (en) * 2012-10-26 2014-12-30 International Business Machines Corporation Isolation scheme for bipolar transistors in BiCMOS technology
US9093491B2 (en) 2012-12-05 2015-07-28 International Business Machines Corporation Bipolar junction transistors with reduced base-collector junction capacitance
US8956945B2 (en) 2013-02-04 2015-02-17 International Business Machines Corporation Trench isolation for bipolar junction transistors in BiCMOS technology
US8796149B1 (en) 2013-02-18 2014-08-05 International Business Machines Corporation Collector-up bipolar junction transistors in BiCMOS technology
CN111180843B (en) * 2020-01-07 2021-11-02 中国电子科技集团公司第五十五研究所 MEMS microstrip circulator and preparation method thereof

Citations (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP0483487A1 (en) 1990-10-31 1992-05-06 International Business Machines Corporation Self-aligned epitaxial base transistor and method for fabricating same
US5403757A (en) 1992-08-31 1995-04-04 Nec Corporation Method of producing a double-polysilicon bipolar transistor
US5494836A (en) 1993-04-05 1996-02-27 Nec Corporation Process of producing heterojunction bipolar transistor with silicon-germanium base
WO1998057367A1 (en) 1997-06-11 1998-12-17 Commissariat A L'energie Atomique Hyperfrequency transistor with quasi-aligned structure and method for making same
US5962880A (en) 1996-07-12 1999-10-05 Hitachi, Ltd. Heterojunction bipolar transistor
EP1132955A1 (en) 2000-03-06 2001-09-12 STMicroelectronics S.A. Method of manufacturing a bipolar transistor with a self-aligned double polysilicon layer

Family Cites Families (37)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4392149A (en) * 1980-03-03 1983-07-05 International Business Machines Corporation Bipolar transistor
US5128271A (en) * 1989-01-18 1992-07-07 International Business Machines Corporation High performance vertical bipolar transistor structure via self-aligning processing techniques
EP0718810B1 (en) * 1990-12-28 2001-12-12 Fujitsu Limited Cash handling apparatus
US5219793A (en) * 1991-06-03 1993-06-15 Motorola Inc. Method for forming pitch independent contacts and a semiconductor device having the same
JPH05166824A (en) * 1991-12-16 1993-07-02 Fujitsu Ltd Manufacture of semiconductor device
JPH05182980A (en) * 1992-01-07 1993-07-23 Toshiba Corp Heterojunction bipolar transistor
JP2582519B2 (en) * 1992-07-13 1997-02-19 インターナショナル・ビジネス・マシーンズ・コーポレイション Bipolar transistor and method of manufacturing the same
JPH0793315B2 (en) * 1992-11-27 1995-10-09 日本電気株式会社 Semiconductor device and manufacturing method thereof
JP2630237B2 (en) * 1993-12-22 1997-07-16 日本電気株式会社 Semiconductor device and manufacturing method thereof
JP2970425B2 (en) * 1994-09-26 1999-11-02 日本電気株式会社 Manufacturing method of bipolar transistor
FR2728393A1 (en) * 1994-12-20 1996-06-21 Korea Electronics Telecomm BIPOLAR TRANSISTOR WITH COLUMNS AND MANUFACTURING METHOD THEREOF
US5541121A (en) * 1995-01-30 1996-07-30 Texas Instruments Incorporated Reduced resistance base contact method for single polysilicon bipolar transistors using extrinsic base diffusion from a diffusion source dielectric layer
JP2629644B2 (en) * 1995-03-22 1997-07-09 日本電気株式会社 Method for manufacturing semiconductor device
JP2914213B2 (en) * 1995-03-28 1999-06-28 日本電気株式会社 Semiconductor device and manufacturing method thereof
US5834800A (en) * 1995-04-10 1998-11-10 Lucent Technologies Inc. Heterojunction bipolar transistor having mono crystalline SiGe intrinsic base and polycrystalline SiGe and Si extrinsic base regions
JP3545503B2 (en) * 1995-08-11 2004-07-21 株式会社日立製作所 Method for manufacturing semiconductor integrated circuit device
JP2746225B2 (en) * 1995-10-16 1998-05-06 日本電気株式会社 Semiconductor device and manufacturing method thereof
US5606195A (en) * 1995-12-26 1997-02-25 Hughes Electronics High-voltage bipolar transistor utilizing field-terminated bond-pad electrodes
JP2937253B2 (en) * 1996-01-17 1999-08-23 日本電気株式会社 Semiconductor device and manufacturing method thereof
DE19609933A1 (en) * 1996-03-14 1997-09-18 Daimler Benz Ag Method of manufacturing a heterobipolar transistor
JPH11126781A (en) * 1997-10-24 1999-05-11 Nec Corp Semiconductor device and method of manufacturing the same
US6121101A (en) * 1998-03-12 2000-09-19 Lucent Technologies Inc. Process for fabricating bipolar and BiCMOS devices
US6020246A (en) * 1998-03-13 2000-02-01 National Semiconductor Corporation Forming a self-aligned epitaxial base bipolar transistor
JPH11330088A (en) * 1998-05-15 1999-11-30 Nec Corp Semiconductor device and its manufacture
JP3658745B2 (en) * 1998-08-19 2005-06-08 株式会社ルネサステクノロジ Bipolar transistor
US6383855B1 (en) * 1998-11-04 2002-05-07 Institute Of Microelectronics High speed, low cost BICMOS process using profile engineering
JP3329762B2 (en) * 1999-04-27 2002-09-30 日本電気株式会社 Method for manufacturing semiconductor device
JP2001035858A (en) * 1999-07-21 2001-02-09 Matsushita Electric Ind Co Ltd Semiconductor device and manufacture thereof
JP3346348B2 (en) * 1999-08-19 2002-11-18 日本電気株式会社 Method for manufacturing semiconductor device
US6346453B1 (en) * 2000-01-27 2002-02-12 Sige Microsystems Inc. Method of producing a SI-GE base heterojunction bipolar device
TW512529B (en) * 2000-06-14 2002-12-01 Infineon Technologies Ag Silicon bipolar transistor, circuit arrangement and method for producing a silicon bipolar transistor
US6400204B1 (en) * 2000-07-26 2002-06-04 Agere Systems Guardian Corp. Input stage ESD protection for an integrated circuit
JP3406302B2 (en) * 2001-01-16 2003-05-12 株式会社半導体先端テクノロジーズ Method of forming fine pattern, method of manufacturing semiconductor device, and semiconductor device
US6380017B1 (en) * 2001-06-15 2002-04-30 National Semiconductor Corporation Polysilicon-edge, base-emitter super self-aligned, low-power, high-frequency bipolar transistor and method of forming the transistor
SE522891C2 (en) * 2001-11-09 2004-03-16 Ericsson Telefon Ab L M A silicon-germanium mesa transistor, a method for its preparation and an integrated circuit comprising such a transistor
US6809024B1 (en) * 2003-05-09 2004-10-26 International Business Machines Corporation Method to fabricate high-performance NPN transistors in a BiCMOS process
US6869852B1 (en) * 2004-01-09 2005-03-22 International Business Machines Corporation Self-aligned raised extrinsic base bipolar transistor structure and method

Patent Citations (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP0483487A1 (en) 1990-10-31 1992-05-06 International Business Machines Corporation Self-aligned epitaxial base transistor and method for fabricating same
US5403757A (en) 1992-08-31 1995-04-04 Nec Corporation Method of producing a double-polysilicon bipolar transistor
US5494836A (en) 1993-04-05 1996-02-27 Nec Corporation Process of producing heterojunction bipolar transistor with silicon-germanium base
US5506427A (en) 1993-04-05 1996-04-09 Nec Corporation Heterojunction bipolar transistor with silicon-germanium base
US5962880A (en) 1996-07-12 1999-10-05 Hitachi, Ltd. Heterojunction bipolar transistor
WO1998057367A1 (en) 1997-06-11 1998-12-17 Commissariat A L'energie Atomique Hyperfrequency transistor with quasi-aligned structure and method for making same
EP1132955A1 (en) 2000-03-06 2001-09-12 STMicroelectronics S.A. Method of manufacturing a bipolar transistor with a self-aligned double polysilicon layer

Non-Patent Citations (1)

* Cited by examiner, † Cited by third party
Title
See also references of EP1658639A4

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2006109208A2 (en) * 2005-04-13 2006-10-19 Nxp B.V. Method of fabricating a heterojunction bipolar transistor
WO2006109208A3 (en) * 2005-04-13 2007-02-15 Koninkl Philips Electronics Nv Method of fabricating a heterojunction bipolar transistor
US7618858B2 (en) 2005-04-13 2009-11-17 Nxp B.V. Method of fabricating a heterojunction bipolar transistor

Also Published As

Publication number Publication date
EP1658639A4 (en) 2009-09-30
KR20060039443A (en) 2006-05-08
EP1658639A2 (en) 2006-05-24
WO2005024900A3 (en) 2005-06-09
KR100810019B1 (en) 2008-03-07
US20060081934A1 (en) 2006-04-20
JP4979380B2 (en) 2012-07-18
JP2007504647A (en) 2007-03-01
CN100459120C (en) 2009-02-04
CN1868061A (en) 2006-11-22
US20050048735A1 (en) 2005-03-03
US7253096B2 (en) 2007-08-07
US7002221B2 (en) 2006-02-21

Similar Documents

Publication Publication Date Title
US7253096B2 (en) Bipolar transistor having raised extrinsic base with selectable self-alignment and methods of forming same
US6982442B2 (en) Structure and method for making heterojunction bipolar transistor having self-aligned silicon-germanium raised extrinsic base
US7466010B2 (en) Bipolar transistor having self-aligned silicide and a self-aligned emitter contact border
JP4170246B2 (en) Vertical bipolar transistor
US7611954B2 (en) Bipolar transistor self-alignment with raised extrinsic base extension and methods of forming same
US7935986B2 (en) Method for forming a bipolar transistor device with self-aligned raised extrinsic base
US6972443B2 (en) Structure and method of forming a bipolar transistor having a self-aligned raised extrinsic base using link-up region formed from an opening therein
US7087940B2 (en) Structure and method of forming bipolar transistor having a self-aligned raised extrinsic base using self-aligned etch stop layer
US7425754B2 (en) Structure and method of self-aligned bipolar transistor having tapered collector
KR100850047B1 (en) Bipolar junction transistor with improved extrinsic base region and method of fabrication
US8541812B2 (en) Semiconductor device and method of manufacture thereof
US8101491B2 (en) Heterojunction bipolar transistor
US7906403B2 (en) Bipolar transistor and method of fabricating the same
KR20040012821A (en) A non-self-aligned sige heterojunction bipolar transistor
CN110310988B (en) Semiconductor device and method of manufacturing the same
JP2004158645A (en) Method of manufacturing self-alignment bipolar transistor
EP1418615A1 (en) Fabrication of self-aligned bipolar transistor

Legal Events

Date Code Title Description
WWE Wipo information: entry into national phase

Ref document number: 200480024675.4

Country of ref document: CN

AK Designated states

Kind code of ref document: A2

Designated state(s): AE AG AL AM AT AU AZ BA BB BG BR BW BY BZ CA CH CN CO CR CU CZ DE DK DM DZ EC EE EG ES FI GB GD GE GH GM HR HU ID IL IN IS JP KE KG KP KR KZ LC LK LR LS LT LU LV MA MD MG MK MN MW MX MZ NA NI NO NZ OM PG PH PL PT RO RU SC SD SE SG SK SL SY TJ TM TN TR TT TZ UA UG US UZ VC VN YU ZA ZM ZW

AL Designated countries for regional patents

Kind code of ref document: A2

Designated state(s): BW GH GM KE LS MW MZ NA SD SL SZ TZ UG ZM ZW AM AZ BY KG KZ MD RU TJ TM AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HU IE IT LU MC NL PL PT RO SE SI SK TR BF BJ CF CG CI CM GA GN GQ GW ML MR NE SN TD TG

121 Ep: the epo has been informed by wipo that ep was designated in this application
WWE Wipo information: entry into national phase

Ref document number: 1020067001224

Country of ref document: KR

WWE Wipo information: entry into national phase

Ref document number: 2004777467

Country of ref document: EP

WWE Wipo information: entry into national phase

Ref document number: 2006524633

Country of ref document: JP

WWE Wipo information: entry into national phase

Ref document number: 1659/DELNP/2006

Country of ref document: IN

WWP Wipo information: published in national office

Ref document number: 1020067001224

Country of ref document: KR

WWP Wipo information: published in national office

Ref document number: 2004777467

Country of ref document: EP