WO2004102592A2 - Capacitor constructions, and their methods of forming - Google Patents
Capacitor constructions, and their methods of forming Download PDFInfo
- Publication number
- WO2004102592A2 WO2004102592A2 PCT/US2004/013963 US2004013963W WO2004102592A2 WO 2004102592 A2 WO2004102592 A2 WO 2004102592A2 US 2004013963 W US2004013963 W US 2004013963W WO 2004102592 A2 WO2004102592 A2 WO 2004102592A2
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- layer
- metal
- intermediate layer
- electrically conductive
- conductive material
- Prior art date
Links
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B99/00—Subject matter not provided for in other groups of this subclass
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B12/00—Dynamic random access memory [DRAM] devices
- H10B12/01—Manufacture or treatment
- H10B12/02—Manufacture or treatment for one transistor one-capacitor [1T-1C] memory cells
- H10B12/03—Making the capacitor or connections thereto
- H10B12/033—Making the capacitor or connections thereto the capacitor extending over the transistor
- H10B12/0335—Making a connection between the transistor and the capacitor, e.g. plug
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L28/00—Passive two-terminal components without a potential-jump or surface barrier for integrated circuits; Details thereof; Multistep manufacturing processes therefor
- H01L28/40—Capacitors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L28/00—Passive two-terminal components without a potential-jump or surface barrier for integrated circuits; Details thereof; Multistep manufacturing processes therefor
- H01L28/40—Capacitors
- H01L28/55—Capacitors with a dielectric comprising a perovskite structure material
- H01L28/57—Capacitors with a dielectric comprising a perovskite structure material comprising a barrier layer to prevent diffusion of hydrogen or oxygen
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B12/00—Dynamic random access memory [DRAM] devices
- H10B12/01—Manufacture or treatment
- H10B12/02—Manufacture or treatment for one transistor one-capacitor [1T-1C] memory cells
- H10B12/03—Making the capacitor or connections thereto
- H10B12/033—Making the capacitor or connections thereto the capacitor extending over the transistor
Definitions
- the invention pertains to capacitor constructions and methods of forming capacitor constructions.
- the invention also pertains to methods of forming constructions comprising dielectric materials.
- oxide dielectrics into semiconductor constructions.
- dielectrics that are of particular interest are those represented by the formula MO z , where M represents a metal, O is oxygen, and z is a number greater than 0, and typically less than or equal to 8.
- the metal can be a transition metal, such as, for example, hafnium, or a non-transition metal, such as, for example, aluminum.
- the dielectric materials can be useful in, for example, capacitor constructions.
- a difficulty in utilizing metal oxide dielectrics is that diffusion can occur between the dielectric materials and structures proximate to the dielectric materials, and such diffusion can adversely affect properties of the dielectric material and/or the structures proximate to the dielectric material. For instance, if a conductive structure comprises conductively-doped silicon and MO z is formed directly on the conductively-doped silicon, oxygen from the MO z can interact with the silicon to oxidize the silicon. The oxidized silicon will no longer have the desired conductive properties of conductively-doped silicon.
- the problems discussed above can be alleviated, and even prevented, through utilization of a metal nitride barrier layer.
- the metal nitride can be represented as MN y , where M is metal, N is nitrogen, and y is a number greater than 0 and typically less than 8.
- the metal nitride is frequently referred to as a diffusion barrier layer, as the metal nitride alleviates, and frequently even prevents, diffusion to and/or from a metal oxide dielectric.
- U.S. Patent 5,741 ,721 describes exemplary structures in which metal oxide dielectric materials are formed over metal nitride barrier layers.
- Patent 5,741 ,721 specifically describes processes in which a metal nitride layer is formed over a semiconductor substrate, and subsequently a surface of the metal nitride layer is oxidized to form a metal oxide dielectric material.
- the invention encompasses a method of forming a construction which includes a dielectric material.
- a layer comprising one or more of MC X , MB q and MN y is formed, with M being a metal, and with q, x and y being numbers greater than 0.
- a dielectric material comprising MO z is deposited over and directly against the layer, with z being a number greater than 0.
- the layer and the dielectric material can comprise a metal (for example, hafnium or aluminum) in common.
- the invention pertains to a method of forming a capacitor construction.
- a first electrically conductive material is formed over a semiconductor substrate.
- An intermediate layer is formed over the first electrically conductive material.
- the intermediate layer predominantly comprises a composition of a metal and one or more of boron, nitrogen and carbon.
- a dielectric layer is deposited over and directly against the intermediate layer, with the dielectric layer predominantly comprising a composition of the metal and oxygen.
- a second electrically conductive material is formed over the dielectric layer. The second electrically conductive material is capacitively connected with the first electrically conductive material.
- the invention encompasses a capacitor construction.
- the construction includes a first electrically conductive material, and a first intermediate layer over the first electrically conductive material.
- the first intermediate layer predominantly comprises a composition of aluminum and one or more of boron, nitrogen and carbon.
- a dielectric material is over and directly against the first intermediate layer.
- the dielectric material predominantly comprises a composition of aluminum and oxygen.
- a second intermediate layer is over the dielectric material, with the second intermediate layer predominantly comprising the composition of aluminum and one or more of boron, nitrogen and carbon.
- a second electrically conductive material is over the second intermediate layer.
- the second electrically conductive material is capacitively connected with the first electrically conductive material.
- the capacitor construction can be incorporated into a dynamic random access memory (DRAM) cell.
- the DRAM cell can be utilized in an electronic system.
- FIG. 1 is a diagrammatic cross-sectional view of a semiconductor wafer fragment at a preliminary processing stage of an exemplary method of the present invention.
- FIG. 2 is a view of the Fig. 1 wafer fragment shown as a processing stage subsequent to that of Fig. 1.
- FIG. 3 is a view of the Fig. 1 wafer fragment shown at a processing stage subsequent to that of Fig. 2.
- FIG. 4 is a view of the Fig. 1 water fragment shown at a processing stage subsequent to that of Fig. 3.
- FIG. 5 is a diagrammatic cross-sectional view of an apparatus that can be utilized for conducting a deposition in accordance with various exemplary aspects of the present invention.
- Fig. 6 is a diagrammatic view of a computer illustrating an exemplary application of the present invention.
- Fig. 7 is a block diagram showing particular features of the motherboard of the Fig. 6 computer.
- Fig. 8 is a high-level block diagram of an electronic system according to an exemplary aspect of the present invention.
- FIG. 9 is a simplified block diagram of an exemplary electronic system according to an aspect of the present invention.
- the invention includes structures in which a layer comprising metal carbide, metal boride and/or metal nitride is provided proximate a metal oxide dielectric material.
- the metal carbide can be referred to as MC X , where M is a metal, C is carbon, and x is a number greater than 0 and typically less than 8;
- the metal boride can be referred to as MB q , where M is metal, B is boron, and q is a number greater than 0 and typically less than 8;
- the metal nitride can be referred to as MN y , where M is a metal, N is nitrogen, and y is a number greater than 0 and typically less than 8;
- the metal oxide can be referred to as MO z , where M is a metal, O is oxygen, and z is a number greater than 0 and typically less than 8.
- the metal oxide dielectric material has a metal in common with the layer comprising metal carbide, metal boride and/or metal nitride, and such can improve stacking of the dielectric material when the dielectric material is directly against the layer comprising metal carbide, metal boride and/or metal nitride.
- the layer comprising metal carbide, metal boride and/or metal nitride can be a barrier layer between the metal oxide dielectric material and another material, and/or can be a nucleation layer utilized for growth of the metal oxide dielectric material in a deposition process.
- Exemplary metals of the metal oxide, metal carbide, metal boride and metal nitride include aluminum, hafnium and lanthanide metals, with the lanthanide metals including lanthanum and the elements of the lanthanide series for purposes of interpreting this disclosure and the claims that follow.
- the invention includes methods of forming the layer comprising metal carbide, metal boride and/or metal nitride together with the metal oxide dielectric layer.
- the invention also includes constructions utilizing the layer comprising metal nitride, metal boride and/or metal carbide in combination with the metal oxide dielectric layer, with exemplary constructions being capacitor constructions.
- a semiconductor wafer fragment 10 is illustrated at a preliminary processing stage of the exemplary process of the present invention.
- Fragment 10 comprises a semiconductor substrate 12.
- Substrate 12 can comprise, for example, monocrystalline silicon lightly doped with background p-type dopant.
- semiconductor substrate and “semiconductor substrate” are defined to mean any construction comprising semiconductive material, including, but not limited to, bulk semiconductive materials such as a semiconductive wafer (either alone or in assemblies comprising other materials thereon), and semiconductive material layers (either alone or in assemblies comprising other materials).
- substrate refers to any supporting structure, including, but not limited to, the semiconductive substrates described above.
- a transistor device 14 is shown supported by substrate 12.
- Device 14 comprises a pair of source/drain regions 16 and 18 extending into substrate 12.
- the source/drain regions each include a heavily doped region 20 extending relatively deep into substrate 12 and a lightly doped region 22 extending less deep into substrate 12 than the heavily doped region.
- a channel region 24 is between source/drain regions 16 and 18, and a transistor gate 26 is over the channel region.
- Transistor gate 26 includes an insulative material 28 (which can be, for example, silicon dioxide, and can be referred to as gate oxide), a conductive material 30 over the insulative material (the conductive material can comprise one or more layers, and in particular aspects will comprise conductively-doped silicon and/or various metals), and an electrically insulative cap 32 over the conductive material (the insulative cap 32 can comprise, for example, silicon nitride and/or silicon dioxide).
- a pair of sidewall spacers 34 and 36 extend along sidewalls of gate 26 and over lightly-doped regions 22. Spacers 34 and 36 can comprise any suitable electrically insulative material, including, for example, silicon dioxide and/or silicon nitride.
- Transistor structure 14 is an exemplary conventional structure, and can be fabricated using conventional methodologies. Other transistor structures can be utilized in place of transistor structure 14.
- An electrically conductive pedestal 38 is provided over source/drain region 16.
- Pedestal 38 can comprise any suitable electrically conductive material, including, for example, conductively-doped silicon and/or various metals.
- Pedestal 38 has an upper surface 40 which defines an electrical node. It is to be understood that pedestal 38 is optional. If pedestal 38 is eliminated, then the electrical node can be considered to be an upper surface of the diffusion region corresponding to source/drain region 16.
- Insulative material 42 is provided over transistor 14, and an opening 44 is formed through insulative material 42 to expose electrical node 40.
- Insulative material 42 can comprise any suitable material, including, for example, borophosphosilicate glass (BPSG).
- an electrically conductive material 46 is provided over an upper surface of insulative material 42 and within opening 44. Electrically conductive material 46 can ultimately be utilized as a capacitor electrode in a capacitor construction formed in accordance with an exemplary aspect of the invention.
- Conductive material 46 can comprise any suitable electrically conductive material, including, for example, conductively-doped silicon and/or various metals. If material 46 comprises metals, the metals can be utilized either in elemental form, or as conductive compounds.
- Layer 46 can be referred to as a first electrically conductive material in the discussion that follows, to distinguish layer 46 from conductive materials formed subsequent to layer 46.
- layer 46 is shown having a smooth outer surface, it is to be understood that layer 46 can also have a roughened (or rugged) outer surface in particular aspects of the invention. For instance, if layer 46 comprises conductively- doped silicon, the outer surface of layer 46 can correspond to hemispherical grain silicon, and accordingly would be a rugged surface.
- a barrier layer 48 is formed over conductive material 46.
- Barrier layer 48 comprises one or more of metal carbide (MC X ), metal boride (MB q ) and metal nitride (MN y ).
- the metal of barrier layer 48 can comprise a transition metal (such as, for example, hafnium, titanium, tantalum, lanthanides, etc.) or a non-transition metal (such as, for example, aluminum, etc.).
- MC X metal carbide
- MN y metal nitride
- the metal of barrier layer 48 can comprise a transition metal (such as, for example, hafnium, titanium, tantalum, lanthanides, etc.) or a non-transition metal (such as, for example, aluminum, etc.).
- a transition metal such as, for example, hafnium, titanium, tantalum, lanthanides, etc.
- a non-transition metal such as, for example, aluminum, etc.
- layer 48 depends on the particular metal composition utilized in the layer, and it is to be understood that some metal carbides and/or metal nitrides suitable for utilization in layer 48 would be electrically insulative rather than electrically conductive. If layer 48 is electrically conductive, layer 46 can be omitted in some aspects of the invention. If layer 46 is omitted, material 48 can physically contact electrical node 40.
- Layer 48 is referred to above as a "barrier" as layer 48 is preferably a barrier which prevents reaction between substances associated with a dielectric material (described below) provided on one side of layer 48 with substances from other structures (such as, for example, the shown layer 46) provided on the other side of layer 48. It is to be understood, however, that the invention encompasses aspects in which layer 48 is utilized for other physical characteristics alternatively to, or in addition to, the barrier properties of the layer.
- the dielectric material formed over layer 48 typically comprises a metal oxide having a metal in common with the metal nitride, metal boride and/or metal carbide of layer 48.
- Layer 48 can be utilized for the preferred stacking characteristics of having a metal in common between a metal oxide dielectric material and an underlying metal nitride, metal boride and/or metal carbide material.
- Layer 48 can be referred to as an intermediate layer in the discussion that follows, rather than as a barrier layer, and in other aspects of the description that follows, layer 48 can be referred to as a diffusion barrier layer.
- Layer 48 can have any suitable composition of metal carbide, metal boride and/or metal nitride.
- layer 48 will consist essentially of, or consist of metal carbide; in other aspects layer 48 will consist essentially of, or consist of metal boride; and in other aspects, layer 48 will consist essentially of, or consist of metal nitride.
- layer 48 can comprise, consist essentially of, or consist of hafnium carbide and/or hafnium nitride.
- layer 48 can comprise, consist essentially of, or consist of aluminum carbide and/or aluminum nitride.
- layer 48 can comprise, consist essentially of, or consist of one or more lanthanide metal carbides and/or one or more lanthanide metal nitrides. It is emphasized, however, that the metal utilized in layer 48 can be any suitable metal, including, for example, hafnium, lanthanide metals or aluminum; but is not limited to the exemplary metals of hafnium, aluminum and lanthanide metals.
- Layer 48 can comprise any suitable thickness, and typically would comprise a thickness of from about 5A to about 20 ⁇ A.
- Layer 48 can be formed by any suitable method, and typically would be formed utilizing chemical vapor deposition (CVD) and/or atomic layer deposition (ALD).
- CVD chemical vapor deposition
- ALD atomic layer deposition
- metal carbide metal boride and/or metal nitride could be formed. If multiple layers are formed, the metals within the multiple layers can vary within the stack of multiple layers.
- a material oxide is formed over the one or more layers comprising metal nitride, metal boride and/or metal carbide.
- the top layer of a stack of multiple layers of metal nitride, metal boride and/or metal carbide will preferably have a metal in common with the metal oxide contacting such top layer.
- layers 46 and 48 are removed from over an upper surface of insulative material 42, while being retained within opening 44.
- a suitable process for removing layers 46 and 48 from over the upper surface of insulative material 42 can be, for example, chemical-mechanical polishing.
- a layer of dielectric material 50 is deposited over the upper surface of insulative material 42 and over a surface of barrier layer 48 within opening 44.
- Dielectric material 50 can be formed directly against an upper surface of layer 48, as shown.
- Layer 50 comprises metal oxide (MO z ) and has at least one metal in common with the metal nitride (MN y ), metal boride (MB q ) and/or metal carbide (MC X ) of layer 48.
- Layer 50 can, for example, consist of a single metal oxide which has a metal in common with metal of layer 48; or comprise multiple metal oxides, of which only a subset has metal in common with one or more metals of layer 48; or can comprise multiple metal oxides of which all have metal in common with metals of layer 48.
- layer 48 can comprise, consist essentially of, or consist of one or both of hafnium nitride and hafnium carbide, and layer 50 can comprise, consist essentially of, or consist of hafnium oxide.
- layer 48 can comprise, consist essentially of, or consist of one or more lanthanide metal nitrides and/or one or more lanthanide metal carbides, and layer 50 can comprise, consist essentially of, or consist of one or more lanthanide metal oxides.
- layer 48 can comprise, consist essentially of, or consist of aluminum nitride and/or aluminum carbide, and layer 50 can comprise, consist essentially of, or consist of aluminum oxide.
- layer 48 can predominantly comprise a composition of a metal and nitrogen, boron or carbon, with the term "predominantly comprise" indicating that more than 50 atomic percent of the layer is the stated composition.
- dielectric material 50 can predominantly comprise a composition of the metal and oxygen. Dielectric material 50 is typically formed to a thickness of from about 20A to about 60A.
- the bottom layer of a stack of multiple layers of metal oxide i.e., the layer of the metal oxide stack that is in contact with metal carbide, metal boride and/or metal nitride of layer 48
- metal oxide layer 50 can be formed in a common deposition process with the metal nitride, metal boride and/or metal carbide of layer 48.
- the processing of Fig. 3 is omitted (specifically, layers 46 and 48 are not patterned prior to formation of dielectric material 50).
- layer 48 is formed utilizing one or both of CVD and ALD in reaction chamber, and subsequently dielectric material 50 is deposited utilizing one or both of CVD and ALD in situ in the same reaction chamber utilized for deposition of layer 48.
- the term "in situ" is utilized to indicate that vacuum to the reaction chamber is not broken between the deposition of layer 48 and the deposition of layer 50.
- layer 48 and 50 can occur in a continuous and uninterrupted process. Specifically, the deposition of layer 48 can occur by flowing a metal-containing precursor into a reaction chamber in combination with precursors of one or more of carbon, boron and nitrogen. After layer 48 has been formed to a desired thickness, the flow of nitrogen, boron and/or carbon precursor is replaced by a flow of oxygen precursor to initiate formation of layer 50. If the processing utilized for formation of layer 48 is an ALD process, then layer 48 can be formed utilizing a reaction sequence in which metal-containing precursor is flowed into a reaction chamber in an alternating sequence with carbon, boron and/or nitrogen precursors to build up layers of desired metal nitride, metal boride and/or metal carbide materials.
- the flow of nitrogen, boron and/or carbon precursor can be replaced with a flow of oxygen precursor.
- the metal precursor can then be flowed in an alternating sequence with the oxygen precursor to the build up layers of dielectric material 50.
- FIG. 5 shows a cross-sectional view of an apparatus 100 comprising a reaction chamber 102.
- a wafer holder 104 is provided within the reaction chamber, and is shown supporting a semiconductor wafer substrate 106.
- Chamber 100 has an inlet 108 extending into reaction chamber 102 and an outlet 110 extending from the reaction chamber. Inlet 108 and outlet 110 are controllably blocked with valves 112 and 114, respectively.
- precursor is flowed into chamber 102 through inlet 108 (as represented by an arrow 116 in the diagram of Fig. 5), and is utilized to form a desired layer (not shown) over exposed surfaces of substrate 106.
- reaction by-products and/or unreacted precursor is removed from chamber 102 through outlet 110 (as indicated by arrow 118 in the diagram of Fig. 5).
- a CVD process two or more precursors would be introduced into reaction chamber 102 to react with one another and form a desired layer over substrate 106.
- the precursors would be introduced sequentially into reaction chamber 102, and would be provided within the chamber separate from one another. Accordingly, in an ALD process there would be no reaction (or at least no detectable reaction) of precursors with one another in chamber 102, but rather the precursors would be utilized to build up monolayers over a surface of substrate 106.
- Second barrier layer 52 is formed over dielectric material 50.
- Second barrier layer 52 can, like the first barrier layer 48, comprise metal nitride, metal boride and/or metal carbide, and can have a metal in common with dielectric material 50.
- second barrier layer 52 comprises an identical composition to first barrier layer 48.
- Layer 52 can, like layer 48, be referred to as an intermediate layer, rather than as a barrier layer, to emphasize that layer 52 can be utilized for other properties in addition to, or alternatively to, its barrier properties.
- Layer 52 is shown as a conductive layer, but it is to be understood that layer 52 can alternatively be electrically insulative depending on the particular composition utilized in layer 52.
- Layer 52 can be formed in a CVD and/or ALD process common to that utilized for layer 50.
- layer 52 can be formed in the same reaction chamber utilized for deposition of layer 50, and in particular aspects, will be formed in situ relative to layer 50 in a continuous process relative to that utilized for forming layer 50.
- layers 48, 50 and 52 can all be formed in a continuous deposition process (such as, for example, a deposition process utilizing CVD and/or ALD). Specifically, all of layers 48, 50 and 52 can be formed in a common reaction chamber without breaking a vacuum to the chamber from the time that deposition of layer 48 is started until the time that deposition of layer 52 is completed.
- a second electrically conductive electrode 54 is formed over layer 52.
- Electrode 54 can comprise, consist essentially of, or consist of conductively-doped silicon and/or various metals and/or metal compositions. In aspects in which layer 52 is electrically conductive, layer 54 can be omitted, and layer 52 can be utilized as the second electrode. However, even when layer 52 is electrically conductive it can be advantageous to form layer 52 relatively thin (such as, for example, to a thickness from about 5A to about 200A), and to use layer 52 in combination with another conductive material 54 as a capacitor electrode. [0046] Layers 46, 48, 50, 52 and 54 together define a capacitor construction 60.
- Conductive materials 46 and 48 can be considered to be a first electrode of the capacitor, and conductive materials 52 and 54 can be considered to be a second electrode of the capacitor.
- the second electrode is capacitively connected to the first electrode, and spaced from the first electrode by dielectric material 50.
- the layers 48, 50 and 52 can together be a dielectric material separating a first capacitor electrode defined by layer 46 from a second capacitor electrode defined by layer 54.
- Capacitor construction 60 can be incorporated into a DRAM cell.
- the source/drain region 18 can be connected to a bitline 70.
- Capacitor construction 60 can thus be gatedly connected with bitline 70 through transistor 14.
- the present approach can provide numerous advantages. For instance, the present invention can provide the ability to do high temperature oxide depositions (which can give denser, better quality oxide films) since the deposition can start with reducing chemistry that will not oxidize the bottom cell plate (i.e., that will not oxidize electrode 46). After the bottom oxygen barrier (nitride, boride and/or carbide) is deposited (i.e., after deposition of layer 48), the chemistry can be changed to an oxidizing one and the dielectric deposition can be conducted to form material 50. Methodology of the present invention can additionally enable a good lattice match to be obtained between a nitride, boride and/or a carbide layer relative to a metal oxide material.
- the layer 48 can prevent oxidation of underlying layer 46 which otherwise occur if layer 50 were provided directly against layer 46. Additionally, it is noted that in applications in which aluminum oxide is utilized as the dielectric material, and aluminum carbide and/or nitride is utilized for layers 48 and 52, the layers 48 and 52 will be electrically insulative. The permittivity of layers 48 and 52 will be comparable to that of the aluminum oxide layer 50, which can allow a better quality dielectric material (better permittivity) to be obtained than can be obtained utilizing other insulative nitrides, such as, for example, silicon nitride.
- the thickness of the nitride, boride and/or carbide layers 48 and 52 can vary according to a desired use, or combination of uses of the layers. For instance, if layers 48 and 52 are utilized as the sole electrodes of a capacitor construction, the layers are preferably formed relatively thick (i.e., have a thickness greater than about 50A). In contrast, if the layers are utilized in combination with other conductive materials in capacitor electrodes, the layers can be formed very thin, such as, for example, to a thickness of less than about 10A, and even to a thickness of less than about 5A.
- Devices comprising constructions formed in accordance with methodology of the present invention can be utilized in numerous assemblies, including, for example, computer systems and other electronic systems.
- Fig. 6 illustrates generally, by way of example, but not by way of limitation, an embodiment of a computer system 400 according to an aspect of the present invention.
- Computer system 400 includes a monitor 401 or other communication output device, a keyboard 402 or other communication input device, and a motherboard 404.
- Motherboard 404 can carry a microprocessor 406 or other data processing unit, and at least one memory device 408.
- Memory device 408 can comprise various aspects of the invention described above, including, for example, the DRAM cell described with reference to Fig. 4.
- Memory device 408 can comprise an array of memory cells, and such array can be coupled with addressing circuitry for accessing individual memory cells in the array. Further, the memory cell array can be coupled to a read circuit for reading data from the memory cells.
- the addressing and read circuitry can be utilized for conveying information between memory device 408 and processor 406. Such is illustrated in the block diagram of the motherboard 404 shown in Fig. 7. In such block diagram, the addressing circuitry is illustrated as 410 and the read circuitry is illustrated as 412.
- memory device 408 can correspond to a memory module.
- SIMMs single in-line memory modules
- DIMMs dual inline memory modules
- the memory device can be incorporated into any of a variety of designs which provide different methods of reading from and writing to memory cells of the device.
- One such method is the page mode operation.
- Page mode operations in a DRAM are defined by the method of accessing a row of a memory cell arrays and randomly accessing different columns of the array. Data stored at the row and column intersection can be read and output while that column is accessed.
- An alternate type of device is the extended data output (EDO) memory which allows data stored at a memory array address to be available as output after the addressed column has been closed.
- EDO extended data output
- Other alternative types of devices include SDRAM, DDR SDRAM, SLDRAM, VRAM and Direct RDRAM, as well as others such as SRAM or Flash memories.
- Fig. 8 illustrates a simplified block diagram of a high-level organization of various embodiments of an exemplary electronic system 700 of the present invention.
- System 700 can correspond to, for example, a computer system, a process control system, or any other system that employs a processor and associated memory.
- Electronic system 700 has functional elements, including a processor or arithmetic/logic unit (ALU) 702, a control unit 704, a memory device unit 706 and an input/output (I/O) device 708.
- ALU arithmetic/logic unit
- control unit 704 controls the memory device unit 706
- I/O input/output
- electronic system 700 will have a native set of instructions that specify operations to be performed on data by the processor 702 and other interactions between the processor 702, the memory device unit 706 and the I/O devices 708.
- the control unit 704 coordinates all operations of the processor 702, the memory device 706 and the I/O devices 708 by continuously cycling through a set of operations that cause instructions to be fetched from the memory device 706 and executed.
- the memory device 706 includes, but is not limited to, random access memory (RAM) devices, read-only memory (ROM) devices, and peripheral devices such as a floppy disk drive and a compact disk CD-ROM drive.
- RAM random access memory
- ROM read-only memory
- peripheral devices such as a floppy disk drive and a compact disk CD-ROM drive.
- Fig. 9 is a simplified block diagram of a high-level organization of various embodiments of an exemplary electronic system 800.
- the system 800 includes a memory device 802 that has an array of memory cells 804, address decoder 806, row access circuitry 808, column access circuitry 810, read/write control circuitry 812 for controlling operations, and input/output circuitry 814.
- the memory device 802 further includes power circuitry 816, and sensors 820, such as current sensors for determining whether a memory cell is in a low-threshold conducting state or in a high-threshold nonconducting state.
- the illustrated power circuitry 816 includes power supply circuitry 880, circuitry 882 for providing a reference voltage, circuitry 884 for providing the first wordline with pulses, circuitry 886 for providing the second wordline with pulses, and circuitry 888 for providing the bitline with pulses.
- the system 800 also includes a processor 822, or memory controller for memory accessing.
- the memory device 802 receives control signals 824 from the processor 822 over wiring or metallization lines.
- the memory device 802 is used to store data which is accessed via I/O lines. It will be appreciated by those skilled in the art that additional circuitry and control signals can be provided, and that the memory device 802 has been simplified to help focus on the invention.
- At least one of the processor 822 or memory device 802 can include a DRAM cell of the type described previously in this disclosure.
- Applications for memory cells can include electronic systems for use in memory modules, device drivers, power modules, communication modems, processor modules, and application-specific modules, and may include multilayer, multichip modules.
- Such circuitry can further be a subcomponent of a variety of electronic systems, such as a clock, a television, a cell phone, a personal computer, an automobile, an industrial control system, an aircraft, and others.
Abstract
Description
Claims
Priority Applications (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2006514294A JP4157966B2 (en) | 2003-05-09 | 2004-05-04 | Capacitor structure, method for manufacturing capacitor structure, and method for manufacturing structure including dielectric material |
EP04751377A EP1623453A2 (en) | 2003-05-09 | 2004-05-04 | Capacitor constructions, and their methods of forming |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US10/435,103 US6812110B1 (en) | 2003-05-09 | 2003-05-09 | Methods of forming capacitor constructions, and methods of forming constructions comprising dielectric materials |
US10/435,103 | 2003-05-09 |
Publications (3)
Publication Number | Publication Date |
---|---|
WO2004102592A2 true WO2004102592A2 (en) | 2004-11-25 |
WO2004102592A3 WO2004102592A3 (en) | 2005-01-20 |
WO2004102592B1 WO2004102592B1 (en) | 2005-03-10 |
Family
ID=33299562
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
PCT/US2004/013963 WO2004102592A2 (en) | 2003-05-09 | 2004-05-04 | Capacitor constructions, and their methods of forming |
Country Status (7)
Country | Link |
---|---|
US (3) | US6812110B1 (en) |
EP (1) | EP1623453A2 (en) |
JP (1) | JP4157966B2 (en) |
KR (1) | KR100678012B1 (en) |
CN (1) | CN100424818C (en) |
TW (1) | TWI298926B (en) |
WO (1) | WO2004102592A2 (en) |
Families Citing this family (19)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6551893B1 (en) * | 2001-11-27 | 2003-04-22 | Micron Technology, Inc. | Atomic layer deposition of capacitor dielectric |
US7160577B2 (en) | 2002-05-02 | 2007-01-09 | Micron Technology, Inc. | Methods for atomic-layer deposition of aluminum oxides in integrated circuits |
FR2844810B1 (en) * | 2002-09-24 | 2004-11-05 | Pechiney Rhenalu | REFINED ALUMINUM SHEET OR STRIP FOR ELECTROLYTIC CAPACITORS |
KR100604672B1 (en) | 2004-06-30 | 2006-07-31 | 주식회사 하이닉스반도체 | CAPACITOR WITH HfN AND METHOD FOR FABRICATING THE SAME |
DE102004056654A1 (en) * | 2004-11-24 | 2005-12-08 | Infineon Technologies Ag | Capacitative element is formed by producing a substrate, forming a structured cover layer on top with at least one trough, applying etch resistant material and precipitating electrode layers |
US7927948B2 (en) | 2005-07-20 | 2011-04-19 | Micron Technology, Inc. | Devices with nanocrystals and methods of formation |
US8110469B2 (en) | 2005-08-30 | 2012-02-07 | Micron Technology, Inc. | Graded dielectric layers |
JP2007081265A (en) * | 2005-09-16 | 2007-03-29 | Matsushita Electric Ind Co Ltd | Semiconductor device and manufacturing method therefor |
US7857193B2 (en) * | 2005-11-23 | 2010-12-28 | Babcock & Wilcox Technical Services Y-12, Llc | Method of forming and assembly of parts |
JP2007157829A (en) * | 2005-12-01 | 2007-06-21 | Matsushita Electric Ind Co Ltd | Semiconductor device |
US7892964B2 (en) * | 2007-02-14 | 2011-02-22 | Micron Technology, Inc. | Vapor deposition methods for forming a metal-containing layer on a substrate |
US7977798B2 (en) * | 2007-07-26 | 2011-07-12 | Infineon Technologies Ag | Integrated circuit having a semiconductor substrate with a barrier layer |
US7700469B2 (en) * | 2008-02-26 | 2010-04-20 | Micron Technology, Inc. | Methods of forming semiconductor constructions |
US20100332493A1 (en) * | 2009-06-25 | 2010-12-30 | Yahoo! Inc. | Semantic search extensions for web search engines |
KR20110064269A (en) * | 2009-12-07 | 2011-06-15 | 삼성전자주식회사 | Semiconductor device and method of fabricating the same, and semiconductor module, electronic circuit board and electronic system including the same |
JP6676370B2 (en) * | 2015-12-25 | 2020-04-08 | 新光電気工業株式会社 | Wiring board and method of manufacturing wiring board |
US10741442B2 (en) * | 2018-05-31 | 2020-08-11 | Taiwan Semiconductor Manufacturing Company, Ltd. | Barrier layer formation for conductive feature |
US11031542B2 (en) | 2019-05-02 | 2021-06-08 | International Business Machines Corporation | Contact via with pillar of alternating layers |
KR20210085161A (en) | 2019-12-30 | 2021-07-08 | 삼성전자주식회사 | Capacitor structure, method of manufacturing the same, semiconductor device including the capacitor structure and method of manufacturing the same |
Citations (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4733328A (en) | 1984-09-24 | 1988-03-22 | Allied Corporation | Process for manufacturing capacitive devices and capacitive devices manufactured by the process |
US5741721A (en) | 1994-02-01 | 1998-04-21 | Quality Microcircuits Corporation | Method of forming capacitors and interconnect lines |
US5838530A (en) | 1996-07-22 | 1998-11-17 | Zhang; Guobiao | Applications of protective ceramics |
US6077774A (en) | 1996-03-29 | 2000-06-20 | Texas Instruments Incorporated | Method of forming ultra-thin and conformal diffusion barriers encapsulating copper |
EP1035564A2 (en) | 1999-01-13 | 2000-09-13 | Lucent Technologies Inc. | Diffusion barrier for high dielectric constant materials |
US6461194B2 (en) | 1999-02-25 | 2002-10-08 | Fujitsu Takamisawa Component Ltd. | Connector having a shield for signal contacts |
Family Cites Families (26)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US3988824A (en) * | 1972-05-22 | 1976-11-02 | Hewlett-Packard Company | Method for manufacturing thin film circuits |
US4464701A (en) * | 1983-08-29 | 1984-08-07 | International Business Machines Corporation | Process for making high dielectric constant nitride based materials and devices using the same |
US5471721A (en) * | 1993-02-23 | 1995-12-05 | Research Corporation Technologies, Inc. | Method for making monolithic prestressed ceramic devices |
EP0634756B1 (en) * | 1993-07-16 | 1998-09-30 | Kabushiki Kaisha Toshiba | Metal oxide resistor, power resistor, and power circuit breaker |
US5438023A (en) | 1994-03-11 | 1995-08-01 | Ramtron International Corporation | Passivation method and structure for a ferroelectric integrated circuit using hard ceramic materials or the like |
US5621607A (en) * | 1994-10-07 | 1997-04-15 | Maxwell Laboratories, Inc. | High performance double layer capacitors including aluminum carbon composite electrodes |
WO1997003131A1 (en) * | 1995-07-13 | 1997-01-30 | Tonen Corporation | Composition for forming ceramic substances and process for producing ceramic substances |
KR19980070914A (en) | 1997-01-31 | 1998-10-26 | 윌리엄비.켐플러 | Method of manufacturing integrated circuit structure |
US6346741B1 (en) * | 1997-11-20 | 2002-02-12 | Advanced Technology Materials, Inc. | Compositions and structures for chemical mechanical polishing of FeRAM capacitors and method of fabricating FeRAM capacitors using same |
US6153872A (en) * | 1998-01-09 | 2000-11-28 | Florida International University For And On Behalf Of The Board Of Regents | Optoelectronic devices in which a resonance between optical fields and tunneling electrons is used to modulate the flow of said electrons |
US6111285A (en) | 1998-03-17 | 2000-08-29 | Micron Technology, Inc. | Boride electrodes and barriers for cell dielectrics |
US6737696B1 (en) * | 1998-06-03 | 2004-05-18 | Micron Technology, Inc. | DRAM capacitor formulation using a double-sided electrode |
US6107136A (en) | 1998-08-17 | 2000-08-22 | Motorola Inc. | Method for forming a capacitor structure |
US6972436B2 (en) * | 1998-08-28 | 2005-12-06 | Cree, Inc. | High voltage, high temperature capacitor and interconnection structures |
US6387748B1 (en) | 1999-02-16 | 2002-05-14 | Micron Technology, Inc. | Semiconductor circuit constructions, capacitor constructions, and methods of forming semiconductor circuit constructions and capacitor constructions |
JP3851752B2 (en) * | 2000-03-27 | 2006-11-29 | 株式会社東芝 | Manufacturing method of semiconductor device |
DE10015828A1 (en) * | 2000-03-30 | 2001-10-11 | Voith Paper Patent Gmbh | Machine for the production of plaster cardboard, couches the side of the underlay with the higher content of fine matter against the side of the intermediate layer with the lower fine matter content, for peeling without damage |
US6660660B2 (en) | 2000-10-10 | 2003-12-09 | Asm International, Nv. | Methods for making a dielectric stack in an integrated circuit |
US7192827B2 (en) | 2001-01-05 | 2007-03-20 | Micron Technology, Inc. | Methods of forming capacitor structures |
KR100408742B1 (en) * | 2001-05-10 | 2003-12-11 | 삼성전자주식회사 | Capacitor in integrated circuits device and method therefor |
US6461914B1 (en) | 2001-08-29 | 2002-10-08 | Motorola, Inc. | Process for making a MIM capacitor |
EP1294021A1 (en) * | 2001-08-31 | 2003-03-19 | Infineon Technologies AG | Capacitor device for a semiconductor circuit arrangement and method for making the same |
JP2003173929A (en) * | 2001-09-26 | 2003-06-20 | Mitsui Mining & Smelting Co Ltd | Laminated board for forming capacitor layer and its manufacturing method |
JP4010819B2 (en) * | 2002-02-04 | 2007-11-21 | Necエレクトロニクス株式会社 | Manufacturing method of semiconductor device |
US7164165B2 (en) * | 2002-05-16 | 2007-01-16 | Micron Technology, Inc. | MIS capacitor |
CN1672327B (en) | 2002-07-31 | 2012-12-19 | 三叉微系统(远东)有限公司 | Data processing circuit |
-
2003
- 2003-05-09 US US10/435,103 patent/US6812110B1/en not_active Expired - Fee Related
- 2003-11-06 US US10/704,284 patent/US7129535B2/en not_active Expired - Lifetime
-
2004
- 2004-05-04 KR KR1020057021178A patent/KR100678012B1/en active IP Right Grant
- 2004-05-04 EP EP04751377A patent/EP1623453A2/en not_active Withdrawn
- 2004-05-04 WO PCT/US2004/013963 patent/WO2004102592A2/en active Application Filing
- 2004-05-04 CN CNB2004800195697A patent/CN100424818C/en not_active Expired - Fee Related
- 2004-05-04 JP JP2006514294A patent/JP4157966B2/en active Active
- 2004-05-07 TW TW093112983A patent/TWI298926B/en active
-
2006
- 2006-09-06 US US11/517,209 patent/US7323737B2/en not_active Expired - Lifetime
Patent Citations (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4733328A (en) | 1984-09-24 | 1988-03-22 | Allied Corporation | Process for manufacturing capacitive devices and capacitive devices manufactured by the process |
US5741721A (en) | 1994-02-01 | 1998-04-21 | Quality Microcircuits Corporation | Method of forming capacitors and interconnect lines |
US6077774A (en) | 1996-03-29 | 2000-06-20 | Texas Instruments Incorporated | Method of forming ultra-thin and conformal diffusion barriers encapsulating copper |
US5838530A (en) | 1996-07-22 | 1998-11-17 | Zhang; Guobiao | Applications of protective ceramics |
EP1035564A2 (en) | 1999-01-13 | 2000-09-13 | Lucent Technologies Inc. | Diffusion barrier for high dielectric constant materials |
US6461194B2 (en) | 1999-02-25 | 2002-10-08 | Fujitsu Takamisawa Component Ltd. | Connector having a shield for signal contacts |
Non-Patent Citations (1)
Title |
---|
See also references of EP1623453A2 |
Also Published As
Publication number | Publication date |
---|---|
JP4157966B2 (en) | 2008-10-01 |
CN1820352A (en) | 2006-08-16 |
TW200503157A (en) | 2005-01-16 |
TWI298926B (en) | 2008-07-11 |
KR20060009003A (en) | 2006-01-27 |
US7323737B2 (en) | 2008-01-29 |
US20040224467A1 (en) | 2004-11-11 |
US20070026601A1 (en) | 2007-02-01 |
EP1623453A2 (en) | 2006-02-08 |
JP2006526291A (en) | 2006-11-16 |
KR100678012B1 (en) | 2007-02-02 |
US6812110B1 (en) | 2004-11-02 |
US7129535B2 (en) | 2006-10-31 |
WO2004102592A3 (en) | 2005-01-20 |
WO2004102592B1 (en) | 2005-03-10 |
US20040224466A1 (en) | 2004-11-11 |
CN100424818C (en) | 2008-10-08 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US7323737B2 (en) | DRAM constructions and electronic systems | |
US7352023B2 (en) | Constructions comprising hafnium oxide | |
EP1604392B1 (en) | Semiconductor pmos, nmos and cmos devices and method of manufacturing the same | |
US7535695B2 (en) | DRAM cells and electronic systems | |
US7268035B2 (en) | Methods of forming semiconductor constructions comprising cerium oxide and titanium oxide | |
US7274059B2 (en) | Capacitor constructions | |
US20080014694A1 (en) | Capacitors and methods of forming capacitors | |
US7439564B2 (en) | Methods of forming capacitor constructions |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
WWE | Wipo information: entry into national phase |
Ref document number: 200480019569.7 Country of ref document: CN |
|
AK | Designated states |
Kind code of ref document: A2 Designated state(s): AE AG AL AM AT AU AZ BA BB BG BR BW BY BZ CA CH CN CO CR CU CZ DE DK DM DZ EC EE EG ES FI GB GD GE GH GM HR HU ID IL IN IS JP KE KG KP KR KZ LC LK LR LS LT LU LV MA MD MG MK MN MW MX MZ NA NI NO NZ OM PG PH PL PT RO RU SC SD SE SG SK SL SY TJ TM TN TR TT TZ UA UG US UZ VC VN YU ZA ZM ZW |
|
AL | Designated countries for regional patents |
Kind code of ref document: A2 Designated state(s): BW GH GM KE LS MW MZ NA SD SL SZ TZ UG ZM ZW AM AZ BY KG KZ MD RU TJ TM AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HU IE IT LU MC NL PL PT RO SE SI SK TR BF BJ CF CG CI CM GA GN GQ GW ML MR NE SN TD TG |
|
121 | Ep: the epo has been informed by wipo that ep was designated in this application | ||
B | Later publication of amended claims |
Effective date: 20041220 |
|
DPEN | Request for preliminary examination filed prior to expiration of 19th month from priority date (pct application filed from 20040101) | ||
REEP | Request for entry into the european phase |
Ref document number: 2004751377 Country of ref document: EP |
|
WWE | Wipo information: entry into national phase |
Ref document number: 2004751377 Country of ref document: EP |
|
WWE | Wipo information: entry into national phase |
Ref document number: 1020057021178 Country of ref document: KR Ref document number: 2006514294 Country of ref document: JP |
|
WWP | Wipo information: published in national office |
Ref document number: 1020057021178 Country of ref document: KR |
|
WWP | Wipo information: published in national office |
Ref document number: 2004751377 Country of ref document: EP |