WO2004003917A1 - Negative differential resistance (ndr) element and memory with reduced soft error rate - Google Patents

Negative differential resistance (ndr) element and memory with reduced soft error rate Download PDF

Info

Publication number
WO2004003917A1
WO2004003917A1 PCT/US2003/019924 US0319924W WO2004003917A1 WO 2004003917 A1 WO2004003917 A1 WO 2004003917A1 US 0319924 W US0319924 W US 0319924W WO 2004003917 A1 WO2004003917 A1 WO 2004003917A1
Authority
WO
WIPO (PCT)
Prior art keywords
ndr
trapping
fet
traps
layer
Prior art date
Application number
PCT/US2003/019924
Other languages
French (fr)
Inventor
Tsu-Jae King
Original Assignee
Progressant Technologies, Inc.
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Progressant Technologies, Inc. filed Critical Progressant Technologies, Inc.
Priority to AU2003243772A priority Critical patent/AU2003243772A1/en
Publication of WO2004003917A1 publication Critical patent/WO2004003917A1/en

Links

Classifications

    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C5/00Details of stores covered by group G11C11/00
    • G11C5/005Circuit means for protection against loss of information of semiconductor storage devices
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C11/00Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
    • G11C11/21Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
    • G11C11/34Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
    • G11C11/40Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
    • G11C11/41Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming static cells with positive feedback, i.e. cells not needing refreshing or charge regeneration, e.g. bistable multivibrator or Schmitt trigger
    • G11C11/412Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming static cells with positive feedback, i.e. cells not needing refreshing or charge regeneration, e.g. bistable multivibrator or Schmitt trigger using field-effect transistors only
    • G11C11/4125Cells incorporating circuit means for protecting against loss of information

Definitions

  • NDR NEGATIVE DIFFERENTIAL RESISTANCE
  • This invention generally relates to semiconductor memory devices and technology, and in particular to negative differential resistance (NDR) elements and static random access memory (SRAM) devices that utilize the same.
  • NDR negative differential resistance
  • SRAM static random access memory
  • NfDR FETs A new type of FET and SRAM device using the same (NfDR FETs) is described in detail in a patent application serial no. 10/029,077 filed December 21, 2001 assigned to the present assignee, and published on May 9, 2002 as Publication No. 2002/0054502.
  • the NDR FET structure, operation and method of making the same are discussed in detail in patent application serial no. 09/603,101 filed June 22, 2000 by King et a/., which is also assigned to the present assignee.
  • Such details are also disclosed in a corresponding PCT application PCT/US01/19825 which was published as publication no. WO 01/99153 on December 27, 2001.
  • PCT/US01/19825 was published as publication no. WO 01/99153 on December 27, 2001.
  • the above materials are hereby incorporated by reference.
  • soft errors in memory devices are caused by, among other things, cosmic rays (neutrons), and alpha particles present in semiconductor materials and packaging.
  • the failure rate attributable to soft-errors (the so-called soft-error rate - SER) is measured by a metric known as Failures In Time (FIT); the basic unit of this benchmark refers to a malfunction occurrence frequency, where 1 FIT represents one malfunction every one billion hours (approximately 100,000 years) per device.
  • FIT Failures In Time
  • An object of the present invention is to provide a memory device such as a static random access memory (SRAM) cell which utilizes NDR FETs, and which has improved soft error rate (SER) performance.
  • SRAM static random access memory
  • SER soft error rate
  • a first aspect of the invention concerns a method of forming a semiconductor field effect transistor (FET) for a memory device, the FET having a control gate, a source region, and a drain region.
  • This method includes generally the following steps: forming a channel for carrying a current between the source and drain regions; and forming a trapping layer located proximate to and forming an interface with the channel.
  • the trapping layer includes trapping sites adapted for trapping at least warm carriers from the channel so as to effectuate a negative differential resistance mode for the FET.
  • the trapping sites are also tailored.
  • the FET speed is directly related to a distance which the trapping sites are located from the interface, such that locating the trapping sites at a distance Dl results in a maximum operational switching speed SI, and such that locating the trapping sites at a distance D2 (D2 > Dl) results in a minimum operational switching speed S2 (S2 ⁇ SI).
  • the trapping sites are distributed within the trapping layer at an approximate distance D (D2 > D > Dl) in accordance with a target operational switching speed S for the FET (SI > S > S2) and a target soft error rate for the memory device.
  • the trapping sites are distributed at a particular distance by adjustment of an implant energy and dosage, and/ or a thermal anneal operation.
  • Dl is about .5nm
  • D2 is about l.Onm.
  • no traps are included in the bulk of the trapping layer that forms a gate dielectric for the NDR FET.
  • the operational speed of the FET is thus between about 10 nanoseconds and 1 picosecond using contemporary conventional technology. This also achieves a soft error rate of less than about 1000 failures in time per Mbit.
  • an additional set of trapping sites are formed at an approximate distance D' from the interface where (D2 > D' > Dl).
  • the trapping layer can be formed by two distinct layers, including a first dielectric layer and a second dielectric layer, where the trapping sites are located only within the first dielectric layer.
  • the trapping sites are located laterally along only a limited portion or region near the interface. Preferably this limited portion is nearer the source than the drain of the NDR capable FET.
  • Another aspect of the invention concerns a memory device which uses a trap layer in which charge traps are used to effectuate NDR characteristics for.the load and driver elements.
  • the charge traps are distributed in the trap layer so as to cause the memory cell to achieve a soft error rate of approximately 1,000 failures-in-time (FITs)/Mbit or less.
  • the memory device is a static random access memory (SRAM) cell
  • the load and driver elements are both NDR-capable FETs.
  • the charge traps are distributed in the trap layer so that the NDR-capable FETs switch with a switching speed between 1 picosecond and 10 nanoseconds.
  • the traps such as their material properties (preferably a doping impurity such as Boron), their density (preferably about 1 to 5 * 10 14 traps/cm 2 at a distance of about .5 nm from an interface of the trapping layer with a channel of the NDR-capable FET) their energy (preferably about .5 eV above a conduction band edge of a channel of the NDR-capable FET), and methods for forming the same within a memory cell.
  • their material properties preferably a doping impurity such as Boron
  • their density preferably about 1 to 5 * 10 14 traps/cm 2 at a distance of about .5 nm from an interface of the trapping layer with a channel of the NDR-capable FET
  • their energy preferably about .5 eV above a conduction band edge of a channel of the NDR-capable FET
  • Figure 1 is a circuit diagram of a preferred embodiment of a static random access memory (SRAM) cell consisting of the combination of two NDR-FET elements which form a bistable latch and one n-channel enhancement-mode IGFET access element;
  • Figure 2 is a plot of the current-vs.-voltage characteristic of the bistable latch formed by the combination of two NDR-FETs as shown in Figure 1;
  • Figure 3A is a schematic cross-sectional view of an NDR FET of a preferred embodiment of the present invention and which is preferably incorporated as one or both of the two NDR FET elements of the SRAM cell of FIG. 1;
  • Figure 3B is a graph generally illustrating a relationship between SER and switching speed for an NDR FET and NDR based SRAM device constructed in accordance with the present teachings.
  • Figure 1 is a circuit diagram of a preferred embodiment of a static memory (SRAM) cell 100 consisting of two NDR elements 120, 130 which form a bistable latch 140 and one enhancement-mode IGFET access element 110.
  • Figure 2 is a current-vs.-voltage plot illustrating the operational characteristics of the static memory cell 100 of Figure 1.
  • SRAM static memory
  • NDR elements 120, 130 of the present invention are preferably an NDR FET of the type referred to above in the aforementioned King et al. applications and constructed in accordance with such teachings except as noted below. The details of the same are provided for example in the aforementioned applications, and such documents are incorporated by reference herein primarily for the purpose of providing non-essential background information on representative types of environments in which the present inventions can be practiced.
  • SRAM cell using NDR FETs described in application serial no. 10/029,077 is already believed to have superior SER performance over prior art SRAM cells due to its unique architecture and physical operation. This SRAM cell is particularly advantageous for embedded SRAM applications, which are becoming more and more critical for system on chip (SOC) devices.
  • SOC system on chip
  • the inventor has determined that the structure and manufacture of the basic NDR FETs 120, 130 used in the embodiment of FIG. 1 can be tailored to create different distributions of the charge traps (which assist in bringing about an NDR characteristic).
  • both a switching benchmark and an error benchmark can be controlled.
  • SOI Silicon on Insulator
  • the overall structure as shown in cross section of a preferred NDR FET 100 of the present invention is similar to that shown in the aforementioned serial no. 10/029,077 and includes generally a substrate 120 with a body bias terminal 125; a source region 140 (with a source terminal 145) coupled through a channel region 140 to a drain region 150 (with a drain terminal 155) by a channel region 140; a gate dielectric 130 and a gate electrode 110 connected to a bias signal through a gate terminal 115.
  • the charge traps (131, 132) of the present invention are tailored to be placed at a particular location (or locations) in gate dielectric in accordance with a desired SER and switching speed for an NDR FET. It will be appreciated by those skilled in the art that the cross section of FIG. 3A is not to scale, and that certain features have been simplified and/ or omitted to make the present discussion more germane to the claimed invention.
  • the speed of the NDR mechanism is directly related to, among other things, the trap density and physical location of the trap states: in other words, the farther the traps are from the interface (d2 > dl) the slower the NDR mechanism.
  • Preliminary data suggests that if charge traps are incorporated as a charge trap distribution 131 — i.e., right at or very near the channel/ dielectric interface (i.e., dl is almost 0) during a manufacturing process using a concentration (preferably Boron) greater than l*10 19 /cm 3 , then the switching speed (to go in/out of an NDR mode) is on the order of 1 picosecond.
  • this mechanism limits the speed at which data can be written into an SRAM cell of the type shown in FIG. 1 - i.e., the slower the NDR mechanism, the longer the write access time. From the above it can be seen that the switching speed can be controlled by a factor of 1000 or more simply by adjusting the traps to be distributed in locations 131 or 132.
  • one positive side effect of moving the charge traps farther from the semiconductor-insulator interface is that immunity to soft-errors increases concomitantly with the distance.
  • the location of the traps can still be adapted to provide an extremely fast switching speed as may be required for a particular application.
  • the traps are incorporated into a channel/ dielectric interface region and the bulk of gate dielectric layer 130 through the process of forming the latter using conventional gate oxidation processes as explained in the former King et al application. Thus, by controlling how they are initially implanted into channel region 140, the final distribution and location of the traps is also determined within trapping layer 140.
  • trapping sites are located along only a limited portion of the channel/ dielectric layer interface.
  • the channel implant is masked to ensure that only a portion of dielectric layer 130 (in the horizontal direction parallel to channel 140) includes traps, and thus a trapping mechanism will only occur in such region.
  • the inventor has discovered that there is another reason why it is desirable to try to keep the traps confined to the channel/ dielectric interface region.
  • a rapid thermal anneal (RTA) step (or an equivalent heat treatment step) tends to minimize such diffusion by annealing out implantation induced defects (after the channel region is implanted), and thus is preferable for most applications.
  • RTA rapid thermal anneal
  • the traps can be further manipulated and distributed by adjusting a time, temperature, or ramping characteristic of such heat process.
  • the trapping layer 130 can be formed as two separate dielectric layers, such as a deposited Si02 layer followed by a thermally grown Si02 layer. Other materials are also possible, of course, including mixtures of SiN, SiON, etc. The traps are then primarily distributed only at the channel interface, within the deposited Si02 layer and an interface with the thermal Si02 layer. Yet another variation would be to directly implant the charge traps into a particular location and concentration only after channel region 140 and gate dielectric layer 130 are formed.
  • NDR diodes may be incorporated within an SRAM cell 100 as operational elements, including NDR diodes. In such instances, only one NDR FET may be used, and only such NDR FET may require trap tailoring.

Abstract

An active negative differential resistance element (NDR FET) (100) and a memory device (such as SRAM) using such elements is disclosed. Soft error rate (SER) performance for NDR FETs (100) and such memory devices are enhanced by adjusting a location of charge traps (131,132) in a charge trapping layer that is responsible for effectuating an NDR behavior. Both an SER and a switching speed performance characteristic can be tailored by suitable placement of the charge traps (131,132).

Description

NEGATIVE DIFFERENTIAL RESISTANCE (NDR) ELEMENT AND MEMORY WITH REDUCED SOFT ERROR RATE
FIELD OF THE INVENTION
This invention generally relates to semiconductor memory devices and technology, and in particular to negative differential resistance (NDR) elements and static random access memory (SRAM) devices that utilize the same.
BACKGROUND OF THE INVENTION
A new type of FET and SRAM device using the same (NfDR FETs) is described in detail in a patent application serial no. 10/029,077 filed December 21, 2001 assigned to the present assignee, and published on May 9, 2002 as Publication No. 2002/0054502. The NDR FET structure, operation and method of making the same are discussed in detail in patent application serial no. 09/603,101 filed June 22, 2000 by King et a/., which is also assigned to the present assignee. Such details are also disclosed in a corresponding PCT application PCT/US01/19825 which was published as publication no. WO 01/99153 on December 27, 2001. The above materials are hereby incorporated by reference.
As is well known, soft errors in memory devices are caused by, among other things, cosmic rays (neutrons), and alpha particles present in semiconductor materials and packaging. In typical SRAMs, the failure rate attributable to soft-errors (the so-called soft-error rate - SER) is measured by a metric known as Failures In Time (FIT); the basic unit of this benchmark refers to a malfunction occurrence frequency, where 1 FIT represents one malfunction every one billion hours (approximately 100,000 years) per device. For a conventional SRAM operating under normal conditions an FIT value of up to several thousand is considered adequate, and a value of less than approximately 1000 FIT/Mbit is preferable for embedded memory applications. In some applications more stringent requirements may be needed (i.e, on the order of 10 - 100 FIT/Mbit).
Soft errors can also influence SRAM embodiments which use NDR devices. Thus there is clearly a need for NDR FET and an NDR FET based SRAM device that have superior soft error characteristics. SUMMARY OF THE INVENTION
An object of the present invention is to provide a memory device such as a static random access memory (SRAM) cell which utilizes NDR FETs, and which has improved soft error rate (SER) performance.
A first aspect of the invention concerns a method of forming a semiconductor field effect transistor (FET) for a memory device, the FET having a control gate, a source region, and a drain region. This method includes generally the following steps: forming a channel for carrying a current between the source and drain regions; and forming a trapping layer located proximate to and forming an interface with the channel. The trapping layer includes trapping sites adapted for trapping at least warm carriers from the channel so as to effectuate a negative differential resistance mode for the FET. To tailor characteristics of the FET, including an operational switching speed for the FET, the trapping sites are also tailored. In other words, the FET speed is directly related to a distance which the trapping sites are located from the interface, such that locating the trapping sites at a distance Dl results in a maximum operational switching speed SI, and such that locating the trapping sites at a distance D2 (D2 > Dl) results in a minimum operational switching speed S2 (S2 < SI). Thus, the trapping sites are distributed within the trapping layer at an approximate distance D (D2 > D > Dl) in accordance with a target operational switching speed S for the FET (SI > S > S2) and a target soft error rate for the memory device.
The trapping sites are distributed at a particular distance by adjustment of an implant energy and dosage, and/ or a thermal anneal operation. In a preferred embodiment, Dl is about .5nm, and D2 is about l.Onm. Preferably no traps are included in the bulk of the trapping layer that forms a gate dielectric for the NDR FET. The operational speed of the FET is thus between about 10 nanoseconds and 1 picosecond using contemporary conventional technology. This also achieves a soft error rate of less than about 1000 failures in time per Mbit.
In other variations, an additional set of trapping sites are formed at an approximate distance D' from the interface where (D2 > D' > Dl).
To prevent them from achieving a high concentration in a bulk region, a rapid thermal anneal (RTA) is performed after such implant. Alternatively the trapping layer can be formed by two distinct layers, including a first dielectric layer and a second dielectric layer, where the trapping sites are located only within the first dielectric layer. In yet another variation, the trapping sites are located laterally along only a limited portion or region near the interface. Preferably this limited portion is nearer the source than the drain of the NDR capable FET.
Another aspect of the invention concerns a memory device which uses a trap layer in which charge traps are used to effectuate NDR characteristics for.the load and driver elements. The charge traps are distributed in the trap layer so as to cause the memory cell to achieve a soft error rate of approximately 1,000 failures-in-time (FITs)/Mbit or less.
In a preferred embodiment, the memory device is a static random access memory (SRAM) cell, and the load and driver elements are both NDR-capable FETs. The charge traps are distributed in the trap layer so that the NDR-capable FETs switch with a switching speed between 1 picosecond and 10 nanoseconds.
Other particular aspects of the invention pertain to the character of the traps, such as their material properties (preferably a doping impurity such as Boron), their density (preferably about 1 to 5 * 1014 traps/cm2 at a distance of about .5 nm from an interface of the trapping layer with a channel of the NDR-capable FET) their energy (preferably about .5 eV above a conduction band edge of a channel of the NDR-capable FET), and methods for forming the same within a memory cell.
BRIEF DESCRIPTION OF THE DRAWINGS
Figure 1 is a circuit diagram of a preferred embodiment of a static random access memory (SRAM) cell consisting of the combination of two NDR-FET elements which form a bistable latch and one n-channel enhancement-mode IGFET access element; Figure 2 is a plot of the current-vs.-voltage characteristic of the bistable latch formed by the combination of two NDR-FETs as shown in Figure 1;
Figure 3A is a schematic cross-sectional view of an NDR FET of a preferred embodiment of the present invention and which is preferably incorporated as one or both of the two NDR FET elements of the SRAM cell of FIG. 1; Figure 3B is a graph generally illustrating a relationship between SER and switching speed for an NDR FET and NDR based SRAM device constructed in accordance with the present teachings. DETAILED DESCRIPTION OF THE INVENTION
As noted earlier, Figure 1 is a circuit diagram of a preferred embodiment of a static memory (SRAM) cell 100 consisting of two NDR elements 120, 130 which form a bistable latch 140 and one enhancement-mode IGFET access element 110. Figure 2 is a current-vs.-voltage plot illustrating the operational characteristics of the static memory cell 100 of Figure 1.
NDR elements 120, 130 of the present invention are preferably an NDR FET of the type referred to above in the aforementioned King et al. applications and constructed in accordance with such teachings except as noted below. The details of the same are provided for example in the aforementioned applications, and such documents are incorporated by reference herein primarily for the purpose of providing non-essential background information on representative types of environments in which the present inventions can be practiced.
The SRAM cell using NDR FETs described in application serial no. 10/029,077 is already believed to have superior SER performance over prior art SRAM cells due to its unique architecture and physical operation. This SRAM cell is particularly advantageous for embedded SRAM applications, which are becoming more and more critical for system on chip (SOC) devices.
Nonetheless, to achieve even better SER performance, the inventor has determined that the structure and manufacture of the basic NDR FETs 120, 130 used in the embodiment of FIG. 1 can be tailored to create different distributions of the charge traps (which assist in bringing about an NDR characteristic). Thus, for any particular desired design or needed performance characteristic, both a switching benchmark and an error benchmark can be controlled. While the description herein is presented in the context of a conventional bulk silicon based memory cell, it will be understood by those skilled in the art that the present teachings could also be exploited in so-called Silicon on Insulator (SOI) based SRAM cells. The advantages of SOI technology include the fact that the SER is generally lower as compared with bulk-Si technology because of the overall reduced p-n junction sizes. As shown in FIG. 3A, the overall structure as shown in cross section of a preferred NDR FET 100 of the present invention is similar to that shown in the aforementioned serial no. 10/029,077 and includes generally a substrate 120 with a body bias terminal 125; a source region 140 (with a source terminal 145) coupled through a channel region 140 to a drain region 150 (with a drain terminal 155) by a channel region 140; a gate dielectric 130 and a gate electrode 110 connected to a bias signal through a gate terminal 115.
The primary difference, as described herein, is that the charge traps (131, 132) of the present invention are tailored to be placed at a particular location (or locations) in gate dielectric in accordance with a desired SER and switching speed for an NDR FET. It will be appreciated by those skilled in the art that the cross section of FIG. 3A is not to scale, and that certain features have been simplified and/ or omitted to make the present discussion more germane to the claimed invention.
From theoretical calculations, simulations and experiments the inventor has determined that the speed of the NDR mechanism is directly related to, among other things, the trap density and physical location of the trap states: in other words, the farther the traps are from the interface (d2 > dl) the slower the NDR mechanism. Preliminary data suggests that if charge traps are incorporated as a charge trap distribution 131 — i.e., right at or very near the channel/ dielectric interface (i.e., dl is almost 0) during a manufacturing process using a concentration (preferably Boron) greater than l*1019/cm3 , then the switching speed (to go in/out of an NDR mode) is on the order of 1 picosecond. This concentration of Boron in fact yields a trap density of about 2*101 /cm2which is more than adequate for significant charge trapping behavior. However, if the charge traps are incorporated instead as a charge trap distribution 132 — i.e., positioned slightly away from such interface (i.e., about lnm into the dielectric as noted at d2 ) during a manufacturing process then the switching speed is on the order of 1 nanosecond. It will be understood of course that other alternative locations and distributions for the charge traps can be provided for NDR FET 100, and that locations dl and d2 are merely representative. Moreover, for some applications it may be desirable to form distributions at more than one general location with different processing steps. In any event, this mechanism limits the speed at which data can be written into an SRAM cell of the type shown in FIG. 1 - i.e., the slower the NDR mechanism, the longer the write access time. From the above it can be seen that the switching speed can be controlled by a factor of 1000 or more simply by adjusting the traps to be distributed in locations 131 or 132.
Nonetheless, the inventor has also noted that one positive side effect of moving the charge traps farther from the semiconductor-insulator interface is that immunity to soft-errors increases concomitantly with the distance. The location of the traps can still be adapted to provide an extremely fast switching speed as may be required for a particular application.
This phenomenon is illustrated basically in the graph of FIG. 3B, which for a particular switching speed (SI) there is a corresponding soft error rate (SER1), and for a lower switching speed (S2) there is a corresponding lower soft error rate (SER2). While the precise relationship between these parameters will vary, it is expected nonetheless that it should be roughly linear as shown, or at least its form easily determinable for any particular set of given process parameters without undue experimentation.
Accordingly, for any particular design and process, both a switching benchmark and an error benchmark can be satisfied through routine modeling and testing. Where it is appropriate, a trade-off between fast write speed and high immunity to soft-errors can be tailored by adjusting the fabrication process to adjust the physical location of the charge traps. The specific location of the traps to achieve a particular SER benchmark and write speed benchmark will vary of course based on geometry, process variations, and desired performance characteristics.
To actually distribute the traps in a particular location and with a particular concentration, the teachings of the aforementioned King et al applications can be used, in which the energy and concentration of an ion implant (preferably Boron) into the channel region are adjusted through any conventional means. For example, an implant of Boron at 20KeV and at 2 to 3*101 /cm2 into channel region 140 results in an acceptable concentration of charge traps into the trapping layer 130 as noted above and with the requisite amount of energy. In a preferred approach, the traps have an energy preferably about .5 eV above a conduction band edge of channel 140 so that it is not necessary for the electrons in the channel to be "hot," but rather only slightly energized, or "warm" to be trapped. This further ensures that they easily de-trapped as well. The traps are incorporated into a channel/ dielectric interface region and the bulk of gate dielectric layer 130 through the process of forming the latter using conventional gate oxidation processes as explained in the former King et al application. Thus, by controlling how they are initially implanted into channel region 140, the final distribution and location of the traps is also determined within trapping layer 140.
In another variation, trapping sites are located along only a limited portion of the channel/ dielectric layer interface. In other words, the channel implant is masked to ensure that only a portion of dielectric layer 130 (in the horizontal direction parallel to channel 140) includes traps, and thus a trapping mechanism will only occur in such region. For some applications for example it may be desirable to have a trapping activity occur closer to a source region than a drain region, as this avoids trapping hot carriers (generated excessively on the drain side) and thus it makes it more easy to control a threshold voltage of NDR FET 100. Finally, the inventor has discovered that there is another reason why it is desirable to try to keep the traps confined to the channel/ dielectric interface region. Namely, if the dopant concentration is too high in gate dielectric layer 130, this can result in unacceptable leakage characteristics. To prevent the traps from achieving a high concentration in the bulk of the remainder of trapping layer 130, a variety of different techniques can be used. For example, a rapid thermal anneal (RTA) step (or an equivalent heat treatment step) tends to minimize such diffusion by annealing out implantation induced defects (after the channel region is implanted), and thus is preferable for most applications. Thus the traps can be further manipulated and distributed by adjusting a time, temperature, or ramping characteristic of such heat process.
Alternatively the trapping layer 130 can be formed as two separate dielectric layers, such as a deposited Si02 layer followed by a thermally grown Si02 layer. Other materials are also possible, of course, including mixtures of SiN, SiON, etc. The traps are then primarily distributed only at the channel interface, within the deposited Si02 layer and an interface with the thermal Si02 layer. Yet another variation would be to directly implant the charge traps into a particular location and concentration only after channel region 140 and gate dielectric layer 130 are formed.
Other techniques will be apparent to those skilled in the art, and the present invention is not limited by such considerations. Accordingly, the particular details can be determined for any particular arcliitecture and can be implemented in the same in silicon form with conventional techniques known to those skilled in the art, such as through routine simulations, process experiments, etc.
Thus for 6 — T SRAM technologies below .13um, where soft-error rate is emerging as a very serious problem in embedded applications, this aspect of the invention can be exploited to form embedded soft-error rate optimized SRAMs.
Conventional error-correction techniques can also be supplementally employed with such embodiments to bring the overall FIT rate to acceptable levels.
Other embodiments of the same will be apparent from the present teachings, and the present invention is by no means limited to the examples herein. Other supporting structures may also be incorporated within an SRAM cell 100 as operational elements, including NDR diodes. In such instances, only one NDR FET may be used, and only such NDR FET may require trap tailoring.
While the invention has been described with reference to illustrative embodiments, this description is not intended to be construed in a limiting sense. It will be clearly understood by those skilled in the art that foregoing description is merely by way of example and is not a limitation on the scope of the invention, which may be utilized in many types of integrated circuits made with conventional processing technologies. Various modifications and combinations of the illustrative embodiments, as well as other embodiments of the invention, will be apparent to persons skilled in the art upon reference to the description. Such modifications and combinations, of course, may use other features that are already known in lieu of or in addition to what is disclosed herein. It is therefore intended that the appended claims encompass any such modifications or embodiments. While such claims have been formulated based on the particular embodiments described herein, it should be apparent the scope of the disclosure herein also applies to any novel and non-obvious feature (or combination thereof) disclosed explicitly or implicitly to one of skill in the art, regardless of whether such relates to the claims as provided below, and whether or not it solves and/or mitigates all of the same technical problems described above. Finally, the applicants further reserve the right to pursue new and/ or additional claims directed to any such novel and non-obvious features during the prosecution of the present application (and/ or any related applications).

Claims

What is claimed is:
1. A method of forming a semiconductor field effect transistor (FET) for a memory device, the FET having a control gate, a source region, a drain region, the method comprising the steps of: forming a channel for carrying a current between the source and drain regions; and forming a trapping layer located proximate to and forming an interface with said channel, said trapping layer including trapping sites adapted for trapping at least
warm carriers from said channel so as to effectuate a negative differential resistance mode for the FET; wherein an operational switching speed for the FET is directly related to a distance which said trapping sites are located from said interface, such that locating said trapping sites at a distance Dl results in a maximum operational switching speed SI, and such that locating said trapping sites at a distance D2 (D2 > Dl) results in a minimum operational switching speed S2 (S2 < SI); and distributing said trapping sites within said trapping layer at an approximate distance D (D2 > D > Dl) in accordance with a target operational switching speed S for the FET (SI > S > S2) and a target soft error rate for the memory device.
2. The method of claim 1, wherein Dl is about .5nm, and D2 is about 1.5nm
3. The method of claim 1, wherein S2 is about 1 nanosecond and SI is about 1 picosecond.
4. The method of claim 1, wherein the target soft error rate is about 1000 failures in time per Mbit.
5. The method of claim 1, further including a step of forming an additional set of trapping sites at an approximate distance D' from the interface where (D2 > D' > D1).
6. The method of claim 1, wherein said trapping sites are distributed at a particular distance by adjustment of an implant energy and dosage.
7. The method of claim 1, wherein a concentration of said trapping sites in a bulk region of said trapping layer is controlled by adjustment of a temperature and/ or time characteristic of a heat treatment process.
8. The method of claim 1, wherein said trapping layer consists of a first dielectric layer and a second dielectric layer, and said trapping sites are located only within said first dielectric layer.
9. The method of claim 1, wherein said trapping sites are located along only a limited portion of the interface.
10. The method of claim 9, wherein said portion is nearer said source region than said drain region.
11. The method of claim 1, wherein said trapping sites are distributed so that substantially all of said trapping sites are within 1 - 1.5nm of said interface.
12. A memory cell comprising: a data transfer element adapted to facilitate a read operation or a write operation involving a storage node of the memory cell; and a first negative differential resistance (NDR) element coupled to said data transfer element, said storage node and a first voltage potential, wherein said first NDR element is adapted to operate with a first NDR characteristic between said storage node and said first voltage potential; and a second NDR element coupled to said first NDR element, said data transfer element, said storage node and a second voltage potential wherein said second NDR element is adapted to operate with a second NDR characteristic between said storage node and said second voltage potential; said first NDR element and said second NDR element both including a trap layer in which charge traps are used to effectuate said first NDR characteristic and said second NDR characteristics; wherein said charge traps are distributed in said trap layer so as to cause the memory cell to achieve a soft error rate of approximately 1,000 failures-in-time (FITs)/Mbit or less.
13. The memory device of claim 12, wherein said memory device is a static random access memory (SRAM) cell.
14. The memory device of claim 12, wherein said first NDR element and said second NDR element are NDR-capable FETs.
15. The memory device of claim 14, wherein said charge traps are distributed in said trap layer so as to NDR-capable FETs to switch with a switching speed between 1 picosecond and 10 nanoseconds.
16. In a memory cell including a transfer field effect transistor (FET), a first negative differential resistance (NDR) element and a second NDR element that are operably interconnected to store a data value, the improvement comprising: at least one of the first NDR element and the second NDR element being implemented as an NDR-capable FET, said NDR-capable FET using a charge trapping mechanism to achieve an NDR behavior suitable for storing the data value; wherein charge traps are distributed in a charge trapping layer of said NDR capable FET so as to cause the memory cell to achieve a switching speed between 1 picosecond and 10 nanoseconds and a soft error rate of approximately 1,000 failures-in-time (FITs)/Mbit or less.
17. The memory cell of claim 16, wherein said traps are formed by a doping impurity such as Boron.
18. The memory cell of claim 16, wherein said traps have a trap density of approximately 1 to 5 * 1014 traps/cm2 at a distance of about .5 nm from an interface of said trapping layer with a channel of said NDR-capable FET.
19. The memory cell of claim 16, wherein said traps have an energy level of about .5 eV about a conduction band edge of a channel of said NDR-capable FET.
20. The memory cell of claim 16, wherein said trapping layer is comprised of two separate layers, including a first dielectric layer with a high concentration of said charge traps, and a second dielectric layer with a substantially smaller concentration of said charge traps.
21. In a process for making a memory cell having three elements, including a transfer field effect transistor (FET), a first negative differential resistance (NDR) element and a second NDR element that are operably interconnected to store a data value, the improvement comprising the steps of: forming at least one of the first NDR element and the second NDR element as an NDR-capable FET, said NDR-capable FET including a charge trapping layer for effectuating an NDR characteristic; distributing charge traps in said charge trapping layer of said NDR capable FET in accordance with a target switching speed and a target soft error rate for the memory cell.
22. The process of claim 21 wherein said memory cell as formed achieves a switching speed between 1 picosecond and 10 nanoseconds and a soft error rate of approximately 1,000 failures-in-time (FITs)/Mbit or less.
23. The process of claim 21, wherein said trapping layer is formed as two separate layers in two separate processing steps, including a first dielectric layer with a high concentration of said charge traps, and a second dielectric layer with a substantially smaller concentration of said charge traps.
24. The process of claim 21, wherein said charge traps are implanted into a channel region of said NDR capable FET, and a rapid thermal anneal step is performed before said charge trapping layer is formed at an interface with said channel region.
25. The process of claim 21, wherein said charge traps are impurities that are directly implanted into said trapping layer after said trapping layer is formed.
PCT/US2003/019924 2002-06-28 2003-06-25 Negative differential resistance (ndr) element and memory with reduced soft error rate WO2004003917A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
AU2003243772A AU2003243772A1 (en) 2002-06-28 2003-06-25 Negative differential resistance (ndr) element and memory with reduced soft error rate

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US10/185,569 US6567292B1 (en) 2002-06-28 2002-06-28 Negative differential resistance (NDR) element and memory with reduced soft error rate
US10/185,569 2002-06-28

Publications (1)

Publication Number Publication Date
WO2004003917A1 true WO2004003917A1 (en) 2004-01-08

Family

ID=22681548

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/US2003/019924 WO2004003917A1 (en) 2002-06-28 2003-06-25 Negative differential resistance (ndr) element and memory with reduced soft error rate

Country Status (4)

Country Link
US (2) US6567292B1 (en)
CN (1) CN1662992A (en)
AU (1) AU2003243772A1 (en)
WO (1) WO2004003917A1 (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN111051871A (en) * 2017-08-01 2020-04-21 伊鲁米纳公司 Field effect sensor

Families Citing this family (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7095659B2 (en) * 2002-06-28 2006-08-22 Progressant Technologies, Inc. Variable voltage supply bias and methods for negative differential resistance (NDR) based memory device
FR2846795A1 (en) * 2002-11-05 2004-05-07 St Microelectronics Sa Integrated memory circuit for binary data incorporating a single transistor and with hybrid performance alternating between conventional DRAM and flash memory cells
US7151292B1 (en) * 2003-01-15 2006-12-19 Spansion Llc Dielectric memory cell structure with counter doped channel region
US7472576B1 (en) 2004-11-17 2009-01-06 State Of Oregon Acting By And Through The State Board Of Higher Education On Behalf Of Portland State University Nanometrology device standards for scanning probe microscopes and processes for their fabrication and use
US7505309B2 (en) * 2005-04-20 2009-03-17 Micron Technology, Inc. Static RAM memory cell with DNR chalcogenide devices and method of forming
US7386817B1 (en) * 2007-01-02 2008-06-10 International Business Machines Corporation Method of determining stopping powers of design structures with respect to a traveling particle
KR101333914B1 (en) * 2011-02-22 2013-11-27 타이완 세미콘덕터 매뉴팩쳐링 컴퍼니 리미티드 Method for fabricating a semiconductor device with soft error rate (ser) reduced in advanced silicon processes and such semiconductor device

Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5953249A (en) * 1997-06-27 1999-09-14 Texas Instruments Incorporated Memory cell having negative differential resistance devices
US6310799B2 (en) * 1999-12-22 2001-10-30 National University Of Ireland, Cork Negative resistance device

Family Cites Families (102)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3588736A (en) 1969-06-30 1971-06-28 Ibm Three-terminal bulk negative resistance device operable in oscillatory and bistable modes
US3903542A (en) 1974-03-11 1975-09-02 Westinghouse Electric Corp Surface gate-induced conductivity modulated negative resistance semiconductor device
US3974486A (en) 1975-04-07 1976-08-10 International Business Machines Corporation Multiplication mode bistable field effect transistor and memory utilizing same
US4047974A (en) 1975-12-30 1977-09-13 Hughes Aircraft Company Process for fabricating non-volatile field effect semiconductor memory structure utilizing implanted ions to induce trapping states
US4143393A (en) 1977-06-21 1979-03-06 International Business Machines Corporation High field capacitor structure employing a carrier trapping region
US4503521A (en) * 1982-06-25 1985-03-05 International Business Machines Corporation Non-volatile memory and switching device
JPS593964A (en) 1982-06-29 1984-01-10 Semiconductor Res Found Semiconductor integrated circuit
FR2600821B1 (en) 1986-06-30 1988-12-30 Thomson Csf HETEROJUNCTION AND DUAL CHANNEL SEMICONDUCTOR DEVICE, ITS APPLICATION TO A FIELD EFFECT TRANSISTOR, AND ITS APPLICATION TO A NEGATIVE TRANSDUCTANCE DEVICE
US4945393A (en) 1988-06-21 1990-07-31 At&T Bell Laboratories Floating gate memory circuit and apparatus
JP2588590B2 (en) 1988-07-20 1997-03-05 富士通株式会社 Semiconductor storage device
WO1990003646A1 (en) 1988-09-30 1990-04-05 Dallas Semiconductor Corporation Integrated circuit with compact load elements
US5021841A (en) 1988-10-14 1991-06-04 University Of Illinois Semiconductor device with controlled negative differential resistance characteristic
DE69018842T2 (en) 1989-01-24 1995-12-07 Philips Electronics Nv Integrated semiconductor device that includes a field effect transistor with an insulated gate biased at an elevated level.
US5032891A (en) 1989-05-17 1991-07-16 Kabushiki Kaisha Toshiba Semiconductor memory device and manufacturing method thereof
US5162880A (en) 1989-09-27 1992-11-10 Kabushiki Kaisha Toshiba Nonvolatile memory cell having gate insulation film with carrier traps therein
JPH03245504A (en) 1990-02-23 1991-11-01 Sumitomo Heavy Ind Ltd Magnet for critical magnetic field measuring device
US5093699A (en) 1990-03-12 1992-03-03 Texas A & M University System Gate adjusted resonant tunnel diode device and method of manufacture
US5084743A (en) 1990-03-15 1992-01-28 North Carolina State University At Raleigh High current, high voltage breakdown field effect transistor
AU638812B2 (en) 1990-04-16 1993-07-08 Digital Equipment Corporation A method of operating a semiconductor device
KR100198659B1 (en) 1996-05-16 1999-06-15 구본준 Memory cell, memory device and its fabrication method
JP2773474B2 (en) 1991-08-06 1998-07-09 日本電気株式会社 Semiconductor device
US5357134A (en) 1991-10-31 1994-10-18 Rohm Co., Ltd. Nonvolatile semiconductor device having charge trap film containing silicon crystal grains
DE69202554T2 (en) 1991-12-25 1995-10-19 Nec Corp Tunnel transistor and its manufacturing process.
US5463234A (en) 1992-03-31 1995-10-31 Kabushiki Kaisha Toshiba High-speed semiconductor gain memory cell with minimal area occupancy
JPH0637302A (en) 1992-07-14 1994-02-10 Mitsuteru Kimura Tunnel transistor
JPH0661454A (en) 1992-08-10 1994-03-04 Hitachi Ltd Semiconductor integrated circuit device
US5390145A (en) 1993-04-15 1995-02-14 Fujitsu Limited Resonance tunnel diode memory
JP3613594B2 (en) 1993-08-19 2005-01-26 株式会社ルネサステクノロジ Semiconductor element and semiconductor memory device using the same
KR970009276B1 (en) 1993-10-28 1997-06-09 금성일렉트론 주식회사 Method for manufacturing moset
US5606177A (en) 1993-10-29 1997-02-25 Texas Instruments Incorporated Silicon oxide resonant tunneling diode structure
EP0655788B1 (en) 1993-11-29 1998-01-21 STMicroelectronics S.A. A volatile memory cell
US5448513A (en) 1993-12-02 1995-09-05 Regents Of The University Of California Capacitorless DRAM device on silicon-on-insulator substrate
US5442194A (en) 1994-01-07 1995-08-15 Texas Instruments Incorporated Room-temperature tunneling hot-electron transistor
US5477169A (en) 1994-06-20 1995-12-19 Motorola Logic circuit with negative differential resistance device
JP2581455B2 (en) 1994-06-27 1997-02-12 日本電気株式会社 Negative differential resistance FET
US5455432A (en) 1994-10-11 1995-10-03 Kobe Steel Usa Diamond semiconductor device with carbide interlayer
US5654558A (en) 1994-11-14 1997-08-05 The United States Of America As Represented By The Secretary Of The Navy Interband lateral resonant tunneling transistor
US5773328A (en) 1995-02-28 1998-06-30 Sgs-Thomson Microelectronics, Inc. Method of making a fully-dielectric-isolated fet
JP3922466B2 (en) 1995-03-08 2007-05-30 株式会社ルネサステクノロジ Semiconductor logic element
US5773996A (en) 1995-05-22 1998-06-30 Nippon Telegraph And Telephone Corporation Multiple-valued logic circuit
EP0747961A3 (en) 1995-06-07 1998-11-11 STMicroelectronics, Inc. Zero-power SRAM with patterned buried oxide isolation
JP3397516B2 (en) 1995-06-08 2003-04-14 三菱電機株式会社 Semiconductor storage device and semiconductor integrated circuit device
US5629546A (en) 1995-06-21 1997-05-13 Micron Technology, Inc. Static memory cell and method of manufacturing a static memory cell
US5698997A (en) 1995-09-28 1997-12-16 Mayo Foundation For Medical Education And Research Resonant tunneling diode structures for functionally complete low power logic
DE19600422C1 (en) 1996-01-08 1997-08-21 Siemens Ag Electrically programmable memory cell arrangement and method for its production
US5888852A (en) 1996-03-01 1999-03-30 Matsushita Electric Industrial Co., Ltd. Method for forming semiconductor microstructure, semiconductor device fabricated using this method, method for fabricating resonance tunneling device, and resonance tunnel device fabricated by this method
US5936265A (en) 1996-03-25 1999-08-10 Kabushiki Kaisha Toshiba Semiconductor device including a tunnel effect element
JP3508809B2 (en) 1996-04-04 2004-03-22 日本電信電話株式会社 Waveform generation circuit
KR100215866B1 (en) 1996-04-12 1999-08-16 구본준 Dram of nothing capacitor and its fabrication method
US5761115A (en) 1996-05-30 1998-06-02 Axon Technologies Corporation Programmable metallization cell structure and method of making same
GB2316533B (en) 1996-08-16 1999-05-26 Toshiba Cambridge Res Center Semiconductor device
US6091077A (en) 1996-10-22 2000-07-18 Matsushita Electric Industrial Co., Ltd. MIS SOI semiconductor device with RTD and/or HET
KR19980034078A (en) 1996-11-05 1998-08-05 양승택 Hot Electron Device and Resonant Tunneling Hot Electronic Device
US5757051A (en) 1996-11-12 1998-05-26 Micron Technology, Inc. Static memory cell and method of manufacturing a static memory cell
US5761114A (en) 1997-02-19 1998-06-02 International Business Machines Corporation Multi-level storage gain cell with stepline
US5732014A (en) 1997-02-20 1998-03-24 Micron Technology, Inc. Merged transistor structure for gain memory cell
US6130559A (en) 1997-04-04 2000-10-10 Board Of Regents Of The University Of Texas System QMOS digital logic circuits
US5903170A (en) 1997-06-03 1999-05-11 The Regents Of The University Of Michigan Digital logic design using negative differential resistance diodes and field-effect transistors
US5883549A (en) 1997-06-20 1999-03-16 Hughes Electronics Corporation Bipolar junction transistor (BJT)--resonant tunneling diode (RTD) oscillator circuit and method
US5869845A (en) 1997-06-26 1999-02-09 Texas Instruments Incorporated Resonant tunneling memory
DE19727466C2 (en) 1997-06-27 2001-12-20 Infineon Technologies Ag DRAM cell arrangement and method for its production
US5895934A (en) 1997-08-13 1999-04-20 The United States Of America As Represented By The Secretary Of The Army Negative differential resistance device based on tunneling through microclusters, and method therefor
TW396628B (en) 1997-09-04 2000-07-01 Nat Science Council Structure and process for SiC single crystal/Si single crystal hetero-junction negative differential resistance
US6015739A (en) 1997-10-29 2000-01-18 Advanced Micro Devices Method of making gate dielectric for sub-half micron MOS transistors including a graded dielectric constant
US6232643B1 (en) 1997-11-13 2001-05-15 Micron Technology, Inc. Memory using insulator traps
JP4213776B2 (en) 1997-11-28 2009-01-21 光照 木村 MOS gate Schottky tunnel transistor and integrated circuit using the same
US6104631A (en) 1997-12-17 2000-08-15 National Scientific Corp. Static memory cell with load circuit using a tunnel diode
US6301147B1 (en) 1997-12-17 2001-10-09 National Scientific Corporation Electronic semiconductor circuit which includes a tunnel diode
US6303942B1 (en) 1998-03-17 2001-10-16 Farmer, Ii Kenneth Rudolph Multi-layer charge injection barrier and uses thereof
US6150242A (en) 1998-03-25 2000-11-21 Texas Instruments Incorporated Method of growing crystalline silicon overlayers on thin amorphous silicon oxide layers and forming by method a resonant tunneling diode
US6225165B1 (en) 1998-05-13 2001-05-01 Micron Technology, Inc. High density SRAM cell with latched vertical transistors
US6545297B1 (en) 1998-05-13 2003-04-08 Micron Technology, Inc. High density vertical SRAM cell using bipolar latchup induced by gated diode breakdown
US6128216A (en) 1998-05-13 2000-10-03 Micron Technology Inc. High density planar SRAM cell with merged transistors
US6229161B1 (en) 1998-06-05 2001-05-08 Stanford University Semiconductor capacitively-coupled NDR device and its applications in high-density high-speed memories and in power switches
DE19843959B4 (en) 1998-09-24 2004-02-12 Infineon Technologies Ag Method for producing a semiconductor component with a blocking pn junction
JP2000182387A (en) 1998-12-14 2000-06-30 Global Alliance Kk Non-volatile memory
EP1142124B1 (en) 1999-01-06 2006-05-24 Raytheon Company Method and system for quantizing an analog signal utilizing a clocked resonant tunneling diode pair
JP2000208647A (en) 1999-01-12 2000-07-28 Internatl Business Mach Corp <Ibm> Eeprom memory cell and manufacture thereof
JP3475851B2 (en) 1999-04-28 2003-12-10 日本電気株式会社 Flip-flop circuit
US6366134B1 (en) 1999-09-16 2002-04-02 Texas Instruments Incorporated CMOS dynamic logic circuitry using quantum mechanical tunneling structures
EP1107317B1 (en) 1999-12-09 2007-07-25 Hitachi Europe Limited Memory device
US20020096723A1 (en) 1999-12-31 2002-07-25 Kaoru Awaka Transient frequency in dynamic threshold metal-oxide-semiconductor field effect transistors
US6243300B1 (en) * 2000-02-16 2001-06-05 Advanced Micro Devices, Inc. Substrate hole injection for neutralizing spillover charge generated during programming of a non-volatile memory cell
US6440805B1 (en) 2000-02-29 2002-08-27 Mototrola, Inc. Method of forming a semiconductor device with isolation and well regions
US6690030B2 (en) 2000-03-06 2004-02-10 Kabushiki Kaisha Toshiba Semiconductor device with negative differential resistance characteristics
US6320784B1 (en) 2000-03-14 2001-11-20 Motorola, Inc. Memory cell and method for programming thereof
US6348394B1 (en) 2000-05-18 2002-02-19 International Business Machines Corporation Method and device for array threshold voltage control by trapped charge in trench isolation
US6294412B1 (en) 2000-06-09 2001-09-25 Advanced Micro Devices Silicon based lateral tunneling memory cell
US6518589B2 (en) 2000-06-22 2003-02-11 Progressant Technologies, Inc. Dual mode FET & logic circuit having negative differential resistance mode
US6594193B2 (en) 2000-06-22 2003-07-15 Progressent Technologies, Inc. Charge pump for negative differential resistance transistor
US6724655B2 (en) 2000-06-22 2004-04-20 Progressant Technologies, Inc. Memory cell using negative differential resistance field effect transistors
US6512274B1 (en) 2000-06-22 2003-01-28 Progressant Technologies, Inc. CMOS-process compatible, tunable NDR (negative differential resistance) device and method of operating same
US6559470B2 (en) 2000-06-22 2003-05-06 Progressed Technologies, Inc. Negative differential resistance field effect transistor (NDR-FET) and circuits using the same
US6754104B2 (en) 2000-06-22 2004-06-22 Progressant Technologies, Inc. Insulated-gate field-effect transistor integrated with negative differential resistance (NDR) FET
GB2364823A (en) 2000-07-12 2002-02-06 Seiko Epson Corp TFT memory device having gate insulator with charge-trapping granules
US6465306B1 (en) 2000-11-28 2002-10-15 Advanced Micro Devices, Inc. Simultaneous formation of charge storage and bitline to wordline isolation
US6444545B1 (en) 2000-12-19 2002-09-03 Motorola, Inc. Device structure for storing charge and method therefore
US6552398B2 (en) 2001-01-16 2003-04-22 Ibm Corporation T-Ram array having a planar cell structure and method for fabricating the same
US6713791B2 (en) 2001-01-26 2004-03-30 Ibm Corporation T-RAM array having a planar cell structure and method for fabricating the same
JP4044293B2 (en) 2001-02-13 2008-02-06 株式会社東芝 Semiconductor device and manufacturing method thereof
US6396731B1 (en) 2001-03-30 2002-05-28 Taiwan Semiconductor Manufacturing Company, Ltd SRAM cell employing tunnel switched diode
US6424174B1 (en) 2001-10-17 2002-07-23 International Business Machines Corporation Low leakage logic gates

Patent Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5953249A (en) * 1997-06-27 1999-09-14 Texas Instruments Incorporated Memory cell having negative differential resistance devices
US6310799B2 (en) * 1999-12-22 2001-10-30 National University Of Ireland, Cork Negative resistance device

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN111051871A (en) * 2017-08-01 2020-04-21 伊鲁米纳公司 Field effect sensor

Also Published As

Publication number Publication date
US6567292B1 (en) 2003-05-20
CN1662992A (en) 2005-08-31
AU2003243772A1 (en) 2004-01-19
US6727548B1 (en) 2004-04-27

Similar Documents

Publication Publication Date Title
Chuang et al. SOI for digital CMOS VLSI: Design considerations and advances
Johnston Radiation effects in advanced microelectronics technologies
US9070477B1 (en) Bit interleaved low voltage static random access memory (SRAM) and related methods
JP4382290B2 (en) SEU robust circuit
US7403412B2 (en) Integrated circuit chip with improved array stability
US20150169400A1 (en) Memory circuit incorporating radiation-hardened memory scrub engine
EP0217307A2 (en) Radiation hard memory cell
US9741428B2 (en) Integrated circuit devices and methods
US8995177B1 (en) Integrated circuits with asymmetric transistors
US7020039B2 (en) Isolation device over field in a memory device
JPS6156451A (en) Method of producing semiconductor integrated circuit device
JPH1140811A (en) Semiconductor device and manufacture thereof
JP2003303898A (en) Switched body soi (silicon-on-insulator) circuit and fabrication method therefor
US6583470B1 (en) Radiation tolerant back biased CMOS VLSI
US6567292B1 (en) Negative differential resistance (NDR) element and memory with reduced soft error rate
EP1861854B1 (en) Proton and heavy ion seu resistant sram
US6008080A (en) Method of making a low power SRAM
US6853035B1 (en) Negative differential resistance (NDR) memory device with reduced soft error rate
CA1234629A (en) Fast writing circuit for a soft error protected storage cell
US6990016B2 (en) Method of making memory cell utilizing negative differential resistance devices
US7199431B2 (en) Semiconductor devices with reduced impact from alien particles
US8431455B2 (en) Method of improving memory cell device by ion implantation
US6507511B1 (en) Secure and dense SRAM cells in EDRAM technology
Puchner et al. Elimination of single event latchup in 90nm SRAM technologies
JPH028464B2 (en)

Legal Events

Date Code Title Description
AK Designated states

Kind code of ref document: A1

Designated state(s): AE AG AL AM AT AU AZ BA BB BG BR BY BZ CA CH CN CO CR CU CZ DE DK DM DZ EC EE ES FI GB GD GE GH GM HR HU ID IL IN IS JP KE KG KP KR KZ LC LK LR LS LT LU LV MA MD MG MK MN MW MX MZ NO NZ OM PH PL PT RO RU SD SE SG SK SL TJ TM TN TR TT TZ UA UG US UZ VN YU ZA ZM ZW

AL Designated countries for regional patents

Kind code of ref document: A1

Designated state(s): GH GM KE LS MW MZ SD SL SZ TZ UG ZM ZW AM AZ BY KG KZ MD RU TJ TM AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HU IE IT LU MC NL PT RO SE SI SK TR BF BJ CF CG CI CM GA GN GQ GW ML MR NE SN TD TG

121 Ep: the epo has been informed by wipo that ep was designated in this application
WWE Wipo information: entry into national phase

Ref document number: 20038149648

Country of ref document: CN

122 Ep: pct application non-entry in european phase
NENP Non-entry into the national phase

Ref country code: JP

WWW Wipo information: withdrawn in national office

Country of ref document: JP