WO2003098240A1 - Event based ic test system - Google Patents

Event based ic test system Download PDF

Info

Publication number
WO2003098240A1
WO2003098240A1 PCT/JP2003/006194 JP0306194W WO03098240A1 WO 2003098240 A1 WO2003098240 A1 WO 2003098240A1 JP 0306194 W JP0306194 W JP 0306194W WO 03098240 A1 WO03098240 A1 WO 03098240A1
Authority
WO
WIPO (PCT)
Prior art keywords
event
data
test
test system
dut
Prior art date
Application number
PCT/JP2003/006194
Other languages
French (fr)
Inventor
Rochit Rajsuman
Shigeru Sugamori
Robert F. Sauer
Hiroaki Yamoto
James Alan Turnquist
Bruce R. Parnas
Anthony Le
Original Assignee
Advantest Corporation
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Advantest Corporation filed Critical Advantest Corporation
Priority to JP2004505709A priority Critical patent/JP2005525577A/en
Priority to DE10392667T priority patent/DE10392667T5/en
Publication of WO2003098240A1 publication Critical patent/WO2003098240A1/en

Links

Classifications

    • GPHYSICS
    • G01MEASURING; TESTING
    • G01RMEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
    • G01R31/00Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
    • G01R31/28Testing of electronic circuits, e.g. by signal tracer
    • G01R31/317Testing of digital circuits
    • G01R31/3181Functional testing
    • G01R31/31813Test pattern generators
    • GPHYSICS
    • G01MEASURING; TESTING
    • G01RMEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
    • G01R31/00Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
    • G01R31/28Testing of electronic circuits, e.g. by signal tracer
    • G01R31/317Testing of digital circuits
    • G01R31/3181Functional testing
    • G01R31/3183Generation of test inputs, e.g. test vectors, patterns or sequences
    • G01R31/318307Generation of test inputs, e.g. test vectors, patterns or sequences computer-aided, e.g. automatic test program generator [ATPG], program translations, test program debugging
    • GPHYSICS
    • G01MEASURING; TESTING
    • G01RMEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
    • G01R31/00Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
    • G01R31/28Testing of electronic circuits, e.g. by signal tracer
    • G01R31/317Testing of digital circuits
    • G01R31/3181Functional testing
    • G01R31/3183Generation of test inputs, e.g. test vectors, patterns or sequences
    • G01R31/318342Generation of test inputs, e.g. test vectors, patterns or sequences by preliminary fault modelling, e.g. analysis, simulation
    • GPHYSICS
    • G01MEASURING; TESTING
    • G01RMEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
    • G01R31/00Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
    • G01R31/28Testing of electronic circuits, e.g. by signal tracer
    • G01R31/317Testing of digital circuits
    • G01R31/3181Functional testing
    • G01R31/319Tester hardware, i.e. output processing circuits
    • G01R31/31917Stimuli generation or application of test patterns to the device under test [DUT]
    • GPHYSICS
    • G01MEASURING; TESTING
    • G01RMEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
    • G01R31/00Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
    • G01R31/28Testing of electronic circuits, e.g. by signal tracer
    • G01R31/317Testing of digital circuits
    • G01R31/3181Functional testing
    • G01R31/319Tester hardware, i.e. output processing circuits
    • G01R31/31917Stimuli generation or application of test patterns to the device under test [DUT]
    • G01R31/31919Storing and outputting test patterns
    • GPHYSICS
    • G01MEASURING; TESTING
    • G01RMEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
    • G01R31/00Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
    • G01R31/28Testing of electronic circuits, e.g. by signal tracer
    • G01R31/317Testing of digital circuits
    • G01R31/3181Functional testing
    • G01R31/319Tester hardware, i.e. output processing circuits
    • G01R31/31917Stimuli generation or application of test patterns to the device under test [DUT]
    • G01R31/31928Formatter

Definitions

  • This invention relates to a design and architecture of a new type of semiconductor IC test system, and more particularly, to an event based IC test system in which test data is utilized in an event form thereby enabling a direct use of design simulation data produced in an electronic design automation (EDA) environment.
  • EDA electronic design automation
  • the basic procedure of functional testing of a semiconductor IC device contains creation of input (drive) stimulus for the IC device, application of these stimulus and comparison of the output of the IC device with expected results by strobing the outputs at predetermined times.
  • Such input stimulus and strobes are collectively called a test pattern or test vector and are traditionally generated based on test data in a ⁇ y ⁇ lized form.
  • Such a traditional test system is sometimes called a cycle based test system or a cy ⁇ lized tester where various data for producing the input stimulus and strobes is defined relative to corresponding test cycles (tester rates or timesets).
  • IC design is made under an electronic design automation (EDA) environment where IC designers develop new ICs with use of a high-level language such as Verilog or VHD and simulate the design by behavioral, gate-level Verilog/VHDL simulators .
  • EDA electronic design automation
  • Such design simulation is targeted to check the functionality and performance before the design is fabricated into silicon IC.
  • the traditional IC test systems require conversion of design simulation data into cyclized form, such as WGL (Waveform Generation Language) or STIL (Standard Test Interface Language) format.
  • the present day semiconductor IC test systems are single or multiple timesets (cyclized or cycle based) machines, in which data are associated with each pin (T. Kazamaki et al. "Trial model of 100 MHz test station for high speed LSI test system", IEEE Int. Test Conf., pp. 139- 145, 1978, T. Sudo, "A 100 MHz tester - challenge to new horizon of testing high speed LSI” IEEE Int. Test Conf., pp. 362-368, 1979, and M. Shimizu et al., "100 MHz algorithmic pattern generator for memory testing", IEEE, Int. Test Conf., pp. 56-67, 1980).
  • timesets can be switched on the fly; in other test systems, waveform formatters are available to generate complex waveforms; and third variation is that relay functionalities are incorporated for shared resource machines in order to share or distribute the timing generators to the desired pins (S. Bisset, "The development of a tester per pin VLSI test system architecture", IEEE Int. Test Conf., pp. 151-155, 1983).
  • Timesets, waveforms, waveform groups, timing generators, waveform formatters, sequences and pattern bits/pin are manifestations of the test systems and not the IC design.
  • IC testing requires a different environment than the original IC design and simulation environment.
  • test environment is cyclized. Hence, it is a foreign environment from the original IC design environment and causes difficulties during testing and debug the ICs . Also, to get to the test environment, engineers are required to reformat simulation testbenches and re-run simulation to capture the cyclized vectors that are required for testing. Essentially, it makes the test data very different than the original design and simulation data. The engineers translate vectors into another intermediate format such as STIL (Standard Test Interface Language, IEEE standard 1450, 1999) and WGL (Waveform Generation Language) to create test program as illustrated in Figure 1A.
  • STIL Standard Test Interface Language
  • WGL Wideform Generation Language
  • Figure 1A shows a process involved in today's cyclized test systems for testing the IC by using the design testbench data (simulation vectors).
  • the left side indicates a design domain 10 where the design testbench is executed through a logic simulator thereby producing input/output event data of the design, i.e. VCD (Value Change Dump by Verilog) .
  • the right side indicates a test domain 20 where the designed IC device is tested by the IC tester with use of the test vectors produced based on the VCD data produced in the design domain.
  • VCD Value Change Dump by Verilog
  • the test program development requires (i) extracting event based simulation vectors (VCD format) at step 11, (ii) converting the simulation vectors into cycle based vectors at step 12, and (iii) converting the cycle based vectors into tester's format such as WGL and STIL at step 21 and/or a proprietary format such as TDL ("Test Description Language" by Advantest Corporation, Tokyo, Japan) at step 22.
  • VCD format event based simulation vectors
  • tester's format such as WGL and STIL
  • TDL Test Description Language
  • an object of the present invention to provide a new type of semiconductor IC test system which is capable of direct use of design simulation data produced in an electronic design automation (EDA) environment.
  • EDA electronic design automation
  • One aspect of the present invention is a method for testing an IC device under test (DUT) designed under an automatic electronic design (EDA) environment.
  • the method includes the steps of storing event data derived directly from device simulation of design data for an intended IC in the EDA environment in an event memory where the event data for each event is formed with event timing data indicating a time of the event and event type data indicating a type of event, generating test vectors based on the event data from the event memory where waveform of each vector is determined by the event type data and the timing of event by accumulating the timing data of previous events, and supplying the test vectors to the DUT and evaluating response outputs of the DUT at predetermined timings.
  • the event based test system includes an event memory for storing event data derived directly from logic simulation of design data for an intended IC in the EDA environment wherein the event data is formed with time index indicating a time length from a predetermined point and an event type indicating a type of event, an event generation unit for generating test vectors based on the event data from the event memory where waveform of each vector is determined by the event type and a timing of the waveform is determined by accumulating the time index of previous events , and means for supplying the test vectors to the DUT and evaluating response outputs of the DUT at predetermined timings.
  • a further aspect of the present invention is an event based test system for testing the DUT designed under the EDA environment .
  • the test system includes a host computer for controlling an overall operation of the test system, interface software for interfacing the host computer and the event based test system where the interface software includes graphic user interface (GUI) establishing an event viewer for monitoring and editing events for the test system, data interpretation and management software for interpreting and managing data from the host computer through the interface software, and event tester hardware having a plurality of event tester units for storing event data derived directly from logic simulation of design data and generating test vectors based on the event data and supplying the test vectors to the DUT and evaluating response outputs of the DUT at predetermined timings .
  • GUI graphic user interface
  • the method and architecture of the test system allows testing and debug of ICs without diverting from the environment in which the IC was designed.
  • the traditional IC test systems require conversion of the design simulation data into a cyclized form, such as the WGL or STIL format.
  • the new architecture avoids such conversion and uses design simulation data as-is.
  • the method and apparatus of the present invention allow testing in the environment identical to the design simulation environment, which saves engineering time and reduces cost of testing semiconductor ICs.
  • Figure 1A is a flow diagram showing a process of test program development for conventional IC test systems
  • Figure IB is a flow diagram showing the new process of testing obtained through the present invention.
  • Figure 2 is a schematic diagram showing an IC testing process using the event based test system of the present invention.
  • Figure 3A is a schematic block diagram showing a new tester architecture in accordance with the present invention.
  • Figure 3B is a schematic diagram showing a conventional tester architecture
  • Figure 3C is a diagram for comparing an example of descriptions in the cycle format and in the event format for the same test vectors.
  • Figure 4 is a schematic diagram showing an example of overall system architecture of the event based test system of the present invention.
  • Figures 5A and 5B are schematic diagrams showing a basic concept of the present invention how the event data produced in the design environment is interpreted for use by the event tester hardware.
  • Figure 6A is a diagram showing a file structure and data flow from GUI to event tester hardware
  • Figure 6B is a diagram showing a file structure and data flow for mapping test/measurement pin data onto event tester hardware pins.
  • Figure 7 is a schematic block diagram showing an overall hardware structure of the event based test system of the present invention.
  • Figure 8 is a block diagram showing a hardware structure of an event tester unit (pincard) for the event based test system of the present invention.
  • Figure 9 is a diagram showing a list of comparison between the conventional IC test systems with the event based test system of the present invention.
  • the IC testing environment should be the same as the original IC design environment; engineers should not be required to change their simulation testbenches into ATE cyclized format, and VCD vectors need not be converted into STIL or other formats.
  • the engineers should develop only one simulation testbench that should be used without any changes for both IC design simulation as well as IC testing. It means that there should be no cyclization of testbenches, no vector conversion from VCD to other formats and subsequently no need to develop complicated specialized test programs.
  • FIG. IB This concept is illustrated in Figure IB.
  • the design testbench data 11, i.e. VCD, produced in the design domain 10 can be directly used by an event based IC tester 30 in the test domain 20.
  • the overall IC testing process, using the concept of the present invention is illustrated in Figure 2.
  • the objective is to save time, effort and money by eliminating those steps in the conventional technology rather than developing yet another means to do these tasks.
  • the designers produce design data, typically behavioral or RTL level data describing the function of the circuits in the intended IC.
  • Such design data is converted to device netlist 32 indicating sets of components connected by signals.
  • the designer runs a simulator 33, such as a Verilog/VHDL simulator, with use of testbenches produced when designing the IC to simulate the functions of the IC.
  • the results of this simulation are input and output value sets, i.e, Verilog VCD, which is in an event format.
  • a silicon IC 35 is produced based on the device netlist 32 which may be mounted on a loadboard 36 of an event tester (event based test system) 30.
  • the event tester 30 produces test vectors by directly using the VCD produced by the simulator 33 and applies the test vectors to the silicon IC 35 and evaluates response outputs therefrom. Accordingly, the test result is obtained and stored in a pass/fail file 37 for failure analysis. In this manner, the event based test system of the present invention is able to directly utilize the design data to produce the test vectors .
  • This application further discloses an overall architecture of event based test system, including its hardware and software components, input-output formats, internal-external data flow and specific design that fulfill these objectives.
  • the new tester architecture is oriented towards IC design and simulation environment. In this architecture, the tester uses changes in the signal values (events) identical to the events as observed in the IC simulation. Secondly, events on each pin are treated independently rather than cy ⁇ lizing them according to time-sets. Thus, the present invention eliminates the vector conversions and need to develop test programs .
  • the event based test system is configured by an event memory 40 for storing event data (timed data), an event generator 41 for generating events based on the event data, and a driver 42 for supplying the test vectors to the device under test (DUT).
  • event memory 40 for storing event data (timed data)
  • event generator 41 for generating events based on the event data
  • driver 42 for supplying the test vectors to the device under test (DUT).
  • the conventional cycle based test system is configured by a rate generator 43 for producing tester rates (test cycles), a pattern memory for storing pattern data, a timing memory 45 for storing timing data, a waveform memory for storing waveform (action) data, a timing generator 47 for producing timing signals based on the timing data, a waveform formatter 48 for producing a test pattern based on the timing signals, pattern data and waveform data, and a driver 49 for supplying the test vectors to the DUT.
  • the rate generator 43, timing generator 47, pattern memory 44, waveform memory 46 and timing memory 45 of the conventional test systems are eliminated, and instead, the event memory 40 and event generator units 41 are used as illustrated in Figure 3A.
  • the event memory 40 contains the events as observed in the Verilog/VHDL simulation.
  • the event generator 41 converts these events into actions (waveforms of test vectors) by using the associated timing as recorded in the Verilog/VHDL simulation. Through the driver 42, these actions are applied to the DUT and response of the DUT is compared against the IC simulation values to detect a fault.
  • each test vector will be created by driving an event (data "0” or “1") with its timing.
  • each test vector will be created by driving a specified waveform (action) based on a pattern data ("0" or "1") at a timing specified by a timeset (test cycle).
  • this new architecture accomplishes the objective that cyclization and vector translation process should be eliminated from the testing; and that the test environment should be the same as the IC design environment .
  • the design simulation VCD of the waveform 131 is stored in a file 137.
  • the description in this file 137 is shown in VCD description 139 which is event based format showing the changes in the input and output of the designed IC.
  • the waveforms 131 illustrate two pins Sa and Sb.
  • the event data describing the waveforms is formed of set and reset edges San, Sbn, Ran and Rbn, and their timings (for example, time lengths from a previous event or a specified reference point).
  • test data For producing the waveform 131 in the conventional semiconductor test system based on the cycle based concept, the test data must be divided into test cycles (tester rate), waveforms (types of waveforms , and their edge timings ) , and pattern values .
  • test cycles tester rate
  • waveforms types of waveforms , and their edge timings
  • pattern values An example of such descriptions is shown in the center and left of Figure 3C.
  • test pattern data 135 and time sets 133 are shown in the left part of Figure 3C, a test pattern is divided into each test cycle (TS1, TS2 and TS3) to define the waveforms and timings (delay times) for each test cycle.
  • TS1, TS2 and TS3 An example of data descriptions for such waveforms, timings and test cycles is shown in timing data 136.
  • FIG. 13A An example of logic “1” , "0" or “Z” of the waveforms is shown in pattern data 135.
  • the test cycle is described by "rate” to define time intervals between test cycles, and the waveform is described by RZ (return to zero), NRZ (non-return to zero) and XOR (exclusive OR) .
  • the timing of each waveform is defined by a delay time from a predetermined edge (ex. start edge) of the corresponding test cycle.
  • the event base description 138 is identical to the design simulation results (VCD) while the cycle base description requires the time-sets various types of descriptions which is too remote from the original design simulation result.
  • Figures 3A is a very simplified diagram to illustrate the basic concept. However, the architecture shown in Figure 3A is neither obvious nor simple to achieve. Here, various design aspects to achieve this architecture will be described.
  • the overall tester design includes a host computer 51, interface software 52, data interpretation and management software 56 and event tester hardware 61.
  • the host computer 51 and the event tester hardware 61 can be remotely located from one another and communicated directly or through a public communication network such as through a Web server 55 or a dedicated communication network.
  • the interface software 52 includes an event viewer GUI (Graphical User Interface) 53 and a user-side communication classes 54. Through the host computer 51, a user accesses the event viewer GUI 53 and the event tester.
  • the software of the event viewer GUI 53 allows to specify various commands and necessary files as well as allows data editing and manipulation during testing.
  • the data interpretation and management software 56 primarily contains three components: (i) a middleware 58 for data processing and interpretation, (ii) a kernel 59 for mediating between hardware and software, and (iii) an event tester application server 57 for coordinating the communication from the user (via GUI 53) to the middleware 58 or vice versa. As noted above, the communication from
  • GUI 53 to the application server 57 can take place either by direct link or through the communication network such as the Web access .
  • the middleware 58 includes various software components for data processing and interpretation and produce various types of data as will be described with reference to Figure 6A.
  • the kernel 59 mediates between the hardware and software by, for example, interpreting the voltage/current values obtained by the tester hardware in logic 0, 1, or Z values and supplies these values to the middleware 58.
  • the kernel 59 converts values from the middleware 58 into physical voltage/current levels for the tester hardware .
  • VCD is basically a timed-value format to describes change in signal value and the time of change. It specifies a time, signal name and binary value of a signal to identify an event (for example, transition from 0-to-l or l-to-0). For example, it can specify that at time 120ns, signal identified by ASCII character $ becomes 0 (in other words, signal with name "$" changes from l-to-0 at 120ns; event 0 occurs on "$" at 120ns) as noted in the left of Figure 5A (VCD file 60) .
  • the middleware 58 which is the software component in Figure 4 , interprets this data and provides it in a form of time index and binary (or hexadecimal) value to the kernel 59 for the tester hardware 61. Alternatively, in reverse order, the middleware 58 obtains time index and binary value from the tester hardware 61 via the kernel 59 and provide it in the user's understandable form via the event viewer GUI 53 and the host computer 51.
  • the event timing is described as the time (index time) from the last event (delta time from the last event) that is identical to design simulation.
  • the tester hardware Based upon this index time, the tester hardware generates drive events (input stimulus to the DUT), strobe events for sampling the DUT response output), and expect events (expected value for comparison with DUT output) without any need for data translation from the VCD file 60 ( Figure 5A) .
  • This unique aspect allows any single and multiple event edit (shift, add, delete) during testing by simply using the time index value.
  • Such event edits are not possible in the present day test systems because the test data is cyclized according to the waveform sets . The requirements of the cyclization in the conventional test systems makes it impossible for testing and debug of the designed IC in the event format.
  • the present invention does not require specialized timing and waveform generation circuits as mentioned earlier and shown in Figures 3A-3C. It should be noted that an alternative implementation would be to use absolute time (rather than the delta time) for each event. In such a situation, the absolute time is defined as a time length, for example, from a start point of operation.
  • FIG. 5A illustrates an example of data structure in a VCD file 60 and an event memory 62.
  • VCD is a timed-value format
  • this timed-value event data is denoted by time indices and signal value to be stored in the event memory 62 in the tester hardware 61.
  • the assignee use a 18-bits word (event data) for each event, the most significant 3-bits are used for the signal value (event type) and 15-bits are used for the time index (ex. delta time from the previous event on the same signal) .
  • the delta time for each event is accumulated when generating the test vectors .
  • the various combinations of 3-bits can represent up to eight possible values of the events (event types). For example, in this implementation, the assignee has used seven values, “drive 1", “drive 0", “drive Z”, “compare 1”, “compare 0” , “compare Z” , and “no-op” .
  • the “drive 1” , “drive 0” and “drive Z” are drive events as stimulus for the device under test (DUT) and "compare 1", “compare 0" and “compare Z” are compare or strobe events for comparing the output of the DUT with expected values, where "Z” denotes a high-impedance value.
  • the 15-bits value can represent delta time (time difference from the previous event) up to 2 15 .
  • the same assignees have also developed more elaborate method for delay time generation and data compaction in memory as disclosed in U.S. Patent Applications Nos. 09/535,031 and 09/545,730, hence, it is not repeated here.
  • the IC simulation data also contains "X" (don't care value).
  • X don't care value
  • the assignee has further develop a unique method to handle don't care values by converting X into Z (high-impedance value).
  • all don't care values become equivalent to previous value on the signal.
  • this method it is able to limit signal values to only three possibilities; namely, 1, 0, and Z and subsequently, save a lot of memory.
  • an alternative implementation with larger memory would store the signal value X with appropriate time index similar to any other signal value.
  • the user can add a strobe offset for strobe low, strobe high and strobe Z, which enables the device time to respond to the expected output states. Such operations are not possible in the conventional test systems.
  • the user can also specify the basic testing parameters such as power supply levels and currents, input and output voltages and currents, voltage clamps and supply ramp or wait times through the host computer 51 via the graphical user interface (event viewer GUI 53).
  • the use of 18-bit word is just one example of the present implementation of the assignees; any length of word can be used. For example, instead of 3-bits, any number of bits can be used to denote the signal value, and instead of 15- bits, any number of bits can be used to denote the delta time.
  • this 18-bits word (event data) from the event memory 62 is passed to a pincard electronics 65 in the tester hardware 61 by the kernel 59 ( Figure 4).
  • the pincard electronics 65 can apply an appropriate drive/compare event to a specified signal at a specified time.
  • the middleware 58 Similar to the event data, the middleware 58 also interprets user's commands such as run-test, move-event, add/delete-event etc., via the event viewer GUI 53 and the application server 57 and provides start/stop, setup address, power supply sequences etc. to the tester hardware 61 via the kernel 59 (or vice-versa) .
  • the necessary file structure and data flow to obtain this design is illustrated in Figure 6A.
  • a testplan file 63, a test parameter file 64, a pin file 65 and a socket file 66 are specified by the user through the host computer 51 and the event viewer GUI 53 of Figure 4.
  • the testplan file 63 contains the type of tests to be performed such as contact test, DC/AC measurements, functional tests, etc.
  • the parameter file 64 specifies various parameters such as Voh (voltage-out “high”), Vol (voltage-out “low”), Vil (voltage-in “low”), Vih (voltage-in “high”), Iih ( ⁇ urrent-in “high”), Iii (current-in “low”), power-supply (PS), etc.
  • the pin file 65 specifies tester logic pin assignment given by the user.
  • the socket file 66 specifies test socket pin assignment given by the user. Based upon the user's commands via the event viewer GUI 53, the application server 57 passes this data to the middleware 58.
  • the middleware 58 interprets this data and based upon it, the kernel 59 appropriately switch-on or off the hardware drivers to apply this data to the device under test.
  • the middleware 58 produces various types of data, i.e, testplan 67, test 68, measurement 69, logical PIN/PS 70 and tester PIN/PS 72.
  • the testplan 67 describes, for example, an order in which test should be applied, such as contact test, then AC test, and then DC test.
  • the test 68 describes, for example, the nature of test and associated timed event values (vectors) that will be applied to the DUT, i.e, event data, timings of event data, strobe offset, etc.
  • the measurement 69 defines the type of measurement. such as AC or DC and associated voltage/current values based on the data from the parameter file 64.
  • the logic PIN/PS 70 Based on the data from the pin file 65, the logic PIN/PS 70 describes the logical pin assignment with use of a pin list stored in the middleware and specifies I/O pins (input stimulus, response output) and power supply pins (Vdd, GND) . Based on the data from the socket file 66 and logical PIN/PS 70, the tester PIN/PS 72 identifies physical connection between device pin and the tester channel, i.e., which I/O pin is connected to which test channel, and which Vdd/GND pin is connected to which tester channel.
  • the kernel 59 for mediating between the tester hardware 61 and the middleware 58, the kernel 59 produces data, kernel FuncMeas 74 and kernel PIN/PS 76.
  • the kernel FuncMeas 74 describes measurement voltage and current level by interpreting (mapping) the data values in the measurement 69 into actual voltages and current levels.
  • the kernel PIN/PS 76 describes commands to activate/de-activate the specific tester channels based upon the values from the tester PIN/PS 72 so that the tester hardware acts based upon these commands.
  • FIG. 6B Using this structure and data flow, a simple example of mapping user's specified test onto physical tester hardware pins is illustrated in Figure 6B.
  • a test with two measurements (“measurement 1" and “measurement 2”) is shown, while each measurement is associated with two pins (aO and al).
  • This example illustrates that a test may contain multiple measurements and each measurement may contain multiple pins on which specified events need to be applied and response to obtain.
  • the mapping of pins for these two measurements follows similar to the structure as mentioned above, that is, from the GUI 53 to the middleware 58 via the application server 57 and the middleware 59 to the kernel 59 to the event tester hardware 61.
  • Figure 6A illustrates only one file of each type for simplicity, such as one testplan file (with one test), one parameter file, one measurement and one pin-map file (for pin and power supply). In an actual test system, however, there are multiple files of each type that constitute a complete test.
  • the tester hardware 61 After receiving the command and data, the tester hardware 61 produces the test vectors (ex. input stimulus and power supply) and applies the test vectors to the DUT.
  • the various hardware components are illustrated in Figure 7.
  • the host computer 51 that contains various software components as mentioned above
  • the PCI bus is used although any other interface can also be used.
  • a tester controller 107 resides within a test head chassis 100, that also contains a device power supply (DPS) card 106 and multiple pincards 105 and powered by a power supply 109.
  • DPS device power supply
  • a backplane card 101 within the test head chassis 100 provides a simple method to connect various pincards 105, DPS card 106 and tester controller 107.
  • pincard 105 through pogo-pins 103 and a test fixture (HiFix) 102 having various connectors and pins, various pincard 105 have a bi-directional access to a loadboard 104 on which DUT is placed.
  • a user applies a command or data, it is interpreted by the embedded software on the host computer 51 and appropriate message/data is passed to the tester controller 107 and pincards 105.
  • the tester controller 107 and the pincards 105 apply these commands/data to DUT via the test fixture 102, pogo-pins 103 and loadboard 104 (vice-versa if user obtain data from DUT) .
  • the block diagram of pincard 105 is illustrated in Figure 8 where each pincard electronic circuit constitutes an event tester unit 78. Brief explanation of the event tester unit 78 is given here. The further details regarding the event tester unit are given in U.S. Patent Application Nos. 09/406,300 and 09/259,401 owned by the same assignee of this invention.
  • a pin unit write decoder 114 and a processor (CPU) 115 are connected to the tester controller (tester controller 107 in Figure 7) through a system bus 111.
  • the write decoder 114 is used, for example, for transferring data from the host computer 51 to a register (not shown) in the event tester unit 78 to assign the event tester units to pins of the device under test.
  • the CPU 115 is provided in each event tester unit 78, and controls the operations of the event tester unit including generation of events (test vectors), evaluation of output signals from the device under test, and acquisition of failure data.
  • An address sequencer 117 controls the address supplied to a failure memory 116 and an event memory 118.
  • the event timing data is transferred to the event memory 118 from the host computer 51 as a test program and stored therein.
  • the event memory 118 stores the event data as noted above which defines an event type and timing for each event.
  • the event timing data is stored as two types of data, one of which shows integer multiples of a reference clock cycle while the other shows fractions of the reference clock cycle.
  • the event data is compressed before being stored in the event memory 118 for reduction of memory capacity.
  • the event data from the event memory will be decompressed by a decompression unit 120.
  • a timing count and scaling logic 121 Upon receiving the event data from the decompression unit 120, a timing count and scaling logic 121 produces time length data of each event by summing the event timing data of each event. By summing the event timing data showing the delta time (time length from the previous event) , the resultant time length data expresses the timing of each event by a time length (delay time) from a predetermined reference point.
  • An event generation unit 122 produces a test pattern based on the time length data and provides the test pattern to the device under test (DUT) 19 through the pin electronics (driver and comparator) and test fixture 102. Thus, a particular pin of the device under test (DUT) 19 is tested by evaluating the response output therefrom.
  • the major advantage of the new method allows IC testing and debug in the same environment as IC design and simulation environment . It is an architecture that uses the IC simulation VCD file directly, without the need for cyclization, test programs, vector conversion and wavesets, etc.
  • a side-by-side comparison between the new tester architecture with the conventional test system is given in Figure 9 where the items or processes in boxes are eliminated in the event based test system of the present invention.
  • the new system practically eliminates the entire vector processing steps and greatly simplifies file requirements and pattern compilation process. This in-turns saves time, cost and avoid errors in the vector conversion.

Abstract

An event based test system for testing an IC device under test (DUT) designed under an automatic electronic design (EDA) environment. The event based test system includes an event memory for storing event data derived directly from simulation of design data for an intended IC in the EDA environment wherein the event data to denote each event is formed with time index indicating a time length from a predetermined point and an event type indicating a type of change at an event, an event generation unit for generating test vectors based on the event data from the event memory where waveform of each vector is determined by the event type and a timing of the waveform is determined by accumulating the time index of previous events, and means for supplying test vectors to the DUT and evaluating response outputs of the DUT at predetermined timings.

Description

DESCRIPTION
EVENT BASED IC TEST SYSTEM
Field of the Invention
This invention relates to a design and architecture of a new type of semiconductor IC test system, and more particularly, to an event based IC test system in which test data is utilized in an event form thereby enabling a direct use of design simulation data produced in an electronic design automation (EDA) environment.
Background of the Invention In testing semiconductor IC devices by a semiconductor IC test system (IC tester or tester), the basic procedure of functional testing of a semiconductor IC device contains creation of input (drive) stimulus for the IC device, application of these stimulus and comparison of the output of the IC device with expected results by strobing the outputs at predetermined times. Such input stimulus and strobes are collectively called a test pattern or test vector and are traditionally generated based on test data in a σyσlized form. Such a traditional test system is sometimes called a cycle based test system or a cyσlized tester where various data for producing the input stimulus and strobes is defined relative to corresponding test cycles (tester rates or timesets).
Today, IC design is made under an electronic design automation (EDA) environment where IC designers develop new ICs with use of a high-level language such as Verilog or VHD and simulate the design by behavioral, gate-level Verilog/VHDL simulators . Such design simulation is targeted to check the functionality and performance before the design is fabricated into silicon IC. To use the design simulation data, the traditional IC test systems require conversion of design simulation data into cyclized form, such as WGL (Waveform Generation Language) or STIL (Standard Test Interface Language) format.
As noted above, the present day semiconductor IC test systems are single or multiple timesets (cyclized or cycle based) machines, in which data are associated with each pin (T. Kazamaki et al. "Trial model of 100 MHz test station for high speed LSI test system", IEEE Int. Test Conf., pp. 139- 145, 1978, T. Sudo, "A 100 MHz tester - challenge to new horizon of testing high speed LSI" IEEE Int. Test Conf., pp. 362-368, 1979, and M. Shimizu et al., "100 MHz algorithmic pattern generator for memory testing", IEEE, Int. Test Conf., pp. 56-67, 1980). The variations are that in some test systems, these timesets can be switched on the fly; in other test systems, waveform formatters are available to generate complex waveforms; and third variation is that relay functionalities are incorporated for shared resource machines in order to share or distribute the timing generators to the desired pins (S. Bisset, "The development of a tester per pin VLSI test system architecture", IEEE Int. Test Conf., pp. 151-155, 1983).
Because of these timesets and waveform formatters, the operating environment of today's test systems is quite different from the IC design environment. Timesets, waveforms, waveform groups, timing generators, waveform formatters, sequences and pattern bits/pin are manifestations of the test systems and not the IC design. However, because of these limitations in today's test systems , IC testing requires a different environment than the original IC design and simulation environment.
From the user's point of view, the above limitations cause following problems: (i) vector conversion consumes extensive time, server and disk capacities, and is very error-prone, (ii) σyclization of vectors makes multiple clock domain devices untestable, and (iii) due to a finite number of resources such as timesets, waveform groups, timing generators, etc., there arises tester limitations.
While the primary IC design and simulation environment is event oriented, because of the above limitations, the test environment is cyclized. Hence, it is a foreign environment from the original IC design environment and causes difficulties during testing and debug the ICs . Also, to get to the test environment, engineers are required to reformat simulation testbenches and re-run simulation to capture the cyclized vectors that are required for testing. Essentially, it makes the test data very different than the original design and simulation data. The engineers translate vectors into another intermediate format such as STIL (Standard Test Interface Language, IEEE standard 1450, 1999) and WGL (Waveform Generation Language) to create test program as illustrated in Figure 1A.
Figure 1A shows a process involved in today's cyclized test systems for testing the IC by using the design testbench data (simulation vectors). In this example, the left side indicates a design domain 10 where the design testbench is executed through a logic simulator thereby producing input/output event data of the design, i.e. VCD (Value Change Dump by Verilog) . The right side indicates a test domain 20 where the designed IC device is tested by the IC tester with use of the test vectors produced based on the VCD data produced in the design domain.
As shown in Figure 1A, in the conventional technology involving the cycle based test system, the test program development requires (i) extracting event based simulation vectors (VCD format) at step 11, (ii) converting the simulation vectors into cycle based vectors at step 12, and (iii) converting the cycle based vectors into tester's format such as WGL and STIL at step 21 and/or a proprietary format such as TDL ("Test Description Language" by Advantest Corporation, Tokyo, Japan) at step 22. The resultant test vectors in the cycle format are used to create a test program at step 23. This test program is executed on the tester to evaluate the response outputs of IC.
Converting the IC simulation vectors from the VCD format to the cyclized format is very time consuming, complex and error-prone. This problem is further compounded by the fact that every tester has it's own unique and proprietary language and vector format (ex. TDL and LPAT by Advantest). Subsequently, all this effort in vector conversion becomes extremely time consuming and costly. The time required to process these vectors has grown proportionately with the size of the vectors, taking as much as a month to process all VCD files into cyclized format. This lengthy process also impedes the ability to process new or improved vectors quickly, thereby slowing the test and debug process. Moreover, the very act of converting original IC simulation vectors into a tester's cyclized format endangers the accuracy of data. This results in errors and test vectors that are no longer simulation-faithful. All these problems result in additional time and cost.
Therefore, there is an urgent need in the industry for a semiconductor IC test system that operates in the IC design environment and eliminates all the complexity involved in the test data conversion into cyclized form as it is done by today's test systems.
Summary of the Invention It is, therefore, an object of the present invention to provide a new type of semiconductor IC test system which is capable of direct use of design simulation data produced in an electronic design automation (EDA) environment.
It is another object of the present invention to provide a new tester architecture that allows the IC design environment to extend from simulation to the physical testing of the designed integrated circuits (ICs).
It is a further object of the present invention to provide a new tester architecture that allows testing in the design simulation environment, which saves engineering time and reduces cost of testing semiconductor ICs.
It is a further object of the present invention to provide a new tester architecture that eliminates vector processing steps in the conventional technology and greatly simplifies file requirements and pattern compilation process, thereby saving time, cost and avoiding errors in the vector conversxon.
One aspect of the present invention, is a method for testing an IC device under test (DUT) designed under an automatic electronic design (EDA) environment. The method includes the steps of storing event data derived directly from device simulation of design data for an intended IC in the EDA environment in an event memory where the event data for each event is formed with event timing data indicating a time of the event and event type data indicating a type of event, generating test vectors based on the event data from the event memory where waveform of each vector is determined by the event type data and the timing of event by accumulating the timing data of previous events, and supplying the test vectors to the DUT and evaluating response outputs of the DUT at predetermined timings.
Another aspect of the present invention is an event based test system for testing the DUT designed under the EDA environment. The event based test system includes an event memory for storing event data derived directly from logic simulation of design data for an intended IC in the EDA environment wherein the event data is formed with time index indicating a time length from a predetermined point and an event type indicating a type of event, an event generation unit for generating test vectors based on the event data from the event memory where waveform of each vector is determined by the event type and a timing of the waveform is determined by accumulating the time index of previous events , and means for supplying the test vectors to the DUT and evaluating response outputs of the DUT at predetermined timings. A further aspect of the present invention is an event based test system for testing the DUT designed under the EDA environment . The test system includes a host computer for controlling an overall operation of the test system, interface software for interfacing the host computer and the event based test system where the interface software includes graphic user interface (GUI) establishing an event viewer for monitoring and editing events for the test system, data interpretation and management software for interpreting and managing data from the host computer through the interface software, and event tester hardware having a plurality of event tester units for storing event data derived directly from logic simulation of design data and generating test vectors based on the event data and supplying the test vectors to the DUT and evaluating response outputs of the DUT at predetermined timings .
According to the present invention, the method and architecture of the test system allows testing and debug of ICs without diverting from the environment in which the IC was designed. As noted above, the traditional IC test systems require conversion of the design simulation data into a cyclized form, such as the WGL or STIL format. The new architecture avoids such conversion and uses design simulation data as-is. Thus, the method and apparatus of the present invention allow testing in the environment identical to the design simulation environment, which saves engineering time and reduces cost of testing semiconductor ICs. Brief Description of the Drawings Figure 1A is a flow diagram showing a process of test program development for conventional IC test systems , and Figure IB is a flow diagram showing the new process of testing obtained through the present invention.
Figure 2 is a schematic diagram showing an IC testing process using the event based test system of the present invention.
Figure 3A is a schematic block diagram showing a new tester architecture in accordance with the present invention. Figure 3B is a schematic diagram showing a conventional tester architecture, and Figure 3C is a diagram for comparing an example of descriptions in the cycle format and in the event format for the same test vectors. Figure 4 is a schematic diagram showing an example of overall system architecture of the event based test system of the present invention.
Figures 5A and 5B are schematic diagrams showing a basic concept of the present invention how the event data produced in the design environment is interpreted for use by the event tester hardware.
Figure 6A is a diagram showing a file structure and data flow from GUI to event tester hardware, and Figure 6B is a diagram showing a file structure and data flow for mapping test/measurement pin data onto event tester hardware pins.
Figure 7 is a schematic block diagram showing an overall hardware structure of the event based test system of the present invention. Figure 8 is a block diagram showing a hardware structure of an event tester unit (pincard) for the event based test system of the present invention.
Figure 9 is a diagram showing a list of comparison between the conventional IC test systems with the event based test system of the present invention.
Detailed Description of the Invention The present invention is now described in more detail with reference to the accompanying drawings . The problems mentioned above require a complete change in the environment and process as well as the architecture of the test system in use today. The solution needs a fundamental change that simplifies the testing and test system rather than adding yet more complexity to the already complicated process. For example, in principle, sophisticated software can be developed that ensures the correct vector translation from VCD to STIL. However, the basic problem of time, effort and cost due to the translation process still remains intact. Hence, the problem should be solved not by developing more sophisticated software, but by eliminating the need for vector translation itself.
In other words, the IC testing environment should be the same as the original IC design environment; engineers should not be required to change their simulation testbenches into ATE cyclized format, and VCD vectors need not be converted into STIL or other formats. The engineers should develop only one simulation testbench that should be used without any changes for both IC design simulation as well as IC testing. It means that there should be no cyclization of testbenches, no vector conversion from VCD to other formats and subsequently no need to develop complicated specialized test programs.
This concept is illustrated in Figure IB. The design testbench data 11, i.e. VCD, produced in the design domain 10 can be directly used by an event based IC tester 30 in the test domain 20. This is a stark difference from the traditional process of Figure 1A where the test program development requires conversion of event based simulation vectors into cycle based vectors, capturing them into the VCD format, and converting them into tester's format.
The overall IC testing process, using the concept of the present invention is illustrated in Figure 2. The objective is to save time, effort and money by eliminating those steps in the conventional technology rather than developing yet another means to do these tasks. In the example of Figure 2, the designers produce design data, typically behavioral or RTL level data describing the function of the circuits in the intended IC. Such design data is converted to device netlist 32 indicating sets of components connected by signals. Based on simulation conditions 31 and the device netlist 32, the designer runs a simulator 33, such as a Verilog/VHDL simulator, with use of testbenches produced when designing the IC to simulate the functions of the IC. The results of this simulation are input and output value sets, i.e, Verilog VCD, which is in an event format.
A silicon IC 35 is produced based on the device netlist 32 which may be mounted on a loadboard 36 of an event tester (event based test system) 30. The event tester 30 produces test vectors by directly using the VCD produced by the simulator 33 and applies the test vectors to the silicon IC 35 and evaluates response outputs therefrom. Accordingly, the test result is obtained and stored in a pass/fail file 37 for failure analysis. In this manner, the event based test system of the present invention is able to directly utilize the design data to produce the test vectors .
The assignee of this invention has disclosed a concept of an event based test system in previous patent applications such as U.S. Application Nos. 09/406,300 and 09/340,371. It should be noted that these prior applications are not prior art against the present invention.
This application further discloses an overall architecture of event based test system, including its hardware and software components, input-output formats, internal-external data flow and specific design that fulfill these objectives. The new tester architecture is oriented towards IC design and simulation environment. In this architecture, the tester uses changes in the signal values (events) identical to the events as observed in the IC simulation. Secondly, events on each pin are treated independently rather than cyσlizing them according to time-sets. Thus, the present invention eliminates the vector conversions and need to develop test programs .
The basic architecture of the event based test system is shown in Figure 3A. For comparison purposes, the architecture of conventional test system (cycle based system) is shown in Figure 3B. Further, Figure 3C illustrates a specific example of descriptions of the test vector in the cycle format and the event format for clearly showing the different between the two. In Figure 3A, the event based test system is configured by an event memory 40 for storing event data (timed data), an event generator 41 for generating events based on the event data, and a driver 42 for supplying the test vectors to the device under test (DUT). In Figure 3B, the conventional cycle based test system is configured by a rate generator 43 for producing tester rates (test cycles), a pattern memory for storing pattern data, a timing memory 45 for storing timing data, a waveform memory for storing waveform (action) data, a timing generator 47 for producing timing signals based on the timing data, a waveform formatter 48 for producing a test pattern based on the timing signals, pattern data and waveform data, and a driver 49 for supplying the test vectors to the DUT. As clear from Figures 3A and 3B, the rate generator 43, timing generator 47, pattern memory 44, waveform memory 46 and timing memory 45 of the conventional test systems are eliminated, and instead, the event memory 40 and event generator units 41 are used as illustrated in Figure 3A. This is a complete change in the tester architecture. The event memory 40 contains the events as observed in the Verilog/VHDL simulation. The event generator 41 converts these events into actions (waveforms of test vectors) by using the associated timing as recorded in the Verilog/VHDL simulation. Through the driver 42, these actions are applied to the DUT and response of the DUT is compared against the IC simulation values to detect a fault.
By eliminating the rate and timing generators, pattern memory, waveform memory and timing memory, the architecture effectively eliminates the need of cyσlizing the vectors and translation into other formats such as WGL or STIL. The event memory 40 in Figure 3A stores events as they were recorded in the IC simulation. Thus, each test vector (action) will be created by driving an event (data "0" or "1") with its timing. In the cycle based test system of Figure 3B, each test vector will be created by driving a specified waveform (action) based on a pattern data ("0" or "1") at a timing specified by a timeset (test cycle). Thus, this new architecture accomplishes the objective that cyclization and vector translation process should be eliminated from the testing; and that the test environment should be the same as the IC design environment .
To explain the difference between the cycle format and event format more clearly, brief comparison is made between the two formats in describing the same test vector in Figure 3C with waveform 131. The design simulation VCD of the waveform 131 is stored in a file 137. The description in this file 137 is shown in VCD description 139 which is event based format showing the changes in the input and output of the designed IC. The waveforms 131 illustrate two pins Sa and Sb. The event data describing the waveforms is formed of set and reset edges San, Sbn, Ran and Rbn, and their timings (for example, time lengths from a previous event or a specified reference point). For producing the waveform 131 in the conventional semiconductor test system based on the cycle based concept, the test data must be divided into test cycles (tester rate), waveforms (types of waveforms , and their edge timings ) , and pattern values . An example of such descriptions is shown in the center and left of Figure 3C. In the cycle based description, test pattern data 135 and time sets 133 are shown in the left part of Figure 3C, a test pattern is divided into each test cycle (TS1, TS2 and TS3) to define the waveforms and timings (delay times) for each test cycle. An example of data descriptions for such waveforms, timings and test cycles is shown in timing data 136. An example of logic "1" , "0" or "Z" of the waveforms is shown in pattern data 135. For example, in the timing data 136, the test cycle is described by "rate" to define time intervals between test cycles, and the waveform is described by RZ (return to zero), NRZ (non-return to zero) and XOR (exclusive OR) . Further, the timing of each waveform is defined by a delay time from a predetermined edge (ex. start edge) of the corresponding test cycle. As seen in Figure 3C, the event base description 138 is identical to the design simulation results (VCD) while the cycle base description requires the time-sets various types of descriptions which is too remote from the original design simulation result. It should be noted that Figures 3A is a very simplified diagram to illustrate the basic concept. However, the architecture shown in Figure 3A is neither obvious nor simple to achieve. Here, various design aspects to achieve this architecture will be described.
An example of overall tester design is shown in Figure 4. In the example of Figure 4, the overall tester design includes a host computer 51, interface software 52, data interpretation and management software 56 and event tester hardware 61. The host computer 51 and the event tester hardware 61 can be remotely located from one another and communicated directly or through a public communication network such as through a Web server 55 or a dedicated communication network. The interface software 52 includes an event viewer GUI (Graphical User Interface) 53 and a user-side communication classes 54. Through the host computer 51, a user accesses the event viewer GUI 53 and the event tester. The software of the event viewer GUI 53 allows to specify various commands and necessary files as well as allows data editing and manipulation during testing. The data interpretation and management software 56 primarily contains three components: (i) a middleware 58 for data processing and interpretation, (ii) a kernel 59 for mediating between hardware and software, and (iii) an event tester application server 57 for coordinating the communication from the user (via GUI 53) to the middleware 58 or vice versa. As noted above, the communication from
GUI 53 to the application server 57 can take place either by direct link or through the communication network such as the Web access .
The middleware 58 includes various software components for data processing and interpretation and produce various types of data as will be described with reference to Figure 6A. The kernel 59 mediates between the hardware and software by, for example, interpreting the voltage/current values obtained by the tester hardware in logic 0, 1, or Z values and supplies these values to the middleware 58.
Similarly, the kernel 59 converts values from the middleware 58 into physical voltage/current levels for the tester hardware .
As illustrated in Figure 4 , various components of software have been developed that act in concert to provide the necessary functionality through a custom ASIC and a printed circuit board. In the following, a structure and an operation of each of the various components will be described in more detail. Further, the system operation will also be described with reference to the drawings .
As mentioned earlier, the event tester of the present invention uses VCD data without cyclization. As noted above, VCD is basically a timed-value format to describes change in signal value and the time of change. It specifies a time, signal name and binary value of a signal to identify an event (for example, transition from 0-to-l or l-to-0). For example, it can specify that at time 120ns, signal identified by ASCII character $ becomes 0 (in other words, signal with name "$" changes from l-to-0 at 120ns; event 0 occurs on "$" at 120ns) as noted in the left of Figure 5A (VCD file 60) .
The middleware 58 which is the software component in Figure 4 , interprets this data and provides it in a form of time index and binary (or hexadecimal) value to the kernel 59 for the tester hardware 61. Alternatively, in reverse order, the middleware 58 obtains time index and binary value from the tester hardware 61 via the kernel 59 and provide it in the user's understandable form via the event viewer GUI 53 and the host computer 51. A unique aspect of this design is that the event timing is described as the time (index time) from the last event (delta time from the last event) that is identical to design simulation. Based upon this index time, the tester hardware generates drive events (input stimulus to the DUT), strobe events for sampling the DUT response output), and expect events (expected value for comparison with DUT output) without any need for data translation from the VCD file 60 (Figure 5A) . This unique aspect allows any single and multiple event edit (shift, add, delete) during testing by simply using the time index value. Such event edits are not possible in the present day test systems because the test data is cyclized according to the waveform sets . The requirements of the cyclization in the conventional test systems makes it impossible for testing and debug of the designed IC in the event format.
In the event based test system of the present invention, because of this use of the time index value for each event, the memory requirement for the event test system becomes much higher than the present day test systems. However, the present invention does not require specialized timing and waveform generation circuits as mentioned earlier and shown in Figures 3A-3C. It should be noted that an alternative implementation would be to use absolute time (rather than the delta time) for each event. In such a situation, the absolute time is defined as a time length, for example, from a start point of operation.
The right side of Figures 5A illustrates an example of data structure in a VCD file 60 and an event memory 62. As mentioned above, VCD is a timed-value format, and in the middleware 58, this timed-value event data is denoted by time indices and signal value to be stored in the event memory 62 in the tester hardware 61. In the present implementation, the assignee use a 18-bits word (event data) for each event, the most significant 3-bits are used for the signal value (event type) and 15-bits are used for the time index (ex. delta time from the previous event on the same signal) . Typically, the delta time for each event is accumulated when generating the test vectors .
The various combinations of 3-bits can represent up to eight possible values of the events (event types). For example, in this implementation, the assignee has used seven values, "drive 1", "drive 0", "drive Z", "compare 1", "compare 0" , "compare Z" , and "no-op" . The "drive 1" , "drive 0" and "drive Z" are drive events as stimulus for the device under test (DUT) and "compare 1", "compare 0" and "compare Z" are compare or strobe events for comparing the output of the DUT with expected values, where "Z" denotes a high-impedance value. The 15-bits value can represent delta time (time difference from the previous event) up to 215. The same assignees have also developed more elaborate method for delay time generation and data compaction in memory as disclosed in U.S. Patent Applications Nos. 09/535,031 and 09/545,730, hence, it is not repeated here.
It should be noted that in addition to 1, 0 and Z, the IC simulation data also contains "X" (don't care value). The assignee has further develop a unique method to handle don't care values by converting X into Z (high-impedance value). Thus, all don't care values become equivalent to previous value on the signal. With this method, it is able to limit signal values to only three possibilities; namely, 1, 0, and Z and subsequently, save a lot of memory. However, it should be noted that an alternative implementation with larger memory would store the signal value X with appropriate time index similar to any other signal value. Because of this method of representing event in signal value and time index, the user can add a strobe offset for strobe low, strobe high and strobe Z, which enables the device time to respond to the expected output states. Such operations are not possible in the conventional test systems. The user can also specify the basic testing parameters such as power supply levels and currents, input and output voltages and currents, voltage clamps and supply ramp or wait times through the host computer 51 via the graphical user interface (event viewer GUI 53). It is worth mentioning that the use of 18-bit word (event data) is just one example of the present implementation of the assignees; any length of word can be used. For example, instead of 3-bits, any number of bits can be used to denote the signal value, and instead of 15- bits, any number of bits can be used to denote the delta time.
As shown in Figure 5B, this 18-bits word (event data) from the event memory 62 is passed to a pincard electronics 65 in the tester hardware 61 by the kernel 59 (Figure 4). As this is a binary value, it is directly understandable by the tester hardware and accordingly, the pincard electronics 65 can apply an appropriate drive/compare event to a specified signal at a specified time.
Similar to the event data, the middleware 58 also interprets user's commands such as run-test, move-event, add/delete-event etc., via the event viewer GUI 53 and the application server 57 and provides start/stop, setup address, power supply sequences etc. to the tester hardware 61 via the kernel 59 (or vice-versa) . The necessary file structure and data flow to obtain this design is illustrated in Figure 6A. As shown in Figure 6A, a testplan file 63, a test parameter file 64, a pin file 65 and a socket file 66 are specified by the user through the host computer 51 and the event viewer GUI 53 of Figure 4. The testplan file 63 contains the type of tests to be performed such as contact test, DC/AC measurements, functional tests, etc. The parameter file 64 specifies various parameters such as Voh (voltage-out "high"), Vol (voltage-out "low"), Vil (voltage-in "low"), Vih (voltage-in "high"), Iih (σurrent-in "high"), Iii (current-in "low"), power-supply (PS), etc. The pin file 65 specifies tester logic pin assignment given by the user. The socket file 66 specifies test socket pin assignment given by the user. Based upon the user's commands via the event viewer GUI 53, the application server 57 passes this data to the middleware 58. The middleware 58 interprets this data and based upon it, the kernel 59 appropriately switch-on or off the hardware drivers to apply this data to the device under test. In the example of Figure 6A, through data interpretation and processing, the middleware 58 produces various types of data, i.e, testplan 67, test 68, measurement 69, logical PIN/PS 70 and tester PIN/PS 72. Based on the data from the testplan file 63, the testplan 67 describes, for example, an order in which test should be applied, such as contact test, then AC test, and then DC test. The test 68 describes, for example, the nature of test and associated timed event values (vectors) that will be applied to the DUT, i.e, event data, timings of event data, strobe offset, etc. The measurement 69 defines the type of measurement. such as AC or DC and associated voltage/current values based on the data from the parameter file 64. Based on the data from the pin file 65, the logic PIN/PS 70 describes the logical pin assignment with use of a pin list stored in the middleware and specifies I/O pins (input stimulus, response output) and power supply pins (Vdd, GND) . Based on the data from the socket file 66 and logical PIN/PS 70, the tester PIN/PS 72 identifies physical connection between device pin and the tester channel, i.e., which I/O pin is connected to which test channel, and which Vdd/GND pin is connected to which tester channel.
In the example of Figure 6A, for mediating between the tester hardware 61 and the middleware 58, the kernel 59 produces data, kernel FuncMeas 74 and kernel PIN/PS 76. The kernel FuncMeas 74 describes measurement voltage and current level by interpreting (mapping) the data values in the measurement 69 into actual voltages and current levels. The kernel PIN/PS 76 describes commands to activate/de-activate the specific tester channels based upon the values from the tester PIN/PS 72 so that the tester hardware acts based upon these commands.
Using this structure and data flow, a simple example of mapping user's specified test onto physical tester hardware pins is illustrated in Figure 6B. In Figure 6B, a test with two measurements ("measurement 1" and "measurement 2") is shown, while each measurement is associated with two pins (aO and al). This example illustrates that a test may contain multiple measurements and each measurement may contain multiple pins on which specified events need to be applied and response to obtain. The mapping of pins for these two measurements follows similar to the structure as mentioned above, that is, from the GUI 53 to the middleware 58 via the application server 57 and the middleware 59 to the kernel 59 to the event tester hardware 61. It should be noted that Figure 6A illustrates only one file of each type for simplicity, such as one testplan file (with one test), one parameter file, one measurement and one pin-map file (for pin and power supply). In an actual test system, however, there are multiple files of each type that constitute a complete test.
After receiving the command and data, the tester hardware 61 produces the test vectors (ex. input stimulus and power supply) and applies the test vectors to the DUT. The various hardware components are illustrated in Figure 7. The host computer 51 (that contains various software components as mentioned above) is connected to tester controller via a PCI bus card 110. In this implementation, the PCI bus is used although any other interface can also be used. A tester controller 107 resides within a test head chassis 100, that also contains a device power supply (DPS) card 106 and multiple pincards 105 and powered by a power supply 109. A backplane card 101 within the test head chassis 100 provides a simple method to connect various pincards 105, DPS card 106 and tester controller 107. Further, through pogo-pins 103 and a test fixture (HiFix) 102 having various connectors and pins, various pincard 105 have a bi-directional access to a loadboard 104 on which DUT is placed. Thus, when a user applies a command or data, it is interpreted by the embedded software on the host computer 51 and appropriate message/data is passed to the tester controller 107 and pincards 105. The tester controller 107 and the pincards 105 apply these commands/data to DUT via the test fixture 102, pogo-pins 103 and loadboard 104 (vice-versa if user obtain data from DUT) . The block diagram of pincard 105 is illustrated in Figure 8 where each pincard electronic circuit constitutes an event tester unit 78. Brief explanation of the event tester unit 78 is given here. The further details regarding the event tester unit are given in U.S. Patent Application Nos. 09/406,300 and 09/259,401 owned by the same assignee of this invention.
In Figure 8, a pin unit write decoder 114 and a processor (CPU) 115 are connected to the tester controller (tester controller 107 in Figure 7) through a system bus 111. The write decoder 114 is used, for example, for transferring data from the host computer 51 to a register (not shown) in the event tester unit 78 to assign the event tester units to pins of the device under test. In this example, the CPU 115 is provided in each event tester unit 78, and controls the operations of the event tester unit including generation of events (test vectors), evaluation of output signals from the device under test, and acquisition of failure data.
An address sequencer 117 controls the address supplied to a failure memory 116 and an event memory 118. The event timing data is transferred to the event memory 118 from the host computer 51 as a test program and stored therein. The event memory 118 stores the event data as noted above which defines an event type and timing for each event. For example, the event timing data is stored as two types of data, one of which shows integer multiples of a reference clock cycle while the other shows fractions of the reference clock cycle. Preferably, the event data is compressed before being stored in the event memory 118 for reduction of memory capacity. The event data from the event memory will be decompressed by a decompression unit 120.
Upon receiving the event data from the decompression unit 120, a timing count and scaling logic 121 produces time length data of each event by summing the event timing data of each event. By summing the event timing data showing the delta time (time length from the previous event) , the resultant time length data expresses the timing of each event by a time length (delay time) from a predetermined reference point. An event generation unit 122 produces a test pattern based on the time length data and provides the test pattern to the device under test (DUT) 19 through the pin electronics (driver and comparator) and test fixture 102. Thus, a particular pin of the device under test (DUT) 19 is tested by evaluating the response output therefrom. The major advantage of the new method allows IC testing and debug in the same environment as IC design and simulation environment . It is an architecture that uses the IC simulation VCD file directly, without the need for cyclization, test programs, vector conversion and wavesets, etc. A side-by-side comparison between the new tester architecture with the conventional test system is given in Figure 9 where the items or processes in boxes are eliminated in the event based test system of the present invention. As listed in Figure 9, the new system practically eliminates the entire vector processing steps and greatly simplifies file requirements and pattern compilation process. This in-turns saves time, cost and avoid errors in the vector conversion.
Although the invention is described herein with reference to the preferred embodiment, one skilled in the art will readily appreciate that various modifications and variations may be made without departing from the spirit and scope of the present invention. Such modifications and variations are considered to be within the purview and scope of the appended claims and their equivalents.

Claims

1. A method for testing an IC device under test (DUT) designed under an automatic electronic design (EDA) environment , comprising the following steps of : storing event data derived directly from simulation of design data for an intended IC in the EDA environment in an event memory, the event data for each event being formed with event timing data indicating a time length from a previous event and event type data indicating a type of event; generating test vectors based on the event data from the event memory where waveform of each vector is determined by the event type data and a timing of the waveform is determined by accumulating the timing data of previous events; and supplying the test vectors to the DUT and evaluating response outputs of the DUT at predetermined timings .
2. A method for testing an IC device under test (DUT) as defined in Claim 1, wherein the event data is obtained from VCD (Value Change Dump of Verilog) produced by executing the logic simulation without conversion or translation.
3. A method for testing an IC device under test (DUT) as defined in Claim 1, wherein the event data is obtained from timed event value from the simulation without conversion or translation.
4. An event based test system for testing an IC device under test (DUT) designed under an automatic electronic design (EDA) environment, comprising: an event memory for storing event data derived directly from simulation of design data for an intended IC in the EDA environment wherein the event data to denote each event is formed with time index indicating a time length from a predetermined point and an event type indicating a type of change at an event; an event generation unit for generating test vectors based on the event data from the event memory where waveform of each vector is determined by the event type and a timing of the waveform is determined by accumulating the time index of previous events; and means for supplying test vectors to the DUT and evaluating response outputs of the DUT at predetermined timings .
5. An event based test system as defined in Claim 3 , wherein the event data of each event is compressed before being stored in the event memory and wherein the time index is formed with an integer multiple of a reference clock period (integral part data) and a fraction of the reference clock period (fractional part data) .
6. An event based test system as defined in Claim 3 , wherein the event data of each event is uncompressed before being stored in the event memory and wherein the time index is formed with an integer multiple of a reference clock period (integral part data) and a fraction of the reference clock period (fractional part data).
7. An event based test system as defined in Claim 5, further comprising a decompression unit for reproducing the event data from the compressed event data stored in said event memory.
8. An event based test system as defined in Claim 4, wherein the event data for each event is expressed by a fixed length word where a part of the word is assigned to denote the event type and another part of the word is assigned to denote the time index.
9. An event based test system as defined in Claim 4 , wherein the predetermined point for defining the time length in the time index is an event immediately prior to a current event so that the index time expresses a delta time between two adjacent events.
10. An event based test system as defined in Claim 4, wherein the predetermined point for defining the time length in the time index is a start point of operation so that the index time expresses an absolute time length from the predetermined point .
11. An event based test system as defined in Claim 9, wherein a value of the delta time is changed to edit the event during testing in shifting its timing, adding a new event or deleting an existing event .
12. An event based test system as defined in Claim 10, wherein a value of the absolute time is changed to edit the event during testing in shifting its timing, adding a new event or deleting an existing event.
13. An event based test system as defined in Claim 11, wherein a timing of strobe is offset by changing the delta time for a type of strobe specified by the event type indicated in the event data.
14. An event based test system as defined in Claim 12, wherein a timing of strobe is offset by changing the absolute time for a type of strobe specified by the event type indicated in the event data.
15. An event based test system as defined in Claim 8, wherein the event data derived from the simulation of design data includes an event type "don't care" in addition to 1, 0 and Z (high impedance), and wherein the "don't care" is converted to Z, thereby decreasing data describing the event type before being stored in the event memory.
16. An event based test system for testing an IC device under test (DUT) designed under an automatic electronic design (EDA) environment, comprising: a host computer for controlling an overall operation of the test system; interface software for interfacing the host computer and the event based test system, the interface software including graphic user interface (GUI) establishing an event viewer for monitoring and editing events for the test system; data interpretation and management software for interpreting and managing data from the host computer through the interface software; and event tester hardware having a plurality of event tester units for storing event data derived directly from logic simulation of design data and generating test vectors based on the event data and supplying the test vectors to the DUT and evaluating response outputs of the DUT at predetermined timings .
17. An event based test system as defined in Claim 16, wherein the interface software and the data interpretation and management software communicate directly or through a public communication network or a dedicated communication network.
18. An event based test system as defined in Claim 16, wherein the data interpretation and management software includes middleware for data processing and interpretation, and kernel for mediating data values between the event tester hardware and the middleware.
19. An event based test system as defined in Claim 16, wherein the middleware interprets information specified by a user and produces data including types of test, an order of tests and test parameters for supplying the data to the event tester hardware through the kernel.
20. An event based test system as defined in Claim 16, wherein the middleware interprets information specified by a user and produces data including I/O pin and power supply pin of DUT in addition to types of test, order of tests and test parameters for supplying the data to the event tester hardware through the kernel.
21. An event based test system as defined in Claim 16, wherein each of the event tester unit, comprising: a processor which controls, in response to instructions from the host computer, to generate the test vectors and to evaluate an output signal of the device under test; an event memory for storing the event data for each event; an address sequencer for providing address data to the event memory for reading the event data therefrom; a timing count logic for producing event timings based on the event data from the event memory; and an event generator for generating the test vectors based on the event timings form the timing count logic and supplying the test pattern to a corresponding pin of the DUT.
PCT/JP2003/006194 2002-05-20 2003-05-19 Event based ic test system WO2003098240A1 (en)

Priority Applications (2)

Application Number Priority Date Filing Date Title
JP2004505709A JP2005525577A (en) 2002-05-20 2003-05-19 Event type IC test system
DE10392667T DE10392667T5 (en) 2002-05-20 2003-05-19 Event-based IC test system

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US10/150,777 US7089135B2 (en) 2002-05-20 2002-05-20 Event based IC test system
US10/150,777 2002-05-20

Publications (1)

Publication Number Publication Date
WO2003098240A1 true WO2003098240A1 (en) 2003-11-27

Family

ID=29419332

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/JP2003/006194 WO2003098240A1 (en) 2002-05-20 2003-05-19 Event based ic test system

Country Status (4)

Country Link
US (2) US7089135B2 (en)
JP (1) JP2005525577A (en)
DE (1) DE10392667T5 (en)
WO (1) WO2003098240A1 (en)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2007532884A (en) * 2004-04-08 2007-11-15 フォームファクター, インコーポレイテッド Wireless test cassette
US7899494B2 (en) 2005-04-27 2011-03-01 Lg Electronics Inc. Mobile communications terminal using multi-functional socket and method thereof

Families Citing this family (59)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN100341110C (en) * 2002-04-11 2007-10-03 株式会社爱德万测试 Manufacturing method and apparatus to avoid prototype-hold in ASIC/SOC manufacturing
JP2004013595A (en) * 2002-06-07 2004-01-15 Matsushita Electric Ind Co Ltd Simulation result validation method and simulation result validation device
US7149640B2 (en) * 2002-06-21 2006-12-12 King Tiger Technology, Inc. Method and system for test data capture and compression for electronic device analysis
US7424417B2 (en) * 2002-11-19 2008-09-09 Broadcom Corporation System and method for clock domain grouping using data path relationships
US6941243B1 (en) * 2003-01-17 2005-09-06 Unisys Corporation Using conversion of high level descriptive hardware language into low level testing language format for building and testing complex computer products with contract manufacturers without proprietary information
US7139949B1 (en) 2003-01-17 2006-11-21 Unisys Corporation Test apparatus to facilitate building and testing complex computer products with contract manufacturers without proprietary information
US7346903B2 (en) * 2003-02-04 2008-03-18 Sun Microsystems, Inc. Compiling and linking modules of a cycle-based logic design
US7376917B1 (en) * 2003-08-25 2008-05-20 Xilinx, Inc. Client-server semiconductor verification system
WO2005060098A1 (en) * 2003-12-18 2005-06-30 Advantest Corporation Delay circuit and testing apparatus
US7100132B2 (en) * 2004-03-01 2006-08-29 Agilent Technologies, Inc. Source synchronous timing extraction, cyclization and sampling
TWI274166B (en) * 2004-06-18 2007-02-21 Unitest Inc Semiconductor test apparatus for simultaneously testing plurality of semiconductor devices
US7769372B1 (en) * 2004-07-08 2010-08-03 National Semiconductor Corporation Selectively activated multi-subcarrier (SAMS) radio transceiver measuring techniques
DE102004041822A1 (en) * 2004-08-27 2006-03-02 Robert Bosch Gmbh Function unit for carrying out logical test cases on a test system coupled to a unit to be tested and corresponding method
US7500165B2 (en) 2004-10-06 2009-03-03 Broadcom Corporation Systems and methods for controlling clock signals during scan testing integrated circuits
US7447966B2 (en) * 2005-01-05 2008-11-04 Hewlett-Packard Development Company Hardware verification scripting
US7350168B1 (en) * 2005-05-12 2008-03-25 Calypto Design Systems, Inc. System, method and computer program product for equivalence checking between designs with sequential differences
US7506281B1 (en) 2005-05-18 2009-03-17 Xilinx, Inc. Two-pass method for implementing a flexible testbench
US7548085B2 (en) 2005-07-15 2009-06-16 Tabula, Inc. Random access of user design states in a configurable IC
US20070043548A1 (en) * 2005-07-29 2007-02-22 International Business Machines Corporation Verifying a simulated hardware environment for a simulated device under test
US7676713B2 (en) * 2005-10-28 2010-03-09 Integrated Device Technology, Inc. Automated device testing using intertwined stimulus-generation and response validation specifications for managing DUT's that generate out-of-order responses
US9092464B2 (en) * 2005-11-17 2015-07-28 International Business Machines Corporation Monitoring and debugging query execution objects
US7526742B1 (en) * 2006-01-31 2009-04-28 Xilinx, Inc. One-pass method for implementing a flexible testbench
US7502974B2 (en) * 2006-02-22 2009-03-10 Verigy (Singapore) Pte. Ltd. Method and apparatus for determining which timing sets to pre-load into the pin electronics of a circuit test system, and for pre-loading or storing said timing sets
KR100736673B1 (en) * 2006-08-01 2007-07-06 주식회사 유니테스트 Tester for testing semiconductor device
KR100750184B1 (en) * 2006-08-11 2007-08-17 삼성전자주식회사 Indirect simulation method and apparatus of semiconductor integrated circuit
US8412990B2 (en) 2007-06-27 2013-04-02 Tabula, Inc. Dynamically tracking data values in a configurable IC
US7652498B2 (en) 2007-06-27 2010-01-26 Tabula, Inc. Integrated circuit with delay selecting input selection circuitry
US8069425B2 (en) 2007-06-27 2011-11-29 Tabula, Inc. Translating a user design in a configurable IC for debugging the user design
US7839162B2 (en) 2007-06-27 2010-11-23 Tabula, Inc. Configurable IC with deskewing circuits
US8990651B2 (en) * 2007-09-19 2015-03-24 Tabula, Inc. Integrated circuit (IC) with primary and secondary networks and device containing such an IC
US20090105983A1 (en) * 2007-10-23 2009-04-23 Texas Instruments Incorporated Test definer, a method of automatically determining and representing functional tests for a pcb having analog components and a test system
WO2010016857A1 (en) 2008-08-04 2010-02-11 Tabula, Inc. Trigger circuits and event counters for an ic
US8149721B2 (en) * 2008-12-08 2012-04-03 Advantest Corporation Test apparatus and test method
US8072234B2 (en) 2009-09-21 2011-12-06 Tabula, Inc. Micro-granular delay testing of configurable ICs
US9032129B2 (en) * 2009-10-14 2015-05-12 Silicon Laboratories Norway As Advanced energy profiler
US8429581B2 (en) * 2011-08-23 2013-04-23 Apple Inc. Method for verifying functional equivalence between a reference IC design and a modified version of the reference IC design
US8650519B2 (en) 2011-09-01 2014-02-11 Apple Inc. Automated functional coverage for an integrated circuit design
US8543953B2 (en) 2012-01-04 2013-09-24 Apple Inc. Automated stimulus steering during simulation of an integrated circuit design
US9154137B2 (en) 2013-07-04 2015-10-06 Altera Corporation Non-intrusive monitoring and control of integrated circuits
US8813005B1 (en) * 2013-09-03 2014-08-19 Xilinx, Inc. Debugging using tagged flip-flops
US10516725B2 (en) 2013-09-26 2019-12-24 Synopsys, Inc. Characterizing target material properties based on properties of similar materials
US10489212B2 (en) 2013-09-26 2019-11-26 Synopsys, Inc. Adaptive parallelization for multi-scale simulation
WO2015048437A1 (en) 2013-09-26 2015-04-02 Synopsys, Inc. Mapping intermediate material properties to target properties to screen materials
US10402520B2 (en) 2013-09-26 2019-09-03 Synopsys, Inc. First principles design automation tool
WO2015048400A1 (en) 2013-09-26 2015-04-02 Synopsys, Inc. Estimation of effective channel length for finfets and nano-wires
WO2015048532A1 (en) 2013-09-26 2015-04-02 Synopsys, Inc. Parameter extraction of dft
US9405610B1 (en) 2013-10-03 2016-08-02 Initial State Technologies, Inc. Apparatus and method for processing log file data
US9405755B1 (en) 2013-10-03 2016-08-02 Initial State Technologies, Inc. Apparatus and method for processing log file data
US9405651B1 (en) * 2013-10-03 2016-08-02 Initial State Technologies, Inc. Apparatus and method for processing log file data
US9664736B2 (en) 2014-04-27 2017-05-30 Texas Instruments Incorporated Multiple rate signature test to verify integrated circuit identity
CN107005444B (en) * 2014-09-11 2020-06-12 森特理克联网家居有限公司 Device synchronization and testing
US9852244B2 (en) * 2015-05-04 2017-12-26 Synopsys, Inc. Efficient waveform generation for emulation
US10210294B1 (en) * 2015-07-09 2019-02-19 Xilinx, Inc. System and methods for simulating a circuit design
US10734097B2 (en) 2015-10-30 2020-08-04 Synopsys, Inc. Atomic structure optimization
US10078735B2 (en) 2015-10-30 2018-09-18 Synopsys, Inc. Atomic structure optimization
US10041992B2 (en) 2016-03-18 2018-08-07 Az, Llc Remote sensing and probing of high-speed electronic devices
JP6715198B2 (en) * 2017-02-20 2020-07-01 キオクシア株式会社 Memory inspection device
US10795793B1 (en) * 2018-11-19 2020-10-06 Intuit Inc. Method and system for simulating system failures using domain-specific language constructs
CN114096963A (en) 2019-05-21 2022-02-25 施耐德电气美国股份有限公司 Establishing and maintaining secure device communication

Citations (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH0377081A (en) * 1989-08-19 1991-04-02 Fujitsu Ltd Testing device for lsi
JPH09145799A (en) * 1995-11-24 1997-06-06 Ricoh Co Ltd Test pattern creating device
JP2000122886A (en) * 1998-10-10 2000-04-28 Advantest Corp Program production system of semiconductor testing device
JP2001067395A (en) * 1999-06-28 2001-03-16 Advantest Corp Event base semiconductor testing system and lsi device design testing system
JP2001124836A (en) * 1999-09-25 2001-05-11 Advantest Corp Event type semiconductor testing system
JP2001195275A (en) * 2000-01-11 2001-07-19 Advantest Corp Program execution system for semiconductor testing device

Family Cites Families (18)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4855670A (en) * 1985-03-15 1989-08-08 Tektronix, Inc. Method of providing information useful in identifying defects in electronic circuits
US5225772A (en) 1990-09-05 1993-07-06 Schlumberger Technologies, Inc. Automatic test equipment system using pin slice architecture
US5212443A (en) 1990-09-05 1993-05-18 Schlumberger Technologies, Inc. Event sequencer for automatic test equipment
JP2907033B2 (en) 1994-11-24 1999-06-21 横河電機株式会社 Timing signal generator
US6363509B1 (en) * 1996-01-16 2002-03-26 Apple Computer, Inc. Method and apparatus for transforming system simulation tests to test patterns for IC testers
US5923567A (en) * 1996-04-10 1999-07-13 Altera Corporation Method and device for test vector analysis
US5825785A (en) * 1996-05-24 1998-10-20 Internaitonal Business Machines Corporation Serial input shift register built-in self test circuit for embedded circuits
US5835506A (en) 1997-04-29 1998-11-10 Credence Systems Corporation Single pass doublet mode integrated circuit tester
US6061283A (en) * 1998-10-23 2000-05-09 Advantest Corp. Semiconductor integrated circuit evaluation system
US6212493B1 (en) * 1998-12-01 2001-04-03 Compaq Computer Corporation Profile directed simulation used to target time-critical crossproducts during random vector testing
US6092225A (en) 1999-01-29 2000-07-18 Credence Systems Corporation Algorithmic pattern generator for integrated circuit tester
US6295623B1 (en) * 1999-01-29 2001-09-25 Credence Systems Corporation System for testing real and simulated versions of an integrated circuit
US6360343B1 (en) * 1999-02-26 2002-03-19 Advantest Corp. Delta time event based test system
US6557133B1 (en) * 1999-04-05 2003-04-29 Advantest Corp. Scaling logic for event based test system
US6385750B1 (en) * 1999-09-01 2002-05-07 Synopsys, Inc. Method and system for controlling test data volume in deterministic test pattern generation
US6496953B1 (en) * 2000-03-15 2002-12-17 Schlumberger Technologies, Inc. Calibration method and apparatus for correcting pulse width timing errors in integrated circuit testing
US6331770B1 (en) * 2000-04-12 2001-12-18 Advantest Corp. Application specific event based semiconductor test system
US6594609B1 (en) * 2000-11-25 2003-07-15 Advantest, Corp. Scan vector support for event based test system

Patent Citations (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH0377081A (en) * 1989-08-19 1991-04-02 Fujitsu Ltd Testing device for lsi
JPH09145799A (en) * 1995-11-24 1997-06-06 Ricoh Co Ltd Test pattern creating device
JP2000122886A (en) * 1998-10-10 2000-04-28 Advantest Corp Program production system of semiconductor testing device
JP2001067395A (en) * 1999-06-28 2001-03-16 Advantest Corp Event base semiconductor testing system and lsi device design testing system
JP2001124836A (en) * 1999-09-25 2001-05-11 Advantest Corp Event type semiconductor testing system
JP2001195275A (en) * 2000-01-11 2001-07-19 Advantest Corp Program execution system for semiconductor testing device

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2007532884A (en) * 2004-04-08 2007-11-15 フォームファクター, インコーポレイテッド Wireless test cassette
US7899494B2 (en) 2005-04-27 2011-03-01 Lg Electronics Inc. Mobile communications terminal using multi-functional socket and method thereof

Also Published As

Publication number Publication date
JP2005525577A (en) 2005-08-25
US20030217345A1 (en) 2003-11-20
US20030217341A1 (en) 2003-11-20
DE10392667T5 (en) 2005-06-30
US7089135B2 (en) 2006-08-08

Similar Documents

Publication Publication Date Title
US7089135B2 (en) Event based IC test system
KR100506770B1 (en) Event based semiconductor test system
JP4508657B2 (en) Manufacturing method and apparatus for avoiding prototype hold in ASIC / SOC manufacturing
US6363509B1 (en) Method and apparatus for transforming system simulation tests to test patterns for IC testers
KR100491463B1 (en) Modular architecture for memory testing on event based test system
KR100502127B1 (en) Application specific event based semiconductor test system
US6314034B1 (en) Application specific event based semiconductor memory test system
KR100506774B1 (en) Event tester architecture for mixed signal testing
KR100491461B1 (en) METHOD AND APPARATUS FOR SoC DESIGN VALIDATION
US6631340B2 (en) Application specific event based semiconductor memory test system
US6061283A (en) Semiconductor integrated circuit evaluation system
TWI352211B (en) Method and system for simulating a modular test sy
KR100506771B1 (en) Event based semiconductor test system
KR100483876B1 (en) Semiconductor integrated circuit design and evaluation system
US6295623B1 (en) System for testing real and simulated versions of an integrated circuit
KR20010051448A (en) Module based flexible semiconductor test system
Lam New design-to-test software strategies accelerate time-to-market
Miegler et al. Development of test programs in a virtual test environment
Baker et al. Plug & play I/sub DDQ/monitoring with QTAG
Rajsuman Architecture, design, and application of an event-based test system
Kotak The Design of Automatic Test Equipment for VLSI Testing
Long et al. Mixed-signal simulators: tools for mixed-signal'design for test'?
Golze et al. Testing, Testability, Tester, and Testboard
Youngblood Test and debug techniques for multiple clock domain SoC devices

Legal Events

Date Code Title Description
AK Designated states

Kind code of ref document: A1

Designated state(s): DE JP

WWE Wipo information: entry into national phase

Ref document number: 2004505709

Country of ref document: JP

RET De translation (de og part 6b)

Ref document number: 10392667

Country of ref document: DE

Date of ref document: 20050630

Kind code of ref document: P

WWE Wipo information: entry into national phase

Ref document number: 10392667

Country of ref document: DE

REG Reference to national code

Ref country code: DE

Ref legal event code: 8607