WO2001079868A2 - System for measuring signal path resistance for an integrated circuit tester interconnect structure - Google Patents

System for measuring signal path resistance for an integrated circuit tester interconnect structure Download PDF

Info

Publication number
WO2001079868A2
WO2001079868A2 PCT/US2001/009205 US0109205W WO0179868A2 WO 2001079868 A2 WO2001079868 A2 WO 2001079868A2 US 0109205 W US0109205 W US 0109205W WO 0179868 A2 WO0179868 A2 WO 0179868A2
Authority
WO
WIPO (PCT)
Prior art keywords
port
channel
channels
voltage
accordance
Prior art date
Application number
PCT/US2001/009205
Other languages
French (fr)
Other versions
WO2001079868A3 (en
Inventor
John M. Long
Original Assignee
Formfactor, Inc.
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Formfactor, Inc. filed Critical Formfactor, Inc.
Priority to AU2001249350A priority Critical patent/AU2001249350A1/en
Publication of WO2001079868A2 publication Critical patent/WO2001079868A2/en
Publication of WO2001079868A3 publication Critical patent/WO2001079868A3/en

Links

Classifications

    • GPHYSICS
    • G01MEASURING; TESTING
    • G01RMEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
    • G01R31/00Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
    • G01R31/28Testing of electronic circuits, e.g. by signal tracer
    • G01R31/2851Testing of integrated circuits [IC]
    • G01R31/2853Electrical testing of internal connections or -isolation, e.g. latch-up or chip-to-lead connections
    • GPHYSICS
    • G01MEASURING; TESTING
    • G01RMEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
    • G01R31/00Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
    • G01R31/28Testing of electronic circuits, e.g. by signal tracer
    • G01R31/317Testing of digital circuits
    • G01R31/3181Functional testing
    • G01R31/319Tester hardware, i.e. output processing circuits
    • G01R31/31903Tester hardware, i.e. output processing circuits tester configuration
    • G01R31/31905Interface with the device under test [DUT], e.g. arrangements between the test head and the DUT, mechanical aspects, fixture
    • GPHYSICS
    • G01MEASURING; TESTING
    • G01RMEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
    • G01R35/00Testing or calibrating of apparatus covered by the other groups of this subclass
    • GPHYSICS
    • G01MEASURING; TESTING
    • G01RMEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
    • G01R27/00Arrangements for measuring resistance, reactance, impedance, or electric characteristics derived therefrom
    • G01R27/02Measuring real or complex resistance, reactance, impedance, or other two-pole characteristics derived therefrom, e.g. time constant
    • G01R27/14Measuring resistance by measuring current or voltage obtained from a reference source
    • GPHYSICS
    • G01MEASURING; TESTING
    • G01RMEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
    • G01R31/00Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
    • G01R31/28Testing of electronic circuits, e.g. by signal tracer
    • G01R31/317Testing of digital circuits
    • G01R31/31712Input or output aspects
    • G01R31/31717Interconnect testing
    • GPHYSICS
    • G01MEASURING; TESTING
    • G01RMEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
    • G01R31/00Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
    • G01R31/28Testing of electronic circuits, e.g. by signal tracer
    • G01R31/317Testing of digital circuits
    • G01R31/3181Functional testing
    • G01R31/319Tester hardware, i.e. output processing circuits
    • G01R31/31917Stimuli generation or application of test patterns to the device under test [DUT]
    • G01R31/31924Voltage or current aspects, e.g. driver, receiver

Definitions

  • the present invention relates in general to integrated circuit (IC) testers and in particular to a system for measuring the resistance of signal paths through an interconnect structure for linking an IC tester to test points on an IC to be tested.
  • IC integrated circuit
  • an IC tester must contact hundreds or thousands of test points on a wafer through an interconnect structure capable of providing a large number of signal paths between a tester's input/output (I/O) ports and test points on a wafer. Since the I/O ports of an IC tester are distributed over a much wider horizontal area than the test points they access, an interconnect structure linking those I/O ports to the test points can be a relatively complicated structure including more than one interconnected signal routing layer and numerous probes, pins and/or contact points that must be precisely aligned and in good contact with one another to provide the necessary signal paths.
  • interconnect structure assemblies are usually designed to provide signal paths having particular resistances, and variations from the intended resistance, due for example to corrosion or contamination on contact pads or the tips of probes, can distort test results.
  • the resistances of signal paths within an interconnect structure are typically tested during the manufacturing process using conventional resistance measurement equipment accessing ends of the signal paths via small probes.
  • signal paths within an interconnect structure can fail after it leaves the factory when the structure is in use in an integrated circuit tester, and it is difficult and inconvenient to periodically remove an interconnect structure from a tester and manually test the continuity and resistance of its signal paths.
  • Open and short circuit signal path failures can often be detected, or at least suspected, when an interconnect structure is in use because such path failures normally lead to characteristic patterns of IC test failures.
  • IC test failures may not exhibit a clear pattern. Some die will pass and some die will fail a test. Thus die can be improperly rejected as failing a test when the source of the failure was in fact the interconnect structure, and it may not be readily apparent that the failures are the fault of the interconnect structure, not the rejected die.
  • the present invention permits an integrated circuit (IC) tester to measure resistances of signal paths within an interconnect structure linking input/output (I/O) ports of the IC tester to test points of an IC .
  • IC integrated circuit
  • drivers within the tester which normally transmit digital test signals to IC test points via the I/O ports when the IC is under test, are modified so that they may also either transmit a constant current through the I/O ports or link the I/O ports to ground or other reference potential .
  • the impedance of signal paths in the interconnect structure is measured by first using the interconnect structure to link the tester's I/O ports to a similar arrangement of test points tied to one another through conductors .
  • the tester then transmits currents of known constant magnitude though the signal paths interconnecting the tester's I/O ports while comparators within the tester, normally used to monitor the state of an IC's digital output signals, are employed to measure voltage drops between the I/O ports, thereby providing data from which resistance of signal paths within the interconnect structure may be computed.
  • the invention enables a IC tester to measure the impedance of signal paths through the interconnect structure, with relatively minor modifications to the tester's driver circuits.
  • FIG. 1 is a simplified partial elevation view of a test head of an integrated circuit (IC) tester employing tester channels in accordance with the invention to access a wafer under test via a conventional interconnect structure;
  • IC integrated circuit
  • FIG. 2 is a simplified partial plan view of a portion of a typical wafer
  • FIG. 3 represents in simplified block diagram form prior art tester channels implemented by the test head of FIG. 1 accessing pads of an IC wafer via the interconnect structure of FIG. 1;
  • FIG. 4 is a combination block and schematic diagram of a driver of FIG. 3 in accordance with the invention;
  • FIG. 5 is a simplified combination block and schematic diagram illustrating portions of three tester channels linked through an interconnect structure to a reference wafer in a manner permitting the tester channels to measure path impedances through the interconnect structure in accordance with the invention
  • FIG. 6 illustrates in block diagram form a manner in which an IC tester may be linked to a reference wafer via an interconnect structure so as to permit the tester to measure path impedances through the interconnect structure in accordance with the invention
  • FIG. 7 illustrates in block diagram form an interconnect structure linking I/O terminals of a set of tester channels to points on a IC to be tested.
  • FIG. 8 illustrates in block diagram form a manner in which the IC tester of FIG. 7 may be linked to a reference wafer via the interconnect structure of FIG. 7 so as to permit the tester to measure path impedances through the interconnect structure in accordance with the invention.
  • the present invention relates to a method and apparatus for measuring the resistance of signal paths through an interconnect structure providing signal paths between input/output (I/O) ports of a wafer level integrated circuit (IC) tester and test points on an IC wafer to be tested. Since the nature of the invention is best understood in the context of an IC tester architecture, a typical IC tester architecture is briefly outlined below.
  • FIG. 1 is a simplified partial elevation view of a test head 10 of an IC tester accessing test points on a wafer under test 12 via a conventional interconnect structure 14.
  • FIG. 2 is a simplified plan view of a portion of a wafer 12
  • FIG. 3 is a simplified block diagram representing tester circuits that may be mounted in test head 10 of FIG. 1.
  • test head 10 holds a set of circuit boards implementing circuits for carrying out both digital tests on ICs implemented in the form of die 20 on wafer 12.
  • each die 20 includes several test points 21 providing signal input/output (I/O) access to the circuits the die implement.
  • I/O signal input/output
  • test head 10 access pads on an upper surface of interconnect structure 14, for example, via a set of pogo pin connectors 16.
  • Interconnect structure 14 in turn may access test points 21 on wafer 12 via a set of probes 18 and provides signal paths between test points 21 and probes 18.
  • each test point 21 may be a conductive pad on the surface of wafer 12 and case probes 18 attached to an underside of interconnect structure 14 may have tips for contacting the pads .
  • spring contacts may be attached to I/O pads on the surface of wafer 12 itself, and pads on the under surface of interconnect structure 14 may act as "probes" 18 accessing tips of the spring contacts which act as the wafer's "test points" 21.
  • the invention is applicable to any type of interconnect structure.
  • Test head 10 holds circuit boards implementing a set of tester channels 22 for accessing test points 21 of wafer 12.
  • Each channel 22 includes a driver 24 for transmitting a digital test signal via the channel's I/O port 9 to the corresponding test point 21 and a comparator 28 receiving signals appearing at I/O port 9.
  • Each channel include a conventional programmable test controller 26.
  • the test controller 26 within each channel 22 supplies precisely timed signals (TRISTATE and DRIVE) to driver 24 to set the state (high, low or tristate) of the test signal sent to test point 21.
  • Test controller 26 also supplies an adjustable reference voltage (REF) to an input to comparator 28.
  • Comparator 28 generates an output signal (STATE) supplied to test controller 26 to signal whether the IC output signal is higher or lower in voltage than the REF signal, thereby indicating the logic state of the IC output signal .
  • TATE adjustable reference voltage
  • interconnect structure 14 Since pogo pins 16 are distributed over a much wider horizontal area than probes 18, interconnect structure 14 must provide signal paths extending in both horizontal and vertical directions to interconnect pogo pins 16 and probes 18. Thus interconnect structure 14 may be relatively complicated having more than one interconnected layer. Before testing wafer 12, we would like the IC tester to be able to quickly confirm that interconnect structure 14 will provide a signal path of appropriate resistance between the test head I/O ports 9 and the test points 21 on wafer 12.
  • tester 10 is adapted to measure impedances in this manner.
  • I/O ports 9 of various channels 22 will be linked through conductive paths. If each channel 22 is capable of generating a constant current output at its output I/O port 9, measuring a voltage at its output port 9, and/or grounding its output port 9, then tester 10 can measure the resistances of signal paths through interconnect structure 14 in various ways described below. For example, if test points 21A and 2IN are conductively linked, then when channel 22N grounds its I/O port 9N, channel 22A can determine the resistance of the signal path between I/O ports 9A and 9N by sending a current of known magnitude through that path and measuring the voltage at ports 9A and 9N. The path resistance is equal to the voltage difference divided by the current.
  • tester 10 can determine resistances of all "one-way” paths though interconnect structure 14.
  • each channel 22 is adapted to measure a voltage at its I/O port 9, to supply a constant current output at its I/O port 9, and to ground its I/O port 9.
  • Tester channel 22 like typical prior art digital tester channels, includes a comparator 28 for producing an output signal STATE indicating whether an input signal arriving at I/O port 9 is higher or lower in voltage than reference signal REF.
  • test controller 26 sets the REF signal magnitude between specified high and low logic levels so that the comparator 28 output signal STATE indicates the logic state of the signal appearing at I/O port 9.
  • comparator 28 is also capable of being operated in a way that allows channel 22 to measure a voltage appearing at I/O port 9 during path resistance measurements. For example test controller 26 may monotonically increase or decrease the voltage magnitude of the REF signal input to comparator 28 until it detects a change of state of the STATE signal output of comparator 28.
  • the magnitude of the REF signal voltage at the point when the STATE signal changes state is equal to the magnitude of the signal at I/O port, within the resolution of the step size by which test circuit 26 varies the REF voltage.
  • Test controller 26 may alternatively vary the REF signal in any of many well-known search patterns to more quickly determine the REF signal levels most closely bounding the voltage level at I/O port 9.
  • a tristate driver producing the channel's output signal may tristate that output signal or may set it to either of two voltage levels, the high and low logic levels of the device under test.
  • the driver is not, however, capable of producing a constant current output signal.
  • a "5-state" driver 24 that, in addition to providing high, low and tristate output levels, is also capable of producing a constant current output signal input I/O port 9 or of grounding I/O port 9.
  • FIG. 4 is a combination block and schematic diagram of driver 24 of FIG. 3.
  • Driver 24 is generally similar to conventional tristate drivers in that it includes an NMOS transistor Ql and a PMOS transistor Q2 having gates driven by a logic circuit in response to the DRIVE and TRISTATE signals from test controller 26.
  • logic circuit 35 turns off both Ql and Q2 to tristate I/O port 9.
  • logic circuit 35 turns on Ql and turns off Q2 thereby driving I/O port 9 up.
  • logic circuit 35 turns off Ql and turns on Q2 thereby pulling down on I/O port 9.
  • drain and source terminals of transistors Ql and Q2 are respectively tied directly to supply voltages VDD and VSS, and these voltages determine the high and low logic levels of the driver's output signal.
  • transistor Ql is tied to VDD via a switch 37 and transistor Q2 is tied to VSS through a switch 39.
  • a MODE signal output of test controller 26 of FIG. 3 controls both switches 37 and 39. During digital tests, the MODE signal sets switches 37 and 39 to link transistors Ql and Q2 to VDD and VSS so that driver 24 acts like a conventional tristate driver.
  • test controller 26 sets switch 37 to connect a current source I to the drain of transistor Ql and set switch 39 to ground the source of transistor Q2. Thereafter when test controller 26 sets the TRISTATE signal false, driver 24 may either send a constant current through the signal path connected to I/O port 9 or will ground I/O port 9 depending on the state of the DRIVE signal. Otherwise, when I/O port 9 is to be neither grounded nor receive a constant current from driver 24, test controller 26 may set the TRISTATE signal true to tristate the output of driver 24.
  • Path Resistance Measurement
  • FIG. 5 is a simplified combination block and schematic diagram illustrating portions of three tester channels 22(1)- 22(3) linked through interconnect structure 14 to a reference wafer 38.
  • Other tester channels (not shown) are linked to other test points on reference wafer 38 in a similar manner.
  • Reference wafer 38 is similar in size and shape to the wafer 12 (FIG. 1) to be tested, and we position reference wafer 38 under interconnect structure 14 (FIG. 1) in place of the wafer 12 to be tested when we want to measure signal path resistances within the interconnect structure.
  • Reference wafer 38 has a pattern of test points 40(1) -4 (3) (and others not shown) on its surface mimicking the pattern of test points on the surface of wafer 12.
  • test points 40(1) -40 (3) are all linked by a conductor 42 implemented within reference wafer 38.
  • the path resistances between tester I/O ports 9(1) -9 (3) and corresponding test points 40(1) -40 (3) are represented in FIG. 5 by a set of resistors R1-R3. As described below, these "one-way" path resistances can be calculated from results of a set of three "round-trip" path resistance measurements.
  • Channel 22(1) then again varies the reference signal input (REFl) to its comparator 28(1) to determine the voltage at I/O port 9(1).
  • Path resistance RB is equal to this voltage divided by the magnitude of current I.
  • Channel 22(2) then suitably varies the reference signal input (REF2) to its comparator 28(2) to determine the voltage at I/O port 9(2).
  • Path resistance RC is equal to this voltage divided by the magnitude of current I .
  • Rl (+RA - RB + RC) /2
  • R2 (-RA + RB + RC) /2
  • R3 (+RA + RB - RC) /2.
  • the tester can use the above-described procedure to produce data allowing a host computer to determine the resistance of each path between an I/O port 9 of an tester channel 22 and a test point on the reference wafer 38 to which it is linked.
  • Switch 39 may be omitted from the circuit FIG. 4 so that transistor Q2 remains connected to VSS during resistance measurement tests instead of being grounded. In such case the magnitude of VSS should be subtracted from the measured voltage magnitude of the test signal at its source I/O port.
  • the voltage of a test signal receiving I/O ports should be measured and used to offset the voltage of the test signal sending I/O port when measuring path resistances.
  • tester channel 22(3) should be operated so as to measure the voltage at I/O port 9(3) when channel 22(1) is transmitting the test current I via port 9(1) and measuring the voltage at I/O port 9(1).
  • the path impedance R1+R2 is then computed by dividing the voltage difference between I/O ports 9(1) and 9(3) by the magnitude of current I . This approach also eliminates the need for switch 39.
  • the above-described method can be used when the resistance of the conductor 42 of reference wafer 38 between test points 40(1) -40 (3) is negligibly small compared to resistances R1-R3. This is typically the case when interconnect structure 14 places resistors in the signal paths . However when interconnect path resistance R1-R3 are sufficiently low, the inherent path resistances of conductors 42 within the reference wafer 38 can unduly influence the results of the above-described resistance measurement method. Also, since a defect in any of conductors 42 could make one or more of resistances R1-R3 appear higher than it really is, we would like to provide a way for the tester to measure path resistances R1-R3 that separates out the path resistances associated with conductor 42.
  • FIG. 6 illustrates a test configuration in which output ports 9(1)-9(N) a set of N channels 22(1)-22(N) are connected via paths through an interconnect structure 14 to a set of test points 40(1)-40(N) on reference wafer 38 which are connected to form a series network by conductors within the reference wafer.
  • a set of resistors R(1)-R(N) represent the path resistances through interconnect structure 14 while a set of resistors RX(1)- RX(N-l) represent the inherent path resistances of the conductors linking test points 40(1)-40(N).
  • the tester To measure the interconnect path resistances, the tester first sets channel 22(1) to produce a constant current output at port 9(1) and sets channel 22 (N) to ground port 9 (N) .
  • All other channels 22 (2) -22 (N-l) are set to tristate their drivers. Each channel 22 (1) -22 (N-l) then measures the voltage at its corresponding port 9(1) -9 (N-l). Since essentially no current passes through resistors R(2)-R(N-1), the voltage measured at each port 9 (2) -9 (N-l) is nearly equal to the voltage appearing at a corresponding test point 40 (2) -4 (N-l) . Accordingly a host computer having access to the port voltage measurements can determine path resistance RX(2) by dividing the difference between the measured voltage at ports 9(2) and 9(3) by the current supplied by channel 22(1).
  • the host computer can also find the sum R(1)+RX(1) by dividing the difference between measured voltages at port 9(1) and 9(2) by the supplied current and the sum R(N) +RX(N-1) by dividing the difference between measured voltages at ports 9 (N-l) and 9 (N) by the supplied current.
  • the host computer can determine RXd)-RX(N-l) , R(1)+ RX(1), and R (N) +RX (N-l ) .
  • the tester now sets channel 22(1) to supply a constant current at port 9(1), set channel 22(2) to ground port 9(2), and set all other channels to tristate their ports 9(3)-9N). Channel 22(1) then measures the voltage at port 9(1) .
  • the tester next sets channel 22(1) to supply a constant current at port 9(1), sets channel 22(3) to ground port 9(3), and sets all other channels to tristate their I/O ports. Since essentially no current passes through R(2), the voltage at test point 40(2) is essentially the same as the voltage channel 22(2) detects at port 9(2). Thus dividing the voltage channel 22(2) detects by the supplied current, provides a result equal to RX(2) + R(3). Since the host computer already knows the value of RX(2), it can subtract that value from the result to find the value of R(3) . The tester may follow similar procedures to determine all path resistances R(2)-R(N-1) in turn.
  • the tester cannot, however, provide data sufficient to allow a host computer to determine resistances R(l) or R(N) separate from resistances RX(1) and RX(N-l) . But this need not be a problem when channels 22(1) and 22 (N) are "spare" tester channels not used to access test points on the wafer that is to be tested and the interconnect paths through resistors R(l) and R(N) are spare paths not used when the tester subsequently tests an IC. Hence it isn't necessary to determine resistances R(l) and
  • interconnect structure 14 has the extra paths needed to link the spare channels 22(1) and 22 (N) to test points 40(1) and 40 (N) on reference wafer 38, that reference wafer 38 includes the extra test points 40(1) and
  • wafer 38 may include several independent series networks of test points .
  • each network should include at least three test points, and the first and last test points of each network should be accessed by spare tester channels unless the resistance of the paths within the reference wafer is negligible compared to the interconnect path resistances.
  • an interconnect structure can "bus" paths interconnecting a single tester channel port to more than one test point on a wafer to be tested, for example when the test points are power and ground terminals .
  • FIG. 7 illustrates an interconnect structure 14 linking tester channels 22(2) and 22(3) to points on a reference wafer 12. Note that interconnect structure 14 includes paths linking tester channel 22(2) to three test points on a wafer 12 instead of just one. In this example channels 22(1) and 22(4) are spare channels. Interconnect structure 14 also links other tester channels (not shown) to other test points (not shown) on wafer 12.
  • FIG. 8 illustrates a reference wafer 38 including conductors linking the test points accessed by interconnect structure 14 into three networks 50-52.
  • the conductors in reference wafer 38 link test points 40(1), 40 (2A) , 40(3) and 40 (4) into a common network 50 to allow channels 22(l)-22(4) to measure the path resistances R2A and R3 in the manner described above.
  • Test points 40 (2B) and 40 (2C) are linked to separate networks 51 and 52.
  • channel 22(2) working together with other tester channels (not shown) linked to networks 51 and 52 can separately measure path resistances R2B and R2C using procedures described above.
  • test points 40 (2B) and 40 (2C) were tied into network 50, it would not be possible for tester channels to separately determine path resistances R2A-R2C.
  • path resistances associated with the three networks 50-52 should not be measured concurrently. For example when measuring the resistances associated with network 50, all of the tester channels connected to networks 51 and 52 should be tristated so that test currents passing through network 50 do not find paths to ground though resistors R2B or R2C.
  • switch 39 may be omitted from driver 24 by connecting the source of transistor Q2 directly to VSS.
  • VSS the known supply voltage
  • ground potential (0 volts)
  • a reference wafer similar in size shape to the wafer to be tested is a convenient way of arranging the necessary test point networks and such a reference wafer fits well into a wafer chuck or other structure that normally holds the wafer to be tested.
  • the present invention is also useful in measuring path resistances in structures (e.g. load boards) for interconnecting an IC tester to ICs in forms other than die on wafers, for example packaged ICs.
  • a packaged IC is usually tested while mounted on a load board, a circuit board providing an IC tester with access to the IC's test points, i.e., its package leads.
  • the packaged IC may be replaced on the load board with an IC package having terminals ("test points") interconnected by bond wires or other conductors to form the necessary test point networks .
  • the path impedances may then be measured as described above .

Abstract

Resistances of signal paths within a interconnect structure for linking input/output (I/O) ports of an integrated circuit (IC) tester to test points of an IC are measured by the IC tester itself. To do so the interconnect structure is used to link the tester's I/O ports to a similar arrangement of test points linked to one another through conductors. Drivers within the tester, which normally transmit digital test signals to IC test points via the I/O ports when the IC is under test, are modified so that they may also either transmit a constant current through the I/O ports or link the I/O ports to ground or other reference potential. The tester then transmits known currents through the signal paths interconnecting the tester's I/O ports. Existing comparators within the tester normally used to monitor the state of an IC's digital output signals are employed to measure voltage drops between the I/O ports, thereby to provide data from which resistance of signal paths within the interconnect structure may be computed.

Description

SYSTEM FOR MEASURING SIGNAL PATH RESISTANCE FOR AN INTEGRATED CIRCUIT TESTER INTERCONNECT STRUCTURE
BACKGROUND OF THE INVENTION
Field of the Invention
The present invention relates in general to integrated circuit (IC) testers and in particular to a system for measuring the resistance of signal paths through an interconnect structure for linking an IC tester to test points on an IC to be tested.
Description of Related Art
It has become increasing popular to test integrated circuits while they are still in the form of die on a wafer. To do so, an IC tester must contact hundreds or thousands of test points on a wafer through an interconnect structure capable of providing a large number of signal paths between a tester's input/output (I/O) ports and test points on a wafer. Since the I/O ports of an IC tester are distributed over a much wider horizontal area than the test points they access, an interconnect structure linking those I/O ports to the test points can be a relatively complicated structure including more than one interconnected signal routing layer and numerous probes, pins and/or contact points that must be precisely aligned and in good contact with one another to provide the necessary signal paths.
Before testing a wafer we would like to confirm that the interconnect structure can provide the necessary signal paths between the test head and the wafer. A connection failure may arise, for example, due to a contact misalignment, broken, missing or contaminated pins, probes or contact pads, open circuit or short circuit faults within interconnect structures or within test heads. In many applications we also would like to verify that the resistance of a signal path between each test head I/O port and a corresponding test point on a wafer is within acceptable limits. Interconnect structure assemblies are usually designed to provide signal paths having particular resistances, and variations from the intended resistance, due for example to corrosion or contamination on contact pads or the tips of probes, can distort test results. The resistances of signal paths within an interconnect structure are typically tested during the manufacturing process using conventional resistance measurement equipment accessing ends of the signal paths via small probes. However signal paths within an interconnect structure can fail after it leaves the factory when the structure is in use in an integrated circuit tester, and it is difficult and inconvenient to periodically remove an interconnect structure from a tester and manually test the continuity and resistance of its signal paths. Open and short circuit signal path failures can often be detected, or at least suspected, when an interconnect structure is in use because such path failures normally lead to characteristic patterns of IC test failures. However when a signal path has a resistance that is marginally outside an acceptable range, IC test failures may not exhibit a clear pattern. Some die will pass and some die will fail a test. Thus die can be improperly rejected as failing a test when the source of the failure was in fact the interconnect structure, and it may not be readily apparent that the failures are the fault of the interconnect structure, not the rejected die.
Thus what is needed is a convenient method for quickly measuring the resistance of signal routing paths through an interconnect structure without having to remove it from its working environment.
SUMMARY OF THE INVENTION The present invention permits an integrated circuit (IC) tester to measure resistances of signal paths within an interconnect structure linking input/output (I/O) ports of the IC tester to test points of an IC .
In accordance with one aspect of the invention, drivers within the tester, which normally transmit digital test signals to IC test points via the I/O ports when the IC is under test, are modified so that they may also either transmit a constant current through the I/O ports or link the I/O ports to ground or other reference potential .
In accordance with another aspect of the invention, the impedance of signal paths in the interconnect structure is measured by first using the interconnect structure to link the tester's I/O ports to a similar arrangement of test points tied to one another through conductors .
In accordance with a further aspect of the invention, the tester then transmits currents of known constant magnitude though the signal paths interconnecting the tester's I/O ports while comparators within the tester, normally used to monitor the state of an IC's digital output signals, are employed to measure voltage drops between the I/O ports, thereby providing data from which resistance of signal paths within the interconnect structure may be computed.
The invention enables a IC tester to measure the impedance of signal paths through the interconnect structure, with relatively minor modifications to the tester's driver circuits.
It is accordingly an object of the invention to provide means for measuring the impedance of signal paths linking ports of an IC tester and test points on an IC.
The concluding portion of this specification particularly points out and distinctly claims the subject matter of the present invention. However those skilled in the art will best understand both the organization and method of operation of the invention, together with further advantages and objects thereof, by reading the remaining portions of the specification in view of the accompanying drawing (s) wherein like reference characters refer to like elements.
BRIEF DESCRIPTION OF THE DRAWINGS FIG. 1 is a simplified partial elevation view of a test head of an integrated circuit (IC) tester employing tester channels in accordance with the invention to access a wafer under test via a conventional interconnect structure;
FIG. 2 is a simplified partial plan view of a portion of a typical wafer;
FIG. 3 represents in simplified block diagram form prior art tester channels implemented by the test head of FIG. 1 accessing pads of an IC wafer via the interconnect structure of FIG. 1; FIG. 4 is a combination block and schematic diagram of a driver of FIG. 3 in accordance with the invention;
FIG. 5 is a simplified combination block and schematic diagram illustrating portions of three tester channels linked through an interconnect structure to a reference wafer in a manner permitting the tester channels to measure path impedances through the interconnect structure in accordance with the invention;
FIG. 6 illustrates in block diagram form a manner in which an IC tester may be linked to a reference wafer via an interconnect structure so as to permit the tester to measure path impedances through the interconnect structure in accordance with the invention;
FIG. 7 illustrates in block diagram form an interconnect structure linking I/O terminals of a set of tester channels to points on a IC to be tested; and
FIG. 8 illustrates in block diagram form a manner in which the IC tester of FIG. 7 may be linked to a reference wafer via the interconnect structure of FIG. 7 so as to permit the tester to measure path impedances through the interconnect structure in accordance with the invention.
DESCRIPTION OF THE PREFERRED EMBODIMENTS The present invention relates to a method and apparatus for measuring the resistance of signal paths through an interconnect structure providing signal paths between input/output (I/O) ports of a wafer level integrated circuit (IC) tester and test points on an IC wafer to be tested. Since the nature of the invention is best understood in the context of an IC tester architecture, a typical IC tester architecture is briefly outlined below.
Integrated Circuit Tester
FIG. 1 is a simplified partial elevation view of a test head 10 of an IC tester accessing test points on a wafer under test 12 via a conventional interconnect structure 14. FIG. 2 is a simplified plan view of a portion of a wafer 12, and FIG. 3 is a simplified block diagram representing tester circuits that may be mounted in test head 10 of FIG. 1. Referring to FIGs . 1-3, test head 10 holds a set of circuit boards implementing circuits for carrying out both digital tests on ICs implemented in the form of die 20 on wafer 12. In this example each die 20 includes several test points 21 providing signal input/output (I/O) access to the circuits the die implement. For simplicity FIG. 2 illustrates each die 20 as having only four test points 21, but IC die typically have a much larger number of test points. I/O ports 9 of test head 10 access pads on an upper surface of interconnect structure 14, for example, via a set of pogo pin connectors 16. Interconnect structure 14 in turn may access test points 21 on wafer 12 via a set of probes 18 and provides signal paths between test points 21 and probes 18.
There are many ways for a conventional interconnect structure 14 to contact test points on a wafer die. For example each test point 21 may be a conductive pad on the surface of wafer 12 and case probes 18 attached to an underside of interconnect structure 14 may have tips for contacting the pads . Alternatively spring contacts may be attached to I/O pads on the surface of wafer 12 itself, and pads on the under surface of interconnect structure 14 may act as "probes" 18 accessing tips of the spring contacts which act as the wafer's "test points" 21. The invention is applicable to any type of interconnect structure.
Test head 10 holds circuit boards implementing a set of tester channels 22 for accessing test points 21 of wafer 12. Each channel 22 includes a driver 24 for transmitting a digital test signal via the channel's I/O port 9 to the corresponding test point 21 and a comparator 28 receiving signals appearing at I/O port 9. Each channel include a conventional programmable test controller 26. During a digital test, the test controller 26 within each channel 22 supplies precisely timed signals (TRISTATE and DRIVE) to driver 24 to set the state (high, low or tristate) of the test signal sent to test point 21. Test controller 26 also supplies an adjustable reference voltage (REF) to an input to comparator 28. Comparator 28 generates an output signal (STATE) supplied to test controller 26 to signal whether the IC output signal is higher or lower in voltage than the REF signal, thereby indicating the logic state of the IC output signal .
Since pogo pins 16 are distributed over a much wider horizontal area than probes 18, interconnect structure 14 must provide signal paths extending in both horizontal and vertical directions to interconnect pogo pins 16 and probes 18. Thus interconnect structure 14 may be relatively complicated having more than one interconnected layer. Before testing wafer 12, we would like the IC tester to be able to quickly confirm that interconnect structure 14 will provide a signal path of appropriate resistance between the test head I/O ports 9 and the test points 21 on wafer 12.
To measure the resistance of a signal path we can ground one end of the path, send a current of known magnitude through the path, and then measure the voltage at the ungrounded end. The path resistance is equal to the measured voltage divided by the current. In accordance with the invention, tester 10 is adapted to measure impedances in this manner.
Referring to FIG. 3, if we provide a reference wafer having a set of test points similar in arrangement to points
21 of the wafer 12 to be tested, but having conductive paths linking those test points, then I/O ports 9 of various channels 22 will be linked through conductive paths. If each channel 22 is capable of generating a constant current output at its output I/O port 9, measuring a voltage at its output port 9, and/or grounding its output port 9, then tester 10 can measure the resistances of signal paths through interconnect structure 14 in various ways described below. For example, if test points 21A and 2IN are conductively linked, then when channel 22N grounds its I/O port 9N, channel 22A can determine the resistance of the signal path between I/O ports 9A and 9N by sending a current of known magnitude through that path and measuring the voltage at ports 9A and 9N. The path resistance is equal to the voltage difference divided by the current. Of course, we would like to know the separate "one-way" path resistances of the path between port 9A and test point 21A and the path between port 9N and test point 2IB, not just the total "round-trip" path resistance between ports 9A and 9N. However, as explained below, by measuring resistances of several "round-trip" path combinations tester 10 can determine resistances of all "one-way" paths though interconnect structure 14. However before discussing the various ways in which tester 10 can measure path resistances, we first describe how each channel 22 is adapted to measure a voltage at its I/O port 9, to supply a constant current output at its I/O port 9, and to ground its I/O port 9.
Comparator
Tester channel 22, like typical prior art digital tester channels, includes a comparator 28 for producing an output signal STATE indicating whether an input signal arriving at I/O port 9 is higher or lower in voltage than reference signal REF. During digital tests, test controller 26 sets the REF signal magnitude between specified high and low logic levels so that the comparator 28 output signal STATE indicates the logic state of the signal appearing at I/O port 9. However comparator 28 is also capable of being operated in a way that allows channel 22 to measure a voltage appearing at I/O port 9 during path resistance measurements. For example test controller 26 may monotonically increase or decrease the voltage magnitude of the REF signal input to comparator 28 until it detects a change of state of the STATE signal output of comparator 28. The magnitude of the REF signal voltage at the point when the STATE signal changes state is equal to the magnitude of the signal at I/O port, within the resolution of the step size by which test circuit 26 varies the REF voltage.
Test controller 26 may alternatively vary the REF signal in any of many well-known search patterns to more quickly determine the REF signal levels most closely bounding the voltage level at I/O port 9.
Driver
In a typical prior art tester channel, a tristate driver producing the channel's output signal may tristate that output signal or may set it to either of two voltage levels, the high and low logic levels of the device under test. The driver is not, however, capable of producing a constant current output signal. In accordance with the invention, we provide a "5-state" driver 24 that, in addition to providing high, low and tristate output levels, is also capable of producing a constant current output signal input I/O port 9 or of grounding I/O port 9. FIG. 4 is a combination block and schematic diagram of driver 24 of FIG. 3. Driver 24 is generally similar to conventional tristate drivers in that it includes an NMOS transistor Ql and a PMOS transistor Q2 having gates driven by a logic circuit in response to the DRIVE and TRISTATE signals from test controller 26. When the TRISTATE signal is true, logic circuit 35 turns off both Ql and Q2 to tristate I/O port 9. When the TRISTATE signal is false and the DRIVE signal is true, logic circuit 35 turns on Ql and turns off Q2 thereby driving I/O port 9 up. When the TRISTATE signal is false and the DRIVE signal is false, logic circuit 35 turns off Ql and turns on Q2 thereby pulling down on I/O port 9. In a conventional tristate driver, drain and source terminals of transistors Ql and Q2 are respectively tied directly to supply voltages VDD and VSS, and these voltages determine the high and low logic levels of the driver's output signal. However in driver 24 of the present invention, transistor Ql is tied to VDD via a switch 37 and transistor Q2 is tied to VSS through a switch 39. A MODE signal output of test controller 26 of FIG. 3 controls both switches 37 and 39. During digital tests, the MODE signal sets switches 37 and 39 to link transistors Ql and Q2 to VDD and VSS so that driver 24 acts like a conventional tristate driver. However when the path resistances of interconnect structure 14 are to be measured, test controller 26 sets switch 37 to connect a current source I to the drain of transistor Ql and set switch 39 to ground the source of transistor Q2. Thereafter when test controller 26 sets the TRISTATE signal false, driver 24 may either send a constant current through the signal path connected to I/O port 9 or will ground I/O port 9 depending on the state of the DRIVE signal. Otherwise, when I/O port 9 is to be neither grounded nor receive a constant current from driver 24, test controller 26 may set the TRISTATE signal true to tristate the output of driver 24. Path Resistance Measurement
FIG. 5 is a simplified combination block and schematic diagram illustrating portions of three tester channels 22(1)- 22(3) linked through interconnect structure 14 to a reference wafer 38. (For simplicity, the switches 37 and 39 of FIG. 4, which are set to connect the driver transistors to current source and ground during resistance testing, are omitted from FIG. 5.*) Other tester channels (not shown) are linked to other test points on reference wafer 38 in a similar manner. Reference wafer 38 is similar in size and shape to the wafer 12 (FIG. 1) to be tested, and we position reference wafer 38 under interconnect structure 14 (FIG. 1) in place of the wafer 12 to be tested when we want to measure signal path resistances within the interconnect structure. Reference wafer 38 has a pattern of test points 40(1) -4 (3) (and others not shown) on its surface mimicking the pattern of test points on the surface of wafer 12. Thus with the reference wafer appropriately positioned under interconnect structure 14, the I/O ports 9(1) -9 (3) of channels 22(1) -22 (3) will have access to corresponding test point 40(1) -40 (3) of reference wafer 38. Test points 40(1) -40 (3) are all linked by a conductor 42 implemented within reference wafer 38.
The path resistances between tester I/O ports 9(1) -9 (3) and corresponding test points 40(1) -40 (3) are represented in FIG. 5 by a set of resistors R1-R3. As described below, these "one-way" path resistances can be calculated from results of a set of three "round-trip" path resistance measurements.
The tester first measures a round-trip path resistance RA = R1+R3 between ports 9(1) and 9(3) . To do so, we turn on transistor Qll of channel 22(1) and transistor Q23 of channel 22(3) so that constant current I flows from I/O port 9(1) to ground via path resistances Rl and R3 and transistor Q23. We turn off all other transistors Q21, Q12 , Q22 and Q13. Channel 22(1) then suitably varies the reference signal input (REFl) to its comparator 28(1) to determine the voltage at I/O port 9(1). Path resistance RA is equal to this voltage divided by the magnitude of current I.
The tester then uses a similar procedure to measure a round-trip path resistance RB = R1+R2 between ports 9(1) and 9(2) by turning on transistors Qll and Q22 and turning off all other transistors Q21, Q12, Q13 and Q23 so that constant current I flows from I/O port 9(1) to ground via path resistances Rl and R2 and transistor Q22. Channel 22(1) then again varies the reference signal input (REFl) to its comparator 28(1) to determine the voltage at I/O port 9(1). Path resistance RB is equal to this voltage divided by the magnitude of current I.
Finally the tester measures a round-trip path resistance RC = R2+R3 between ports 9(2) and 9(3) by turning on transistors Q12 and Q23 and turning off all other transistors Qll, Q21, Q22 and Q13 so that constant current I flows from I/O port 9(2) to ground via path resistances R2 and R3 and transistor Q23. Channel 22(2) then suitably varies the reference signal input (REF2) to its comparator 28(2) to determine the voltage at I/O port 9(2). Path resistance RC is equal to this voltage divided by the magnitude of current I .
We now have three equations in three unknowns (Rl, R2 and R3:
RA = Rl + R3 RB = Rl + R2 RC = R2 + R3
Solving for Rl, Rl and R3 we have,
Rl = (+RA - RB + RC) /2 R2 = (-RA + RB + RC) /2 R3 = (+RA + RB - RC) /2.
Therefore, as long as reference wafer 38 links all test points 40 in groups of at least three, the tester can use the above-described procedure to produce data allowing a host computer to determine the resistance of each path between an I/O port 9 of an tester channel 22 and a test point on the reference wafer 38 to which it is linked.
Switch 39 may be omitted from the circuit FIG. 4 so that transistor Q2 remains connected to VSS during resistance measurement tests instead of being grounded. In such case the magnitude of VSS should be subtracted from the measured voltage magnitude of the test signal at its source I/O port.
Referring to FIG. 5, when impedances of transistors Q12, Q22 and Q23 are significant compared to the path resistances being measured, the voltage of a test signal receiving I/O ports should be measured and used to offset the voltage of the test signal sending I/O port when measuring path resistances.
For example, when measuring path resistance R1+R3, tester channel 22(3) should be operated so as to measure the voltage at I/O port 9(3) when channel 22(1) is transmitting the test current I via port 9(1) and measuring the voltage at I/O port 9(1). The path impedance R1+R2 is then computed by dividing the voltage difference between I/O ports 9(1) and 9(3) by the magnitude of current I . This approach also eliminates the need for switch 39.
Alternative Impedance Measuring Method
The above-described method can be used when the resistance of the conductor 42 of reference wafer 38 between test points 40(1) -40 (3) is negligibly small compared to resistances R1-R3. This is typically the case when interconnect structure 14 places resistors in the signal paths . However when interconnect path resistance R1-R3 are sufficiently low, the inherent path resistances of conductors 42 within the reference wafer 38 can unduly influence the results of the above-described resistance measurement method. Also, since a defect in any of conductors 42 could make one or more of resistances R1-R3 appear higher than it really is, we would like to provide a way for the tester to measure path resistances R1-R3 that separates out the path resistances associated with conductor 42.
FIG. 6 illustrates a test configuration in which output ports 9(1)-9(N) a set of N channels 22(1)-22(N) are connected via paths through an interconnect structure 14 to a set of test points 40(1)-40(N) on reference wafer 38 which are connected to form a series network by conductors within the reference wafer. A set of resistors R(1)-R(N) represent the path resistances through interconnect structure 14 while a set of resistors RX(1)- RX(N-l) represent the inherent path resistances of the conductors linking test points 40(1)-40(N). To measure the interconnect path resistances, the tester first sets channel 22(1) to produce a constant current output at port 9(1) and sets channel 22 (N) to ground port 9 (N) . All other channels 22 (2) -22 (N-l) are set to tristate their drivers. Each channel 22 (1) -22 (N-l) then measures the voltage at its corresponding port 9(1) -9 (N-l). Since essentially no current passes through resistors R(2)-R(N-1), the voltage measured at each port 9 (2) -9 (N-l) is nearly equal to the voltage appearing at a corresponding test point 40 (2) -4 (N-l) . Accordingly a host computer having access to the port voltage measurements can determine path resistance RX(2) by dividing the difference between the measured voltage at ports 9(2) and 9(3) by the current supplied by channel 22(1). The host computer can also find the sum R(1)+RX(1) by dividing the difference between measured voltages at port 9(1) and 9(2) by the supplied current and the sum R(N) +RX(N-1) by dividing the difference between measured voltages at ports 9 (N-l) and 9 (N) by the supplied current. Thus the host computer can determine RXd)-RX(N-l) , R(1)+ RX(1), and R (N) +RX (N-l ) . The tester now sets channel 22(1) to supply a constant current at port 9(1), set channel 22(2) to ground port 9(2), and set all other channels to tristate their ports 9(3)-9N). Channel 22(1) then measures the voltage at port 9(1) . Dividing the port voltage channel 22(1) detects by the supplied current, we obtain a resulting resistance equal to Rl + RX(1) + R(2) . Since the host computer already knows the sum Rl + RX(1) , it can subtract that sum from the result to find the value of R(2) .
The tester next sets channel 22(1) to supply a constant current at port 9(1), sets channel 22(3) to ground port 9(3), and sets all other channels to tristate their I/O ports. Since essentially no current passes through R(2), the voltage at test point 40(2) is essentially the same as the voltage channel 22(2) detects at port 9(2). Thus dividing the voltage channel 22(2) detects by the supplied current, provides a result equal to RX(2) + R(3). Since the host computer already knows the value of RX(2), it can subtract that value from the result to find the value of R(3) . The tester may follow similar procedures to determine all path resistances R(2)-R(N-1) in turn. The tester cannot, however, provide data sufficient to allow a host computer to determine resistances R(l) or R(N) separate from resistances RX(1) and RX(N-l) . But this need not be a problem when channels 22(1) and 22 (N) are "spare" tester channels not used to access test points on the wafer that is to be tested and the interconnect paths through resistors R(l) and R(N) are spare paths not used when the tester subsequently tests an IC. Hence it isn't necessary to determine resistances R(l) and
R(N) apart from resistances RX(1) and RX(N-l) . We do have to ensure, however, that interconnect structure 14 has the extra paths needed to link the spare channels 22(1) and 22 (N) to test points 40(1) and 40 (N) on reference wafer 38, that reference wafer 38 includes the extra test points 40(1) and
40 (N), and that the reference wafer connects points 40(1) and 40 (N) at opposite ends of the series network of interconnected test points 40 (2 ) -40 (N-l) .
Note that it is not necessary for conductors in reference wafer 38 to link all test points 40 into one large series network; wafer 38 may include several independent series networks of test points . However each network should include at least three test points, and the first and last test points of each network should be accessed by spare tester channels unless the resistance of the paths within the reference wafer is negligible compared to the interconnect path resistances. By decreasing test point network size and increasing the number of networks, we increase the speed with which the tester can measure path resistances because we increase the number of impedance measurements that it can perform concurrently. However at the same time we may also increase the number of spare channels needed, since each additional network requires two additional spare channels when the measurement must account for path resistances within the reference wafer.
Impedance Measurement in Bused Interconnects
In some applications, an interconnect structure can "bus" paths interconnecting a single tester channel port to more than one test point on a wafer to be tested, for example when the test points are power and ground terminals .
FIG. 7 illustrates an interconnect structure 14 linking tester channels 22(2) and 22(3) to points on a reference wafer 12. Note that interconnect structure 14 includes paths linking tester channel 22(2) to three test points on a wafer 12 instead of just one. In this example channels 22(1) and 22(4) are spare channels. Interconnect structure 14 also links other tester channels (not shown) to other test points (not shown) on wafer 12.
FIG. 8 illustrates a reference wafer 38 including conductors linking the test points accessed by interconnect structure 14 into three networks 50-52. The conductors in reference wafer 38 link test points 40(1), 40 (2A) , 40(3) and 40 (4) into a common network 50 to allow channels 22(l)-22(4) to measure the path resistances R2A and R3 in the manner described above.
Test points 40 (2B) and 40 (2C) are linked to separate networks 51 and 52. Thus, channel 22(2), working together with other tester channels (not shown) linked to networks 51 and 52 can separately measure path resistances R2B and R2C using procedures described above. Note that if test points 40 (2B) and 40 (2C) were tied into network 50, it would not be possible for tester channels to separately determine path resistances R2A-R2C. Note also that path resistances associated with the three networks 50-52 should not be measured concurrently. For example when measuring the resistances associated with network 50, all of the tester channels connected to networks 51 and 52 should be tristated so that test currents passing through network 50 do not find paths to ground though resistors R2B or R2C.
Alternative Embodiments
Thus has been shown and described a system for testing resistance of signal paths through any kind of interconnect structure linking ports of an integrated circuit tester to points of an IC wafer under test. While the forgoing specification has described preferred embodiment (s) of the present invention, one skilled in the art may make many modifications to the preferred embodiment without departing from the invention in its broader aspects. For example, referring to FIG. 4, switch 39 may be omitted from driver 24 by connecting the source of transistor Q2 directly to VSS. In such case the known supply voltage VSS, rather than ground potential (0 volts) , may be used as a reference potential when making resistance measurements. For example, referring to FIG. 5, suppose Q23 were to link port 9(2) to VSS instead of ground as shown, while channel 22(1) is sending current I through the path having resistance Rl + R2. Then in order to determine the magnitude of R1+R3, we subtract VSS from the voltage measured at port 9(1) and divide the result by the magnitude of I. Thus while in the preferred embodiment the driver 24 of one of the tester channels always grounds a port during a path resistance measurement operation, the driver could alternatively connect the port to any known reference potential provided that all measured voltages are offset by the reference potential offsets voltage when calculating resistance values. Using ground as a reference potential is preferred, however, because it eliminates errors that arise from any noise or inaccuracy in the reference potential. Also, referring to FIG. 5, contact points 40 and conductor 42 need not necessarily be implemented on reference wafer 38; any conductor providing interconnected contact points 40 accessible to interconnect structure 14 may be employed to carry out the function of reference wafer 38.
However a reference wafer similar in size shape to the wafer to be tested is a convenient way of arranging the necessary test point networks and such a reference wafer fits well into a wafer chuck or other structure that normally holds the wafer to be tested.
The present invention is also useful in measuring path resistances in structures (e.g. load boards) for interconnecting an IC tester to ICs in forms other than die on wafers, for example packaged ICs. For example, a packaged IC is usually tested while mounted on a load board, a circuit board providing an IC tester with access to the IC's test points, i.e., its package leads. To measure the impedance of interconnect paths, including paths through the load board, the packaged IC may be replaced on the load board with an IC package having terminals ("test points") interconnected by bond wires or other conductors to form the necessary test point networks . The path impedances may then be measured as described above .
The appended claims therefore are intended to cover all such modifications as fall within the true scope and spirit of the invention.

Claims

CLAIMS What is claimed is:
1. A method for measuring resistance of signal paths within an interconnect structure for linking I/O ports of a plurality of channels of an integrated circuit (IC) tester to a plurality of first test points arranged on an IC to be tested, the method comprising the steps of: a. providing a comparator within each channel for producing a state signal indicating whether a voltage of the channel's I/O port exceeds a reference voltage; b. providing a driver within each of said channels that can be signaled to selectively provide a digital test signal at the channel's I/O port, to supply a constant current to said I/O port, to connect said I/O port to a reference potential and to tristate said I/O port; c. providing a plurality of second test points in an arrangement substantially similar to an arrangement of said first test points on said IC; and d. providing a conductor linking said second test points; e. employing said interconnect structure to interconnect ones of said second test points with I/O ports of ones of said channels .
2. The method in accordance with claim 1 further comprising the step of: f. signaling the driver of a first channel of said channels to supply said constant current to the first channel's I/O port.
3. The method in accordance with claim 2 further comprising the step of: g. signaling the driver of a second channel of said channels to connect the I/O port of said second channel to said reference potential.
4. The method in accordance with claim 3 further comprising the step of: h. signaling drivers of others of said channels to tristate their I/O ports, such that substantially all of the constant current supplied to said first channel's I/O port passes between said first channel's I/O port and said second channel's I/O port via said interconnect structure and said conductor.
5. The method in accordance with claim 4 further comprising the step of: i. altering the reference voltage supplied to the comparator of one of said channels and monitoring the state signal produced thereby to determine a port voltage at the I/O port of said one of said channels produced in response to said constant current.
6. The method in accordance with claim 5 further comprising the step of: . calculating a signal path resistance in accordance with magnitudes of the port voltage, and said constant current .
7. The method in accordance with claim 4 further comprising the step of: i. altering the reference voltage supplied to the comparator of a one of said channels and monitoring the state signal produced thereby to determine a first port voltage at the I/O port of said one of said channels produced in response to said constant current. j . altering the reference voltage supplied to the comparator of another of said channels and monitoring the state signal produced thereby to determine a second port voltage at the I/O port of said one of said channels produced in response to said constant current, and k. calculating a signal path resistance in accordance with magnitudes of the first port voltage, said reference potential, and said constant current.
8. The method in accordance with claim 5 further comprising the steps of: j . signaling the driver of a third channel of said channels to connect the I/O port of said third channel to said reference potential; k. signaling drivers of other channels of said channels to tristate their I/O ports, such that substantially all of the constant current supplied to said first channel's I/O port passes between said first channel's I/O port and said third channel's I/O port via said interconnect structure and said conductor; and
1. altering the reference voltage of the comparator of one of said channels and monitoring the state signal produced thereby to determine a second port voltage at the I/O port of said at least one of said channels produced in response to said constant current .
9. The method in accordance with claim 8 further comprising the steps of: m. signaling the driver of said second channel of said channels to supply said constant current to the second channel's I/O port; n. signaling drivers of other channels of said channels to tristate their I/O ports, such that substantially all of the constant current supplied to said second channel's I/O port passes to said third channel's I/O port via said interconnect structure and said conductor; and o. altering the reference voltage of the comparator of one of said channels and monitoring the state signal produced thereby to determine a fourth port voltage at the I/O port of said at least one of said channels produced in response to said constant current.
10. The method in accordance with claim 9 further comprising the step of: p. calculating at least one signal path resistance in accordance with magnitudes of the first, second and third port voltages, said reference potential, and said constant current .
11. The method in accordance with claim 1 wherein said IC to be tested is a die on a wafer and wherein said plurality of second test points provided at step c and said conductor provided at step d are implemented on a reference wafer.
12. The method in accordance with claim 11 wherein said reference wafer is substantially similar in size and shape to said wafer.
13. The method in accordance with claim 1 wherein said reference potential is a ground potential .
14. A channel for an integrated circuit tester, the channel comprising: an input/output (I/O) port; a first transistor for turning on and off in response to a first control signal supplied thereto, said first transistor having a first terminal linked to said I/O port, and having a second terminal, said first transistor conductively linking said first and second terminals through low impedance when turned on and isolating said first and second terminals through high impedance when turned off; a second transistor for turning on and off in response to a second control signal supplied thereto, having a third terminal linked to said I/O port, and having a fourth terminal, said second transistor conductively linking said third and fourth terminals through low impedance when turned on and isolating said third and fourth terminals through high impedance when turned off; reference signal generation means for selectively supplying one of a first reference voltage and a constant current to said fourth terminal selected in response to a third control signal supplied thereto; a source of second reference voltage; comparator means linked to said I/O port for producing an indicating signal indicating whether a voltage at said I/O port exceeds an adjustable reference voltage supplied thereto; and control means for supplying said first, second and third control signals and said adjustable reference voltage to said first and second transistors, said reference signal generation means and said comparator respectively.
15. The channel in accordance with claim 14 wherein said reference signal generation means comprises: a first voltage source; a current source; and means for alternatively connecting either one of said first voltage source and said current source to said second terminal in response to said third control signal .
16. The channel in accordance with claim 14 wherein said means for applying said second reference voltage to said fourth terminal comprises: a node at ground potential; a source of said second reference voltage, and switch means for selectively linking either of said source of second reference voltage and node to said fourth terminal in response to said third control signal.
PCT/US2001/009205 2000-04-13 2001-03-23 System for measuring signal path resistance for an integrated circuit tester interconnect structure WO2001079868A2 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
AU2001249350A AU2001249350A1 (en) 2000-04-13 2001-03-23 System for measuring signal path resistance for an integrated circuit tester interconnect structure

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US09/548,886 2000-04-13
US09/548,886 US6677744B1 (en) 2000-04-13 2000-04-13 System for measuring signal path resistance for an integrated circuit tester interconnect structure

Publications (2)

Publication Number Publication Date
WO2001079868A2 true WO2001079868A2 (en) 2001-10-25
WO2001079868A3 WO2001079868A3 (en) 2002-02-28

Family

ID=24190786

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/US2001/009205 WO2001079868A2 (en) 2000-04-13 2001-03-23 System for measuring signal path resistance for an integrated circuit tester interconnect structure

Country Status (3)

Country Link
US (4) US6677744B1 (en)
AU (1) AU2001249350A1 (en)
WO (1) WO2001079868A2 (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
RU169621U1 (en) * 2016-04-22 2017-03-24 Федеральное государственное бюджетное образовательное учреждение высшего образования Московский авиационный институт (национальный исследовательский университет) (МАИ) DEVICE FOR CONTROL OF TECHNOLOGICAL ERROR WIDTH OF THE CONDUCTORS OF THE PCB

Families Citing this family (57)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6232789B1 (en) * 1997-05-28 2001-05-15 Cascade Microtech, Inc. Probe holder for low current measurements
US5729150A (en) * 1995-12-01 1998-03-17 Cascade Microtech, Inc. Low-current probe card with reduced triboelectric current generating cables
US5914613A (en) * 1996-08-08 1999-06-22 Cascade Microtech, Inc. Membrane probing system with local contact scrub
US6034533A (en) * 1997-06-10 2000-03-07 Tervo; Paul A. Low-current pogo probe card
US6256882B1 (en) 1998-07-14 2001-07-10 Cascade Microtech, Inc. Membrane probing system
US6578264B1 (en) * 1999-06-04 2003-06-17 Cascade Microtech, Inc. Method for constructing a membrane probe using a depression
US6838890B2 (en) * 2000-02-25 2005-01-04 Cascade Microtech, Inc. Membrane probing system
US6677744B1 (en) * 2000-04-13 2004-01-13 Formfactor, Inc. System for measuring signal path resistance for an integrated circuit tester interconnect structure
DE20114544U1 (en) * 2000-12-04 2002-02-21 Cascade Microtech Inc wafer probe
US7085977B2 (en) * 2000-12-19 2006-08-01 Texas Instruments Incorporated Method and system for detecting an outlying resistance in a plurality of resistive elements
WO2003052435A1 (en) 2001-08-21 2003-06-26 Cascade Microtech, Inc. Membrane probing system
EP1509776A4 (en) * 2002-05-23 2010-08-18 Cascade Microtech Inc Probe for testing a device under test
GB2394780B (en) * 2002-10-29 2006-06-14 Ifr Ltd A method of and apparatus for testing for integrated circuit contact defects
US6724205B1 (en) * 2002-11-13 2004-04-20 Cascade Microtech, Inc. Probe for combined signals
US7057404B2 (en) * 2003-05-23 2006-06-06 Sharp Laboratories Of America, Inc. Shielded probe for testing a device under test
US20040246008A1 (en) * 2003-06-04 2004-12-09 Barr Andrew H. Apparatus and method for detecting and rejecting high impedance interconnect failures in manufacturing process
US6895353B2 (en) * 2003-06-04 2005-05-17 Hewlett-Packard Development Company, L.P. Apparatus and method for monitoring high impedance failures in chip interconnects
US6940288B2 (en) * 2003-06-04 2005-09-06 Hewlett-Packard Development Company, L.P. Apparatus and method for monitoring and predicting failures in system interconnect
US6933853B2 (en) * 2003-06-12 2005-08-23 Hewlett-Packard Development Company, L.P. Apparatus and method for detecting and communicating interconnect failures
JP2007517231A (en) * 2003-12-24 2007-06-28 カスケード マイクロテック インコーポレイテッド Active wafer probe
US6972571B2 (en) * 2004-03-22 2005-12-06 Freescale Semiconductor, Inc. Load board with embedded relay tracker
JP4980903B2 (en) * 2004-07-07 2012-07-18 カスケード マイクロテック インコーポレイテッド Probe head with membrane suspension probe
DE202005021435U1 (en) * 2004-09-13 2008-02-28 Cascade Microtech, Inc., Beaverton Double-sided test setups
JP4948417B2 (en) * 2004-11-02 2012-06-06 カスケード マイクロテック インコーポレイテッド Optically enhanced digital imaging system
US7656172B2 (en) 2005-01-31 2010-02-02 Cascade Microtech, Inc. System for testing semiconductors
US7535247B2 (en) * 2005-01-31 2009-05-19 Cascade Microtech, Inc. Interface for testing semiconductors
US7057397B1 (en) * 2005-03-03 2006-06-06 Lattice Semiconductor Corporation Output impedance measurement techniques
US7449899B2 (en) * 2005-06-08 2008-11-11 Cascade Microtech, Inc. Probe for high frequency signals
US7560947B2 (en) * 2005-09-28 2009-07-14 Teradyne, Inc. Pin electronics driver
US20070200571A1 (en) * 2006-02-16 2007-08-30 Kevin Quinn Verifying individual probe contact using shared tester channels
JP2007248385A (en) * 2006-03-17 2007-09-27 Agilent Technol Inc Apparatus for measuring semiconductor device characteristics
US7492181B1 (en) * 2006-05-31 2009-02-17 Credence Systems Corporation Method and device for enabling the measurement of device under test voltages using a testing instrument of limited range
US7403028B2 (en) 2006-06-12 2008-07-22 Cascade Microtech, Inc. Test structure and probe for differential signals
US7723999B2 (en) * 2006-06-12 2010-05-25 Cascade Microtech, Inc. Calibration structures for differential signal probing
US7764072B2 (en) * 2006-06-12 2010-07-27 Cascade Microtech, Inc. Differential signal probing system
US7443186B2 (en) * 2006-06-12 2008-10-28 Cascade Microtech, Inc. On-wafer test structures for differential signals
US7956628B2 (en) * 2006-11-03 2011-06-07 International Business Machines Corporation Chip-based prober for high frequency measurements and methods of measuring
US7876114B2 (en) * 2007-08-08 2011-01-25 Cascade Microtech, Inc. Differential waveguide probe
JP5461394B2 (en) * 2008-05-21 2014-04-02 株式会社アドバンテスト Test wafer unit and test system
US7944225B2 (en) * 2008-09-26 2011-05-17 Formfactor, Inc. Method and apparatus for providing a tester integrated circuit for testing a semiconductor device under test
US7888957B2 (en) * 2008-10-06 2011-02-15 Cascade Microtech, Inc. Probing apparatus with impedance optimized interface
US8410806B2 (en) * 2008-11-21 2013-04-02 Cascade Microtech, Inc. Replaceable coupon for a probing apparatus
US8400179B1 (en) * 2009-07-20 2013-03-19 Keithley Instruments, Inc. Method for load-line correction of pulsed measurements
JP2012059328A (en) * 2010-09-10 2012-03-22 Renesas Electronics Corp Test circuit and semiconductor integrated circuit including the same
CN102567150A (en) * 2010-12-15 2012-07-11 鸿富锦精密工业(深圳)有限公司 Main board interface testing device
CN103135022B (en) * 2011-11-23 2016-01-20 上海华虹宏力半导体制造有限公司 The method of automatic detector probe card contact performance in test program
US8933715B2 (en) * 2012-04-08 2015-01-13 Elm Technology Corporation Configurable vertical integration
CN103472347A (en) * 2012-06-08 2013-12-25 富泰华工业(深圳)有限公司 Auxiliary testing circuit, chip with auxiliary testing circuit and circuit board with auxiliary testing circuit
RU2561337C1 (en) * 2014-03-14 2015-08-27 Федеральное государственное бюджетное образовательное учреждение высшего профессионального образования "Ульяновский государственный технический университет" Method of measurement of heat resistance of cmos of digital integrated chips
US9768780B2 (en) * 2014-05-30 2017-09-19 Intel Corporation Apparatus for providing shared reference device with metal line formed from metal layer with lower resistivity compared to other metal layers in processor
US9945888B2 (en) * 2015-12-08 2018-04-17 Sandisk Technologies Llc On-die measurement technique for I/O DC parameters VOL and VOH
CN107885606B (en) 2016-09-30 2020-12-01 中芯国际集成电路制造(北京)有限公司 Reliability evaluation method of interlayer interconnection component
KR102387464B1 (en) * 2017-10-12 2022-04-15 삼성전자주식회사 Apparatus and method for testing interconnect circuit, and method for manufacturing semiconductor device comprising the method
DE102018217406B4 (en) * 2018-06-18 2020-07-23 ATEip GmbH Method and device for electrically testing an electrical assembly
US11187746B2 (en) * 2019-03-26 2021-11-30 Nuvoton Technology Corporation Contact quality testing
US11353496B2 (en) * 2019-05-08 2022-06-07 Hamilton Sundstrand Corporation Frequency-based built-in-test for discrete outputs
EP4088133A4 (en) * 2020-01-08 2024-02-14 Formfactor Inc Beamforming device testing

Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5101153A (en) * 1991-01-09 1992-03-31 National Semiconductor Corporation Pin electronics test circuit for IC device testing
US5414351A (en) * 1993-10-22 1995-05-09 United Microelectronics Corporation Method and apparatus for testing the reliability of semiconductor terminals
US5617035A (en) * 1993-11-01 1997-04-01 Motorola, Inc. Method for testing integrated devices
DE19756466A1 (en) * 1996-12-26 1998-07-30 Ando Electric Test head for integrated circuit testing device

Family Cites Families (13)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3609537A (en) * 1969-04-01 1971-09-28 Ibm Resistance standard
JP2589405B2 (en) * 1990-09-20 1997-03-12 三菱電機株式会社 Semiconductor integrated circuit
US5221905A (en) * 1992-02-28 1993-06-22 International Business Machines Corporation Test system with reduced test contact interface resistance
JPH07130817A (en) * 1993-10-30 1995-05-19 Sony Corp Method and apparatus for evaluating reliability of metal wiring
US6055661A (en) * 1994-06-13 2000-04-25 Luk; Fong System configuration and methods for on-the-fly testing of integrated circuits
JP3233559B2 (en) * 1995-08-14 2001-11-26 シャープ株式会社 Method and apparatus for testing semiconductor integrated circuit
US5736850A (en) * 1995-09-11 1998-04-07 Teradyne, Inc. Configurable probe card for automatic test equipment
US5838161A (en) 1996-05-01 1998-11-17 Micron Technology, Inc. Semiconductor interconnect having test structures for evaluating electrical characteristics of the interconnect
US6087843A (en) * 1997-07-14 2000-07-11 Credence Systems Corporation Integrated circuit tester with test head including regulating capacitor
US6181144B1 (en) * 1998-02-25 2001-01-30 Micron Technology, Inc. Semiconductor probe card having resistance measuring circuitry and method fabrication
DE19817763C2 (en) 1998-04-21 2001-02-15 Texas Instruments Deutschland Method for calibrating a measuring device
US6339338B1 (en) * 2000-01-18 2002-01-15 Formfactor, Inc. Apparatus for reducing power supply noise in an integrated circuit
US6677744B1 (en) * 2000-04-13 2004-01-13 Formfactor, Inc. System for measuring signal path resistance for an integrated circuit tester interconnect structure

Patent Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5101153A (en) * 1991-01-09 1992-03-31 National Semiconductor Corporation Pin electronics test circuit for IC device testing
US5414351A (en) * 1993-10-22 1995-05-09 United Microelectronics Corporation Method and apparatus for testing the reliability of semiconductor terminals
US5617035A (en) * 1993-11-01 1997-04-01 Motorola, Inc. Method for testing integrated devices
DE19756466A1 (en) * 1996-12-26 1998-07-30 Ando Electric Test head for integrated circuit testing device

Non-Patent Citations (1)

* Cited by examiner, † Cited by third party
Title
PATENT ABSTRACTS OF JAPAN vol. 016, no. 397 (E-1252), 24 August 1992 (1992-08-24) & JP 04 129417 A (MITSUBISHI ELECTRIC CORP), 30 April 1992 (1992-04-30) *

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
RU169621U1 (en) * 2016-04-22 2017-03-24 Федеральное государственное бюджетное образовательное учреждение высшего образования Московский авиационный институт (национальный исследовательский университет) (МАИ) DEVICE FOR CONTROL OF TECHNOLOGICAL ERROR WIDTH OF THE CONDUCTORS OF THE PCB

Also Published As

Publication number Publication date
US20090134905A1 (en) 2009-05-28
US20050035774A1 (en) 2005-02-17
US7609082B2 (en) 2009-10-27
AU2001249350A1 (en) 2001-10-30
WO2001079868A3 (en) 2002-02-28
US6677744B1 (en) 2004-01-13
US7109736B2 (en) 2006-09-19
US20070007989A1 (en) 2007-01-11
US7486095B2 (en) 2009-02-03

Similar Documents

Publication Publication Date Title
US7609082B2 (en) System for measuring signal path resistance for an integrated circuit tester interconnect structure
US6476630B1 (en) Method for testing signal paths between an integrated circuit wafer and a wafer tester
US7245139B2 (en) Tester channel to multiple IC terminals
JP3611603B2 (en) Circuit board test method
US5861743A (en) Hybrid scanner for use in an improved MDA tester
KR101207090B1 (en) Method and apparatus for remotely buffering test channels
KR19990082339A (en) Assemblies and Methods for Testing Integrated Circuit Devices
US4180203A (en) Programmable test point selector circuit
US5521513A (en) Manufacturing defect analyzer
US7053637B2 (en) Method for testing signal paths between an integrated circuit wafer and a wafer tester
US5043655A (en) Current sensing buffer for digital signal line testing
US7603598B2 (en) Semiconductor device for testing semiconductor process and method thereof
Sundar et al. Low cost automatic mixed-signal board test using IEEE 1149.4
JP3979619B2 (en) Method for detecting disconnection of internal wiring of semiconductor device
JP2012083262A (en) Testing device and testing method
JP4480880B2 (en) Semiconductor circuit
JP3114655B2 (en) Integrated circuit for test board failure detection of semiconductor integrated circuit
KR100470989B1 (en) Verification Probe Card
KR100916763B1 (en) semiconductor device test system
JPH06130108A (en) Testing of printed circuit board

Legal Events

Date Code Title Description
AK Designated states

Kind code of ref document: A2

Designated state(s): AE AG AL AM AT AU AZ BA BB BG BR BY BZ CA CH CN CR CU CZ DE DK DM DZ EE ES FI GB GD GE GH GM HR HU ID IL IN IS JP KE KG KP KR KZ LC LK LR LS LT LU LV MA MD MG MK MN MW MX MZ NO NZ PL PT RO RU SD SE SG SI SK SL TJ TM TR TT TZ UA UG US UZ VN YU ZA ZW

AL Designated countries for regional patents

Kind code of ref document: A2

Designated state(s): GH GM KE LS MW MZ SD SL SZ TZ UG ZW AM AZ BY KG KZ MD RU TJ TM AT BE CH CY DE DK ES FI FR GB GR IE IT LU MC NL PT SE TR BF BJ CF CG CI CM GA GN GW ML MR NE SN TD TG

121 Ep: the epo has been informed by wipo that ep was designated in this application
DFPE Request for preliminary examination filed prior to expiration of 19th month from priority date (pct application filed before 20040101)
AK Designated states

Kind code of ref document: A3

Designated state(s): AE AG AL AM AT AU AZ BA BB BG BR BY BZ CA CH CN CR CU CZ DE DK DM DZ EE ES FI GB GD GE GH GM HR HU ID IL IN IS JP KE KG KP KR KZ LC LK LR LS LT LU LV MA MD MG MK MN MW MX MZ NO NZ PL PT RO RU SD SE SG SI SK SL TJ TM TR TT TZ UA UG US UZ VN YU ZA ZW

AL Designated countries for regional patents

Kind code of ref document: A3

Designated state(s): GH GM KE LS MW MZ SD SL SZ TZ UG ZW AM AZ BY KG KZ MD RU TJ TM AT BE CH CY DE DK ES FI FR GB GR IE IT LU MC NL PT SE TR BF BJ CF CG CI CM GA GN GW ML MR NE SN TD TG

122 Ep: pct application non-entry in european phase
NENP Non-entry into the national phase

Ref country code: JP