WO2001022344A1 - Double differential comparator and programmable analog block architecture using same - Google Patents
Double differential comparator and programmable analog block architecture using same Download PDFInfo
- Publication number
- WO2001022344A1 WO2001022344A1 PCT/US2000/026180 US0026180W WO0122344A1 WO 2001022344 A1 WO2001022344 A1 WO 2001022344A1 US 0026180 W US0026180 W US 0026180W WO 0122344 A1 WO0122344 A1 WO 0122344A1
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- comparator
- input
- differential
- coupled
- positive
- Prior art date
Links
Classifications
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K5/00—Manipulating of pulses not covered by one of the other main groups of this subclass
- H03K5/22—Circuits having more than one input and one output for comparing pulses or pulse trains with each other according to input signal characteristics, e.g. slope, integral
- H03K5/24—Circuits having more than one input and one output for comparing pulses or pulse trains with each other according to input signal characteristics, e.g. slope, integral the characteristic being amplitude
- H03K5/2472—Circuits having more than one input and one output for comparing pulses or pulse trains with each other according to input signal characteristics, e.g. slope, integral the characteristic being amplitude using field effect transistors
- H03K5/249—Circuits having more than one input and one output for comparing pulses or pulse trains with each other according to input signal characteristics, e.g. slope, integral the characteristic being amplitude using field effect transistors using clock signals
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06G—ANALOGUE COMPUTERS
- G06G7/00—Devices in which the computing operation is performed by varying electric or magnetic quantities
- G06G7/06—Programming arrangements, e.g. plugboard for interconnecting functional units of the computer; Digital programming
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03H—IMPEDANCE NETWORKS, e.g. RESONANT CIRCUITS; RESONATORS
- H03H11/00—Networks using active elements
- H03H11/02—Multiple-port networks
- H03H11/04—Frequency selective two-port networks
Definitions
- This invention relates to analog signal processing, and more particularly to comparators for analog signal processing and programmable integrated circuits that perform analog processing.
- analog integrated circuits are designed to receive one or more analog input signals, and process those signals by performing specific functions such as amplification, attenuation, filtering, integration, addition and subtraction. These functions usually dictate the topology of the analog integrated circuit. For example, the topologic arrangement of operational amplifiers and resistors are adjusted to provide either inverting or non-inverting gain. Every topology has specific noise, distortion and offset voltage sensitivities. Changing an analog circuit's function often requires a change in the topology of the analog circuit, which in turn changes the noise, distortion and offset voltage characteristics of the circuit.
- An analog integrated circuit with a programmable analog circuit block architecture permits change in a function of the analog circuit without changing the topology of the circuit elements, thereby reducing changes in voltage offset and distortion created by changes in topology.
- Examples of such analog integrated circuit architectures can be found in U.S. Patent No. 5,574,678, entitled “Continuous Time Programmable Analog Block Architecture,” by James L. Gorecki, (the “Gorecki patent”) which is incorporated herein by reference in its entirety.
- Programmable analog integrated circuits such as those disclosed in the Gorecki patent, typically include analog circuit blocks interconnected by a programmable interconnect structure and provide a self contained integrated circuit architecture which supports basic analog signal processing functions.
- the analog circuit blocks include basic circuit elements such as operational amplifiers, resistors, and capacitors, which can be programmably connected in a variety of circuit configurations. Users can define the functionality of individual blocks, control their respective characteristics, and interconnect blocks to define an overall architecture. Integrating the elements together in a single integrated circuit has a number of advantages. Critical circuit specifications such as dynamic range and common mode rejection can be more easily controlled, helping to make circuit performance more predictable and reliable.
- the input and output characteristics of the programmable analog circuit block allow the block to be used within an analog routing pool with other programmable analog circuit blocks to provide more complicated analog circuits without significant degradation in performance.
- the elimination of external passive components and the addition of programmable interconnect structures for the circuit blocks also reduce the sensitivity of circuit designs to board-level variables and tolerances.
- an integrated circuit can advantageously be provided with multiple programmable analog circuit blocks and an analog routing pool which can accommodate more complex analog functions.
- a fully differential comparator where both inputs are differential inputs, for use with fully differential analog circuits, including programmable analog integrated circuits and/or analog circuits comprising discrete components.
- DAC digital to analog converter
- a double differential comparator can be efficiently implemented utilizing a first comparator stage having a folded cascode with floating gate input terminals and clamped single-ended output, and a capacitively coupled input stage for transferring a weighted sum of input signals to the floating gates of the first comparator stage.
- the double differential comparator can be integrated into fully differential programmable analog integrated circuits.
- Such fully differential programmable analog integrated circuits can also include a differential output digital-to- analog converter to be used with or without the double differential comparator. Accordingly, one aspect of the present invention provides a programmable analog integrated circuit for receiving a differential analog input signal and providing a processed differential analog output signal.
- the programmable analog circuit includes a first programmable analog circuit block, a double differential comparator, and an analog routing pool.
- the first programmable analog circuit block has first analog circuit block positive and negative input terminals and first analog circuit block positive and negative output terminals.
- the double differential comparator includes first comparator positive and negative input terminals, second comparator positive and negative input terminals, and comparator positive and negative output terminals.
- the double differential comparator providing a logic high output signal at the comparator output terminals when a first differential voltage applied to the first comparator input terminals is positive with respect to a second differential voltage applied to the second comparator input terminals.
- the analog routing pool controlling the routing of the differential analog input signal and signals provided by and to the first programmable analog circuit block and the double differential comparator.
- the analog routing pool is programmable.
- a double differential comparator in another aspect of the invention, includes first comparator positive and negative input terminals, second comparator positive and negative input terminals, and comparator positive and negative output terminals.
- the double differential comparator providing a logic high output signal at the comparator output terminals when a first differential voltage applied to the first comparator input terminals is positive with respect to a second differential voltage applied to the second comparator input terminals.
- Figure 1 is a block diagram of a programmable analog integrated circuit including two double difference comparators.
- Figure 2 is a simplified schematic diagram of a programmable analog circuit block such as the programmable analog circuit blocks shown in Figure 1.
- Figure 3 is a simplified schematic diagram of a portion of a double difference comparator such as the double difference comparator shown in Figure 1.
- Figure 4 is a simplified schematic diagram of a differential output digital-to- analog converter, such as the differential output digital-to-analog converter shown in Figure 1.
- Figure 5 illustrates several schemes for interfacing with a digital-to-analog converter.
- Figure 6 illustrates functional components of a programmable analog integrated circuit, and the possibilities for interconnecting those components.
- a programmable analog integrated circuit 100 includes two programmable analog circuit blocks 110 and 120, two double difference comparator blocks 130 and 140, a differential output digital-to-analog converter (DAC) 150, and an analog routing pool 160.
- Programmable analog integrated circuit 100 also includes support circuitry coupled to interconnect array 160, such as voltage reference circuit 170, power-on auto-calibration circuitry 180, and configuration memory 190.
- Differential input signals 162 are received by analog routing pool 160, and can be routed to any of programmable analog circuit blocks 110 and 120, double difference comparator blocks 130 and 140, and external output terminals (not shown), depending upon the programming of analog routing pool 160.
- Analog routing pool 160 also controls the routing of the output signals of each of the programmable analog circuit blocks 110 and 120, double difference comparator blocks 130 and 140, differential output DAC 150, and external output terminals.
- the routing of the analog routing pool is determined by information stored in memory 190. More specifically, individual bits stored within memory 190 control whether individual switches of analog routing pool 160 are on or off. Memory 190 also stores similar information for programming the programmable analog circuit blocks 110 and 120, the double difference comparators 130 and 140, and the differential output DAC 150.
- Memory 190 can be implemented using both non-volatile and volatile memories, such as static read only memory, dynamic random access memory, static random addressable memory, shift registers, electronically erasable (E 2 ) memory, and flash memory.
- Reference voltage circuit 170 provides a stable voltage reference, e.g., 2.5 V, to analog routing pool 160 for use throughout programmable analog integrated circuit 100.
- Programmable analog circuit blocks 110 and 120 can include operational amplifiers, resistors, capacitors, and other basic analog circuit elements. Examples of typical programmable analog circuit blocks 110 and 120 include the PACblock illustrated on page 10 of Appendix A of the aforementioned U. S. Provisional Application No. 60/155,512. Another example of programmable analog circuit blocks 110 and 120 is described in the Gorecki patent, and will be described in greater detail below in conjunction with Figure 2. In general, programmable analog circuit blocks 110 and 120 flexibly implement basic analog circuit functions such as precision filtering, summing/differencing, gain/attenuation, and integration.
- Programmable analog circuit blocks 110 and 120 can be implemented as single- ended circuit blocks, although in a preferred embodiment, they are fully differential from input to output. Note that for simplicity in Figure 1 (as well as Figure 6), each of the differential input signals 162, each of the two differential input signals to programmable analog circuit blocks 110 and 120, each of the two differential input signals double difference comparator blocks 130 and 140, and each of the differential output signals 112, 122, and 152 are shown as single lines, even though they each preferably represent a differential signal pair. So, for example, differential output signal 164 represents a pair of output signals, one having a positive voltage with respect to the other.
- circuits illustrated are implemented with fully differential circuit pathways in their preferred embodiments, although single-ended operation is possible by design, by programming, or via conversion circuits at the input and output nodes.
- Differential architecture substantially increases dynamic range as compared to single-ended I/O, while affording improved performance with regard to circuit specifications such as common mode rejection and total harmonic distortion.
- differential operation affords added immunity to variations in the circuit's power supply.
- Automatic calibration circuit 180 is used to calibrate circuit elements of programmable analog integrated circuit 100, such as programmable analog circuit blocks 110 and 120.
- a calibration mode is initiated by, for example, a circuit power on signal (i.e., anytime the circuit is turned on) or by a specific calibrate command signal that allows calibration to be requested at any time.
- simultaneous successive approximation routines are used to determine the amount of offset error referred to each of the output amplifiers used in programmable analog circuit blocks 110 and 120. That error is then nulled by a calibration DAC for each output amplifier.
- the calibration constant can be stored in memory 190, but is preferably recomputed each time programmable analog integrated circuit 100 enters a calibration mode.
- Double difference comparator blocks 130 and 140 provide truly differential comparators where both inputs are differential inputs and the output is a differential output.
- comparators 130 and 140 operate no differently than any standard, single-ended comparator, i.e., whenever the plus (or signal) input is positive with respect to the minus (or reference) input, the comparators' logic output signal will be high, otherwise they will be low.
- both the plus and minus input terminals can receive a positive (Vin+) and a negative (Vin-) input signal, with the differential input voltage defined as [(Vin+) - (Vin-)].
- comparator 130 or 140 is high whenever the differential voltage on the plus input is positive with respect to the differential input voltage on the minus input.
- double difference comparators 130 and 140 provide output signals (132 and 142, respectively) that can be accessed by pins external to programmable analog integrated circuit 100 or routed to other parts of circuit 100 (e.g., double difference comparators 130 and 140) either directly or through some switching circuitry such as analog routing pool 160. Additionally, and as seen below in conjunction with Figure 6, a number of user programmable features can be implemented to optimize the utility of the double difference comparators.
- a reference signal can be coupled to one of the differential inputs 162, and subsequently routed to one or both of the double difference comparators 130 and 140 via analog routing pool 160.
- a differential output signal from one of the programmable analog circuit blocks 110 and 120 can be routed to one or both of the double difference comparators 130 and 140 via analog routing pool 160.
- differential output DAC 150 can be programmed to produce a differential analog signal that is routed to one or both of the double difference comparators 130 and 140 via analog routing pool 160.
- FIG. 2 is a simplified schematic diagram of a programmable analog circuit 200, such as programmable analog circuit block 110 and 120.
- Programmable analog circuit 200 includes polarity control circuits 210 and 220, input transconductors 230 and 240, terminator circuit 250, differential amplifier 260, programmable capacitor arrays 270 and 280, and feedback transconductor 290.
- Programmable analog circuit 200 is typically programmed using information stored within a memory, such as memory 190 of Figure 1.
- Polarity control for input signals provided to input transconductors 230 and 240 is performed by polarity control multiplexers 210 and 220.
- Polarity control multiplexers 210 and 220 each receive a single differential input signal, and, under control of information stored in a memory, couple the signal to both the positive '+' and negative '-' transconductor inputs.
- Transconductors are differential voltage to differential current converters, and typically have high input impedance, e.g., 10 10 ohms and high output impedance, e.g., greater than 10 6 ohms.
- the high input impedance permits the input of the transconductor to be connected to other devices without drawing DC current, i.e., without loading down the other devices.
- MOS devices preceding the input to the transconductor have no DC current flowing through them, and therefore they do not contribute to noise or distortion in the circuit.
- the high output impedance permits several transconductors to be connected in parallel, thus summing the currents of the transconductors without affecting the transconductance value of each individual transconductor.
- the transconductor output currents can also be turned off (i.e., tri- stated), thus effectively eliminating the transconductor from the circuit.
- differential amplifier 260 By coupling the outputs of differential amplifier 260 to the inputs of differential amplifier 260, these inputs effectively become a virtual ground, i.e., a point in the circuit which is effectively held to zero differential voltage by means of the high gain of differential amplifier 260.
- differential amplifier 260 holds differential amplifier inputs effectively to zero differential voltage and provides a low output impedance to drive external circuitry or other programmable analog circuit blocks.
- differential amplifier 260 By holding the virtual ground to effectively zero differential voltage, differential amplifier 260 performs the linear signal summing function as mentioned above while reducing distortion due to parasitic capacitances at the outputs of the transconductors and the capacitor arrays.
- Programmable capacitor arrays 270 and 280 are used to add or eliminate capacitance from programmable analog circuit 200.
- Each programmable capacitor array 270, 280 includes integrated capacitors and a plurality of MOS switches controlling which, if any, integrated capacitor is active within programmable analog circuit 200. Capacitors that are not active within the capacitor array are automatically connected to the reference voltage, thereby eliminating the capacitors from any circuit interaction.
- Figure 3 is a simplified schematic diagram of a portion of a double difference comparator 300.
- double differential comparators such as those shown in Figure 1 comprise a first stage comparator, typically a folded cascode input stage with clamped single-ended output. This first stage drives a secondary voltage comparator that uses a reference input signal set by the diode-connected side of the folded cascode stage. A schmitt trigger is typically used as a final gain stage.
- Figure 3 illustrates the first stage of the comparator, along with a capacitively coupled input stage for transferring a weighted sum of the input signals to floating gates of the comparator first stage.
- P-channel MOSFETs 310 and 320 coupled at their sources, provide a differential input comparator whose input terminals are coupled to the floating gates of the MOSFETs.
- Each of the floating gates of MOSFETs 310 and 320 are coupled to two voltage input terminals through respective coupling capacitors.
- first positive input terminal 330 is coupled through capacitor 335
- first negative input terminal 340 is coupled through capacitor 345
- second positive input terminal 350 is coupled through capacitor 355,
- second negative input terminal 360 is coupled through capacitor 365.
- Common-source (CMSO) amplifier 315 serves as a buffer for an external output pin used during calibration of double difference comparator 300.
- Double difference comparator first stage 300 also includes hysteresis capacitors 370 and 380 selectively coupled (via switches 375 and 385) in parallel with, for example, coupling capacitors 355 and 365, respectively.
- Use of hysteresis capacitors 370 and 380 supports a hysteresis function for the comparator's "trip point.”
- Each of the coupling capacitors 335, 345, 355, and 365 has an associated trim capacitor 337, 347, 357, and 367 coupled in parallel.
- Each trim capacitor 337, 347, 357, and 367 is typically implemented as a bank of several individual capacitors coupled in parallel, and each of these individual capacitors is coupled in series with a manufacturer-controlled switch so that individual capacitors can be selectively included or excluded from the circuit.
- the values of the individual trim capacitors are numerically weighted (e.g., binarily weighted), and typically scaled to each have a capacitance that is some set percentage of the associated "fixed" capacitor (e.g., capacitor 335, 345, 355, or 365).
- coupling capacitors 335, 345, 355, and 365 can include "fixed" trim capacitors in addition to the trim capacitors coupled in series with manufacturer-controlled switches.
- the trim capacitors can be designed to be automatically electronically coupled into the circuit so that the trimming process involves opening switches to remove associated trim capacitors from the circuit. Access to the manufacturer-controlled switches is usually limited by an integrated circuit programming or I/O interface command or secret key value. Note that capacitor trim circuits and techniques may be less important, or even unnecessary, where the circuit fabrication processes yield good capacitor matching. In such cases, parasitic effects due to switches and control lines used in the trim circuits can cause substantial offset shifts, which can be more detrimental to the performance of the circuit than any fabrication-process-induced capacitor mismatch.
- a three step trim process is utilized to achieve best performance from double difference comparators: (1) match the same side input coupling capacitors, e.g., match the combined capacitance of 335 and 337 to the combined capacitance of 365 and 367; (2) match the floating gate voltages vfgl and vfgr; and (3) match capacitances of the right side of the comparator input stage to those of the left side.
- MOSFET 320 is turned off so that the floating gate voltage is as high as possible, and MOSFET 310 effectively becomes a source follower.
- MOSFET 310 effectively becomes a source follower.
- the difference between the initial and post-step values i.e., the change in the floating gate voltage on MOSFET 310, ⁇ vfgl indicates the error in matching the capacitances of capacitor 335 plus capacitor 337, with capacitor 365 plus capacitor 367.
- ⁇ vfgl If ⁇ vfgl is positive, the capacitance associated with input terminal 330 is greater than that of input terminal 360, and the capacitances can be equalized by adding trim capacitors to 365 (i.e., switching in additional trim capacitors that are part of trim capacitor array 367) or subtracting trim capacitors from 335. Conversely, for negative ⁇ vfgl, trim capacitors are added to 335 or subtracted from 365. A similar process is used to match the capacitors on the right side of comparator first stage 300.
- the goal of the last trim step is to match the total capacitance ratio for the left side of comparator first stage 300, with that of the right side, but without disturbing the relationship between capacitors on one side, e.g., the relationship between capacitors 335 and 365.
- Differential output digital-to-analog converter 400 is based on a resistor-string architecture, and includes additional taps of the resistor string for on-chip use as fixed reference voltages (e.g., full-scale reference voltages VRH and VRL, and half-scale reference voltages VHP and VHM), and to drive hysteresis inputs (e.g., the two least significant bits of output from DAC 400).
- Reference amplifier 410 provides the reference voltage based on VCOM, which is generated form a bandgap reference circuit.
- a differential voltage amplifier 420 allows DAC 400 to drive resistive and capacitive loads differentially.
- differential output digital-to-analog converter 400 is based on an intrinsic 8-bit differential DAC 430 including analog switches and decode circuitry to multiplex the appropriate resistor tap voltage to the output.
- the resistor string is segmented into 256 legs for RH 440 (shared between RH1 and RH2), 256 legs for RL 450 (shared between RL 1 and RL2), and 171 legs for RTAIL 460 (shared between RTAIL 1 and RTAIL2).
- the portions of the resistor string within intrinsic 8-bit DAC 430 include two 128 leg resistor strings RH2 445 and RL1 455, so as to allow differential DAC output to range between +/- (VRH - VRL - 1LSB), while still utilizing an 8-bit address.
- I/O interfaces include the serial peripheral interface (SPI) from Motorola, Inc., the Joint Test Access Group (JTAG) interface associated with the IEEE Standard Test Access Port and Boundary Scan Architecture (IEEE 1149.1), and simple parallel ports.
- SPI serial peripheral interface
- JTAG Joint Test Access Group
- Figure 5 illustrates several of these schemes used specifically for interfacing with a digital-to-analog converter.
- interface modes are user selectable from among a direct 8-bit parallel port, a serial JTAG address mode, and a serial SPI address mode.
- Data input to the DAC determines its output value, and coding of the DAC is in straight binary corresponding to pre-specified input- to-output relationships as determined by the resistor string used.
- Addressing modes are controlled via address mode logic 500 in combination with MUX 510, which typically use user-programmable memory, signals from external pins, or some combination of the two. The various input data paths used to implement the various DAC addressing modes are described below.
- JTAG/Direct & SPI 520 In this mode, the DAC can be addressed directly, bypassing E 2 configuration memory 560 via the standard JTAG serial interface protocol through serial input data latches 580. Using this serial addressing mode retains the ability to reprogram the DAC at any time without having to reconfigure the interface from one mode to another. Similarly, in SPI mode the DAC can be addressed directly.
- the SPI serial interface is one of the most widely used protocols for communication with mixed signal devices of all types. While in the SPI addressing mode, programming of the DAC E 2 configuration memory 560 is usually not possible.
- JTAG/E 2 530 The power-up state of the DAC is determined by configuration memory, for example E 2 configuration memory 560.
- configuration memory for example E 2 configuration memory 560.
- the 8-bit DAC input code can still be changed, but only by reprogramming the E 2 configuration memory 560 via JTAG command and subject to the maximum number of programming cycles allowed.
- This mode is preferably used where the DAC setting must be retained when device power has been cycled off and then on again.
- Parallel 540 This mode allows direct parallel update access to the DAC via parallel input data latches 550.
- the DAC can be updated continuously without affecting E 2 configuration memory 560 programming cycle endurance. Additionally, DAC E 2 configuration memory 560 can still be programmed via serial JTAG commands directly from values stored in parallel input data latches 550.
- Figure 6 illustrates functional components of a programmable analog integrated circuit, and the possibilities for interconnecting the components. Additionally Figure 6 is an example of the software-based graphical user interface that can be used to program programmable analog integrated circuits, such as that shown in Figure 1.
- the analog routing pool of Figure 1 is schematically represented by, inter alia, wiring lines 160. Programming a connection through the analog routing pool utilizing software-based graphical user interface is illustrated by line 660 which joins one of the differential inputs of double difference comparator 130 with the differential output of DAC 150.
- various input terminals 162 and 164 can be coupled to input terminals of programmable analog circuit blocks 110 and 120 and double difference comparators 130 and 140.
- the inputs to the comparators appear not to be connected to any signal source. However, when no connection chosen, the differential input terminals for the comparators can be connected to an internal DC reference voltage. Thus, if one of the differential input terminals of comparator 130 was left unconnected, by the user, the differential voltage on that input would be 0V. Consequently, any positive differential voltage on the other differential input of comparator 130 would result in a logic 1 output, and any negative differential voltage a logic 0.
- the plus input path of comparator 140 effectively performs a negation of the differential voltage to that input.
- the utility of this operation is that an identical differential signal can be applied to the plus inputs of both comparator 130 and 140 and result in a symmetrical window about 2.5V. For example if the +1.5VDC input line is connected to both comparator plus inputs, comparator 130's plus input is +1.5V differential, and comparator 140's plus input is then -1.5V differential. If both minus inputs were both connected to 164 (the external comparator input pins) the result would be a logic 1 on 130 when the external input was below +1.5Vdiff and a logic 1 on 140 whenever it was above -1.5Vdiff.
- the WINDOW pin 632 (window compare output pin) which is the output terminal for the exclusive OR logic 630 coupled between the two output terminals of comparators 130 and 140, provides a logic 0 signal any time the signal was between +/-1.5Vdiff on the external input and a logic 1 signal anytime it was outside that window.
- Still another programming option typically provided to a user is the ability to enable or disable the aforementioned comparator hysteresis.
- Hysteresis is useful in situations where a slow moving signal, or an uncertain transition condition exists that would otherwise result in excessive noise on the comparator output.
- Figure 6 is merely illustrative of some of the features and programmability of an example of programmable analog integrated circuit, and those having ordinary skill in the are will readily recognize different configurations and programmability options to achieve different analog circuit applications.
- the invention is not limited by any transistor or capacitor sizes or by voltage levels disclosed herein.
- the invention is not limited by CMOS technology, and the invention can be implemented in NMOS, PMOS, bipolar or other technologies.
Abstract
Description
Claims
Priority Applications (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
DE10083287T DE10083287T1 (en) | 1999-09-22 | 2000-09-22 | Double differential comparator and programmable analog block architecture to use the same |
AU77114/00A AU7711400A (en) | 1999-09-22 | 2000-09-22 | Double differential comparator and programmable analog block architecture using same |
GB0112006A GB2358747B (en) | 1999-09-22 | 2000-09-22 | Double differential comparator and programmable analog block architecture using same |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US15551299P | 1999-09-22 | 1999-09-22 | |
US60/155,512 | 1999-09-22 |
Publications (1)
Publication Number | Publication Date |
---|---|
WO2001022344A1 true WO2001022344A1 (en) | 2001-03-29 |
Family
ID=22555747
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
PCT/US2000/026180 WO2001022344A1 (en) | 1999-09-22 | 2000-09-22 | Double differential comparator and programmable analog block architecture using same |
Country Status (4)
Country | Link |
---|---|
AU (1) | AU7711400A (en) |
DE (1) | DE10083287T1 (en) |
GB (1) | GB2358747B (en) |
WO (1) | WO2001022344A1 (en) |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6982582B1 (en) | 2003-06-23 | 2006-01-03 | Marvell International Ltd. | Simplified comparator with digitally controllable hysteresis and bandwidth |
EP3866342A1 (en) * | 2020-02-14 | 2021-08-18 | Imec VZW | Low-power consumption comparator and method for comparison |
Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5557234A (en) * | 1992-02-27 | 1996-09-17 | The Secretary Of State For Defence In Her Britannic Majesty's Government Of The United Kingdom Of Great Britain And Northern Ireland | Differential amplifier with mismatch correction using floating gates |
US5574678A (en) * | 1995-03-01 | 1996-11-12 | Lattice Semiconductor Corp. | Continuous time programmable analog block architecture |
US5912567A (en) * | 1997-10-22 | 1999-06-15 | Sun Microsystems, Inc. | Dual differential comparator with weak equalization and narrow metastability region |
Family Cites Families (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5525920A (en) * | 1995-05-01 | 1996-06-11 | Motorola, Inc. | Comparator circuit and method thereof |
-
2000
- 2000-09-22 AU AU77114/00A patent/AU7711400A/en not_active Abandoned
- 2000-09-22 DE DE10083287T patent/DE10083287T1/en not_active Ceased
- 2000-09-22 WO PCT/US2000/026180 patent/WO2001022344A1/en active Application Filing
- 2000-09-22 GB GB0112006A patent/GB2358747B/en not_active Expired - Fee Related
Patent Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5557234A (en) * | 1992-02-27 | 1996-09-17 | The Secretary Of State For Defence In Her Britannic Majesty's Government Of The United Kingdom Of Great Britain And Northern Ireland | Differential amplifier with mismatch correction using floating gates |
US5574678A (en) * | 1995-03-01 | 1996-11-12 | Lattice Semiconductor Corp. | Continuous time programmable analog block architecture |
US5912567A (en) * | 1997-10-22 | 1999-06-15 | Sun Microsystems, Inc. | Dual differential comparator with weak equalization and narrow metastability region |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6982582B1 (en) | 2003-06-23 | 2006-01-03 | Marvell International Ltd. | Simplified comparator with digitally controllable hysteresis and bandwidth |
EP3866342A1 (en) * | 2020-02-14 | 2021-08-18 | Imec VZW | Low-power consumption comparator and method for comparison |
Also Published As
Publication number | Publication date |
---|---|
DE10083287T1 (en) | 2002-03-07 |
GB0112006D0 (en) | 2001-07-11 |
GB2358747B (en) | 2004-06-09 |
AU7711400A (en) | 2001-04-24 |
GB2358747A (en) | 2001-08-01 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US6701340B1 (en) | Double differential comparator and programmable analog block architecture using same | |
US7233274B1 (en) | Capacitive level shifting for analog signal processing | |
US6806771B1 (en) | Multimode output stage converting differential to single-ended signals using current-mode input signals | |
US6400302B1 (en) | Quasi-differential successive-approximation structures and methods for converting analog signals into corresponding digital signals | |
US7092980B1 (en) | Programming architecture for a programmable analog system | |
US6910126B1 (en) | Programming methodology and architecture for a programmable analog system | |
US7312732B2 (en) | Devices and methods for calibrating amplifier stages and for compensating for errors in amplifier stages of series-connected components | |
CN1732624B (en) | Programmable input range sar adc | |
US6970022B1 (en) | Controlled hysteresis comparator with rail-to-rail input | |
WO1995032481A1 (en) | Integrated circuit having programmable analog modules with configurable interconnects between them | |
CN110495095B (en) | Method for adjusting gain error in instrumentation amplifier | |
EP0759228A1 (en) | Continuous time programmable analog block architecture | |
US6583652B1 (en) | Highly linear programmable transconductor with large input-signal range | |
WO2001061849A2 (en) | Integrated programmable continuous time filter with programmable capacitor arrays | |
US20180167075A1 (en) | Hybrid analog-to-digital converter | |
US20060255997A1 (en) | Differential analog filter | |
US9973200B2 (en) | Configurable capacitor arrays and switched capacitor circuits | |
JP4741680B2 (en) | Flexible analog / digital converter | |
US9692378B2 (en) | Programmable gain amplifier with analog gain trim using interpolation | |
US7042380B2 (en) | Digital potentiometer with resistor binary weighting decoding | |
JPH01202925A (en) | Converter commonly used for analog/digital-digital/ analog conversion | |
US6008749A (en) | Mask programmable low power voltage/current-mode ADC | |
JP4749460B2 (en) | Semiconductor integrated circuit | |
US7777655B2 (en) | Wideband switched current source | |
WO2001022344A1 (en) | Double differential comparator and programmable analog block architecture using same |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AK | Designated states |
Kind code of ref document: A1 Designated state(s): AE AL AM AT AU AZ BA BB BG BR BY CA CH CN CR CU CZ DE DK DM EE ES FI GB GD GE GH GM HR HU ID IL IN IS JP KE KG KP KR KZ LC LK LR LS LT LU LV MA MD MG MK MN MW MX NO NZ PL PT RO RU SD SE SG SI SK SL TJ TM TR TT TZ UA UG UZ VN YU ZA ZW |
|
AL | Designated countries for regional patents |
Kind code of ref document: A1 Designated state(s): GH GM KE LS MW MZ SD SL SZ TZ UG ZW AM AZ BY KG KZ MD RU TJ TM AT BE CH CY DE DK ES FI FR GB GR IE IT LU MC NL PT SE BF BJ CF CG CI CM GA GN GW ML MR NE SN TD TG |
|
ENP | Entry into the national phase |
Ref document number: 200112006 Country of ref document: GB Kind code of ref document: A |
|
121 | Ep: the epo has been informed by wipo that ep was designated in this application | ||
RET | De translation (de og part 6b) |
Ref document number: 10083287 Country of ref document: DE Date of ref document: 20020307 |
|
WWE | Wipo information: entry into national phase |
Ref document number: 10083287 Country of ref document: DE |
|
122 | Ep: pct application non-entry in european phase | ||
NENP | Non-entry into the national phase |
Ref country code: JP |
|
REG | Reference to national code |
Ref country code: DE Ref legal event code: 8607 |