WO2000035122A9 - Demultiplexer for channel interleaving - Google Patents
Demultiplexer for channel interleavingInfo
- Publication number
- WO2000035122A9 WO2000035122A9 PCT/US1999/029376 US9929376W WO0035122A9 WO 2000035122 A9 WO2000035122 A9 WO 2000035122A9 US 9929376 W US9929376 W US 9929376W WO 0035122 A9 WO0035122 A9 WO 0035122A9
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- data elements
- demultiplexer
- location
- routed
- predefined number
- Prior art date
Links
Classifications
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L1/00—Arrangements for detecting or preventing errors in the information received
- H04L1/004—Arrangements for detecting or preventing errors in the information received by using forward error control
- H04L1/0056—Systems characterized by the type of code used
- H04L1/0071—Use of interleaving
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04B—TRANSMISSION
- H04B7/00—Radio transmission systems, i.e. using radiation field
- H04B7/02—Diversity systems; Multi-antenna system, i.e. transmission or reception using multiple antennas
- H04B7/04—Diversity systems; Multi-antenna system, i.e. transmission or reception using multiple antennas using two or more spaced independent antennas
- H04B7/06—Diversity systems; Multi-antenna system, i.e. transmission or reception using multiple antennas using two or more spaced independent antennas at the transmitting station
- H04B7/0602—Diversity systems; Multi-antenna system, i.e. transmission or reception using multiple antennas using two or more spaced independent antennas at the transmitting station using antenna switching
- H04B7/0604—Diversity systems; Multi-antenna system, i.e. transmission or reception using multiple antennas using two or more spaced independent antennas at the transmitting station using antenna switching with predefined switching scheme
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L1/00—Arrangements for detecting or preventing errors in the information received
- H04L1/02—Arrangements for detecting or preventing errors in the information received by diversity reception
- H04L1/06—Arrangements for detecting or preventing errors in the information received by diversity reception using space diversity
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L1/00—Arrangements for detecting or preventing errors in the information received
- H04L1/08—Arrangements for detecting or preventing errors in the information received by repeating transmission, e.g. Verdan system
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L27/00—Modulated-carrier systems
- H04L27/26—Systems using multi-frequency codes
- H04L27/2601—Multicarrier modulation systems
- H04L27/2602—Signal structure
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L5/00—Arrangements affording multiple use of the transmission path
- H04L5/0001—Arrangements for dividing the transmission path
- H04L5/0014—Three-dimensional division
- H04L5/0023—Time-frequency-space
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L5/00—Arrangements affording multiple use of the transmission path
- H04L5/003—Arrangements for allocating sub-channels of the transmission path
- H04L5/0042—Arrangements for allocating sub-channels of the transmission path intra-user or intra-terminal allocation
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L5/00—Arrangements affording multiple use of the transmission path
- H04L5/003—Arrangements for allocating sub-channels of the transmission path
- H04L5/0044—Arrangements for allocating sub-channels of the transmission path allocation of payload
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L5/00—Arrangements affording multiple use of the transmission path
- H04L5/003—Arrangements for allocating sub-channels of the transmission path
- H04L5/0078—Timing of allocation
- H04L5/0082—Timing of allocation at predetermined intervals
- H04L5/0083—Timing of allocation at predetermined intervals symbol-by-symbol
Definitions
- the present invention pertains generally to the field of communications systems, and more specifically to demultiplexing for channel interleaving in communications systems with multiple carriers and/or transmitter diversity.
- Channel interleavers are particularly important for communication over fading channels.
- Interleavers are generally organized as a matrix of rows and columns of bit locations for storing data elements, or bits. The bits are written into the interleaver row by row and read out of the interleaver column by column. The interleaver mixes up the order of the bits generated during the encoding process.
- a particularly useful form of interleaver is a bit-reversal interleaver, which rearranges the rows as part of the interleaving process, thereby maximizing the time separation between adjacently written bits.
- the main objective of a channel interleaver is to maximize the achievable diversity gain over fading channels.
- a single-channel communications system i.e., in a communications system with a single carrier (i.e., a single ' frequency band) and a single antenna
- diversity can be achieved by time-separating the contiguous transmitted bits through interleaving, thereby producing decreased correlation between the transmitted bits.
- a convolutional coder or alternatively, a multiple- component coder (i.e., a turbo coder) that uses convolutional codes as its component codes, is used for channel encoding, the bits that are close together are likely to contribute to multiple error events.
- a bit-reversal interleaver is therefore particularly effective because, after bit-reversal interleaving, the distance between any two bits will be roughly inverse- proportional to the distance between the two bits before interleaving.
- a 384-bit interleaver that is organized as a matrix of six columns and sixty-four rows. The data elements, or bits, are written into the interleaver matrix column by column. Prior to transmission, the bits are read out row by row, in a bit-reversed order of row indices.
- An exemplary interleaver matrix appears in pertinent part as follows:
- the 0 th row is sent first, followed by the 32 nd row, and then the 16 th row, and so on.
- the 1 st row i.e., the row having the elements 1, 65, 129, 193, 267, and 321, is sent as the 32 nd row.
- the bits 0 through 6 will be transmitted in the following positions: 0 for bit 0, 192 for bit 1, 96 for bit 2, 288 for bit 3, 48 for bit 4, 240 for bit 5, and 144 for bit 6.
- any two adjacent bits are separated by at least 96 other bits, and any two bits separated by one bit are themselves separated by at least 48 other bits. Consequently, bit-reversal interleavers are widely used in, e.g., wireless communications systems, in which communications occur over fading channels.
- a conventional, bit-reversal interleaving technique is less effective in achieving diversity gain in such systems when either antenna diversity or multiple carriers (frequency bands) are used.
- the transmitted bits are broken into two bit streams that are transmitted separately from two antennas.
- a natural choice for the separation is to send the even bits to the first antenna (antenna 1) and send the odd bits to the second antenna (antenna 2).
- the first seven bits are all even bits, which will therefore be transmitted by antenna 1, allowing the scheme to degrade receiver performance. Namely, in the decoding process at the receiver end, these bits will be more likely to affect multiple error events than, if the bits had been transmitted by different antennas. Hence, the advantage of antenna diversity has not been fully exploited.
- a similar analysis can be conducted for a wireless communications system that uses multiple carriers.
- bits would be routed to two or more different-frequency modulators, rather than being routed to two different antennas.
- a device that enhances the capability of a channel interleaver to provide diversity gain in communications systems that use transmitter diversity and/or multiple carriers.
- a demultiplexer for channel interleaving advantageously includes a distribution module configured to distribute in succession a plurality of data elements to a plurality of locations, each data element being distributed to one location that is different than the location to which the previous data element was distributed; and a switching module coupled to the distribution module and configured to control the distribution module to once bypass a location after a predefined number of data elements has been distributed.
- a demultiplexer is advantageously configured to distribute in succession a plurality of data elements to a plurality of locations, each data element being distributed to one location that is different than the location to which the previous data element was distributed, the demultiplexer being further configured to once bypass a location after a predefined number of data elements has been distributed.
- a transmit section of a digital wireless communications system advantageously includes a channel encoder; a channel interleaver coupled to the channel encoder; and a demultiplexer coupled to the channel interleaver and configured to distribute data elements in succession to a plurality of locations, each data element being distributed to one location that is different than the location to which the previous data element was distributed, the demultiplexer being further configured to once bypass a location after a predefined number of data bits has been distributed.
- a method of demultiplexing data elements advantageously includes the steps of routing data elements in succession to a plurality of locations in succession such that each data element is routed to one location that is different from the location to which the previous data element was routed; and bypassing one location once each time a predefined number of data elements is routed.
- a demultiplexer advantageously includes means for means for routing data elements in succession to a plurality of locations in succession such that each data element is routed to one location that is different from the location to which the previous data element was routed; and means for bypassing one location once each time a predefined number of data elements is routed.
- a demultiplexer for channel interleaving advantageously includes a distribution module configured to distribute in succession a plurality of data elements to a plurality of locations, each data element being distributed to one location that is different than the location to which the previous data element was distributed; and a switching module coupled to the distribution module and configured to control the distribution module to once repeat a location after a predefined number of data elements has been distributed.
- a demultiplexer is advantageously configured to distribute in succession a plurality of data elements to a plurality of locations, each data element being distributed to one location that is different than the location to which the previous data element was distributed, the demultiplexer being further configured to once repeat a location after a predefined number of data elements has been distributed.
- a transmit section of a digital wireless communications system advantageously includes a channel encoder; a channel interleaver coupled to the channel encoder; and a demultiplexer coupled to the channel interleaver and configured to distribute data elements in succession to a plurality of locations, each data element being distributed to one location that is different than the location to which the previous data element was distributed, the demultiplexer being further configured to once repeat a location after a predefined number of data elements has been distributed.
- a method of demultiplexing data elements advantageously includes the steps of routing data elements in succession to a plurality of locations in succession such that each data element is routed to one location that is different from the location to which the previous data element was routed; and repeating one location once each time a predefined number of data elements is routed.
- a demultiplexer advantageously includes means for routing data elements in succession to a plurality of locations in succession such that each data element is routed to one location that is different from the location to which the previous data element was routed; and means for repeating one location once each time a predefined number of data elements is routed.
- FIG. 1 is a block diagram of a transmit section of a communications system.
- FIG. 2 is a block diagram of a conventional demultiplexer for use in connection with a channel interleaver in a single-antenna, single-carrier communications system.
- FIG. 3 is a block diagram of a conventional demultiplexer for use in a communications system that employs transmitter antenna diversity.
- FIG. 4 is a block diagram of a conventional demultiplexer for use in a communications system that employs multiple carriers.
- FIG. 5 is a block diagram of a demultiplexer for use in a communications system that employs transmitter antenna diversity.
- FIG. 6 is a block diagram of a demultiplexer for use in a communications system that employs multiple carriers.
- FIG. 7A is a schematic diagram of a demultiplexer for use in a communications system that employs transmitter antenna diversity.
- FIG. 7B is a timing diagram associated with the demultiplexer of FIG. 7A.
- FIG. 8A is a schematic diagram of a demultiplexer for use in a communications system that employs multiple carriers.
- FIG. 8B is a timing diagram associated with the demultiplexer of FIG. 8A.
- FIG. 9 is a block diagram of a pseudo-random noise spreader for generating complex I and Q signals.
- a transmit section 10 of a communications system includes a channel encoder 12, a channel interleaver 14, a spreading module 16, a demultiplexer (demux) 18, first and second complex I and Q spreaders 20, 22, first and second upconverters 24, 26, and first and second transmit antennas 28, 30.
- Data bits are input in successive frames to the channel encoder 12, which encodes the data bits in accordance with a conventional coding technique such as, e.g., convolutional coding or turbo coding.
- the channel encoder 12 is coupled to the channel interleaver 14 and provides data symbols to the channel interleaver 14.
- the channel interleaver 14 may be a block interleaver 14 organized in a matrix of rows and columns. Data symbols are written into the interleaver 14 row by row and read out of the interleaver 14 column by column.
- the interleaver 14 is advantageously configured to use a bit-reversal scheme such that individual row addresses are rearranged, or shuffled, within the interleaver 14. The bit- reversal technique allows the interleaver 14 to interleave adjacent input symbols to produce maximally time-separated output symbols.
- the channel interleaver 14 is coupled to the spreading module 16 and provides interleaved data symbols to the spreading module 16.
- the spreading module 16 is also configured to receive a spreading code.
- the spreading module 16 may advantageously be an orthogonal spreading module 16 that receives an orthogonal spreading code.
- the communications system is advantageously a digital wireless communications system configured in accordance with a code division multiple access over-the-air interface, as described below.
- the spreading module 16 spreads the data symbols with the received spreading code, generating groups of data chips, with each group of data chips representing a data symbol.
- the spreading module 16 is coupled to the demux 18 and provides the data chips to the demux 18.
- the demux 18 demultiplexes the chips, segmenting, or parsing, the stream of chips into first and second chip streams for distribution, or routing, to, respectively, the first and second complex I and Q spreaders 20, 22.
- Each group of data chips representing a data symbol is advantageously routed to an alternate complex I and Q spreader 20, 22, as described below.
- switching logic within the demux 18 serves to skip, or bypass, one of the complex I and Q spreaders 20, 22 once each time a predefined number of data symbols of a given frame has been distributed.
- the switching logic may serve to repeat one of the complex I and Q spreaders 20, 22 once each time a predefined number of data symbols of a given frame has been distributed.
- the switching logic controls the demux 18 to bypass one of the complex I and Q spreaders 20, 22.
- the symbol segmentation is effectively reversed, i.e., at the frame midpoint, one complex I and Q spreader 20 receives two groups of data chips (each group representing a data symbol) in succession, and the other complex I and Q spreader 22 is either bypassed or repeated for one group of data chips representing a data symbol.
- the demux 18 is configured to route groups of data chips along three data paths, and the switching logic is configured to bypass (or, alternatively, to repeat) one data path once each time one-third of the symbols of the frame have been routed.
- the demux 18 is configured to route groups of data chips along three data paths, and the switching logic is configured to bypass (or, alternatively, to repeat) one data path once each time one-fourth of the symbols of the frame have been routed. Hence, the last fourth of the symbols are routed in the same way as the first fourth of the symbols were routed.
- demux 18 could be coupled directly to the channel interleaver 14. First and second spreading modules would then be coupled to the output data paths of the demux 18.
- the first complex I and Q spreader 20 is configured to receive a pseudo-random noise spreading code. With the pseudo-random spreading code, the first complex I and Q spreader 20 generates complex I and Q signals from the received data chips.
- the second complex I and Q spreader 22 is configured to receive a pseudorandom noise spreading code. With the pseudo-random spreading code, the second complex I and Q spreader 22 generates complex I and Q signals from the received data chips.
- the first and second complex I and Q spreaders 20, 22 are coupled to, respectively, the first and second upconverters 24, 26.
- the first and second complex I and Q spreaders 20, 22 provide the complex I and Q signals to the respective first and second upconverters 24, 26.
- the first and second upconverters 24, 26 are coupled to, respectively, the first and second antennas 28, 30.
- the upconverters 24, 26 upconvert the signals to an appropriate carrier frequency such as, e.g., 800 MHz for a cellular system or 1900 MHz for a PCS system, and convert the signal to analog form for RF transmission over the air.
- the two antennas 28, 30 are advantageously used to provide antenna diversity.
- the antennas 28, 30 could be coupled to upconverters configured to upconvert the respective signals to different carrier frequency bands.
- three antennas are used to provide three carrier frequencies.
- multiple antennas are used to provide both diversity and multicarrier advantages.
- IS-95 over-the-air interface standard TIA/EIA Interim Standard 95
- IS-95B IS-95B
- RF radio- frequency
- FIG. 1 the communications system is advantageously a digital wireless communications system, such as, e.g., a cellular or PCS telephone system, configured in accordance with an IS-95-based standard.
- a conventional demux 100 is configured for use in a communications system (not shown) using a single transmit antenna and a single carrier.
- the demux 18 receives one X input and produces two Y outputs, specifically, a Y j output and a Y Q output.
- a conventional demux 200 configured for use in a two- antenna, spread spectrum, digital wireless communications system includes a first demux 202, second and third demuxes 204, 206, and four symbol repeaters 208, 210, 212, 214.
- the first demux 202 receives data symbols at an X input.
- the first demux 202 demultiplexes the data symbols, providing even- numbered symbols through a Y x output to the second demux 204, and providing odd-numbered symbols through a Y Q output to the third demux 206.
- the second and third demuxes 204, 206 receive and demultiplex the symbols.
- the second demux 204 provides a first symbol stream to the symbol repeater 208 and a second symbol stream to the symbol repeater 210.
- the third demux 206 provides a first symbol stream to the symbol repeater 212 and a second symbol stream to the symbol repeater 214.
- the first and third symbol repeaters 208, 212 each produce two identical output symbols for each input symbol received.
- the second and fourth symbol repeaters 210, 214 each produce an output symbol and its complement for each symbol received.
- the symbol repeater 208 produces a Y n output
- the symbol repeater 210 produces a Y E output
- the symbol repeater 212 produces a Y Q1 output
- the symbol repeater 214 produces a Y Q2 output.
- the demux 200 fails to maximize orthogonal transmit diversity in a two-antenna system, as described above.
- a conventional demux 300 configured for use in a three- carrier, spread spectrum, digital wireless communications system includes a first demux 302 and a second demux 304.
- the first demux 302 receives data symbols at an X input.
- the first demux 302 demultiplexes the received symbols, providing even-numbered symbols to the second demux 304 through a Y ⁇ output, and providing odd-numbered symbols to the second demux 304 through a Y Q output.
- the second demux 302 receives and demultiplexes the two input symbol streams, producing therefrom six output symbol streams at outputs Y n , Y Q1 , Y I2 , Y Q2 , Y I3 , and Y Q3 .
- the demux 300 fails to maximize diversity gains in a three-carrier system, as described above.
- a demux 400 configured for use in a two-antenna, spread spectrum, digital wireless communications system includes a demux 402 modified by switching logic (not shown) and four symbol repeaters 404, 406, 408, 410, as shown in FIG. 5.
- the demux 402 is coupled to the four symbol repeaters 404, 406, 408, 410.
- the demux 402 receives data symbols at an X input and demultiplexes the received symbols four ways, producing four output symbol streams.
- the first output symbol stream which comprises the first of every four symbols received at the X input, is provided to the first symbol repeater 404.
- the second output symbol stream which comprises the second of every four symbols received at the X input, is provided to the second symbol repeater 406.
- the third output symbol stream which comprises the third of every four symbols received at the X input, is provided to the third symbol repeater 408.
- the fourth output symbol stream which comprises the fourth of every four symbols received at the X input, is provided to the fourth symbol repeater 410.
- the first and second symbol repeaters 404, 406 each produce two identical output symbols for each input symbol received.
- the third and fourth symbol repeaters 408, 410 each produce an output symbol and its complement for each symbol received.
- the symbols received at the X input are received in frames, there being a predefined number of symbols per frame.
- the output of the first symbol repeater 406 is routed as an I symbol for transmission by antenna number 1 (i.e., the output is denoted Y n )
- the output of the second symbol repeater 406 is routed as a Q symbol for transmission by antenna number 1 (i.e., the output is denoted Y Q1 )
- the output of the third symbol repeater 408 is routed as an I symbol for transmission by antenna number 2 (i.e., the output is denoted Y I2 )
- the output of the fourth symbol repeater 410 is routed as a Q symbol for transmission by antenna number 2 (i.e., the output is denoted Y Q2 ).
- the demux 400 Upon processing of the first symbol in the second half of the frame, routing of the output symbols from the demux 400 is switched by the switching logic, which is described below. Accordingly, for the duration of the frame, the output of the first symbol repeater 406 is routed instead as an I symbol for transmission by antenna number 2 (i.e., the output is denoted Y I2 ), the output of the second symbol repeater 406 is routed instead as a Q symbol for transmission by antenna number 2 (i.e., the output is denoted Y Q2 ), the output of the third symbol repeater 408 is routed instead as an I symbol for transmission by antenna number 1 (i.e., the output is denoted Y n ), and the output of the fourth symbol repeater 410 is routed as a Q symbol for transmission by antenna number 1 (i.e., the output is denoted Y Q1 ). Used in conjunction with a bit-reversal channel interleaver, the demux 400 maximizes orthogonal transmit diversity in a two-
- the 500 configured for use in a three-carrier, spread spectrum, digital wireless communications system includes a demux 502 modified by switching logic (not shown).
- the demux 502 receives data symbols at an X input.
- the demux 502 demultiplexes the received symbols six ways, producing six output symbol streams.
- the first output symbol stream comprises the first of every six symbols received at the X input.
- the second output symbol stream comprises the second of every six symbols received at the X input.
- the third output symbol stream comprises the third of every six symbols received at the X input.
- the fourth output symbol stream comprises the fourth of every six symbols received at the X input.
- the fifth output symbol stream comprises the fifth of every six symbols received at the X input.
- the sixth output symbol stream comprises the sixth of every six symbols received at the X input.
- the symbols received at the X input are received in frames, there being a predefined number of symbols per frame.
- the first output of the demux 502 is routed as an I symbol for transmission at carrier frequency number 1 (i.e., the output is denoted Y n )
- the second output of the demux 502 is routed as a Q symbol for transmission at carrier frequency number 1 (i.e., the output is denoted Y Q1 )
- the third output of the demux 502 is routed as an I symbol for transmission at carrier frequency number 2 (i.e., the output is denoted Y I2 )
- the fourth output of the demux 502 is routed as a Q symbol for transmission at carrier frequency number 2 (i.e., the output is denoted Y Q2 )
- the fifth output of the demux 502 is routed as an I symbol for transmission at carrier frequency number 3 (i.e., the output is denoted Y I3 )
- the sixth output of the demux 502 is
- routing of the output symbols from the demux 500 is switched by the switching logic, which is described below. Accordingly, for the duration of the second quarter of the frame, the first output of the demux 502 is routed instead as an I symbol for transmission at carrier frequency number 3 (i.e., the output is denoted Y I3 ), the second output of the demux 502 is routed instead as a Q symbol for transmission at carrier frequency number 3 (i.e., the output is denoted Y Q3 ), the third output of the demux 502 is routed instead as an I symbol for transmission at carrier frequency number 1 (i.e., the output is denoted Y n ), the fourth output of the demux 502 is routed instead as a Q symbol for transmission at carrier frequency number 1 (i.e., the output is denoted Y Q1 ), the fifth output of the demux 502 is routed instead as an I symbol for transmission at carrier frequency number 2 (i.e., the output is de
- the first output of the demux 502 is routed instead as an I symbol for transmission at carrier frequency number 2 (i.e., the output is denoted Y ⁇ )
- the second output of the demux 502 is routed instead as a Q symbol for transmission at carrier frequency number 2 (i.e., the output is denoted Y Q2 )
- the third output of the demux 502 is routed instead as an I symbol for transmission at carrier frequency number 3 (i.e., the output is denoted Y I3 )
- the fourth output oi the demux 502 is routed instead as a Q symbol for transmission at carrier frequency number 3 (i.e., the output is denoted Y Q3 )
- the fifth output of the demux 502 is routed instead as an I symbol for transmission at carrier frequency number 1 (i.e., the output is denoted Y
- routing of the output symbols from the demux 500 is again switched by the switching logic. This time the switching logic returns the routing scheme to the state that it was in for the initial quarter of the frame. Accordingly, for the duration of the frame, the first output of the demux 502 is routed instead as an I symbol for transmission at carrier frequency number 1 (i.e., the output is denoted Y n ), the second output of the demux 502 is routed instead as a Q symbol for transmission at carrier frequency number 1 (i.e., the output is denoted Y Q1 ), the third output of the demux 502 is routed instead as an I symbol for transmission at carrier frequency number 2 (i.e., the output is denoted Y I2 ), the fourth output of the demux 502 is routed instead as a Q symbol for transmission at carrier frequency number 2 (i.e., the output is denoted Y Q2 ), the fifth output of the demux 502 is routed instead as an I symbol for
- the demux 500 Used in conjunction with a bit-reversal channel interleaver, the demux 500 maximizes diversity gains in a three-carrier system, as described above.
- the demux 500 which is used in a three-carrier system, includes switching logic that switches symbol routing four times per frame.
- a demux may be modified to switch symbol routing three times per frame may be used in a three-carrier system.
- a demux may be modified to switch symbol routing three times per frame may be used in a three-carrier system.
- the demux 600 includes a symbol (i.e., bit, or data element) distribution module and a switching module 602.
- the switching module 602 is shown with dashed lines, and the distribution module encompasses all elements not within the switching module 602.
- Various signals pertaining to the demux 600 are illustrated in the timing diagram of FIG. 7B.
- the demux 600 is configured to provide maximum diversity gain in a communications system with two antennas used to provide transmit diversity.
- the demux 600 is advantageously implemented in hardware with discrete gate logic, as shown.
- a demux may be implemented as a software module residing in a conventional storage medium (or, alternatively, as firmware instructions) and executable by a conventional microprocessor.
- the switching module 602 includes an AND gate configured to receive a CLOCK_INHIBIT_PULSE signal and a PULSE waveform.
- the output of the switching module 602 is provided to a flip- flop (FF) 606.
- the output of the FF 606 is a pulse-inhibited SQUARE waveform, as shown in FIG. 7B.
- the pulse-inhibited SQUARE waveform is provided as a control input to an AND gate 608 and to an inverter 610.
- the output of the inverter 610 is provided to an AND gate 612.
- the AND gates 608, 612 also receive a data symbol stream input to the demux 600.
- the output of the AND gate 608 is provided to an AND gate 614 and to an AND gate 616.
- a 2xSQUARE waveform is provided as a control input to the AND gate 614 and to an inverter 618.
- the output of the inverter 618 is provided to the AND gate 616.
- the output of the AND gate 612 is provided to an AND gate 620 and to an AND gate 622.
- the 2xSQUARE waveform is provided as a control input to the AND gate 620 and to an inverter 624.
- the output of the inverter 624 is provided to the AND gate 622.
- the output of the AND gate 614 is provided to a buffer 626.
- the output of the AND gate 616 is provided to a buffer 628.
- the output of the AND gate 620 is provided to a buffer 630.
- the output of the AND gate 622 is provided to a buffer 632.
- a 2xPULSE waveform is provided as a data input to AND gates 634, 636.
- the output of the FF 606 (the pulse-inhibited SQUARE waveform) is coupled as a control input to the AND gate 634 and to an inverter 638.
- the output of the inverter 638 is provided to the AND gate 636.
- the output of the AND gate 634 is provided to AND gates 640, 642.
- the 2xSQUARE waveform is provided as a control input to the AND gate 640 and to an inverter 644.
- the output of the inverter 644 is provided to the AND gate 642.
- the output of the AND gate 636 is provided to AND gates 646, 648.
- the 2xSQUARE waveform is provided as a control input to the AND gate 646 and to an inverter 650.
- the output of the inverter 650 is provided to the AND gate 648.
- the output of the AND gate 640, an Il_LOAD waveform, as shown in FIG. 7B, is provided to the buffer 626.
- the output of the AND gate 642, a Q1JLOAD waveform, as shown in FIG. 7B, is provided to the buffer 628.
- the output of the AND gate 646, an I2_LOAD waveform, as shown in FIG. 7B, is provided to the buffer 630.
- the output of the AND gate 648, a Q2JLOAD waveform, as shown in FIG. 7B, is provided to the buffer 632.
- the output of the buffer 626, an II signal, as shown in FIG. 7B, is provided to a buffer 652.
- the buffer 654 is provided to a buffer 654.
- the output of the buffer 630, an 12 signal, as shown in FIG. 7B, is provided to a buffer 656.
- the output of the buffer 632, a Q2 signal, as shown in FIG. 7B, is provided to a buffer 658.
- the buffers 652, 654, 656, 658 each receive a LOAD_PULSE waveform as an input. As illustrated in FIG. 7B, the output symbol streams from the buffers 652, 654, 656, 658, respectively Il_OUT, Ql_OUT, I2_OUT, and Q2_OUT are time synchronized due to the respective buffers 652, 654, 656, 658.
- a demux 700 includes a symbol (i.e., bit, or data element) distribution module and a switching module 702.
- the switching module 702 is shown with dashed lines, and the distribution module encompasses all elements not within the switching module 702.
- Various signals pertaining to the demux 700 are illustrated in the timing diagram of FIG. 8B.
- the demux 700 is configured to provide maximum diversity gain in a communications system with three carrier frequency bands.
- the demux 700 is advantageously implemented in hardware with discrete gate logic, as shown, in alternate embodiments a demux may be implemented as a software module residing in a conventional storage medium (or, alternatively, as firmware instructions) and executable by a conventional microprocessor.
- the switching module 702 includes an AND gate configured to receive a CLOCK_INHIBIT_PULSE signal and a PULSE waveform.
- the CLOCK_INHIBIT_PULSE signal is applied after each quarter-frame has been processed, to accomplish the desired route switching. After the fourth quarter-frame has been processed (i.e., between successive frames), however, the CLOCK_INHIBIT_PULSE signal is not applied.
- the output of the switching module 702 is provided to a modulo-3 counter 706. Dual outputs of the modulo-3 counter 706 are provided to decoder logic 708.
- the decoder logic 708 may advantageously be implemented with combination logic and FFs.
- the AND gates 710, 712, 714 also receive a data symbol stream input to the demux 700.
- the output of the AND gate 710 is provided to an AND gate 716 and to an AND gate 718.
- a 2xSQUARE waveform is provided as a control input to the AND gate 716 and to an inverter 720.
- the output of the inverter 720 is provided to the AND gate 718.
- the output of the AND gate 712 is provided to an AND gate 722 and to an AND gate 724.
- the 2xSQUARE waveform is provided as a control input to the AND gate 722 and to an inverter 726.
- the output of the inverter 726 is provided to the AND gate 724.
- the output of the AND gate 714 is provided to an AND gate 728 and to an AND gate 730.
- the 2xSQUARE waveform is provided as a control input to the AND gate 728 and to an inverter 732.
- the output of the inverter 732 is provided to the AND gate 730.
- the output of the AND gate 716 is provided to a buffer 734.
- the output of the AND gate 718 is provided to a buffer 736.
- the output of the AND gate 722 is provided to a buffer 738.
- the output of the AND gate 724 is provided to a buffer 740.
- the output of the AND gate 728 is provided to a buffer 742.
- the output of the AND gate 730 is provided to a buffer 744.
- a 2xPULSE waveform is provided as a data input to AND gates 746, 748, 750.
- the AND gate 746 also receives the CO waveform as an input.
- the AND gate 748 also receives the Cl waveform as an input.
- the AND gate 750 also receives the C2 waveform as an input.
- the output of the AND gate 746 is provided to AND gates 752, 754.
- the 2xSQUARE waveform is provided as a control input to the AND gate 754 and to an inverter 756.
- the output of the inverter 756 is provided to the AND gate 752.
- the output of the AND gate 748 is provided to AND gates 758, 760.
- the 2xSQUARE waveform is provided as a control input to the AND gate 760 and to an inverter 762.
- the output of the inverter 762 is provided to the AND gate 758.
- the output of the AND gate 750 is provided to AND gates 764, 766.
- the 2xSQUARE waveform is provided as a control input to the AND gate 766 and to an inverter 768.
- the output of the inverter 768 is provided to the AND gate 764.
- the output of the AND gate 752, an Il_LOAD waveform, as shown in FIG. 8B, is provided to the buffer 734.
- the output of the AND gate 754, a Q1J OAD waveform, as shown in FIG. 8B, is provided to the buffer 736.
- the output of the AND gate 758, an I2_LOAD waveform, as shown in FIG. 8B, is provided to the buffer 738.
- the output of the AND gate 760, a Q2_LOAD waveform, as shown in FIG. 8B, is provided to the buffer 740.
- the output of the AND gate 764, an I3_LOAD waveform, as shown in FIG. 8B, is provided to the buffer 742.
- the output of the AND gate 766, a Q3_LOAD waveform, as shown in FIG. 8B, is provided to the buffer 744.
- the output of the buffer 734, an II signal, as shown in FIG. 8B, is provided to a buffer 770.
- the output of the buffer 736, a Ql signal, as shown in FIG. 8B, is provided to a buffer 772.
- the output of the buffer 738, an 12 signal, as shown in FIG. 8B, is provided to a buffer 774.
- the output of the buffer 740, a Q2 signal, as shown in FIG. 8B, is provided to a buffer 776.
- the output of the buffer 742, an 13 signal, as shown in FIG. 8B, is provided to a buffer 778.
- the output of the buffer 744, a Q3 signal, as shown in FIG. 8B, is provided to a buffer 780.
- the buffers 770, 772, 774, 776, 778, 780 each receive a LOAD_PULSE waveform as an input. As illustrated in FIG. 8B, the output symbol streams from the buffers 770, 772, 774, 776, 778, 780, respectively Il_OUT, Ql_OUT, I2_OUT, Q2_OUT, I3_OUT, and Q3_OUT are time synchronized due to the respective buffers 770, 772, 774, 776, 778, 780.
- a complex I and Q spreader 800 that could be used in the transmit section 10 of FIG.
- the complex multiplier 802 includes a complex multiplier 802 (shown functionally with dashed lines), first and second baseband filters 804, 806, first and second multipliers 808, 810, and an adder 812.
- the complex multiplier 802 includes four multipliers 814, 816, 818, 820 and two adders 822, 824.
- the complex multiplier 802, multipliers 808, 810, and adder 812 are advantageously conventional devices as known in the art.
- the complex I and Q spreader 800 includes upconversion circuitry, as described below. Hence, the upconverter 24 in the transmit section 10 of FIG. 1 would not be necessary if the complex I and Q spreader 800 were substituted for the complex I and Q spreader 20 in the transmit section 10 of FIG. 1.
- Data chips to be included in the I component of a complex I and Q signal output from the complex I and Q spreader 800, s x (t), are received by the complex I and Q spreader 800 at a Y n input.
- the Y n input is coupled to the multipliers 814 and 816.
- Data chips to be included in the Q component of the output signal s x (t) are received by the complex I and Q spreader 800 at a Y Q1 input.
- the Y Q1 input is coupled to the multipliers 818 and 820.
- a pseudorandom noise (PN) code for the I component is coupled to each of the four multipliers 814, 816, 818, 820 through a PN X input.
- PN pseudorandom noise
- a PN code for the Q component is coupled to each oi the four multipliers 814, 816, 818, 820 through a PN Q input.
- An output product from the multiplier 814 is provided to the adder 822.
- An output product from the multiplier 816 is provided to the adder 824.
- An output product from the multiplier 818 is provided to the adder 822.
- An output product from the multiplier 820 is provided to the adder 824.
- the adder 824 is configured to sum the two received inputs and provide a Q chip output stream to the second baseband filter 806.
- the adder 822 is configured to subtract the input received from the multiplier 814 from the input received from the multiplier 818, and provide an I chip output stream to the first baseband filter 804.
- the adders 802, 804 may advantageously be programmably configured to either add or subtract, as desired.
- the first baseband filter 804 which is advantageously a conventional digital filter 804, filters the received I chip stream to provide an I chip stream at baseband frequency to the multiplier 808.
- the second baseband filter 806, which is likewise advantageously a conventional digital filter 806, filters the received Q chip stream to provide a Q chip stream at baseband frequency to the multiplier 810.
- the multiplier 808 is configured to receive at a second input a cos(2 ⁇ f c t) signal, where f c is the carrier frequency, e.g., 800 MHz in a cellular system, or 1900 MHz in a PCS system, and t represents time.
- the multiplier 808 multiplies the two received signals, thereby upconverting the I chips to the carrier frequency, and provides a product output signal to the adder 812.
- the multiplier 810 is configured to receive at a second input a sin(2 ⁇ f c t) signal.
- the multiplier 810 multiplies the two received signals, thereby upconverting the Q chips to the carrier frequency, and provides a product output signal to the adder 812.
- the adder 812 sums the two received signals to generate the complex I and Q output signal s ⁇ t), which is subsequently converted to analog RF format and transmitted.
- the above-described embodiments illustrate a scheme for achieving improved antenna diversity in connection with a bit-reversal channel interleaver.
- a 384-bit interleaver organized as a matrix with six rows and sixty-four columns is coupled (either directly or indirectly) to a demultiplexer configured to optimize antenna diversity as described above, the antenna assignment is unaltered during the first half of transmission oi each frame.
- the even bits are routed to antenna 2 and the odd bits are routed to antenna 1.
- the data paths are switched before the 192 nd bit is transmitted, such that antenna 1 is "skipped,” or bypassed, and antenna 2 is selected instead when the 192 nd bit is transmitted.
- antenna 2 is "repeated,” thereby being selected instead when the 192 nd bit is transmitted.
- any two adjacent bits in the bit-reversal channel interleaver will be transmitted from different antennas.
- a channel interleaver is coupled
- the demultiplexer is configured to optimize 3x multicarrier transmission, or alternatively to optimize triple antenna diversity.
- three frequency bands, or carriers, in the alternative, three antennas
- each block, or frame, of data is divided into three substantially equal blocks.
- the bits are transmitted in the following order: 1, 2, 3, 1, 2, 3, etc.
- one carrier or alternatively, one antenna
- bypassed At the end of a block, one carrier (or alternatively, one antenna) is "skipped," or bypassed, and transmission is initiated from the next carrier (or antenna).
- an interleaver in accordance with one embodiment may be described generally as follows: If the interleaver input symbols are written sequentially at addresses N IN from 0 to block length N-l, then the symbols are read out of the interleaver from addresses
- N ou ⁇ (2 m )(N IN mod N) + Bit_Rev m ([N IN /N]),
- DSP digital signal processor
- ASIC application specific integrated circuit
- DSP digital signal processor
- ASIC application specific integrated circuit
- discrete gate or transistor logic discrete hardware components such as, e.g., registers and FIFO
- processor executing a set of firmware instructions
- the processor may advantageously be a microprocessor, but in the alternative, the processor may be any conventional processor, controller, microcontroller, or state machine.
- the software module could reside in RAM memory, flash memory, registers, or any other form of writable storage medium known in the art.
Abstract
Description
Claims
Priority Applications (5)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2000587472A JP4680390B2 (en) | 1998-12-10 | 1999-12-09 | Demultiplexer for channel interleaver and method for demultiplexing transmitter and element of digital wireless communication system |
EP99968109A EP1135871A1 (en) | 1998-12-10 | 1999-12-09 | Demultiplexer for channel interleaving |
AU24795/00A AU2479500A (en) | 1998-12-10 | 1999-12-09 | Demultiplexer for channel interleaving |
KR1020077007161A KR100875859B1 (en) | 1998-12-10 | 1999-12-09 | Demultiplexer for channel interleaving |
HK02103114.3A HK1041378B (en) | 1998-12-10 | 2002-04-25 | Demultiplexer for channel interleaving |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US09/209,205 US6847658B1 (en) | 1998-12-10 | 1998-12-10 | Demultiplexer for channel interleaving |
US09/209,205 | 1998-12-10 |
Publications (2)
Publication Number | Publication Date |
---|---|
WO2000035122A1 WO2000035122A1 (en) | 2000-06-15 |
WO2000035122A9 true WO2000035122A9 (en) | 2002-08-29 |
Family
ID=22777801
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
PCT/US1999/029376 WO2000035122A1 (en) | 1998-12-10 | 1999-12-09 | Demultiplexer for channel interleaving |
Country Status (8)
Country | Link |
---|---|
US (2) | US6847658B1 (en) |
EP (2) | EP2211484A1 (en) |
JP (2) | JP4680390B2 (en) |
KR (2) | KR100771405B1 (en) |
CN (2) | CN100466490C (en) |
AU (1) | AU2479500A (en) |
HK (2) | HK1041378B (en) |
WO (1) | WO2000035122A1 (en) |
Families Citing this family (12)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6128330A (en) | 1998-11-24 | 2000-10-03 | Linex Technology, Inc. | Efficient shadow reduction antenna system for spread spectrum |
KR100361033B1 (en) * | 2001-01-16 | 2003-01-24 | 한국과학기술원 | Multicarrier DS/CDMA system using a turbo code with nonuniform repetition coding |
JP2004023137A (en) * | 2002-06-12 | 2004-01-22 | Pioneer Electronic Corp | Receiver, its method, its program, recording medium for recording the program, and communication system |
US7167507B2 (en) * | 2002-07-01 | 2007-01-23 | Lucent Technologies Inc. | Equalizer and method for performing equalization in a wireless communications system |
KR101043538B1 (en) | 2003-05-16 | 2011-06-23 | 톰슨 라이센싱 | Repetition coding in a satellite-based communications system |
JP4694568B2 (en) * | 2004-07-29 | 2011-06-08 | クゥアルコム・インコーポレイテッド | System and method for frequency diversity |
US7957351B2 (en) * | 2005-04-04 | 2011-06-07 | Qualcomm Incorporated | Method and apparatus for management of multi-carrier communications in a wireless communication system |
TWI422180B (en) * | 2005-04-04 | 2014-01-01 | Qualcomm Inc | Method and apparatus for management of multi-carrier communication in a wireless communication system |
JP4955324B2 (en) * | 2006-07-10 | 2012-06-20 | 三菱電機株式会社 | Wireless communication system |
KR101349819B1 (en) * | 2007-04-23 | 2014-01-13 | 엘지전자 주식회사 | Method For Transmitting Signals For Diversity Gain |
US7486210B1 (en) * | 2007-08-07 | 2009-02-03 | Faraday Technology Corp. | DWA structure and method thereof, digital-to-analog signal conversion method and signal routing method |
CN108306707B (en) * | 2017-01-12 | 2024-02-20 | 中兴通讯股份有限公司 | Method, device and communication system for multiple access |
Family Cites Families (75)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4135059A (en) | 1977-07-07 | 1979-01-16 | Satellite Business Systems | Multiple channel per burst tdma multiple transponder network |
GB2022365A (en) | 1978-06-02 | 1979-12-12 | Texas Instruments Inc | Communications network for data and voice |
US4291409A (en) | 1978-06-20 | 1981-09-22 | The Mitre Corporation | Spread spectrum communications method and apparatus |
US4256925A (en) | 1978-12-12 | 1981-03-17 | Satellite Business Systems | Capacity reallocation method and apparatus for a TDMA satellite communication network with demand assignment of channels |
US4322845A (en) | 1979-09-28 | 1982-03-30 | Ibm Corporation | Demand assignment technique for TDMA satellite communication network |
US4319353A (en) | 1980-02-29 | 1982-03-09 | Ibm Corporation | Priority threaded message burst mechanism for TDMA communication |
US4339818A (en) | 1980-04-30 | 1982-07-13 | Broadcom, Incorporated | Digital multiplexer with increased channel capacity |
US4477900A (en) | 1980-04-30 | 1984-10-16 | Broadcom, Incorporated | Successive frame digital multiplexer with increased channel capacity |
NL8004200A (en) | 1980-07-22 | 1982-02-16 | Philips Nv | PLASTIC-BONDED ELECTROMAGNETIC COMPONENT AND METHOD FOR MANUFACTURING THE SAME |
US4383327A (en) | 1980-12-01 | 1983-05-10 | University Of Utah | Radiographic systems employing multi-linear arrays of electronic radiation detectors |
US4494232A (en) | 1981-12-04 | 1985-01-15 | Racal-Milgo, Inc. | Statistical multiplexer with dynamic bandwidth allocation for asynchronous and synchronous channels |
US4455649A (en) | 1982-01-15 | 1984-06-19 | International Business Machines Corporation | Method and apparatus for efficient statistical multiplexing of voice and data signals |
US4475215A (en) | 1982-10-15 | 1984-10-02 | The United States Of America As Represented By The Secretary Of The Army | Pulse interference cancelling system for spread spectrum signals utilizing active coherent detection |
US4547880A (en) | 1983-05-13 | 1985-10-15 | Able Computer | Communication control apparatus for digital devices |
US4491947A (en) | 1983-05-31 | 1985-01-01 | At&T Bell Laboratories | Technique for dynamic scheduling of integrated circuit- and packet-switching in a multi-beam SS/TDMA system |
US4672605A (en) | 1984-03-20 | 1987-06-09 | Applied Spectrum Technologies, Inc. | Data and voice communications system |
US4587652A (en) | 1984-06-21 | 1986-05-06 | Itt Corporation | Data control for telephone system |
US4594476A (en) | 1984-08-31 | 1986-06-10 | Freeman Michael J | Broadcast interactive telephone system |
GB2171576B (en) | 1985-02-04 | 1989-07-12 | Mitel Telecom Ltd | Spread spectrum leaky feeder communication system |
US4761778A (en) | 1985-04-11 | 1988-08-02 | Massachusetts Institute Of Technology | Coder-packetizer for random accessing in digital communication with multiple accessing |
US4672658A (en) | 1985-10-16 | 1987-06-09 | At&T Company And At&T Bell Laboratories | Spread spectrum wireless PBX |
JPS6291027A (en) | 1985-10-17 | 1987-04-25 | Kokusai Denshin Denwa Co Ltd <Kdd> | Demmand assignment communication system |
US4700341A (en) | 1985-10-30 | 1987-10-13 | Racal Data Communications Inc. | Stochastic time division multiplexing |
AU5589086A (en) | 1986-03-25 | 1987-10-20 | Motorola, Inc. | Method and apparatus for controlling a tdm communication device |
US4901307A (en) | 1986-10-17 | 1990-02-13 | Qualcomm, Inc. | Spread spectrum multiple access communication system using satellite or terrestrial repeaters |
JPS63114333A (en) | 1986-10-31 | 1988-05-19 | Nec Home Electronics Ltd | Radio bus system |
CA1290020C (en) | 1987-02-09 | 1991-10-01 | Steven Messenger | Wireless local area network |
US4970648A (en) | 1987-08-12 | 1990-11-13 | Fairchild Space And Defense Corporation | High performance flight recorder |
US4850036A (en) | 1987-08-21 | 1989-07-18 | American Telephone And Telegraph Company | Radio communication system using synchronous frequency hopping transmissions |
JPS6477235A (en) | 1987-09-18 | 1989-03-23 | Fujitsu Ltd | Compensating device for interference between cross-polarized waves |
US4920348A (en) | 1987-10-08 | 1990-04-24 | Baghdady Elie J | Method and apparatus for signal modulation and detection |
US4841527A (en) | 1987-11-16 | 1989-06-20 | General Electric Company | Stabilization of random access packet CDMA networks |
US5003534A (en) | 1988-08-26 | 1991-03-26 | Scientific Atlanta | Link utilization control mechanism for demand assignment satellite communications network |
CH676179A5 (en) | 1988-09-29 | 1990-12-14 | Ascom Zelcom Ag | |
SE464551B (en) | 1989-09-12 | 1991-05-06 | Ericsson Telefon Ab L M | PROCEDURE TO REDUCE RISK BEFORE POSSIBLE RECEIVING IN A TIME MULTIPLEXT RADIO COMMUNICATION SYSTEM |
JP2733110B2 (en) | 1989-09-19 | 1998-03-30 | 日本電信電話株式会社 | Wireless signal transmission method |
IL95920A0 (en) | 1989-10-24 | 1991-07-18 | Motorola Inc | Distributed synchronization method for a wireless fast packet communication system |
GB2237706A (en) | 1989-11-03 | 1991-05-08 | Racal Res Ltd | Radio communications link with diversity |
US5109390A (en) | 1989-11-07 | 1992-04-28 | Qualcomm Incorporated | Diversity receiver in a cdma cellular telephone system |
US5101501A (en) | 1989-11-07 | 1992-03-31 | Qualcomm Incorporated | Method and system for providing a soft handoff in communications in a cdma cellular telephone system |
US5056109A (en) | 1989-11-07 | 1991-10-08 | Qualcomm, Inc. | Method and apparatus for controlling transmission power in a cdma cellular mobile telephone system |
US5073900A (en) | 1990-03-19 | 1991-12-17 | Mallinckrodt Albert J | Integrated cellular communications system |
US5018165A (en) | 1990-03-21 | 1991-05-21 | Andrew Corporation | Communication system using spread spectrum and leaky transmission line |
US5103459B1 (en) | 1990-06-25 | 1999-07-06 | Qualcomm Inc | System and method for generating signal waveforms in a cdma cellular telephone system |
US5168575A (en) | 1990-09-28 | 1992-12-01 | Motorola, Inc. | Demand driven wide-area radio system resource assignment method and apparatus |
US5121383A (en) | 1990-11-16 | 1992-06-09 | Bell Communications Research, Inc. | Duration limited statistical multiplexing in packet networks |
US5513176A (en) | 1990-12-07 | 1996-04-30 | Qualcomm Incorporated | Dual distributed antenna system |
IL100213A (en) | 1990-12-07 | 1995-03-30 | Qualcomm Inc | CDMA microcellular telephone system and distributed antenna system therefor |
US5195090A (en) | 1991-07-09 | 1993-03-16 | At&T Bell Laboratories | Wireless access telephone-to-telephone network interface architecture |
JPH0548511A (en) * | 1991-08-20 | 1993-02-26 | Yuseisho Tsushin Sogo Kenkyusho | Antenna hopping radio transmitter |
US5410300A (en) * | 1991-09-06 | 1995-04-25 | International Business Machines Corporation | Distributed crossbar switch architecture |
JPH05268128A (en) | 1992-03-18 | 1993-10-15 | Kokusai Denshin Denwa Co Ltd <Kdd> | Cdma communication system |
US5276730A (en) | 1992-04-30 | 1994-01-04 | At&T Bell Laboratories | Access method for distributed dynamic channel allocation in microcells |
US5351240A (en) | 1992-05-08 | 1994-09-27 | Scientific-Atlanta, Inc. | Communication link having dynamically allocatable auxiliary channel for data bursts |
ZA938324B (en) | 1992-11-24 | 1994-06-07 | Qualcomm Inc | Pilot carrier dot product circuit |
US5289499A (en) | 1992-12-29 | 1994-02-22 | At&T Bell Laboratories | Diversity for direct-sequence spread spectrum systems |
US5442627A (en) | 1993-06-24 | 1995-08-15 | Qualcomm Incorporated | Noncoherent receiver employing a dual-maxima metric generation process |
US5490165A (en) | 1993-10-28 | 1996-02-06 | Qualcomm Incorporated | Demodulation element assignment in a system capable of receiving multiple signals |
US5471497A (en) * | 1993-11-01 | 1995-11-28 | Zehavi; Ephraim | Method and apparatus for variable rate signal transmission in a spread spectrum communication system using coset coding |
US5410538A (en) | 1993-11-09 | 1995-04-25 | At&T Corp. | Method and apparatus for transmitting signals in a multi-tone code division multiple access communication system |
US5724666A (en) * | 1994-03-24 | 1998-03-03 | Ericsson Inc. | Polarization diversity phased array cellular base station and associated methods |
US5602833A (en) * | 1994-12-19 | 1997-02-11 | Qualcomm Incorporated | Method and apparatus for using Walsh shift keying in a spread spectrum communication system |
US5608725A (en) | 1995-01-26 | 1997-03-04 | Motorola, Inc. | Method and apparatus of a communications system having a DMT infrastructure |
ZA961025B (en) * | 1995-02-28 | 1996-07-16 | Qualcomm Inc | Method and apparatus for providing variable rate data in a communications system using non-orthogonal overflow channels |
JPH08321785A (en) | 1995-05-24 | 1996-12-03 | Sony Corp | Transmitter, receiver, transmission method, reception method and transmission method |
SE518010C2 (en) | 1995-07-20 | 2002-08-13 | Telia Ab | Antenna device |
US6243565B1 (en) * | 1996-06-18 | 2001-06-05 | Telefonaktiebolaget Lm Ericsson (Publ) | Method and apparatus for transmitting communication signals using frequency and polarization diversity |
US5751725A (en) | 1996-10-18 | 1998-05-12 | Qualcomm Incorporated | Method and apparatus for determining the rate of received data in a variable rate communication system |
FR2765063B1 (en) * | 1997-06-23 | 1999-09-24 | Alsthom Cge Alcatel | BASE STATION WITH A DIVERSITY OF ANTENNAs FOR SENDING UNIDIRECTIONAL CHANNELS, AND CORRESPONDING METHOD OF SENDING A UNIDIRECTIONAL CHANNEL BY A BASE STATION |
US6810030B1 (en) * | 1997-10-17 | 2004-10-26 | Lucent Technology | Dynamic and smart spreading for wideband CDMA |
US6584121B1 (en) * | 1998-11-13 | 2003-06-24 | Lucent Technologies | Switch architecture for digital multiplexed signals |
US6128330A (en) * | 1998-11-24 | 2000-10-03 | Linex Technology, Inc. | Efficient shadow reduction antenna system for spread spectrum |
US6091759A (en) * | 1998-11-24 | 2000-07-18 | Motorola, Inc. | Method and apparatus for spreading and despreading data in a spread-spectrum communication system |
US6570872B1 (en) * | 1999-04-06 | 2003-05-27 | Nortel Networks Limited | Self-configuring distributed switch |
US6229824B1 (en) * | 1999-05-26 | 2001-05-08 | Xm Satellite Radio Inc. | Method and apparatus for concatenated convolutional endcoding and interleaving |
-
1998
- 1998-12-10 US US09/209,205 patent/US6847658B1/en not_active Expired - Lifetime
-
1999
- 1999-12-09 AU AU24795/00A patent/AU2479500A/en not_active Abandoned
- 1999-12-09 KR KR1020017007208A patent/KR100771405B1/en active IP Right Grant
- 1999-12-09 CN CNB200410047449XA patent/CN100466490C/en not_active Expired - Lifetime
- 1999-12-09 JP JP2000587472A patent/JP4680390B2/en not_active Expired - Lifetime
- 1999-12-09 CN CNB998143200A patent/CN1197267C/en not_active Expired - Lifetime
- 1999-12-09 EP EP10161531A patent/EP2211484A1/en not_active Withdrawn
- 1999-12-09 EP EP99968109A patent/EP1135871A1/en not_active Withdrawn
- 1999-12-09 WO PCT/US1999/029376 patent/WO2000035122A1/en not_active Application Discontinuation
- 1999-12-09 KR KR1020077007161A patent/KR100875859B1/en active IP Right Grant
-
2002
- 2002-04-25 HK HK02103114.3A patent/HK1041378B/en unknown
- 2002-04-25 HK HK05100876.4A patent/HK1068742A1/en unknown
-
2004
- 2004-08-13 US US10/917,880 patent/US7292611B2/en not_active Expired - Fee Related
-
2010
- 2010-10-15 JP JP2010232575A patent/JP5086416B2/en not_active Expired - Lifetime
Also Published As
Publication number | Publication date |
---|---|
CN1336045A (en) | 2002-02-13 |
US20050018713A1 (en) | 2005-01-27 |
JP2011072001A (en) | 2011-04-07 |
KR20010089565A (en) | 2001-10-06 |
WO2000035122A1 (en) | 2000-06-15 |
CN1197267C (en) | 2005-04-13 |
JP4680390B2 (en) | 2011-05-11 |
CN1545218A (en) | 2004-11-10 |
HK1041378B (en) | 2005-09-02 |
AU2479500A (en) | 2000-06-26 |
CN100466490C (en) | 2009-03-04 |
HK1068742A1 (en) | 2005-04-29 |
JP5086416B2 (en) | 2012-11-28 |
KR100875859B1 (en) | 2008-12-26 |
JP2002532949A (en) | 2002-10-02 |
EP2211484A1 (en) | 2010-07-28 |
US6847658B1 (en) | 2005-01-25 |
KR20070046965A (en) | 2007-05-03 |
EP1135871A1 (en) | 2001-09-26 |
US7292611B2 (en) | 2007-11-06 |
KR100771405B1 (en) | 2007-10-30 |
HK1041378A1 (en) | 2002-07-05 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
JP5086416B2 (en) | Demultiplexer for channel interleaver and method for demultiplexing transmitter and element of digital wireless communication system | |
KR100467188B1 (en) | Interleaving method and apparatus for orthogonal transmit diversity and multi-carriers cdma communication systems | |
CA2302391C (en) | A method of and apparatus for transmitting data in a multiple carrier system | |
US6373831B1 (en) | Systems and methods of channel coding and inverse-multiplexing for multi-carrier CDMA systems | |
KR100796539B1 (en) | Interleaver and deinterleaver for use in a diversity transmission communication system | |
JP3878481B2 (en) | Demultiplexer and multiplexer control apparatus and method for rate matching in a mobile communication system | |
US7688773B2 (en) | Method of transmitting and receiving a signal in an MC-CDMA system | |
KR100680120B1 (en) | Method and arrangement for implementing intra-frame interleaving | |
JP2000068863A (en) | Coder and its method | |
US6714599B1 (en) | Method and apparatus for efficient processing of signal in a communication system | |
US6847677B1 (en) | Method and apparatus for efficient Walsh covering and summing of signals in a communication system | |
US6975584B1 (en) | Communication system method and apparatus | |
KR100474720B1 (en) | Descrambling apparatus and method for a mobile station in a cdma mobile communication system for packet data service | |
RU2287904C2 (en) | Spectrally effective code-division transmitter | |
KR20000013988A (en) | Cross transfer diversity method in code division multiple access system | |
ZA200101935B (en) | Apparatus and method for controlling a demultiplexer and a multiplexer used for rate matching in a mobile communication system. |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
WWE | Wipo information: entry into national phase |
Ref document number: 99814320.0 Country of ref document: CN |
|
AK | Designated states |
Kind code of ref document: A1 Designated state(s): AE AL AM AT AU AZ BA BB BG BR BY CA CH CN CR CU CZ DE DK DM EE ES FI GB GD GE GH GM HR HU ID IL IN IS JP KE KG KP KR KZ LC LK LR LS LT LU LV MA MD MG MK MN MW MX NO NZ PL PT RO RU SD SE SG SI SK SL TJ TM TR TT TZ UA UG UZ VN YU ZA ZW |
|
AL | Designated countries for regional patents |
Kind code of ref document: A1 Designated state(s): GH GM KE LS MW SD SL SZ TZ UG ZW AM AZ BY KG KZ MD RU TJ TM AT BE CH CY DE DK ES FI FR GB GR IE IT LU MC NL PT SE BF BJ CF CG CI CM GA GN GW ML MR NE SN TD TG |
|
121 | Ep: the epo has been informed by wipo that ep was designated in this application | ||
DFPE | Request for preliminary examination filed prior to expiration of 19th month from priority date (pct application filed before 20040101) | ||
REEP | Request for entry into the european phase |
Ref document number: 1999968109 Country of ref document: EP |
|
WWE | Wipo information: entry into national phase |
Ref document number: 1999968109 Country of ref document: EP |
|
ENP | Entry into the national phase |
Ref document number: 2000 587472 Country of ref document: JP Kind code of ref document: A |
|
WWE | Wipo information: entry into national phase |
Ref document number: 1020017007208 Country of ref document: KR |
|
WWE | Wipo information: entry into national phase |
Ref document number: 1020017007279 Country of ref document: KR |
|
WWW | Wipo information: withdrawn in national office |
Ref document number: 1020017007279 Country of ref document: KR |
|
WWP | Wipo information: published in national office |
Ref document number: 1999968109 Country of ref document: EP |
|
WWP | Wipo information: published in national office |
Ref document number: 1020017007208 Country of ref document: KR |
|
REG | Reference to national code |
Ref country code: DE Ref legal event code: 8642 |
|
AK | Designated states |
Kind code of ref document: C2 Designated state(s): AE AL AM AT AU AZ BA BB BG BR BY CA CH CN CR CU CZ DE DK DM EE ES FI GB GD GE GH GM HR HU ID IL IN IS JP KE KG KP KR KZ LC LK LR LS LT LU LV MA MD MG MK MN MW MX NO NZ PL PT RO RU SD SE SG SI SK SL TJ TM TR TT TZ UA UG UZ VN YU ZA ZW |
|
AL | Designated countries for regional patents |
Kind code of ref document: C2 Designated state(s): GH GM KE LS MW SD SL SZ TZ UG ZW AM AZ BY KG KZ MD RU TJ TM AT BE CH CY DE DK ES FI FR GB GR IE IT LU MC NL PT SE BF BJ CF CG CI CM GA GN GW ML MR NE SN TD TG |
|
COP | Corrected version of pamphlet |
Free format text: PAGES 1/8-8/8, DRAWINGS, REPLACED BY NEW PAGES 1/8-8/8; DUE TO LATE TRANSMITTAL BY THE RECEIVING OFFICE |