WO1997015170A1 - Class d hearing aid amplifier with feedback - Google Patents

Class d hearing aid amplifier with feedback Download PDF

Info

Publication number
WO1997015170A1
WO1997015170A1 PCT/US1996/016592 US9616592W WO9715170A1 WO 1997015170 A1 WO1997015170 A1 WO 1997015170A1 US 9616592 W US9616592 W US 9616592W WO 9715170 A1 WO9715170 A1 WO 9715170A1
Authority
WO
WIPO (PCT)
Prior art keywords
output
input
signal
transducer
amplifier
Prior art date
Application number
PCT/US1996/016592
Other languages
French (fr)
Inventor
Olle Andersson
Original Assignee
Mitel Semiconductor, Inc.
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Mitel Semiconductor, Inc. filed Critical Mitel Semiconductor, Inc.
Priority to AU74476/96A priority Critical patent/AU7447696A/en
Priority to EP96936586A priority patent/EP0856239A1/en
Publication of WO1997015170A1 publication Critical patent/WO1997015170A1/en

Links

Classifications

    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F3/00Amplifiers with only discharge tubes or only semiconductor devices as amplifying elements
    • H03F3/20Power amplifiers, e.g. Class B amplifiers, Class C amplifiers
    • H03F3/21Power amplifiers, e.g. Class B amplifiers, Class C amplifiers with semiconductor devices only
    • H03F3/217Class D power amplifiers; Switching amplifiers
    • H03F3/2173Class D power amplifiers; Switching amplifiers of the bridge type
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04RLOUDSPEAKERS, MICROPHONES, GRAMOPHONE PICK-UPS OR LIKE ACOUSTIC ELECTROMECHANICAL TRANSDUCERS; DEAF-AID SETS; PUBLIC ADDRESS SYSTEMS
    • H04R25/00Deaf-aid sets, i.e. electro-acoustic or electro-mechanical hearing aids; Electric tinnitus maskers providing an auditory perception

Definitions

  • the present invention relates to the implementation of power efficient, low distortion Class D amplifiers into hearing aids.
  • an audio input signal is compared in a comparator to a triangle wave which has a frequency much higher than the audio band (i.e. much above approximately 20 kHz).
  • the resulting comparator output is a square wave with a duty cycle proportional to the instantaneous value of the input signal.
  • this square wave is used to drive an H-bridge switch which connects the battery potential in one polarity across the speaker coil when the modulated square wave is high, and connects the battery potential in the opposite polarity across the speaker coil when the modulated square wave is low.
  • the transducer coil filters the high frequency components from the signal, and an amplified audio input signal appears is emitted from the receiver.
  • Class D amplifiers make them attractive for hearing aid use. Because the output drive transistors used in the H-bridge are driven in switching mode, they dissipate very little energy in operation. Furthermore, because the output transducer has a high impedance at the switching frequency, the current through the transducer when no input signal is present is very low, even though an AC square wave with 50% duty cycle is present across the transducer coil. Further reductions in the zero audio input current level can be made with more complex amplifier circuits, as are described, for example, in U.S. Patent No.s 5,317,640 to Callias and 5,387,875 to Tateno.
  • Class D amplifiers have several drawbacks however, including signal distortion and gain errors. Distortion can arise from several factors. If the triangle wave input to the comparator is created by a simple RC integration of a clock signal, the non-linear charging and discharging characteristics of the capacitor will introduce distortion in the output signal. This problem can be remedied by using current rather than voltage sources to charge and discharge the capacitor, but this makes the circuit more complex and produces additional noise on the triangle wave, noise which will also appear on the output signal.
  • Pulse duty cycle errors are also produced by any DC offset voltage of the triangle wave, any input offset voltage of the comparator, or if the response time in the comparator is different for negative versus positive transitions. These errors in duty cycle will cause a constant DC current in the output transducer, increasing power consumption and decreasing battery life.
  • An output offset is also generated if the H-bridge transistors which conduct in one polarity have a different total on-state resistance than the H-bridge transistors which conduct in the opposite polarity.
  • Gain errors can also occur. Because the gain is dependent on the amplitude of the triangle wave, the gain is affected by the RC time constant and the frequency of the clock input to the integrator which generates the triangle wave. Variations in these two factors will therefore cause gain variations. Gain error will also result from variations in H-bridge switch resistance which result in less than the entire battery voltage appearing across the transducer load.
  • a hearing aid includes, as part of an audio amplification circuit, a Class D amplifier which incorporates output to input feedback to reduce distortion and stabilize gain.
  • a hearing aid according to the present invention includes a summing amplifier having first and second inputs and an output; wherein one input to the summing amplifier is from an input transducer such as a microphone, and the output of the summing amplifier provides the input to a pulse width modulation circuit. Additionally provided is a feedback network connected from the output of the power switching output stage of the Class D amplifier to the second input of the summing amplifier.
  • the summing amplifier In the summing amplifier the signals are combined, with the output to the pulse width modulation circuit being an error signal which corrects for the distortion produced in the other elements of the amplifier system.
  • the feedback loop also provides a circuit which minimizes any power dissipating DC offset at the output of the power switching output stage.
  • the summing amplifier preferably comprises two substantially identical differential amplifiers having a common current mirror load. Most preferably, the differential amplifiers are implemented with CMOS transistors.
  • a feedback loop according to the present invention greatly relaxes the design requirements of other elements of the Class D amplifier system such as the triangle wave generator, the comparator, and the power switching output stage.
  • FIG. 1 is a block diagram of a preferred embodiment of a hearing aid incorporating a Class D amplifier which includes a feedback loop.
  • FIG. 2 is a schematic diagram of a preferred summing amplifier according to the present invention.
  • FIG. 3 is a schematic diagram of a preferred filter and comparator for use in a Class 0 amplifier incorporating a feedback loop.
  • FIG. 4 is a schematic diagram of a latch circuit incorporated m a preferred hearing aid Class D amplifier according to the present invention.
  • FIG. 5 is a schematic diagram of a preferred power amplifying H-bridge switch for use in preferred hearing aid Class D amplifier according to the present invention. Detailed Description of the Preferred Embodiment
  • FIG. 1 a block diagram of one preferred embodiment of a hearing aid amplifier incorporating the present invention is provided in Figure 1. Due to the size constraints inherent in hearing aid design, the circuit elements shown in Figure 1 (except for the microphone 10 and speaker 18) are preferably incorporated onto a single integrated circuit (IC).
  • the improved hearing aid comprises an input transducer 10, such as a microphone, which provides an electrical signal input to a preamplifier 12.
  • the specific properties of the preamplifier 12 are not essential to achieving the benefits of the present invention. However, it preferably incorporates output signal compression at high input signal amplitudes as well as an output limiter.
  • the preamplifier 12 is constructed in accordance with the teachings of the related and co-pending U.S.
  • the disclosure of the "TRIMMABLE VARIABLE COMPRESSION AMPLIFIER FOR HEARING AID” application is hereby incorporated by reference in its entirety.
  • the output of the preamplifier 12 provides the input to a summing amplifier 14, which, as is described in more detail below, also receives an input from the power amplifying H-bridge switch 16 which drives the output transducer 18, typically comprising a speaker.
  • the output of summing amplifier 14 is passed through a filter 20, and then into the positive input of a pulse width modulation circuit which preferably comprises a comparator 22.
  • the negative input to the comparator 22 is generated by a triangle wave generator 24.
  • the output of the comparator 22 is therefore high when the input signal is higher than the value of the triangle wave 25, and low when the input signal is Iower than the value of the triangle wave 25. Because the frequency of the triangle wave
  • a triangle wave is generated by applying a square wave 26 of appropriate frequency (that is, 70 to 100 kHz) to one terminal of a resistor (not shown) which is connected to circuit common through a capacitor (not shown).
  • the triangle wave signal is then taken from the common node of the resistor and capacitor.
  • the square wave itself may be generated in many ways well known to those in the art. Crystal oscillators are generally unsuitable in hearing aids due to their size. Because h is not necessary to control the frequency to an accuracy greater than about 5%, simple RC astable multivibrator circuits are preferably used to generate the clock signal, wherein the output frequency is dependent on the RC time constant. As process variations during integrated circuit manufacture can make the RC time constant vary widely from chip to chip, it is advantageous to include series trimming resistances and parallel trimming capacitors. These can be made to be independently switched into or out of the RC circuit with MOSFET transistors utilizing techniques well known to those in the art, and will create the ability to produce an increased consistency in RC time constant among different IC production lots.
  • the clock input to the triangle wave generator 24 preferably uses the battery voltage of 1.0 to 1.5 volts as its positive rail. Also, for reasons which will become apparent below with reference to Figure 4, the clock signal 26 is preferably inverted prior to being input to the triangle wave generator 24.
  • the time constant of the RC integrator is preferably chosen so that the triangle wave generated has a peak to peak voltage swing from approximately 0.25 times the battery voltage to 0.75 times the battery voltage.
  • trimming resistors and capacitors are preferably provided to compensate for process variations during IC manufacture.
  • the shape and amplitude of the triangle wave need not be precisely controlled. Distortion introduced by non-linearites in charging and discharging will be corrected by the feedback loop. Furthermore, as long as the open loop gain is much higher than the closed loop gain, the Class D amplifier of the present invention has gain governed by the attenuation in the feedback loop rather than by the amplitude of the triangle wave 25. For this reason, control over triangle wave 25 amplitude is not critical. It has been observed that distortion is improved somewhat by reducing the triangle wave 25 amplitude, and this is likely attributable to the resulting increase in open loop versus closed loop gain.
  • the approximately triangular waveform produced by triangle wave generator 24 is compared with the filtered output signal from the summing amplifier 14 in the comparator 22 to produce a pulse train with duty cycle related to the signal level being output from the summing amplifier 14.
  • This pulse train is input to a latch 28 which converts the single ended comparator output to a differential signal input to an H-bridge switch which in turn drives the output transducer 18.
  • the latch 28 does not modify the duty cycle of the comparator output but performs two other functions. It ensures first that no high frequency oscillations which may occur near comparator state transitions oscillating signals are presented to the H-bridge switch 16.
  • the latch 28 also ensures that the outputs to the H-bridge switch never overlap.
  • FIG. 2 is a schematic diagram of a preferred summing amplifier for generating the error signal from an audio input presented at nodes 30 and 32 and a feedback signal presented at nodes 34 and 36.
  • power supply rails generated by the power supply are denoted by V,, which is tied to the negative battery terminal, and V dd , which, via a voltage doubter circuit not shown, is approximately 2.0 to 2.9 Vdc (Le. double the battery voltage of 1.0 to 1.5 volts minus approximately 0.1 volt).
  • a signal ground is also provided by a voltage divider in the power supply, and is preferably held at approximately 0.86 times the battery voltage. Bias potentials are developed using techniques well known to those in the art.
  • the negative audio input at node 32 is tied to signal ground, and the positive input at node 34 comprises a single ended output from the preamplifier 12 which is referenced to the signal ground.
  • This input is initially amplified by bipolar transistors 38 and 40, connected in an emitter-follower configuration into a current mirror 42.
  • the resulting voltage input present at nodes 44 and 46 is applied through a low pass filter 52 to a p-channel MOSFET differential pair comprising transistors 48 and 50.
  • the signal input differential transistor pair 48, 50 feeds a current mirror load 54.
  • This transistor pair 56, 58 receives input from feedback input nodes 34 and 36 through another low pass filter 60.
  • Feedback input nodes 34, 36 are also shown in Figure 5, where it can be seen that they connect across the output transducer 18 being driven by the H-bridge switch 16.
  • Both the input amplifier 49 comprising transistors 48 and 50 and the feedback amplifier 59 comprising transistors 56 and 58 are substantially identical MOSFET implemented linearized transduction amplifiers with matched differential input transistors 48, 50, 56, 58 and drain resistances 62, 64, 66, 68.
  • This configuration allows input and feedback summing even though the feedback signal has rails at V bat and V M (i.e. feedback ground is 0.5 times V bat ) and the input signal has rails at V dd and V ⁇ (Le. input ground is at the signal ground of 0.86 times V bat ).
  • the output stage 69 of the summing amplifier 14 also sources current into the common current mirror load 54 of the feedback and input amplifiers 59, 49 from p-channel MOSFET current mirror 70. It can therefore be appreciated that if the differential input signal at node 30 changes, and this change is not adequately tracked by the feedback signal at nodes 34 and 36, the current in the branches of current mirror 54 will lose balance unless the potential at the output node 76 changes and forces current into or out of node 76 until the current imbalance is corrected, thereby producing an amplified error signal.
  • Transistors 72 and 74 are provided in a cascode configuration to increase the output impedance of the output stage. As will be seen below with reference to Figure 5, the feedback input is tied directly across the output transducer 18.
  • the feedback input at nodes 34 and 36 is therefore a square wave of varying duty cycle with a positive pulse amplitude of V bat .
  • filter 60 which is comprised of series resistors 78 and 80, series capacitors 82 and 84, bypass resistors 90 and 92 which are connected across series capacitors 82 and 84, and shunt capacitors 86 and 88 which are connected to V ss .
  • Bypass resistors 90 and 92 which preferably have a resistance of approximately 300 megohms, ensure that any DC offset component of the output signal is passed to the gates of differential pair 56 and 58 without attenuation.
  • the feedback loop corrects for many causes of DC offset at the output transducer.
  • any input offset and any differences in positive and negative response tone will be compensated.
  • resistance differences in the two pairs of output transistors in the H-switch bridge, in addition to any DC offset in the triangle wave generator will be compensated. Consequently, an output offset at the output transducer 18 which is accompanied by undesireable battery drain can be minbnized by minimizing the input offset of solely the summing amplifier.
  • any noise in the audio band introduced into the signal by these other elements of the Class D amplifier will be compensated for by the feedback loop. Noise levels are therefore dependent almost exclusively on the noise in the summing amplifier.
  • the feedback loop will therefore greatly relax the design and fabrication requirements for the other elements of the Class D amplifier system.
  • capacitors 82, 84, 86, and 88 provide an AC attenuation of preferably about 12 dB, it being suitable, for example, to provide a capacitance of 10 pf for series capacitors 82 and 84, and 30 pf for shunt capacitors 86 and 88. Because this feedback attenuation increases the gain of the summing amplifier at higher frequencies, a low pass filter 52 is included at the signal input to create a flatter frequency response of the summing amplifier throughout the audio band. If the feedback attenuation network 60 is provided as described above, a preferable signal input low pass filter 52 includes series resistors 94 and 96 of about 200 kohm, and a shunt capacitor 98 of about 20 pf.
  • the output of the summing amplifier which is dependent on the difference between the feedback signal at nodes 34 and 36 and the input signal at nodes 30 and 32, provides the positive input to the pulse width modulating comparator 22 through a filter 20.
  • the error signal at node 76 is first passed through a filter 20, preferably of the type shown in Figure 3.
  • Filter 20 further removes high frequency components introduced by the feedback signal at nodes 34 and 36 and helps stabilize the feedback loop.
  • resistors 102 and 104 are approximately 1.5 megohms
  • resistor 110 has a value of approximately 150 kohm
  • capacitor 106 is about 10 pf
  • capacitor 108 is about 30 pf.
  • the output of the filter 20 at node 112 provides an input to a simple two stage comparator circuit 22.
  • the signal input at node 112 is connected to the gate of a p-channel MOSFET 114 which forms a differential pair with another p-channel MOSFET 116.
  • the gate of transistor 116 receives the triangle wave 25 from the triangle wave generator 24 described in conjunction with Figure 1.
  • a resistor 118 is provided between the first stage output and the common gates of the n-channel transistors comprising current mirror load 120 which increases the bandwidth and therefore the response time of the first stage. Gain is accordingly reduced, but this is not of particular concern.
  • a two MOSFET second stage comprising transistors 122 and 124 drive a pair of inverters 126, 128 connected in series.
  • the inverters 126, 128 provide further gain increases, thereby decreasing the rise time of the comparator 22 output pulses.
  • the comparator output at node 130 is therefore a pulse train with duty cycle determined by the input signal level at node 112. As is illustrated in the block diagram of Figure 1, this output 130 provides the input to a latch
  • h may be recalled that the clock signal 26 is inverted prior to being used to create the triangle wave 25.
  • the non-inverted clock signal 26 provides a second input to the latch 28. Because the positive slope portion of the triangle wave coincides with a positive pulse period of the inverted clock signal, comparator 22 transitions from low to high only occur when the non-inverted clock signal 26 is high. Similarly, comparator 22 transitions from high to low only occur when the non-inverted clock signal 26 is low.
  • the clock signal 26 is tied to the gates of a p-channel MOSFET 136 and an n-channel MOSFET 138. These transistors prevent oscillations in the comparator output from altering the logical state of node 140.
  • the clock signal 26 is high (transistor 138 on, transistor 136 off)
  • node 140 can only make a transition from high to low upon a comparator state change from low to high which turns on transistor 142.
  • the clock signal is low (transistor 136 on, transistor 138 off)
  • node 140 can only make a transition from low to high upon a comparator state change from high to low which turns on transistor 144.
  • the signal at node 140 is the inverse of the comparator output at node 130. Accordingly, the signal output is taken from node 148 after another inversion, whereupon node 148 and its inverse provide the input to a NAND gate S-R flip flop 149.
  • the signal at output node 134 follows the comparator output at node 130, while the signal at output node 132 is the inverse of the comparator output at node 130.
  • the S-R flip flop 149 provides a delay which ensures that one output 132, 134 goes high before the other output 134, 132 goes low. This prevents any low ouput signal overlap on nodes 132 and 134 which would cause, as may be seen by refering to Figure 5, an H-bridge switch 16 short circuit across the hearing aid battery 180 terminals.
  • the two outputs 132, 134 of the latch illustrated in Figure 4 are then supplied to the H-bridge switch 16.
  • a schematic for a preferred H-bridge switch 16 is shown in Figure 5.
  • the H-bridge switch 16 shown in Figure 5 comprises four n-channel power switching MOSFETs 150, 152, 154, and 156 which are interconnected with the output transducer 18 and a battery power source 180 in a manner well known in the art.
  • Bootstrap circuit 162 then generates a gate voltage on power switching transistors 150 and 152 which is higher than V dd .
  • transistors 150 and 152 are turned on, current from the positive terminal of the battery 180 flows from the source of transistor 150, through output transducer 18 (shown in Figure 5 as an inductor), and back to the negative terminal of the battery 180 from the source of transistor 152.
  • output transducer 18 shown in Figure 5 as an inductor

Abstract

An improved hearing aid amplifier circuit employs a Class D amplifier which includes an output to input feedback loop to minimize distortion, stabilize gain, and simplify the design requirements for several circuit elements of the Class D amplifier.

Description

CLASS D HEARING AID AMPLIFIER WITH FEEDBACK
Background of the Invention
1. Field of the Invention
The present invention relates to the implementation of power efficient, low distortion Class D amplifiers into hearing aids.
2. The Prior Art
Recently, the performance and efficiency of hearing aid amplifier circuitry has been improved with the advent of Class D pulse width modulating audio amplifiers of sufficiently small size, low distortion, and limited power requirements. General aspects of the implementation of Class D amplifiers for hearing aids are described in U.S. Patent No.s 4,689,819 and 4,592,087, both to Killion, the disclosures of which are hereby incorporated by reference.
In a Class D amplifier, an audio input signal is compared in a comparator to a triangle wave which has a frequency much higher than the audio band (i.e. much above approximately 20 kHz). The resulting comparator output is a square wave with a duty cycle proportional to the instantaneous value of the input signal. To power an output transducer (usually termed the "receiver"), this square wave is used to drive an H-bridge switch which connects the battery potential in one polarity across the speaker coil when the modulated square wave is high, and connects the battery potential in the opposite polarity across the speaker coil when the modulated square wave is low. The transducer coil filters the high frequency components from the signal, and an amplified audio input signal appears is emitted from the receiver. The efficiency of Class D amplifiers makes them attractive for hearing aid use. Because the output drive transistors used in the H-bridge are driven in switching mode, they dissipate very little energy in operation. Furthermore, because the output transducer has a high impedance at the switching frequency, the current through the transducer when no input signal is present is very low, even though an AC square wave with 50% duty cycle is present across the transducer coil. Further reductions in the zero audio input current level can be made with more complex amplifier circuits, as are described, for example, in U.S. Patent No.s 5,317,640 to Callias and 5,387,875 to Tateno.
Class D amplifiers have several drawbacks however, including signal distortion and gain errors. Distortion can arise from several factors. If the triangle wave input to the comparator is created by a simple RC integration of a clock signal, the non-linear charging and discharging characteristics of the capacitor will introduce distortion in the output signal. This problem can be remedied by using current rather than voltage sources to charge and discharge the capacitor, but this makes the circuit more complex and produces additional noise on the triangle wave, noise which will also appear on the output signal.
Pulse duty cycle errors are also produced by any DC offset voltage of the triangle wave, any input offset voltage of the comparator, or if the response time in the comparator is different for negative versus positive transitions. These errors in duty cycle will cause a constant DC current in the output transducer, increasing power consumption and decreasing battery life. An output offset is also generated if the H-bridge transistors which conduct in one polarity have a different total on-state resistance than the H-bridge transistors which conduct in the opposite polarity.
Gain errors can also occur. Because the gain is dependent on the amplitude of the triangle wave, the gain is affected by the RC time constant and the frequency of the clock input to the integrator which generates the triangle wave. Variations in these two factors will therefore cause gain variations. Gain error will also result from variations in H-bridge switch resistance which result in less than the entire battery voltage appearing across the transducer load.
In other Class D amplification applications, output to input feedback has been utilized to correct some types of output signal aberrations. In U.S. Patent No. 5,410,592 to Wagner et al., a state variable feedback circuit is disclosed which is designed to correct for differences in load impedance caused by different configurations and types of paging system loudspeakers. The system described in Wagner, however, is unsuitable for application to hearing aids where size constraints and concerns with power consumption and battery voltage levels are of crucial importance. Accordingly, a feedback circuit which can be successfully utilized in hearing aids is required. Preferably, such a circuit will correct the sources of distortion and gain errors described above without involving the complexity of other alternative solutions. Furthermore, the circuit should be made to be conveniently and inexpensively produced on an integrated circuit.
Summary of the Invention The performance of a hearing aid is enhanced in the present invention by including, as part of an audio amplification circuit, a Class D amplifier which incorporates output to input feedback to reduce distortion and stabilize gain. A hearing aid according to the present invention includes a summing amplifier having first and second inputs and an output; wherein one input to the summing amplifier is from an input transducer such as a microphone, and the output of the summing amplifier provides the input to a pulse width modulation circuit. Additionally provided is a feedback network connected from the output of the power switching output stage of the Class D amplifier to the second input of the summing amplifier. In the summing amplifier the signals are combined, with the output to the pulse width modulation circuit being an error signal which corrects for the distortion produced in the other elements of the amplifier system. The feedback loop also provides a circuit which minimizes any power dissipating DC offset at the output of the power switching output stage. To sum an input and feedback signal with different ground levels, the summing amplifier preferably comprises two substantially identical differential amplifiers having a common current mirror load. Most preferably, the differential amplifiers are implemented with CMOS transistors. A feedback loop according to the present invention greatly relaxes the design requirements of other elements of the Class D amplifier system such as the triangle wave generator, the comparator, and the power switching output stage. Preferably, the feedback loop has a higher attenuation at higher frequencies than at Iower frequencies, with a matching low-pass filter being provided at the audio signal input to the summing amplifier. This configuration provides a flat frequency response for the amplifier system over the audio frequency band. Brief Description of the Drawings FIG. 1 is a block diagram of a preferred embodiment of a hearing aid incorporating a Class D amplifier which includes a feedback loop.
FIG. 2 is a schematic diagram of a preferred summing amplifier according to the present invention.
FIG. 3 is a schematic diagram of a preferred filter and comparator for use in a Class 0 amplifier incorporating a feedback loop.
FIG. 4 is a schematic diagram of a latch circuit incorporated m a preferred hearing aid Class D amplifier according to the present invention.
FIG. 5 is a schematic diagram of a preferred power amplifying H-bridge switch for use in preferred hearing aid Class D amplifier according to the present invention. Detailed Description of the Preferred Embodiment
The invention disclosed herein is best understood with reference to the accompanying Figures wherein like parts are designated with like numerals throughout.
Accordingly, a block diagram of one preferred embodiment of a hearing aid amplifier incorporating the present invention is provided in Figure 1. Due to the size constraints inherent in hearing aid design, the circuit elements shown in Figure 1 (except for the microphone 10 and speaker 18) are preferably incorporated onto a single integrated circuit (IC). The improved hearing aid comprises an input transducer 10, such as a microphone, which provides an electrical signal input to a preamplifier 12. The specific properties of the preamplifier 12 are not essential to achieving the benefits of the present invention. However, it preferably incorporates output signal compression at high input signal amplitudes as well as an output limiter. Most preferably, the preamplifier 12 is constructed in accordance with the teachings of the related and co-pending U.S. Patent application entitled "TRIMMABLE VARIABLE COMPRESSION AMPLIFIER FOR HEARING AID", filed concurrently herewith, and having the present inventor as one co-inventor. The disclosure of the "TRIMMABLE VARIABLE COMPRESSION AMPLIFIER FOR HEARING AID" application is hereby incorporated by reference in its entirety.
The output of the preamplifier 12 provides the input to a summing amplifier 14, which, as is described in more detail below, also receives an input from the power amplifying H-bridge switch 16 which drives the output transducer 18, typically comprising a speaker. The output of summing amplifier 14 is passed through a filter 20, and then into the positive input of a pulse width modulation circuit which preferably comprises a comparator 22.
The negative input to the comparator 22 is generated by a triangle wave generator 24. The output of the comparator 22 is therefore high when the input signal is higher than the value of the triangle wave 25, and low when the input signal is Iower than the value of the triangle wave 25. Because the frequency of the triangle wave
25 is much higher than the highest audible frequency, the audio band input appears essentially as a varying DC signal input, and the output of the comparator 22 comprises a pulse train with a duty cycle proportional to the instantaneous input signal level. Triangle wave frequency of 70*200 kHz are generally suitable for use in Class D amplifiers implemented in hearing aids, with 150 kHz being utilized in one preferred embodiment of the present invention. In contrast to prior art hearing aids, improved amplifier performance can be achieved without increasing the complexity of the triangle wave generator 24. In the preferred embodiment, a triangle wave is generated by applying a square wave 26 of appropriate frequency (that is, 70 to 100 kHz) to one terminal of a resistor (not shown) which is connected to circuit common through a capacitor (not shown). The triangle wave signal is then taken from the common node of the resistor and capacitor. The square wave itself may be generated in many ways well known to those in the art. Crystal oscillators are generally unsuitable in hearing aids due to their size. Because h is not necessary to control the frequency to an accuracy greater than about 5%, simple RC astable multivibrator circuits are preferably used to generate the clock signal, wherein the output frequency is dependent on the RC time constant. As process variations during integrated circuit manufacture can make the RC time constant vary widely from chip to chip, it is advantageous to include series trimming resistances and parallel trimming capacitors. These can be made to be independently switched into or out of the RC circuit with MOSFET transistors utilizing techniques well known to those in the art, and will create the ability to produce an increased consistency in RC time constant among different IC production lots.
The clock input to the triangle wave generator 24 preferably uses the battery voltage of 1.0 to 1.5 volts as its positive rail. Also, for reasons which will become apparent below with reference to Figure 4, the clock signal 26 is preferably inverted prior to being input to the triangle wave generator 24. The time constant of the RC integrator is preferably chosen so that the triangle wave generated has a peak to peak voltage swing from approximately 0.25 times the battery voltage to 0.75 times the battery voltage. As with the RC network used to generate the clock, trimming resistors and capacitors are preferably provided to compensate for process variations during IC manufacture.
It is one aspect of the present invention that the shape and amplitude of the triangle wave need not be precisely controlled. Distortion introduced by non-linearites in charging and discharging will be corrected by the feedback loop. Furthermore, as long as the open loop gain is much higher than the closed loop gain, the Class D amplifier of the present invention has gain governed by the attenuation in the feedback loop rather than by the amplitude of the triangle wave 25. For this reason, control over triangle wave 25 amplitude is not critical. It has been observed that distortion is improved somewhat by reducing the triangle wave 25 amplitude, and this is likely attributable to the resulting increase in open loop versus closed loop gain.
Referring again to Figure 1, the approximately triangular waveform produced by triangle wave generator 24 is compared with the filtered output signal from the summing amplifier 14 in the comparator 22 to produce a pulse train with duty cycle related to the signal level being output from the summing amplifier 14. This pulse train is input to a latch 28 which converts the single ended comparator output to a differential signal input to an H-bridge switch which in turn drives the output transducer 18. The latch 28 does not modify the duty cycle of the comparator output but performs two other functions. It ensures first that no high frequency oscillations which may occur near comparator state transitions oscillating signals are presented to the H-bridge switch 16. The latch 28 also ensures that the outputs to the H-bridge switch never overlap. In accordance with the present invention, a feedback connection is provided from the H-bridge switch 16 back to the summing amplifier 14. Figure 2 is a schematic diagram of a preferred summing amplifier for generating the error signal from an audio input presented at nodes 30 and 32 and a feedback signal presented at nodes 34 and 36. Throughout this specification and in the Figures, power supply rails generated by the power supply are denoted by V,,, which is tied to the negative battery terminal, and Vdd, which, via a voltage doubter circuit not shown, is approximately 2.0 to 2.9 Vdc (Le. double the battery voltage of 1.0 to 1.5 volts minus approximately 0.1 volt). A signal ground is also provided by a voltage divider in the power supply, and is preferably held at approximately 0.86 times the battery voltage. Bias potentials are developed using techniques well known to those in the art.
Preferably, the negative audio input at node 32 is tied to signal ground, and the positive input at node 34 comprises a single ended output from the preamplifier 12 which is referenced to the signal ground. This input is initially amplified by bipolar transistors 38 and 40, connected in an emitter-follower configuration into a current mirror 42. The resulting voltage input present at nodes 44 and 46 is applied through a low pass filter 52 to a p-channel MOSFET differential pair comprising transistors 48 and 50. The signal input differential transistor pair 48, 50 feeds a current mirror load 54.
Also utilizing the current mirror 54 as a load is another differential pair of p-channel MOSFET transistors 56, 58. This transistor pair 56, 58 receives input from feedback input nodes 34 and 36 through another low pass filter 60. Feedback input nodes 34, 36 are also shown in Figure 5, where it can be seen that they connect across the output transducer 18 being driven by the H-bridge switch 16.
Both the input amplifier 49 comprising transistors 48 and 50 and the feedback amplifier 59 comprising transistors 56 and 58 are substantially identical MOSFET implemented linearized transduction amplifiers with matched differential input transistors 48, 50, 56, 58 and drain resistances 62, 64, 66, 68. This configuration allows input and feedback summing even though the feedback signal has rails at Vbat and VM (i.e. feedback ground is 0.5 times Vbat) and the input signal has rails at Vdd and V^ (Le. input ground is at the signal ground of 0.86 times Vbat).
The output stage 69 of the summing amplifier 14 also sources current into the common current mirror load 54 of the feedback and input amplifiers 59, 49 from p-channel MOSFET current mirror 70. It can therefore be appreciated that if the differential input signal at node 30 changes, and this change is not adequately tracked by the feedback signal at nodes 34 and 36, the current in the branches of current mirror 54 will lose balance unless the potential at the output node 76 changes and forces current into or out of node 76 until the current imbalance is corrected, thereby producing an amplified error signal. Transistors 72 and 74 are provided in a cascode configuration to increase the output impedance of the output stage. As will be seen below with reference to Figure 5, the feedback input is tied directly across the output transducer 18. The feedback input at nodes 34 and 36 is therefore a square wave of varying duty cycle with a positive pulse amplitude of Vbat. To prevent these pulses from saturating the feedback amplifier 59, they are low pass filtered by filter 60, which is comprised of series resistors 78 and 80, series capacitors 82 and 84, bypass resistors 90 and 92 which are connected across series capacitors 82 and 84, and shunt capacitors 86 and 88 which are connected to Vss. Bypass resistors 90 and 92, which preferably have a resistance of approximately 300 megohms, ensure that any DC offset component of the output signal is passed to the gates of differential pair 56 and 58 without attenuation. Thus, the feedback loop corrects for many causes of DC offset at the output transducer. In the comparator, for example, any input offset and any differences in positive and negative response tone will be compensated. Also, resistance differences in the two pairs of output transistors in the H-switch bridge, in addition to any DC offset in the triangle wave generator will be compensated. Consequently, an output offset at the output transducer 18 which is accompanied by undesireable battery drain can be minbnized by minimizing the input offset of solely the summing amplifier. Furthermore, any noise in the audio band introduced into the signal by these other elements of the Class D amplifier will be compensated for by the feedback loop. Noise levels are therefore dependent almost exclusively on the noise in the summing amplifier. The feedback loop will therefore greatly relax the design and fabrication requirements for the other elements of the Class D amplifier system.
To prevent saturation, capacitors 82, 84, 86, and 88 provide an AC attenuation of preferably about 12 dB, it being suitable, for example, to provide a capacitance of 10 pf for series capacitors 82 and 84, and 30 pf for shunt capacitors 86 and 88. Because this feedback attenuation increases the gain of the summing amplifier at higher frequencies, a low pass filter 52 is included at the signal input to create a flatter frequency response of the summing amplifier throughout the audio band. If the feedback attenuation network 60 is provided as described above, a preferable signal input low pass filter 52 includes series resistors 94 and 96 of about 200 kohm, and a shunt capacitor 98 of about 20 pf.
As was seen in Figure 1, the output of the summing amplifier, which is dependent on the difference between the feedback signal at nodes 34 and 36 and the input signal at nodes 30 and 32, provides the positive input to the pulse width modulating comparator 22 through a filter 20. This is shown in more detail in Figure 3. The error signal at node 76 is first passed through a filter 20, preferably of the type shown in Figure 3. Filter 20 further removes high frequency components introduced by the feedback signal at nodes 34 and 36 and helps stabilize the feedback loop. Various filter configurations may be employed. In one preferred embodiment, resistors 102 and 104 are approximately 1.5 megohms, resistor 110 has a value of approximately 150 kohm, capacitor 106 is about 10 pf, and capacitor 108 is about 30 pf.
The output of the filter 20 at node 112 provides an input to a simple two stage comparator circuit 22. The signal input at node 112 is connected to the gate of a p-channel MOSFET 114 which forms a differential pair with another p-channel MOSFET 116. The gate of transistor 116 receives the triangle wave 25 from the triangle wave generator 24 described in conjunction with Figure 1. A resistor 118 is provided between the first stage output and the common gates of the n-channel transistors comprising current mirror load 120 which increases the bandwidth and therefore the response time of the first stage. Gain is accordingly reduced, but this is not of particular concern. In a preferred comparator as shown in Figure 3, a two MOSFET second stage comprising transistors 122 and 124 drive a pair of inverters 126, 128 connected in series. The inverters 126, 128 provide further gain increases, thereby decreasing the rise time of the comparator 22 output pulses. The comparator output at node 130 is therefore a pulse train with duty cycle determined by the input signal level at node 112. As is illustrated in the block diagram of Figure 1, this output 130 provides the input to a latch
28 which takes the single ended comparator output at node 130 and creates a differential output wherein the two latch output nodes 132 and 134 are non-overlapping alternately high and low outputs depending on the state of the comparator 22 output.
Refering back to Figure 1, h may be recalled that the clock signal 26 is inverted prior to being used to create the triangle wave 25. The non-inverted clock signal 26 provides a second input to the latch 28. Because the positive slope portion of the triangle wave coincides with a positive pulse period of the inverted clock signal, comparator 22 transitions from low to high only occur when the non-inverted clock signal 26 is high. Similarly, comparator 22 transitions from high to low only occur when the non-inverted clock signal 26 is low.
Referring now to Figure 4, it is seen that the clock signal 26 is tied to the gates of a p-channel MOSFET 136 and an n-channel MOSFET 138. These transistors prevent oscillations in the comparator output from altering the logical state of node 140. When the clock signal 26 is high (transistor 138 on, transistor 136 off), node 140 can only make a transition from high to low upon a comparator state change from low to high which turns on transistor 142. Conversely, when the clock signal is low (transistor 136 on, transistor 138 off), node 140 can only make a transition from low to high upon a comparator state change from high to low which turns on transistor 144. All other comparator state changes are isolated from node 140 by the clock connected transistor 136, 138 which is in the off state. Therefore, any oscillations which may occur at the comparator output 130 near each comparator state change are rejected, and node 140 remains latched in its previous state by resistor 146 until the next legitimate comparator transition during the next clock half cycle.
As described above, the signal at node 140 is the inverse of the comparator output at node 130. Accordingly, the signal output is taken from node 148 after another inversion, whereupon node 148 and its inverse provide the input to a NAND gate S-R flip flop 149. When the flip-flop 149 outputs are again inverted, the signal at output node 134 follows the comparator output at node 130, while the signal at output node 132 is the inverse of the comparator output at node 130. The S-R flip flop 149 provides a delay which ensures that one output 132, 134 goes high before the other output 134, 132 goes low. This prevents any low ouput signal overlap on nodes 132 and 134 which would cause, as may be seen by refering to Figure 5, an H-bridge switch 16 short circuit across the hearing aid battery 180 terminals.
The two outputs 132, 134 of the latch illustrated in Figure 4 are then supplied to the H-bridge switch 16. A schematic for a preferred H-bridge switch 16 is shown in Figure 5. The H-bridge switch 16 shown in Figure 5 comprises four n-channel power switching MOSFETs 150, 152, 154, and 156 which are interconnected with the output transducer 18 and a battery power source 180 in a manner well known in the art. When the comparator output at node 130 goes high, input node 134 goes high as well, and input node 132 goes low. This switches on transistor 158, thereby turning off transistors 154 and 156. Bootstrap circuit 162 then generates a gate voltage on power switching transistors 150 and 152 which is higher than Vdd. This is done by connecting previously charged capacitor 168 to node 174 through p-channel MOSFET 172 when the output of inverter 170 goes high. When transistors 150 and 152 are turned on, current from the positive terminal of the battery 180 flows from the source of transistor 150, through output transducer 18 (shown in Figure 5 as an inductor), and back to the negative terminal of the battery 180 from the source of transistor 152. Providing a gate voltage to transistors
150 and 152 which exceeds Vdd ensures that they are fully saturated in the on state, and minimizes the resistance they introduce into the battery/transducer circuit.
During this high period of the output of the comparator 130, the charge on capacitor 166 is maintained by its connection to Vdd through transistor 176 with the output of inverter 164 at V^. When the output of the comparator 130 then makes a transition from high to low, this capacitor 166 is connected to node 178 with the output of the inverter 164 at Vdd, thereby turning on transistors 154 and 156 with a gate voltage higher than V d in a manner analogous to that described with respect to transistors 150 and 152. Thus, an application of battery voltage in the opposite polarity across the output transducer 18 is produced when the comparator is in the low state.
As has been stated above, it is one aspect of the present invention to provide feedback from the H-bridge switch 16 back to the summing amplifier 14. This is seen in Figure 5 wherein feedback nodes 34 and 36 are seen connected to the sources of transistors 154 and 150 respectively. These nodes 34, 36 are also shown in Figure 2 as inputs to the summing amplifier 14. As illustrated with respect to Figure 4, feedback node 32 follows the inverse of the comparator output. It may be noted by referring back to Figure 2 that feedback node 34 adds with the signal input node 30 in the summing amplifier via common current mirror 54. This produces the desired feedback signal subtraction as is described above in detail with reference to Figure 2. The foregoing description details certain preferred embodiments of the present invention and describes the best mode contemplated. It will be appreciated, however, that no matter how detailed the foregoing appears in text, the invention can be practiced in many ways and the invention should be construed in accordance with the appended Claims and any equivalents thereof.

Claims

WHAT IS CLAIMED IS:
1. A hearing aid comprising in combination: an input transducer and an output transducer; a summing amplifier having first and second inputs and an output, wherein said first input comprises an audio signal from said input transducer; a pulse width modulation circuit having an input and an output, wherein said pulse width modulation circuit input is connected to said output of said summing amplifier, and wherein said pulse width modulation circuit output drives said output transducer; and, a feedback network having an input and an output, wherein said feedback network input is connected to said output transducer, and wherein said feedback network output is connected to said second input of said summing amplifier.
2. The hearing aid of Claim 1 wherein said summing amplifier comprises at least two substantially identical differential amplifiers having a common current mirror load.
3. The hearing aid of Claim 2 wherein said summing amplifier is implemented with CMOS transistors.
4. The hearing aid of Claim 1 wherein said feedback network comprises a low pass filter with attenuation substantially less at frequencies below the audio band than at frequencies above the audio band.
5. The hearing aid of Claim 4 additionally comprising a low pass filter connected to the output of said input transducer.
6. In a hearing aid comprising an input transducer producing an input signal, a Class D audio amplifier, and an output transducer driven by said Class D amplifier output, a method of reducing the distortion in the output signal comprising the steps of: attenuating the output signal driving the output transducer of said hearing aid; subtracting said attenuated output signal from said input signal supplied by said input transducer to produce a modified input signal; and applying said modified input signal as a signal input to said Class D amplifier.
7. The method of Claim 6 wherein the attenuation step comprises attenuating the output signal with a low pass filter.
8. The method of Claim 7 additionally comprising the step of attenuating said input signal supplied by said input transducer with a low pass filter.
PCT/US1996/016592 1995-10-19 1996-10-17 Class d hearing aid amplifier with feedback WO1997015170A1 (en)

Priority Applications (2)

Application Number Priority Date Filing Date Title
AU74476/96A AU7447696A (en) 1995-10-19 1996-10-17 Class d hearing aid amplifier with feedback
EP96936586A EP0856239A1 (en) 1995-10-19 1996-10-17 Class d hearing aid amplifier with feedback

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US08/545,034 US5815581A (en) 1995-10-19 1995-10-19 Class D hearing aid amplifier with feedback
US08/545,034 1995-10-19

Publications (1)

Publication Number Publication Date
WO1997015170A1 true WO1997015170A1 (en) 1997-04-24

Family

ID=24174615

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/US1996/016592 WO1997015170A1 (en) 1995-10-19 1996-10-17 Class d hearing aid amplifier with feedback

Country Status (4)

Country Link
US (1) US5815581A (en)
EP (1) EP0856239A1 (en)
AU (1) AU7447696A (en)
WO (1) WO1997015170A1 (en)

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO1998019391A2 (en) * 1996-10-31 1998-05-07 Bang & Olufsen A/S Pulse modulation power amplifier with enhanced cascade control method
US6362702B1 (en) 2000-09-29 2002-03-26 Bang & Olufsen Powerhouse A/S Controlled self-oscillation modulator and power conversion system using such a modulator
WO2002025357A2 (en) * 2000-09-19 2002-03-28 Bang & Olufsen Ice Power A/S Controlled self-oscillation modulator

Families Citing this family (29)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
GB2314474B (en) * 1996-06-21 2001-03-07 Univ Bristol Low power audio device
JP2001502156A (en) * 1997-08-12 2001-02-13 コーニンクレッカ フィリップス エレクトロニクス エヌ ヴィ Digital signal amplifier
DK28398A (en) * 1998-03-03 1999-09-04 Toccata Technology Aps Method of compensating nonlinearities in an amplifier, an amplifier, and uses of the method and amplifier
US6687380B1 (en) * 1999-12-17 2004-02-03 Broan-Nutone Llc Active sub-woofer speaker system
US20060072776A1 (en) * 1999-12-17 2006-04-06 Tejaswi Vishwamitra Amplifier and sub-woofer speaker system
US6327313B1 (en) * 1999-12-29 2001-12-04 Motorola, Inc. Method and apparatus for DC offset correction
US6339360B1 (en) * 2000-05-09 2002-01-15 Peavey Electronics Corporation Digital amplifier with pulse insertion circuit
US6621335B2 (en) 2001-04-18 2003-09-16 Microsemi Corporation Class D amplifier with passive RC network
US6724305B2 (en) * 2001-05-25 2004-04-20 Golden West Sales Pulse induction silverware detector
ATE338440T1 (en) * 2001-11-30 2006-09-15 Sonion As HIGHLY EFFICIENT DRIVER FOR MINIATURE SPEAKERS
CN1195353C (en) * 2001-12-03 2005-03-30 方虎堂 Pulse area modulation digital power processing method and device
EP1351380A1 (en) * 2002-04-02 2003-10-08 Dialog Semiconductor GmbH Class D amplifier energy control
DE10235178B4 (en) * 2002-08-01 2006-07-06 Hans Adler Ohg Device for separating land hunters
US7038535B2 (en) * 2003-03-29 2006-05-02 Wai Laing Lee PWM digital amplifier with high-order loop filter
US20040232978A1 (en) * 2003-05-23 2004-11-25 Easson Craig Alexander Filterless class D amplifiers using spread spectrum PWM modulation
US7345533B2 (en) * 2004-03-26 2008-03-18 Asp Technologies PWM digital amplifier with high-order loop filter
US7728659B2 (en) * 2005-01-28 2010-06-01 Nxp B.V. Arrangement for amplifying a PWM input signal
US7446603B2 (en) * 2006-08-17 2008-11-04 Matsushita Electric Industrial Co., Ltd. Differential input Class D amplifier
US8724831B2 (en) * 2006-09-11 2014-05-13 Semiconductor Components Industries, Llc Amplification circuit and method therefor
JP2010081189A (en) * 2008-09-25 2010-04-08 Oki Semiconductor Co Ltd Signal processor
JP5157959B2 (en) * 2009-02-27 2013-03-06 ヤマハ株式会社 Class D amplifier
US8265303B2 (en) * 2009-03-11 2012-09-11 Pacifictech Microelectronics, Inc. Circuits and methods for reducing pop noise in class D amplifiers
JP5439694B2 (en) * 2009-06-22 2014-03-12 ルネサスエレクトロニクス株式会社 Pulse width modulation circuit
US8391517B2 (en) * 2010-02-11 2013-03-05 Silicon Audio, Inc. Optical microphone packaging
CN101951245B (en) * 2010-09-07 2012-11-21 苏州思瑞浦微电子科技有限公司 Control method for reducing switch power loss
US8553909B2 (en) 2011-04-29 2013-10-08 Smsc Holdings S.A.R.L. Low-power class D amplifier using multistate analog feedback loops
JP2014050214A (en) * 2012-08-31 2014-03-17 Renesas Electronics Corp Semiconductor device
CN106603029A (en) * 2015-10-15 2017-04-26 杭州硅星科技有限公司 Class-D amplifier and lossless drive method thereof
CN111247813B (en) * 2017-08-31 2022-03-22 索诺亚公司 Hearing device and method of testing a hearing device

Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
GB2020505A (en) * 1978-05-03 1979-11-14 California Inst Of Techn Push-pull switchingbamplifier
US4415863A (en) * 1981-03-24 1983-11-15 Pioneer Electronic Corporation Pulse width modulation amplifier
EP0504460A1 (en) * 1991-03-21 1992-09-23 Siemens Audiologische Technik GmbH Hearing aid with a switching amplifier output stage

Family Cites Families (28)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS59814Y2 (en) * 1977-04-22 1984-01-11 ブライアン・ア−ネスト・アトウツド class D amplifier
JPS5425613A (en) * 1977-07-29 1979-02-26 Toshiba Corp Analog multiplexer
NL8203428A (en) * 1982-09-02 1984-04-02 Philips Nv DEVICE FOR CONVERTING AN ELECTRIC SIGNAL TO AN ACOUSTIC SIGNAL.
US4523156A (en) * 1983-07-25 1985-06-11 National Semiconductor Corporation Anti-distortion anti-transient tone control circuit
US4592087B1 (en) * 1983-12-08 1996-08-13 Knowles Electronics Inc Class D hearing aid amplifier
US4689819B1 (en) * 1983-12-08 1996-08-13 Knowles Electronics Inc Class D hearing aid amplifier
US4595885A (en) * 1984-10-01 1986-06-17 Motorola, Inc. Adjustable active filter
US4739511A (en) * 1985-01-25 1988-04-19 Rion Kabushiki Kaisha Hearing aid
US4934770A (en) * 1986-03-12 1990-06-19 Beltone Electronics Electronic compression system
US4731850A (en) * 1986-06-26 1988-03-15 Audimax, Inc. Programmable digital hearing aid system
US4888810A (en) * 1987-08-05 1989-12-19 Argosy Electronics Analog volume control circuit
US4887299A (en) * 1987-11-12 1989-12-12 Nicolet Instrument Corporation Adaptive, programmable signal processing hearing aid
US4982317A (en) * 1988-10-13 1991-01-01 Siemens Aktiengesellschaft Integrated voltage multiplier circuit for low supply voltage
DE3834962A1 (en) * 1988-10-13 1990-04-19 Siemens Ag DIGITAL PROGRAMMING DEVICE FOR HOUR DEVICES
US5111506A (en) * 1989-03-02 1992-05-05 Ensonig Corporation Power efficient hearing aid
US5083312A (en) * 1989-08-01 1992-01-21 Argosy Electronics, Inc. Programmable multichannel hearing aid with adaptive filter
NO169689C (en) * 1989-11-30 1992-07-22 Nha As PROGRAMMABLE HYBRID HEARING DEVICE WITH DIGITAL SIGNAL TREATMENT AND PROCEDURE FOR DETECTION AND SIGNAL TREATMENT AT THE SAME.
DE59006315D1 (en) * 1990-03-23 1994-08-04 Itt Ind Gmbh Deutsche Circuit for automatic gain control in MOS technology.
CH681499A5 (en) * 1990-10-30 1993-03-31 Ascom Audiosys Ag
US5278912A (en) * 1991-06-28 1994-01-11 Resound Corporation Multiband programmable compression system
EP0529119B1 (en) * 1991-08-24 1996-04-24 Deutsche ITT Industries GmbH Monolithic integrated amplifier with digital gain control
US5389829A (en) * 1991-09-27 1995-02-14 Exar Corporation Output limiter for class-D BICMOS hearing aid output amplifier
US5247581A (en) * 1991-09-27 1993-09-21 Exar Corporation Class-d bicmos hearing aid output amplifier
DE59208582D1 (en) * 1992-03-31 1997-07-10 Siemens Audiologische Technik Circuit arrangement with a switching amplifier
JP2807853B2 (en) * 1993-01-29 1998-10-08 リオン株式会社 Output circuit
US5410592A (en) * 1993-06-04 1995-04-25 Harris Corporation Class `D` audio speaker amplifier circuit with state variable feedback control
US5410265A (en) * 1993-09-30 1995-04-25 Vimak Corporation Amplifier calibration apparatus and method therefor
US5432475A (en) * 1994-06-15 1995-07-11 Silicon Systems, Inc. Method of offset voltage trim for automatic gain controls

Patent Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
GB2020505A (en) * 1978-05-03 1979-11-14 California Inst Of Techn Push-pull switchingbamplifier
US4415863A (en) * 1981-03-24 1983-11-15 Pioneer Electronic Corporation Pulse width modulation amplifier
EP0504460A1 (en) * 1991-03-21 1992-09-23 Siemens Audiologische Technik GmbH Hearing aid with a switching amplifier output stage

Non-Patent Citations (2)

* Cited by examiner, † Cited by third party
Title
BAREFORD J: "CLASS-D AMPLIFIER", ELEKTOR ELECTRONICS, vol. 15, no. 166, 1 April 1989 (1989-04-01), CANTERBURY GB, pages 19 - 21, XP000097410 *
SHERMAN J D: "CLASS D AMPLIFIERS PROVIDE HIGH EFFICIENCY FOR AUDIO SYSTEMS", EDN ELECTRICAL DESIGN NEWS, vol. 40, no. 11, 25 May 1995 (1995-05-25), pages 103 - 106, 108, 110, XP000520335 *

Cited By (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO1998019391A2 (en) * 1996-10-31 1998-05-07 Bang & Olufsen A/S Pulse modulation power amplifier with enhanced cascade control method
WO1998019391A3 (en) * 1996-10-31 1998-07-23 Bang & Olufsen As Pulse modulation power amplifier with enhanced cascade control method
AU734813B2 (en) * 1996-10-31 2001-06-21 Bang & Olufsen A/S Pulse modulation power amplifier with enhanced cascade control method
US6297692B1 (en) 1996-10-31 2001-10-02 Bang & Olufsen A/S Pulse modulation power amplifier with enhanced cascade control method
WO2002025357A2 (en) * 2000-09-19 2002-03-28 Bang & Olufsen Ice Power A/S Controlled self-oscillation modulator
WO2002025357A3 (en) * 2000-09-19 2002-07-04 Bang & Olufsen Powerhouse As Controlled self-oscillation modulator
KR100780589B1 (en) * 2000-09-19 2007-11-29 방 앤드 올루프센 아이스파워 에이/에스 Controlled self-oscillation modulator
US6362702B1 (en) 2000-09-29 2002-03-26 Bang & Olufsen Powerhouse A/S Controlled self-oscillation modulator and power conversion system using such a modulator

Also Published As

Publication number Publication date
AU7447696A (en) 1997-05-07
EP0856239A1 (en) 1998-08-05
US5815581A (en) 1998-09-29

Similar Documents

Publication Publication Date Title
US5815581A (en) Class D hearing aid amplifier with feedback
CA1250362A (en) Class d hearing aid amplifier
US4592087A (en) Class D hearing aid amplifier
US6707337B2 (en) Self-operating PWM amplifier
EP1770855B1 (en) Class D amplifier
US7446603B2 (en) Differential input Class D amplifier
EP0590903B1 (en) Output limiter for class-D BICMOS hearing aid output amplifier
US7312654B2 (en) Quiet power up and power down of a digital audio amplifier
KR100604967B1 (en) Power amplifier circuit
JP2807853B2 (en) Output circuit
JPH0728181B2 (en) Pulse width modulation amplifier circuit
US6621335B2 (en) Class D amplifier with passive RC network
EP1594225B1 (en) Method and apparatus for self-oscillating differential feedback class-D amplifier
US11750163B2 (en) Deglitching circuit and method in a class-D amplifier
EP0730344B1 (en) Single pole negative feedback for class-D amplifier
KR100190255B1 (en) Power width modulation circuit
JP3916449B2 (en) Amplifier
US8724831B2 (en) Amplification circuit and method therefor
JPH0135560B2 (en)
JPH09275322A (en) Audio output circuit

Legal Events

Date Code Title Description
AK Designated states

Kind code of ref document: A1

Designated state(s): AU BR JP

AL Designated countries for regional patents

Kind code of ref document: A1

Designated state(s): AT BE CH DE DK ES FI FR GB GR IE IT LU MC NL PT SE

DFPE Request for preliminary examination filed prior to expiration of 19th month from priority date (pct application filed before 20040101)
121 Ep: the epo has been informed by wipo that ep was designated in this application
WWE Wipo information: entry into national phase

Ref document number: 1996936586

Country of ref document: EP

WWP Wipo information: published in national office

Ref document number: 1996936586

Country of ref document: EP

NENP Non-entry into the national phase

Ref country code: JP

Ref document number: 97515968

Format of ref document f/p: F

WWW Wipo information: withdrawn in national office

Ref document number: 1996936586

Country of ref document: EP