WO1996032745A1 - Chip stack and method of making same - Google Patents

Chip stack and method of making same Download PDF

Info

Publication number
WO1996032745A1
WO1996032745A1 PCT/US1996/004929 US9604929W WO9632745A1 WO 1996032745 A1 WO1996032745 A1 WO 1996032745A1 US 9604929 W US9604929 W US 9604929W WO 9632745 A1 WO9632745 A1 WO 9632745A1
Authority
WO
WIPO (PCT)
Prior art keywords
chip
conductive pads
stack
frame
package
Prior art date
Application number
PCT/US1996/004929
Other languages
French (fr)
Inventor
Floyd K. Eide
John A. Forthun
Harlan Isaak
Original Assignee
Dense-Pac Microsystems, Inc.
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Dense-Pac Microsystems, Inc. filed Critical Dense-Pac Microsystems, Inc.
Priority to AU53889/96A priority Critical patent/AU5388996A/en
Publication of WO1996032745A1 publication Critical patent/WO1996032745A1/en

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L25/00Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
    • H01L25/03Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes
    • H01L25/10Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices having separate containers
    • H01L25/105Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices having separate containers the devices being of a type provided for in group H01L27/00
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2225/00Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
    • H01L2225/03All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
    • H01L2225/10All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers
    • H01L2225/1005All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00
    • H01L2225/1011All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00 the containers being in a stacked arrangement
    • H01L2225/1017All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00 the containers being in a stacked arrangement the lowermost container comprising a device support
    • H01L2225/1029All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00 the containers being in a stacked arrangement the lowermost container comprising a device support the support being a lead frame
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2225/00Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
    • H01L2225/03All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
    • H01L2225/10All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers
    • H01L2225/1005All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00
    • H01L2225/1011All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00 the containers being in a stacked arrangement
    • H01L2225/1047Details of electrical connections between containers
    • H01L2225/107Indirect electrical connections, e.g. via an interposer, a flexible substrate, using TAB
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/0001Technical content checked by a classifier
    • H01L2924/0002Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00

Definitions

  • the present invention relates to chip stacks in which a plurality of integrated circuit chips arranged in a stack are electrically connected with a supporting substrate board in a desired pattern.
  • IC integrated circuit
  • the chips have electrical contacts which are coupled in common or in parallel to contacts on the substrate board, as well as unique contacts which are coupled individually to the substrate board to the exclusion of the other chips.
  • electrical conductors which may comprise thin-film metal on an insulating base may be disposed generally perpendicular to the planes of the generally planar chips so as to connect those conductors on each chip which are exposed through openings in an insulating layer.
  • electrical connections may be accomplished by lead frames or solder strips extending along the sides of the stack and attached to the electrical contacts of the chips .
  • One common technique for providing the desired electrical interconnections in a chip stack is to form a stack of chips having bonding pads disposed on the chips adjacent the outer edges thereof.
  • the chip edges are ground flat and polished before sputtering an insulating layer thereon.
  • the bonding pads on the edges of the chips are masked during the sputtering process to avoid covering them with the insulating layer.
  • a metal layer is sputtered onto the entire edge of the stack in conjunction with photomasking which forms conductor traces of the metal layer in desired locations for connecting the bonding pads. Procedures such as this are complicated and expensive to carry out.
  • the electrical contacts within the aperture are wirebonded to contacts on the upper active surface of the chip in desired fashion.
  • the aperture in the substrate is filled with epoxy or other filling material which is ground or backlapped to provide an upper surface thereof which is flat and continuous with an upper surface of the substrate opposite the chip.
  • the chip packages may be completed prior to testing to determine optimum placement within a stack to be formed, with a bonding option array of conductors within, another aperture in the substrate thereof being used to program the chip package in a desired manner.
  • the electrical interconnection thereof is accomplished using conductive films which are formed on the side surfaces of the chip packages in electrical contact with the contacts of the outer edges of the substrates of the chip packages. Solder strips which are then formed in contact with the conductive films and the opposite electrical contacts of each package form an array of parallel conductors.
  • a common technique for packaging chips for purposes of forming a stack thereof is to encapsulate the chip in a plastic body with the electrical contacts of the chip being wire bonded to leads extending from opposite ends of the body.
  • These so-called thin small outline packages (TSOPs) may then be stacked together and covered with a potting compound to hold the stack together. Grinding the ends thereof exposes the leads of the TSOPs so that metal can be sputtered onto the ground surfaces. After photomasking, the sputtered metal is etched away from desired areas, and the photomasking is then removed. Following that, the stack may be attached to a substrate.
  • This technique for forming a stack of TSOPs involves an 8-step process which is difficult, time consuming and expensive.
  • the differences in the materials of the chip stack and the substrate require that the stack be coupled to the substrate using flexible electrical leads to provide stress relief as the stack and the substrate expand and contract at different rates in response to changes in ambient temperature .
  • chip stacks of the type described provide various advantages over the earlier chip stack arrangements of the prior art, there is still a need for chip stacks having certain design characteristics. For one thing, it would be desirable to provide a chip stack which is easy to assemble using a simple process involving only a few steps. Also, a chip stack of relatively simple and economical configuration would be desirable. The stack should be easily disassembled in the event that a defective chip must be replaced. The design of the stack should minimize stresses which occur as a result of expansion and contraction of the various materials within the stack and the attached substrate as the ambient temperature changes. A further and desirable feature would be the ability to electrically interconnect the chips in a stack for ease of addressing individual chips, such as to enable them, as well as for common interconnection of other chip terminals.
  • an integrated circuit chip stack comprised of a stack of chip packages mounted on a substrate.
  • Each chip package includes a packaged chip mounted within a central aperture of a frame and electrically interconnected with conductive pads on the frame.
  • the packaged chip is preferably of thin, planar configuration and may comprise a plastic package such as a thin small outline package (TSOP) having leads at the opposite ends thereof.
  • TSOP thin small outline package
  • the plastic package is mounted within the central aperture of the frame which is also of thin, planar configuration and having conductive pads on upper surface thereof adjacent to and on opposite sides of the central aperture.
  • the pads at the opposite sides of the central aperture receive the leads at the opposite ends of the plastic package, with the leads being soldered to the conductive pads to mount the plastic package within the frame.
  • Conductive traces on the opposite upper and lower surfaces of the frame combine with vias extending through the frame to couple the conductive pads to which the leads of the plastic package are soldered to other groups of conductive pads mounted on the upper and lower surfaces adjacent outer edges of the frame.
  • the frame is preferably comprised of dielectric printed circuit board material .
  • a chip stack is formed by assembling together into a stack arrangement a plurality of chip packages formed in the manner described. The edges of the chip stack are dipped into a molten solderpot to solder together the conductive pads on facing surfaces of the chip packages. The soldering holds the stack together in addition to providing the necessary electrical interconnection between the chip packages.
  • the chip stack may then be mounted on a substrate so that conductive pads on an upper surface of the substrate contact the conductive pads on an adjacent one of the chip packages within the stack.
  • the frames of the chip packages tend to expand and contract at a rate similar to that of the substrate, in response to changes in ambient temperature. This minimizes stresses between the chip packages and the substrate. Also, by coupling the plastic packages to the frame using the leads at the opposite ends of the plastic package, differences in the rate of expansion and contraction are compensated.
  • the conductive pads adjacent the outer edges of the chip packages are interconnected in a manner which provides for individual addressing of the chips within the stack as well as providing for common connections.
  • the opposite upper and lower conductive pads adjacent the edges of the chip packages within the stack are arranged into vertical columns of such conductive pads.
  • the upper conductive pad on each chip package is electrically coupled, such as by a via extending through the thickness of the frame, to a conductive pad on the opposite lower surface thereof which is within an adjacent column one column removed from the column in which the upper conductive pad is located. This results in a stair step pattern of interconnections of the conductive pads along the edge of the chip stack.
  • Each of the lower conductive pads within a given vertical column is coupled to the chip enable terminal of the chip within such package.
  • the chip enable terminals within the stack are individually accessed by spaced apart conductive pads on the upper surface of the substrate in electrical contact with the spaced apart conductive pads at the lower surface of the lowermost chip package.
  • Figure 1 is a perspective view of a chip stack according to the invention
  • Figure 2 is a top view of the chip stack of Figure
  • Figure 3 is a front view of the chip stack of Figure
  • Figure 4 is an end view of the chip stack of Figure l;
  • Figure 5 is an exploded perspective view of one of the chip packages of the stack of Figure 1 , showing the manner in which a plastic package containing the chip is mounted within a central aperture in the frame;
  • Figure 6 is a front view of the assembled chip package of Figure 5, ⁇
  • Figure 7 is an end view of the assembled chip package of Figure 5;
  • Figure 8 is a top view of the frame of the chip package of Figure 5, showing the conductive trace thereon for interconnecting the various conductive pads;
  • Figure 9 is a front view of the frame of Figure 8.
  • Figure 10 is a bottom view of the frame of Figure 8, showing the conductive trace thereon for interconnecting the various conductive pads of the frame;
  • Figure 11 is a block diagram of the successive steps in a method of making a chip stack according to the invention.
  • Figure 12 is an exploded perspective view of a portion of the chip stack of Figure 1, with each chip package shown in section as taken along the line 12-12 of Figure 8, and showing the stair step pattern of conductive pad interconnection in accordance with the invention.
  • FIGS 1-4 show an integrated circuit (IC) chip stack 10 in accordance with the invention.
  • the stack 10 is comprised of four different chip packages 12 of like configuration.
  • a stack 10 having other numbers of the chip packages 12 therein is possible in accordance with the invention.
  • the stack is mounted on a substrate 14.
  • the substrate 14, which has conductive pads on an upper surface thereof, is of conventional printed circuit board design and is typically provided by a customer who purchases the chip stack 10 from the manufacturer thereof.
  • the substrate 14 electrically interacts with various chips in the chip stack 10.
  • the various chips within the stack 10 comprise memory chips.
  • FIG 2 is a top view of the chip stack 10 of Figure 1, showing in some detail the uppermost one of the chip packages 12 of the stack 10.
  • the chip package 12 is comprised of a packaged integrated circuit chip in the form of a plastic package.
  • the plastic package comprises a thin small outline package (TSOP) 16 having leads 18 at the opposite ends thereof.
  • the TSOP package 16 is of conventional configuration, and as shown broken-away in Figure 2, comprises an integrated circuit chip or die 19 disposed within a plastic body 21 of thin, planar configuration and having the various electrical contacts 23 thereof coupled by wire bonds 25 to the leads 18 at the opposite ends of the package 16.
  • Figure 2 shows only a few of the wire bonds 25, for simplicity of illustration.
  • the leads 18 at the opposite ends of the package 16 are soldered to rows of conductive pads 20 and 22 mounted on an upper surface of a thin, planar frame 26 adjacent opposite ends 28 and 30 of a central aperture 32 of rectangular configuration within the frame 26, to mount the package 16 therein. This is described hereafter in greater detail in connection with Figures 5- 7.
  • the upper surface 24 of the frame is provided with a further plurality of conductive pads 34 disposed adjacent the outer edges of the frame 26.
  • the conductive pads 34 are coupled to the conductive pads 20 and 22 by a conductive trace which is omitted from Figure 2 for reasons of clarity but which is shown and described hereafter in connection with Figure 8.
  • An opposite lower surface 36 of the frame 26 is provided with a further plurality of conductive pads 38 adjacent the outer edges of the frame 26, as shown in Figures 3 and 4.
  • the conductive pads 38 are coupled to the conductive pads 20 and 22 on the upper surface 24 of the frame 26 by a conductive trace and vias, an described hereafter in connection Figures 8-10.
  • a plurality of the chip packages 12 are assembled into the chip stack 10 by dipping the various edges of the stack 10 in molten solder. This solders the conductive pads 38 at the lower surfaces 36 of the frames 26 to the contacting conductive pads 34 at the upper surfaces 24 of the frames 26 of adjacent chip packages 12. As shown in Figures 3 and 4, the contacting conductive pads 34 and 38 at the interfaces between adjacent chip packages 12 are bonded together by the solder dipping, and this holds the formed chip stack 10 together.
  • the chip stack 10 is of generally rectangular configuration so as to have opposite front and rear edges 40 and 42 and opposite side edges 44 and 46. Each of the edges 40, 42, 44 and 46 is solder dipped to solder the contacting conductive pads 34 and 38 together.
  • each of the chip packages 12 comprises a thin small outline package (TSOP) of conventional configuration.
  • TSOP thin small outline package
  • each such package 16 comprises the integrated circuit chip 19 imbedded within the plastic body 21 forming the thin, planar configuration of the package 16, with the electrical contacts 23 of the chip 19 being coupled by wire bonds 25 to the leads 18 at the opposite ends of the package 16.
  • the package 16 is mounted within the frame 26 by being disposed in the central aperture 32 so that the leads 18 at the opposite ends reside on the conductive pads 20 and 22 at the opposite ends 28 and 30 of the central aperture 32.
  • the leads 18 are soldered to the conductive pads 20 and 22, such as by applying
  • the package 16 resides within the central aperture 32 in the frame 26 so as to protrude only slightly above the upper surface 24 of the frame 26.
  • the package 16 is essentially co-planar with the lower surface 36 of the frame 26.
  • a small space exists between the walls of the central aperture 32 and the outer edges of the package 16 to permit small amounts of movement of the package 16 within the central aperture 32.
  • the leads 18 flex as necessary to permit such small amounts of movement in response to stresses which may occur as the package 16 and-the frame 24 expand and contract at different rates in response to changes in the ambient temperature.
  • the frame 24 is preferably made of a printed circuit board-type material so as to expand and contract at a rate similar to the package 16 and the substrate 14.
  • the frame 26 and the substrate 14 are of like material, stresses between the lowermost chip package 12 and the substrate 14 are minimized if not eliminated entirely.
  • dielectric materials which may be used for the frame 26 include FR-4 as well as various ceramics typically used in the construction of printed circuit boards.
  • Figures 8, 9 and 10 comprise top, front edge and bottom views, respectively, of the frame 26.
  • Figure 8 shows the upper surface 24 which is provided with a conductive trace 48.
  • the conductive trace 48 which is not shown in Figure 2 for simplicity of illustration, couples the conductive pads 20 and 22 to selected ones of the conductive pads 34 as well as to selected ones of a plurality of vias 50.
  • the vias 50 extend through the thickness of the frame 24 and are coupled to selected ones of the conductive pads 38 at the lower surface 36 of the frame 26 by a conductive trace 52 on the lower surface 36, as shown in Figure 10.
  • alternate ones of the conductive pads 20 and 22 on the upper surface 24 of the frame 26 are coupled to alternate ones of the conductive pads 34, with intervening ones of the conductive pads 20 and 22 being coupled to the vias 50.
  • the vias 50 are coupled to alternate ones of the conductive pads 38 at the lower surface 36 of the frame 26.
  • the vias 50 are located between the conductive pads
  • the frame 26 is also provided with a plurality of vias 54 adjacent a front edge 56 thereof.
  • the vias 54 which extend through the thickness of the frame 26 adjacent the front edge 56 thereof, couple each of a plurality of conductive pads 58 on the upper surface 24 adjacent the front edge 56 to a different one of a plurality of conductive pads 60 on the lower surface 36 adjacent the front edge 56.
  • the conductive pads 58 and 60 are shown in Figures 8 and 10, respectively, as well as in Figure 9.
  • each conductive pad 58 is coupled to a conductive pad 60 which is offset from rather than disposed immediately below the conductive 58. Again, these connections are made by the vias 54 which extend through the thickness of the frame 26 adjacent the front edge 56 thereof.
  • One of the vias 62 adjacent the front edge 56 is coupled by a trace 64 to a chip enable terminal 66 formed by one of the conductive pads 20.
  • the chip enable terminal 66 is coupled to the chip enable contact of the chip within the package 16.
  • a first step 70 the packaged integrated circuit chips in the form of the TSOP packages 16 are mounted in the central apertures 32 of the frames 26 to form a plurality of the integrated circuit chip packages 12.
  • the packages 16 are mounted within the central apertures 32 by soldering the leads 18 at the opposite ends thereof to the conductive pads 20 and 22 on the upper surfaces 24 of the frames 26, in the manner previously described.
  • a plurality of the formed chip packages 12 are assembled into a stack, with the edges 40, 42, 44 and 46 of the stack being solder dipped to bond the facing conductive pads 34 and 38 of the packages 12 together, to form the chip stack 10.
  • the two-step process comprised of the first and second steps 70 and 72, shown in Figure 11, is a simple and effective manner of assembling the chip stack 10 in accordance with the invention. Thereafter, the assembled chip stack can be mounted on the substrate 14 , in a third step 74.
  • the method in accordance with the invention facilitates replacement of a bad chip or chip package within an assembled chip stack. It is only necessary to melt the solder which bonds together the conductive pads and at the outer edges of the stack in order to disassemble the stack and remove the defective chip package. The defective chip package is replaced by a new chip package, and the edges of the assembled stack are solder dipped to join them together.
  • each chip package 12 is shown spaced apart from each other, for clarity of illustration.
  • each chip package 12 is shown in section, taken along the line 12-12 of Figure 8, in order to better illustrate the manner in which the vias 54 couple the upper conductive pads 58 to lower conductive pads 60 which are offset therefrom.
  • each of the upper conductive pads 58 is located directly above a different one of the lower conductive pads 60, so as to form vertical columns of the conductive pads 58 and 60 within the chip stack 10.
  • each of the lower conductive pads 60 is coupled by the via 62 to the trace 64 for coupling to the chip enable terminal within the respective chip package 12.
  • the upper conductive pads 58 within the column 76 are coupled by the via 54 to the lower conductive pads 60 within an adjacent column, one position removed, as represented by a dashed line 78.
  • This stair step configuration of interconnections permits the chip enable terminal of each chip package 12 to be independently addressed using conductive pads at the upper surface of the substrate 14.
  • the chip enable conductive pads for the different chip packages 12 are located in spaced apart fashion along the upper surface of the substrate 14.
  • the upper surface of the substrate 14 is provided with four chip enable conductive pads 80, 82, 84 and 86, as shown in Figure 12.
  • the first conductive pad 80 provides a chip enable signal CE 1 to the lower conductive pad 60 of the lowermost chip package 12 which lies within the first column 76.
  • the chip enable signal CE 1 is passed via the lower conductive pad 60 and the connecting via 62 to the trace 64 on the upper surface 24 of the lowermost chip package 12, to enable the chip within the lowermost chip package 12.
  • the conductive pad 82 provides a chip enable signal CE 2 to an adjacent one of the lower conductive pads 60 on the lowermost chip package 12.
  • the connecting via 54 passes such signal to the upper conductive pad 58 on the lowermost chip package 12 and which is within the first column 76. This routes the signal CE 2 to the lower conductive pad 60 of the next higher chip package 12, which lower conductive pad 60 is within the first column 76.
  • the attached via 62 passes the signal CE 2 to the trace 64 of such next higher chip package 12 so as to enable the chip therein.
  • the conductive pads 86 and 84 on the upper surface of the substrate 14 enable chips within the uppermost chip package 12 and the chip package 12 immediately therebelow, so that the chip enable signals CE 4 and CE 3 provided thereby are routed to the chips of such chip packages 12.
  • the stair step interconnection of the conductive pads can be used with chip stacks having other numbers of the chip packages 12. For example, if a chip stack 10 is formed with five of the chip packages 12 so as to place a fifth such chip package 12 above the uppermost chip package 12 shown in Figure 12, then an additional conductive pad located just to the left cf tne conductive pad 86 is provided on the upper surface cf tne substrate 14 so as to control enabling the chip of the uppermost chip package 12 in the resulting 5-package stack.
  • the conductive pads 34 and 38 on the upper and lower surfaces 24 and 36 of the various frames 26 within the chip stack 10 are coupled in common.
  • Such conductive pads are arranged into vertical columns for the common coupling thereof, as represented, for example by a dashed line 88 shown in Figure 12.
  • the upper and lower conductive pads 34 and 38 within each chip package 12 are coupled together by vertically disposed vias 92.
  • the various conductive pads within the column 88 are coupled together to form a common connection.
  • This common connection is coupled to a conductive pad 90 on the upper surface of the substrate 14 and located within the column 88.
  • the various upper and lower conductive pads 34 and 38 within the various chip packages 12 are coupled in common along vertical columns in the manner just described.
  • the stair step interconnection of the conductive pads 58 and 60 at the front edge 56 of each chip package 12 enables the chip packages 12 to be individually addressed, such as for purposes of chip enabling.

Abstract

An integrated circuit chip stack includes a stack of chip packages (12) mounted on a substrate (14). Each chip package includes a plastic packaged chip (19) mounted within a central aperture in a thin, planar frame by soldering leads (18) at opposite ends of the plastic package to conductive pads (23) on an upper surface of the frame adjacent the central aperture. Conductive traces and vias couple the conductive pads to other conductive pads on upper and lower surfaces of the frame adjacent outer edges thereof. The conductive pads adjacent the outer edges are soldered to the conductive pads of adjacent chip packages by dipping the edges of an assembled stack of the chip packages in solder. The chip stack thus formed is mounted on a substrate. Each chip package can be individually addressed by the substrate, such as to enable the chip therein, using a stair step arrangement of the conductive pads in which the pads on the opposite surfaces of each frame are coupled in offset fashion by vias extending through the frame.

Description

CHIP 5TACK AND METHOD OF MAKING SAME
Background of the Invention
1. Field of the Invention
The present invention relates to chip stacks in which a plurality of integrated circuit chips arranged in a stack are electrically connected with a supporting substrate board in a desired pattern.
2. History of the Prior Art
It is known to provide a chip stack in which a plurality of integrated circuit (IC) chips such as memory chips are mounted on a substrate board and are electrically interconnected in desired fashion. Typically, the chips have electrical contacts which are coupled in common or in parallel to contacts on the substrate board, as well as unique contacts which are coupled individually to the substrate board to the exclusion of the other chips.
A number of different arrangements have been provided for electrically interconnecting IC chips in a stack. For example, electrical conductors which may comprise thin-film metal on an insulating base may be disposed generally perpendicular to the planes of the generally planar chips so as to connect those conductors on each chip which are exposed through openings in an insulating layer. Where the chip packages are assembled into a stack, electrical connections may be accomplished by lead frames or solder strips extending along the sides of the stack and attached to the electrical contacts of the chips . One common technique for providing the desired electrical interconnections in a chip stack is to form a stack of chips having bonding pads disposed on the chips adjacent the outer edges thereof. After assembling the stack of chips, the chip edges are ground flat and polished before sputtering an insulating layer thereon. The bonding pads on the edges of the chips are masked during the sputtering process to avoid covering them with the insulating layer. Next, a metal layer is sputtered onto the entire edge of the stack in conjunction with photomasking which forms conductor traces of the metal layer in desired locations for connecting the bonding pads. Procedures such as this are complicated and expensive to carry out.
An example of a vertical stack of IC chips is provided by U.S. Patent 4,956,694 of Floyd Eide, which patent issued September 11, 1990, is entitled "Integrated Circuit Chip Stacking", and is commonly assigned with the present application. The Eide '694 patent describes a stack of chip carriers on a printed circuit board. Each chip carrier packages an IC chip having various terminals. The input/output data terminals, power terminals and ground terminals of the various chips are coupled in parallel, while each chip is capable of being individually accessed to enable the chip.
Another technique for electrically interconnecting the chips in the stack is shown and described in U.S. Patent 5,313,096 of Floyd K. Eide, which patent issued May 17, 1994, is entitled "IC Chip Package Having Chip Attached To And Wire Bonded Within An Overlying Substrate", and is commonly assigned with the present application. The Eide '096 patent describes a chip stack formed from a plurality of chip packages, each of which comprises an IC chip or die of thin, planar configuration mounted on the underside of a relatively thin, planar multi-layer substrate. Contacts at the outer edges of the substrate are electrically connected to the chip through conductors disposed within the substrate and extending to electrical contacts within an aperture in the substrate. The electrical contacts within the aperture are wirebonded to contacts on the upper active surface of the chip in desired fashion. Following that, the aperture in the substrate is filled with epoxy or other filling material which is ground or backlapped to provide an upper surface thereof which is flat and continuous with an upper surface of the substrate opposite the chip. The chip packages may be completed prior to testing to determine optimum placement within a stack to be formed, with a bonding option array of conductors within, another aperture in the substrate thereof being used to program the chip package in a desired manner. Upon assembly of the chip packages into a stack, the electrical interconnection thereof is accomplished using conductive films which are formed on the side surfaces of the chip packages in electrical contact with the contacts of the outer edges of the substrates of the chip packages. Solder strips which are then formed in contact with the conductive films and the opposite electrical contacts of each package form an array of parallel conductors.
A common technique for packaging chips for purposes of forming a stack thereof is to encapsulate the chip in a plastic body with the electrical contacts of the chip being wire bonded to leads extending from opposite ends of the body. These so-called thin small outline packages (TSOPs) may then be stacked together and covered with a potting compound to hold the stack together. Grinding the ends thereof exposes the leads of the TSOPs so that metal can be sputtered onto the ground surfaces. After photomasking, the sputtered metal is etched away from desired areas, and the photomasking is then removed. Following that, the stack may be attached to a substrate. This technique for forming a stack of TSOPs involves an 8-step process which is difficult, time consuming and expensive. In addition, the differences in the materials of the chip stack and the substrate require that the stack be coupled to the substrate using flexible electrical leads to provide stress relief as the stack and the substrate expand and contract at different rates in response to changes in ambient temperature .
Thus, while chip stacks of the type described provide various advantages over the earlier chip stack arrangements of the prior art, there is still a need for chip stacks having certain design characteristics. For one thing, it would be desirable to provide a chip stack which is easy to assemble using a simple process involving only a few steps. Also, a chip stack of relatively simple and economical configuration would be desirable. The stack should be easily disassembled in the event that a defective chip must be replaced. The design of the stack should minimize stresses which occur as a result of expansion and contraction of the various materials within the stack and the attached substrate as the ambient temperature changes. A further and desirable feature would be the ability to electrically interconnect the chips in a stack for ease of addressing individual chips, such as to enable them, as well as for common interconnection of other chip terminals.
Brief Summary of the Invention The foregoing objects and features are achieved in accordance with the invention by providing an integrated circuit chip stack comprised of a stack of chip packages mounted on a substrate. Each chip package includes a packaged chip mounted within a central aperture of a frame and electrically interconnected with conductive pads on the frame. The packaged chip is preferably of thin, planar configuration and may comprise a plastic package such as a thin small outline package (TSOP) having leads at the opposite ends thereof. The plastic package is mounted within the central aperture of the frame which is also of thin, planar configuration and having conductive pads on upper surface thereof adjacent to and on opposite sides of the central aperture. The pads at the opposite sides of the central aperture receive the leads at the opposite ends of the plastic package, with the leads being soldered to the conductive pads to mount the plastic package within the frame. Conductive traces on the opposite upper and lower surfaces of the frame combine with vias extending through the frame to couple the conductive pads to which the leads of the plastic package are soldered to other groups of conductive pads mounted on the upper and lower surfaces adjacent outer edges of the frame. The frame is preferably comprised of dielectric printed circuit board material .
In accordance with the invention, a chip stack is formed by assembling together into a stack arrangement a plurality of chip packages formed in the manner described. The edges of the chip stack are dipped into a molten solderpot to solder together the conductive pads on facing surfaces of the chip packages. The soldering holds the stack together in addition to providing the necessary electrical interconnection between the chip packages. The chip stack may then be mounted on a substrate so that conductive pads on an upper surface of the substrate contact the conductive pads on an adjacent one of the chip packages within the stack.
Should it become necessary to replace one of the chips in the stack, this is easily accomplished by unsoldering and separating the chip packages in the stack so that the defective package can be replaced.
By fabricating the frames of printed circuit board material, the frames of the chip packages tend to expand and contract at a rate similar to that of the substrate, in response to changes in ambient temperature. This minimizes stresses between the chip packages and the substrate. Also, by coupling the plastic packages to the frame using the leads at the opposite ends of the plastic package, differences in the rate of expansion and contraction are compensated.
In accordance with the invention, the conductive pads adjacent the outer edges of the chip packages are interconnected in a manner which provides for individual addressing of the chips within the stack as well as providing for common connections. The opposite upper and lower conductive pads adjacent the edges of the chip packages within the stack are arranged into vertical columns of such conductive pads. At one edge of the stack, the upper conductive pad on each chip package is electrically coupled, such as by a via extending through the thickness of the frame, to a conductive pad on the opposite lower surface thereof which is within an adjacent column one column removed from the column in which the upper conductive pad is located. This results in a stair step pattern of interconnections of the conductive pads along the edge of the chip stack. Each of the lower conductive pads within a given vertical column is coupled to the chip enable terminal of the chip within such package. In this manner, the chip enable terminals within the stack are individually accessed by spaced apart conductive pads on the upper surface of the substrate in electrical contact with the spaced apart conductive pads at the lower surface of the lowermost chip package.
Brief Description of the Drawings A detailed description of the invention will be made with reference to the accompanying drawings, in which: Figure 1 is a perspective view of a chip stack according to the invention;
Figure 2 is a top view of the chip stack of Figure
1;
Figure 3 is a front view of the chip stack of Figure
1; Figure 4 is an end view of the chip stack of Figure l;
Figure 5 is an exploded perspective view of one of the chip packages of the stack of Figure 1 , showing the manner in which a plastic package containing the chip is mounted within a central aperture in the frame;
Figure 6 is a front view of the assembled chip package of Figure 5,
Figure 7 is an end view of the assembled chip package of Figure 5;
Figure 8 is a top view of the frame of the chip package of Figure 5, showing the conductive trace thereon for interconnecting the various conductive pads;
Figure 9 is a front view of the frame of Figure 8;
Figure 10 is a bottom view of the frame of Figure 8, showing the conductive trace thereon for interconnecting the various conductive pads of the frame;
Figure 11 is a block diagram of the successive steps in a method of making a chip stack according to the invention; and
Figure 12 is an exploded perspective view of a portion of the chip stack of Figure 1, with each chip package shown in section as taken along the line 12-12 of Figure 8, and showing the stair step pattern of conductive pad interconnection in accordance with the invention.
Detailed Description Figures 1-4 show an integrated circuit (IC) chip stack 10 in accordance with the invention. In the present example, the stack 10 is comprised of four different chip packages 12 of like configuration. However, a stack 10 having other numbers of the chip packages 12 therein is possible in accordance with the invention.
After the chip stack 10 in formed in the manner described hereafter, the stack is mounted on a substrate 14. The substrate 14, which has conductive pads on an upper surface thereof, is of conventional printed circuit board design and is typically provided by a customer who purchases the chip stack 10 from the manufacturer thereof. The substrate 14 electrically interacts with various chips in the chip stack 10. In a typical configuration of this type, the various chips within the stack 10 comprise memory chips.
Figure 2 is a top view of the chip stack 10 of Figure 1, showing in some detail the uppermost one of the chip packages 12 of the stack 10. As shown therein, the chip package 12 is comprised of a packaged integrated circuit chip in the form of a plastic package. In the present example, the plastic package comprises a thin small outline package (TSOP) 16 having leads 18 at the opposite ends thereof. The TSOP package 16 is of conventional configuration, and as shown broken-away in Figure 2, comprises an integrated circuit chip or die 19 disposed within a plastic body 21 of thin, planar configuration and having the various electrical contacts 23 thereof coupled by wire bonds 25 to the leads 18 at the opposite ends of the package 16. Figure 2 shows only a few of the wire bonds 25, for simplicity of illustration. The leads 18 at the opposite ends of the package 16 are soldered to rows of conductive pads 20 and 22 mounted on an upper surface of a thin, planar frame 26 adjacent opposite ends 28 and 30 of a central aperture 32 of rectangular configuration within the frame 26, to mount the package 16 therein. This is described hereafter in greater detail in connection with Figures 5- 7.
In addition to the conductive pads 20 and 22 adjacent the opposite ends 28 and 30 of the central aperture 32 of the frame 26, the upper surface 24 of the frame is provided with a further plurality of conductive pads 34 disposed adjacent the outer edges of the frame 26. The conductive pads 34 are coupled to the conductive pads 20 and 22 by a conductive trace which is omitted from Figure 2 for reasons of clarity but which is shown and described hereafter in connection with Figure 8. An opposite lower surface 36 of the frame 26 is provided with a further plurality of conductive pads 38 adjacent the outer edges of the frame 26, as shown in Figures 3 and 4. The conductive pads 38 are coupled to the conductive pads 20 and 22 on the upper surface 24 of the frame 26 by a conductive trace and vias, an described hereafter in connection Figures 8-10.
After each of the chip packages 12 within the chip stack 10 is formed in a manner described in detail hereafter, a plurality of the chip packages 12 are assembled into the chip stack 10 by dipping the various edges of the stack 10 in molten solder. This solders the conductive pads 38 at the lower surfaces 36 of the frames 26 to the contacting conductive pads 34 at the upper surfaces 24 of the frames 26 of adjacent chip packages 12. As shown in Figures 3 and 4, the contacting conductive pads 34 and 38 at the interfaces between adjacent chip packages 12 are bonded together by the solder dipping, and this holds the formed chip stack 10 together. The chip stack 10 is of generally rectangular configuration so as to have opposite front and rear edges 40 and 42 and opposite side edges 44 and 46. Each of the edges 40, 42, 44 and 46 is solder dipped to solder the contacting conductive pads 34 and 38 together.
The manner in which each of the chip packages 12 is formed can be better understood with reference to Figures 5-7. As previously described, the package 16, which is of thin, planar configuration, comprises a thin small outline package (TSOP) of conventional configuration. As previously described in connection with Figure 2, each such package 16 comprises the integrated circuit chip 19 imbedded within the plastic body 21 forming the thin, planar configuration of the package 16, with the electrical contacts 23 of the chip 19 being coupled by wire bonds 25 to the leads 18 at the opposite ends of the package 16. The package 16 is mounted within the frame 26 by being disposed in the central aperture 32 so that the leads 18 at the opposite ends reside on the conductive pads 20 and 22 at the opposite ends 28 and 30 of the central aperture 32. The leads 18 are soldered to the conductive pads 20 and 22, such as by applying
I soldering paste to the conductive pads 20 and 22 and passing the resulting assembly of the package 16 and the frame 26 through a reflow furnace.
As shown in Figures 6 and 7, the package 16 resides within the central aperture 32 in the frame 26 so as to protrude only slightly above the upper surface 24 of the frame 26. The package 16 is essentially co-planar with the lower surface 36 of the frame 26. A small space exists between the walls of the central aperture 32 and the outer edges of the package 16 to permit small amounts of movement of the package 16 within the central aperture 32. The leads 18 flex as necessary to permit such small amounts of movement in response to stresses which may occur as the package 16 and-the frame 24 expand and contract at different rates in response to changes in the ambient temperature. At the same time, the frame 24 is preferably made of a printed circuit board-type material so as to expand and contract at a rate similar to the package 16 and the substrate 14. By making the frame 26 and the substrate 14 of like material, stresses between the lowermost chip package 12 and the substrate 14 are minimized if not eliminated entirely. Examples of dielectric materials which may be used for the frame 26 include FR-4 as well as various ceramics typically used in the construction of printed circuit boards.
Figures 8, 9 and 10 comprise top, front edge and bottom views, respectively, of the frame 26. Figure 8 shows the upper surface 24 which is provided with a conductive trace 48. The conductive trace 48, which is not shown in Figure 2 for simplicity of illustration, couples the conductive pads 20 and 22 to selected ones of the conductive pads 34 as well as to selected ones of a plurality of vias 50. The vias 50 extend through the thickness of the frame 24 and are coupled to selected ones of the conductive pads 38 at the lower surface 36 of the frame 26 by a conductive trace 52 on the lower surface 36, as shown in Figure 10. Basically, alternate ones of the conductive pads 20 and 22 on the upper surface 24 of the frame 26 are coupled to alternate ones of the conductive pads 34, with intervening ones of the conductive pads 20 and 22 being coupled to the vias 50. The vias 50, in turn, are coupled to alternate ones of the conductive pads 38 at the lower surface 36 of the frame 26.
The vias 50 are located between the conductive pads
20 and 22 and adjacent ones of the conductive pads 34 and
38 on the upper and lower surfaces 24 and 36 of the frame 26. The frame 26 is also provided with a plurality of vias 54 adjacent a front edge 56 thereof. The vias 54, which extend through the thickness of the frame 26 adjacent the front edge 56 thereof, couple each of a plurality of conductive pads 58 on the upper surface 24 adjacent the front edge 56 to a different one of a plurality of conductive pads 60 on the lower surface 36 adjacent the front edge 56. The conductive pads 58 and 60 are shown in Figures 8 and 10, respectively, as well as in Figure 9.
As described in greater detail hereafter in connection with Figure 12, each conductive pad 58 is coupled to a conductive pad 60 which is offset from rather than disposed immediately below the conductive 58. Again, these connections are made by the vias 54 which extend through the thickness of the frame 26 adjacent the front edge 56 thereof. One of the vias 62 adjacent the front edge 56 is coupled by a trace 64 to a chip enable terminal 66 formed by one of the conductive pads 20. The chip enable terminal 66 is coupled to the chip enable contact of the chip within the package 16. The successive steps of a method of making the chip stack 10 in accordance with the invention are shown in Figure 11. In a first step 70, the packaged integrated circuit chips in the form of the TSOP packages 16 are mounted in the central apertures 32 of the frames 26 to form a plurality of the integrated circuit chip packages 12. The packages 16 are mounted within the central apertures 32 by soldering the leads 18 at the opposite ends thereof to the conductive pads 20 and 22 on the upper surfaces 24 of the frames 26, in the manner previously described.
In a second step 72, shown in Figure 11, a plurality of the formed chip packages 12 are assembled into a stack, with the edges 40, 42, 44 and 46 of the stack being solder dipped to bond the facing conductive pads 34 and 38 of the packages 12 together, to form the chip stack 10.
The two-step process comprised of the first and second steps 70 and 72, shown in Figure 11, is a simple and effective manner of assembling the chip stack 10 in accordance with the invention. Thereafter, the assembled chip stack can be mounted on the substrate 14 , in a third step 74.
The method in accordance with the invention, as illustrated in Figure 11, facilitates replacement of a bad chip or chip package within an assembled chip stack. It is only necessary to melt the solder which bonds together the conductive pads and at the outer edges of the stack in order to disassemble the stack and remove the defective chip package. The defective chip package is replaced by a new chip package, and the edges of the assembled stack are solder dipped to join them together.
As previously noted, small spaces between the outer edges of the package 16 and the walls of the central aperture 32 within the frame 26, and the ability of the leads 18 to flex as necessary, prevent stresses from occurring as a result of unequal expansion and contraction of the package 16 and the frame 26 in response to changes in ambient temperature. Moreover, because the frames 24 and the substrate 14 are made of like, printed circuit board-type material, the frames 26 and the substrate 14 tend to expand and contract at essentially the same rate in response to changes in ambient temperature. This enables the lowermost one of the chip packages 12 within the stack 10 to be mounted directly onto the upper surface of the substrate 14, and without the use of flexible leads or other standard stress-relieving measures.
The manner in which the upper conductive pads 58 and the lower conductive pads 60 are coupled together in stair step fashion at the front edge 56 of the frame 26 of each chip package 12 within the stack 10 is shown in detail in Figure 12. In Figure 12, the chip packages 12 are shown spaced apart from each other, for clarity of illustration. In addition, each chip package 12 is shown in section, taken along the line 12-12 of Figure 8, in order to better illustrate the manner in which the vias 54 couple the upper conductive pads 58 to lower conductive pads 60 which are offset therefrom. Within each chip package 12, each of the upper conductive pads 58 is located directly above a different one of the lower conductive pads 60, so as to form vertical columns of the conductive pads 58 and 60 within the chip stack 10. One such vertical column is represented by a dashed line 76 in Figure 12. Within the column 76, each of the lower conductive pads 60 is coupled by the via 62 to the trace 64 for coupling to the chip enable terminal within the respective chip package 12. At the same time, the upper conductive pads 58 within the column 76 are coupled by the via 54 to the lower conductive pads 60 within an adjacent column, one position removed, as represented by a dashed line 78. This stair step configuration of interconnections permits the chip enable terminal of each chip package 12 to be independently addressed using conductive pads at the upper surface of the substrate 14. The chip enable conductive pads for the different chip packages 12 are located in spaced apart fashion along the upper surface of the substrate 14.
In the present example, consisting of four of the chip packages 12, the upper surface of the substrate 14 is provided with four chip enable conductive pads 80, 82, 84 and 86, as shown in Figure 12. The first conductive pad 80 provides a chip enable signal CE 1 to the lower conductive pad 60 of the lowermost chip package 12 which lies within the first column 76. The chip enable signal CE 1 is passed via the lower conductive pad 60 and the connecting via 62 to the trace 64 on the upper surface 24 of the lowermost chip package 12, to enable the chip within the lowermost chip package 12. The conductive pad 82 provides a chip enable signal CE 2 to an adjacent one of the lower conductive pads 60 on the lowermost chip package 12. The connecting via 54 passes such signal to the upper conductive pad 58 on the lowermost chip package 12 and which is within the first column 76. This routes the signal CE 2 to the lower conductive pad 60 of the next higher chip package 12, which lower conductive pad 60 is within the first column 76. The attached via 62 passes the signal CE 2 to the trace 64 of such next higher chip package 12 so as to enable the chip therein. In similar fashion, the conductive pads 86 and 84 on the upper surface of the substrate 14 enable chips within the uppermost chip package 12 and the chip package 12 immediately therebelow, so that the chip enable signals CE 4 and CE 3 provided thereby are routed to the chips of such chip packages 12.
The stair step interconnection of the conductive pads can be used with chip stacks having other numbers of the chip packages 12. For example, if a chip stack 10 is formed with five of the chip packages 12 so as to place a fifth such chip package 12 above the uppermost chip package 12 shown in Figure 12, then an additional conductive pad located just to the left cf tne conductive pad 86 is provided on the upper surface cf tne substrate 14 so as to control enabling the chip of the uppermost chip package 12 in the resulting 5-package stack.
The conductive pads 34 and 38 on the upper and lower surfaces 24 and 36 of the various frames 26 within the chip stack 10 are coupled in common. Such conductive pads are arranged into vertical columns for the common coupling thereof, as represented, for example by a dashed line 88 shown in Figure 12. Within the vertical column 88, the upper and lower conductive pads 34 and 38 within each chip package 12 are coupled together by vertically disposed vias 92. Inasmuch as the lower conductive pad of each chip package 12 within the column 80 is soldered to the upper conductive pad of the immediately below chip package 12, within the column 88, the various conductive pads within the column 88 are coupled together to form a common connection. This common connection is coupled to a conductive pad 90 on the upper surface of the substrate 14 and located within the column 88.
Thus, the various upper and lower conductive pads 34 and 38 within the various chip packages 12 are coupled in common along vertical columns in the manner just described. At the same time, the stair step interconnection of the conductive pads 58 and 60 at the front edge 56 of each chip package 12 enables the chip packages 12 to be individually addressed, such as for purposes of chip enabling.
While the invention has been particularly shown and described with reference to a preferred embodiment thereof, it will be understood by those skilled in the art that various changes in form and details may be made therein without departing from the spirit and scope of the invention.

Claims

What Is Claimed Is:
1. A chip stack comprising the combination of: a plurality of integrated circuit chip packages formed into a stack and each including" an integrated circuit chip mounted within a frame and electrically coupled to conductive pads on opposite upper and lower surfaces of the frame, the conductive pads on the upper surfaces of the frames of at least some of the plurality of chip packages being soldered to the conductive pads on the lower surface of the frames of at least some of the plurality of chip packages to hold the chip stack together and provide electrical interconnection between the chip packages .
2. A chip stack in accordance with claim 1, further including a substrate mounting the plurality of chip packages thereon and electrically coupled to conductive pads on the lower surface of the frame of a bottom one of the plurality of chip packages.
3. A chip stack in accordance with claim 2, wherein the frames of the plurality of chip packages and the substrate are principally comprised of like material .
4. A chip stack in accordance with claim 1, wherein each of the plurality of chip packages comprises a thin, small outline package disposed within a central aperture in a relatively thin, generally planar frame and having a plurality of leads at opposite ends thereof soldered to conductive pads on an upper surface of the frame.
5. A chip stack in accordance with claim 1, wherein the frames have conductive pads on the opposite upper and lower surfaces thereof arranged into a plurality of spaced apart columns along an edge of the chip stack, with each conductive pad on the upper surface of each frame and lying within a column being coupled through the frame to a conductive pad on the opposite lower surface of the frame and within an adjacent column, to form a stair step configuration of interconnected conductive pads at the edge of the chip stack.
6. A chip stack in accordance with claim 5, wherein the conductive pads on the lower surfaces of the frames within a given column are each coupled to a chip enable terminal of the integrated circuit chip mounted within the frame.
7. An integrated circuit chip package comprising the combination of: an integrated circuit chip of relatively thin, generally planar configuration having leads; and a relatively thin, generally planar frame having a central aperture therein in which the integrated circuit chip is disposed and having a plurality of conductive pads disposed thereon and electrically coupled to the leads of the integrated circuit chip.
8. An integrated circuit chip package in accordance with claim 7, wherein the integrated circuit chip comprises a thin, small outline package having leads extending from opposite ends thereof which are soldered to a plurality of conductive pads on an upper surface of the frame on opposite sides of and adjacent the central aperture in the frame.
9. An integrated circuit chip package in accordance with claim 8, wherein the frame has a lower surface opposite the upper surface, a plurality of outer edges extending between the upper and lower surfaces, a second plurality of conductive pads on the upper surface of the frame adjacent a plurality of outer edges and coupled to selected ones of the leads and plurality of conductive pads mounted on the lower surface frame adjacent a plurality of the outer edges and coupled selected ones of the leads.
10. An integrated circuit chip package in accordance with claim 9, wherein selected ones of the third plurality of conductive pads mounted on the lower surface of the frame are coupled to selected ones of the leads through vias extending through the frame between the upper and lower surfaces .
11. An integrated circuit chip package in accordance with claim 9, wherein the individual conductive pads of the second plurality of conductive pads are disposed directly opposite individual conductive pads of the third plurality of conductive pads.
12. An integrated circuit chip package in accordance with claim 11, wherein selected ones of the second plurality of conductive pads are coupled to selected ones of the third plurality of conductive pads which are one position removed from the directly opposite conductive pad.
13. A method of making a chip stack comprising the steps of : providing a plurality of frames and a plurality of integrated circuit chips, each of the frames having a central aperture therein and a plurality of conductive pads on opposite surfaces thereof, and each of the chips having a plurality of leads; mounting each of the plurality of integrated circuit chips within the central aperture of a different one of the plurality of frames by coupling the leads thereof to some of the conductive pads of the frame, to form a plurality of integrated circuit chip packages; and assembling the plurality of integrated circuit chip packages into a stack and bonding conductive pads of adjacent ones of the frames together to secure the integrated circuit chip packages together.
14. A method of making a chip stack in accordance with claim 13, comprising the further steps of providing a substrate and mounting the stack on the substrate.
15. A method of making a chip stack in accordance with claim 13, wherein the leads of each chip are coupled to some of the conductive pads on the frame by soldering, and the conductive pads of adjacent ones of the frames are bonded together by dipping the edges of the stack of integrated circuit chip packages in solder.
16. A chip stack arrangement comprising the combination of: a plurality of integrated circuit chip packages having opposite, relatively flat surfaces disposed adjacent each other to form a stack thereof, each of the packages having first and second pluralities of conductive pads mounted on the opposite, relatively flat surfaces thereof opposite each other and in contact with conductive pads of an adjacent package and coupled to an integrated circuit chip within the package, the first and second pluralities of conductive pads of the packages being arranged into a plurality of relatively parallel columns with each conductive pad in the first plurality of conductive pads of a package lying within one of the columns and being coupled to a conductive pad in the second plurality of conductive pads of the package lying within a column adjacent said one of the columns, whereby the conductive pads of the various packages are coupled together in stair step fashion at an edge of the chip stack.
17. A chip stack arrangement in accordance with claim 16, wherein each conductive pad in the first plurality of conductive pads of a package lying within one of the columns is coupled to a conductive pad in the second plurality of conductive pads of the package lying within a column adjacent said one of the columns by a via extending through the package between the opposite, relatively flat surfaces thereof .
18. A chip stack arrangement in accordance with claim 16, wherein within a given one of the columns, the conductive pad within the second plurality of conductive pads of each package is coupled to a chip enable terminal of the integrated circuit chip of the package.
19. A chip stack arrangement in accordance with claim 18, further including a substrate coupled to the chip stack and having a plurality of spaced apart chip enable conductive pads on a surface thereof in contact with different ones of spaced apart conductive pads on a surface of an adjacent one of the plurality of chip packages.
PCT/US1996/004929 1995-04-13 1996-04-11 Chip stack and method of making same WO1996032745A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
AU53889/96A AU5388996A (en) 1995-04-13 1996-04-11 Chip stack and method of making same

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US08/421,801 1995-04-13
US08/421,801 US5612570A (en) 1995-04-13 1995-04-13 Chip stack and method of making same

Publications (1)

Publication Number Publication Date
WO1996032745A1 true WO1996032745A1 (en) 1996-10-17

Family

ID=23672090

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/US1996/004929 WO1996032745A1 (en) 1995-04-13 1996-04-11 Chip stack and method of making same

Country Status (3)

Country Link
US (1) US5612570A (en)
AU (1) AU5388996A (en)
WO (1) WO1996032745A1 (en)

Families Citing this family (135)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6205654B1 (en) * 1992-12-11 2001-03-27 Staktek Group L.P. Method of manufacturing a surface mount package
US5484959A (en) * 1992-12-11 1996-01-16 Staktek Corporation High density lead-on-package fabrication method and apparatus
US5661082A (en) * 1995-01-20 1997-08-26 Motorola, Inc. Process for forming a semiconductor device having a bond pad
US5514907A (en) * 1995-03-21 1996-05-07 Simple Technology Incorporated Apparatus for stacking semiconductor chips
US5763943A (en) * 1996-01-29 1998-06-09 International Business Machines Corporation Electronic modules with integral sensor arrays
US5987357A (en) * 1997-07-30 1999-11-16 Intermedics Inc. Stackable microelectronic components with self-addressing scheme
JP2870530B1 (en) * 1997-10-30 1999-03-17 日本電気株式会社 Stack module interposer and stack module
US5869353A (en) * 1997-11-17 1999-02-09 Dense-Pac Microsystems, Inc. Modular panel stacking process
WO2002051217A2 (en) * 2000-12-21 2002-06-27 Shellcase Ltd. Packaged integrated circuits and methods of producing thereof
US6624505B2 (en) 1998-02-06 2003-09-23 Shellcase, Ltd. Packaged integrated circuits and methods of producing thereof
IL123207A0 (en) * 1998-02-06 1998-09-24 Shellcase Ltd Integrated circuit device
NO307360B1 (en) * 1998-02-25 2000-03-20 Thin Film Electronics Asa Multilayer matrix addressable logic device with several individually matrix addressable and stacked thin layers of an active material
US6180881B1 (en) 1998-05-05 2001-01-30 Harlan Ruben Isaak Chip stack and method of making same
KR100265566B1 (en) * 1998-05-12 2000-09-15 김영환 Ship stack package
KR100285664B1 (en) 1998-05-15 2001-06-01 박종섭 Stack package and method for fabricating the same
KR100293815B1 (en) * 1998-06-30 2001-07-12 박종섭 Stacked Package
US6278616B1 (en) * 1998-07-07 2001-08-21 Texas Instruments Incorporated Modifying memory device organization in high density packages
JP3035534B2 (en) 1998-07-23 2000-04-24 敬 錫 姜 Laminated package and method of laminating the same
US6049467A (en) * 1998-08-31 2000-04-11 Unisys Corporation Stackable high density RAM modules
US6093029A (en) * 1998-09-08 2000-07-25 S3 Incorporated Vertically stackable integrated circuit
US6483736B2 (en) * 1998-11-16 2002-11-19 Matrix Semiconductor, Inc. Vertically stacked field programmable nonvolatile memory and method of fabrication
CN1338924A (en) * 1999-01-08 2002-03-06 艾米斯菲尔技术有限公司 Polymeric delivery agents and delivery agent compounds
US6222737B1 (en) 1999-04-23 2001-04-24 Dense-Pac Microsystems, Inc. Universal package and method of forming the same
US6323060B1 (en) 1999-05-05 2001-11-27 Dense-Pac Microsystems, Inc. Stackable flex circuit IC package and method of making same
US6351029B1 (en) * 1999-05-05 2002-02-26 Harlan R. Isaak Stackable flex circuit chip package and method of making same
JP2003521810A (en) * 1999-05-07 2003-07-15 シーゲイト テクノロジー エルエルシー Surface mount IC lamination method and apparatus
US6849480B1 (en) 1999-05-07 2005-02-01 Seagate Technology Llc Surface mount IC stacking method and device
KR100298829B1 (en) 1999-07-21 2001-11-01 윤종용 Structure and Method of Solder Joint for Chip Size Package
US6262895B1 (en) 2000-01-13 2001-07-17 John A. Forthun Stackable chip package with flex carrier
US6437433B1 (en) 2000-03-24 2002-08-20 Andrew C. Ross CSP stacking technology using rigid/flex construction
US8575719B2 (en) 2000-04-28 2013-11-05 Sandisk 3D Llc Silicon nitride antifuse for use in diode-antifuse memory arrays
US6888750B2 (en) * 2000-04-28 2005-05-03 Matrix Semiconductor, Inc. Nonvolatile memory on SOI and compound semiconductor substrates and method of fabrication
JP2001352035A (en) * 2000-06-07 2001-12-21 Sony Corp Assembling jig for multilayer semiconductor device and manufacturing method therefor
US6660561B2 (en) 2000-06-15 2003-12-09 Dpac Technologies Corp. Method of assembling a stackable integrated circuit chip
US6404043B1 (en) 2000-06-21 2002-06-11 Dense-Pac Microsystems, Inc. Panel stacking of BGA devices to form three-dimensional modules
JP5792918B2 (en) 2000-08-14 2015-10-14 サンディスク・スリー・ディ・リミテッド・ライアビリティ・カンパニーSandisk 3D Llc Highly integrated memory device
US6608763B1 (en) 2000-09-15 2003-08-19 Staktek Group L.P. Stacking system and method
SG97938A1 (en) * 2000-09-21 2003-08-20 Micron Technology Inc Method to prevent die attach adhesive contamination in stacked chips
US7352199B2 (en) 2001-02-20 2008-04-01 Sandisk Corporation Memory card with enhanced testability and methods of making and using the same
AU2002250437A1 (en) * 2001-03-14 2002-09-24 Legacy Electronics, Inc. A method and apparatus for fabricating a circuit board with a three dimensional surface mounted array of semiconductor chips
US6417695B1 (en) 2001-03-15 2002-07-09 Micron Technology, Inc. Antifuse reroute of dies
US6462408B1 (en) 2001-03-27 2002-10-08 Staktek Group, L.P. Contact member stacking system and method
US6762487B2 (en) 2001-04-19 2004-07-13 Simpletech, Inc. Stack arrangements of chips and interconnecting members
US20030040166A1 (en) * 2001-05-25 2003-02-27 Mark Moshayedi Apparatus and method for stacking integrated circuits
US20030067082A1 (en) * 2001-05-25 2003-04-10 Mark Moshayedi Apparatus and methods for stacking integrated circuit devices with interconnected stacking structure
US20020190367A1 (en) * 2001-06-15 2002-12-19 Mantz Frank E. Slice interconnect structure
US20030002267A1 (en) * 2001-06-15 2003-01-02 Mantz Frank E. I/O interface structure
US6627984B2 (en) 2001-07-24 2003-09-30 Dense-Pac Microsystems, Inc. Chip stack with differing chip package types
US6593624B2 (en) 2001-09-25 2003-07-15 Matrix Semiconductor, Inc. Thin film transistors with vertically offset drain regions
US6843421B2 (en) 2001-08-13 2005-01-18 Matrix Semiconductor, Inc. Molded memory module and method of making the module absent a substrate support
US6841813B2 (en) * 2001-08-13 2005-01-11 Matrix Semiconductor, Inc. TFT mask ROM and method for making same
US6525953B1 (en) 2001-08-13 2003-02-25 Matrix Semiconductor, Inc. Vertically-stacked, field-programmable, nonvolatile memory and method of fabrication
US6856007B2 (en) * 2001-08-28 2005-02-15 Tessera, Inc. High-frequency chip packages
US6573461B2 (en) 2001-09-20 2003-06-03 Dpac Technologies Corp Retaining ring interconnect used for 3-D stacking
JP4177571B2 (en) * 2001-09-20 2008-11-05 三菱電機株式会社 Semiconductor device
US6573460B2 (en) * 2001-09-20 2003-06-03 Dpac Technologies Corp Post in ring interconnect using for 3-D stacking
US20060255446A1 (en) * 2001-10-26 2006-11-16 Staktek Group, L.P. Stacked modules and method
US6914324B2 (en) * 2001-10-26 2005-07-05 Staktek Group L.P. Memory expansion and chip scale stacking system and method
US7656678B2 (en) 2001-10-26 2010-02-02 Entorian Technologies, Lp Stacked module systems
US7202555B2 (en) * 2001-10-26 2007-04-10 Staktek Group L.P. Pitch change and chip scale stacking system and method
US6576992B1 (en) * 2001-10-26 2003-06-10 Staktek Group L.P. Chip scale stacking system and method
US6956284B2 (en) * 2001-10-26 2005-10-18 Staktek Group L.P. Integrated circuit stacking system and method
US20050056921A1 (en) * 2003-09-15 2005-03-17 Staktek Group L.P. Stacked module systems and methods
US7026708B2 (en) * 2001-10-26 2006-04-11 Staktek Group L.P. Low profile chip scale stacking system and method
US6940729B2 (en) * 2001-10-26 2005-09-06 Staktek Group L.P. Integrated circuit stacking system and method
US7371609B2 (en) * 2001-10-26 2008-05-13 Staktek Group L.P. Stacked module systems and methods
US20030234443A1 (en) * 2001-10-26 2003-12-25 Staktek Group, L.P. Low profile stacking system and method
US7053478B2 (en) * 2001-10-26 2006-05-30 Staktek Group L.P. Pitch change and chip scale stacking system
US20040195666A1 (en) * 2001-10-26 2004-10-07 Julian Partridge Stacked module systems and methods
US20050009234A1 (en) * 2001-10-26 2005-01-13 Staktek Group, L.P. Stacked module systems and methods for CSP packages
US6624485B2 (en) 2001-11-05 2003-09-23 Matrix Semiconductor, Inc. Three-dimensional, mask-programmed read only memory
KR100444173B1 (en) * 2001-12-28 2004-08-11 동부전자 주식회사 cube type of semiconductor package
WO2003063242A1 (en) * 2002-01-16 2003-07-31 Alfred E. Mann Foundation For Scientific Research Space-saving packaging of electronic circuits
US6635970B2 (en) 2002-02-06 2003-10-21 International Business Machines Corporation Power distribution design method for stacked flip-chip packages
US6731011B2 (en) 2002-02-19 2004-05-04 Matrix Semiconductor, Inc. Memory module having interconnected and stacked integrated circuits
US6853049B2 (en) 2002-03-13 2005-02-08 Matrix Semiconductor, Inc. Silicide-silicon oxide-semiconductor antifuse device and method of making
US7046522B2 (en) * 2002-03-21 2006-05-16 Raymond Jit-Hung Sung Method for scalable architectures in stackable three-dimensional integrated circuits and electronics
US6737675B2 (en) 2002-06-27 2004-05-18 Matrix Semiconductor, Inc. High density 3D rail stack arrays
US7033664B2 (en) 2002-10-22 2006-04-25 Tessera Technologies Hungary Kft Methods for producing packaged integrated circuit devices and packaged integrated circuit devices produced thereby
US6856010B2 (en) * 2002-12-05 2005-02-15 Staktek Group L.P. Thin scale outline package
US6841029B2 (en) * 2003-03-27 2005-01-11 Advanced Cardiovascular Systems, Inc. Surface modification of expanded ultra high molecular weight polyethylene (eUHMWPE) for improved bondability
US20040207990A1 (en) * 2003-04-21 2004-10-21 Rose Andrew C. Stair-step signal routing
US20040245615A1 (en) * 2003-06-03 2004-12-09 Staktek Group, L.P. Point to point memory expansion system and method
US6972480B2 (en) * 2003-06-16 2005-12-06 Shellcase Ltd. Methods and apparatus for packaging integrated circuit devices
JP2007528120A (en) * 2003-07-03 2007-10-04 テッセラ テクノロジーズ ハンガリー コルラートルト フェレロェセーギュー タールシャシャーグ Method and apparatus for packaging integrated circuit devices
US7542304B2 (en) * 2003-09-15 2009-06-02 Entorian Technologies, Lp Memory expansion and integrated circuit stacking system and method
US20050067681A1 (en) * 2003-09-26 2005-03-31 Tessera, Inc. Package having integral lens and wafer-scale fabrication method therefor
JP2007516602A (en) * 2003-09-26 2007-06-21 テッセラ,インコーポレイテッド Manufacturing structure and method of a capped tip containing a flowable conductive medium
US20050139984A1 (en) * 2003-12-19 2005-06-30 Tessera, Inc. Package element and packaged chip having severable electrically conductive ties
WO2005086532A2 (en) * 2004-03-01 2005-09-15 Tessera, Inc. Packaged acoustic and electromagnetic transducer chips
US20060033187A1 (en) * 2004-08-12 2006-02-16 Staktek Group, L.P. Rugged CSP module system and method
US20060043558A1 (en) * 2004-09-01 2006-03-02 Staktek Group L.P. Stacked integrated circuit cascade signaling system and method
US7324352B2 (en) * 2004-09-03 2008-01-29 Staktek Group L.P. High capacity thin module system and method
US7760513B2 (en) * 2004-09-03 2010-07-20 Entorian Technologies Lp Modified core for circuit module system and method
US7443023B2 (en) * 2004-09-03 2008-10-28 Entorian Technologies, Lp High capacity thin module system
US20060050492A1 (en) * 2004-09-03 2006-03-09 Staktek Group, L.P. Thin module system and method
US7606040B2 (en) * 2004-09-03 2009-10-20 Entorian Technologies, Lp Memory module system and method
US7522421B2 (en) * 2004-09-03 2009-04-21 Entorian Technologies, Lp Split core circuit module
US7423885B2 (en) * 2004-09-03 2008-09-09 Entorian Technologies, Lp Die module system
US7606050B2 (en) * 2004-09-03 2009-10-20 Entorian Technologies, Lp Compact module system and method
US7606049B2 (en) * 2004-09-03 2009-10-20 Entorian Technologies, Lp Module thermal management system and method
US7289327B2 (en) * 2006-02-27 2007-10-30 Stakick Group L.P. Active cooling methods and apparatus for modules
US7468893B2 (en) * 2004-09-03 2008-12-23 Entorian Technologies, Lp Thin module system and method
US20060261449A1 (en) * 2005-05-18 2006-11-23 Staktek Group L.P. Memory module system and method
US7511968B2 (en) * 2004-09-03 2009-03-31 Entorian Technologies, Lp Buffered thin module system and method
US20060049513A1 (en) * 2004-09-03 2006-03-09 Staktek Group L.P. Thin module system and method with thermal management
US20060055024A1 (en) * 2004-09-14 2006-03-16 Staktek Group, L.P. Adapted leaded integrated circuit module
US20060072297A1 (en) * 2004-10-01 2006-04-06 Staktek Group L.P. Circuit Module Access System and Method
US7521788B2 (en) * 2004-11-15 2009-04-21 Samsung Electronics Co., Ltd. Semiconductor module with conductive element between chip packages
US20060118936A1 (en) * 2004-12-03 2006-06-08 Staktek Group L.P. Circuit module component mounting system and method
US7309914B2 (en) * 2005-01-20 2007-12-18 Staktek Group L.P. Inverted CSP stacking system and method
US20060175693A1 (en) * 2005-02-04 2006-08-10 Staktek Group, L.P. Systems, methods, and apparatus for generating ball-out matrix configuration output for a flex circuit
US8143095B2 (en) * 2005-03-22 2012-03-27 Tessera, Inc. Sequential fabrication of vertical conductive interconnects in capped chips
US20060250780A1 (en) * 2005-05-06 2006-11-09 Staktek Group L.P. System component interposer
US7566853B2 (en) * 2005-08-12 2009-07-28 Tessera, Inc. Image sensor employing a plurality of photodetector arrays and/or rear-illuminated architecture
US7576995B2 (en) * 2005-11-04 2009-08-18 Entorian Technologies, Lp Flex circuit apparatus and method for adding capacitance while conserving circuit board surface area
US7508058B2 (en) * 2006-01-11 2009-03-24 Entorian Technologies, Lp Stacked integrated circuit module
US7608920B2 (en) * 2006-01-11 2009-10-27 Entorian Technologies, Lp Memory card and method for devising
US20070158821A1 (en) * 2006-01-11 2007-07-12 Leland Szewerenko Managed memory component
US20070164416A1 (en) * 2006-01-17 2007-07-19 James Douglas Wehrly Managed memory component
US20070190747A1 (en) * 2006-01-23 2007-08-16 Tessera Technologies Hungary Kft. Wafer level packaging to lidded chips
US7936062B2 (en) * 2006-01-23 2011-05-03 Tessera Technologies Ireland Limited Wafer level chip packaging
US7511969B2 (en) * 2006-02-02 2009-03-31 Entorian Technologies, Lp Composite core circuit module system and method
US20080029879A1 (en) * 2006-03-01 2008-02-07 Tessera, Inc. Structure and method of making lidded chips
US20070262429A1 (en) * 2006-05-15 2007-11-15 Staktek Group, L.P. Perimeter stacking system and method
US7532021B2 (en) * 2006-06-06 2009-05-12 Advanced Inquiry Systems, Inc. Apparatus for translated wafer stand-in tester
US7727816B2 (en) 2006-07-21 2010-06-01 Stats Chippac Ltd. Integrated circuit package system with offset stacked die
US7618848B2 (en) * 2006-08-09 2009-11-17 Stats Chippac Ltd. Integrated circuit package system with supported stacked die
US7468553B2 (en) * 2006-10-20 2008-12-23 Entorian Technologies, Lp Stackable micropackages and stacked modules
US7417310B2 (en) 2006-11-02 2008-08-26 Entorian Technologies, Lp Circuit module having force resistant construction
US8604605B2 (en) 2007-01-05 2013-12-10 Invensas Corp. Microelectronic assembly with multi-layer support structure
CN102378501B (en) * 2010-07-13 2013-06-26 富葵精密组件(深圳)有限公司 Circuit board manufacturing method
US8362602B2 (en) * 2010-08-09 2013-01-29 Headway Technologies, Inc. Layered chip package and method of manufacturing same
US9627395B2 (en) 2015-02-11 2017-04-18 Sandisk Technologies Llc Enhanced channel mobility three-dimensional memory structure and method of making thereof
US9478495B1 (en) 2015-10-26 2016-10-25 Sandisk Technologies Llc Three dimensional memory device containing aluminum source contact via structure and method of making thereof

Citations (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS60194548A (en) * 1984-03-16 1985-10-03 Nec Corp Chip carrier
US5128831A (en) * 1991-10-31 1992-07-07 Micron Technology, Inc. High-density electronic package comprising stacked sub-modules which are electrically interconnected by solder-filled vias
US5231304A (en) * 1989-07-27 1993-07-27 Grumman Aerospace Corporation Framed chip hybrid stacked layer assembly
US5239447A (en) * 1991-09-13 1993-08-24 International Business Machines Corporation Stepped electronic device package
US5311401A (en) * 1991-07-09 1994-05-10 Hughes Aircraft Company Stacked chip assembly and manufacturing method therefor
US5373189A (en) * 1992-08-13 1994-12-13 Commissariate A L'energie Atomique Three-dimensional multichip module
US5384689A (en) * 1993-12-20 1995-01-24 Shen; Ming-Tung Integrated circuit chip including superimposed upper and lower printed circuit boards

Family Cites Families (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4956694A (en) * 1988-11-04 1990-09-11 Dense-Pac Microsystems, Inc. Integrated circuit chip stacking
US5313096A (en) * 1992-03-16 1994-05-17 Dense-Pac Microsystems, Inc. IC chip package having chip attached to and wire bonded within an overlying substrate

Patent Citations (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS60194548A (en) * 1984-03-16 1985-10-03 Nec Corp Chip carrier
US5231304A (en) * 1989-07-27 1993-07-27 Grumman Aerospace Corporation Framed chip hybrid stacked layer assembly
US5311401A (en) * 1991-07-09 1994-05-10 Hughes Aircraft Company Stacked chip assembly and manufacturing method therefor
US5239447A (en) * 1991-09-13 1993-08-24 International Business Machines Corporation Stepped electronic device package
US5128831A (en) * 1991-10-31 1992-07-07 Micron Technology, Inc. High-density electronic package comprising stacked sub-modules which are electrically interconnected by solder-filled vias
US5373189A (en) * 1992-08-13 1994-12-13 Commissariate A L'energie Atomique Three-dimensional multichip module
US5384689A (en) * 1993-12-20 1995-01-24 Shen; Ming-Tung Integrated circuit chip including superimposed upper and lower printed circuit boards

Non-Patent Citations (1)

* Cited by examiner, † Cited by third party
Title
RESEARCH DISCLOSURE, May 1990, Number 313, DISCLOSED ANONYMOUSLY, "Organic Card Device Carrier", 31318. *

Also Published As

Publication number Publication date
AU5388996A (en) 1996-10-30
US5612570A (en) 1997-03-18

Similar Documents

Publication Publication Date Title
US5612570A (en) Chip stack and method of making same
US5313096A (en) IC chip package having chip attached to and wire bonded within an overlying substrate
USRE39628E1 (en) Stackable flex circuit IC package and method of making same
US6180881B1 (en) Chip stack and method of making same
US5434745A (en) Stacked silicon die carrier assembly
EP1097467B1 (en) Ic stack utilizing secondary leadframes
US5386341A (en) Flexible substrate folded in a U-shape with a rigidizer plate located in the notch of the U-shape
US6281577B1 (en) Chips arranged in plurality of planes and electrically connected to one another
US5648679A (en) Tape ball lead integrated circuit package
US6900529B2 (en) Electronic module having a three dimensional array of carrier-mounted integrated circuit packages
US20030201545A1 (en) Multiple chips bonded to packaging structure with low noise and multiple selectable functions
KR100628286B1 (en) Electronic module having canopy-type carriers
US4448306A (en) Integrated circuit chip carrier
US5227995A (en) High density semiconductor memory module using split finger lead frame
US6104088A (en) Complementary wiring package and method for mounting a semi-conductive IC package in a high-density board
US4942453A (en) IC package
EP0590915B1 (en) Chip on board assembly
US4860443A (en) Method for connecting leadless chip package
JPH02229461A (en) Semiconductor device
JPH06350025A (en) Semiconductor device

Legal Events

Date Code Title Description
AK Designated states

Kind code of ref document: A1

Designated state(s): AL AM AT AU AZ BB BG BR BY CA CH CN CZ DE DK EE ES FI GB GE HU IS JP KE KG KP KR KZ LK LR LS LT LU LV MD MG MK MN MW MX NO NZ PL PT RO RU SD SE SG SI SK TJ TM TR TT UA UG UZ VN AM AZ BY KG KZ MD RU TJ TM

AL Designated countries for regional patents

Kind code of ref document: A1

Designated state(s): KE LS MW SD SZ UG AT BE CH DE DK ES FI FR GB GR IE IT LU MC NL PT SE BF BJ CF CG CI CM GA GN ML

DFPE Request for preliminary examination filed prior to expiration of 19th month from priority date (pct application filed before 20040101)
121 Ep: the epo has been informed by wipo that ep was designated in this application
REG Reference to national code

Ref country code: DE

Ref legal event code: 8642

122 Ep: pct application non-entry in european phase
NENP Non-entry into the national phase

Ref country code: CA