WO1995019645A1 - Methods and apparatus for producing integrated circuit devices - Google Patents
Methods and apparatus for producing integrated circuit devices Download PDFInfo
- Publication number
- WO1995019645A1 WO1995019645A1 PCT/EP1995/000097 EP9500097W WO9519645A1 WO 1995019645 A1 WO1995019645 A1 WO 1995019645A1 EP 9500097 W EP9500097 W EP 9500097W WO 9519645 A1 WO9519645 A1 WO 9519645A1
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- integrated circuit
- pads
- wafer
- integrated circuits
- circuit devices
- Prior art date
Links
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
- H01L21/50—Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the subgroups H01L21/06 - H01L21/326, e.g. sealing of a cap to a base of a container
- H01L21/56—Encapsulations, e.g. encapsulation layers, coatings
- H01L21/568—Temporary substrate used as encapsulation process aid
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/67—Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere
- H01L21/683—Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere for supporting or gripping
- H01L21/6835—Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/77—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
- H01L21/78—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/93—Batch processes
- H01L24/95—Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips
- H01L24/97—Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips the devices being connected to a common substrate, e.g. interposer, said common substrate being separable into individual assemblies after connecting
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01006—Carbon [C]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01013—Aluminum [Al]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01018—Argon [Ar]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01023—Vanadium [V]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01024—Chromium [Cr]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01027—Cobalt [Co]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01029—Copper [Cu]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01033—Arsenic [As]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01078—Platinum [Pt]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01079—Gold [Au]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/102—Material of the semiconductor or solid state bodies
- H01L2924/1025—Semiconducting materials
- H01L2924/10251—Elemental semiconductors, i.e. Group IV
- H01L2924/10253—Silicon [Si]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/12—Passive devices, e.g. 2 terminal devices
- H01L2924/1204—Optical Diode
- H01L2924/12042—LASER
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/14—Integrated circuits
Definitions
- the present invention relates to methods and apparatus for producing integrated circuit devices and to integrated circuit devices produced thereby.
- Packaging An essential step in the manufacture of all integrated circuit devices is known as "packaging" and involves mechanical and environmental protection of a silicon chip which is at the heart of the integrated circuit as well as electrical interconnection between predetermined locations on the silicon chip and external electrical terminals.
- Wire bonding employs heat and ultrasonic energy to weld gold bonding wires between bond pads on the chip and contacts on the package.
- Tape automatic bonding employs a copper foil tape instead of bonding wire.
- the copper foil tape is configured for each specific die and package combina ⁇ tion and includes a pattern of copper traces suited thereto.
- the individual leads may be connected individu ⁇ ally or as a group to the various bond pads on the chip.
- Flip chips are integrated circuit dies which have solder bumps formed on top of the bonding pads, thus allowing the die to be "flipped" circuit side down and directly soldered to a substrate. Wire bonds are not required and considerable savings in package spacing may be realized.
- Both wire bonding and TAB bonding are prone to bad bond formation and subject the die to relatively high temperatures and mechanical pressures.
- Both wire bond and TAB technologies are problematic from a package size viewpoint, producing integrated circuit devices having a die-to-package area ratio ranging from about 10% to 60%.
- the flip-chip does not provide packaging but rather only interconnection.
- the interconnection encoun ⁇ ters problems of uniformity in the solder bumps as well as in thermal expansion mismatching, which limits the use of available substrates to silicon or materials which have thermal expansion characteristics similar to those of silicon.
- the present invention seeks to provide appara ⁇ tus and techniques for production of integrated circuit device overcome many of the above limitations and provide integrated circuits of relatively smaller size and weight and enhanced electrical performance.
- a method for producing integrated circuit devices including the steps of; producing a plurality of integrated circuits on a wafer having first and second planar surfaces, each of the integrated circuits including a multiplicity of pads; waferwise attaching to both said surfaces of the wafer a layer of protective material; thereafter partially cutting into the wafer and the protective material attached thereto, thereby to define notches along outlines of a plurality of prepack ⁇ aged integrated circuit devices; forming metal contacts onto the plurality of prepackaged integrated circuit devices while they are still joined together on the wafer, at least a portion of said metal contacts extending into the notches; and thereafter separating the plurality of prepack ⁇ aged integrated circuit devices into individual devices.
- cutting shall have broader than usual meaning and shall refer to removal of material or sepa ⁇ rating along a line by any suitable technique, such as, for example, etching, sawing, sandblasting and milling.
- waferwise does not require that a whole wafer be so processed at a given time. “Waferwise” applies equally to steps applied to multiple dies prior to dicing thereof.
- the step of partially cutting exposes sectional surfaces of the multiplicity of pads.
- the step of partially cutting cuts pads so as to simultaneously define electrical contact regions for both of a pair of adjacent integrated cir ⁇ cuits.
- a method for producing integrated circuit devices including the steps of: producing a plurality of integrated circuits on a wafer, each of the integrated circuits including a multiplicity of pads; and thereafter partially cutting the wafer, thereby to define notches along outlines of a plurality of inte ⁇ grated circuit, and wherein the step of partially cutting exposes sectional surfaces of the multiplicity of pads.
- the step of partially cutting cuts a plurality of pads including some which communicate with a one of a pair of adjacent integrated circuits and others with communication with another of the pair of adjacent integrated circuits, thereby to define electri ⁇ cal contact regions for both of said pair of adjacent integrated circuits.
- the step of providing a conductive layer comprises forming a conductive coating also over non-edge portions of the integrated circuit.
- the partially cutting step is car ⁇ ried out at locations whereby the silicon substrate is not exposed at the notched edges of the resulting inte ⁇ grated circuits.
- the integrated circuits prior to the partially cutting step, are surrounded on their planar surfaces by protective insulation layers and on their edges by epoxy.
- thermal bonding pad is formed on at least one outer planar surface of said integrated circuit devices.
- the protective layer is transparent to radiation which is used for erasing EPROM devices.
- apparatus for producing integrated circuit devices in ⁇ cluding apparatus for producing a plurality of inte ⁇ grated circuits on a wafer having opposite planar sur ⁇ faces, each of the integrated circuits including a multi ⁇ plicity of pads; apparatus for waferwise attaching to both said surfaces of the wafer a layer of protective packaging material; and partially cutting apparatus for thereafter partially cutting the wafer and the protective material attached thereto, thereby to define notches along out ⁇ lines of a plurality of prepackaged integrated circuit devices; metal coating apparatus for forming metal contacts onto the plurality of prepackaged integrated circuit devices while they are still joined together on the wafer, at least a portion of the metal contacts extending into the notches; and separating apparatus for thereafter separating the plurality of prepackaged integrated circuit devices into individual devices.
- the partially cutting apparatus exposes sectional surfaces of the multiplicity of pads and cuts pads which communicate with adjacent integrated circuits, thereby to simultaneously define electrical contact regions for the adjacent integrated circuits.
- apparatus for producing integrated circuit devices including: apparatus for producing a plurality of inte ⁇ grated circuits on a wafer, each of the integrated cir ⁇ cuits including a multiplicity of pads; and partially cutting apparatus for thereafter partially cutting the wafer, thereby to define notches along " outlines of a plurality of integrated circuit elements which expose sectional surfaces of the multi ⁇ plicity of pads.
- the partially cutting apparatus cuts a plurality of pads including some which communicate with a one of a pair of adjacent integrated circuits and others with communication with another of the pair of adjacent integrated circuits, thereby to define electri ⁇ cal contact regions for both of said pair of adjacent integrated circuits.
- apparatus for providing a conductive layer over notched edges of the integrated circuit in electrical communication with the edges of the pads and for electrically separating portions of the conductive layer communicating with separate ones of the multiplicity of pads.
- the conductive layer comprises a conductive coating over more than the edge of the inte ⁇ grated circuit.
- the partially cutting apparatus is operative at locations whereby the silicon substrate is not exposed at the notched edges of the resulting inte ⁇ grated circuits.
- the apparatus of the present inven ⁇ tion is operative to carry out any and all of the above- mentioned method steps.
- an integrated circuit device constructed according to a method or using appara ⁇ tus having any of the foregoing features.
- an integrated circuit device comprising: an integrated circuit die having top and bottom surfaces formed of electrically insulative and mechani ⁇ cally protective material and electrically insulative edge surfaces having exposed sections of conductive pads and being inclined with respect to the top and bottom surfaces.
- the integrated circuit device includes an integrally formed thermal contact to a heat sink on an outer planar surface of the device and an integrally formed ground plane.
- conductive strips are formed on the outside surface of the integrated circuit device for interconnecting the exposed sections of conductive pads at a plurality of edges.
- Fig. 1 is a simplified pictorial illustration of an integrated circuit device constructed and operative in accordance with a preferred embodiment of the present invention
- Fig. 2 is a simplified pictorial illustration of the attachment of a protective packaging layer to a wafer containing a plurality of integrated circuit dies;
- Fig. 3 is a simplified pictorial illustration of scribing of the wafer to define individual dies, following the attachment of a protective packaging layer to the wafer;
- Figs. 4A, 4B, 4C, 4D and 4E are sectional illustrations of various stages in the manufacture of integrated circuit devices in accordance with a preferred embodiment of the present invention.
- Fig. 5 is a partially cut away detailed picto ⁇ rial illustration of an integrated circuit device pro ⁇ quizd from the wafer of Fig. 4E;
- Figs. 6, 7 and 8 are sectional illustrations of various stages in the manufacture of the integrated circuit device shown in Figs. 1 & 5;
- FIG. 9 and 10 together provide a simplified block diagram illustration of apparatus for carrying out the method of the present invention.
- Fig. 11 is a simplified pictorial illustration of an integrated circuit device constructed and operative in accordance with another preferred embodiment of the present invention and having multiple rows of pads ar ⁇ ranged on a planar surface thereof;
- Fig. 12 is a simplified pictorial illustration of an integrated circuit device constructed and operative in accordance with yet another preferred embodiment of the present invention and pads extending to edge surfaces thereof;
- Figs. 13, 14 and 15 are sectional illustrations of various stages in the manufacture of the integrated circuit device shown -in. Fig. 12.
- FIG. 1 - 15 illustrate the production of integrated circuit devices in accordance with a preferred embodiment of the present invention.
- Fig. 1 illustrates a preferred embodiment of integrated circuit device constructed and operative in accordance with a preferred embodiment of the present invention and includes a relatively thin and compact, environmentally protected and mechanically strengthened integrated circuit package 10 having a multiplicity of electrical contacts 12 plated along the edge surfaces 14 thereof.
- contacts 12 extend over edge surfaces onto the planar surfaces 16 of the package. This contact arrange ⁇ ment permits both flat surface mounting and edge mounting of package 10 onto a circuit board.
- the integrated circuit package 10 may include an integrally formed ground plane (not shown) as well as ground plane contacts 18.
- the integrated circuit package 10 may also include one or more thermal bonding pads 19 formed on one or both of the planar surfaces 16 thereof.
- the provision of such thermal bonding pads 19 is option ⁇ al.
- a complete silicon wafer 20 having a plurality of finished dies 22 formed thereon by conventional tech ⁇ niques is bonded at its active surface 24 to an insulat ⁇ ing cover plate 26 via a layer 28 of epoxy.
- the insulat ⁇ ing cover plate 26 typically comprises glass, alumina, beryllia, sapphire or any other suitable insulative substrate.
- FIG. 6 illustrates further steps in the manufacture of integrated circuit devices in accordance with a preferred embodiment of the present invention.
- Fig. 6 illustrates at reference numeral 54, a preferred cross sectional configuration of a notch pro ⁇ quizzed by partially cutting as described hereinabove in connection with Fig. 4E.
- Vertical lines 56 indicate the intersection of the notch 54 with the pads 34, defining exposed sectional pad surfaces 51.
- Vertical lines 58 indicate the location of a subsequent final cut which separates the dies into individual integrated circuits at a later stage.
- Fig. 7 illustrates the formation of metal contacts 12 along the inclined edges 14 and part of the top surface 16. These contacts, which may be formed by any suitable metal deposition technique, are seen to extend inside notch 54, thus establishing electrical contact with surfaces 51 of pads 34.
- metal contacts are formed onto the dies in electrical contact with surfaces 51 of pads 34 without first separating the dies into individual chips.
- Fig. 8 illustrates subsequent dicing of the individual dies on the wafer, subsequent to metal contact formation thereon, into individual pre-packaged integrat ⁇ ed circuit devices.
- a conventional wafer fabrica ⁇ tion facility 180 provides complete wafers 20. Individu ⁇ al wafers 20 are bonded on their active surfaces by bonding apparatus 182, preferably having facilities for rotation of the wafer 20, the layer 2-6 and the epoxy 28 so as to obtain even distribution of the epoxy.
- the bonded wafer (Fig. 3) is thinned at its non-active surface as by grinding apparatus 184, such as Model 32BTGW using 12.5A abrasive, which is commercially available from Speedfam Machines Co. Ltd. of England.
- scribing apparatus 186 such as a Kulicke & Soffa 775 dicing saw employing an Ni plated diamond loaded blade, producing a result which is shown in Fig. 4C.
- the scribed wafer of Fig. 4C is then etched in a temperature controlled bath 188 containing a silicon etch solution 190.
- a silicon etch solution 190 Commercially available equipment for this purpose include a Chemkleen bath and an WHRV circu ⁇ lator both of which are manufactured by Wafab Inc. of the U.S.A..
- a suitable conventional silicon etching solution is Isoform Silicon etch, which is commercially available from Micro-Image Technology Ltd. of England.
- the wafer is conventionally rinsed after etching.
- the resulting etched wafer is shown in Fig. 4D.
- the etched wafer is bonded on the non-active side to another protective layer 42 by bonding apparatus 192, which may be essentially the same as apparatus 182, to produce a doubly bonded wafer sandwich as shown in Fig. 4E.
- Notching apparatus 194 which may be identical to apparatus 186, partially cuts the bonded wafer sand ⁇ wich of Fig. 4E to a configuration shown in Fig. 5.
- the notched wafer is then subjected to anti- corrosion treatment in a bath 196, containing a chromat- ing solution 198, such as described in any of the follow ⁇ ing U.S. Patents: 2,507,956; 2,851,385 and 2,796,370, the disclosure of which is hereby incorporated by reference.
- Conductive layer deposition apparatus 200 which operates by vacuum deposition techniques, such as a Model 903M sputtering machine manufactured by Material Research Corporation of the U.S.A., is employed to pro ⁇ cute a conductive layer on one or more surfaces of each die of the wafer as shown in Fig. 7.
- Configuration of contact strips is carried out preferably by using conventional electro-deposited photoresist, which is commercially available from DuPont under the brand name Primecoat or from Shipley, under the brand name Eagle.
- the photoresist is applied to the wafers in a photoresist bath assembly 202 which is commercially available from DuPont or Ship ⁇ ley.
- the photoresist is preferably laser configured by a suitable laser scanner 204 to define suitable etch ⁇ ing patterns.
- the photoresist is then developed in a development bath 206, and then etched in a metal etch solution 208 located in an etching bath 210, thus provid ⁇ ing a conductor configuration such as that shown in Fig. 1.
- the exposed conductive strips shown in Fig. 7 are then plated, preferably by electroless plating appa ⁇ ratus 212, which is commercially available from Okuno of Japan.
- the wafer is then diced into individual pre ⁇ packaged integrated circuit devices.
- the dicing blade 214 should be a diamond resinoid blade of thickness 4 - 12 mils.
- the resulting dies appear as illustrated generally in Fig. 1.
- Fig. 11 which illus ⁇ trates a preferred embodiment of integrated circuit device constructed and operative in accordance with another preferred embodiment of the present invention and includes a relatively thin and compact, environmentally protected and mechanically strengthened integrated cir ⁇ cuit package 310 having a multiplicity of electrical contacts 312 plated along the edge surfaces 314 thereof.
- contacts 312 extend over edge surfaces onto the planar surfaces 316 of the package. It is a particular feature of the embodiment of Fig. 11, that a relatively large number of contacts 312 is provided on planar surface 316, preferably by arranging them in multiple rows as illustrated. It is seen that the cumulative width of the contacts 312 may be greater than the overall edge length of the chip, without violating design rules. This is accomplished by stagger ⁇ ing the placement of the contacts 312 as shown.
- the package may include ground plane contacts 318 as well as one or more thermal bonding pads 319 formed on one or both of the planar surfaces 316 thereof.
- the provision of such thermal bonding pads 319 is option ⁇ al.
- Fig. 12 which illus ⁇ trates a preferred embodiment of integrated circuit device constructed and operative in accordance with another preferred embodiment of the present invention and includes a relatively thin and compact, environmentally protected and mechanically strengthened integrated cir ⁇ cuit package 330 having a multiplicity of electrical contacts 332 plated along the edge surfaces 334 thereof.
- contacts 332 extend over edge surfaces onto the planar surfaces 336 of the package.
- a relatively large number of contacts 332 may be provided on planar surface 336, preferably by arranging them in multiple rows as illustrated. In this illustrated embodiment, it is a particular feature that the contacts 332 extend beyond edge 334 onto perpendicu ⁇ lar edge surfaces 338, which extend perpendicular to planar surface 336.
- the package may include ground plane contacts 340 as well as one or more thermal bonding pads 342 formed on one or both of the planar surfaces 336 thereof.
- the provision of such thermal bonding pads 342 is option ⁇ al.
Abstract
Description
Claims
Priority Applications (6)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
MX9602801A MX9602801A (en) | 1994-01-17 | 1995-01-10 | Methods and apparatus for producing integrated circuit devices. |
US08/682,556 US6040235A (en) | 1994-01-17 | 1995-01-10 | Methods and apparatus for producing integrated circuit devices |
JP7518833A JPH09511097A (en) | 1994-01-17 | 1995-01-10 | Integrated circuit element manufacturing method and manufacturing apparatus |
EP95906334A EP0740852B1 (en) | 1994-01-17 | 1995-01-10 | Method of producing integrated circuit devices |
AU14564/95A AU1456495A (en) | 1994-01-17 | 1995-01-10 | Methods and apparatus for producing integrated circuit devices |
DE69511241T DE69511241T2 (en) | 1994-01-17 | 1995-01-10 | METHOD FOR PRODUCING INTEGRATED CIRCUIT COMPONENTS |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
IL10835994A IL108359A (en) | 1994-01-17 | 1994-01-17 | Method and apparatus for producing integrated circuit devices |
IL108359 | 1994-01-17 |
Publications (1)
Publication Number | Publication Date |
---|---|
WO1995019645A1 true WO1995019645A1 (en) | 1995-07-20 |
Family
ID=11065715
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
PCT/EP1995/000097 WO1995019645A1 (en) | 1994-01-17 | 1995-01-10 | Methods and apparatus for producing integrated circuit devices |
Country Status (13)
Country | Link |
---|---|
US (1) | US6040235A (en) |
EP (1) | EP0740852B1 (en) |
JP (1) | JPH09511097A (en) |
AT (1) | ATE183020T1 (en) |
AU (1) | AU1456495A (en) |
CA (1) | CA2181339A1 (en) |
DE (1) | DE69511241T2 (en) |
IL (1) | IL108359A (en) |
MX (1) | MX9602801A (en) |
MY (1) | MY130185A (en) |
SG (1) | SG50376A1 (en) |
TW (1) | TW360957B (en) |
WO (1) | WO1995019645A1 (en) |
Cited By (17)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
DE19738549C1 (en) * | 1997-09-03 | 1998-12-10 | Siemens Ag | Packaged integrated circuit for protecting from mechanical, chemical and ambient conditioning damage |
WO1999048143A2 (en) * | 1998-03-16 | 1999-09-23 | Koninklijke Philips Electronics N.V. | Method of manufacturing semiconductor devices with 'chip size package' |
WO2000011714A1 (en) * | 1998-08-25 | 2000-03-02 | Commissariat A L'energie Atomique | Collective method for conditioning a plurality of components initially formed in a common substrate |
WO2000011713A1 (en) * | 1998-08-25 | 2000-03-02 | Commissariat A L'energie Atomique | Integrated electronic circuit comprising at least an electronic power component |
US6040235A (en) * | 1994-01-17 | 2000-03-21 | Shellcase Ltd. | Methods and apparatus for producing integrated circuit devices |
EP1051746A1 (en) * | 1998-02-06 | 2000-11-15 | Shellcase Ltd. | Integrated circuit device |
US6187611B1 (en) | 1998-10-23 | 2001-02-13 | Microsemi Microwave Products, Inc. | Monolithic surface mount semiconductor device and method for fabricating same |
US6624505B2 (en) | 1998-02-06 | 2003-09-23 | Shellcase, Ltd. | Packaged integrated circuits and methods of producing thereof |
EP1356718A2 (en) * | 2000-12-21 | 2003-10-29 | Shellcase Ltd. | Packaged integrated circuits and methods of producing thereof |
US6777767B2 (en) | 1999-12-10 | 2004-08-17 | Shellcase Ltd. | Methods for producing packaged integrated circuit devices & packaged integrated circuit devices produced thereby |
WO2005022631A1 (en) | 2003-08-28 | 2005-03-10 | Fujikura Ltd. | Semiconductor package and manufacturing method thereof |
US6972480B2 (en) | 2003-06-16 | 2005-12-06 | Shellcase Ltd. | Methods and apparatus for packaging integrated circuit devices |
US7033664B2 (en) | 2002-10-22 | 2006-04-25 | Tessera Technologies Hungary Kft | Methods for producing packaged integrated circuit devices and packaged integrated circuit devices produced thereby |
US7192796B2 (en) | 2003-07-03 | 2007-03-20 | Tessera Technologies Hungary Kft. | Methods and apparatus for packaging integrated circuit devices |
US8383060B2 (en) | 2006-03-20 | 2013-02-26 | Koninklijke Philips Electronics N.V. | System-in-package platform for electronic-microfluidic devices |
US9548145B2 (en) | 2007-01-05 | 2017-01-17 | Invensas Corporation | Microelectronic assembly with multi-layer support structure |
US10249673B2 (en) | 2010-11-05 | 2019-04-02 | Invensas Corporation | Rear-face illuminated solid state image sensors |
Families Citing this family (97)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6127245A (en) * | 1997-02-04 | 2000-10-03 | Micron Technology, Inc. | Grinding technique for integrated circuits |
US5789302A (en) * | 1997-03-24 | 1998-08-04 | Siemens Aktiengesellschaft | Crack stops |
FR2771551B1 (en) * | 1997-11-21 | 2000-01-28 | Ela Medical Sa | MICROELECTROMECHANICAL COMPONENT, SUCH AS A MICROSENSOR OR MICROACTUATOR, POSSIBLE ON A HYBRID CIRCUIT SUBSTRATE |
US6235612B1 (en) * | 1998-06-10 | 2001-05-22 | Texas Instruments Incorporated | Edge bond pads on integrated circuits |
US7208725B2 (en) | 1998-11-25 | 2007-04-24 | Rohm And Haas Electronic Materials Llc | Optoelectronic component with encapsulant |
JP3429718B2 (en) * | 1999-10-28 | 2003-07-22 | 新光電気工業株式会社 | Surface mounting substrate and surface mounting structure |
AU2001239182A1 (en) * | 2000-02-15 | 2001-08-27 | Osram Opto Semiconductors Gmbh | Semiconductor component which emits radiation, and method for producing the same |
DE10006738C2 (en) * | 2000-02-15 | 2002-01-17 | Osram Opto Semiconductors Gmbh | Light-emitting component with improved light decoupling and method for its production |
DE20111659U1 (en) * | 2000-05-23 | 2001-12-13 | Osram Opto Semiconductors Gmbh | Component for optoelectronics |
US20020117753A1 (en) * | 2001-02-23 | 2002-08-29 | Lee Michael G. | Three dimensional packaging |
US7498196B2 (en) | 2001-03-30 | 2009-03-03 | Megica Corporation | Structure and manufacturing method of chip scale package |
US6878608B2 (en) * | 2001-05-31 | 2005-04-12 | International Business Machines Corporation | Method of manufacture of silicon based package |
WO2002103792A2 (en) * | 2001-06-19 | 2002-12-27 | Koninklijke Philips Electronics N.V. | Method of manufacturing a semiconductor device and semiconductor device |
JP2003197569A (en) * | 2001-12-28 | 2003-07-11 | Disco Abrasive Syst Ltd | Method of manufacturing semiconductor chip |
US6624003B1 (en) | 2002-02-06 | 2003-09-23 | Teravicta Technologies, Inc. | Integrated MEMS device and package |
US7591780B2 (en) * | 2002-03-18 | 2009-09-22 | Sterling Lc | Miniaturized imaging device with integrated circuit connector system |
US8614768B2 (en) * | 2002-03-18 | 2013-12-24 | Raytheon Company | Miniaturized imaging device including GRIN lens optically coupled to SSID |
US20060146172A1 (en) * | 2002-03-18 | 2006-07-06 | Jacobsen Stephen C | Miniaturized utility device having integrated optical capabilities |
US7787939B2 (en) * | 2002-03-18 | 2010-08-31 | Sterling Lc | Miniaturized imaging device including utility aperture and SSID |
KR20050007459A (en) * | 2002-04-16 | 2005-01-18 | 엑스룸 포토닉스 리미티드 | Electro-optical circuitry having integrated connector and methods for the production thereof |
US20040021214A1 (en) * | 2002-04-16 | 2004-02-05 | Avner Badehi | Electro-optic integrated circuits with connectors and methods for the production thereof |
TWI232560B (en) * | 2002-04-23 | 2005-05-11 | Sanyo Electric Co | Semiconductor device and its manufacture |
US6908791B2 (en) * | 2002-04-29 | 2005-06-21 | Texas Instruments Incorporated | MEMS device wafer-level package |
US7340181B1 (en) * | 2002-05-13 | 2008-03-04 | National Semiconductor Corporation | Electrical die contact structure and fabrication method |
US7265045B2 (en) * | 2002-10-24 | 2007-09-04 | Megica Corporation | Method for fabricating thermal compliant semiconductor chip wiring structure for chip scale packaging |
JP4093018B2 (en) * | 2002-11-08 | 2008-05-28 | 沖電気工業株式会社 | Semiconductor device and manufacturing method thereof |
JP2004165191A (en) * | 2002-11-08 | 2004-06-10 | Oki Electric Ind Co Ltd | Semiconductor device, method of manufacturing semiconductor device, and camera system |
US7067907B2 (en) * | 2003-03-27 | 2006-06-27 | Freescale Semiconductor, Inc. | Semiconductor package having angulated interconnect surfaces |
TWI225696B (en) * | 2003-06-10 | 2004-12-21 | Advanced Semiconductor Eng | Semiconductor package and method for manufacturing the same |
TWI226094B (en) * | 2003-07-21 | 2005-01-01 | Advanced Semiconductor Eng | Process for testing IC wafer |
CN101174572B (en) * | 2003-08-06 | 2010-12-15 | 三洋电机株式会社 | Semiconductor device and its production method |
JP4401181B2 (en) * | 2003-08-06 | 2010-01-20 | 三洋電機株式会社 | Semiconductor device and manufacturing method thereof |
US7612443B1 (en) | 2003-09-04 | 2009-11-03 | University Of Notre Dame Du Lac | Inter-chip communication |
JP4248355B2 (en) * | 2003-09-24 | 2009-04-02 | 三洋電機株式会社 | Semiconductor device and manufacturing method of semiconductor device |
TWI226090B (en) * | 2003-09-26 | 2005-01-01 | Advanced Semiconductor Eng | Transparent packaging in wafer level |
US6972243B2 (en) * | 2003-09-30 | 2005-12-06 | International Business Machines Corporation | Fabrication of semiconductor dies with micro-pins and structures produced therewith |
US6943423B2 (en) * | 2003-10-01 | 2005-09-13 | Optopac, Inc. | Electronic package of photo-image sensors in cellular phone camera modules, and the fabrication and assembly thereof |
US6864116B1 (en) * | 2003-10-01 | 2005-03-08 | Optopac, Inc. | Electronic package of photo-sensing semiconductor devices, and the fabrication and assembly thereof |
WO2005036226A1 (en) * | 2003-10-15 | 2005-04-21 | Xloom Photonics Ltd. | Electro-optical circuitry having integrated connector and methods for the production thereof |
US20050156330A1 (en) * | 2004-01-21 | 2005-07-21 | Harris James M. | Through-wafer contact to bonding pad |
US20050196900A1 (en) * | 2004-03-05 | 2005-09-08 | Humphrey Alan E. | Substrate protection system, device and method |
US7122874B2 (en) * | 2004-04-12 | 2006-10-17 | Optopac, Inc. | Electronic package having a sealing structure on predetermined area, and the method thereof |
US6943424B1 (en) | 2004-05-06 | 2005-09-13 | Optopac, Inc. | Electronic package having a patterned layer on backside of its substrate, and the fabrication thereof |
US20070046314A1 (en) * | 2004-07-21 | 2007-03-01 | Advanced Semiconductor Engineering, Inc. | Process for testing IC wafer |
TWI250596B (en) | 2004-07-23 | 2006-03-01 | Ind Tech Res Inst | Wafer-level chip scale packaging method |
US7645635B2 (en) * | 2004-08-16 | 2010-01-12 | Micron Technology, Inc. | Frame structure and semiconductor attach process for use therewith for fabrication of image sensor packages and the like, and resulting packages |
US20060043513A1 (en) * | 2004-09-02 | 2006-03-02 | Deok-Hoon Kim | Method of making camera module in wafer level |
KR100498708B1 (en) * | 2004-11-08 | 2005-07-01 | 옵토팩 주식회사 | Electronic package for semiconductor device and packaging method thereof |
FR2879183B1 (en) * | 2004-12-15 | 2007-04-27 | Atmel Grenoble Soc Par Actions | METHOD FOR THE COLLECTIVE MANUFACTURE OF MICROSTRUCTURES WITH OVERLAPPING ELEMENTS |
US7129459B2 (en) * | 2004-12-23 | 2006-10-31 | Avago Technologies General Ip (Singapore) Pte. Ltd. | Wire-bondable image sensor having integral contaminant shadowing reduction structure |
US20060138626A1 (en) * | 2004-12-29 | 2006-06-29 | Tessera, Inc. | Microelectronic packages using a ceramic substrate having a window and a conductive surface region |
TWI254467B (en) * | 2005-03-01 | 2006-05-01 | Advanced Semiconductor Eng | Semiconductor package having an optical device and the method of making the same |
US7285434B2 (en) * | 2005-03-09 | 2007-10-23 | Advanced Semiconductor Engineering, Inc. | Semiconductor package and method for manufacturing the same |
US9059227B2 (en) | 2005-06-18 | 2015-06-16 | Futrfab, Inc. | Methods and apparatus for vertically orienting substrate processing tools in a clean space |
US7513822B2 (en) | 2005-06-18 | 2009-04-07 | Flitsch Frederick A | Method and apparatus for a cleanspace fabricator |
US11024527B2 (en) | 2005-06-18 | 2021-06-01 | Frederick A. Flitsch | Methods and apparatus for novel fabricators with Cleanspace |
US9457442B2 (en) * | 2005-06-18 | 2016-10-04 | Futrfab, Inc. | Method and apparatus to support process tool modules in a cleanspace fabricator |
US10627809B2 (en) | 2005-06-18 | 2020-04-21 | Frederick A. Flitsch | Multilevel fabricators |
US9159592B2 (en) | 2005-06-18 | 2015-10-13 | Futrfab, Inc. | Method and apparatus for an automated tool handling system for a multilevel cleanspace fabricator |
US9339900B2 (en) | 2005-08-18 | 2016-05-17 | Futrfab, Inc. | Apparatus to support a cleanspace fabricator |
US10651063B2 (en) | 2005-06-18 | 2020-05-12 | Frederick A. Flitsch | Methods of prototyping and manufacturing with cleanspace fabricators |
WO2007004137A2 (en) * | 2005-07-01 | 2007-01-11 | Koninklijke Philips Electronics N.V. | Electronic device |
US9601474B2 (en) | 2005-07-22 | 2017-03-21 | Invensas Corporation | Electrically stackable semiconductor wafer and chip packages |
US7566853B2 (en) * | 2005-08-12 | 2009-07-28 | Tessera, Inc. | Image sensor employing a plurality of photodetector arrays and/or rear-illuminated architecture |
DE602006020179D1 (en) | 2005-11-28 | 2011-03-31 | Nxp Bv | RANSPONDER |
TWI324800B (en) * | 2005-12-28 | 2010-05-11 | Sanyo Electric Co | Method for manufacturing semiconductor device |
US7936062B2 (en) | 2006-01-23 | 2011-05-03 | Tessera Technologies Ireland Limited | Wafer level chip packaging |
US7361989B1 (en) | 2006-09-26 | 2008-04-22 | International Business Machines Corporation | Stacked imager package |
US8513789B2 (en) | 2006-10-10 | 2013-08-20 | Tessera, Inc. | Edge connect wafer level stacking with leads extending along edges |
US7901989B2 (en) | 2006-10-10 | 2011-03-08 | Tessera, Inc. | Reconstituted wafer level stacking |
US7829438B2 (en) * | 2006-10-10 | 2010-11-09 | Tessera, Inc. | Edge connect wafer level stacking |
US7759166B2 (en) * | 2006-10-17 | 2010-07-20 | Tessera, Inc. | Microelectronic packages fabricated at the wafer level and methods therefor |
TWI313050B (en) * | 2006-10-18 | 2009-08-01 | Advanced Semiconductor Eng | Semiconductor chip package manufacturing method and structure thereof |
US7952195B2 (en) * | 2006-12-28 | 2011-05-31 | Tessera, Inc. | Stacked packages with bridging traces |
TW200842998A (en) * | 2007-04-18 | 2008-11-01 | Siliconware Precision Industries Co Ltd | Semiconductor device and manufacturing method thereof |
TWI331371B (en) * | 2007-04-19 | 2010-10-01 | Siliconware Precision Industries Co Ltd | Semiconductor device and manufacturing method thereof |
US7835074B2 (en) * | 2007-06-05 | 2010-11-16 | Sterling Lc | Mini-scope for multi-directional imaging |
CN101809739B (en) * | 2007-07-27 | 2014-08-20 | 泰塞拉公司 | Reconstituted wafer stack packaging with after-applied pad extensions |
US8551815B2 (en) | 2007-08-03 | 2013-10-08 | Tessera, Inc. | Stack packages using reconstituted wafers |
US8043895B2 (en) * | 2007-08-09 | 2011-10-25 | Tessera, Inc. | Method of fabricating stacked assembly including plurality of stacked microelectronic elements |
US20090093137A1 (en) * | 2007-10-08 | 2009-04-09 | Xloom Communications, (Israel) Ltd. | Optical communications module |
US7969659B2 (en) * | 2008-01-11 | 2011-06-28 | Sterling Lc | Grin lens microscope system |
US7880293B2 (en) * | 2008-03-25 | 2011-02-01 | Stats Chippac, Ltd. | Wafer integrated with permanent carrier and method therefor |
US20090287048A1 (en) * | 2008-05-16 | 2009-11-19 | Sterling Lc | Method and apparatus for imaging within a living body |
CN102067310B (en) * | 2008-06-16 | 2013-08-21 | 泰塞拉公司 | Stacking of wafer-level chip scale packages having edge contacts and manufacture method thereof |
WO2009155441A2 (en) | 2008-06-18 | 2009-12-23 | Sterling Lc | Transparent endoscope head defining a focal length |
WO2010014792A2 (en) | 2008-07-30 | 2010-02-04 | Sterling Lc | Method and device for incremental wavelength variation to analyze tissue |
WO2010053916A2 (en) | 2008-11-04 | 2010-05-14 | Sterling Lc | Method and device for wavelength shifted imaging |
US8466542B2 (en) * | 2009-03-13 | 2013-06-18 | Tessera, Inc. | Stacked microelectronic assemblies having vias extending through bond pads |
WO2011041728A2 (en) | 2009-10-01 | 2011-04-07 | Jacobsen Stephen C | Needle delivered imaging device |
US8717428B2 (en) | 2009-10-01 | 2014-05-06 | Raytheon Company | Light diffusion apparatus |
WO2011041720A2 (en) | 2009-10-01 | 2011-04-07 | Jacobsen Stephen C | Method and apparatus for manipulating movement of a micro-catheter |
US8828028B2 (en) | 2009-11-03 | 2014-09-09 | Raytheon Company | Suture device and method for closing a planar opening |
US20140011323A1 (en) * | 2012-07-06 | 2014-01-09 | Frederick Flitsch | Processes relating to cleanspace fabricators |
US9620473B1 (en) | 2013-01-18 | 2017-04-11 | University Of Notre Dame Du Lac | Quilt packaging system with interdigitated interconnecting nodules for inter-chip alignment |
US20140326856A1 (en) * | 2013-05-06 | 2014-11-06 | Omnivision Technologies, Inc. | Integrated circuit stack with low profile contacts |
CN106469689B (en) * | 2015-08-21 | 2019-10-11 | 安世有限公司 | Electronic component and forming method thereof |
Citations (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS5895862A (en) * | 1981-11-30 | 1983-06-07 | Mitsubishi Electric Corp | Semiconductor device having laminated structure |
US4794092A (en) * | 1987-11-18 | 1988-12-27 | Grumman Aerospace Corporation | Single wafer moated process |
US4992908A (en) * | 1989-07-24 | 1991-02-12 | Grumman Aerospace Corporation | Integrated circuit module |
US5126286A (en) * | 1990-10-05 | 1992-06-30 | Micron Technology, Inc. | Method of manufacturing edge connected semiconductor die |
WO1993024956A1 (en) * | 1992-05-27 | 1993-12-09 | Thomson-Csf | Process for the manufacture of a solid-state device including at least one chip, and corresponding device |
Family Cites Families (31)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US1658509A (en) * | 1925-10-07 | 1928-02-07 | Wadsworth Watch Case Co | Surface-ornamenting process and apparatus |
US2507956A (en) * | 1947-11-01 | 1950-05-16 | Lithographic Technical Foundat | Process of coating aluminum |
NL174337B (en) * | 1952-04-03 | Corning Glass Works | DEVICE FOR REINDING A CONTINUOUS FIBER, IN PARTICULAR GLASS FIBER, ON SPOOLS. | |
US2796370A (en) * | 1955-03-04 | 1957-06-18 | Charles W Ostrander | Composition and method for producing corrosion resistant protective coating on aluminum and aluminum alloys |
DE1591105A1 (en) * | 1967-12-06 | 1970-09-24 | Itt Ind Gmbh Deutsche | Method for manufacturing solid state circuits |
US3623961A (en) * | 1968-01-12 | 1971-11-30 | Philips Corp | Method of providing an electric connection to a surface of an electronic device and device obtained by said method |
US3719981A (en) * | 1971-11-24 | 1973-03-13 | Rca Corp | Method of joining solder balls to solder bumps |
DE2341154C2 (en) * | 1973-08-14 | 1975-06-26 | Siemens Ag, 1000 Berlin Und 8000 Muenchen | Method of making a two-phase charge transfer device |
EP0161246B1 (en) * | 1983-11-07 | 1990-01-31 | Irvine Sensors Corporation | Detector array module-structure and fabrication |
GB8519373D0 (en) * | 1985-08-01 | 1985-09-04 | Unilever Plc | Encapsulation of fet transducers |
US4789692A (en) * | 1986-08-12 | 1988-12-06 | Morton Thiokol, Inc. | Resin-immobilized biocides |
US4900695A (en) * | 1986-12-17 | 1990-02-13 | Hitachi, Ltd. | Semiconductor integrated circuit device and process for producing the same |
US5171716A (en) * | 1986-12-19 | 1992-12-15 | North American Philips Corp. | Method of manufacturing semiconductor device with reduced packaging stress |
US4862249A (en) * | 1987-04-17 | 1989-08-29 | Xoc Devices, Inc. | Packaging system for stacking integrated circuits |
JPH0193149A (en) * | 1987-10-02 | 1989-04-12 | Mitsubishi Electric Corp | Semiconductor device |
US4904610A (en) * | 1988-01-27 | 1990-02-27 | General Instrument Corporation | Wafer level process for fabricating passivated semiconductor devices |
JPH0217644A (en) * | 1988-07-06 | 1990-01-22 | Hitachi Ltd | Integrated circuit |
US5038201A (en) * | 1988-11-08 | 1991-08-06 | Westinghouse Electric Corp. | Wafer scale integrated circuit apparatus |
JP2829015B2 (en) * | 1989-01-19 | 1998-11-25 | 株式会社東芝 | Semiconductor device processing method |
US5135890A (en) * | 1989-06-16 | 1992-08-04 | General Electric Company | Method of forming a hermetic package having a lead extending through an aperture in the package lid and packaged semiconductor chip |
JP2768988B2 (en) * | 1989-08-17 | 1998-06-25 | 三菱電機株式会社 | End face coating method |
FR2670323B1 (en) * | 1990-12-11 | 1997-12-12 | Thomson Csf | METHOD AND DEVICE FOR INTERCONNECTING THREE-DIMENSIONAL INTEGRATED CIRCUITS. |
US5270485A (en) * | 1991-01-28 | 1993-12-14 | Sarcos Group | High density, three-dimensional, intercoupled circuit structure |
JPH04346231A (en) * | 1991-05-23 | 1992-12-02 | Canon Inc | Manufacture of semiconductor device |
JP2967621B2 (en) * | 1991-08-27 | 1999-10-25 | 日本電気株式会社 | Method of manufacturing package for semiconductor device |
JP2769753B2 (en) * | 1991-08-28 | 1998-06-25 | 株式会社オーク製作所 | Exposure equipment for image formation |
US5269822A (en) * | 1992-09-01 | 1993-12-14 | Air Products And Chemicals, Inc. | Process for recovering oxygen from gaseous mixtures containing water or carbon dioxide which process employs barium-containing ion transport membranes |
KR100310220B1 (en) * | 1992-09-14 | 2001-12-17 | 엘란 티본 | Apparatus for manufacturing integrated circuit device and its manufacturing method |
FR2707012B1 (en) * | 1993-06-22 | 1995-09-29 | Asulab Sa | |
US5376235A (en) * | 1993-07-15 | 1994-12-27 | Micron Semiconductor, Inc. | Method to eliminate corrosion in conductive elements |
IL108359A (en) * | 1994-01-17 | 2001-04-30 | Shellcase Ltd | Method and apparatus for producing integrated circuit devices |
-
1994
- 1994-01-17 IL IL10835994A patent/IL108359A/en not_active IP Right Cessation
-
1995
- 1995-01-10 MX MX9602801A patent/MX9602801A/en unknown
- 1995-01-10 US US08/682,556 patent/US6040235A/en not_active Expired - Lifetime
- 1995-01-10 EP EP95906334A patent/EP0740852B1/en not_active Expired - Lifetime
- 1995-01-10 AU AU14564/95A patent/AU1456495A/en not_active Abandoned
- 1995-01-10 DE DE69511241T patent/DE69511241T2/en not_active Expired - Lifetime
- 1995-01-10 WO PCT/EP1995/000097 patent/WO1995019645A1/en active IP Right Grant
- 1995-01-10 AT AT95906334T patent/ATE183020T1/en not_active IP Right Cessation
- 1995-01-10 SG SG1995001998A patent/SG50376A1/en unknown
- 1995-01-10 JP JP7518833A patent/JPH09511097A/en active Pending
- 1995-01-10 CA CA002181339A patent/CA2181339A1/en not_active Abandoned
- 1995-01-16 MY MYPI95000096A patent/MY130185A/en unknown
- 1995-01-16 TW TW084100321A patent/TW360957B/en not_active IP Right Cessation
Patent Citations (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS5895862A (en) * | 1981-11-30 | 1983-06-07 | Mitsubishi Electric Corp | Semiconductor device having laminated structure |
US4794092A (en) * | 1987-11-18 | 1988-12-27 | Grumman Aerospace Corporation | Single wafer moated process |
US4992908A (en) * | 1989-07-24 | 1991-02-12 | Grumman Aerospace Corporation | Integrated circuit module |
US5126286A (en) * | 1990-10-05 | 1992-06-30 | Micron Technology, Inc. | Method of manufacturing edge connected semiconductor die |
WO1993024956A1 (en) * | 1992-05-27 | 1993-12-09 | Thomson-Csf | Process for the manufacture of a solid-state device including at least one chip, and corresponding device |
Non-Patent Citations (1)
Title |
---|
PATENT ABSTRACTS OF JAPAN vol. 7, no. 194 (E - 195) 7 June 1983 (1983-06-07) * |
Cited By (37)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6040235A (en) * | 1994-01-17 | 2000-03-21 | Shellcase Ltd. | Methods and apparatus for producing integrated circuit devices |
DE19738549C1 (en) * | 1997-09-03 | 1998-12-10 | Siemens Ag | Packaged integrated circuit for protecting from mechanical, chemical and ambient conditioning damage |
WO1999012199A1 (en) * | 1997-09-03 | 1999-03-11 | Siemens Aktiengesellschaft | Packaged integrated circuit |
EP2381478A3 (en) * | 1998-02-06 | 2011-11-02 | Tessera Technologies Hungary Kft. | Integrated circuit device |
US7781240B2 (en) * | 1998-02-06 | 2010-08-24 | Tessera Technologies Hungary Kft. | Integrated circuit device |
EP2381478A2 (en) | 1998-02-06 | 2011-10-26 | Tessera Technologies Hungary Kft. | Integrated circuit device |
US6624505B2 (en) | 1998-02-06 | 2003-09-23 | Shellcase, Ltd. | Packaged integrated circuits and methods of producing thereof |
EP1051746A4 (en) * | 1998-02-06 | 2004-09-22 | Shellcase Ltd | Integrated circuit device |
US7157742B2 (en) | 1998-02-06 | 2007-01-02 | Tessera Technologies Hungary Kft. | Integrated circuit device |
EP1051746A1 (en) * | 1998-02-06 | 2000-11-15 | Shellcase Ltd. | Integrated circuit device |
US7408249B2 (en) | 1998-02-06 | 2008-08-05 | Tessera Technologies Hungary Kft. | Packaged integrated circuits and methods of producing thereof |
US20140077395A1 (en) * | 1998-02-06 | 2014-03-20 | Invensas Corporation | Integrated circuit device |
US9530945B2 (en) * | 1998-02-06 | 2016-12-27 | Invensas Corporation | Integrated circuit device |
US6177295B1 (en) | 1998-03-16 | 2001-01-23 | U.S. Philips Corporation | Method of manufacturing semiconductor devices with “chip size package” |
WO1999048143A3 (en) * | 1998-03-16 | 2000-02-03 | Koninkl Philips Electronics Nv | Method of manufacturing semiconductor devices with 'chip size package' |
WO1999048143A2 (en) * | 1998-03-16 | 1999-09-23 | Koninklijke Philips Electronics N.V. | Method of manufacturing semiconductor devices with 'chip size package' |
US6581279B1 (en) | 1998-08-25 | 2003-06-24 | Commissariat A L'energie Atomique | Method of collectively packaging electronic components |
US6423573B1 (en) | 1998-08-25 | 2002-07-23 | Commissariat A L'energie Atomique | Integrated electronic circuit comprising at least an electronic power component |
FR2783354A1 (en) * | 1998-08-25 | 2000-03-17 | Commissariat Energie Atomique | COLLECTIVE PROCESS FOR CONDITIONING A PLURALITY OF COMPONENTS FORMED INITIALLY IN THE SAME SUBSTRATE |
FR2782840A1 (en) * | 1998-08-25 | 2000-03-03 | Commissariat Energie Atomique | ELECTRONIC CIRCUIT AND METHOD FOR PRODUCING AN INTEGRATED ELECTRONIC CIRCUIT COMPRISING AT LEAST ONE ELECTRONIC POWER COMPONENT IN A SUBSTRATE PLATE |
WO2000011713A1 (en) * | 1998-08-25 | 2000-03-02 | Commissariat A L'energie Atomique | Integrated electronic circuit comprising at least an electronic power component |
WO2000011714A1 (en) * | 1998-08-25 | 2000-03-02 | Commissariat A L'energie Atomique | Collective method for conditioning a plurality of components initially formed in a common substrate |
US6187611B1 (en) | 1998-10-23 | 2001-02-13 | Microsemi Microwave Products, Inc. | Monolithic surface mount semiconductor device and method for fabricating same |
US7939918B2 (en) | 1999-12-10 | 2011-05-10 | Tessera Technologies Ireland Limited | Chip packages with covers |
US6777767B2 (en) | 1999-12-10 | 2004-08-17 | Shellcase Ltd. | Methods for producing packaged integrated circuit devices & packaged integrated circuit devices produced thereby |
US7144745B2 (en) | 1999-12-10 | 2006-12-05 | Tessera Technologies Hungary Kft. | Methods for producing packaged integrated circuit devices and packaged integrated circuit devices produced |
EP1356718A4 (en) * | 2000-12-21 | 2009-12-02 | Tessera Tech Hungary Kft | Packaged integrated circuits and methods of producing thereof |
EP1356718A2 (en) * | 2000-12-21 | 2003-10-29 | Shellcase Ltd. | Packaged integrated circuits and methods of producing thereof |
US7033664B2 (en) | 2002-10-22 | 2006-04-25 | Tessera Technologies Hungary Kft | Methods for producing packaged integrated circuit devices and packaged integrated circuit devices produced thereby |
US6972480B2 (en) | 2003-06-16 | 2005-12-06 | Shellcase Ltd. | Methods and apparatus for packaging integrated circuit devices |
US7192796B2 (en) | 2003-07-03 | 2007-03-20 | Tessera Technologies Hungary Kft. | Methods and apparatus for packaging integrated circuit devices |
WO2005022631A1 (en) | 2003-08-28 | 2005-03-10 | Fujikura Ltd. | Semiconductor package and manufacturing method thereof |
US8383060B2 (en) | 2006-03-20 | 2013-02-26 | Koninklijke Philips Electronics N.V. | System-in-package platform for electronic-microfluidic devices |
US8715592B2 (en) | 2006-03-20 | 2014-05-06 | Koninklijke Philips N.V. | System-in-package platform for electronic-microfluidic devices |
US9548145B2 (en) | 2007-01-05 | 2017-01-17 | Invensas Corporation | Microelectronic assembly with multi-layer support structure |
US10249673B2 (en) | 2010-11-05 | 2019-04-02 | Invensas Corporation | Rear-face illuminated solid state image sensors |
EP2636065B1 (en) * | 2010-11-05 | 2020-05-06 | Invensas Corporation | Rear-face illuminated solid state image sensors |
Also Published As
Publication number | Publication date |
---|---|
IL108359A (en) | 2001-04-30 |
US6040235A (en) | 2000-03-21 |
EP0740852A1 (en) | 1996-11-06 |
SG50376A1 (en) | 1998-07-20 |
AU1456495A (en) | 1995-08-01 |
IL108359A0 (en) | 1994-04-12 |
TW360957B (en) | 1999-06-11 |
ATE183020T1 (en) | 1999-08-15 |
DE69511241D1 (en) | 1999-09-09 |
CA2181339A1 (en) | 1995-07-20 |
DE69511241T2 (en) | 2000-04-20 |
JPH09511097A (en) | 1997-11-04 |
EP0740852B1 (en) | 1999-08-04 |
MY130185A (en) | 2007-06-29 |
MX9602801A (en) | 1997-12-31 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
EP0740852B1 (en) | Method of producing integrated circuit devices | |
US5547906A (en) | Methods for producing integrated circuit devices | |
US6117707A (en) | Methods of producing integrated circuit devices | |
KR100419352B1 (en) | Chip scale surface mount package for semiconductor device and process of fabricating the same | |
US9899353B2 (en) | Off-chip vias in stacked chips | |
US6972480B2 (en) | Methods and apparatus for packaging integrated circuit devices | |
US6232666B1 (en) | Interconnect for packaging semiconductor dice and fabricating BGA packages | |
US6624505B2 (en) | Packaged integrated circuits and methods of producing thereof | |
US6221751B1 (en) | Wafer fabrication of die-bottom contacts for electronic devices | |
TWI225696B (en) | Semiconductor package and method for manufacturing the same | |
US20030122246A1 (en) | Integrated chip package structure using silicon substrate and method of manufacturing the same | |
US20030122244A1 (en) | Integrated chip package structure using metal substrate and method of manufacturing the same | |
EP1356718A2 (en) | Packaged integrated circuits and methods of producing thereof | |
JPH11150090A (en) | Manufacture of semiconductor device | |
JP4073308B2 (en) | Circuit device manufacturing method | |
US3639811A (en) | Semiconductor with bonded electrical contact | |
US20220084980A1 (en) | Packaged semiconductor device having improved reliability and inspectionability and manufacturing method thereof | |
JP2001319996A (en) | Manufacturing method of semiconductor device | |
MXPA96002801A (en) | Methods and apparatus for production of integr circuit devices | |
IL140482A (en) | Packaged integrated circuits and methods of production thereof | |
TW200423364A (en) | Semiconductor package and manufacturing method thereof |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AK | Designated states |
Kind code of ref document: A1 Designated state(s): AM AT AU BB BG BR BY CA CH CN CZ DE DK EE ES FI GB GE HU JP KE KG KP KR KZ LK LR LT LU LV MD MG MN MW MX NL NO NZ PL PT RO RU SD SE SI SK TJ TT UA US UZ VN |
|
AL | Designated countries for regional patents |
Kind code of ref document: A1 Designated state(s): KE MW SD SZ AT BE CH DE DK ES FR GB GR IE IT LU MC NL PT SE BF BJ CF CG CI CM GA GN ML MR NE SN TD TG |
|
DFPE | Request for preliminary examination filed prior to expiration of 19th month from priority date (pct application filed before 20040101) | ||
121 | Ep: the epo has been informed by wipo that ep was designated in this application | ||
WWE | Wipo information: entry into national phase |
Ref document number: 1995906334 Country of ref document: EP |
|
WWE | Wipo information: entry into national phase |
Ref document number: 2181339 Country of ref document: CA |
|
WWE | Wipo information: entry into national phase |
Ref document number: 08682556 Country of ref document: US |
|
REG | Reference to national code |
Ref country code: DE Ref legal event code: 8642 |
|
WWP | Wipo information: published in national office |
Ref document number: 1995906334 Country of ref document: EP |
|
WWG | Wipo information: grant in national office |
Ref document number: 1995906334 Country of ref document: EP |