WO1990000337A1 - Image storage and retrieval apparatus - Google Patents

Image storage and retrieval apparatus Download PDF

Info

Publication number
WO1990000337A1
WO1990000337A1 PCT/US1988/002224 US8802224W WO9000337A1 WO 1990000337 A1 WO1990000337 A1 WO 1990000337A1 US 8802224 W US8802224 W US 8802224W WO 9000337 A1 WO9000337 A1 WO 9000337A1
Authority
WO
WIPO (PCT)
Prior art keywords
signal
output
tor
input
circuit
Prior art date
Application number
PCT/US1988/002224
Other languages
French (fr)
Inventor
Larry D. Goddard
Original Assignee
Goddard Larry D
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Priority to US07/068,268 priority Critical patent/US4823196A/en
Application filed by Goddard Larry D filed Critical Goddard Larry D
Priority to BR888807909A priority patent/BR8807909A/en
Priority to PCT/US1988/002224 priority patent/WO1990000337A1/en
Priority to EP19880906497 priority patent/EP0398875A4/en
Publication of WO1990000337A1 publication Critical patent/WO1990000337A1/en

Links

Classifications

    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11BINFORMATION STORAGE BASED ON RELATIVE MOVEMENT BETWEEN RECORD CARRIER AND TRANSDUCER
    • G11B27/00Editing; Indexing; Addressing; Timing or synchronising; Monitoring; Measuring tape travel
    • G11B27/10Indexing; Addressing; Timing or synchronising; Measuring tape travel
    • G11B27/11Indexing; Addressing; Timing or synchronising; Measuring tape travel by using information not detectable on the record carrier
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11BINFORMATION STORAGE BASED ON RELATIVE MOVEMENT BETWEEN RECORD CARRIER AND TRANSDUCER
    • G11B19/00Driving, starting, stopping record carriers not specifically of filamentary or web form, or of supports therefor; Control thereof; Control of operating function ; Driving both disc and head
    • G11B19/20Driving; Starting; Stopping; Control thereof
    • G11B19/28Speed controlling, regulating, or indicating
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11BINFORMATION STORAGE BASED ON RELATIVE MOVEMENT BETWEEN RECORD CARRIER AND TRANSDUCER
    • G11B27/00Editing; Indexing; Addressing; Timing or synchronising; Monitoring; Measuring tape travel
    • G11B27/02Editing, e.g. varying the order of information signals recorded on, or reproduced from, record carriers
    • G11B27/022Electronic editing of analogue information signals, e.g. audio or video signals
    • G11B27/029Insert-editing
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11BINFORMATION STORAGE BASED ON RELATIVE MOVEMENT BETWEEN RECORD CARRIER AND TRANSDUCER
    • G11B27/00Editing; Indexing; Addressing; Timing or synchronising; Monitoring; Measuring tape travel
    • G11B27/10Indexing; Addressing; Timing or synchronising; Measuring tape travel
    • G11B27/102Programmed access in sequence to addressed parts of tracks of operating record carriers
    • G11B27/105Programmed access in sequence to addressed parts of tracks of operating record carriers of operating discs
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04NPICTORIAL COMMUNICATION, e.g. TELEVISION
    • H04N1/00Scanning, transmission or reproduction of documents or the like, e.g. facsimile transmission; Details thereof
    • H04N1/21Intermediate information storage
    • H04N1/2166Intermediate information storage for mass storage, e.g. in document filing systems
    • H04N1/217Interfaces allowing access to a single user
    • H04N1/2175Interfaces allowing access to a single user with local image input
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04NPICTORIAL COMMUNICATION, e.g. TELEVISION
    • H04N1/00Scanning, transmission or reproduction of documents or the like, e.g. facsimile transmission; Details thereof
    • H04N1/46Colour picture communication systems
    • H04N1/64Systems for the transmission or the storage of the colour picture signal; Details therefor, e.g. coding or decoding means therefor
    • H04N1/646Transmitting or storing colour television type signals, e.g. PAL, Lab; Their conversion into additive or subtractive colour signals or vice versa therefor
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04NPICTORIAL COMMUNICATION, e.g. TELEVISION
    • H04N9/00Details of colour television systems
    • H04N9/79Processing of colour television signals in connection with recording
    • H04N9/797Processing of colour television signals in connection with recording for recording the signal in a plurality of channels, the bandwidth of each channel being less than the bandwidth of the signal
    • H04N9/7973Processing of colour television signals in connection with recording for recording the signal in a plurality of channels, the bandwidth of each channel being less than the bandwidth of the signal by dividing the luminance or colour component signal samples or frequency bands among a plurality of recording channels
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04NPICTORIAL COMMUNICATION, e.g. TELEVISION
    • H04N9/00Details of colour television systems
    • H04N9/79Processing of colour television signals in connection with recording
    • H04N9/80Transformation of the television signal for recording, e.g. modulation, frequency changing; Inverse transformation for playback
    • H04N9/82Transformation of the television signal for recording, e.g. modulation, frequency changing; Inverse transformation for playback the individual colour picture signal components being recorded simultaneously only
    • H04N9/83Transformation of the television signal for recording, e.g. modulation, frequency changing; Inverse transformation for playback the individual colour picture signal components being recorded simultaneously only the recorded chrominance signal occupying a frequency band under the frequency band of the recorded brightness signal
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04NPICTORIAL COMMUNICATION, e.g. TELEVISION
    • H04N9/00Details of colour television systems
    • H04N9/79Processing of colour television signals in connection with recording
    • H04N9/87Regeneration of colour television signals
    • H04N9/89Time-base error compensation
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11BINFORMATION STORAGE BASED ON RELATIVE MOVEMENT BETWEEN RECORD CARRIER AND TRANSDUCER
    • G11B2220/00Record carriers by type
    • G11B2220/20Disc-shaped record carriers
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11BINFORMATION STORAGE BASED ON RELATIVE MOVEMENT BETWEEN RECORD CARRIER AND TRANSDUCER
    • G11B2220/00Record carriers by type
    • G11B2220/60Solid state media
    • G11B2220/65Solid state media wherein solid state memory is used for storing indexing information or metadata

Definitions

  • This invention relates generally to an image storage and retrieval apparatus and more particularly relates to an apparatus for storing more than 2000 still color video images on a storage medium, such as a magnetic disk, and retrieving the images for display and processing.
  • the luminance and color components of a video signal are either recorded together on a single magnetic track or are recorded separately on two or more tracks.
  • Single track recording requires less recording media space and thereby increases the number of images that can be placed on a given magnetic media.
  • SUBSTITUTESHEET Recording the video signal components on two or more tracks usually improves the image quality, but severely complicates the apparatus and reduces the storage capacity of a given media by one half or more.
  • Image storage technology today is characterized by the movement from film and slides to videotape and video disk to digitized images in digital mass storage. This recent technology has taken two directions: the first is a trend toward digital video disk or CD-ROM (Compact Disk - Read Only Memory) ; the second, a trend toward WORM (Wright Once, Read Many) storage. Both of these technologies have significant drawbacks in that they are not erasable and suffer from high media storage capacity requirements.
  • the market today has seen the introduction of lower cost, high quality digitized storage of images.
  • the problem as previously noted with storage of color images in digital form is that it takes a tremendous amount ot information storage capacity, typically 500+ kilobytes of storage per image.
  • the need for a compact, inexpensive, totally self- contained image recorder, storage unit, playback and monitoring device for storing large numbers of high quality still color images is apparent in several fields: security and surveillance, entry access systems, computer peripherals,
  • the image storage and retrieval apparatus stores and retrieves a number of still images from a storage medium.
  • the apparatus comprises a storage medium, preferably a high speed magnetic hard disk, a servo-controlled motor for rotating the disk at a preselected speed, read/write heads and circuitry for selectively positioning the read/write heads to select any one of a number ot circular tracks on the storage disk.
  • a record circuit processes a conventional composite video signal and produces an analog signal which is connected directly to the read/write head and recorded on one track of the storage disk.
  • a playback circuit retrieves the analog signal from one of the selected tracks of the video disk via the read/write head and reconstitutes the composite video signal.
  • Control means a microprocessor, responds to external instructions, such as a keyboard, a computer port input, or similar control input, selects the particular circular track on the storage disk, and selects the storage mode or retrieval mode for the apparatus.
  • the record circuit of the present invention separates a
  • conventional composite video signal into its luminance and chroma components, down-converts the chroma component by a reference frequency, preferably about 4 MHz, frequency modulates the luminance component, recombines the modulated luminance and down-converted chroma components to produce an analog signal for storage on the disk via one of the read/write heads.
  • the playback circuit upon receiving the analog signal from the read/write head separates the luminance and chroma components, demodulates and delays the luminance component, up-converts the chroma component back to its original frequency in a conventional video signal and subsequently recombines the components to recover the composite video signal for display on a standard video monitor.
  • an erase circuit which may be either a high frequency oscillator or a decreasing reversing d.c. current switch.
  • the microprocessor tor the apparatus upon receiving a command to record an image, first initiates an erase sequence which, in one embodiment, connects the high frequency oscillator to the read/write head to record the erase frequency for a predetermined time. In another embodiment, the microprocessor connects a decreasing reverse d.c. current switch to the read/write head so that each nacc
  • SUBSTITUTE SHEET of the read/write head over the circular track has a decreasing current density. Consequently, the track is totally degaussed prior to recording the next still color image on the particularly selected circular track.
  • the image storage and retrieval apparatus of the present invention assures high quality image storage and retrieval by compensating for jitter that inevitably occurs in the speed of the spinning storage disk.
  • an encoder connected to the spindle of the storage disk produces a rotation signal which, during the storage mode, is constantly compared in a phase lock loop to the video sync signal from the incoming composite video signal in order to control the servo-motor which drives the storage disk.
  • the output ot the encoder produces the reference frequency which is used to both down-convert the chroma signal in the record circuit and up-convert the chroma signal in the playback circuit.
  • the encoder produces a reference signal which is used in a signal processor to modulate the primary red, green, and blue signals prior to producing the conventional composite video signal with the luminance and chroma components.
  • an auxiliary addressable digital memory which has a number of
  • the .auxiliary memory is addressed by the microprocessor simultaneously with addressing the storage disk, and the encoder produces a word count within each memory bank so that as the storage disk spins, the digital memory under control of the encoder steps along with the storage disk. Therefore, corresponding data can be stored in the auxiliary memory, and upon retrieval of the still image from the storage disk, the auxiliary memory, stepping along with the storage disk, can output the auxiliary infomrafcion to a display or to be used for further control.
  • the information stored can be information relating to the jitter experienced by the storage disk during the storage mode. Upon retrieval, that stored error information can be retrieved and used to compensate the recovered analog signal and remove the effects ot the time base errors that occur during storage and retrieval.
  • a digital frame memory is provided to hold a single frame or image while the next image is retrieved from the storage disk so that the two images can be mixed with each other to produce special effects such as dissolving, overlaying, blending, or
  • Figure 1 is a block diagram showing the image storage and retrieval apparatus of the present invention
  • Figure 2 is a block diagram of the record circuit of the present invention
  • Figure 3 is a block diagram of the playback circuit ot the present invention
  • Figure 4 is a block diagram of. the erase circuit of the present invention.
  • Figure 5 is a block diagram of the servo-control circuit of the present invention.
  • Figure 6 is a block diagram showing one means ot time base compensation during the storage mode
  • Figure 7 is a block diagram showing one means ot time base compensation during the retrieval mode
  • Figure 8 is a block diagram showing another means ot time base compensation during the storage mode
  • Figure 9 is a block diagram showing a modified record circuit
  • SUBSTITUTESHEET Figure 10 is a block diagram showing a modified playback circuit
  • Figure 11 is a block diagram showing an addressable digital auxiliary memory which "walks along" with the storage disk
  • Figure 12 is a block diagram showing one means of using the auxiliary memory to provide time base correction during the retrieval mode.
  • Figure 13 is a block diagram showing a digital single image digital memory for mixing two images during the retrieval mode.
  • the apparatus includes a main storage medium or disk drive 11.
  • the storage medium includes a set ot magnetic disks 12 and 14 mounted on a spindle 16 which spindle is rotated by a servo-
  • the storage medium 11 also includes a read/write head assembly 22 which includes a read/write head 24 that is mounted adjacent to the top surface 13 of the disk 12, a read/write head 26 which is mounted adjacent to the bottom surface 15 of the disk 12, a read/write head 28 which is mounted adjacent to the top surface 17 ot the disk 14, and a read/write head 30 which is mounted adjacent to the bottom surface 19 of the disk 14.
  • the read/write head assembly 22 simultaneously moves the heads 24, 26, 28, and 30 radially across the disks 12 and 14 under control of a head drive means 32.
  • the tracks 34 and 35 together (along with two similar radially aligned tracks on the bottom surfaces 15 and 19 of disks 12 and 14) define an imaginary cylinder.
  • the head drive means 32 positions the head assembly 22 so that the heads 24 and 28 are located above tracks 34 and
  • the storage medium 11 also has a disk drive microprocessor 38, which by means of output 40, controls the head drive 32 and therefore selects the desired tracks by positioning read/write heads 24, 26, 28, and 30.
  • the output signal on line 42 controls the speed of the motor 18.
  • a sensor 44 is mounted adjacent the encoder disk 20 and senses the rotation ot the spindle and provides that information to the microprocessor 38 by means of input line 46 so that the microprocessor 38, via output 42, can control the speed of the spindle as required.
  • the storage medium 11 including the disks 12 and 14, motor 18, encoder 20, head assembly 22, head drive 32, and the microprocessor 38 are preferably implemented by use of a La Pine Titan 20 Disk Drive available from La Pine Technology, Milpitas, California. Such a disk drive, is typically used in connection with providing additional storage tor digital information for personal computers.
  • the retrieval and storage apparatus ot the present invention comprises a record
  • SUBSTITUTE SHEET circuit 50 receives a conventional composite video signal at its input 54, processes that signal, and transmits the processed video signal to head multiplexing circuit 56 via record output 58, isolation switch 60, and transmission line 62.
  • the processed video signal on line 58 is an analog signal which is connected through the head multiplex circuit 56 to any one ot the four output lines 64, 66, 68, and 70 which are connected respectively to read/write heads 24, 26, 28, and 30 for storing the analog signal onto one of the four selected tracks on one ot the two disks.
  • the information sensed by one of the four read/write heads 24, 26, 28, and 30 is connected via the head multiplex circuit 56 to the transmission line 62, through isoloation switch 60, and to input 72 of the playback circuit 52.
  • the playback circuit 52 receives the analog signal on line 72 and reconstitutes the composite video signal on its output 74 which is connected to monitor 76 and to auxiliary output 78.
  • the record circuit 50 and playback circuit 52 will be described in greater detail below in connection with Figures 2 and 3.
  • the image storage and retrieval apparatus 10 is operated under the control ot control means 80 which is a microprocessor.
  • the microprocessor 80 receives commands from
  • S UBSTITUTESHEET any appropriate input means such as keyboard 92 or an RS-232 computer port 94.
  • the RS-232 port 94 refers to a standard port with defined pin connections, signal levels, and the ' like promulgated by the Electronics Industrustries Association of Washington, D.C, denoted as RS-232-C (August, 1969) and entitled "Interface Between Data Terminal Equipment and Data Communications Equipment Employing Serial Binary Data Interchange".
  • the microprocessor also provides an indication on line 96 ot the particular image being stored or retrieved which status is then displayed on display 98.
  • the microprocessor 80 is preferrably a Zilog Z-8 manufactured by Zilog, Inc. of Cupertino, California.
  • the microprocessor 80 by means of output 84 instructs the disk drive microprocessor 38 to move the head assembly 22 radially in or out, and the output on line 82 tells microprocessor 38 how far the head assembly 22 should be moved radially.
  • the microprocessor 38 Upon receipt of the direction and step instructions on lines 84 and 82, the microprocessor 38 instructs head drive 32 to move the head assembly 22 so that the read/write heads 24, 26, 28, and 30 are adjacent a particular selected cylinder and the tour circular tracks on the disks that define that cylinder.
  • microprocessor 80 has caused the microprocessor 38 to select a particular cylinder, the microprocessor 80
  • SUBSTITUTESHEET selects one of the read/write heads 24, 26, 28, or 30 by means of a multiplex instruction on line 86 which controls multiplex circuit 56 and causes multiplex circuit 56 to select one of its signal lines 64, 66, 68, and 70.
  • the microprocessor 80 also selects the storage mode of the retrieval mode for the apparatus 10. If the storage mode is selected, the microprocesor 80 first selects the track and head, and then in accordance with another aspect ot the present invention, the microprocessor 80 via output line 102 activates erase circuit 100.
  • the erase circuit 100 connects an erase signal to transmission line 62 via erase output 104 and then to the selected head ot the disk drive via the multiplexer 56.
  • the microprocessor While the erase sequence is enabled, the microprocessor also issues a command on output 108 to open isolation switch 60 which assures that the erase signal on line 104 is not connected back into the record circuit 50 or the playback circuit 52.
  • the erase circuit is selected for predetermined amount ot time to assure that the selected track has been appropriately erased and degaussed. The erase circuit will be described in greater detail below in connection with Figure 4.
  • isolation switch 60 is closed, and the microprocessor 80 by means ot output line 106 selects record circuit 50 and disables playback circuit
  • SUBSTITUTESHEET 52 With the record circuit 50 enabled, the standard composite video signal on line 54 is processed an dconnected via lines 58 and 62 and multiplex circuit 56 to the selected read/write head. Once the storage sequence has ended, and an instruction tor retrieval has been received by the microprocessor 80, the microprocessor, after selecting the desired track and head, issues a command on line 106 to disable the record circuit 50 and to enable the playback circuit 52. the playback circuit 52 receives the recorded analog signal and reproduces the original composite video signal.
  • the apparatus 10 comes up in the retrieval mode when turned on.
  • An automatic initialization sequence in disk drive microprocessor 38 occurs which places the head stack assembly at tracks 000, the outermost track and gives an indication to microprocessor 80 ot the 000 position on line 88.
  • the main control microprocessor 80 then takes control of all aspects ot the operation ot the unit including updating the display 98 with the current image number and monitoring the keyboard 92 for operator input. If one desires to view or record a different image other than the one currently being viewed, the number is entered through keyboard, calculations are made within main control microprocessor 80, and the appropriate direction and step
  • SUBSTITUTE SHEET signals are sent to the processor 38 via lines 82 and 84 to move the head assembly 22 to the appropriate cylinder and tracks.
  • the microprocessor 80 selects the- appropriate read/write head by means of control lin 86 and multiplexer 56.
  • the notation standard used tor the present invention is one in which the outermost cylinder contain the lowest numbered tracks. Starting at the top surface 13 and the outside track, the surfaces are numbered #0, #1, #2, and #3 (top to bottom) on the first cylinder, cylinder #0. the first image, image #0, is therefore on the topmost surfaces 13 of disk 12. It is very simple to determine cylinder and surface numbef for any given video image. One simply divides the number ot the desired image by 4 (the number ot surfaces). The quotient is the number of the cylinder, and the remainder is the surface number. For example, to determine the location of image #1733, dividing 1733 by 4 gives a result ot 433 with a remainder of 1. Therefore, image 1733 is located on cylinder #433, surface #1.
  • the record circuit 50 includes a luminance/chroma separator circuit 120, a luminance FM
  • modulator 122 a mixer 124 an enable switch 126, a heterodyne frequency converter 128, a reference oscillator 130, a low pass filter 144.
  • a standard composite video signal is connected to input 54 of the record circuit 50.
  • the composite video signal on input 54 is fed to luminance/chroma separator 120 where, using conventional separation techniques, the luminance signal is separated and made available on line 132, the chroma signal is separated and made available on line 134, and the video sync signal is separated and made available on line 136.
  • the luminance signal on line 132 is fed to the luminance FM Modulator 122 where it is modulated in conventional fashion, and the FM modulated luminance signal appears on line 138.
  • the chroma signal on line 134 is connected to heterodyne frequency converter 128 where the chroma signal is beat with a first reference frequency on input 140 from the reference oscillator 130.
  • the reference frequency is 4.268 MHz which, when heterodyned with the 3.58 MHz chroma signal on line 134, produces sum and difference frequencies on output line 142.
  • the low pass filter 144 eliminates the high frequency produced by the sum of the reference frequency and the chroma signal and passes the low frequency difference signal to its output 146.
  • the signal on output line 146 from the low pass filter has a frequency of approximately 688 KHz.
  • the down-converted chroma signal on line 146 is then mixed with the FM modulated luminance signal on line 138 by mixer 124 to produce a composite processed analog video signal on line 148.
  • the microprocessor 80 produces an enable signal on line 106 which closes enable switch 126 to connect the processed analog video signal on line 148 to the output 58 of the record circuit 50.
  • the processed analog video signal on line 58 is then connected through isolation switch 60, to transmission line 62, to multiplexer 56, and to the selected head.
  • FIG. 3 there is shown a block diagram ot the playback circuit 52 which comprises a disable switch 150, a high pass filter 152, an amplifier clipper 154, a luminance FM demodulator 156, a delay line 158, a mixer 160, a low pass filter 162, an automatic gain control 164, a reference oscillator circuit 166, and a heterodyne frequency converter 186.
  • the playback circuit 52 receives the analog video signal from the head on input line 72. If the retrieval mode has been selected by the microprocessor 80, disable switch 150 is closed by a signal on line 106 from the microprocessor, and the analog video signal on line 72 is connected to line 170.
  • the analog signal on line 170 has the same frequency composition as the signal produced by the record circuit on line 58.
  • the analog video signal on line 170 is connected to the high pass filter 152 which separates the high frequency component, which is the luminance component, and connects the luminance component to line 172.
  • the luminance component on line 172 is amplified, and the peaks are clipped in conventional fashion by amplifier clipper 154.
  • the output on line 174 is connected to the luminance FM demodulator 156, and the luminance component of the original video signal is recovered on line 176.
  • the luminance component is then delayed for a predetermined amount of time by a delay line 158, and the delayed luminance component appears at line 178 which is the input to mixer 160.
  • the low pass filter 162 extracts the chroma component from the processed analog video signal on line 170 and feeds the chroma component to the automatic gain control circuit 164 via line 180.
  • the automatic gain control adjusts the gain ot the chroma component.
  • the chroma component on line 182 at the output of the automatic gain control has a characteristic frequency of 688 kHz with disk jitter errors superimposed thereon.
  • the chroma component on line 182 is connected to the upconverter modulator 190 which sums the frequency of the chroma signal (688 kHz with jitter errors) with a reference frequency ot 3.58 MHz on line 184,
  • the up-converter modulator 190 produces at its output 192 the sum of the frequency on line 184 (3.58 MHz) and the chroma signal on line 182 (688 kHz).
  • the sum signal on line 192 has a frequency of 4.268 MHz and is connected to phase lock loop 194 where it is compared to the output of up-converter modulator 196 on line 198.
  • the outpout of the phase lock loop on line 200 controls the voltage controleld oscillator 202 to a frequency of 688 kHz which appears at its outpout on line 204.
  • the 688 kHz output on line 204 is up-converted by the 3.58 MHz.
  • the up-converted chroma component on line 208 is connected to the mixer 160 where it is combined with delayed luminance component on line 178 to reproduce the standard video signal on line 74.
  • the erase circuit 100 includes a flip-flop 202, counter 214, and decreasing current switch 216.
  • the microprocessor 80 initiates an erase sequence, it enables the erase circuit 100 by means ot an erase command on input 102 which sets flip-flop 212 producing a logic "1" on its Q output 218.
  • the logic "1" on line 218 enables counter 214 which beings counting witheach successive index pulse on line 210.
  • the index pulses on line 210 are produced by the microprocessor 80 each time the microprocessor 38 for the disk drive determines that a single revolution ot the dislc has occurred.
  • the index pulses are fed from microprocessor 38 to microprocessor 80 by means ot line 90, and the index pulses on line 90 are then passed by microprocessor 80 to the erase circuit on line 210.
  • the count 214 sequentially puts a logic "1" on eahc of its outpouts 220, 222, 224, 226, 228, 230, and 232. With each logic "1" on outpouts 220-232 the current switch 216 produces a reverse d.c. current on its output 104 which is connected through transmission line 62 and multiplexer 56 to the selected head.
  • the reversing current switch 216 produces a high d.c. current on its output 104.
  • the reverse current switch With each successive logic “1" on lines 224, 226, 228, and 230, the reverse current switch produces lower and lower d.c. current levels at its output 104. Once the count has reached N with a logic "1" on line 230, the reverse current switch produces the lowest current, and with the next countym, the counter 214 produces a logic "1" at its output 232 which resets tlip-flop 212 and disables counter 214. Once the counter 214 has counted through its sequence from 1 to N and has been disabled, the erase sequence ends.
  • reverse current switch 216 may be replaced by a high frequency oscillator which produces a 12
  • the oscillator is enabled until the counter 214 has counted to N + 1.
  • the erase sequence assures that the track is totally erased of a prior image and appropriately degaussed so that storage on that track will not be affected by residual effects of the previous image.
  • a servo-control circuit 250 comprising a phase lock loop 252 and a voltage controled oscillator 254.
  • the microprocessor 38 of the disk drive 11 has a stable oscillator which provides a timing reference for the microprocessor to use in controlling the speed of the spindle 16.
  • the microprocessor 38 sends a control signal on line 42 to motor amplifier 258 which in turn controls the speed of the motor 18.
  • the speed of the spindle 16 is sensed by means ot the encoder 20 and sensor 44, and the encoder signal is connected back via line 46 to the microprocessor 38 to provide adjustment of the speed of the motor accordingly.
  • line 46 is connected to the phase lock loop 252 through microprocessor 38 and microprocessor 80.
  • the phase lock loop also receives the video sync signal on line 256 from the. record circuit 50.
  • the phase lock loop compares the speed of the motor represented by the encoder signal on line 46 to the video sync signal on line 256 and produces a difference signal on line 260.
  • the difference signal on line 260 then serves to control the voltage controleld oscillator 254 which produces a timing reference on its output 262.
  • the voltage controlled oscillator 254 thereby replaces the stable oscillator previously described which provided the timing to the microprocessor 38. Consequently, the servo-control circuit 250 controls the speed of the motor 18 in synchronization with the video sync signal. While the servo-control circuit 250 cannot eliminate jitter from the speed of the disks, it does assure that, in a gross sense at least, the disks are rotating once for each complete video image.
  • a reference frequency circuit 270 which comprises the encoder 20, its sensor 44, and a frequency converter 272.
  • Figure 6 also shows the record circuit 50 which receives the composite video signal at its input 54 and produces the processed analog video signal at its output 58 as previously described, the processed analog video signal at output 58 is connected through isolation switch 60 and multiplexer 56 to ont of the four heads 24, 26, 28, and 30.
  • the reference frequency circuit 270 senses the speed of the spindle 16 by means of encoder 20 and sensor 44.
  • the encoder signal on line 46 which is proportional in frequency converter 272 (as well as to the microprocessor 38) where it is converted to a reference frequency of 4.2 ' 68 MHz on line 274 for the nominal rotational speed ot the disks.
  • the reference frequency on line 274 varies in frequency in accordance with the variations in the speed of the spindle 16. Therefore, when the reference frequency on line 274 is connected to heterodyne frequency converter 128 ot the record circuit 50, the resulting frequencies from the heterodyne frequency converter 128 and therefore from the mixer 124 vary in accordance with the variations in the speed of the disk, consequently, the frequency ot the signal on line 58 at the output of the record circuit is time base compensated when it is recorded onto the disk.
  • the reference signal could also be produced by providing a prerecorded reference signal on the magnetic disk and that the term encoder as used herein refers to both a separate encoder such as 20 and the disk itself with a reference frequency recorded thereon.
  • a reference frequency circuit 280 comprising the same elements as the reference frequency circuit 270.
  • the 4,268 MHz signal at the output 274 ot the frequency converter 272 is connected to the frequency converter 168 of the playback circuit 52. Consequently, if jitter re ' sults in the speed ot the disks during retrieval, that jitter also appears in the frequency on line 274 so that when the chroma component is being up-converted, the jitter at the input 72 to the playback circuit 52 is compensated by an offsetting jitter in the frequency on line at 274.
  • the reference frequency circuits 270 and 280 together provide complete time base compensation for the video signals both during storage and retrieval.
  • a signal processor 300 which includes a matrix circuit 302, a red- minus-lummance modulator 304, a blue-minus-luminance modulator 306, a phase shift circuit 308, and a combining amplifier 310.
  • the outputs 132 and 134 of the signal processor 300 are connected to the record circuit 50 at lines 132 and 134 as shown in Figure 2.
  • the Y/C separator 120 may be eliminated. Otherwise, the luminance signal on line 132 and the chroma signal on line 134 are processed for recording in the same fashion as previously described in connection with record circuit 50.
  • an image 312 is recorded by a video camera 314 in conventional fashion to produce a red signal on line 316, a green signal on line 318, and a blue signal on line 320.
  • the camera 314 also has an oscillator which produces a sync signal on line 136.
  • the red, green, and blue signals are connected to matrix circuit 302 which produces a luminance signal on line 132, a red- minus-luminance signal on line 322, and a blue-minus- luminance signal on line 324.
  • the color components on lines 322 and 324 are modulated with a 3.58 MHz reference signal on line 326.
  • the 3.58 MHz signal on line 326 is derived from the frequency converter 272 shown in Figures 6 and 7 and varies in accordance with any variation in the speed of the disk drive.
  • the 3.58 MHz reference signal on line 326 is connected to red-minus-luminance modulator 304 and to blue- minus-luminance modulator 306 through 90° phase shift circuit
  • the outpout 328 and 330 of the red-minus-luminance modulator 304 and the blue-minus-luminance modulator 306 respectively are connected to combining amplifier 310 which combines the two color components into the 3.58 MHz chroma signal on line 134.
  • the chroma signal is compensated at the time it is modulated to 3.58 MHz and again which it is down-converted to 688 kHz in the converter 128 ( Figure 2). It should also be appreciated tha the luminance signal on line 132 and the chroma signal on line 134 could be recorded on two separate tracks on the disks for later separate retrieval and processing.
  • the record circuit 50 of Figure 2 is replaced by a modified record circuit 360 which includes FM modulators 362, 364, and 366 with outputs 368, 370, and 372 respectively.
  • the video camera generates separate red signal 316, green signals 318, and blue signal 320.
  • Each signal is separately FM modulated by modulators 362, 364, and 366 which are conventional in
  • the outputs of the FM Modulators are connected directly to recording heads 24, 26, and 28, respectively, through appropriate isolation switches such as 60. Consequently, each ot the recording heads 24, 26, and 28 separately records the red, green, or blue signal on three separate tracks ot the disks.
  • the playback circuit 380 comprises FM demodulators 382, 384, and 386, matrix circuit 388, red- minus-luminance modulator 390, blue-minus-luminance modulator 392, phase shift circuit 394, combining amplifier 396, and combining amplifier 398.
  • the analog signal from heads 24, 26, and 28 are received on input line 400 for red, 402 for green, and 404 for blue.
  • the color component signals are demodulated by FM demodulators 382, 384, and 386, and the demodulated signals are connected to the matrix circuit 388.
  • the matrix circuit 399 arithmetically combines the demodulated color conponents to produce a luminance signal on
  • the chroma signal on line 412 and the luminance signal on line 406 are then combined by combining amplifier 398 to produce a standard composite video signal on line 74 wh i ch is then , wi th re fe rence to F ig ure 1 , connected to monitor 76 and to auxiliary output 78.
  • auxiliary digital memory 420 having a memory array 425 , which is divided into N number of memory banks 426 with each bank h av i ng M number of words 4 28. The banks are selected by a binary counter 430 , and the words are selected by a binary counter 432.
  • the auxiliary memory 420 has a data input 422 , a data outpout 424 , a clock input 350 , and address
  • the auxiliary memory 420 is addressed by the microprocessor 80 so that each banJ corresponds to a single circular track on the disks.
  • the signals on lines 82 and 84 by means ot a binary counter 430 select a group of tour banks corrsponding to the radial position of the head assembly 22, and the signal on line 86 selects a bank within the selected group which corresponds to one of the four heads which has been selected for storage or retrieval.
  • the encoder 20, the sensor 44, and the frequency converter 272 produce a synchronized clock on line 350.
  • the clock on line 350 controls the binary counter 432 which continuously counts from 1 to M number of words in each bank. Consequently, with the banks selected by the address from the processor 80, the auxiliary memory 420 cycles from word 1 to word M and repeats in synchronization with the disk making one full revolution. Therefore, it can be said that the words in each memory bank "walk along" with the information on the disks.
  • a time base correction circuit 500 comprises a comparator 502, a stable time base oscillator 504, a switch 506, summing circuit 508, and time base corrector 510.
  • the comparator receives at its input 46 the signal from the encoder 20 and sensor 44 and receives the output ot the stable oscillator 405 at input 512.
  • the comparator produces a digital error signal on line 514 which is proportional to the variation between the speed of the spindle 16 (line 46) and the frequency of the stable time base oscillator 504 (line 512).
  • switch 506 is connected to input 422 of the auxiliary memory 420, and the digitized error signal on line 514 relating to the jitter is stored in the memory 420 as the disk makes on one revolution.
  • switch 506 is toggled to line 516, and the auxiliary memory 420 begins reading out the digitized error information onto its output 424.
  • the comparator continues to produce digital time base error information on line 514 (and therefore line 516) which is summed with the time base error information from the auxiliary memory 420 by summing circuit 508.
  • a time base correction signal is produced by the summing circuit 508 on line 518.
  • the time base correction signal on line 518 is
  • the frame memory circuit comprises a digital memory 602, analog- to-digital (A/D) converter 604, digital-to-analog converter (D/A) 606, and mixer 608.
  • the processor 80 first instructs the frame memory 602 via line 614 to store the image that is being retrieved during the retrieval mode. That is accomplished by feeding the video signal on line 74 from the playback circuit 52 to the A/D converter 604 via input 610.
  • the A/D converter 604 digitizes the video signal from the playback circuit and feeds the digitized image to the frame memory 602 via line 612.
  • the main processor 80 calls tor the next image to be retrieved from the storage medium 11 as has been previously described.
  • the microprocessor 80 commands the frame memory 602 via line 614 to output the stored image in digital form onto its output 616.
  • the image represented by the signal on line 616 is converted from digital to analog by D/A converter 606, and an analog video signal results on line 618.
  • the playback circuit 52 produces a composite video signal on its output 74.
  • the signal on line 618 represents the first image, and the signal on line 74 presents the next image.
  • the two images then, in accordance with conventional mixing techniques carried out by a mixer circuit 608, can be dissolved, overlaid, faded one to the other, or merged to provide a composite outpout on line 620.
  • the present invention may also include additional features which enhance its usefulness.
  • the microprocessor 80 may be controlled by a remote control 622 much in the fashion ot the remote control ot a conventional slide projector.
  • the microprocessor may also select images under the control ot an audio tape device 624 which can provide a time sequence of image retrieval all in relationship to the audio being presented.

Abstract

There is disclosed a still image storage and retrieval apparatus that is capable of storing and retrieving a large number of images from a magnetic disk storage medium (12, 44). The apparatus uses a color under recording format, and the disk speed is synchronized to the video sync signal. The recording and playback signals (64, 66, 68, 70) are time base compensated to offset the effect of jitter in the disk speed by using reference frequencies (46) from the disk drive (18) to down-convert and up-convert the color signal. In another embodiment a reference signal from the disk (12, 14) is used to modulate the color signals. In another embodiment a digital ''wall along'' memory (420) stores time base error information during recording for time base error correction during playback. A one image memory (602) is also provided to allow for transition between images during playback.

Description

IMAGE STORAGE AND RETRIEVAL APPARATUS
BACKGROUND OF THE INVENTION
This invention relates generally to an image storage and retrieval apparatus and more particularly relates to an apparatus for storing more than 2000 still color video images on a storage medium, such as a magnetic disk, and retrieving the images for display and processing.
Current digital recording with its attendant cost has prevented high density storage of still color video images and high speed random access with erasability. The problem with storage of color images in digital form is the tremendous amount of storage capacity required, typically 500+ kilobytes of storage per image. Optical discs, while providing high density storage, are not erasable at reasonable costs.
In video recording, the luminance and color components of a video signal are either recorded together on a single magnetic track or are recorded separately on two or more tracks. Predictably, there are advantages and drawbacks to each approach. Single track recording requires less recording media space and thereby increases the number of images that can be placed on a given magnetic media.
SUBSTITUTESHEET Recording the video signal components on two or more tracks usually improves the image quality, but severely complicates the apparatus and reduces the storage capacity of a given media by one half or more. Early video disk recorders for replays were pioneered by
Ampex and others in the 1960's and used both rigid and floppy disk magnetic media for storage of images. These systems typically used a narrow band FM recording of the modulated analog signal and stored a signal video frame with each rotation of the disk. Although providing the user with some excellent advantages, such as a high image storage density and quicJc access times, - these units were sufficiently expensive to limit their use to high priced systems in broadcasting and medical imaging. Further, these early units were limited by the irregularities in and on the surface of the recording media. This led researchers at that time to discover that frequency modulation, versus amplitude modulation, was a more effective way to encode the video signal. These systems also required a high head-to-media relative velocity of 1,000 to 2,000 inches per second, due to head gap lengths, short video wave lengths required, and high signal-to-noise requirements. In the floppy disk versions of these systems where the heads were in constant contact with the media, the useful life was limited, usually less than
1,000 hours. In the rigid disk versions, useful life might approach 2,500 hours — prolonged by the air space between the heads and media, but limited due to manufacturing imperfections, wear from occasional head-to-media contact, and other factors.
Image storage technology today is characterized by the movement from film and slides to videotape and video disk to digitized images in digital mass storage. This recent technology has taken two directions: the first is a trend toward digital video disk or CD-ROM (Compact Disk - Read Only Memory) ; the second, a trend toward WORM (Wright Once, Read Many) storage. Both of these technologies have significant drawbacks in that they are not erasable and suffer from high media storage capacity requirements. The market today has seen the introduction of lower cost, high quality digitized storage of images. However, the problem as previously noted with storage of color images in digital form is that it takes a tremendous amount ot information storage capacity, typically 500+ kilobytes of storage per image. The need for a compact, inexpensive, totally self- contained image recorder, storage unit, playback and monitoring device for storing large numbers of high quality still color images is apparent in several fields: security and surveillance, entry access systems, computer peripherals,
SUBSTITUTE SHEET training devices, and picture archiving systems, and as a replacement for color slide projectors, to name only a few.
SUMMARY OF THE INVENTION
It is therefore an object of the present invention to provide an image storage and retrieval apparatus capable of storing a large number of high quality still color images and retrieving those images rapidly for display and further processing.
It is further an object ot the present invention to provide means for correcting anomalies in the time base of the video signals which anomalies result from storage and/or retrieval ot the still color images.
It is likewise an object ot the present invention to provide an image storage and retrieval apparatus having an auxiliary memory for storing corresponding data such as time of day, date, camera lens information, time base error information, etc., corresponding to each of the stored still color images.
It is also an object of the present invention to provide means for holding a first image retrieved from the storage medium during the subsequent retrieval of a second image from the storage medium so that the two images may be dissolved, blended, overlaid, or compared in other fashions.
SUBSTITUTESHEET It is likewise an object of the present invention to provide an image storage and retrieval apapratus in which the storage medium is erasable so that images may be stored or replaced by other images as desired. In order to attain the foregoing objections, the image storage and retrieval apparatus stores and retrieves a number of still images from a storage medium. The apparatus comprises a storage medium, preferably a high speed magnetic hard disk, a servo-controlled motor for rotating the disk at a preselected speed, read/write heads and circuitry for selectively positioning the read/write heads to select any one of a number ot circular tracks on the storage disk. A record circuit processes a conventional composite video signal and produces an analog signal which is connected directly to the read/write head and recorded on one track of the storage disk. A playback circuit retrieves the analog signal from one of the selected tracks of the video disk via the read/write head and reconstitutes the composite video signal. Control means, a microprocessor, responds to external instructions, such as a keyboard, a computer port input, or similar control input, selects the particular circular track on the storage disk, and selects the storage mode or retrieval mode for the apparatus.
The record circuit of the present invention separates a
conventional composite video signal into its luminance and chroma components, down-converts the chroma component by a reference frequency, preferably about 4 MHz, frequency modulates the luminance component, recombines the modulated luminance and down-converted chroma components to produce an analog signal for storage on the disk via one of the read/write heads. The playback circuit upon receiving the analog signal from the read/write head separates the luminance and chroma components, demodulates and delays the luminance component, up-converts the chroma component back to its original frequency in a conventional video signal and subsequently recombines the components to recover the composite video signal for display on a standard video monitor. In order to assure clean re-recording of substitute images, an erase circuit is provided which may be either a high frequency oscillator or a decreasing reversing d.c. current switch. The microprocessor tor the apparatus upon receiving a command to record an image, first initiates an erase sequence which, in one embodiment, connects the high frequency oscillator to the read/write head to record the erase frequency for a predetermined time. In another embodiment, the microprocessor connects a decreasing reverse d.c. current switch to the read/write head so that each nacc
SUBSTITUTE SHEET of the read/write head over the circular track has a decreasing current density. Consequently, the track is totally degaussed prior to recording the next still color image on the particularly selected circular track. The image storage and retrieval apparatus of the present invention assures high quality image storage and retrieval by compensating for jitter that inevitably occurs in the speed of the spinning storage disk. In one aspect ot the invention, an encoder connected to the spindle of the storage disk produces a rotation signal which, during the storage mode, is constantly compared in a phase lock loop to the video sync signal from the incoming composite video signal in order to control the servo-motor which drives the storage disk. In another aspect ot the present invention, the output ot the encoder produces the reference frequency which is used to both down-convert the chroma signal in the record circuit and up-convert the chroma signal in the playback circuit. In another aspect of the present invention, the encoder produces a reference signal which is used in a signal processor to modulate the primary red, green, and blue signals prior to producing the conventional composite video signal with the luminance and chroma components.
In another aspect ot the present invention, an auxiliary addressable digital memory is provided which has a number of
SUBSTITUTESHEET data banks each corresponding to a single recording track on the storage disk and a number of words within each bank. The .auxiliary memory is addressed by the microprocessor simultaneously with addressing the storage disk, and the encoder produces a word count within each memory bank so that as the storage disk spins, the digital memory under control of the encoder steps along with the storage disk. Therefore, corresponding data can be stored in the auxiliary memory, and upon retrieval of the still image from the storage disk, the auxiliary memory, stepping along with the storage disk, can output the auxiliary infomrafcion to a display or to be used for further control.
Also, in accordance with the same auxiliary memory, the information stored can be information relating to the jitter experienced by the storage disk during the storage mode. Upon retrieval, that stored error information can be retrieved and used to compensate the recovered analog signal and remove the effects ot the time base errors that occur during storage and retrieval. In another aspect ot the present invention, a digital frame memory is provided to hold a single frame or image while the next image is retrieved from the storage disk so that the two images can be mixed with each other to produce special effects such as dissolving, overlaying, blending, or
SUBSTITUTESHEET the like.
Other objects and advantages of the present invention will become apparent upon reading the following detailed description and upon reference to the drawings.
BRIEF DESCRIPTION OF THE DRAWINGS
Figure 1 is a block diagram showing the image storage and retrieval apparatus of the present invention;
Figure 2 is a block diagram of the record circuit of the present invention; Figure 3 is a block diagram of the playback circuit ot the present invention;
Figure 4 is a block diagram of. the erase circuit of the present invention;
Figure 5 is a block diagram of the servo-control circuit of the present invention;
Figure 6 is a block diagram showing one means ot time base compensation during the storage mode;
Figure 7 is a block diagram showing one means ot time base compensation during the retrieval mode; Figure 8 is a block diagram showing another means ot time base compensation during the storage mode;
Figure 9 is a block diagram showing a modified record circuit;
SUBSTITUTESHEET Figure 10 is a block diagram showing a modified playback circuit;
Figure 11 is a block diagram showing an addressable digital auxiliary memory which "walks along" with the storage disk;
Figure 12 is a block diagram showing one means of using the auxiliary memory to provide time base correction during the retrieval mode; and
Figure 13 is a block diagram showing a digital single image digital memory for mixing two images during the retrieval mode.
DETAILED DESCRIPTION OF THE INVENTION
While the invention will be described in connection with preferred embodiment, it will be understood that I do not intend to limit the invention to that embodiment. On the contrary, I intend to cover all alternatives, modifications, and equivalents as may be included within the spirit and scope of the invention as defined by the appended claims.
Turning to Figure 1, there is shown the image storage and retrieval apparatus 10 of the present invention. The apparatus includes a main storage medium or disk drive 11. The storage medium includes a set ot magnetic disks 12 and 14 mounted on a spindle 16 which spindle is rotated by a servo-
SUBSTITUTESHEET controlled motor 18 at a preselected speed. An encoder 20 is also attached to and rotates with the spindle 16. The storage medium 11 also includes a read/write head assembly 22 which includes a read/write head 24 that is mounted adjacent to the top surface 13 of the disk 12, a read/write head 26 which is mounted adjacent to the bottom surface 15 of the disk 12, a read/write head 28 which is mounted adjacent to the top surface 17 ot the disk 14, and a read/write head 30 which is mounted adjacent to the bottom surface 19 of the disk 14. The read/write head assembly 22 simultaneously moves the heads 24, 26, 28, and 30 radially across the disks 12 and 14 under control of a head drive means 32.
The disks 12 and 14-are divided into a number of concentric tracJ s on each ot the four surfaces, such as tracks 34 and 36 on the top surface 13 of the disk 12 and radially aligned corresponding tracks 35 and 37 on the top surface 17 of disk 14. The tracks 34 and 35 together (along with two similar radially aligned tracks on the bottom surfaces 15 and 19 of disks 12 and 14) define an imaginary cylinder. In order to record (write) information onto the tracks 34 and 35 in the storage mode or to sense (read) information recorded on tracks 34 and 35 in the retrieval mode, the head drive means 32 positions the head assembly 22 so that the heads 24 and 28 are located above tracks 34 and
SUBSTITUTESHEET 35 respectively. By moving the read/write heads 24, 26, 28, and 30 radially together to a particular selected cylinder and by selecting one ot the four heads as will be described in greater detail, a particular track on any one of the four disk surfaces can be selected for recording or for playback. The storage medium 11 also has a disk drive microprocessor 38, which by means of output 40, controls the head drive 32 and therefore selects the desired tracks by positioning read/write heads 24, 26, 28, and 30. The output signal on line 42 controls the speed of the motor 18. A sensor 44 is mounted adjacent the encoder disk 20 and senses the rotation ot the spindle and provides that information to the microprocessor 38 by means of input line 46 so that the microprocessor 38, via output 42, can control the speed of the spindle as required.
The storage medium 11 including the disks 12 and 14, motor 18, encoder 20, head assembly 22, head drive 32, and the microprocessor 38 are preferably implemented by use of a La Pine Titan 20 Disk Drive available from La Pine Technology, Milpitas, California. Such a disk drive, is typically used in connection with providing additional storage tor digital information for personal computers.
In addition to the disk drive 11, the retrieval and storage apparatus ot the present invention comprises a record
SUBSTITUTE SHEET circuit 50, a playback circuit 52, and control means 80. The record circuit 50 receives a conventional composite video signal at its input 54, processes that signal, and transmits the processed video signal to head multiplexing circuit 56 via record output 58, isolation switch 60, and transmission line 62. The processed video signal on line 58 is an analog signal which is connected through the head multiplex circuit 56 to any one ot the four output lines 64, 66, 68, and 70 which are connected respectively to read/write heads 24, 26, 28, and 30 for storing the analog signal onto one of the four selected tracks on one ot the two disks.
Alternatively, in the retrieval mode, the information sensed by one of the four read/write heads 24, 26, 28, and 30 is connected via the head multiplex circuit 56 to the transmission line 62, through isoloation switch 60, and to input 72 of the playback circuit 52. The playback circuit 52 receives the analog signal on line 72 and reconstitutes the composite video signal on its output 74 which is connected to monitor 76 and to auxiliary output 78. The record circuit 50 and playback circuit 52 will be described in greater detail below in connection with Figures 2 and 3.
The image storage and retrieval apparatus 10 is operated under the control ot control means 80 which is a microprocessor. The microprocessor 80 receives commands from
SUBSTITUTESHEET any appropriate input means such as keyboard 92 or an RS-232 computer port 94. The RS-232 port 94 refers to a standard port with defined pin connections, signal levels, and the' like promulgated by the Electronics Industrustries Association of Washington, D.C, denoted as RS-232-C (August, 1969) and entitled "Interface Between Data Terminal Equipment and Data Communications Equipment Employing Serial Binary Data Interchange". The microprocessor also provides an indication on line 96 ot the particular image being stored or retrieved which status is then displayed on display 98. The microprocessor 80 is preferrably a Zilog Z-8 manufactured by Zilog, Inc. of Cupertino, California.
The microprocessor 80 by means of output 84 instructs the disk drive microprocessor 38 to move the head assembly 22 radially in or out, and the output on line 82 tells microprocessor 38 how far the head assembly 22 should be moved radially. Upon receipt of the direction and step instructions on lines 84 and 82, the microprocessor 38 instructs head drive 32 to move the head assembly 22 so that the read/write heads 24, 26, 28, and 30 are adjacent a particular selected cylinder and the tour circular tracks on the disks that define that cylinder.
Once the microprocessor 80 has caused the microprocessor 38 to select a particular cylinder, the microprocessor 80
SUBSTITUTESHEET selects one of the read/write heads 24, 26, 28, or 30 by means of a multiplex instruction on line 86 which controls multiplex circuit 56 and causes multiplex circuit 56 to select one of its signal lines 64, 66, 68, and 70. The microprocessor 80 also selects the storage mode of the retrieval mode for the apparatus 10. If the storage mode is selected, the microprocesor 80 first selects the track and head, and then in accordance with another aspect ot the present invention, the microprocessor 80 via output line 102 activates erase circuit 100. The erase circuit 100 connects an erase signal to transmission line 62 via erase output 104 and then to the selected head ot the disk drive via the multiplexer 56. While the erase sequence is enabled, the microprocessor also issues a command on output 108 to open isolation switch 60 which assures that the erase signal on line 104 is not connected back into the record circuit 50 or the playback circuit 52. The erase circuit is selected for predetermined amount ot time to assure that the selected track has been appropriately erased and degaussed. The erase circuit will be described in greater detail below in connection with Figure 4.
Once the erase sequence has ended, isolation switch 60 is closed, and the microprocessor 80 by means ot output line 106 selects record circuit 50 and disables playback circuit
SUBSTITUTESHEET 52. With the record circuit 50 enabled, the standard composite video signal on line 54 is processed an dconnected via lines 58 and 62 and multiplex circuit 56 to the selected read/write head. Once the storage sequence has ended, and an instruction tor retrieval has been received by the microprocessor 80, the microprocessor, after selecting the desired track and head, issues a command on line 106 to disable the record circuit 50 and to enable the playback circuit 52. the playback circuit 52 receives the recorded analog signal and reproduces the original composite video signal.
In operation the apparatus 10 comes up in the retrieval mode when turned on. An automatic initialization sequence in disk drive microprocessor 38 occurs which places the head stack assembly at tracks 000, the outermost track and gives an indication to microprocessor 80 ot the 000 position on line 88. The main control microprocessor 80 then takes control of all aspects ot the operation ot the unit including updating the display 98 with the current image number and monitoring the keyboard 92 for operator input. If one desires to view or record a different image other than the one currently being viewed, the number is entered through keyboard, calculations are made within main control microprocessor 80, and the appropriate direction and step
SUBSTITUTE SHEET signals are sent to the processor 38 via lines 82 and 84 to move the head assembly 22 to the appropriate cylinder and tracks. In addition the microprocessor 80 selects the- appropriate read/write head by means of control lin 86 and multiplexer 56.
While other track and image notation schemes can be utilized by the apparatus depending on the particular application, the notation standard used tor the present invention is one in which the outermost cylinder contain the lowest numbered tracks. Starting at the top surface 13 and the outside track, the surfaces are numbered #0, #1, #2, and #3 (top to bottom) on the first cylinder, cylinder #0. the first image, image #0, is therefore on the topmost surfaces 13 of disk 12. It is very simple to determine cylinder and surface numbef for any given video image. One simply divides the number ot the desired image by 4 (the number ot surfaces). The quotient is the number of the cylinder, and the remainder is the surface number. For example, to determine the location of image #1733, dividing 1733 by 4 gives a result ot 433 with a remainder of 1. Therefore, image 1733 is located on cylinder #433, surface #1.
Referring to Figure 2, there is shown a block diagram tor the record circuit 50. The record circuit 50 includes a luminance/chroma separator circuit 120, a luminance FM
SUBSTITUTE SHEET
modulator 122, a mixer 124 an enable switch 126, a heterodyne frequency converter 128, a reference oscillator 130, a low pass filter 144.
A standard composite video signal is connected to input 54 of the record circuit 50. The composite video signal on input 54 is fed to luminance/chroma separator 120 where, using conventional separation techniques, the luminance signal is separated and made available on line 132, the chroma signal is separated and made available on line 134, and the video sync signal is separated and made available on line 136. The luminance signal on line 132 is fed to the luminance FM Modulator 122 where it is modulated in conventional fashion, and the FM modulated luminance signal appears on line 138. The chroma signal on line 134 is connected to heterodyne frequency converter 128 where the chroma signal is beat with a first reference frequency on input 140 from the reference oscillator 130. Particularly, the reference frequency is 4.268 MHz which, when heterodyned with the 3.58 MHz chroma signal on line 134, produces sum and difference frequencies on output line 142. The low pass filter 144 eliminates the high frequency produced by the sum of the reference frequency and the chroma signal and passes the low frequency difference signal to its output 146. the signal on output line 146 from the low pass filter has a frequency of approximately 688 KHz. The down-converted chroma signal on line 146 is then mixed with the FM modulated luminance signal on line 138 by mixer 124 to produce a composite processed analog video signal on line 148. If the apparatus 10 is in the storage mode, the microprocessor 80 produces an enable signal on line 106 which closes enable switch 126 to connect the processed analog video signal on line 148 to the output 58 of the record circuit 50. The processed analog video signal on line 58 is then connected through isolation switch 60, to transmission line 62, to multiplexer 56, and to the selected head.
Turning to Figure 3, there is shown a block diagram ot the playback circuit 52 which comprises a disable switch 150, a high pass filter 152, an amplifier clipper 154, a luminance FM demodulator 156, a delay line 158, a mixer 160, a low pass filter 162, an automatic gain control 164, a reference oscillator circuit 166, and a heterodyne frequency converter 186.
The playback circuit 52 receives the analog video signal from the head on input line 72. If the retrieval mode has been selected by the microprocessor 80, disable switch 150 is closed by a signal on line 106 from the microprocessor, and the analog video signal on line 72 is connected to line 170. The analog signal on line 170 has the same frequency composition as the signal produced by the record circuit on line 58. the analog video signal on line 170 is connected to the high pass filter 152 which separates the high frequency component, which is the luminance component, and connects the luminance component to line 172. The luminance component on line 172 is amplified, and the peaks are clipped in conventional fashion by amplifier clipper 154. The output on line 174 is connected to the luminance FM demodulator 156, and the luminance component of the original video signal is recovered on line 176. The luminance component is then delayed for a predetermined amount of time by a delay line 158, and the delayed luminance component appears at line 178 which is the input to mixer 160.
At the same time, the low pass filter 162 extracts the chroma component from the processed analog video signal on line 170 and feeds the chroma component to the automatic gain control circuit 164 via line 180. The automatic gain control adjusts the gain ot the chroma component. The chroma component on line 182 at the output of the automatic gain control has a characteristic frequency of 688 kHz with disk jitter errors superimposed thereon. The chroma component on line 182 is connected to the upconverter modulator 190 which sums the frequency of the chroma signal (688 kHz with jitter errors) with a reference frequency ot 3.58 MHz on line 184,
the output of oscillator 186. Oscillator 186 also produces a 3.58 MHz signal on its other output 188. The up-converter modulator 190 produces at its output 192 the sum of the frequency on line 184 (3.58 MHz) and the chroma signal on line 182 (688 kHz). The sum signal on line 192 has a frequency of 4.268 MHz and is connected to phase lock loop 194 where it is compared to the output of up-converter modulator 196 on line 198. The outpout of the phase lock loop on line 200 controls the voltage controleld oscillator 202 to a frequency of 688 kHz which appears at its outpout on line 204. The 688 kHz output on line 204 is up-converted by the 3.58 MHz. The up-converted chroma component on line 208 is connected to the mixer 160 where it is combined with delayed luminance component on line 178 to reproduce the standard video signal on line 74.
Turning to Figure 4, there is shown a block diagram of the erase circuit 100. The erase circuit 100 includes a flip-flop 202, counter 214, and decreasing current switch 216. When the microprocessor 80 initiates an erase sequence, it enables the erase circuit 100 by means ot an erase command on input 102 which sets flip-flop 212 producing a logic "1" on its Q output 218. The logic "1" on line 218 enables counter 214 which beings counting witheach successive index pulse on line 210. The index pulses on line 210 are produced by the microprocessor 80 each time the microprocessor 38 for the disk drive determines that a single revolution ot the dislc has occurred. The index pulses are fed from microprocessor 38 to microprocessor 80 by means ot line 90, and the index pulses on line 90 are then passed by microprocessor 80 to the erase circuit on line 210. The count 214 sequentially puts a logic "1" on eahc of its outpouts 220, 222, 224, 226, 228, 230, and 232. With each logic "1" on outpouts 220-232 the current switch 216 produces a reverse d.c. current on its output 104 which is connected through transmission line 62 and multiplexer 56 to the selected head. When the. first line 220 is a logic "1", the reversing current switch 216 produces a high d.c. current on its output 104. With each successive logic "1" on lines 224, 226, 228, and 230, the reverse current switch produces lower and lower d.c. current levels at its output 104. Once the count has reached N with a logic "1" on line 230, the reverse current switch produces the lowest current, and with the next countym, the counter 214 produces a logic "1" at its output 232 which resets tlip-flop 212 and disables counter 214. Once the counter 214 has counted through its sequence from 1 to N and has been disabled, the erase sequence ends.
Alternatively, the reverse current switch 216 may be replaced by a high frequency oscillator which produces a 12
MHz to 16 MHz output at line 104. The oscillator is enabled until the counter 214 has counted to N + 1. The erase sequence assures that the track is totally erased of a prior image and appropriately degaussed so that storage on that track will not be affected by residual effects of the previous image.
Another important aspect ot the present invention is the ability to compensate for time base errors in the storage and retrieval ot images that result from the inevitable jitter in the speed ot the spinning magnetic disks. Particularly, with reference to Figure 5, there is shown a servo-control circuit 250 comprising a phase lock loop 252 and a voltage controled oscillator 254. In accordance with conventional practice, the microprocessor 38 of the disk drive 11 has a stable oscillator which provides a timing reference for the microprocessor to use in controlling the speed of the spindle 16. The microprocessor 38 sends a control signal on line 42 to motor amplifier 258 which in turn controls the speed of the motor 18. The speed of the spindle 16 is sensed by means ot the encoder 20 and sensor 44, and the encoder signal is connected back via line 46 to the microprocessor 38 to provide adjustment of the speed of the motor accordingly.
In accordance with the present invention, line 46 is connected to the phase lock loop 252 through microprocessor 38 and microprocessor 80. The phase lock loop also receives the video sync signal on line 256 from the. record circuit 50. The phase lock loop compares the speed of the motor represented by the encoder signal on line 46 to the video sync signal on line 256 and produces a difference signal on line 260. The difference signal on line 260 then serves to control the voltage controleld oscillator 254 which produces a timing reference on its output 262. The voltage controlled oscillator 254 thereby replaces the stable oscillator previously described which provided the timing to the microprocessor 38. Consequently, the servo-control circuit 250 controls the speed of the motor 18 in synchronization with the video sync signal. While the servo-control circuit 250 cannot eliminate jitter from the speed of the disks, it does assure that, in a gross sense at least, the disks are rotating once for each complete video image.
Turning to Figure 6, and in connection with another important aspect of the present invention, there is shown a reference frequency circuit 270 which comprises the encoder 20, its sensor 44, and a frequency converter 272. Figure 6 also shows the record circuit 50 which receives the composite video signal at its input 54 and produces the processed analog video signal at its output 58 as previously described, the processed analog video signal at output 58 is connected through isolation switch 60 and multiplexer 56 to ont of the four heads 24, 26, 28, and 30. The reference frequency circuit 270 senses the speed of the spindle 16 by means of encoder 20 and sensor 44. The encoder signal on line 46, which is proportional in frequency converter 272 (as well as to the microprocessor 38) where it is converted to a reference frequency of 4.2'68 MHz on line 274 for the nominal rotational speed ot the disks. The reference frequency on line 274 varies in frequency in accordance with the variations in the speed of the spindle 16. Therefore, when the reference frequency on line 274 is connected to heterodyne frequency converter 128 ot the record circuit 50, the resulting frequencies from the heterodyne frequency converter 128 and therefore from the mixer 124 vary in accordance with the variations in the speed of the disk, consequently, the frequency ot the signal on line 58 at the output of the record circuit is time base compensated when it is recorded onto the disk. It should be appreciated that the reference signal could also be produced by providing a prerecorded reference signal on the magnetic disk and that the term encoder as used herein refers to both a separate encoder such as 20 and the disk itself with a reference frequency recorded thereon.
In connection with retrieval ot the analog video signal
from the disk and with reference to Figure 7, there is provided a reference frequency circuit 280 comprising the same elements as the reference frequency circuit 270. During retrieval, the 4,268 MHz signal at the output 274 ot the frequency converter 272 is connected to the frequency converter 168 of the playback circuit 52. Consequently, if jitter re'sults in the speed ot the disks during retrieval, that jitter also appears in the frequency on line 274 so that when the chroma component is being up-converted, the jitter at the input 72 to the playback circuit 52 is compensated by an offsetting jitter in the frequency on line at 274. Consequently, the reference frequency circuits 270 and 280 together provide complete time base compensation for the video signals both during storage and retrieval. In accordance with another aspect of the present invention, it is possible to provide time base compensation both in connection with the frequency conversion of the chroma signal or at an earlier stage in connection with generating the 3.58 MHz chroma signal. In tha connection and with reference to Figure 8, there is shown a signal processor 300 which includes a matrix circuit 302, a red- minus-lummance modulator 304, a blue-minus-luminance modulator 306, a phase shift circuit 308, and a combining amplifier 310. The outputs 132 and 134 of the signal processor 300 are connected to the record circuit 50 at lines 132 and 134 as shown in Figure 2. Consequently, in the modified version ot the record circuit 50 including the signal processor 300, the Y/C separator 120 may be eliminated. Otherwise, the luminance signal on line 132 and the chroma signal on line 134 are processed for recording in the same fashion as previously described in connection with record circuit 50.
In connection with the signal processor 300, an image 312 is recorded by a video camera 314 in conventional fashion to produce a red signal on line 316, a green signal on line 318, and a blue signal on line 320. The camera 314 also has an oscillator which produces a sync signal on line 136. The red, green, and blue signals are connected to matrix circuit 302 which produces a luminance signal on line 132, a red- minus-luminance signal on line 322, and a blue-minus- luminance signal on line 324. The color components on lines 322 and 324 are modulated with a 3.58 MHz reference signal on line 326. The 3.58 MHz signal on line 326 is derived from the frequency converter 272 shown in Figures 6 and 7 and varies in accordance with any variation in the speed of the disk drive. The 3.58 MHz reference signal on line 326 is connected to red-minus-luminance modulator 304 and to blue- minus-luminance modulator 306 through 90° phase shift circuit
308. The outpout 328 and 330 of the red-minus-luminance modulator 304 and the blue-minus-luminance modulator 306 respectively are connected to combining amplifier 310 which combines the two color components into the 3.58 MHz chroma signal on line 134.
Because the reference signal on line 326 varies in accordance with the jitter of the disk drive, the chroma signal is compensated at the time it is modulated to 3.58 MHz and again which it is down-converted to 688 kHz in the converter 128 (Figure 2). It should also be appreciated tha the luminance signal on line 132 and the chroma signal on line 134 could be recorded on two separate tracks on the disks for later separate retrieval and processing.
In accordance with another aspect ot the present invention, it may be desirable in connection with providing very high quality color pictures to record the red signal, green signal, and blue signal ech on a separate track on the magnetic disks. With reference to Figure 9, the record circuit 50 of Figure 2 is replaced by a modified record circuit 360 which includes FM modulators 362, 364, and 366 with outputs 368, 370, and 372 respectively. The video camera generates separate red signal 316, green signals 318, and blue signal 320. Each signal is separately FM modulated by modulators 362, 364, and 366 which are conventional in
nature. The outputs of the FM Modulators are connected directly to recording heads 24, 26, and 28, respectively, through appropriate isolation switches such as 60. Consequently, each ot the recording heads 24, 26, and 28 separately records the red, green, or blue signal on three separate tracks ot the disks.
With the modified record circuit 360 shown in Figure 9, it is necessary upon retrieval to modify the playback circuit to receive and process the individual recorded three color components. Turning to Figure 10, there is shown an alternative playback circuit 380 which can be used where each color component, red, green, nd blue, is recorded on an individual track. The playback circuit 380 comprises FM demodulators 382, 384, and 386, matrix circuit 388, red- minus-luminance modulator 390, blue-minus-luminance modulator 392, phase shift circuit 394, combining amplifier 396, and combining amplifier 398.
During retrieval, the analog signal from heads 24, 26, and 28 are received on input line 400 for red, 402 for green, and 404 for blue. The color component signals are demodulated by FM demodulators 382, 384, and 386, and the demodulated signals are connected to the matrix circuit 388. The matrix circuit 399 arithmetically combines the demodulated color conponents to produce a luminance signal on
line 406, and red-minus-luminance signals on line 408 , and a blue-minus-luminance signal on line 410. The two color component s ignals on l ine 408 and 410 are modulated by modulators 390 and 392 to the frequency of 3.58 MHz with each modulated color component being 90° out of phase from the other. The resulting modulated color components are combined by combining amplifier 396 to produce a single chroma signal on line 412. The chroma signal on line 412 and the luminance signal on line 406 are then combined by combining amplifier 398 to produce a standard composite video signal on line 74 wh i ch is then , wi th re fe rence to F ig ure 1 , connected to monitor 76 and to auxiliary output 78.
In accordance wi th another aspect of the present invention , it may upon occas ion be des irable to re cord certain information digitally concerning the nature of the image such as time , date, lens setting , or other pertinent information at the time the image is recorded on the disk. In that regard and with reference to Figure 11, there is shown an auxiliary digital memory 420 having a memory array 425 , which is divided into N number of memory banks 426 with each bank h av i ng M number of words 4 28. The banks are selected by a binary counter 430 , and the words are selected by a binary counter 432. The auxiliary memory 420 has a data input 422 , a data outpout 424 , a clock input 350 , and address
lines 82, 84, and 86. The auxiliary memory 420 is addressed by the microprocessor 80 so that each banJ corresponds to a single circular track on the disks. The signals on lines 82 and 84 by means ot a binary counter 430 select a group of tour banks corrsponding to the radial position of the head assembly 22, and the signal on line 86 selects a bank within the selected group which corresponds to one of the four heads which has been selected for storage or retrieval.
As the disks rotate, the encoder 20, the sensor 44, and the frequency converter 272 produce a synchronized clock on line 350. The clock on line 350 controls the binary counter 432 which continuously counts from 1 to M number of words in each bank. Consequently, with the banks selected by the address from the processor 80, the auxiliary memory 420 cycles from word 1 to word M and repeats in synchronization with the disk making one full revolution. Therefore, it can be said that the words in each memory bank "walk along" with the information on the disks.
One particularly advantageous purpose ot the auxiliary memory 420 is to store time base errors which occur during storage of the images on the disks. Turning to Figure 12, there is shown a scheme for using the auxiliary memory 420 for that purpose. A time base correction circuit 500 comprises a comparator 502, a stable time base oscillator 504, a switch 506, summing circuit 508, and time base corrector 510. Particularly, the comparator receives at its input 46 the signal from the encoder 20 and sensor 44 and receives the output ot the stable oscillator 405 at input 512. the comparator produces a digital error signal on line 514 which is proportional to the variation between the speed of the spindle 16 (line 46) and the frequency of the stable time base oscillator 504 (line 512).
During the storage mode, switch 506 is connected to input 422 of the auxiliary memory 420, and the digitized error signal on line 514 relating to the jitter is stored in the memory 420 as the disk makes on one revolution. Upon completion of the storage mode, switch 506 is toggled to line 516, and the auxiliary memory 420 begins reading out the digitized error information onto its output 424. During the retrieval mode, the comparator continues to produce digital time base error information on line 514 (and therefore line 516) which is summed with the time base error information from the auxiliary memory 420 by summing circuit 508. by comparing the time base error information stored in auxiliary memory 420 during the storage mode to the time base error information produced during the retrievalmode, a time base correction signal is produced by the summing circuit 508 on line 518. The time base correction signal on line 518 is
connected to the time base error circuit input 510 where it controls the delay ot the signal on output 74 of the playback circuit 52 to produce a time base corrector video output signal on line 520. Further in accordance with the present invention and with, reference to Figure 13, there is provided a signle frame memory circuit 600 which cooperates, with the storage and retrieval apparatus ot the present invention to allow for transition between images during piaybacJ such as dissolving, overlay, fade, and other special effects. Particularly, the frame memory circuit comprises a digital memory 602, analog- to-digital (A/D) converter 604, digital-to-analog converter (D/A) 606, and mixer 608. In order to provide the special effects of the frame memory 600, the processor 80 first instructs the frame memory 602 via line 614 to store the image that is being retrieved during the retrieval mode. That is accomplished by feeding the video signal on line 74 from the playback circuit 52 to the A/D converter 604 via input 610. The A/D converter 604 digitizes the video signal from the playback circuit and feeds the digitized image to the frame memory 602 via line 612. Once the digital image has been stored in frame memory 602, the main processor 80 calls tor the next image to be retrieved from the storage medium 11 as has been previously described. At the same
time, the microprocessor 80 commands the frame memory 602 via line 614 to output the stored image in digital form onto its output 616. the image represented by the signal on line 616 is converted from digital to analog by D/A converter 606, and an analog video signal results on line 618. The playback circuit 52 produces a composite video signal on its output 74. The signal on line 618 represents the first image, and the signal on line 74 presents the next image. the two images then, in accordance with conventional mixing techniques carried out by a mixer circuit 608, can be dissolved, overlaid, faded one to the other, or merged to provide a composite outpout on line 620.
The present invention may also include additional features which enhance its usefulness. For example, the microprocessor 80 may be controlled by a remote control 622 much in the fashion ot the remote control ot a conventional slide projector. the microprocessor may also select images under the control ot an audio tape device 624 which can provide a time sequence of image retrieval all in relationship to the audio being presented.

Claims

IN THE CLAIMS:
1. An image storage and retrieval apparatus having a storage mode and a retrieval mode and comprising: a. a storage disk mounted tor rotation on a spindle and having a number ot addressable circular tracks; b. a servo-controlled motor connected to the spindle tor rotating the storage disk at a preselected speed; c. a read/write head moveably mounted adjacent the disk tor selectively receiving an analog signal and for recording the analog signal on the disk during the storage mode and tor sensing the analog signal on the disk and for transmitting the analog signal during the retrieval mode; d. head drive means tor selectively positioning the read/write head adjacent each ot the addressable circular tracks tor recording and sensing the analog signal; e. record circuit operable during the storage mode tor receiving a video signal on a record input, which video signal includes a sync signal, a luminance component, and a chroma component, separating the components, frequency converting the chroma component by a first preselected reference frequency, frequency modulating the luminance component, subsequently recombining the components to produce the analog signal on a record output for transmission to the
SHEET read/write head; t. playback: circuit operable during the retrieval mode for receiving the analog signal on a playback input from the read/write head, separating the luminance component from the chroma component, frequency demodulating and delaying the luminance component, frequency converting the chroma compnent by a second preselected reference frequency, and subsequently recombining the ocmponents to recover the video signal at a playback output; and g. control means responsivle to external instructions tor selecting a particular one of the circular tracks in response to receiving an address and for selecting between the storge and retrieval mode.
2. The apparatus ot claim 1, wherein the speed ot the servo-controlled motor during the storage mode is controlled by a servo-control circuit comprising a phase lock loop, a voltage controlled oscillator, and an encoder, wherein the encoder is connected to th espindle and produces a rotation signal proportional to the speed of the disk, the rotation signal and video sync signal are connected to first andsecond phase lock loop inputs and are compared by the phase lock loop which in turn has its output conencted to and controls the voltage controlled oscillator, which in turn is conencted to the servo-contorleld motor, so that the servo-control circuit synchronize the speed ot the servo-controlled motor to the video sync signal.
3. The apparatus of claim 1, wherein the apparatus further includes an encoder connected to the spindle for producing a rotation frequency signal on an encoder output proportional to the disk's speed, wherein the encoder output is connected to the record circuit and the playback circuit tor supplying the rotation frequency signal to serve as the first and second reference trequencies.
4. The apparatus ot claim 1, wherein the apparatus further comprises a signal processor tor receiving red, green, and blue components of an image and producing the video signal at a processor output which video signal is fed to the record input ot the record circuit, wherein the signal processor comprises a matrix circuit with a red input, a green input, and a blue input and a luminance output and at least two color-minus-luminance outputs tor combining the red, green, and blue compnent to produce a luminance signal and at least two coior-minus-luminance signals by a third reference frequency to produce modulated color-minus- luminance signals, means tor combining the modulated color- minus-lummance signals and the luminance signal to produce the composite video signl at the processor output, and wherein the apparatus further includes an encoder connected
ESHEET
to the spindle tor producing the third reference frequency at an encoder output which third reference frequency is proportional to the disJ 's speed.
5. The apparatus ot claim 1, wherein the apparatus further includes an auxiliary addressable memory for storing and retrieving data comprising a data input for receiving data during the storage mode, a data output for transmitting data during the retrieval mode, an address input, a number of addressable memory banks each corresponding to one of the circular tracks on the disk, and a number of addressable data words within each bank, wherein the control means is connected to the address input and means simultaneously selectd the corresponding bank and circular track and wherein an encoder is fixed to the spindle and produces a sequential count at an encoder output which is connected to the address input tor sequentially selecting each of the words within each bank.
6. The apparatus ot claim 5, wherein the apparatus further comprises a frequency comparator having one input connected to a stable oscillator and another input connected to the encoder and producing a first rotation error signal during the storage mode on a comparator output and for producing a second rotation error signal on the comparator output during the retrieval mode, switchmeans tor
alternatively connecting the comparator output to the data input of the auxiliary memory for storing the first rotation error in the auxiliary memory during the storage mode and to one input ot a frequency summing circuit for communication of the second rotation error signal to the frequency summing circuit during the otorage mode, wherein the frequency summing circuit has another input connected to the data output ot the auxiliary memory for receiving the stored first rotation error signal and summing the first and second rotation error signal received at its inputs to produce a third rotation error signal at a summing output which third rotation error signal is connected to an input of a variable delay circuit where in controls the time delay of the video signal from the playback circuit to produce a time base corrected video signal.
7. The apparatus ot claim 1, wherein the apparatus further comprises a digital frame memory having a data input, a data output, an address input, and memory locations, an analog to digital converter with an A/D input connected to the playback output and an A/D output connected to the data input, a digital to analog converter with a D/A input connected to the data output and a D/A output, and a mixer output, and a control input tor receiving commands from the control means tor switching between the first and second
ESHEET mixer inputs to produce a switched video signal at the mixer outputs.
8. The apparatus ot claim 1, wherein the apparatus has an erase mode occurring before the storage mode and the apparatus further includes an erase circuit comprising a decreasing reversing current switch whereby the control means upon receipt ot an instruction to select the storage mode first activates the erase circuit which when activated connects a d.c. current to the read/write head, and the decreasing reversing current switch under timing control of the control means progressively conducts decreasing levels ot d.c. current to the read/write head tor a predetermined erase time.
9. The apparatus ot claim 1, wherein the apparatus has an erase mode occurring before the storage mode and the apparatus further includes an erase circuit comprising a high frequency oscillator whereby the control means upon receipt of an instruction to select the storage mode first activates the erase circuit which when activated connects the high frequency oscillator to the read/write heads for a predetermined erase time.
10. An image storage and retrieval apparatus having a storage mode and a retrieval mode and comprising: a. a storage disk mounted tor rotation on a
spindle and having a number of addressable circular tracks; b. a servo-controlled motor connected to the spindle for rotating the storage disk at a preselected speed; c. a read/write head moveable mounted adjacent the disk tor selectively receiving an analog signal and for recording the analog signal on the disk during the storage mode and tor sensing the analog signal on the disk and for transmitting the analog signal during the retrieval mode; d. head drive means tor selectively positioning the read/write head adjacent each ot the addressable circular tracks tor recording and sensing the analog signal; e. record circuit operable during the storage mode tor receiving a video signal on a record input, which video signal includes a sync signal and primary color signals, frequency modulating the primary color signals to produce the analog signal on a record output tor transmission to the read/write head; t. playback circuit operable during the retrieval mode tor receiving the analog signal on a playback input from the read/write head, frequency demodulating the primary color signals, arithmetically combining the primary color signals to produce a luminance ocmponent and chroma components, modulating the chroma component by a first preselected reference frequency, and subsequently recombining the
components to recover the video signal at a playback output; and g. control means responsive to external instructions tor selecting a particular one of the circular tracks in response to receiving an address and tor selecting between the storage and retrieval mode.
11. -The apparatus ot claim 10, wherein the speed of the servo-controlled motor during the storage mode is controlled by a servo-control circuit comprising a phase lock loop, a voltage controlled oscillator, and an encoder, wherein the encoder is connected to the spindle and produces a rotation signal proportional to the speed of the disk, the rotation signal and video sync signal are connected to first and second phase lock loop inputs and are compared by the phase lock loop which m turn has its output connected to and controls the voltage controlled oscillator, which in turn is connected to the servo-contorlled motors, so that the servo- control circuit synchronize the speed of the servo-controlled motor to the video sync signal.
12. The apparatus ot claim 10, wherein the apparatus further includes an encoder connected to the spindle for producing a rotation frequency signal on an encoder output proportional to the disk's speed, wherein the encoder output is connected to the record circuit and' the playback circuit
tor supplying the rotation frequency signal to serve as the first reterence frequency.
13. The apparatus ot claim 10, wherein the apparatus further includes an auxiliary addressable memory tor storing and retrieving data comprising a data input tor receiving data during the storagp mode, a data outpout for transmitting data during the retrieval mode, an address input, a number ot addressable memory bnks ech corresponding to one of the circular tracks on the disk, and a number ot addressable data words within each bank,' wherein the control means is connected to the address input and simultaneously selects the corresponding bank and circular track and wherein an encoder is fixed to the spindle and produces a sequential count at an encoder output which is connected to the address input for sequentially selecting ech ot the words within each bank.
14. The apparatus of claim 13, wherein the apparatus further comprises a frequency comparator having one input connected to a stable oscillator and another input connected to the encoder and producing a first rotation error signal during the storage mode ona comparator output and for producing a second rotation error signal on the comparator output during the retrieval mode, switch means for alternatively connecting the comparator outpout to the data input auxiliary memory tor storing the first rotation error
m the auxiliary memory during the storage mode and to one input ot a frequency summing circuit tor communication ot the second rotation error signal to the frequency summing circuit during the storage mode, wherein the frequency summing circuit has another input connected to the data output of the auxiliary memory tor receiving the stored first rotation error signal and summing the first and second rotation error signal received at its input to produce a third rotation error at a summing output at a summing out which third rotation error signal is connected to an input ot a variable delay circuit where it controls the time delay of the video signal from the playback circuit to produce a time base corrected video signal.
15. The apparatus ot claim 10, wherein the apparatus further comprises a frame memory having a data input, a data output, an address input, and memory locations, an analog to digital converter with an A/D input connected to the playback output and an A/D output connected to the data input, a digital to analog converter with a D/A input connected to the data output and a D/A output, and a mixer switch having a first mixer input connected to the playback output, a second mixer input connected to the D/A output, a mixer output, and a control input tor receiving commands from the control means for switching between the first and second mixer inputs to produce a switched video signal at the mixer output.
16. The apparatus ot claim 10, wherein the apparatus has an erase mode occurring before the storage mode and the apparatus further includes an erase circuit comprising a decreasing reversing current switch whereby the contorl means upon receipt of an instruction to select the storage mode first activates the erase circuit which when activated connects a d.c. current to the read/write head, and the decreasing reversing current switch under timing control of the control means progressively conducts decreasing levels ot d.c. current to the read/write head for a predetermined erase time.
17. The apparatus ot claim 10, wherein the apparatus has an erase mode occurring before the storage mode and the apparatus further includes an erase circuit comprising a high frequency oscillator whereby the control means upon receipt of an instruction to select the storage mode first activates the erase circuit which when activated connects the high frequency oscillator to the read/write heads tor a predetermined erase time.
PCT/US1988/002224 1987-06-30 1988-06-29 Image storage and retrieval apparatus WO1990000337A1 (en)

Priority Applications (4)

Application Number Priority Date Filing Date Title
US07/068,268 US4823196A (en) 1987-06-30 1987-06-30 Image storage and retrieval apparatus
BR888807909A BR8807909A (en) 1988-06-29 1988-06-29 APPLIANCE FOR STORAGE AND IMAGE RECOVERY
PCT/US1988/002224 WO1990000337A1 (en) 1988-06-29 1988-06-29 Image storage and retrieval apparatus
EP19880906497 EP0398875A4 (en) 1988-06-29 1988-06-29 Image storage and retrieval apparatus

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
PCT/US1988/002224 WO1990000337A1 (en) 1988-06-29 1988-06-29 Image storage and retrieval apparatus

Publications (1)

Publication Number Publication Date
WO1990000337A1 true WO1990000337A1 (en) 1990-01-11

Family

ID=22208775

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/US1988/002224 WO1990000337A1 (en) 1987-06-30 1988-06-29 Image storage and retrieval apparatus

Country Status (3)

Country Link
EP (1) EP0398875A4 (en)
BR (1) BR8807909A (en)
WO (1) WO1990000337A1 (en)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5176693A (en) * 1992-05-11 1993-01-05 Interventional Technologies, Inc. Balloon expandable atherectomy cutter
US5587457A (en) * 1990-03-12 1996-12-24 Peptide Technology Limited Neutrophil stimulating peptides

Citations (13)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4142209A (en) * 1976-03-19 1979-02-27 Rca Corporation Disc track servo system
US4190860A (en) * 1978-11-16 1980-02-26 Mca Discovision, Inc. Digital method and apparatus for rotating an information storage disc
US4282545A (en) * 1978-06-08 1981-08-04 Blaupunkt-Werke Gmbh Method and apparatus for playing back color video records through television receiver operating at a different color standard
US4409626A (en) * 1981-10-06 1983-10-11 Rca Corporation Video disc player having vertical timing signal generator
US4445143A (en) * 1980-05-10 1984-04-24 Victor Company Of Japan, Ltd. Means for compatibly reproducing video discs recorded according to different broadcast standards
US4519004A (en) * 1982-06-01 1985-05-21 Discovision Associates Extended play videodisc
US4542423A (en) * 1982-10-15 1985-09-17 Victor Company Of Japan Rotation control device for information recording disc
US4567507A (en) * 1982-03-19 1986-01-28 Tokyo Shibaura Denki Kabushiki Kaisha Color television signal conversion device
US4580253A (en) * 1982-04-30 1986-04-01 Tokyo Shibaura Denki Kabushiki Kaisha Direct access apparatus and method for video disc player
US4603912A (en) * 1982-03-04 1986-08-05 Firma G.B. Boucherie Brush manufacturing machine
US4631600A (en) * 1983-04-28 1986-12-23 Asahi Kogaku Kogyo Kabushiki Kaisha Time-axis correcting circuit for recorded data reproducing device
US4638375A (en) * 1983-05-25 1987-01-20 Sony Corporation Video signal recording and reproducing apparatus
US4710832A (en) * 1983-10-14 1987-12-01 Fuji Photo Film Co., Ltd. Tracking system for rotary magnetic recording medium using weighted sampled track values

Family Cites Families (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS6022402B2 (en) * 1976-07-06 1985-06-01 ソニー株式会社 magnetic recording device
JPS5833387A (en) * 1981-08-21 1983-02-26 Sony Corp Reproducer of color static picture
JPS5983490A (en) * 1982-11-03 1984-05-14 Sony Corp Recorder of color video signal
US4577240A (en) * 1982-11-15 1986-03-18 Digital Engineering, Ltd. Multiple zone multiple disk video recording system
US4858032A (en) * 1986-06-30 1989-08-15 Fuji Photo Film Co., Ltd. Device for extracting still picture frames from a moving image video signal and recording same on a magnetic recording medium
JPH055740Y2 (en) * 1986-12-18 1993-02-15

Patent Citations (13)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4142209A (en) * 1976-03-19 1979-02-27 Rca Corporation Disc track servo system
US4282545A (en) * 1978-06-08 1981-08-04 Blaupunkt-Werke Gmbh Method and apparatus for playing back color video records through television receiver operating at a different color standard
US4190860A (en) * 1978-11-16 1980-02-26 Mca Discovision, Inc. Digital method and apparatus for rotating an information storage disc
US4445143A (en) * 1980-05-10 1984-04-24 Victor Company Of Japan, Ltd. Means for compatibly reproducing video discs recorded according to different broadcast standards
US4409626A (en) * 1981-10-06 1983-10-11 Rca Corporation Video disc player having vertical timing signal generator
US4603912A (en) * 1982-03-04 1986-08-05 Firma G.B. Boucherie Brush manufacturing machine
US4567507A (en) * 1982-03-19 1986-01-28 Tokyo Shibaura Denki Kabushiki Kaisha Color television signal conversion device
US4580253A (en) * 1982-04-30 1986-04-01 Tokyo Shibaura Denki Kabushiki Kaisha Direct access apparatus and method for video disc player
US4519004A (en) * 1982-06-01 1985-05-21 Discovision Associates Extended play videodisc
US4542423A (en) * 1982-10-15 1985-09-17 Victor Company Of Japan Rotation control device for information recording disc
US4631600A (en) * 1983-04-28 1986-12-23 Asahi Kogaku Kogyo Kabushiki Kaisha Time-axis correcting circuit for recorded data reproducing device
US4638375A (en) * 1983-05-25 1987-01-20 Sony Corporation Video signal recording and reproducing apparatus
US4710832A (en) * 1983-10-14 1987-12-01 Fuji Photo Film Co., Ltd. Tracking system for rotary magnetic recording medium using weighted sampled track values

Non-Patent Citations (1)

* Cited by examiner, † Cited by third party
Title
See also references of EP0398875A4 *

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5587457A (en) * 1990-03-12 1996-12-24 Peptide Technology Limited Neutrophil stimulating peptides
US5176693A (en) * 1992-05-11 1993-01-05 Interventional Technologies, Inc. Balloon expandable atherectomy cutter

Also Published As

Publication number Publication date
EP0398875A1 (en) 1990-11-28
EP0398875A4 (en) 1992-09-02
BR8807909A (en) 1991-04-02

Similar Documents

Publication Publication Date Title
US4823196A (en) Image storage and retrieval apparatus
US4660102A (en) Electronic still camera capable of editing picture recorded on disk
US4994922A (en) Image storage and retrieval apparatus
US4506304A (en) Apparatus for transferring pre-recorded image signal information from one recording medium to a master recording medium
US4546391A (en) Video signal recording apparatus
WO1990000337A1 (en) Image storage and retrieval apparatus
US4794468A (en) Magnetic disk with analog and digital video signals recorded thereon and apparatus for making recording on said disk
US5461485A (en) Video camera with selective compensation for still picture recording in response to shutter operation
US5084766A (en) Video signal reproducing apparatus having page rolling prevention
US5434675A (en) Still video device
JPS5916146A (en) Recording and reproducing device
JP3548187B2 (en) Still video equipment
JPS6352835B2 (en)
CA1285069C (en) Image storage and retrieval apparatus
JPH01265681A (en) Magnetic recording and reproducing device
JP3385052B2 (en) Still video equipment
JPH0722403B2 (en) Video signal recording medium duplication device
JPH04336887A (en) Video printer
JP3229912B2 (en) Variable relative speed magnetic recording / reproducing device
JPS6352376A (en) Magnetic recorder
JPH05161104A (en) Video signal recording and reproducing device
JPS62267970A (en) Synchronizing control device in picture recording and reproducing device for still picture
JPH06150537A (en) Still video device
JPH06326955A (en) Video recorder
JPH05161105A (en) Video signal recording and reproducing device

Legal Events

Date Code Title Description
WWE Wipo information: entry into national phase

Ref document number: 1988906497

Country of ref document: EP

AK Designated states

Kind code of ref document: A1

Designated state(s): AU BR JP KP

AL Designated countries for regional patents

Kind code of ref document: A1

Designated state(s): BE CH DE FR GB IT NL

WWP Wipo information: published in national office

Ref document number: 1988906497

Country of ref document: EP

WWW Wipo information: withdrawn in national office

Ref document number: 1988906497

Country of ref document: EP