USRE44586E1 - Via structure for improving signal integrity - Google Patents

Via structure for improving signal integrity Download PDF

Info

Publication number
USRE44586E1
USRE44586E1 US13/609,616 US201213609616A USRE44586E US RE44586 E1 USRE44586 E1 US RE44586E1 US 201213609616 A US201213609616 A US 201213609616A US RE44586 E USRE44586 E US RE44586E
Authority
US
United States
Prior art keywords
signal
power
ground
layer
plane
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Active, expires
Application number
US13/609,616
Inventor
Hsiuan-ju Hsu
Richard Walter Ziolkowski
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Individual
Original Assignee
Individual
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Individual filed Critical Individual
Priority to US13/609,616 priority Critical patent/USRE44586E1/en
Application granted granted Critical
Publication of USRE44586E1 publication Critical patent/USRE44586E1/en
Active legal-status Critical Current
Adjusted expiration legal-status Critical

Links

Images

Classifications

    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K1/00Printed circuits
    • H05K1/02Details
    • H05K1/11Printed elements for providing electric connections to or between printed circuits
    • H05K1/115Via connections; Lands around holes or via connections
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K1/00Printed circuits
    • H05K1/02Details
    • H05K1/0213Electrical arrangements not otherwise provided for
    • H05K1/0216Reduction of cross-talk, noise or electromagnetic interference
    • H05K1/0218Reduction of cross-talk, noise or electromagnetic interference by printed shielding conductors, ground planes or power plane
    • H05K1/0219Printed shielding conductors for shielding around or between signal conductors, e.g. coplanar or coaxial printed shielding conductors
    • H05K1/0222Printed shielding conductors for shielding around or between signal conductors, e.g. coplanar or coaxial printed shielding conductors for shielding around a single via or around a group of vias, e.g. coaxial vias or vias surrounded by a grounded via fence
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K1/00Printed circuits
    • H05K1/02Details
    • H05K1/0213Electrical arrangements not otherwise provided for
    • H05K1/0237High frequency adaptations
    • H05K1/025Impedance arrangements, e.g. impedance matching, reduction of parasitic impedance
    • H05K1/0251Impedance arrangements, e.g. impedance matching, reduction of parasitic impedance related to vias or transitions between vias and transmission lines
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/0001Technical content checked by a classifier
    • H01L2924/0002Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2201/00Indexing scheme relating to printed circuits covered by H05K1/00
    • H05K2201/07Electric details
    • H05K2201/0707Shielding
    • H05K2201/0715Shielding provided by an outer layer of PCB
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2201/00Indexing scheme relating to printed circuits covered by H05K1/00
    • H05K2201/09Shape and layout
    • H05K2201/09209Shape and layout details of conductors
    • H05K2201/09654Shape and layout details of conductors covering at least two types of conductors provided for in H05K2201/09218 - H05K2201/095
    • H05K2201/09809Coaxial layout
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K3/00Apparatus or processes for manufacturing printed circuits
    • H05K3/40Forming printed elements for providing electric connections to or between printed circuits
    • H05K3/42Plated through-holes or plated via connections
    • H05K3/429Plated through-holes specially for multilayer circuits, e.g. having connections to inner circuit layers
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K3/00Apparatus or processes for manufacturing printed circuits
    • H05K3/46Manufacturing multilayer circuits
    • H05K3/4644Manufacturing multilayer circuits by building the multilayer layer by layer, i.e. build-up multilayer circuits
    • H05K3/4652Adding a circuit layer by laminating a metal foil or a preformed metal foil pattern
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10TTECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
    • Y10T29/00Metal working
    • Y10T29/49Method of mechanical manufacture
    • Y10T29/49002Electrical device making
    • Y10T29/49117Conductor or circuit manufacturing
    • Y10T29/49124On flat or curved insulated base, e.g., printed circuit, etc.
    • Y10T29/49155Manufacturing circuit on or in base

Definitions

  • the invention relates to an application that is entitled “Circuit Board Via Structure for High Speed Signaling,” (Publication NO.: US 20006/0237227 A1), which is filed presently with the U.S. Patent & Trademark Office, and which is used herein for reference in its entirety.
  • the embodiments of this invention relate to printed circuit boards and integrated circuit packaging boards, and in particular to a novel via structure for improving the signal integrity and reducing the EMC/EMI problem.
  • the novel via structure can be incorporated into a variety of integrated, as well as other types of circuits.
  • FIG. 1 and FIG. 3 show two situations of signal switching. From FIG. 1 , a signal trace 2 on the top layer switches to the signal trace 9 on the bottom layer through the signal via 3 .
  • the signal propagating along via 3 will pass through the two metal planes 7 and 8 , which can be either a power plane or ground plane.
  • EM electromagnetic
  • the EM wave will propagate between the two metal planes 7 and 8 , causing voltage fluctuations that will degrade the signal integrity.
  • the impedance of the signal propagating in a trace will be different from that of the signal propagating in a via. This is the so-called impedance discontinuity.
  • FIGS. 5 and 7 show the simulated insertion loss (S 21 ) of the signal path indicated in FIG. 1 for the PCB board-level via and the IC packaging-level via, respectively.
  • S 21 simulated insertion loss
  • a smaller insertion loss value indicates that there is more energy dissipated along the signal path. These energy losses could be due to EM radiation, impedance discontinuity, dielectric loss, and so on.
  • a signal propagating along trace 23 on the third layer switches to a signal propagating along trace 30 on the fifth layer through the signal via 24 .
  • the signals on traces 23 and 30 will be referenced to the metal planes 28 and 29 , respectively.
  • the metal planes 28 and 29 can be power planes or ground planes.
  • the dashed lines of FIG. 6 and FIG. 8 show the simulated insertion loss (S 21 ) associated with the signal path indicated in FIG. 3 for the PCB board-level via and the IC packaging-level via, respectively. Again, the smaller insertion Joss values indicate that there is more energy dissipated along the signal path. These energy losses could be due to EM radiation, impedance discontinuity, dielectric loss, and so on.
  • the embodiment of the invention is about a novel via structure which can be incorporated into printed circuit boards, integrated circuit packages, and integrated circuits in order to reduce crosstalk, to improve signal integrity and to achieve EM emission compliance.
  • a 4-layer (2 signal layers and 2 power layers or 2 signal layers and 2 ground layers) circuit board assembly was used for demonstrating the effect of the novel via structure.
  • the same concept can be applied to any multi-layer circuit board. Layers that have an electrical property can be added above, under, or within the basic 4-layer circuit board to achieve a multi-layer circuit board.
  • 2-layer and 3-layer circuit boards a deformed version of the proposed via structure based upon the same concept will be needed for a coplanar waveguide configuration.
  • the 4-layer circuit board can be separated into 3 types of circuit structures.
  • Type A (see FIG. 2 ): one signal layer is on the top layer; 2 ground layers or 2 power layers represent the two middle layer; and the other signal layer is on the bottom layer.
  • the signal via connects the transmission lines that lie on the top and bottom layers.
  • the ground via or power via is plated surrounding the signal via, i.e. the ground via or power via is concentric to the signal via.
  • the plated ground via or the power via needs to be kept a non-trivial distance (such as the diameter of the anti-pad) from the signal via to avoid shorting.
  • the impedance of the signal via can be properly designed by adjusting this distance between the signal via and the ground via (or power via).
  • the thickness of the plated ground via (or power via) must be larger than the skin depth at the frequency of the signal.
  • the plated via connects the third layer of the ground plane (or power plane) to the fifth layer of the ground plane (or power plane) to be ground via (or power via). Note that it is necessary that the third layer and the fifth layer have the same electrical properties. With this configuration the signal via can be isolated to prevent electromagnetic coupling with other vias (not shown in the figure) on the circuit board. Also, the plated ground via (or power via) provides a voltage reference or a complete current return path for the signal propagating through the signal via. Eventually, the impedance discontinuity between the transmission line and the signal via will be reduced so that the subsequent reflection effect and, hence, the return loss will be minimized.
  • the crosstalk between signal vias will also be reduced to improve the quality of the signals. Consequently, the radiation on the edge of the circuit board (EMC/EMI problem) will be minimized as well.
  • Type B (see FIG. 4 ): the top layer and bottom layer are ground layers or power layers.
  • the third layer and the fifth layer are signal layers.
  • the signal via connects the transmission line on the third layer with the transmission line on the fifth layer.
  • a ground via or power via is created to connect the top layer with the bottom layer.
  • the diameter of the ground via or power via is smaller than that of the signal via to avoid shorting.
  • the impedance of the signal via can be properly designed by controlling the distance between signal via and the ground via (or power via) as well.
  • the ground via or power via is concentric to the signal via. Note that it is necessary that the top layer and the bottom layer have the same electrical properties.
  • the thickness of the plated ground via or power via is larger than the skin depth associated with the frequency of the signal.
  • the ground via or power via is assumed to be a highly conductive metal, such as copper, in this implementation. Also, the ground via (or power via) provides a voltage reference plane or a complete current return path for the signal propagating through the signal via. Finally, the impedance discontinuity between the transmission line and the signal via will be reduced so that the subsequent reflection effect and, hence, the return loss will be minimized Consequently, the radiation on the edge of the circuit board (EMC/EMI problem) will be minimized as well.
  • EMC/EMI problem the radiation on the edge of the circuit board
  • Type C Refer to Type A or Type B.
  • the signal layers are replaced with power layers or ground layers.
  • the resulting configurations i.e., the stack from the top to the bottom layers, turn out to have the generic structure: power-ground-ground-power or ground-power-power-ground.
  • the via structure will become a “capacitor”, an element that can store electrical energy.
  • the value of the capacitor can be properly designed by filling the space between the power via and ground via with a material having a selected permittivity value, or by adjusting the distance between the power via and ground via.
  • the addition of a capacitor will benefit the power integrity because the voltage fluctuations between the power plane and the ground plane can be minimized.
  • the overall signal integrity of the system will be improved due to the reduction of the voltage fluctuations in these layers.
  • FIG. 1 shows a prior microstrip-like signal via structure without a power via or a ground via
  • FIG. 2 shows a novel microstrip-like signal via surrounded by a power via and a ground via
  • FIG. 3 shows prior stripline-like signal via without a power via or a ground via
  • FIG. 4 shows a novel stripline-like signal via surrounding the power via and the ground via
  • FIG. 5 shows the simulated insertion loss (S 21 ) of the PCB board-level size of the microstrip-like via.
  • the dashed line represents the magnitudes of the simulated S 21 values predicted for the structure show in FIG. 1 :
  • the solid line represents the magnitudes of the simulated S 21 values predicted for the structure shown in FIG. 2 .
  • FIG. 6 shows the simulated insertion loss (S 21 ) of the PCB board-level size of the stripline-like via.
  • the dashed line represents the magnitudes of the simulated S 21 values predicted for the structure shown in FIG. 3 .
  • the solid line represents the magnitudes of the simulated S 21 values predicted for the structure shown in FIG. 4 .
  • FIG. 7 shows the simulated insertion loss (S 21 ) of the IC packaging-level size of the microstrip-like via.
  • the dashed line represents the magnitudes of the simulated S 21 values predicted for the structure shown in FIG. 1 .
  • the solid line represents the magnitudes of the simulated S 21 values predicted for the structure shown in FIG. 2 .
  • FIG. 8 shows the simulated insertion loss (S 21 ) of the IC packaging-level size of the stripline-like via.
  • the dashed line represents the magnitudes of the simulated S 21 values predicted for the structure shown in FIG. 3 .
  • the solid line represents the magnitudes of the simulated S 21 values predicted for the structure shown M FIG. 4 .
  • FIGS. 9a-9k show the sequential fabrication steps required for the formation of the novel via structure shown in FIG. 2 .
  • FIGS. 10a-10j show the sequential fabrication steps required for the formation of the novel via structure shown in FIG. 4 .
  • FIG. 1 The elements of FIG. 1 Printed circuit board (PCB) or substrate or die 1 The first signal trace in first layer 2 The signal via 3 The first medium in the second layer 4 The second medium in the fourth layer 5 The third medium in the sixth layer 6 The first power plane or ground plane in the third layer 7 The second power plane or ground plane in the fifth layer 8 The second signal trace in the seventh layer 9 Anti-pad 10
  • FIG. 2 The elements of FIG. 2 Printed circuit board (PCB) or substrate or die 11
  • the first signal trace in the first layer 12 The signal via 13
  • the power via (or ground via) 14 The first medium in the second layer 15
  • the second medium in the fourth layer 16 The third medium in the sixth layer 17
  • the first power plane (or ground plane) in the third layer 18 The second power plane (or ground plane) in the fifth layer 19
  • Anti-pad 21 The elements of FIG. 2 Printed circuit board (PCB) or substrate or die 11
  • the first signal trace in the first layer 12 The signal via 13
  • the power via (or ground via) 14 The first medium in the second layer 15
  • the second medium in the fourth layer 16 The third medium in the sixth layer 17
  • the first power plane (or ground plane) in the third layer 18 The second power plane (or ground plane) in the fifth layer 19
  • PCB printed circuit board
  • substrate or die 22 The first signal trace in the third layer 23 The signal via 24 The first medium in the second layer 25 The second medium in the fourth layer 26 The third medium in the sixth layer 27 The first power plane or ground plane in the first layer 28 The second power plane or ground plane in the seventh layer 29 The second signal trace in the fifth layer 30
  • FIG. 4 The elements of FIG. 4 Printed circuit board (PCB) or substrate or die 31
  • the first power plane (or ground plane) in the first layer 32
  • the signal via 33
  • the power via (or ground via) 34
  • the first medium in the second layer 35
  • the second medium in the fourth layer 36
  • the third medium in the sixth layer 37
  • the first signal trace in the third layer 38
  • the second signal trace in the fifth layer 39
  • Anti-pad 41 The elements of FIG. 4 Printed circuit board (PCB) or substrate or die 31
  • the first power plane (or ground plane) in the first layer 32
  • the signal via 34
  • the first medium in the second layer 35
  • the second medium in the fourth layer 36
  • the third medium in the sixth layer 37
  • the first signal trace in the third layer 38
  • the second signal trace in the fifth layer 39
  • the second power plane (or ground plane) in the seventh layer 40
  • Anti-pad 41 41
  • the purpose of the invention is to provide a novel via structure that can reduce via-to-via crosstalk, the impedance discontinuity, and EMC radiation.
  • the signal integrity will be improved and the edge radiation of the PCB board or IC packaging will be minimized.
  • a 4-layer (2 signal layers and 2 power layers or 2 ground layers) circuit board with a single via structure is used for demonstrating the interest of the invention.
  • the 4-layer circuit board is comprised of 2 signal layers, 3 medium layers, 2 power layers (or 2 ground layers), and a via structure.
  • the signal via electrically connects the signal traces on the different layers.
  • the power via or ground via could be built outside the signal via (see FIG. 2 ) or inside the signal via (see FIG. 4 ).
  • the thickness of the power via (or ground via) must be larger than the skin depth associated with the frequency of the signal on the signal via.
  • the power via (or ground via) will provide the signal a shortest current return path and will reduce the impedance discontinuity. This in turn will minimize the return loss and, hence, will improve the signal integrity.
  • the thickness of the power via (or ground via) must also be larger than the skin depth associated with the frequency of the signal on the signal via to reduce the losses in the metal. The power via (or ground via) will provide the signal a shortest current return path and will reduce the impedance discontinuity to minimize the return loss and improve the signal integrity.
  • FIG. 1-FIG . 4 Four circuit structures ( FIG. 1-FIG . 4 ) are used to explain the concept of the invention.
  • Each circuit structure comprises 2 signal layers, 3 medium layers, 2 power layers (or 2 ground layers), and a via structure.
  • the concept of the invention can be applied to integrated circuit packaging, integrated circuits on a die, or many other types of circuits.
  • FIG. 1 is a prior via structure implemented on the circuit board 1 .
  • FIG. 2 is used for demonstrating the implementation of the Type A version of the invention.
  • the novel via structure alleviates the factors which adversely affect the signal integrity such as via-to-via coupling, impedance discontinuity, EM radiation, and so on.
  • the circuit board is comprised of a substrate 11 ; two signal layers 12 and 20 ; two power layers (or two ground layer) 18 and 19 ; a signal via 13 ; and a power via (or a ground via) 14 .
  • the signal layer 12 is electrically connected to the signal layer 20 by the signal via 13 .
  • the power via (or ground via) 14 electrically connects the two power layers (or the two ground layer) 18 and 19 ; it is plated and surrounds the signal via 13 .
  • the power via (or ground via) 14 will provide a complete voltage reference surface and the shortest current return path for the signal that propagates along the signal via 13 . Also, the power via (or ground via) 14 will isolate any electromagnetic (EM) wave generated by the signal via 13 and, hence, it will prevent any EM couplings with other vias (not shown).
  • EM electromagnetic
  • the via structures that passes through the substrate 11 can be formed by mechanical Or laser drilling.
  • the via hole can be a “blind hole” or “through hole”.
  • the power blind via (or ground blind via) 14 is formed in order to connect the two power layers (or the two ground layers).
  • the material of the power via (or ground via) can be any highly conductive alloy or metal such as Tin (Sn), silver (Ag), copper (Cu), gold (Au).
  • the signal layer 12 is then electrically connected with the signal layer 20 through the signal via 13 . Any techniques such as casting, plating, or non-plating can be adapted for the formation of any via in the embodiments of the invention.
  • the power via (or ground via) 14 is plated with copper in this example of the invention.
  • the signal via 13 and the power via (or ground via) 14 are circular and concentric. However, they do not necessarily have to be circular or concentric.
  • the signal via 13 can be a solid cylinder or a hollow cylinder non-centric with the power via (ground via) 14 .
  • the signal via 13 must be kept at least a distance equal to the size of the anti-pad from the power via (or ground via) 14 .
  • the thickness of the power via (or ground via) 14 must be larger than the “skin depth” associated with the frequency of the signal propagating along the signal via 13 .
  • the skin depth describes the fact that any current flowing in a conductor will migrate toward the surface or “skin” of the conductor when the signal frequency gets higher. As a result, most of the current will be concentrated within the skin depth of the conductor.
  • the skin depth ⁇ s (2/ ⁇ ) ⁇ circumflex over ( 0 ) ⁇ (1 ⁇ 2), where ⁇ is the frequency of the signal, ⁇ is the permeability of the conductor, and ⁇ is the conductivity of the conductor. Therefore, if the conductor is thick enough, the EM wave generated by the signal via will not penetrate through the power via (or ground via). As a result, the insertion loss (S 21 ) due to radiation emitted by the signal via will be minimized and, consequently, the via-to-via coupling will be reduced. Therefore, the signal integrity will be improved.
  • FIG. 3 is the other prior via structure. It is shown on the circuit board 22 .
  • FIG. 4 is used for the demonstration of the implementation of the Type B version of the invention.
  • This novel via structure also alleviates the factors of affecting signal integrity such as via-to-via coupling, impedance discontinuity, EM radiation, and so on.
  • the circuit board comprises a substrate 31 ; two signal layers 38 and 39 ; two power layers (or two ground layers) 32 and 40 ; a signal via 33 ; and a power via (or a ground via) 34 .
  • the signal layer 38 is electrically connected to the signal layer 39 with the signal via 33 .
  • the signal via 33 that electrically connects the two signal layers 38 and 39 is plated and surrounds the power via (or ground via) 34 .
  • the power via (or ground via) 34 will provide a complete voltage reference surface and the shortest current return path for the signal propagating along the signal via 33 . Also, any EM waves generated by the signal via 33 will be concentrated between the power via (or ground via) 34 and the signal via 33 so that the signal via 33 will couple less energy with other vias (not shown).
  • the via structures passing through the substrate 31 can be formed by mechanical or laser drilling.
  • the via hole can be a “blind hole” or a “through hole”.
  • the signal blind via 33 is formed to connect electrically the signal layer 38 and the signal layer 39 .
  • the power through via (or ground through via) 34 then is formed to connect the two power layers (or the two ground layers) 32 and 40 .
  • the power via (or ground via) 34 can be plated to form a circular annular tube or filled with copper to form a solid cylinder.
  • the material of the power via (or ground via) can be any conductive alloy or metal such as Tin (Sn), silver (Ag), copper (Cu), gold (Au). Any standard technique such as casting, plating, or non-plating can be adapted for the formation of any via in the embodiments of the invention.
  • the signal via 33 is plated with copper in this example.
  • the signal via 33 and the power via (or ground via) 34 are circular and concentric. However, it is not necessary that they be a circular annular tube or that they be concentric.
  • the power via (ground via) 34 can be a cylindrical ring, solid cylinder, or polygon ring which can be concentric or not with the signal via 33 .
  • the signal via 33 must be kept at least a distance equal to the size of the anti-pad from the power via (or ground via) 34 .
  • the thickness of the power via (or ground via) 34 must be larger than the “skin depth” associated with the frequency of the signal propagating along the signal via 33 .
  • FIGS. 9a-9k show the sequential steps required for the fabrication of the novel via structure shown in FIG. 2 .
  • FIGS. 10a-10j show the required sequential steps for the fabrication of the novel via structure shown in FIG. 4 .
  • FIG. 9a shows the dielectric substrate 52 plated with conductive metal planes on both sides, 51 and 53 .
  • the conductive metal planes will be used as power planes or ground planes.
  • the material, FR4 is commonly used as the dielectric material for PCB boards. Any proper dielectric material can be used for these printed circuit boards, including Low Temperature Co-fired Ceramics (LTCC) or Rogers DuroidTM.
  • FIG. 9b shows that a through hole 54 is formed. Mechanical or laser drilling can be used for the construction of the through hole.
  • FIG. 9c shows that the through hole 58 is plated with conductive metal 57 to connect electrically with the planes 55 and 56 .
  • FIG. 9d shows that the plated through hole 58 in FIG. 9c is filled with dielectric material 61 .
  • the dielectric material 61 can be properly optimally selected to control the impedance of the signal via. Chemical vapor deposition can be applied to fill the hole. Many other possible techniques can be applied as well. The details of those well-known techniques are not discussed here.
  • FIG. 9e shows that two sheets of dielectric material 62 and 63 are stuck to both sides of the substrate. To adhere the dielectric material with the substrate, the processes of heating and hardening will be needed.
  • FIG. 9f shows that the top and bottom sides of the substrate are constructed with conductive metal 64 and 65 .
  • Chemical vapor deposition or other known techniques can be used for depositing the conductive metal.
  • FIG. 9g illustrates how the through hole 66 is constructed. Mechanical or laser drilling can be used for the construction of this through hole.
  • the gap (anti-pad) 67 between the through hole 66 and the plated via 68 can be properly designed to control the impedance of the signal via.
  • FIG. 9h shows that the through hole 66 in FIG. 9g is plated with conductive metal 71 to connect the conductive metal 69 and 70 on the top and the bottom sides.
  • the through hole 66 in FIG. 9g can be also filled with conductive metal 74 as shown in FIG. 9i to connect the conductive metal 72 and 73 on the top and the bottom sides, respectively.
  • FIG. 9j shows that the conductive metal 69 and 70 in the FIG. 9h is formed into signal traces 75 and 76 .
  • the formation of the signal traces 75 and 76 can be achieved by using typical PCB fabrication techniques.
  • the signal traces 75 and 76 are connected electrically with the conductive metal 77 .
  • FIG. 9k shows that the conductive metal 72 and 73 in the FIG. 9i is formed into signal traces 78 and 79 .
  • the formation of the signal traces 78 and 79 can be achieved by using typical PCB fabrication techniques as well.
  • the signal traces 78 and 79 are connected electrically with the conductive metal 80 .
  • FIGS. 10a-10d shows the same fabrication processes illustrated in FIGS. 9a-9d .
  • FIG. 10e shows that the conductive metal 101 and 102 in FIG. 10d is formed into signal traces 105 and 106 .
  • the formation of the signal traces 105 and 106 can be achieved by using typical PCB fabrication techniques.
  • the signal traces 105 and 106 are connected electrically with the conductive metal 107 .
  • FIG. 10f shows that two sheets of dielectric material 108 and 109 are stuck to both sides of the substrate. To adhere the dielectric material to the substrate, the processes of heating and hardening will be needed.
  • FIG. 10g shows that the top and bottom sides of the substrate are constructed with conductive metal 110 and 111 .
  • Chemical vapor deposition or other known techniques can be used for constructing the conductive metal.
  • FIG. 10h illustrates how the through hole 112 is constructed.
  • Mechanical or laser drilling can be used for the construction of the through hole 12 .
  • the gap (anti-pad) 114 between the through hole 112 and the plated via 114 can be properly designed to control the impedance of the signal via later.
  • FIG. 10i shows that the through hole 112 in FIG. 10h , which is plated with conductive metal 118 , is to be connected to the conductive metal 115 and 116 on the top and the bottom sides, respectively.
  • the through hole 112 in FIG. 10h can also be filled with conductive metal 123 , as shown in FIG. 10j , to connect the conductive metal 120 and 121 on the top and the bottom sides, respectively.
  • FIG. 5 and FIG. 6 are the simulation results for the typical size of the PCB-level via structures.
  • FIG. 5 shows the simulated insertion losses (S 21 ) of the microstrip-like via (see FIG. 1 and FIG. 2).
  • S 21 the simulated insertion losses
  • the solid and dashed curves represent the via structures with and without the power via (or ground via), respectively. It is clearly shown that the insertion loss (S 21 ) of the via structure with the power via (or ground via) is larger than that of the via structure without the power via (or ground via) when the signal frequency is under about 1.07 GHz. These results indicate that the signal will be transmitted more effectively when the via structure with power via (or ground via) is used. In other words, the signal integrity is improved.
  • FIG. 6 shows the simulated insertion losses (S 21 ) of the stripline-like via (see FIG. 3 and FIG. 4 ).
  • Two via structures are simulated: a) the via structure without the power via (or ground via) (see FIG. 3 ), and b) the via structure with the power via (or ground via) (see FIG. 4 ).
  • the solid and dashed curves represent the via structures with and without the power via (or ground via), respectively.
  • the insertion loss (S 21 ) of the via structure with the power via (or ground via) is larger than that of the via structure without the power via (or ground via) when the signal frequency is under about 1.07 GHz.
  • FIG. 7 and FIG. 8 are the simulation results for the IC packaging-level via structures.
  • FIG. 7 shows the simulated insertion losses (S 21 ) of the microstrip-like via (see FIG. 1 and FIG. 2 ).
  • the solid and dashed curves represent the via structures with and without the power via (or ground via), respectively.
  • the insertion loss (S 21 ) of the via structure with the power via (or ground via) is larger than that of the via structure without the power via (or ground via) when the signal frequency is under 20 GHz.
  • FIG. 8 shows the simulated insertion losses (S 21 ) of the stripline-like via (see FIG. 3 and FIG. 4 ).
  • the solid and dashed curves represent the via structures with and without the power via (or ground via), respectively.
  • the insertion loss (S 21 ) of the via structure with the power via (or ground via) is larger than that of the via structure without the power via (or ground via) when the signal frequency is under 20 GHz.
  • the embodiments of the invention comprise the improved via structures (the additional power via or ground via), both via types having the same method of fabrication.
  • the power via (or ground via) will connect the two power planes (or the two ground planes). It provides the shortest current return path and reduces the impedance discontinuity.
  • the thickness of the power via (or ground via) must be larger than the skin depth associated with the frequency of the signal. Therefore, the EM waves generated by the signal via will not penetrate through the power via (or ground via). Therefore, the insertion loss will be improved. Also, the EM field will be concentrated between the signal via and power via (or ground via) and, consequently, the signal via will couple less energy with any other via. As a result, the signal integrity will be improved.

Abstract

The embodiment of the invention is about a novel via structure which can be incorporated into printed circuit boards, integrated circuit packages, and integrated circuits in order to reduce crosstalk, to improve signal integrity and to achieve EM emission compliance. A 4-layer (2 signal layers and 2 power layers or 2 signal layers and 2 ground layers) circuit board assembly was used for demonstrating the effect of the novel via structure. The same concept can be applied to any multi-layer circuit board. Layers that have an electrical property can be added above, under, or within the basic 4-layer circuit board to achieve a multi-layer circuit board. For 2-layer and 3-layer circuit boards, a deformed version of the proposed via structure based upon the same concept will be needed for a coplanar waveguide configuration.

Description

CROSS REFERENCE TO RELATED APPLICATIONS
The invention relates to an application that is entitled “Circuit Board Via Structure for High Speed Signaling,” (Publication NO.: US 20006/0237227 A1), which is filed presently with the U.S. Patent & Trademark Office, and which is used herein for reference in its entirety.
FIELD OF THE INVENTION
The embodiments of this invention relate to printed circuit boards and integrated circuit packaging boards, and in particular to a novel via structure for improving the signal integrity and reducing the EMC/EMI problem. The novel via structure can be incorporated into a variety of integrated, as well as other types of circuits.
BACKGROUND
In multilayer printed circuit boards, integrated circuit packages, and integrated circuits on dies, there are many situations in which signals need to switch from layer to layer. FIG. 1 and FIG. 3 show two situations of signal switching. From FIG. 1, a signal trace 2 on the top layer switches to the signal trace 9 on the bottom layer through the signal via 3. The signal propagating along via 3 will pass through the two metal planes 7 and 8, which can be either a power plane or ground plane. When the signal propagates through via 3, it will generate an electromagnetic (EM) wave. The EM wave will propagate between the two metal planes 7 and 8, causing voltage fluctuations that will degrade the signal integrity. Also, the impedance of the signal propagating in a trace will be different from that of the signal propagating in a via. This is the so-called impedance discontinuity.
This impedance discontinuity will affect the signal quality as well. The dashed lines of FIGS. 5 and 7 show the simulated insertion loss (S21) of the signal path indicated in FIG. 1 for the PCB board-level via and the IC packaging-level via, respectively. A smaller insertion loss value indicates that there is more energy dissipated along the signal path. These energy losses could be due to EM radiation, impedance discontinuity, dielectric loss, and so on.
From FIG. 3, a signal propagating along trace 23 on the third layer switches to a signal propagating along trace 30 on the fifth layer through the signal via 24. The signals on traces 23 and 30 will be referenced to the metal planes 28 and 29, respectively. The metal planes 28 and 29 can be power planes or ground planes. When the signal propagates along the signal via 24, it will also generate an EM wave. The EM wave will propagate between the two metal planes 28 and 29 and will cause voltage fluctuations that will degrade the signal integrity.
Again, the impedance along the signal trace will be different from that along the signal via. This impedance discontinuity will also affect the signal quality. The dashed lines of FIG. 6 and FIG. 8 show the simulated insertion loss (S21) associated with the signal path indicated in FIG. 3 for the PCB board-level via and the IC packaging-level via, respectively. Again, the smaller insertion Joss values indicate that there is more energy dissipated along the signal path. These energy losses could be due to EM radiation, impedance discontinuity, dielectric loss, and so on.
SUMMARY
The embodiment of the invention is about a novel via structure which can be incorporated into printed circuit boards, integrated circuit packages, and integrated circuits in order to reduce crosstalk, to improve signal integrity and to achieve EM emission compliance. A 4-layer (2 signal layers and 2 power layers or 2 signal layers and 2 ground layers) circuit board assembly was used for demonstrating the effect of the novel via structure. The same concept can be applied to any multi-layer circuit board. Layers that have an electrical property can be added above, under, or within the basic 4-layer circuit board to achieve a multi-layer circuit board. For 2-layer and 3-layer circuit boards, a deformed version of the proposed via structure based upon the same concept will be needed for a coplanar waveguide configuration.
The 4-layer circuit board can be separated into 3 types of circuit structures.
Type A (see FIG. 2): one signal layer is on the top layer; 2 ground layers or 2 power layers represent the two middle layer; and the other signal layer is on the bottom layer. The signal via connects the transmission lines that lie on the top and bottom layers. The ground via or power via is plated surrounding the signal via, i.e. the ground via or power via is concentric to the signal via. The plated ground via or the power via needs to be kept a non-trivial distance (such as the diameter of the anti-pad) from the signal via to avoid shorting. The impedance of the signal via can be properly designed by adjusting this distance between the signal via and the ground via (or power via). The thickness of the plated ground via (or power via) must be larger than the skin depth at the frequency of the signal. It is assumed that copper will be used for the ground via or power via in this implementation. The plated via connects the third layer of the ground plane (or power plane) to the fifth layer of the ground plane (or power plane) to be ground via (or power via). Note that it is necessary that the third layer and the fifth layer have the same electrical properties. With this configuration the signal via can be isolated to prevent electromagnetic coupling with other vias (not shown in the figure) on the circuit board. Also, the plated ground via (or power via) provides a voltage reference or a complete current return path for the signal propagating through the signal via. Eventually, the impedance discontinuity between the transmission line and the signal via will be reduced so that the subsequent reflection effect and, hence, the return loss will be minimized. Due to the separation of the signal vias by using the plated ground via (or power via), the crosstalk between signal vias will also be reduced to improve the quality of the signals. Consequently, the radiation on the edge of the circuit board (EMC/EMI problem) will be minimized as well.
Type B (see FIG. 4): the top layer and bottom layer are ground layers or power layers. The third layer and the fifth layer are signal layers. The signal via connects the transmission line on the third layer with the transmission line on the fifth layer. A ground via or power via is created to connect the top layer with the bottom layer. The diameter of the ground via or power via is smaller than that of the signal via to avoid shorting. The impedance of the signal via can be properly designed by controlling the distance between signal via and the ground via (or power via) as well. The ground via or power via is concentric to the signal via. Note that it is necessary that the top layer and the bottom layer have the same electrical properties. The thickness of the plated ground via or power via is larger than the skin depth associated with the frequency of the signal. The ground via or power via is assumed to be a highly conductive metal, such as copper, in this implementation. Also, the ground via (or power via) provides a voltage reference plane or a complete current return path for the signal propagating through the signal via. Finally, the impedance discontinuity between the transmission line and the signal via will be reduced so that the subsequent reflection effect and, hence, the return loss will be minimized Consequently, the radiation on the edge of the circuit board (EMC/EMI problem) will be minimized as well.
Type C (see FIG. 2 or FIG. 4): Refer to Type A or Type B. The signal layers are replaced with power layers or ground layers. The resulting configurations, i.e., the stack from the top to the bottom layers, turn out to have the generic structure: power-ground-ground-power or ground-power-power-ground. When the signal via is replaced with a power via or a ground via, the via structure will become a “capacitor”, an element that can store electrical energy. The value of the capacitor can be properly designed by filling the space between the power via and ground via with a material having a selected permittivity value, or by adjusting the distance between the power via and ground via. The addition of a capacitor will benefit the power integrity because the voltage fluctuations between the power plane and the ground plane can be minimized. Finally, the overall signal integrity of the system will be improved due to the reduction of the voltage fluctuations in these layers.
BRIEF DESCRIPTION OF THE DRAWING
FIG. 1 shows a prior microstrip-like signal via structure without a power via or a ground via
FIG. 2 shows a novel microstrip-like signal via surrounded by a power via and a ground via
FIG. 3 shows prior stripline-like signal via without a power via or a ground via
FIG. 4 shows a novel stripline-like signal via surrounding the power via and the ground via
FIG. 5 shows the simulated insertion loss (S21) of the PCB board-level size of the microstrip-like via. The dashed line represents the magnitudes of the simulated S21 values predicted for the structure show in FIG. 1: The solid line represents the magnitudes of the simulated S21 values predicted for the structure shown in FIG. 2.
FIG. 6 shows the simulated insertion loss (S21) of the PCB board-level size of the stripline-like via. The dashed line represents the magnitudes of the simulated S21 values predicted for the structure shown in FIG. 3. The solid line represents the magnitudes of the simulated S21 values predicted for the structure shown in FIG. 4.
FIG. 7 shows the simulated insertion loss (S21) of the IC packaging-level size of the microstrip-like via. The dashed line represents the magnitudes of the simulated S21 values predicted for the structure shown in FIG. 1. The solid line represents the magnitudes of the simulated S21 values predicted for the structure shown in FIG. 2.
FIG. 8 shows the simulated insertion loss (S21) of the IC packaging-level size of the stripline-like via. The dashed line represents the magnitudes of the simulated S21 values predicted for the structure shown in FIG. 3. The solid line represents the magnitudes of the simulated S21 values predicted for the structure shown M FIG. 4.
FIGS. 9a-9k show the sequential fabrication steps required for the formation of the novel via structure shown in FIG. 2.
FIGS. 10a-10j show the sequential fabrication steps required for the formation of the novel via structure shown in FIG. 4.
TABLE 1
The elements of FIG. 1
Printed circuit board (PCB) or substrate or die 1
The first signal trace in first layer 2
The signal via 3
The first medium in the second layer 4
The second medium in the fourth layer 5
The third medium in the sixth layer 6
The first power plane or ground plane in the third layer 7
The second power plane or ground plane in the fifth layer 8
The second signal trace in the seventh layer 9
Anti-pad 10
TABLE 2
The elements of FIG. 2
Printed circuit board (PCB) or substrate or die 11
The first signal trace in the first layer 12
The signal via 13
The power via (or ground via) 14
The first medium in the second layer 15
The second medium in the fourth layer 16
The third medium in the sixth layer 17
The first power plane (or ground plane) in the third layer 18
The second power plane (or ground plane) in the fifth layer 19
The second signal trace in the seventh layer 20
Anti-pad 21
TABLE 3
The elements of FIG. 3
Printed circuit board (PCB) or substrate or die 22
The first signal trace in the third layer 23
The signal via 24
The first medium in the second layer 25
The second medium in the fourth layer 26
The third medium in the sixth layer 27
The first power plane or ground plane in the first layer 28
The second power plane or ground plane in the seventh layer 29
The second signal trace in the fifth layer 30
TABLE 4
The elements of FIG. 4
Printed circuit board (PCB) or substrate or die 31
The first power plane (or ground plane) in the first layer 32
The signal via 33
The power via (or ground via) 34
The first medium in the second layer 35
The second medium in the fourth layer 36
The third medium in the sixth layer 37
The first signal trace in the third layer 38
The second signal trace in the fifth layer 39
The second power plane (or ground plane) in the seventh layer 40
Anti-pad 41
DETAILED DESCRIPTION
The purpose of the invention is to provide a novel via structure that can reduce via-to-via crosstalk, the impedance discontinuity, and EMC radiation. In particular, the signal integrity will be improved and the edge radiation of the PCB board or IC packaging will be minimized.
A 4-layer (2 signal layers and 2 power layers or 2 ground layers) circuit board with a single via structure is used for demonstrating the interest of the invention. The 4-layer circuit board is comprised of 2 signal layers, 3 medium layers, 2 power layers (or 2 ground layers), and a via structure. The signal via electrically connects the signal traces on the different layers. The power via or ground via could be built outside the signal via (see FIG. 2) or inside the signal via (see FIG. 4). For the power via (or ground via) built outside the signal via, the thickness of the power via (or ground via) must be larger than the skin depth associated with the frequency of the signal on the signal via. Consequently, the EM wave generated by the signal via will not penetrate through the power via (or ground via) and, as a result, the via-to-via crosstalk will be mitigated. Also, the power via (or ground via) will provide the signal a shortest current return path and will reduce the impedance discontinuity. This in turn will minimize the return loss and, hence, will improve the signal integrity. For the power via (or ground via) built inside the signal via, the thickness of the power via (or ground via) must also be larger than the skin depth associated with the frequency of the signal on the signal via to reduce the losses in the metal. The power via (or ground via) will provide the signal a shortest current return path and will reduce the impedance discontinuity to minimize the return loss and improve the signal integrity.
Four circuit structures (FIG. 1-FIG. 4) are used to explain the concept of the invention. Each circuit structure comprises 2 signal layers, 3 medium layers, 2 power layers (or 2 ground layers), and a via structure. The concept of the invention can be applied to integrated circuit packaging, integrated circuits on a die, or many other types of circuits.
FIG. 1 is a prior via structure implemented on the circuit board 1. There is no power via or ground via between the power planes (or ground planes). Therefore, when the signal via 3 passes through the power planes (or ground planes), the signal will generate EM waves between the planes and these EM waves will fluctuate the voltages on the various planes. Moreover, there is a discontinuity between the impedances associated with the signal traces and the signal via. The subsequent reflected signals will also affect the signal quality.
FIG. 2 is used for demonstrating the implementation of the Type A version of the invention. The novel via structure alleviates the factors which adversely affect the signal integrity such as via-to-via coupling, impedance discontinuity, EM radiation, and so on. The circuit board is comprised of a substrate 11; two signal layers 12 and 20; two power layers (or two ground layer) 18 and 19; a signal via 13; and a power via (or a ground via) 14. The signal layer 12 is electrically connected to the signal layer 20 by the signal via 13. The power via (or ground via) 14 electrically connects the two power layers (or the two ground layer) 18 and 19; it is plated and surrounds the signal via 13. The power via (or ground via) 14 will provide a complete voltage reference surface and the shortest current return path for the signal that propagates along the signal via 13. Also, the power via (or ground via) 14 will isolate any electromagnetic (EM) wave generated by the signal via 13 and, hence, it will prevent any EM couplings with other vias (not shown).
The via structures that passes through the substrate 11 can be formed by mechanical Or laser drilling. The via hole can be a “blind hole” or “through hole”. First, the power blind via (or ground blind via) 14 is formed in order to connect the two power layers (or the two ground layers). The material of the power via (or ground via) can be any highly conductive alloy or metal such as Tin (Sn), silver (Ag), copper (Cu), gold (Au). The signal layer 12 is then electrically connected with the signal layer 20 through the signal via 13. Any techniques such as casting, plating, or non-plating can be adapted for the formation of any via in the embodiments of the invention.
The power via (or ground via) 14 is plated with copper in this example of the invention. The signal via 13 and the power via (or ground via) 14 are circular and concentric. However, they do not necessarily have to be circular or concentric. For example, the signal via 13 can be a solid cylinder or a hollow cylinder non-centric with the power via (ground via) 14. Also, the signal via 13 must be kept at least a distance equal to the size of the anti-pad from the power via (or ground via) 14. The thickness of the power via (or ground via) 14 must be larger than the “skin depth” associated with the frequency of the signal propagating along the signal via 13. The skin depth describes the fact that any current flowing in a conductor will migrate toward the surface or “skin” of the conductor when the signal frequency gets higher. As a result, most of the current will be concentrated within the skin depth of the conductor. The skin depth δs=(2/ωμσ){circumflex over (0)}(½), where ω is the frequency of the signal, μ is the permeability of the conductor, and σ is the conductivity of the conductor. Therefore, if the conductor is thick enough, the EM wave generated by the signal via will not penetrate through the power via (or ground via). As a result, the insertion loss (S21) due to radiation emitted by the signal via will be minimized and, consequently, the via-to-via coupling will be reduced. Therefore, the signal integrity will be improved.
FIG. 3 is the other prior via structure. It is shown on the circuit board 22. There is no power via (or ground via) between the power planes (or ground planes) 28 and 29. Therefore, when the signal via 24 passes through the power planes (or ground planes) 28 and 29, the signal propagating along it will generate EM waves between these planes and these EM waves will cause fluctuations in the voltage on those planes. Also, the impedance between the signal traces and the signal via is discontinuous so there will be reflected signals and they will affect the signal quality.
FIG. 4 is used for the demonstration of the implementation of the Type B version of the invention. This novel via structure also alleviates the factors of affecting signal integrity such as via-to-via coupling, impedance discontinuity, EM radiation, and so on. The circuit board comprises a substrate 31; two signal layers 38 and 39; two power layers (or two ground layers) 32 and 40; a signal via 33; and a power via (or a ground via) 34. The signal layer 38 is electrically connected to the signal layer 39 with the signal via 33. The signal via 33 that electrically connects the two signal layers 38 and 39 is plated and surrounds the power via (or ground via) 34. The power via (or ground via) 34 will provide a complete voltage reference surface and the shortest current return path for the signal propagating along the signal via 33. Also, any EM waves generated by the signal via 33 will be concentrated between the power via (or ground via) 34 and the signal via 33 so that the signal via 33 will couple less energy with other vias (not shown).
Again, the via structures passing through the substrate 31 can be formed by mechanical or laser drilling. The via hole can be a “blind hole” or a “through hole”. First, the signal blind via 33 is formed to connect electrically the signal layer 38 and the signal layer 39. The power through via (or ground through via) 34 then is formed to connect the two power layers (or the two ground layers) 32 and 40. The power via (or ground via) 34 can be plated to form a circular annular tube or filled with copper to form a solid cylinder. The material of the power via (or ground via) can be any conductive alloy or metal such as Tin (Sn), silver (Ag), copper (Cu), gold (Au). Any standard technique such as casting, plating, or non-plating can be adapted for the formation of any via in the embodiments of the invention.
The signal via 33 is plated with copper in this example. The signal via 33 and the power via (or ground via) 34 are circular and concentric. However, it is not necessary that they be a circular annular tube or that they be concentric. For example, the power via (ground via) 34 can be a cylindrical ring, solid cylinder, or polygon ring which can be concentric or not with the signal via 33. Also, the signal via 33 must be kept at least a distance equal to the size of the anti-pad from the power via (or ground via) 34. The thickness of the power via (or ground via) 34 must be larger than the “skin depth” associated with the frequency of the signal propagating along the signal via 33. Therefore, most of the return current induced by the signal via will propagate along the power via (or ground via) 34 instead of propagating partially along the power via (or ground via) 34 and partially through the medium (not shown). The insertion loss (S21) due to the metal losses in the power via (or ground via) will be minimized The via-to-via EM coupling will be reduced as well. Finally, the signal integrity will be improved.
The construction of the novel via structure shown in FIGS. 2 and 4 can be accomplished using typical PCB fabrication techniques. FIGS. 9a-9k show the sequential steps required for the fabrication of the novel via structure shown in FIG. 2. FIGS. 10a-10j show the required sequential steps for the fabrication of the novel via structure shown in FIG. 4.
FIG. 9a shows the dielectric substrate 52 plated with conductive metal planes on both sides, 51 and 53. The conductive metal planes will be used as power planes or ground planes. The material, FR4 is commonly used as the dielectric material for PCB boards. Any proper dielectric material can be used for these printed circuit boards, including Low Temperature Co-fired Ceramics (LTCC) or Rogers Duroid™.
FIG. 9b shows that a through hole 54 is formed. Mechanical or laser drilling can be used for the construction of the through hole.
FIG. 9c shows that the through hole 58 is plated with conductive metal 57 to connect electrically with the planes 55 and 56.
FIG. 9d shows that the plated through hole 58 in FIG. 9c is filled with dielectric material 61. The dielectric material 61 can be properly optimally selected to control the impedance of the signal via. Chemical vapor deposition can be applied to fill the hole. Many other possible techniques can be applied as well. The details of those well-known techniques are not discussed here.
FIG. 9e shows that two sheets of dielectric material 62 and 63 are stuck to both sides of the substrate. To adhere the dielectric material with the substrate, the processes of heating and hardening will be needed.
FIG. 9f shows that the top and bottom sides of the substrate are constructed with conductive metal 64 and 65. Chemical vapor deposition or other known techniques can be used for depositing the conductive metal.
FIG. 9g illustrates how the through hole 66 is constructed. Mechanical or laser drilling can be used for the construction of this through hole. The gap (anti-pad) 67 between the through hole 66 and the plated via 68 can be properly designed to control the impedance of the signal via.
FIG. 9h shows that the through hole 66 in FIG. 9g is plated with conductive metal 71 to connect the conductive metal 69 and 70 on the top and the bottom sides. The through hole 66 in FIG. 9g can be also filled with conductive metal 74 as shown in FIG. 9i to connect the conductive metal 72 and 73 on the top and the bottom sides, respectively.
FIG. 9j shows that the conductive metal 69 and 70 in the FIG. 9h is formed into signal traces 75 and 76. The formation of the signal traces 75 and 76 can be achieved by using typical PCB fabrication techniques. Finally, the signal traces 75 and 76 are connected electrically with the conductive metal 77. Again, FIG. 9k shows that the conductive metal 72 and 73 in the FIG. 9i is formed into signal traces 78 and 79. The formation of the signal traces 78 and 79 can be achieved by using typical PCB fabrication techniques as well. Eventually, the signal traces 78 and 79 are connected electrically with the conductive metal 80.
FIGS. 10a-10d shows the same fabrication processes illustrated in FIGS. 9a-9d.
FIG. 10e shows that the conductive metal 101 and 102 in FIG. 10d is formed into signal traces 105 and 106. The formation of the signal traces 105 and 106 can be achieved by using typical PCB fabrication techniques. Finally, the signal traces 105 and 106 are connected electrically with the conductive metal 107.
FIG. 10f shows that two sheets of dielectric material 108 and 109 are stuck to both sides of the substrate. To adhere the dielectric material to the substrate, the processes of heating and hardening will be needed.
FIG. 10g shows that the top and bottom sides of the substrate are constructed with conductive metal 110 and 111. Chemical vapor deposition or other known techniques can be used for constructing the conductive metal.
FIG. 10h illustrates how the through hole 112 is constructed. Mechanical or laser drilling can be used for the construction of the through hole 12. The gap (anti-pad) 114 between the through hole 112 and the plated via 114 can be properly designed to control the impedance of the signal via later.
FIG. 10i shows that the through hole 112 in FIG. 10h, which is plated with conductive metal 118, is to be connected to the conductive metal 115 and 116 on the top and the bottom sides, respectively. However, the through hole 112 in FIG. 10h can also be filled with conductive metal 123, as shown in FIG. 10j, to connect the conductive metal 120 and 121 on the top and the bottom sides, respectively.
Simulations were explored with printed circuit board (PCB) and integrated circuit packaging to confirm the performance of the two types of via structures that comprise the invention: type A (see FIG. 2), a novel microstrip-like via, and type B (see FIG. 4), a novel stripline-like via. FIG. 5 and FIG. 6 are the simulation results for the typical size of the PCB-level via structures. FIG. 5 shows the simulated insertion losses (S21) of the microstrip-like via (see FIG. 1 and FIG. 2). 45 The simulation results for two via structures are shown: a) the via structure without power via (or ground via) (see FIG. 1), and b) the via structure with power via (or ground via) (see FIG. 2). The solid and dashed curves represent the via structures with and without the power via (or ground via), respectively. It is clearly shown that the insertion loss (S21) of the via structure with the power via (or ground via) is larger than that of the via structure without the power via (or ground via) when the signal frequency is under about 1.07 GHz. These results indicate that the signal will be transmitted more effectively when the via structure with power via (or ground via) is used. In other words, the signal integrity is improved.
FIG. 6 shows the simulated insertion losses (S21) of the stripline-like via (see FIG. 3 and FIG. 4). Two via structures are simulated: a) the via structure without the power via (or ground via) (see FIG. 3), and b) the via structure with the power via (or ground via) (see FIG. 4). The solid and dashed curves represent the via structures with and without the power via (or ground via), respectively. Obviously, the insertion loss (S21) of the via structure with the power via (or ground via) is larger than that of the via structure without the power via (or ground via) when the signal frequency is under about 1.07 GHz. These results indicate that the signal will be transmitted more effectively when the via structure with the power via (or ground via) is used. In other words, the signal integrity is improved.
Similarly, FIG. 7 and FIG. 8 are the simulation results for the IC packaging-level via structures. FIG. 7 shows the simulated insertion losses (S21) of the microstrip-like via (see FIG. 1 and FIG. 2). The solid and dashed curves represent the via structures with and without the power via (or ground via), respectively. Obviously, the insertion loss (S21) of the via structure with the power via (or ground via) is larger than that of the via structure without the power via (or ground via) when the signal frequency is under 20 GHz. These results indicate that the signal will be transmitted more effectively when the via structure with the power via (or ground via) is used. Consequently, the signal integrity will be improved.
FIG. 8 shows the simulated insertion losses (S21) of the stripline-like via (see FIG. 3 and FIG. 4). The solid and dashed curves represent the via structures with and without the power via (or ground via), respectively. Obviously, the insertion loss (S21) of the via structure with the power via (or ground via) is larger than that of the via structure without the power via (or ground via) when the signal frequency is under 20 GHz. These results indicate that the signal will be transmitted more effectively when the via structure with the power via (or ground via) is used. Consequently, the signal integrity will be improved.
The embodiments of the invention comprise the improved via structures (the additional power via or ground via), both via types having the same method of fabrication. The power via (or ground via) will connect the two power planes (or the two ground planes). It provides the shortest current return path and reduces the impedance discontinuity. The thickness of the power via (or ground via) must be larger than the skin depth associated with the frequency of the signal. Therefore, the EM waves generated by the signal via will not penetrate through the power via (or ground via). Therefore, the insertion loss will be improved. Also, the EM field will be concentrated between the signal via and power via (or ground via) and, consequently, the signal via will couple less energy with any other via. As a result, the signal integrity will be improved.
In short, the inventive concepts unveiled herein are the basic examples and can be modified. Any modification based any extension of the inventive concepts fall within the scope of the appended claims and their equivalents; and consequently, they should be covered by this patent.

Claims (13)

What is claimed is:
1. A via structure in a circuit board or substrate having multiple layers, from top to bottom comprising:
a first power plane or a first ground plane in the first layer;
a first medium in a second layer;
a first signal trace in a third layer;
a second medium in a fourth layer;
a second signal trace in a fifth layer;
a third medium in a sixth layer;
a second power plane or a second ground plane in a seventh layer;
a power via or a ground via passing through the first medium, the first signal trace, the second medium, the second signal trace, and the third medium, wherein the first power plane or the first ground plane is connected with the second power plane or the second ground plane through the power via or the ground via;
a signal via passing through the second medium around the power via or the ground via, and the first signal trace is connected with the second signal trace through the signal via; and
an anti-pad is located between the signal via and the power via or a ground via,
wherein the power via or the ground via is cylindrical and the thickness of the power via or the ground via is larger than the skin depth at the frequency of the signal; and
when a signal going through a path from the first signal trace through the signal via to the second signal trace, the signal goes through the path with complete impedance continuity.
2. The via structure of claim 1, wherein the first power plane or the first ground plane in the first layer and the second power plane or the second ground plane in the seventh layer have to have the same potential.
3. The via structure of claim 1, wherein the power via or the ground via is either a solid cylindrical or a cylindrical ring.
4. The via structure of claim 1, wherein the signal via are concentric to the power via or the ground via.
5. The via structure of claim 1, wherein the circuit structure comprises a printed circuit board and integrated circuit packaging.
6. The via structure of claim 1, wherein the power plane or the ground plane is deformed to a power grid or a ground grid on die.
7. A via structure, comprising:
a circuit board having multiple power planes, ground planes and medium layers, wherein a power via or a ground via passes through the power planes, ground planes and medium layers along a same axis, and wherein a signal via passes through the medium layers around a power or the ground via;
one of the multiple power planes or the ground planes connects with a different power plane or the ground via plane through the power via or the ground via;
the power via or the ground via may connect all of the multiple power planes or the ground planes with same potential;
the power via or the ground via is cylindrical and the thickness of the power via or the ground via is larger than the skin depth at the frequency of the signal; and
when a signal going through the signal via, the signal goes through the signal via with complete impedance continuity.
8. The via structure of claim 7, wherein the signal via is concentric with the power via or the ground via.
9. The via structure of claim 7, wherein the signal via and power via or the ground via can be not only circular but also square, rectangular, or any shape.
10. The via structure of claim 7, wherein the distance between the signal via and the power via or the ground via is properly designed for impedance control of the signal via.
11. The via structure of claim 7, the dielectric material between signal via and the power via or the ground via is properly selected for impedance control of the signal via.
12. The via structure of claim 7, wherein the signal via and the power via or the ground via are perpendicular to the power planes or the ground planes of the circuit board.
13. The via structure of claim 7, wherein the signal via and power via or the ground via are located in the dielectric.
US13/609,616 2007-01-10 2012-09-11 Via structure for improving signal integrity Active 2029-10-12 USRE44586E1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US13/609,616 USRE44586E1 (en) 2007-01-10 2012-09-11 Via structure for improving signal integrity

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US11/651,338 US8084695B2 (en) 2007-01-10 2007-01-10 Via structure for improving signal integrity
US13/609,616 USRE44586E1 (en) 2007-01-10 2012-09-11 Via structure for improving signal integrity

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US11/651,338 Reissue US8084695B2 (en) 2007-01-10 2007-01-10 Via structure for improving signal integrity

Publications (1)

Publication Number Publication Date
USRE44586E1 true USRE44586E1 (en) 2013-11-12

Family

ID=40135298

Family Applications (2)

Application Number Title Priority Date Filing Date
US11/651,338 Ceased US8084695B2 (en) 2007-01-10 2007-01-10 Via structure for improving signal integrity
US13/609,616 Active 2029-10-12 USRE44586E1 (en) 2007-01-10 2012-09-11 Via structure for improving signal integrity

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US11/651,338 Ceased US8084695B2 (en) 2007-01-10 2007-01-10 Via structure for improving signal integrity

Country Status (2)

Country Link
US (2) US8084695B2 (en)
CN (1) CN101346039B (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20120113615A1 (en) * 2010-09-30 2012-05-10 Jayesh Nath Systems and methods for improved chip device performance

Families Citing this family (15)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20080237893A1 (en) * 2007-03-27 2008-10-02 Quach Minh Van Anti Pad To Reduce Parasitic Capacitance And Improve Return Loss In A Semiconductor Die And Package
US20090008139A1 (en) * 2007-07-03 2009-01-08 Sony Ericsson Mobile Communications Ab Multilayer pwb and a method for producing the multilayer pwb
US8351216B2 (en) * 2007-07-09 2013-01-08 Power Concepts Nz Limited Layered structure connection and assembly
US20100134376A1 (en) * 2008-12-01 2010-06-03 Toyota Motor Engineering & Manufacturing North America, Inc. Wideband rf 3d transitions
CN101945537A (en) * 2009-07-10 2011-01-12 英华达(上海)电子有限公司 Printed circuit board with via structures and manufacturing method thereof
TW201223347A (en) * 2010-11-23 2012-06-01 Hon Hai Prec Ind Co Ltd Printed circuit board with compound-via
CN103096613A (en) * 2011-11-07 2013-05-08 英业达科技有限公司 Printed circuit board and manufacture method thereof
US20140262499A1 (en) * 2013-03-14 2014-09-18 Boulder Wind Power, Inc. Methods and apparatus for optimizing electrically inoperative zones on laminated composite assemblies
US9793775B2 (en) 2013-12-31 2017-10-17 Boulder Wind Power, Inc. Methods and apparatus for reducing machine winding circulating current losses
US9930783B2 (en) * 2016-03-24 2018-03-27 Qualcomm Incorporated Passive device assembly for accurate ground plane control
CN106550536A (en) * 2016-10-28 2017-03-29 昆山国显光电有限公司 A kind of circuit board and preparation method thereof
US10157842B1 (en) 2017-05-31 2018-12-18 International Business Machines Corporation Semiconductor device including superconducting metal through-silicon-vias and method of manufacturing the same
CN108254625A (en) * 2017-12-29 2018-07-06 生益电子股份有限公司 A kind of insertion loss test-strips
CN115642137A (en) * 2021-07-20 2023-01-24 长鑫存储技术有限公司 Semiconductor structure
CN113709963B (en) * 2021-07-23 2023-02-28 苏州浪潮智能科技有限公司 PCB and manufacturing method and equipment thereof

Citations (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5949030A (en) * 1997-11-14 1999-09-07 International Business Machines Corporation Vias and method for making the same in organic board and chip carriers
US20020017399A1 (en) * 2000-08-11 2002-02-14 Huey-Ru Chang Coaxial via hole and process of fabricating the same
US20020153167A1 (en) * 2001-04-23 2002-10-24 Miller Peter A. UHF ground interconnects
US6479764B1 (en) * 2000-05-10 2002-11-12 International Business Machines Corporation Via structure with dual current path
US7360308B2 (en) * 2002-10-10 2008-04-22 International Business Machines Corporation Coaxial via structure for optimizing signal transmission in multiple layer electronic device carriers
US20080185180A1 (en) * 2005-12-02 2008-08-07 Cisco Technology, Inc. Method for fabricating a printed circuit board having a coaxial via
TWI319250B (en) 2006-05-18 2010-01-01 Mitac Int Corp

Family Cites Families (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
DE69628161T2 (en) * 1995-04-05 2004-03-25 Unitive International Ltd. A SOLDERING STRUCTURE FOR A MICROELECTRONIC SUBSTRATE
US6613413B1 (en) * 1999-04-26 2003-09-02 International Business Machines Corporation Porous power and ground planes for reduced PCB delamination and better reliability

Patent Citations (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5949030A (en) * 1997-11-14 1999-09-07 International Business Machines Corporation Vias and method for making the same in organic board and chip carriers
US6479764B1 (en) * 2000-05-10 2002-11-12 International Business Machines Corporation Via structure with dual current path
US20020017399A1 (en) * 2000-08-11 2002-02-14 Huey-Ru Chang Coaxial via hole and process of fabricating the same
US20020153167A1 (en) * 2001-04-23 2002-10-24 Miller Peter A. UHF ground interconnects
US7360308B2 (en) * 2002-10-10 2008-04-22 International Business Machines Corporation Coaxial via structure for optimizing signal transmission in multiple layer electronic device carriers
US20080185180A1 (en) * 2005-12-02 2008-08-07 Cisco Technology, Inc. Method for fabricating a printed circuit board having a coaxial via
TWI319250B (en) 2006-05-18 2010-01-01 Mitac Int Corp

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20120113615A1 (en) * 2010-09-30 2012-05-10 Jayesh Nath Systems and methods for improved chip device performance
US9831540B2 (en) * 2010-09-30 2017-11-28 Aviat U.S., Inc. Systems and methods for improved chip device performance
US10461387B2 (en) 2010-09-30 2019-10-29 Aviat U.S., Inc. Systems and methods for improved chip device performance

Also Published As

Publication number Publication date
CN101346039B (en) 2011-01-12
CN101346039A (en) 2009-01-14
US20080314631A1 (en) 2008-12-25
US8084695B2 (en) 2011-12-27

Similar Documents

Publication Publication Date Title
USRE44586E1 (en) Via structure for improving signal integrity
US8153906B2 (en) Interconnection structure for improving signal integrity
JP6526069B2 (en) Signal Coupling in Multilayer Substrates
EP0069102B1 (en) Impedance matching stripline transition for microwave signals
US8063316B2 (en) Split wave compensation for open stubs
JP5194440B2 (en) Printed wiring board
US9326377B2 (en) Printed wiring board
US7478472B2 (en) Method of making circuitized substrate with signal wire shielding
US20070184687A1 (en) Circuit board provided with digging depth detection structure and transmission device with the same mounted
US6495772B2 (en) High performance dense wire for printed circuit board
JP2006245291A (en) Transmission line and method of forming wiring
US10045435B2 (en) Concentric vias and printed circuit board containing same
US20070278001A1 (en) Method and apparatus for a high frequency coaxial through hole via in multilayer printed circuit boards
US7679005B2 (en) Circuitized substrate with shielded signal lines and plated-thru-holes and method of making same, and electrical assembly and information handling system utilizing same
US7209368B2 (en) Circuitized substrate with signal wire shielding, electrical assembly utilizing same and method of making
US6710255B2 (en) Printed circuit board having buried intersignal capacitance and method of making
US20080289869A1 (en) Novel via structure for improving signal integrity
WO2009119849A1 (en) Composite wiring board
US7196906B1 (en) Circuit board having segments with different signal speed characteristics
CN107360663B (en) Circuit board structure capable of selecting corresponding grounding layer
CN217470371U (en) Capacitance-guiding column, signal integrity enhancing structure and electromagnetic band gap structure
JP2006080162A (en) Printed wiring board
US20240098882A1 (en) Microstrip crosstalk reduction
JP2005347924A (en) High frequency signal transmission line substrate
CN114885493A (en) Capacitance-guiding column, signal integrity enhancing structure and electromagnetic band gap structure

Legal Events

Date Code Title Description
FPAY Fee payment

Year of fee payment: 4

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YR, SMALL ENTITY (ORIGINAL EVENT CODE: M2552); ENTITY STATUS OF PATENT OWNER: SMALL ENTITY

Year of fee payment: 8

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 12TH YR, SMALL ENTITY (ORIGINAL EVENT CODE: M2553); ENTITY STATUS OF PATENT OWNER: SMALL ENTITY

Year of fee payment: 12