USRE43926E1 - Method and arrangement for data processing in a communication system - Google Patents

Method and arrangement for data processing in a communication system Download PDF

Info

Publication number
USRE43926E1
USRE43926E1 US13/009,641 US201113009641A USRE43926E US RE43926 E1 USRE43926 E1 US RE43926E1 US 201113009641 A US201113009641 A US 201113009641A US RE43926 E USRE43926 E US RE43926E
Authority
US
United States
Prior art keywords
data
processor
configuration
processing
configuration header
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Fee Related, expires
Application number
US13/009,641
Inventor
Joseph Keith Charles Moloney
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Sony Corp
Original Assignee
Sony Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Sony Corp filed Critical Sony Corp
Priority to US13/009,641 priority Critical patent/USRE43926E1/en
Application granted granted Critical
Publication of USRE43926E1 publication Critical patent/USRE43926E1/en
Expired - Fee Related legal-status Critical Current
Adjusted expiration legal-status Critical

Links

Images

Classifications

    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L67/00Network arrangements or protocols for supporting network services or applications
    • H04L67/34Network arrangements or protocols for supporting network services or applications involving the movement of software or configuration parameters 
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L1/00Arrangements for detecting or preventing errors in the information received
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L69/00Network arrangements, protocols or services independent of the application payload and not provided for in the other groups of this subclass
    • H04L69/22Parsing or analysis of headers
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04WWIRELESS COMMUNICATION NETWORKS
    • H04W28/00Network traffic management; Network resource management
    • H04W28/02Traffic management, e.g. flow control or congestion control
    • H04W28/06Optimizing the usage of the radio link, e.g. header compression, information sizing, discarding information

Definitions

  • This invention relates to data processing in communication systems, and particularly though not exclusively to Coded Composite Transport Channel (CCTrCH) processing in packet-based UTRA TDD (UMTS—Universal Mobile Telecommunication System—Terrestrial Radio Access systems operating in Time Division Duplex mode).
  • CCTrCH Coded Composite Transport Channel
  • UMTS Terrestrial Radio Access Network there are two modes of operation Frequency Division Duplex (FDD) and Time Division Duplex (TDD).
  • FDD Frequency Division Duplex
  • TDD Time Division Duplex
  • FDD Frequency Division Duplex
  • TDD Time Division Duplex
  • users are separated in both the code domain and time domain.
  • the time domain UTRA framing has 4096 radio frames which make up a super frame with each radio frame consisting of 15 timeslots. A timeslot can be allocated to either Uplink (UL) or downlink (DL) transmission.
  • UL and DL transmissions have to be synchronized to reduce interference.
  • DL broadcast signaling and UL random access signaling has to be supported. This leads to a partitioning of the radio frame with individual timeslots being dedicated for use either for DL or UL.
  • UTRA specifies the processing that is applied to Transport Channel (TrCH) data by Layer 1 (L 1 ) to build up CCTrCHs. These CCTrCHs are mapped onto timeslots.
  • TrCH Transport Channel
  • L 1 Layer 1
  • Each CCTrCH has a particular set of characteristics, which change dynamically for each CCTrCH that is processed. Possible configuration parameters that may be applied dynamically to each CCTrCH include: number of TrCHs in a CCTrCH; CRC length; transport block size; type of channel coding; Transmission Time Interleave (TTI) period; and amount of physical resource.
  • TTI Transmission Time Interleave
  • An implementation of a CCTrCH processing stack may contain a mixture of hardware and software implementations of individual processing steps. Each processing step requires configuration information.
  • a method for processing data in a communication system comprising:
  • an arrangement for processing data in a communication system comprising:
  • the second processing means is arranged to extract configuration data from the configuration header passed from the first processing means.
  • a communication system including means for processing data comprising:
  • the second processing means is arranged to extract configuration data from the configuration header passed from the first processing means.
  • FIG. 1 shows a block schematic diagram illustrating time domain UTRA framing
  • FIG. 2 shows a block schematic diagram illustrating multiplexing and channel coding in UTRA
  • FIG. 3 shows a block schematic diagram illustrating an stack or arrangement for processing of CCTrCH data in a packet data UTRA TDD system incorporating the present invention
  • FIG. 4 shows a block-schematic diagram of a UTRA TDD system in which the invention is used.
  • UTRA Frequency Division Duplex FDD
  • UTRA Time Division Duplex TDD
  • FDD Frequency Division Duplex
  • TDD Time Division Duplex
  • users are separated in both the code domain and time domain.
  • time domain employed in UTRA framing illustrated in FIG. 1 , 4096 radio frames make up a super frame with each radio frame consisting of 15 timeslots. A timeslot can be allocated to either Uplink (UL) or Downlink (DL) transmission.
  • Transport Blocks (blocks of a defined number of bits) are submitted by the media access control (MAC) to L 1 for processing.
  • a Transport Block typically corresponds to a MAC protocol data unit (PDU) or corresponding unit.
  • Layer 1 processes each Transport Block as shown in FIG. 2 to build up CCTrCHs. Firstly, cyclic redundancy check (CRC) attachment is performed at 205 ; then, transport block (TrBk) concatenation/code block segmentation is performed at 210 . Next, channel coding is performed at 215 ; then, radio frame equalisation is performed at 220 . Next, first interleaving is performed at 225 ; then, radio frame segmentation is performed at 230 , and rate matching is performed at 235 .
  • CRC cyclic redundancy check
  • TrBk transport block concatenation/code block segmentation
  • channel coding is performed at 215 ; then, radio frame equalisation is performed at 220 .
  • first interleaving is performed at 225 ;
  • a number of rate-matched data streams are multiplexed together on a single transport channel at 240 ; then, the resultant multiplexed data stream is processed by bit scrambling at 245 .
  • the bit-scrambled data stream is segmented into a number of physical channels at 250 ; then, second interleaving is performed on each of the segmented physical channel data streams at 255 .
  • physical channel mapping is performed at 260 to produce a number of CCTrCHs for physical channels such as PhCH#1 and PhCH#2. These CCTrCHs are mapped onto timeslots in known manner.
  • Each CCTrCH has a particular set of characteristics. These characteristics change dynamically for each CCTrCH that is processed.
  • an implementation of a CCTrCH processing stack may contain a mixture of hardware and software implementations of the individual processing steps shown in FIG. 2 . Each processing step requires configuration information.
  • the present invention at least in the preferred embodiment described below, utilises a method for simplifying the problem of control of configuration parameters in a CCTrCH processing stack, though it can equally be applied to any processing stack that has dynamic configuration parameters.
  • a CCTrCH configuration header 310 is attached to each of the CCTrCH data blocks when applying the data to the CCTrCH processing stack for processing CCTrCH information for communication across the UTRA TDD system's air interface.
  • the CCTrCH configuration header 310 is internally derived (e.g., within a receiver by L 1 Signalling) and, in a preferred embodiment, includes a TFI (Transport Format Indicator) passed over the air-interface.
  • TFI Transport Format Indicator
  • the header 310 is read along with the input data 320 by the process in order to gain the configuration data the process requires.
  • the same header 310 is then attached to its output data 320 (to form an integral CCTrCH data block 330 ) for use by the next process in the CCTrCH processing stack.
  • the processing stage may also add extra configuration data (e.g., output data size) to the configuration header, that can save recalculation of certain parameters.
  • the method and arrangement utilising configuration headers described above provides the advantages that the controlling entity does not need to store the configuration parameters for the CCTrCH, since they are passed in the configuration header; nor does the controlling entity need to keep track of the CCTrCH as it is processed by each of the processing steps; nor does the controlling entity need to calculate and control a following process with data output from a previous process, since the processing proceeds methodically from one process to another using the configuration headers.
  • CCTrCH data may be carried out in software running on a processor (not shown), and that the software may be provided as a computer program element carried on any suitable data carrier (also not shown) such as a magnetic or optical computer disc.
  • CCTrCH data may alternatively be carried out (in part or in whole) in hardware, for example in the form of an integrated circuit (not shown) such as an FPGA (Field Programmable Gate Array) or ASIC (Application Specific Integrated Integrated Circuit).
  • an integrated circuit not shown
  • FPGA Field Programmable Gate Array
  • ASIC Application Specific Integrated Integrated Circuit
  • a UTRA TDD system 400 includes a user terminal 410 (commonly referred to as ‘User Equipment’) which communicates over a CDMA radio link 420 with a base station 430 (commonly referred to as a ‘Node B’).
  • the Node B 430 is controlled by a radio network controller 440 , which communicates with other system infrastructure shown collectively as 450 .
  • processing stack or arrangement 300 described above for processing CCTrCH data may be advantageously implemented in either a UE 410 or a Node B 430 of the system as shown in the figure.

Abstract

A method and apparatus (300) for processing data in a communication system (400), using a configuration header (310) containing configuration data for use in processing data through a plurality of processes including a first process and a second process and passing the configuration header (310) with inter-process data (320) form the first process to the second process, whereby the second process extracts configuration data from the configuration header passed from the first process.

Description

FIELD OF THE INVENTION
This invention relates to data processing in communication systems, and particularly though not exclusively to Coded Composite Transport Channel (CCTrCH) processing in packet-based UTRA TDD (UMTS—Universal Mobile Telecommunication System—Terrestrial Radio Access systems operating in Time Division Duplex mode).
BACKGROUND OF THE INVENTION
In a UMTS Terrestrial Radio Access Network (UTRAN) there are two modes of operation Frequency Division Duplex (FDD) and Time Division Duplex (TDD). In UTRA TDD, which is packet-based, users are separated in both the code domain and time domain. The time domain UTRA framing has 4096 radio frames which make up a super frame with each radio frame consisting of 15 timeslots. A timeslot can be allocated to either Uplink (UL) or downlink (DL) transmission.
In a typical TDD system the UL and DL transmissions have to be synchronized to reduce interference. In addition DL broadcast signaling and UL random access signaling has to be supported. This leads to a partitioning of the radio frame with individual timeslots being dedicated for use either for DL or UL. UTRA specifies the processing that is applied to Transport Channel (TrCH) data by Layer 1 (L1) to build up CCTrCHs. These CCTrCHs are mapped onto timeslots.
Each CCTrCH has a particular set of characteristics, which change dynamically for each CCTrCH that is processed. Possible configuration parameters that may be applied dynamically to each CCTrCH include: number of TrCHs in a CCTrCH; CRC length; transport block size; type of channel coding; Transmission Time Interleave (TTI) period; and amount of physical resource.
An implementation of a CCTrCH processing stack may contain a mixture of hardware and software implementations of individual processing steps. Each processing step requires configuration information.
The conventional approach has been to use a centralized controller for this processing. However this approach has the following disadvantages:
    • 1) the controlling entity must store the configuration parameters for the CCTrCH;
    • 2) the controlling entity must keep track of the CCTrCH as it is processed by each of the processing steps and recall the configuration parameters in order that they can be applied along with the data to the next processing step; and
    • 3) as the amount of output data for a process is not necessarily the same as the input data the controlling entity must calculate and control the following process with this data.
This conventional approach becomes complex when the configuration data changes dynamically for each CCTrCH as it is processed and the latency through each process changes depending on the configuration itself.
A need therefore exists for processing of data in a communication system wherein the above-mentioned disadvantage(s) may be alleviated.
STATEMENT OF INVENTION
In accordance with a first aspect of the present invention there is provided a method for processing data in a communication system, the method comprising:
providing a configuration header containing configuration data for use in processing data through a plurality of processes including a first process and a second process; and
passing the configuration header with inter-process data from the first process to the second process,
whereby the second process extracts configuration data from the configuration header passed from the first process.
In accordance with a second aspect of the present invention there is provided an arrangement for processing data in a communication system, the arrangement comprising:
means for providing a configuration header containing configuration data for use in processing data through a plurality of processing means including a first process means and a second processing means; and
means for passing the configuration header with inter-process data from the first processing means to the second processing means,
whereby the second processing means is arranged to extract configuration data from the configuration header passed from the first processing means.
In accordance with a third aspect of the present invention there is provided a communication system including means for processing data comprising:
means for providing a configuration header containing configuration data for use in processing data through a plurality of processing means including a first process means and a second processing means; and
means for passing the configuration header with inter-process data from the first processing means to the second processing means,
whereby the second processing means is arranged to extract configuration data from the configuration header passed from the first processing means.
BRIEF DESCRIPTION OF THE DRAWINGS
One method and arrangement for processing of CCTrCH data in a packet data UTRA TDD system incorporating the present invention will now be described, by way of example only, with reference to the accompanying drawings, in which:
FIG. 1 shows a block schematic diagram illustrating time domain UTRA framing;
FIG. 2 shows a block schematic diagram illustrating multiplexing and channel coding in UTRA;
FIG. 3 shows a block schematic diagram illustrating an stack or arrangement for processing of CCTrCH data in a packet data UTRA TDD system incorporating the present invention; and
FIG. 4 shows a block-schematic diagram of a UTRA TDD system in which the invention is used.
DESCRIPTION OF PREFERRED EMBODIMENT
In a UMTS Terrestrial Radio Access Network (UTRAN) there are two modes of operation: UTRA Frequency Division Duplex (FDD) and UTRA Time Division Duplex (TDD). In UTRA TDD users are separated in both the code domain and time domain. In the time domain employed in UTRA framing, illustrated in FIG. 1, 4096 radio frames make up a super frame with each radio frame consisting of 15 timeslots. A timeslot can be allocated to either Uplink (UL) or Downlink (DL) transmission.
In a typical TDD system the UL and DL transmissions have to be synchronized to reduce interference. In addition DL broadcast signaling and UL random access signaling has to be supported. This leads to a possible partitioning of the radio frame as shown below:
0 1 2 3 4 5 6 7 8 9 10 11 12 13 14
DL DL DL DL DL DL DL DL UL UL UL UL UL UL UL

UTRA specifies the processing that is applied to the Transport Channel (TrCH) data by Layer 1 (L1), as shown in FIG. 2.
Transport Blocks (blocks of a defined number of bits) are submitted by the media access control (MAC) to L1 for processing. A Transport Block typically corresponds to a MAC protocol data unit (PDU) or corresponding unit. Layer 1 processes each Transport Block as shown in FIG. 2 to build up CCTrCHs. Firstly, cyclic redundancy check (CRC) attachment is performed at 205; then, transport block (TrBk) concatenation/code block segmentation is performed at 210. Next, channel coding is performed at 215; then, radio frame equalisation is performed at 220. Next, first interleaving is performed at 225; then, radio frame segmentation is performed at 230, and rate matching is performed at 235. A number of rate-matched data streams are multiplexed together on a single transport channel at 240; then, the resultant multiplexed data stream is processed by bit scrambling at 245. The bit-scrambled data stream is segmented into a number of physical channels at 250; then, second interleaving is performed on each of the segmented physical channel data streams at 255. Finally, physical channel mapping is performed at 260 to produce a number of CCTrCHs for physical channels such as PhCH#1 and PhCH#2. These CCTrCHs are mapped onto timeslots in known manner.
Each CCTrCH has a particular set of characteristics. These characteristics change dynamically for each CCTrCH that is processed. The following lists examples of some of the possible configuration parameters that may be applied dynamically to each CCTrCH:
    • 1) Number of TrCHs in a CCTrCH
    • 2) CRC length
    • 3) Transport Block Size
    • 4) Type of Channel coding
    • 5) Transmission Time Interleave (TTI) period
    • 6) Amount of physical resource
In practice, an implementation of a CCTrCH processing stack may contain a mixture of hardware and software implementations of the individual processing steps shown in FIG. 2. Each processing step requires configuration information.
The conventional approach is to use a centralized controller. However, this approach has a number of disadvantages:
    • The controlling entity must store the configuration parameters for the CCTrCH.
    • The controlling entity must keep track of the CCTrCH as it is processed by each of the processing steps and recall the configuration parameters in order that they can be applied along with the data to the next processing step.
    • As the amount of output data for a process is not necessarily the same as the input data the controlling entity must calculate and control the following process with this data.
This approach becomes complex when the configuration data changes dynamically for each CCTrCH as it is processed, and the latency through each process changes depending on the configuration itself.
The present invention, at least in the preferred embodiment described below, utilises a method for simplifying the problem of control of configuration parameters in a CCTrCH processing stack, though it can equally be applied to any processing stack that has dynamic configuration parameters.
Referring now to FIG. 3, to solve the problems of a centralized controller a CCTrCH configuration header 310 is attached to each of the CCTrCH data blocks when applying the data to the CCTrCH processing stack for processing CCTrCH information for communication across the UTRA TDD system's air interface. The CCTrCH configuration header 310 is internally derived (e.g., within a receiver by L1 Signalling) and, in a preferred embodiment, includes a TFI (Transport Format Indicator) passed over the air-interface.
At each stage or processing element of the processing stack or arrangement 300 the header 310 is read along with the input data 320 by the process in order to gain the configuration data the process requires.
The same header 310 is then attached to its output data 320 (to form an integral CCTrCH data block 330) for use by the next process in the CCTrCH processing stack. The processing stage may also add extra configuration data (e.g., output data size) to the configuration header, that can save recalculation of certain parameters.
Thus, it will be understood, in employing the configuration headers 310, in the above method:
    • 1) a CCTrCH configuration header 310 is attached to every CCTrCH data block that is applied to a CCTrCH processing stack;
    • 2) the CCTrCH configuration header 310 is treated as an integral part of the CCTrCH data 330;
    • 3) each processing stage in the CCTrCH processing stack interrogates the CCTrCH configuration header 310 in order to gain the configuration data it requires;
    • 4) each processing stage in the CCTrCH processing stack attaches the header 310 to its output data 320; and
    • 5) each processing stage may add extra configuration data to the CCTrCH header 310.
It will be understood and appreciated that the method and arrangement utilising configuration headers described above provides the advantages that the controlling entity does not need to store the configuration parameters for the CCTrCH, since they are passed in the configuration header; nor does the controlling entity need to keep track of the CCTrCH as it is processed by each of the processing steps; nor does the controlling entity need to calculate and control a following process with data output from a previous process, since the processing proceeds methodically from one process to another using the configuration headers.
It will also be understood and appreciated that the method and arrangement described above allows CCTrCH processing to be performed, without the need for central control, by proceeding methodically from one processing step to another without prior knowledge of the processing latencies of each processing step.
It will be appreciated that the method described above for processing of CCTrCH data may be carried out in software running on a processor (not shown), and that the software may be provided as a computer program element carried on any suitable data carrier (also not shown) such as a magnetic or optical computer disc.
It will be also be appreciated that the method described above for processing of CCTrCH data may alternatively be carried out (in part or in whole) in hardware, for example in the form of an integrated circuit (not shown) such as an FPGA (Field Programmable Gate Array) or ASIC (Application Specific Integrated Integrated Circuit).
It will further be appreciated that although the method described above for processing of CCTrCH data has been presented in the context of processing CCTrCH data for transmission, the same technique of using configuration headers passed between successive processing stages may equally be performed in processing received CCTrCH data. Referring now also to FIG. 4, a UTRA TDD system 400 includes a user terminal 410 (commonly referred to as ‘User Equipment’) which communicates over a CDMA radio link 420 with a base station 430 (commonly referred to as a ‘Node B’). The Node B 430 is controlled by a radio network controller 440, which communicates with other system infrastructure shown collectively as 450. Such a system (insofar as it has been described up to this point) is well known and need not be described further. However, it will be understood that the processing stack or arrangement 300 described above for processing CCTrCH data may be advantageously implemented in either a UE 410 or a Node B 430 of the system as shown in the figure.
It will further be appreciated that although the invention has been described above in the context of processing CCTrCH data in a UTRA TDD system, the invention may be generally applied to data processing in any communication system.
In conclusion, therefore, it will be understood that the use of configuration headers in a data processing in a communication system as described avoids the disadvantages of using a central controller and allows processing to proceed from one processing step to another without requiring prior knowledge of the processing latencies of each processing step.

Claims (32)

1. A method for processing data in a Universal Mobile Telecommunications System Terrestrial Radio Access (UTRA) communication system operating in Time Division Duplex (TDD) mode, the method comprising:
generating a first signal including a configuration header containing configuration data for processing in a plurality of processes including a first process and a second process;
processing with a processor the configuration header of the first signal by the first process in order to generate inter-process data;
generating a second signal including the inter-process data and the configuration header; and
passing the second signal including the configuration header and inter-process data from the first process to the second process.
2. The method of claim 1, wherein the plurality of processes includes a third process, and the method further comprises the second process passing a third signal to the third process, the third signal including the configuration header.
3. The method of claim 1 wherein the communication system is a packet data wireless communication system.
4. The method of claim 1 wherein the method is for processing Coded Composite Transport Channel (CCTrCH) data.
5. A non-transitory computer-readable medium comprising computer instructions for performing the method of claim 1.
6. A communication unit for processing data Universal Mobile Telecommunications System Terrestrial Radio Access (UTRA) communication system operating in Time Division Duplex (TDD) mode, the communication unit comprising:
means for generating a first signal including a configuration header containing configuration data for processing in a plurality of processing means including a first processing means and a second processing means;
means for processing the configuration header of the first signal by the first processing means in order to generate inter-process data;
means for generating a second signal including the inter-process data and the configuration header; and
means for passing the second signal including configuration header and inter-process data from the first processing means to the second processing means.
7. The communication unit of claim 6, wherein the plurality of processing means includes a third processing means, and wherein the second processing means is operable for passing a third signal to the third process, the third signal including the configuration header.
8. The communication unit of claim 6 wherein the communication system is a packet data wireless communication system.
9. The communication unit of claim 6 wherein the communication unit is operable for processing Coded Composite Transport Channel (CCTrCH) data.
10. User equipment for use in a communication system, the user equipment comprising the communication unit of claim 6.
11. A base station for use in a communication system, the base station comprising the communication unit of claim 6.
12. An integrated circuit comprising the communication unit of claim 6.
13. A communication system including means for processing data Universal Mobile Telecommunications System Terrestrial Radio Access (UTRA) communication system operating in Time Division Duplex (TDD) mode, the system comprising:
means for generating a first signal including a configuration header containing configuration data for processing in a plurality of processing means including a first processing means and a second processing means;
means for processing the configuration header of the first signal by the first processing means in order to generate inter-process data;
means for generating a second signal including the inter-process data and the configuration header; and
means for passing the second signal including configuration header and inter-process data from the first processing means to the second processing means.
14. The system of claim 13, wherein the plurality of processing means includes a third processing means, and wherein the second processing means is operable for passing a third signal to the third process, the third signal including the configuration header.
15. The system of claim 13 wherein the communication system is a packet data wireless communication system.
16. The system of claim 13 wherein the means for processing data is operable for processing Coded Composite Transport Channel (CCTrCH) data.
17. A method for processing data in a Universal Mobile Telecommunications System Terrestrial Radio Access (UTRA) communication system, the method comprising:
generating with a processor a first signal including a configuration header containing configuration data for processing in a plurality of processes including a first process and a second process;
processing the configuration header of the first signal by the first process in order to generate inter-process data;
generating a second signal including the inter-process data and the configuration header; and
passing the second signal including the configuration header and inter-process data from the first process to the second process, wherein the second process extracts configuration data from the configuration header passed from the first process.
18. The method of claim 17, wherein the plurality of processes includes a third process, and the method further comprises the second process passing a third signal to the third process, the third signal including the configuration header.
19. The method of claim 17, wherein the communication system is a packet data wireless communication system.
20. The method of claim 17, wherein the method is for processing Coded Composite Transport Channel (CCTrCH) data.
21. A non-transitory computer-readable medium comprising computer readable instructions that when executed by a computer processor performs a method comprising:
generating with a processor a first signal including a configuration header containing configuration data for processing in a plurality of processes including a first process and a second process;
processing the configuration header of the first signal by the first process in order to generate inter-process data;
generating a second signal including the inter-process data and the configuration header; and
passing the second signal including the configuration header and inter-process data from the first process to the second process, wherein the second process extracts configuration data from the configuration header passed from the first process.
22. A communication unit for processing data Universal Mobile Telecommunications System Terrestrial Radio Access (UTRA) communication system, the communication unit comprising:
a signal generator configured to generate a first signal including a configuration header containing configuration data for processing in a plurality of processors including a first processor and a second processor;
the first processor configured to process the configuration header of the first signal in order to generate inter-process data;
a signal generator configured to generate a second signal including the inter-process data and the configuration header; and
a mechanism that passes the second signal including configuration header and inter-process data from the first processor to the second processor, wherein the signal generator extracts configuration data from the configuration header passed from the first processor.
23. The communication unit of claim 22, wherein the plurality of processors includes a third processor, and wherein the second processor is configured to pass a third signal to the third processor, the third signal including the configuration header.
24. The communication unit of claim 22, wherein the communication system is a packet data wireless communication system.
25. The communication unit of claim 22, wherein the communication unit is operable for processing Coded Composite Transport Channel (CCTrCH) data.
26. User equipment for use in a communication system, the user equipment comprising:
a signal generator configured to generate a first signal including a configuration header containing configuration data for processing in a plurality of processors including a first processor and a second processor;
the first processor configured to process the configuration header of the first signal in order to generate inter-process data;
a signal generator configured to generate a second signal including the inter-process data and the configuration header; and
a mechanism that passes the second signal including configuration header and inter-process data from the first processor to the second processor, wherein the signal generator extracts configuration data from the configuration header passed from the first processor.
27. A base station for use in a communication system, the base station comprising:
a signal generator configured to generate a first signal including a configuration header containing configuration data for processing in a plurality of processors including a first processor and a second processor;
the first processor configured to process the configuration header of the first signal in order to generate inter-process data;
a signal generator configured to generate a second signal including the inter-process data and the configuration header; and
a mechanism that passes the second signal including configuration header and inter-process data from the first processor to the second processor, wherein the signal generator extracts configuration data from the configuration header passed from the first processor.
28. An integrated circuit comprising:
a signal generator configured to generate a first signal including a configuration header containing configuration data for processing in a plurality of processors including a first processor and a second processor;
the first processor configured to process the configuration header of the first signal in order to generate inter-process data;
a signal generator configured to generate a second signal including the inter-process data and the configuration header; and
a mechanism that passes the second signal including configuration header and inter-process data from the first processor to the second processor, wherein the signal generator extracts configuration data from the configuration header passed from the first processor.
29. A communication system for processing data Universal Mobile Telecommunications System Terrestrial Radio Access (UTRA) communications, the system comprising:
a signal generator configured to generate a first signal including a configuration header containing configuration data for processing in a plurality of processors including a first processor and a second processor;
the first processor configured to process the configuration header of the first signal in order to generate inter-process data;
a signal generator configured to generate a second signal including the inter-process data and the configuration header; and
a mechanism that passes the second signal including configuration header and inter-process data from the first processor to the second processor, wherein the signal generator extracts configuration data from the configuration header passed from the first processor.
30. The system of claim 29, wherein the plurality of processors includes a third processor, and wherein the second processor is operable for passing a third signal to the third processor, the third signal including the configuration header.
31. The system of claim 29, wherein the communication system is a packet data wireless communication system.
32. The system of claim 29, wherein the plurality of processors is configured to process Coded Composite Transport Channel (CCTrCH) data.
US13/009,641 2001-12-05 2011-01-19 Method and arrangement for data processing in a communication system Expired - Fee Related USRE43926E1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US13/009,641 USRE43926E1 (en) 2001-12-05 2011-01-19 Method and arrangement for data processing in a communication system

Applications Claiming Priority (4)

Application Number Priority Date Filing Date Title
GB0129103.8 2001-12-05
GB0129103A GB2382960B (en) 2001-12-05 2001-12-05 Method and arrangement for data processing in a communication system
US10/310,082 US7480276B2 (en) 2001-12-05 2002-12-04 Method and arrangement for data processing in a communication system
US13/009,641 USRE43926E1 (en) 2001-12-05 2011-01-19 Method and arrangement for data processing in a communication system

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US10/310,082 Reissue US7480276B2 (en) 2001-12-05 2002-12-04 Method and arrangement for data processing in a communication system

Publications (1)

Publication Number Publication Date
USRE43926E1 true USRE43926E1 (en) 2013-01-15

Family

ID=9927040

Family Applications (2)

Application Number Title Priority Date Filing Date
US10/310,082 Ceased US7480276B2 (en) 2001-12-05 2002-12-04 Method and arrangement for data processing in a communication system
US13/009,641 Expired - Fee Related USRE43926E1 (en) 2001-12-05 2011-01-19 Method and arrangement for data processing in a communication system

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US10/310,082 Ceased US7480276B2 (en) 2001-12-05 2002-12-04 Method and arrangement for data processing in a communication system

Country Status (5)

Country Link
US (2) US7480276B2 (en)
EP (3) EP2276208A1 (en)
AU (1) AU2002350909A1 (en)
GB (1) GB2382960B (en)
WO (1) WO2003049385A2 (en)

Families Citing this family (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
GB2382960B (en) 2001-12-05 2005-03-16 Ipwireless Inc Method and arrangement for data processing in a communication system
US8015313B2 (en) 2008-03-04 2011-09-06 Sony Corporation Method and apparatus for managing transmission of TCP data segments

Citations (24)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5020115A (en) * 1989-07-10 1991-05-28 Imnet Corporation Methods and apparatus for dynamically scaling images
US5175854A (en) * 1989-06-19 1992-12-29 Digital Equipment Corporation Inter-applicataion interface system
US5249292A (en) * 1989-03-31 1993-09-28 Chiappa J Noel Data packet switch using a primary processing unit to designate one of a plurality of data stream control circuits to selectively handle the header processing of incoming packets in one data packet stream
EP0572865A2 (en) 1992-05-26 1993-12-08 Alcatel N.V. Method for implementing a data communication protocol stack
US5341369A (en) 1992-02-11 1994-08-23 Vitesse Semiconductor Corp. Multichannel self-routing packet switching network architecture
US5363315A (en) 1992-06-30 1994-11-08 Motorola, Inc. Method of communications between and within virtual radio interface standard layers
US5701479A (en) * 1993-06-15 1997-12-23 Xerox Corporation Pipelined image processing system for a single application environment
US5914953A (en) * 1992-12-17 1999-06-22 Tandem Computers, Inc. Network message routing using routing table information and supplemental enable information for deadlock prevention
US5995517A (en) * 1996-01-31 1999-11-30 Sanyo Electric Co., Ltd. Multiplexed digital signal receiving device capable of miniaturizing the configuration of a signal receiving portion
WO2000010297A1 (en) 1998-08-17 2000-02-24 Vitesse Semiconductor Corporation Packet processing architecture and methods
WO2000010302A1 (en) 1998-08-15 2000-02-24 Roke Manor Research Limited Programmable packet header processor
US20010008838A1 (en) 2000-01-13 2001-07-19 Nokia Mobile Phones Ltd. Optimized sleep mode operation
US20010043576A1 (en) * 2000-01-14 2001-11-22 Terry Stephen E. Wireless communication system with selectively sized data transport blocks
GB2369006A (en) 2000-11-10 2002-05-15 Nokia Mobile Phones Ltd Mapping of internet protocol based data.
US20020071407A1 (en) * 2000-07-08 2002-06-13 Samsung Electronics Co., Ltd. HARQ method in a CDMA mobile communication system
WO2002052777A2 (en) 2000-12-22 2002-07-04 Mosaid Technologies Incorporated Packet encrypton system and method
US6424659B2 (en) * 1998-07-17 2002-07-23 Network Equipment Technologies, Inc. Multi-layer switching apparatus and method
WO2003049385A2 (en) 2001-12-05 2003-06-12 Ipwireless, Inc. Method and arrangement for data processing in a communication system
US20040062246A1 (en) * 1997-10-14 2004-04-01 Alacritech, Inc. High performance network interface
US20050185651A1 (en) 2000-08-28 2005-08-25 Nokia Corporation Method, apparatus, data structure, computer program, and system for providing appropriate QoS end-to-end for data crossing network boundaries
US6996117B2 (en) * 2001-09-19 2006-02-07 Bay Microsystems, Inc. Vertical instruction and data processing in a network processor architecture
US7009973B2 (en) 2000-02-28 2006-03-07 Broadcom Corporation Switch using a segmented ring
US7221657B2 (en) * 2002-02-08 2007-05-22 Telefonaktiebolaget Lm Ericsson (Publ) Processing different size packet headers for a packet-based conversational service in a mobile communications system
US7415723B2 (en) * 2002-06-11 2008-08-19 Pandya Ashish A Distributed network security system and a hardware processor therefor

Patent Citations (25)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5249292A (en) * 1989-03-31 1993-09-28 Chiappa J Noel Data packet switch using a primary processing unit to designate one of a plurality of data stream control circuits to selectively handle the header processing of incoming packets in one data packet stream
US5175854A (en) * 1989-06-19 1992-12-29 Digital Equipment Corporation Inter-applicataion interface system
US5020115A (en) * 1989-07-10 1991-05-28 Imnet Corporation Methods and apparatus for dynamically scaling images
US5341369A (en) 1992-02-11 1994-08-23 Vitesse Semiconductor Corp. Multichannel self-routing packet switching network architecture
EP0572865A2 (en) 1992-05-26 1993-12-08 Alcatel N.V. Method for implementing a data communication protocol stack
US5363315A (en) 1992-06-30 1994-11-08 Motorola, Inc. Method of communications between and within virtual radio interface standard layers
US5914953A (en) * 1992-12-17 1999-06-22 Tandem Computers, Inc. Network message routing using routing table information and supplemental enable information for deadlock prevention
US5701479A (en) * 1993-06-15 1997-12-23 Xerox Corporation Pipelined image processing system for a single application environment
US5995517A (en) * 1996-01-31 1999-11-30 Sanyo Electric Co., Ltd. Multiplexed digital signal receiving device capable of miniaturizing the configuration of a signal receiving portion
US20040062246A1 (en) * 1997-10-14 2004-04-01 Alacritech, Inc. High performance network interface
US6424659B2 (en) * 1998-07-17 2002-07-23 Network Equipment Technologies, Inc. Multi-layer switching apparatus and method
WO2000010302A1 (en) 1998-08-15 2000-02-24 Roke Manor Research Limited Programmable packet header processor
WO2000010297A1 (en) 1998-08-17 2000-02-24 Vitesse Semiconductor Corporation Packet processing architecture and methods
US20010008838A1 (en) 2000-01-13 2001-07-19 Nokia Mobile Phones Ltd. Optimized sleep mode operation
US6807192B2 (en) * 2000-01-14 2004-10-19 Interdigital Technology Corporation Wireless communication system with selectively sized data transport blocks
US20010043576A1 (en) * 2000-01-14 2001-11-22 Terry Stephen E. Wireless communication system with selectively sized data transport blocks
US7009973B2 (en) 2000-02-28 2006-03-07 Broadcom Corporation Switch using a segmented ring
US20020071407A1 (en) * 2000-07-08 2002-06-13 Samsung Electronics Co., Ltd. HARQ method in a CDMA mobile communication system
US20050185651A1 (en) 2000-08-28 2005-08-25 Nokia Corporation Method, apparatus, data structure, computer program, and system for providing appropriate QoS end-to-end for data crossing network boundaries
GB2369006A (en) 2000-11-10 2002-05-15 Nokia Mobile Phones Ltd Mapping of internet protocol based data.
WO2002052777A2 (en) 2000-12-22 2002-07-04 Mosaid Technologies Incorporated Packet encrypton system and method
US6996117B2 (en) * 2001-09-19 2006-02-07 Bay Microsystems, Inc. Vertical instruction and data processing in a network processor architecture
WO2003049385A2 (en) 2001-12-05 2003-06-12 Ipwireless, Inc. Method and arrangement for data processing in a communication system
US7221657B2 (en) * 2002-02-08 2007-05-22 Telefonaktiebolaget Lm Ericsson (Publ) Processing different size packet headers for a packet-based conversational service in a mobile communications system
US7415723B2 (en) * 2002-06-11 2008-08-19 Pandya Ashish A Distributed network security system and a hardware processor therefor

Non-Patent Citations (7)

* Cited by examiner, † Cited by third party
Title
"Universal Mobile Telecommunications System (UMTS); Multiplexing and channel coding (FDD) (3GPP TS 25.212 version 4.3.0 Release 4)," (Dec. 2001), 3GPP, ETSI TS 125 212 V4.3.0, pp. 1-63.
"Universal Mobile Telecommunications System (UMTS); Multiplexing and channel coding (FDD), (3G TS 25.212 version 3.1.1 Release 1999)", ETSI TS 125 212, V3.1.1, XP 2161524, Jan. 2000-2001, pp. 1-53.
Examination Report dated Jul. 30, 2004, for GB Application No. 0129103.8 filed Dec. 5, 2001, three pages.
Extended European Search Report issued Dec. 14, 2010, in Patent Application No. 10012171.4.
Extended European Search Report issued Mar. 10, 2011, in Patent Application No. 10184548.5.
International Search Report mailed on Jul. 4, 2003, for PCT Application No. PCT/GB02/05526, filed Dec. 5, 2002, three pages.
Search Report dated Jul. 31, 2002, for GB Application No. 0129103.8 filed Dec. 5, 2001, two pages.

Also Published As

Publication number Publication date
GB2382960B (en) 2005-03-16
EP2309697A1 (en) 2011-04-13
EP2276208A1 (en) 2011-01-19
WO2003049385A2 (en) 2003-06-12
AU2002350909A1 (en) 2003-06-17
US20050018710A1 (en) 2005-01-27
GB0129103D0 (en) 2002-01-23
AU2002350909A8 (en) 2003-06-17
WO2003049385A3 (en) 2003-08-21
GB2382960A (en) 2003-06-11
EP1491008A2 (en) 2004-12-29
EP1491008B1 (en) 2014-10-15
US7480276B2 (en) 2009-01-20
EP2309697B1 (en) 2019-01-30

Similar Documents

Publication Publication Date Title
US7564867B2 (en) Enhanced uplink data transmission
US8023474B2 (en) Systems and methods for communicating control data using multiple slot formats
US7139260B2 (en) Data transmission method and mobile telephone system
US6359904B1 (en) Data transfer in a mobile telephone network
US7613144B2 (en) Systems and methods for multiplexing control data for multiple data channels onto a single control channel
JP2003527010A (en) Wireless signal transmission method, access network using the method, and wireless communication terminal
KR100952450B1 (en) Transmitting interleaved multiple data flows
JP4100632B2 (en) Transport format data transmission
US6985471B1 (en) Data transmission method, radio network subsystem, and user equipment
USRE43926E1 (en) Method and arrangement for data processing in a communication system
EP1472803B1 (en) METHOD AND ARRANGEMENT FOR ASYNCHRONOUS PROCESSING OF CCTrCH DATA
KR20050110641A (en) Components and methods for processing wireless communication data in presence of format uncertainty
US20030147366A1 (en) Combining transport formats having heterogeneous interleaving schemes

Legal Events

Date Code Title Description
FPAY Fee payment

Year of fee payment: 8

FEPP Fee payment procedure

Free format text: MAINTENANCE FEE REMINDER MAILED (ORIGINAL EVENT CODE: REM.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

LAPS Lapse for failure to pay maintenance fees

Free format text: PATENT EXPIRED FOR FAILURE TO PAY MAINTENANCE FEES (ORIGINAL EVENT CODE: EXP.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY