USRE41659E1 - Methods and circuitry for built-in self-testing of content addressable memories - Google Patents

Methods and circuitry for built-in self-testing of content addressable memories Download PDF

Info

Publication number
USRE41659E1
USRE41659E1 US11/208,134 US20813405A USRE41659E US RE41659 E1 USRE41659 E1 US RE41659E1 US 20813405 A US20813405 A US 20813405A US RE41659 E USRE41659 E US RE41659E
Authority
US
United States
Prior art keywords
bist
cam
core
search
testing
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime, expires
Application number
US11/208,134
Inventor
Sanjay Gupta
Randall Gibson
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Innomemory LLC
Original Assignee
Individual
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Individual filed Critical Individual
Priority to US11/208,134 priority Critical patent/USRE41659E1/en
Priority to US11/514,286 priority patent/USRE41992E1/en
Assigned to SIBERCORE TECHNOLOGIES INCORPORATED (FORMERLY 6320848 CANADA INC.) reassignment SIBERCORE TECHNOLOGIES INCORPORATED (FORMERLY 6320848 CANADA INC.) ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: SIBERCORE TECHNOLOGIES, INC.
Assigned to CORE NETWORKS LLC reassignment CORE NETWORKS LLC ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: SIBERCORE TECHNOLOGIES, INC.
Assigned to SIBERCORE TECHNOLOGIES, INC. reassignment SIBERCORE TECHNOLOGIES, INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: GIBSON, G.F. RANDALL, GUPTA, SANJAY
Publication of USRE41659E1 publication Critical patent/USRE41659E1/en
Application granted granted Critical
Assigned to XYLON LLC reassignment XYLON LLC MERGER (SEE DOCUMENT FOR DETAILS). Assignors: CORE NETWORKS LLC
Assigned to INTELLECTUAL VENTURES ASSETS 97 LLC reassignment INTELLECTUAL VENTURES ASSETS 97 LLC NUNC PRO TUNC ASSIGNMENT (SEE DOCUMENT FOR DETAILS). Assignors: XYLON LLC
Assigned to INNOMEMORY LLC reassignment INNOMEMORY LLC ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: INTELLECTUAL VENTURES ASSETS 97 LLC
Adjusted expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F7/00Methods or arrangements for processing data by operating upon the order or content of the data handled
    • G06F7/74Selecting or encoding within a word the position of one or more bits having a specified value, e.g. most or least significant one or zero detection, priority encoders
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C15/00Digital stores in which information comprising one or more characteristic parts is written into the store and in which information is read-out by searching for one or more of these characteristic parts, i.e. associative or content-addressed stores
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C15/00Digital stores in which information comprising one or more characteristic parts is written into the store and in which information is read-out by searching for one or more of these characteristic parts, i.e. associative or content-addressed stores
    • G11C15/04Digital stores in which information comprising one or more characteristic parts is written into the store and in which information is read-out by searching for one or more of these characteristic parts, i.e. associative or content-addressed stores using semiconductor elements
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C29/00Checking stores for correct operation ; Subsequent repair; Testing stores during standby or offline operation
    • G11C29/04Detection or location of defective memory elements, e.g. cell constructio details, timing of test signals
    • G11C29/08Functional testing, e.g. testing during refresh, power-on self testing [POST] or distributed testing
    • G11C29/12Built-in arrangements for testing, e.g. built-in self testing [BIST] or interconnection details
    • G11C29/14Implementation of control logic, e.g. test mode decoders
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C29/00Checking stores for correct operation ; Subsequent repair; Testing stores during standby or offline operation
    • G11C29/04Detection or location of defective memory elements, e.g. cell constructio details, timing of test signals
    • G11C29/08Functional testing, e.g. testing during refresh, power-on self testing [POST] or distributed testing
    • G11C29/12Built-in arrangements for testing, e.g. built-in self testing [BIST] or interconnection details
    • G11C29/18Address generation devices; Devices for accessing memories, e.g. details of addressing circuits
    • G11C29/26Accessing multiple arrays
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C29/00Checking stores for correct operation ; Subsequent repair; Testing stores during standby or offline operation
    • G11C29/70Masking faults in memories by using spares or by reconfiguring
    • G11C29/78Masking faults in memories by using spares or by reconfiguring using programmable devices
    • G11C29/80Masking faults in memories by using spares or by reconfiguring using programmable devices with improved layout
    • G11C29/816Masking faults in memories by using spares or by reconfiguring using programmable devices with improved layout for an application-specific layout
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C29/00Checking stores for correct operation ; Subsequent repair; Testing stores during standby or offline operation
    • G11C29/04Detection or location of defective memory elements, e.g. cell constructio details, timing of test signals
    • G11C29/08Functional testing, e.g. testing during refresh, power-on self testing [POST] or distributed testing
    • G11C29/12Built-in arrangements for testing, e.g. built-in self testing [BIST] or interconnection details
    • G11C29/18Address generation devices; Devices for accessing memories, e.g. details of addressing circuits
    • G11C29/26Accessing multiple arrays
    • G11C2029/2602Concurrent test

Definitions

  • the present invention relates generally to memory circuits, and more particularly to built-in self test (BIST) circuitry for content addressable memory (CAM) circuits.
  • BIST built-in self test
  • Modern computer systems and computer networks utilize memory devices for storing data and providing fast access to the data stored therein.
  • a content addressable memory is a special type of memory device often used for performing fast destination searches for data stored in the CAM.
  • Internet routers often include a CAM for searching the address of specified data.
  • CAMs are also utilized in other areas where fast-searches are required such as databases, network adapters, image processing, voice recognition applications, etc.
  • CAMs typically include a two-dimensional row and column content addressable memory core array of cells. In such an array, each row typically stores an address, pointer, or bit pattern entry.
  • a CAM may perform “read” and “write” operations at specific addresses as is done in conventional random access memories (RAMs).
  • RAMs random access memories
  • CAMs unlike RAMs can perform data “search” operations that simultaneously compare a bit pattern of data against an entire list (i.e., column) of prestored entries (i.e., rows).
  • the conventional CAMs may fail to operate properly due to any number of faults.
  • bit cells of the CAM array may become stuck at some value.
  • Another type of fault occurs when bit cells become electrically coupled during write operations. In such cases, when a specific value is written to one bit cell, the other bit cell in the same row or a different row acquires the same value.
  • Another type of fault is a transition fault, which prevents a bit cell from transitioning from one state into another state.
  • an address decoding fault occurs, thus causing a wrong cell or cells to be addressed, thereby resulting in the access of data in the wrong location.
  • Still another type of fault occurs when electrical shorts or other defects cause circuit or memory elements to be stuck-at some value, thereby preventing proper operation of the CAM. Such faults may occur in a CAM itself or its peripheral circuitry. Another fault occurs when CAM circuits operate at a slower speed than expected due to variations in such factors as IC fabrication process, temperature, or voltage. As can be appreciated, such dynamic faults cause undesired delays that can degrade performance of CAM circuits.
  • BIST built-in self-test
  • U.S. Pat. No. 5,107,501 by Yervant Zorian which is incorporated herein by reference, discloses a BIST technique for testing the data bits in a conventional binary CAM using write and read-match operations. While such method detects faults such as electrical short and open faults and stuck-at faults, it is not well suited for detecting faults in ternary CAMs.
  • bit cells in ternary CAMs are characterized not only by binary states of “0” and “1,” but also by a “don't care” state, which denotes that the state of the associated bit cell is not relevant to a particular CAM search. Consequently, not all functional aspects of a ternary CAM can be tested using the teachings of Zorian.
  • Zorian can only perform writes to set up searches when search operations are not being performed. Consequently, there will be cases in which BIST searching cannot be performed for several cycles until write operations are complete. This, of course, slows down BIST testing and does not allow the BIST testing to be at the functional speed.
  • the BIST technique described by Zorian tests the CAM rows simultaneously. This technique triggers matches in all rows of the CAM and results in very high power consumption. In essence, the Zorian design is impractical for today's larger CAM implementations. Practical CAM devices with large storage capacities are designed to be used only in a manner that does not cause matches in more than some limited number of rows simultaneously.
  • the present invention fills this need by providing an architecture for performing built-in self-test (BIST) for CAMS. It should be appreciated that the present invention can be implemented in numerous ways, including as a process, an apparatus, a system, a device, or a method. Several embodiments of the present invention are described below.
  • a built-in self-test (BIST) circuit for testing a content addressable memory (CAM) core.
  • the BIST circuit includes a search port for enabling searches of the CAM core and a maintenance port for enabling addressing of locations of the CAM core.
  • the maintenance port includes writing logic for writing to addresses of the CAM core.
  • the BIST circuit also includes a BIST controller for coordinating BIST testing of the CAM core.
  • the BIST controller is capable of performing a BIST search on the CAM core on every cycle through the search port and performing a BIST write at selected times to the CAM core.
  • the BIST write is capable of being performed in a same cycle as the BIST search.
  • a built-in self-test (BIST) circuit for testing a content addressable memory (CAM) core.
  • the BIST circuit includes a search port for enabling searches of the CAM core and a maintenance port for enabling addressing of addresses of the CAM core.
  • the maintenance port further includes writing logic for writing to addresses of the CAM core.
  • a BIST controller for coordinating BIST testing of the CAM core is also provided. The BIST controller is capable of performing a BIST search and a BIST write on the CAM core at the same time.
  • the search port and maintenance port are distributed and are not part of the BIST controller, so as to reduce the number of global wires required to communicate read/write/search data and results to the CAM core.
  • CAM circuitry with BIST testing capabilities.
  • the circuitry includes a plurality of CAM cores and a plurality of BIST circuits that are coupled to each of the CAM cores.
  • a single BIST controller is also included and is capable of controlling BIST testing of each of the plurality of CAM cores.
  • the single BIST controller is configured to perform BIST searches on each of the plurality of CAM cores during each cycle and is further configured to perform BIST writing during any cycle including a cycle in which the BIST search occurs.
  • a method for performing built-in self-test (BIST) testing on a content addressable memory (CAM) core includes: (a) writing test data to memory addresses in the CAM core; and (b) searching for test data in the CAM core, the searching being continuously performed one cycle after another and the writing of the test data capable of being performed in a same cycle as one or more search performed during the searching.
  • the method can further include an operation of selecting one row of the CAM core to be valid during the searching, such that matches only occur in the one row in one of the cycles. This aspect enables low power BIST testing.
  • the BIST testing architecture enables testing of a CAM core separate from the testing of priority encoders (PEs).
  • separately testing the CAM core is configured to further enable the testing of one row of the CAM core at a time. This capability will reduce the power consumption during BIST testing.
  • a further advantage of the present invention is the ability of the BIST testing architecture (e.g., by way of the BIST controller) to execute uninterrupted searches at each cycle while simultaneously performing writes that set up subsequent searches.
  • the BIST controller is capable simultaneously accessing the search port and the maintenance port of a CAM core. This functionality enables BIST testing of a CAM core at more realistic speeds which resemble realistic CAM operation.
  • FIG. 1 shows a block diagram of a CAM core implementing BIST circuitry in accordance with one embodiment of the present invention.
  • FIG. 2A shows a simplified example of the internal structure of the priority encoder 116 .
  • FIG. 2B shows a detailed view of two subrows (i.e., subrow 0 and subrow 1 ) that define each ternary word of the CAM core.
  • FIG. 3 shows a detailed block diagram of a CAM circuit capable of operating BIST operations, in accordance with one embodiment of the invention.
  • FIG. 4A shows a more detailed diagram of the search port comparator of FIG. 3 , in accordance with one embodiment of the present invention.
  • FIG. 4B shows a more detailed diagram of the BIST maintenance interface of FIG. 3 , in accordance with one embodiment of the present invention.
  • FIG. 4C shows a more detailed diagram of the maintenance port comparator of FIG. 3 , in accordance with one embodiment of the present invention.
  • FIG. 4D shows a more detailed diagram of the BIST search interface (SIF) of FIG. 3 , in accordance one embodiment of the present invention.
  • SIF BIST search interface
  • FIGS. 5A-5U show a flowchart for a method implementing BIST testing for a ternary CAM, in accordance with one embodiment of the present invention.
  • FIG. 6 shows a block diagram of an alternative embodiment of the present invention, in which one BIST controller coordinates testing of multiple CAM cores.
  • An invention for the built-in self-test (BIST) of a content addressable memory (CAM) core with ternary storage (including a don't care state) is disclosed.
  • the ternary CAM also contains binary valid and tag bits.
  • the testing of CAM cores in accordance with the present invention is configured to test the CAM cores separate from priority encoders (PE). Separating the testing of the CAM core from the testing of PE enables BIST testing of one row of the CAM core at a time. By doing this, lower power operation can be achieved during BIST testing.
  • a further feature of the present invention is the ability of the BIST testing architecture to execute uninterrupted searches at each cycle while simultaneously performing writes that set up subsequent searches.
  • FIG. 1 shows a block diagram 100 of a CAM core implementing BIST circuitry in accordance with one embodiment of the present invention.
  • ternary CAMs are preferably used instead of binary CAMs because ternary CAMs speed up routing and address translation, which is important in high speed applications, such as Internet applications.
  • the CAM core 112 is shown in communication with a block decoder 108 , a row decoder 110 , a search port 114 and a read/write port 120 .
  • the CAM core 112 is coupled to a priority encoder 116 .
  • the priority encoder 116 is configured to select the highest priority matching result for a CAM search.
  • a BIST controller 102 is configured to provide inputs to multiplexers 104 and 106 , in the form of row addresses and block addresses respectively.
  • the multiplexers 104 and 106 are thus provided with a BIST mode select signal to enable operation in the test mode, as opposed to a functional mode.
  • the search port 114 receives, as inputs, tag bits, search data and valid bits.
  • the read/write port 120 receives, as inputs, write data, tag and valid bits and sends, as outputs, read data, tag and valid bits. The functionality of the tag bits, and valid bits will be described in greater detail below.
  • search data is provided by way of the search port 114 and the matches are communicated from the CAM core 112 to the priority encoder 116 .
  • the CAM core 112 has 4096 rows, and each row is coupled by way of a bus to the priority encoder 116 .
  • the priority encoder 116 will have 4096 entries with entry 0 having the highest priority and entry 4095 having the lowest priority for a search result. Consequently, the priority encoder 116 is charged with outputting a search result, which represents the match having the highest priority.
  • FIG. 2A shows a simplified example of the internal structure of the priority encoder 116 .
  • the priority encoder 116 only received an 8 bit bus instead of the 4096 bit bus, all matching entries are ranked depending on their priority. As shown, entry 3 and entry 6 are both recorded as matches. Of these matches, entry 3 has a high priority than entry 6 . Therefore, the address for entry 3 is designated as the search result.
  • the CAM core consists of 4096 rows of 32 ternary data bits 202 , 4 binary tag bits 208 , and 2 binary valid bits 206 each. Since the CAM is ternary, each row of 32 ternary data bits is implemented as 2 sub-rows of 32 binary bits each.
  • FIG. 2B shows a detailed view of the two sub-rows (sub-row 0 and sub-row 1 ) that define each 32 bit word of the CAM core 112 .
  • a ternary “don't care” bit i is stored as a logic “11” pattern at bit i in the two sub-rows, while a logic “0” and “1” ternary states are stored as “01” and “10” patterns respectively.
  • each sub-row will also include a valid bit 206 and two tag bits 208 .
  • sub-row 0 first has a valid bit 206 , followed by a tag bit 208 , data bits 202 , and a tag bit 208 .
  • Sub-row 1 first has a tag bit 208 , followed by data bits 202 , a tag bit 208 , and a valid bit 206 .
  • both valid bits 206 must be “1” to indicate valid sub-rows before a search operation can find a match.
  • valid bits indicate whether a word has valid data.
  • Tag bits are used to track the width of words. In general, the tag bits may be used to track any information and tag bits are viewed generally as regular data bits. In any event, when BIST testing is performed, the tag bits and valid bits are tested as any other bit is tested in the CAM core.
  • the row decoder is designed to address each sub-row individually.
  • the read/write ports on the CAM have 32 data bits, 2 tag bits, and 1 valid bit.
  • search operations however, both sub-rows are compared simultaneously against the search port data.
  • search port data is also ternary, it is encoded similarly as above, and thus consists of 64 bits of search data and 4 bits of tag data. Valid bits are not provided since the search is restricted over valid rows only, in this example.
  • FIG. 3 shows a detailed block diagram 300 of a CAM circuit capable of operating BIST operations, in according to one embodiment of the invention.
  • a CAM core 302 is shown coupled to a search port 304 , a maintenance port 306 , a block decoder 308 , and a row decoder 310 .
  • the search port 304 includes circuitry, such as a multiplexer 320 .
  • Multiplexer 320 accepts search data (e.g., 64 bits of data and 4 tag bits) from a BIST search interface (SIF) 312 and functional search data, and can be controlled to operate in either functional mode or BIST mode. When in BIST mode, the multiplexer 320 selects BIST mode search data.
  • SIF BIST search interface
  • the Maintenance port 306 is shown including a number of multiplexers 322 , 324 , and 326 . Each of the multiplexers can be controlled to either operate in the BIST mode or the functional mode. Multiplexer 322 is coupled to the row decoder 310 , the multiplexer 324 is coupled to the block decoder 308 , and the multiplexer 326 is coupled to the read/write port 390 of the CAM core and is configured to introduce data to the CAM core 302 during a writing operation.
  • the BIST circuitry further includes the BIST search interface (SIF) 312 , a BIST controller 314 , a BIST maintenance interface 316 , the search port comparator 340 , and a maintenance port comparator 318 .
  • the BIST controller 314 in one embodiment, is a state machine that executes the CAM BIST algorithm of the present invention, and will be described in greater detail with reference to FIGS. 5 .
  • the CAM BIST algorithm processed by the BIST controller 314 can be defined by Verilog® code (i.e., register transfer level description), which can then be synthesized into gates. Also provided is an IEEE 1149.1 controller, which is commercially available in Verilog® form.
  • the BIST search interface (SIF) 312 When operating in BIST mode, the BIST search interface (SIF) 312 will provide 64 bits of search data, to the search port 304 by way of a bus 313 .
  • the 64 bits of search data are generated by a shift register in the SIF 312 , which receives a 1 bit data input from the BIST controller 314 .
  • the bus 313 will also be used to communicate 4 tag bits provided by the BIST SIF 312 to the search port.
  • the BIST SIF 312 will also receive control signals controlling the shift register, including a set and a reset signal from the BIST controller 314 .
  • the multiplexer 320 will therefore communicate the 64 bits of search data and 4 bits of tag to the CAM core 302 when the multiplexer 320 operates in BIST mode.
  • the BIST controller 314 is configured to write in different sequences of bits to different locations in the CAM core 302 .
  • the writing performed by the BIST controller 314 is facilitated by the multiplexer 322 and the multiplexer 324 of the maintenance port 306 .
  • the BIST controller 314 communicates BIST row addresses and BIST block addresses 902 to each of the multiplexers 322 and 324 .
  • the BIST row addresses and the BIST block addresses 902 are communicated to the search port comparator 340 as the expected row and block addresses for searches.
  • the BIST controller 314 is also shown receiving signals 952 and 954 from the search port 340 .
  • the signals 952 and 954 represent “hit” (i.e., a CAM row matches the search data) and multiple hit (referred to as “mult” since more than 1 CAM row matches the search data) results obtained from a search.
  • signals 952 and 954 originate from the search port 304 .
  • the search port comparator 340 will also be receiving the search addresses by way of bus 904 from the search port 304 .
  • the expected search addresses 902 are compared to the search addresses 904 to produce a search result that is communicated by way of bus 906 to the BIST controller 314 .
  • the search port comparator 340 will also compare hit and mults 952 and 954 to expected hits and mults 980 and 982 to produce search results that are also communicated over bus 906 . If the search comparator 340 generates a match between 902 and 904 , between 952 and 980 , or between 954 and 982 , then for each match a logic 1 will be produced (otherwise, a logic 0 will be produced if no match occurs). In BIST mode, the BIST controller 314 will also be communicating 2 data bits, and 1 valid bit via bus 908 to the BIST maintenance interface 316 . In one embodiment, only 4 types of data are written into the CAM, so 2 data bits are sufficient to express the data.
  • the BIST maintenance interface 316 is capable of performing well known expansion operations on the data.
  • the data from the BIST controller is replicated to generate 32 data bits, 2 tag bits, and 1 valid bit over a bus 910 which communicates with the multiplexer 326 .
  • This scheme greatly reduces the number of global wires required to communicate BIST data, greatly simplifying chip routing.
  • the maintenance port comparator 318 is configured to receive 2 bits of expected data, 2 bits of expected tag and 1 bit of expected valid over bus 916 . In one embodiment, there are four types of expected data, and therefore, 2 bits are sufficient to express the expected data. As shown, the maintenance port comparator 318 will receive the output Q for a search from the read/write port 390 over bus 356 . The result of the comparison in the maintenance port comparator 318 (i.e., between 916 and 356 ) is then communicated over bus 914 to the BIST controller 314 . If matches are obtained, a logic 1 is generated, otherwise a logic 0 is produced. As shown, the BIST controller 314 is also connected to the IEEE 1149.1 controller 360 in order to communicate control and status signals to the external world. The IEEE 1149.1 standard is herein incorporated by reference.
  • FIG. 4A shows a more detailed diagram of the search port comparator 340 of FIG. 3 , in accordance with one embodiment of the present invention.
  • Search port comparator 340 receives search addresses 904 , and row and block addresses through bus 902 , which constitutes the expected search address. The comparator will take the search addresses 904 and the row and block address to produce a search result that is output through bus 906 . In this embodiment, the search address, and the row and block addresses are provided over 12 bit buses. As mentioned above, the search result is communicated to the BIST controller 314 . Also performed by the search port comparator 340 is a comparison between the hit and mult 952 and 954 and the expected hit and mult 980 and 982 to produce a result that is also output through bus 960 . If a match is obtained in these comparisons, a logic 1 is produced. Of course, the preferred convention of assigning 1's to matches and 0's to non-matches can be changed based on preference and design.
  • FIG. 4B shows a more detailed diagram of the BIST maintenance interface 316 of FIG. 3 , in accordance with one embodiment of the present invention.
  • BIST maintenance interface 316 receives 2 data bits, 2 tag bits, and a valid bit as inputs through bus 908 from BIST controller 314 .
  • the BIST maintenance port 316 is configured to perform an expansion function to produce 32 bits of data.
  • the data bits, the tag bits, and the valid bit are each preferably buffered before being communicated as BIST data through bus 910 to maintenance port 306 .
  • FIG. 4C shows a more detailed diagram of the maintenance port comparator 318 of FIG. 3 , in accordance with one embodiment of the present invention.
  • Maintenance port comparator 318 includes three comparators for data bits, tag bits, and valid bits and receives expected data from BIST controller 314 through bus 916 and actual data from read/write port 390 through bus 912 , and provides the result of the comparison to BIST controller 314 through bus 914 .
  • FIG. 4D shows a more detailed diagram of the BIST search interface (SIF) 312 of FIG. 3 , in accordance with one embodiment of the present invention.
  • BIST search interface 312 is implemented as a 64 bit shift register that receives a 1 bit “SIF_data,” from the BIST controller.
  • the SIF 312 also receives control signals, specifically a reset and set, control signal inputs from BIST controller 314 and provides BIST search data to search port 304 through bus 313 .
  • control signals specifically a reset and set, control signal inputs from BIST controller 314 and provides BIST search data to search port 304 through bus 313 .
  • FIGS. 5 show a flowchart for a method implementing BIST testing for a ternary CAM in accordance with one embodiment of the present invention.
  • the BIST testing is controlled by the BIST controller 314 . Therefore, the following method operations represent algorithm operations carried out by the BIST controller 314 .
  • the BIST controller 314 of the present invention is capable of simultaneously searching by way of the search port 304 of the CAM core 302 and writing using the maintenance port 306 . This is particularly powerful since conventional designs do not allow for continuous searching during write operations.
  • the prior art requires that searches be stopped for one or more cycles while data is written to the CAM core to set up a next search or searches.
  • the powerful architecture of the present invention therefore facilitates high speed BIST testing, which more accurately resembles the functional operation of a CAM. That is, the BIST testing can be carried out at-speed or nearly at speed, thus enabling more realistic testing of CAM cores.
  • the method begins at an operation 500 where all cells in the CAM core are initialized to logic 0 by writing successively to all locations in the CAM. That is, during the initialization, the tag bits, data bits, and valid bits are all initialized to zero.
  • the method moves to an operation 502 where the built-in self-test (BIST) testing will begin with valid bit testing and start at a particular address.
  • the particular address may be any location in the CAM core.
  • BIST testing begins at one point in the CAM core and will proceed address-by-address until the entire CAM core has been tested using the BIST algorithm.
  • Valid bit testing begins at an operation 504 where logic 1 is written to the valid bit of a subrow 0.
  • a search is performed where the search data and search tag bits are all logic 0, and the expected result is a miss. As mentioned earlier, searching can be performed at each cycle and writing can be performed at the same time searches are being performed.
  • a write operation takes effect only at the end of the cycle in which the operation is initiated, while a search operation takes effect at the beginning of the cycle.
  • a search operation takes effect at the beginning of the cycle.
  • the write data is not included in the current search, but in a search initiated in a subsequent cycle.
  • operation 506 it is determined in operation 506 whether a miss occurred, knowing that a miss was expected in operation 504 . If a miss did not occur as expected, the method proceeds to an operation 507 where a flag is set indicating that the BIST test failed.
  • the method proceeds to the next operation and moves to A of FIG. 5 B.
  • a write of the logic 1 is performed to the valid bit of subrow 1, and simultaneously, a search is performed with the data and tag bits set at logic 0.
  • the expected result will be a miss for operation 508 .
  • the method will proceed to operation 512 where it is determined whether a hit occurred. If a hit does not occur as expected, a flag will be set indicating that the BIST test failed in operation 507 . Otherwise, the method will proceed to B of FIG. 5C , and operation 511 .
  • operation 511 a search of data bits and tag bits where the search data and search tag bits are all at logic 0, is performed and the expected result should be a hit.
  • operation 512 if it is determined that a hit occurred, the method will proceed to tag testing and operation 514 . Otherwise, a flag will be set indicating that the BIST test failed in operation 507 . As the method moves to operation 514 , valid bit testing will be done and tag bit testing will begin.
  • BIST testing continues with tag testing which starts at the same particular address as the valid bit testing began.
  • the method moves to operation 516 where tag bits are written in subrow 0 to 01, and a search is performed with data set to 0's, and the tag bits set to 01 and 01.
  • the expected result will be a miss. Accordingly, the method will move to operation 506 where it is determined whether a miss occurred. If a miss does not occur, the method will proceed again to operation 507 where the flag is set indicating that the BIST test failed. Otherwise, if the miss did occur, the method proceeds to C of FIG. 5 D and the operation 518 .
  • tag bits are written in subrow 1 to 01 and a search is performed with data set to 0's, and tag bits set to 00 and 01.
  • the expected result will now be a hit.
  • the method moves to a decision operation 512 where it is determined whether the hit occurred. If the hit does not occur, the flag will be set indicating that the BIST testing failed. Otherwise, the method will move to D of FIG. 5E , and operation 522 .
  • operation 522 a search of data bits and tag bits is performed where the search data is set to logic 0, and the tag bits are set to logic 00 and 01, and the expected result is a miss.
  • operation 506 it is determined whether the miss occurred. If the miss did not occur, the method will move to operation 507 where a flag is set indicating that the BIST test failed. Otherwise, if the miss did occur, the method will proceed to operation 524 .
  • operation 524 data bits and tag bits are searched where the search data is set to logic 0 and the tag bits are set to logic 11 and 01, and the expected result of the search will be a miss. From operation 524 , the method moves to decision operation 506 where it is determined whether a miss occurred. If a miss did not occur, the method will move to operation 507 where a flag indicating that the BIST test failed to set. Otherwise, the method moves to E of FIG. 5 F and operation 526 . In operation 526 , a search of data bits and tag bits is performed where the search data is logic 0, and the tag bits are logic 00 and 01. The expected result should be a miss.
  • operation 506 it will be determined whether a miss occurred, and if no miss occurred, the flag will be set indicating that the BIST test failed. Otherwise, the method will move to operation 528 .
  • operation 528 the search is performed of data bits and tag bits where the search data is logic 0, and the tag bits are logic 01 and 11. The expected result should be a miss.
  • operation 506 it is determined whether a miss occurred. If a missdid not occur, the method will move to operation 507 where a flag is set indicating that the BIST testing failed. If a miss did occur, the method will move to F and operation of 530 of FIG. 5 G.
  • a search is performed of data bits and tag bits where the search data is logic 0, and the tag bits are logic 01 and 00, and the expected result is a miss. If it is determined that a miss did not occur in operation 506 , the method will move to operation 507 , where a flag is set indicating that the BIST test failed. Otherwise, the method will move to operation 532 where tag bits in subrow 0 are written to 11 and the search is performed with data set to 0's and tag bits set to 11, and 11. The expected result will be a miss.
  • operation 506 it will be determined whether the miss occurred. If the miss did not occur, the method again proceeds to operation 507 where a flag is set indicating that the BIST test failed. Otherwise, the method will move to G of FIG. 5H , and operation 534 .
  • operation 534 tag bits are written in subrow 1 to 11, and a search is performed with the data set to 0, and the tag bits set to 01 and 11. The expected result will be a hit. If a hit does not occur in operation 512 , the method will move to operation 507 where a flag is set indicating that the BIST test failed.
  • the method proceeds to operation 536 where data bits and tag bits are searched, where the search data is logic 0 and the tag bits are logic 11 and 11, and the expected result is a hit. If a hit does not occur, the method will proceed again to operation 507 where a flag is set indicating that the BIST test failed. Otherwise, the method will move to H of FIG. 5 I and operation 538 .
  • operation 538 a search of data bits and tag bits is performed where the search data is logic 0 and the tag bits are logic 01 and 11, and the expected result is a miss. If a miss does not occur in operation 506 , a flag is set indicating that the BIST testing failed in operation 507 .
  • the method will move to operation 540 where a search of data bits and tag bits is performed where the search data is logic 0, and the tag bits are logic 01 and 11.
  • the expected result for this search should be a miss. If a miss does not occur, the flag will be set indicating that the BIST testing failed. Otherwise, the method will move to 1 of FIG. 5 J and operation 542 .
  • a search is performed of data bits and tag bits where the search data is logic 0, and the tag bits are logic 10 and 11.
  • the expected results should be a miss. If a miss does not occur, the flag will be set indicating that the BIST testing failed in operation 507 . Otherwise, the method will move to operation 544 where a search of data bits and tag bits is performed where the search data is logic 0, and the tag bits are logic 11 and 01, and the expected result is a miss. If a miss does not occur, the method will move to operation 507 where a flag is set indicating that BIST test failed. Otherwise, the method will move to J of FIG. 5 K and operation 546 .
  • a search is performed of data bits and tag bits where the search data is logic 0 and the tag bits are logic 11 and 10, and the expected result is a miss. If a miss does not occur, the method will proceed to operation 507 where a flag is set indicating the BIST testing failed. Otherwise, if a miss does occur, the method will proceed to operation 548 where a writing of tag bits in subrow 0 to 10, and a search is performed with data set to 0's and the tag bits set to 10 and 10. The expected result should be a miss. If a miss does not occur, the flag will be set indicating that the BIST test failed. If miss does occur, the method will move to K of FIG. 5 L and operation 550 .
  • tag bits are written in subrow 1 to 10 and a search is performed with data set to 0's, and tag bits set to 11 and 10, and the expected result is a bit.
  • operation 512 it is determined whether a hit occurred. If a hit does not occur, this flag will be set indicating that the BIST test failed. Otherwise, the method will proceed to operation 552 where a search of data bits and tag bits is performed where the search data is logic 0, and the tag bits are logic 10 and 10. The expected result should be a hit. If a miss does not occur in operation 506 , the method will proceed to operation 507 where a flag is set indicating that the BIST test failed. Otherwise, the method will proceed to L of FIG. 5M in operation 554 .
  • a search if performed for data bits and tag bits where the search data is logic 0, and the tag bits are logic 11 and 10, and the expect result is a miss. If a miss does not occur, the flag will be set indicating that the BIST test failed. Otherwise, the method will proceed to operation 556 where a search of data bits and tag bits is performed where the search data is logic 0, and the tag bits are logic 00 and 10. The expected result will be a miss. If a miss does not occur in operation 506 , the flag will be set indicating that the BIST test failed, otherwise, the method will proceed to operation 557 where a search of data bits and tag bits is performed where the search data is logic 0 and the tag bits are logic 11 and 10. The expected result should be a miss.
  • the method will proceed to operation 507 where a flag is set indicating the BIST has failed. Otherwise, the method will proceed to M of FIG. 5 N and operation 558 .
  • operation 558 a search is performed of data bits and tag bits where the search data is logic 0, and the tag bits are logic 10 and 00. The expected result should be a miss. If a miss does not occur in operation 506 , the method will proceed to operation 507 where a flag is set indicating that the BIST testing failed. Otherwise, the method will proceed to operation 560 where a search of data bits and tag bits is performed for the search data is logic 0, and the tag bits are logic 10 and 11. The expected result should be a miss. If a miss does not occur, the method will proceed to 507 where a flag is set indicating that the BIST testing failed. Otherwise, the method will proceed to N of FIG. 5 O and operation 562 .
  • tag bits are written in subrow 0 to 00, and a search is performed with the data set to 0's and the tag bits set to 00 and 00.
  • the expected result should be a miss. If a miss does not occur, the method will proceed to operation 507 where a flag is set indicating that the BIST test failed. Otherwise, the method will proceed to operation 564 .
  • tag bits are written in subrow 1 to 00, and a search is performed with the data set to 0's, and the tag bits set to 10 and 00, where the expected result is a hit. If a hit does not occur, the method will proceed to operation 507 where a flag is set indicating that the BIST test failed.
  • a search is performed of data bits and tag bits where the search data is logic 0 and the tag bits are logic 00 and 00.
  • the expected result is a hit. If it is determined that a hit does not occur in operation 512 , the method will proceed to operation 507 where a flag is set indicating that the BIST test failed.
  • the method proceeds to operation 568 where a search is performed of data bits and tag bits where the search data is logic 0, and the tag bits are logic 10 and 00, and the expected result is a miss. If the result is not a miss, the method will move to operation 507 where the flag is set indicating that the. BIST test failed. Otherwise, the method will proceed to P of FIG. 5 Q and operation 570 . In operation 570 , a search will be performed of data bits and tag bits where the search data is logic 0 and the tag bits are logic 10 and 00. The expected result will be a miss. If a miss does not occur in operation 506 , the method will proceed to an operation 507 where a flag is set indicating that the BIST test failed.
  • the method will proceed to operation 572 where a search is performed of data bits and tag where the search data is logic 0, and the tag bits are logic 01 and 00, and the expected result is a miss. If a miss does not occur, the flag will be set indicating that the BIST test failed in operation 507 . Otherwise, the method will proceed to Q of FIG. 5 R and operation 574 .
  • a search will be performed of data bits and tag bits where the search data is logic 0, and the tag bits are logic 00 and 10.
  • the expected result will be a miss. If a miss does not occur, the method will proceed to operation 507 where a flag is set indicating that the BIST test failed. Otherwise, the method will proceed to an operation 576 where a search will be performed of data bits and tag bits where the search data is logic 0, and the tag bits are logic 00 and 01. The expected result should be a miss. If a miss does not occur, the flag will be set in operation 507 indicating that BIST test failed. Otherwise, the method will proceed to R of FIG. 5 S. At this point, tag testing will be complete.
  • the particular address should be the same address at which valid bit testing and tag bit testing began as described above.
  • “SIF_data” is set to logic 1 and a search is performed simultaneously.
  • a miss is expected in operation 582 .
  • the method now moves to operation 506 where it is determined whether a miss occurred. If a miss does not occur, the flag is set indicating that the BIST test failed. Otherwise, the method moves to operation 584 where “SIF_data” is set to logic 0, and a search is simultaneously performed expecting a miss. If it is determined in operation 506 that a miss did not occur, the method proceeds to operation 507 where a flag is set indicating that the BIST test failed. Otherwise, the method moves to operation 586 where “SIF_data” is set to logic 0, and a search is performed expecting a miss. If a miss does not occur, the flag will be set indicating that the BIST test failed in operation 507 . If a miss did occur, the method moves to S of FIG. 5 P and operation 588 .
  • “SIF_data” is set to logic 0.
  • a search is performed and a miss will be expected.
  • operation 506 it is determined whether the miss occurred. If a miss did not occur, a flag will be set indicating that BIST test failed in operation 507 . If a miss did occur, the method will move to operation 589 where the method will repeat operations 586 through 588 “30” more times with SIF_data set to 0 throughout. This is performed 30 more times since each search word is 64 bits long, and operations 582 through 588 together with operation 589 have the effect of walking a 1 through a background of zeros in the search data. Of course, if the words were of different sizes, this operation would be repeated as many times as needed to operate on all data bits.
  • the method will move to operation 590 where data bits are written in subrow 0 to logic 1.
  • a search is performed with the data bits at logic 0, and the expected results being a hit.
  • operation 512 it is determined whether a hit occurred. If a hit did not occur, the flag is set indicating that the BIST test failed. Otherwise, the method will move to operation 592 where data bits are written in subrow 1 to logic 1, and a search is simultaneously performed with the data bits at logic 0, and the expected result being a miss. If a miss did not occur, the flag will be set indicating that the BIST test failed. Otherwise, the method will move to P of FIG. 5 U and operation 594 . In operation 594 , data bits are written in subrow 0 to logic 0, and the valid bit is written as 0, and a search is performed with the data bits at logic 1, and the expected result is a hit.
  • the method will move to operation 507 where the flag is set indicating that the BIST test failed. Otherwise, the method will move to operation 596 .
  • operation 596 data bits are written in subrow 0 to logic 0, and the valid bit is written as 0, and the search is performed with the data bits at logic 1, and the expected result being a miss. If a miss did not occur, the method moves to 507 where the flag is set indicating that the BIST test failed. If a miss did occur, the method moves to operation 598 where it is determined if there are anymore addresses to test. If there are more addresses to test, the method will go to operation 599 where the method proceeds to the next address and repeats the preceding operations starting at 502 and ending at 598 . If all of the memory addresses have been tested, then the method will move to operation 600 where the memory is reset and the method will end.
  • the algorithm is configured to perform BIST testing on one row at a time. This is enabled by making only the row being tested “valid,” thus enabling searches during testing only in the valid rows. Of course, a search will always be performed over the entire CAM core, although, testing for matches will only occur in the valid row. This provides a substantial savings in power, thus making the BIST testing a low power test.
  • the BIST testing executed by the BIST controller is capable of operating searches through the search port at the same time as writes are performed through the maintenance port. This, as mentioned above, improves testing efficiency in that searches can be executed at every cycle, and thus searches need not be stopped to enable writes.
  • FIG. 6 shows a block diagram of an alternative embodiment of the present invention.
  • one BIST controller 314 is capable of operating on multiple CAM cores 302 .
  • multiple CAM cores 302 a, 302 b, 302 c and up to 302 n each include their respective search ports 304 and maintenance ports 306 .
  • the BIST circuits (CKTs) 305 are also replicated.
  • the BIST circuits 305 include a BIST search interface 312 , a search port comparator 340 , a BIST maintenance interface 316 and a BIST maintenance comparator 318 .
  • the signal lines 307 and 309 are shown connected directly to the search ports (SPs) 304 and maintenance ports (MPs) 306 .
  • the signals 307 and 309 actually interface with the BIST circuits 305 .
  • the BIST controller 314 can simultaneously perform searches by way of the search ports 304 and writes by way of the maintenance ports 306 .
  • the other advantages described above with regard to a single CAM core therefore also apply to embodiments where more than one CAM core is tested using the BIST controller 314 .
  • the present invention may be implemented using any type of integrated circuit logic, state machines, or software driven computer-implemented operations.
  • a hardware description language (HDL) based design and synthesis program may be used to design the silicon-level circuitry necessary to appropriately perform the data and control operations in accordance with one embodiment of the present invention.
  • a VHDL® hardware description language available from IEEE of New York, N.Y. may be used to design an appropriate silicon-level layout.
  • another layout tool may include a hardware description language “Verilog®” tool available from Cadence Design Systems, Inc. of Santa Clara, Calif.
  • the invention may employ various computer-implemented operations involving data stored in computer systems. These operations are those requiring physical manipulation of physical quantities. Usually, though not necessarily, these quantities take the form of electrical or magnetic signals capable of being stored, transferred, combined, compared, and otherwise manipulated. Further, the manipulation performed are often referred to in terms, such as producing, identifying, determining, or comparing.
  • the invention also relates to a device or an apparatus for performing these operations.
  • the apparatus may be specially constructed for the required purposes, or it may be a general purpose computer selectively activated or configured by a computer program stored in the computer.
  • various general purpose machines may be used with computer programs written in accordance with the teachings herein, or it may be more convenient to construct a more specialized apparatus to perform the required operations.
  • the various block diagrams may be embodied in any form which may include, for example, any suitable computer layout, semiconductor substrate, semiconductor chip or chips, printed circuit boards, packaged integrated circuits, or software implementations. Accordingly, those skilled in the art will recognize that the present embodiments are to be considered as illustrative and not restrictive, and the invention is not to be limited to the details given herein, but may be modified within the scope and equivalents of the appended claims.

Abstract

Methods for built-in self-test (BIST) testing and circuitry for testing a content addressable memory (CAM) core are provided. In one example, the BIST circuit includes a search port for enabling searches of the CAM core and a maintenance port for enabling addressing of locations of the CAM core. The maintenance port includes writing logic for writing to locations of the CAM core. The BIST circuit also includes a BIST controller for coordinating BIST testing of the CAM core. The BIST controller is capable of performing a BIST search on the CAM core on every cycle through the search port and performing a BIST write at selected times to the CAM core. Thus, the BIST write is capable of being performed in a same cycle as the BIST search permitting at-speed BIST. The BIST controller, performs BIST testing in a manner that limits the number of rows in the CAM that match at any given cycle, thus allowing a low-power BIST operation. The BIST controller can also be configured to coordinate simultaneous BIST testing of two or more CAM cores.

Description

CROSS REFERENCE TO RELATED APPLICATIONS
This applicationMore than one reissue application has been filed for the reissue of U.S. Pat. No. 6,609,222. The reissue applications are application Ser. Nos. 11/208,134 (the present application) filed Aug. 19, 2005, and 11/514,286 (which is a continuation reissue application of the present application) filed Aug. 30, 2006. U.S. Pat. No. 6,609,222 claims priority from U.S. Provisional Patent Application No. 60/153,388 filed Sep. 10, 1999, and entitled “Content Addressable Memory Circuitry.” This provisional application is incorporated herein by reference.
BACKGROUND OF THE INVENTION
1. Field of the Invention
The present invention relates generally to memory circuits, and more particularly to built-in self test (BIST) circuitry for content addressable memory (CAM) circuits.
2. Description of the Related Art
Modern computer systems and computer networks utilize memory devices for storing data and providing fast access to the data stored therein. A content addressable memory (CAM) is a special type of memory device often used for performing fast destination searches for data stored in the CAM. For example, Internet routers often include a CAM for searching the address of specified data. Thus, the use of CAMs allows routers to perform address searches to facilitate more efficient communication between computer systems over computer networks. Besides routers, CAMs are also utilized in other areas where fast-searches are required such as databases, network adapters, image processing, voice recognition applications, etc.
Conventional CAMs typically include a two-dimensional row and column content addressable memory core array of cells. In such an array, each row typically stores an address, pointer, or bit pattern entry. In a read/write configuration, a CAM may perform “read” and “write” operations at specific addresses as is done in conventional random access memories (RAMs). In another configuration, CAMs unlike RAMs, can perform data “search” operations that simultaneously compare a bit pattern of data against an entire list (i.e., column) of prestored entries (i.e., rows).
As with most memory devices, the conventional CAMs may fail to operate properly due to any number of faults. For example, bit cells of the CAM array may become stuck at some value. Another type of fault occurs when bit cells become electrically coupled during write operations. In such cases, when a specific value is written to one bit cell, the other bit cell in the same row or a different row acquires the same value. Another type of fault is a transition fault, which prevents a bit cell from transitioning from one state into another state. Yet another example is when an address decoding fault occurs, thus causing a wrong cell or cells to be addressed, thereby resulting in the access of data in the wrong location.
Still another type of fault occurs when electrical shorts or other defects cause circuit or memory elements to be stuck-at some value, thereby preventing proper operation of the CAM. Such faults may occur in a CAM itself or its peripheral circuitry. Another fault occurs when CAM circuits operate at a slower speed than expected due to variations in such factors as IC fabrication process, temperature, or voltage. As can be appreciated, such dynamic faults cause undesired delays that can degrade performance of CAM circuits.
To guard against such faults, one approach is to implement a built-in self-test (BIST) technique for detecting some of these types of faults. For example, U.S. Pat. No. 5,107,501 by Yervant Zorian, which is incorporated herein by reference, discloses a BIST technique for testing the data bits in a conventional binary CAM using write and read-match operations. While such method detects faults such as electrical short and open faults and stuck-at faults, it is not well suited for detecting faults in ternary CAMs. Specifically, the bit cells in ternary CAMs are characterized not only by binary states of “0” and “1,” but also by a “don't care” state, which denotes that the state of the associated bit cell is not relevant to a particular CAM search. Consequently, not all functional aspects of a ternary CAM can be tested using the teachings of Zorian.
Also, Zorian can only perform writes to set up searches when search operations are not being performed. Consequently, there will be cases in which BIST searching cannot be performed for several cycles until write operations are complete. This, of course, slows down BIST testing and does not allow the BIST testing to be at the functional speed. Furthermore, the BIST technique described by Zorian tests the CAM rows simultaneously. This technique triggers matches in all rows of the CAM and results in very high power consumption. In essence, the Zorian design is impractical for today's larger CAM implementations. Practical CAM devices with large storage capacities are designed to be used only in a manner that does not cause matches in more than some limited number of rows simultaneously.
In view of the foregoing, what is needed is a method for BIST testing of CAM circuitry and associated BIST testing circuitry.
SUMMARY OF THE INVENTION
The present invention fills this need by providing an architecture for performing built-in self-test (BIST) for CAMS. It should be appreciated that the present invention can be implemented in numerous ways, including as a process, an apparatus, a system, a device, or a method. Several embodiments of the present invention are described below.
In one embodiment, a built-in self-test (BIST) circuit for testing a content addressable memory (CAM) core is disclosed. The BIST circuit includes a search port for enabling searches of the CAM core and a maintenance port for enabling addressing of locations of the CAM core. The maintenance port includes writing logic for writing to addresses of the CAM core. The BIST circuit also includes a BIST controller for coordinating BIST testing of the CAM core. The BIST controller is capable of performing a BIST search on the CAM core on every cycle through the search port and performing a BIST write at selected times to the CAM core. Thus, the BIST write is capable of being performed in a same cycle as the BIST search.
In another embodiment, a built-in self-test (BIST) circuit for testing a content addressable memory (CAM) core is disclosed. The BIST circuit includes a search port for enabling searches of the CAM core and a maintenance port for enabling addressing of addresses of the CAM core. The maintenance port further includes writing logic for writing to addresses of the CAM core. A BIST controller for coordinating BIST testing of the CAM core is also provided. The BIST controller is capable of performing a BIST search and a BIST write on the CAM core at the same time.
In another embodiment, the search port and maintenance port are distributed and are not part of the BIST controller, so as to reduce the number of global wires required to communicate read/write/search data and results to the CAM core.
In yet another embodiment, content addressable memory (CAM) circuitry with BIST testing capabilities is disclosed. The circuitry includes a plurality of CAM cores and a plurality of BIST circuits that are coupled to each of the CAM cores. A single BIST controller is also included and is capable of controlling BIST testing of each of the plurality of CAM cores. Preferably, the single BIST controller is configured to perform BIST searches on each of the plurality of CAM cores during each cycle and is further configured to perform BIST writing during any cycle including a cycle in which the BIST search occurs.
In still a further embodiment, a method for performing built-in self-test (BIST) testing on a content addressable memory (CAM) core is disclosed. The method includes: (a) writing test data to memory addresses in the CAM core; and (b) searching for test data in the CAM core, the searching being continuously performed one cycle after another and the writing of the test data capable of being performed in a same cycle as one or more search performed during the searching. In one aspect of this embodiment, the method can further include an operation of selecting one row of the CAM core to be valid during the searching, such that matches only occur in the one row in one of the cycles. This aspect enables low power BIST testing.
The advantages of the present invention are numerous. Most notably, the BIST testing architecture enables testing of a CAM core separate from the testing of priority encoders (PEs). In one embodiment, separately testing the CAM core is configured to further enable the testing of one row of the CAM core at a time. This capability will reduce the power consumption during BIST testing. A further advantage of the present invention is the ability of the BIST testing architecture (e.g., by way of the BIST controller) to execute uninterrupted searches at each cycle while simultaneously performing writes that set up subsequent searches. For example, the BIST controller is capable simultaneously accessing the search port and the maintenance port of a CAM core. This functionality enables BIST testing of a CAM core at more realistic speeds which resemble realistic CAM operation.
Other advantages of the invention will become apparent from the following detailed description, taken in conjunction with the accompanying drawings, illustrating by way of example the principles of the invention.
BRIEF DESCRIPTION OF THE DRAWINGS
The present invention will be readily understood by the following detailed description in conjunction with the accompanying drawings, wherein like reference numerals designate like structural elements.
FIG. 1 shows a block diagram of a CAM core implementing BIST circuitry in accordance with one embodiment of the present invention.
FIG. 2A shows a simplified example of the internal structure of the priority encoder 116.
FIG. 2B shows a detailed view of two subrows (i.e., subrow 0 and subrow 1) that define each ternary word of the CAM core.
FIG. 3 shows a detailed block diagram of a CAM circuit capable of operating BIST operations, in accordance with one embodiment of the invention.
FIG. 4A shows a more detailed diagram of the search port comparator of FIG. 3, in accordance with one embodiment of the present invention.
FIG. 4B shows a more detailed diagram of the BIST maintenance interface of FIG. 3, in accordance with one embodiment of the present invention.
FIG. 4C shows a more detailed diagram of the maintenance port comparator of FIG. 3, in accordance with one embodiment of the present invention.
FIG. 4D shows a more detailed diagram of the BIST search interface (SIF) of FIG. 3, in accordance one embodiment of the present invention.
FIGS. 5A-5U show a flowchart for a method implementing BIST testing for a ternary CAM, in accordance with one embodiment of the present invention.
FIG. 6 shows a block diagram of an alternative embodiment of the present invention, in which one BIST controller coordinates testing of multiple CAM cores.
DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENTS
An invention for the built-in self-test (BIST) of a content addressable memory (CAM) core with ternary storage (including a don't care state) is disclosed. In one embodiment, the ternary CAM also contains binary valid and tag bits. The testing of CAM cores in accordance with the present invention is configured to test the CAM cores separate from priority encoders (PE). Separating the testing of the CAM core from the testing of PE enables BIST testing of one row of the CAM core at a time. By doing this, lower power operation can be achieved during BIST testing. A further feature of the present invention is the ability of the BIST testing architecture to execute uninterrupted searches at each cycle while simultaneously performing writes that set up subsequent searches. This functionality enables BIST testing of a CAM core at more realistic speeds which resemble the functional CAM speed. In the following description, numerous specific details are set forth in order to provide a thorough understanding of the present invention. It will be understood, however, to one skilled in the art, that the present invention may be practiced without some or all of these specific details. In other instances, well known process operations have not been described in detail in order not to unnecessarily obscure the present invention.
FIG. 1 shows a block diagram 100 of a CAM core implementing BIST circuitry in accordance with one embodiment of the present invention. In one embodiment, ternary CAMs are preferably used instead of binary CAMs because ternary CAMs speed up routing and address translation, which is important in high speed applications, such as Internet applications. The CAM core 112 is shown in communication with a block decoder 108, a row decoder 110, a search port 114 and a read/write port 120. The CAM core 112 is coupled to a priority encoder 116. The priority encoder 116 is configured to select the highest priority matching result for a CAM search. During BIST operation, a BIST controller 102 is configured to provide inputs to multiplexers 104 and 106, in the form of row addresses and block addresses respectively. The multiplexers 104 and 106 are thus provided with a BIST mode select signal to enable operation in the test mode, as opposed to a functional mode. The search port 114 receives, as inputs, tag bits, search data and valid bits. The read/write port 120 receives, as inputs, write data, tag and valid bits and sends, as outputs, read data, tag and valid bits. The functionality of the tag bits, and valid bits will be described in greater detail below.
During a search, whether it be during BIST operation or functional operation, search data is provided by way of the search port 114 and the matches are communicated from the CAM core 112 to the priority encoder 116. In this example, the CAM core 112 has 4096 rows, and each row is coupled by way of a bus to the priority encoder 116. Thus, the priority encoder 116 will have 4096 entries with entry 0 having the highest priority and entry 4095 having the lowest priority for a search result. Consequently, the priority encoder 116 is charged with outputting a search result, which represents the match having the highest priority.
For illustration purposes, FIG. 2A shows a simplified example of the internal structure of the priority encoder 116. Thus, if the priority encoder 116 only received an 8 bit bus instead of the 4096 bit bus, all matching entries are ranked depending on their priority. As shown, entry 3 and entry 6 are both recorded as matches. Of these matches, entry 3 has a high priority than entry 6. Therefore, the address for entry 3 is designated as the search result.
In this example, the CAM core consists of 4096 rows of 32 ternary data bits 202, 4 binary tag bits 208, and 2 binary valid bits 206 each. Since the CAM is ternary, each row of 32 ternary data bits is implemented as 2 sub-rows of 32 binary bits each. FIG. 2B shows a detailed view of the two sub-rows (sub-row 0 and sub-row 1) that define each 32 bit word of the CAM core 112. Thus a ternary “don't care” bit i is stored as a logic “11” pattern at bit i in the two sub-rows, while a logic “0” and “1” ternary states are stored as “01” and “10” patterns respectively. In addition to the 32 data bits 202, each sub-row will also include a valid bit 206 and two tag bits 208. Specifically, sub-row 0 first has a valid bit 206, followed by a tag bit 208, data bits 202, and a tag bit 208. Sub-row 1 first has a tag bit 208, followed by data bits 202, a tag bit 208, and a valid bit 206. In operation, both valid bits 206 must be “1” to indicate valid sub-rows before a search operation can find a match. Accordingly, valid bits indicate whether a word has valid data. Tag bits are used to track the width of words. In general, the tag bits may be used to track any information and tag bits are viewed generally as regular data bits. In any event, when BIST testing is performed, the tag bits and valid bits are tested as any other bit is tested in the CAM core.
For read/write operations, the row decoder is designed to address each sub-row individually. Thus, the read/write ports on the CAM have 32 data bits, 2 tag bits, and 1 valid bit. For search operations however, both sub-rows are compared simultaneously against the search port data. Since the search port data is also ternary, it is encoded similarly as above, and thus consists of 64 bits of search data and 4 bits of tag data. Valid bits are not provided since the search is restricted over valid rows only, in this example.
FIG. 3 shows a detailed block diagram 300 of a CAM circuit capable of operating BIST operations, in according to one embodiment of the invention. A CAM core 302 is shown coupled to a search port 304, a maintenance port 306, a block decoder 308, and a row decoder 310. The search port 304 includes circuitry, such as a multiplexer 320. Multiplexer 320 accepts search data (e.g., 64 bits of data and 4 tag bits) from a BIST search interface (SIF) 312 and functional search data, and can be controlled to operate in either functional mode or BIST mode. When in BIST mode, the multiplexer 320 selects BIST mode search data. The Maintenance port 306 is shown including a number of multiplexers 322, 324, and 326. Each of the multiplexers can be controlled to either operate in the BIST mode or the functional mode. Multiplexer 322 is coupled to the row decoder 310, the multiplexer 324 is coupled to the block decoder 308, and the multiplexer 326 is coupled to the read/write port 390 of the CAM core and is configured to introduce data to the CAM core 302 during a writing operation.
The BIST circuitry further includes the BIST search interface (SIF) 312, a BIST controller 314, a BIST maintenance interface 316, the search port comparator 340, and a maintenance port comparator 318. The BIST controller 314, in one embodiment, is a state machine that executes the CAM BIST algorithm of the present invention, and will be described in greater detail with reference to FIGS. 5. The CAM BIST algorithm processed by the BIST controller 314 can be defined by Verilog® code (i.e., register transfer level description), which can then be synthesized into gates. Also provided is an IEEE 1149.1 controller, which is commercially available in Verilog® form. When operating in BIST mode, the BIST search interface (SIF) 312 will provide 64 bits of search data, to the search port 304 by way of a bus 313. The 64 bits of search data are generated by a shift register in the SIF 312, which receives a 1 bit data input from the BIST controller 314. The bus 313 will also be used to communicate 4 tag bits provided by the BIST SIF 312 to the search port. The BIST SIF 312 will also receive control signals controlling the shift register, including a set and a reset signal from the BIST controller 314. As mentioned earlier, the multiplexer 320 will therefore communicate the 64 bits of search data and 4 bits of tag to the CAM core 302 when the multiplexer 320 operates in BIST mode. The BIST controller 314 is configured to write in different sequences of bits to different locations in the CAM core 302. The writing performed by the BIST controller 314 is facilitated by the multiplexer 322 and the multiplexer 324 of the maintenance port 306. In accordance with the present invention, it is possible for the BIST controller 314 to perform writes to the CAM core 302 at the same time searches are performed. That is, searches can be performed in each cycle and the writes can be performed at the same time (e.g., writes can be performed to set up the searches performed during BIST testing). For example, the BIST controller 314 communicates BIST row addresses and BIST block addresses 902 to each of the multiplexers 322 and 324. At the same time, since the BIST operates on one row at a time, the BIST row addresses and the BIST block addresses 902 are communicated to the search port comparator 340 as the expected row and block addresses for searches.
The BIST controller 314 is also shown receiving signals 952 and 954 from the search port 340. The signals 952 and 954 represent “hit” (i.e., a CAM row matches the search data) and multiple hit (referred to as “mult” since more than 1 CAM row matches the search data) results obtained from a search. As shown, signals 952 and 954 originate from the search port 304. During a BIST search, the search port comparator 340 will also be receiving the search addresses by way of bus 904 from the search port 304. In the search port comparator 340, the expected search addresses 902 are compared to the search addresses 904 to produce a search result that is communicated by way of bus 906 to the BIST controller 314. The search port comparator 340 will also compare hit and mults 952 and 954 to expected hits and mults 980 and 982 to produce search results that are also communicated over bus 906. If the search comparator 340 generates a match between 902 and 904, between 952 and 980, or between 954 and 982, then for each match a logic 1 will be produced (otherwise, a logic 0 will be produced if no match occurs). In BIST mode, the BIST controller 314 will also be communicating 2 data bits, and 1 valid bit via bus 908 to the BIST maintenance interface 316. In one embodiment, only 4 types of data are written into the CAM, so 2 data bits are sufficient to express the data. The BIST maintenance interface 316 is capable of performing well known expansion operations on the data. In this case, the data from the BIST controller is replicated to generate 32 data bits, 2 tag bits, and 1 valid bit over a bus 910 which communicates with the multiplexer 326. This scheme greatly reduces the number of global wires required to communicate BIST data, greatly simplifying chip routing.
The maintenance port comparator 318 is configured to receive 2 bits of expected data, 2 bits of expected tag and 1 bit of expected valid over bus 916. In one embodiment, there are four types of expected data, and therefore, 2 bits are sufficient to express the expected data. As shown, the maintenance port comparator 318 will receive the output Q for a search from the read/write port 390 over bus 356. The result of the comparison in the maintenance port comparator 318 (i.e., between 916 and 356) is then communicated over bus 914 to the BIST controller 314. If matches are obtained, a logic 1 is generated, otherwise a logic 0 is produced. As shown, the BIST controller 314 is also connected to the IEEE 1149.1 controller 360 in order to communicate control and status signals to the external world. The IEEE 1149.1 standard is herein incorporated by reference.
FIG. 4A shows a more detailed diagram of the search port comparator 340 of FIG. 3, in accordance with one embodiment of the present invention. Search port comparator 340 receives search addresses 904, and row and block addresses through bus 902, which constitutes the expected search address. The comparator will take the search addresses 904 and the row and block address to produce a search result that is output through bus 906. In this embodiment, the search address, and the row and block addresses are provided over 12 bit buses. As mentioned above, the search result is communicated to the BIST controller 314. Also performed by the search port comparator 340 is a comparison between the hit and mult 952 and 954 and the expected hit and mult 980 and 982 to produce a result that is also output through bus 960. If a match is obtained in these comparisons, a logic 1 is produced. Of course, the preferred convention of assigning 1's to matches and 0's to non-matches can be changed based on preference and design.
FIG. 4B shows a more detailed diagram of the BIST maintenance interface 316 of FIG. 3, in accordance with one embodiment of the present invention. BIST maintenance interface 316 receives 2 data bits, 2 tag bits, and a valid bit as inputs through bus 908 from BIST controller 314. As mentioned above, the BIST maintenance port 316 is configured to perform an expansion function to produce 32 bits of data. The data bits, the tag bits, and the valid bit are each preferably buffered before being communicated as BIST data through bus 910 to maintenance port 306.
FIG. 4C shows a more detailed diagram of the maintenance port comparator 318 of FIG. 3, in accordance with one embodiment of the present invention. Maintenance port comparator 318 includes three comparators for data bits, tag bits, and valid bits and receives expected data from BIST controller 314 through bus 916 and actual data from read/write port 390 through bus 912, and provides the result of the comparison to BIST controller 314 through bus 914.
FIG. 4D shows a more detailed diagram of the BIST search interface (SIF) 312 of FIG. 3, in accordance with one embodiment of the present invention. BIST search interface 312 is implemented as a 64 bit shift register that receives a 1 bit “SIF_data,” from the BIST controller. The SIF 312 also receives control signals, specifically a reset and set, control signal inputs from BIST controller 314 and provides BIST search data to search port 304 through bus 313. Once again, the use of a shift register permits BIST search data to be communicated over a single wire plus two control signals, thus significantly reducing the number of BIST related global wires.
FIGS. 5 show a flowchart for a method implementing BIST testing for a ternary CAM in accordance with one embodiment of the present invention. As mentioned above, the BIST testing is controlled by the BIST controller 314. Therefore, the following method operations represent algorithm operations carried out by the BIST controller 314. As will be appreciated by those skilled in the art, the BIST controller 314 of the present invention is capable of simultaneously searching by way of the search port 304 of the CAM core 302 and writing using the maintenance port 306. This is particularly powerful since conventional designs do not allow for continuous searching during write operations. In contrast, the prior art requires that searches be stopped for one or more cycles while data is written to the CAM core to set up a next search or searches. The powerful architecture of the present invention therefore facilitates high speed BIST testing, which more accurately resembles the functional operation of a CAM. That is, the BIST testing can be carried out at-speed or nearly at speed, thus enabling more realistic testing of CAM cores.
With the foregoing in mind, the method begins at an operation 500 where all cells in the CAM core are initialized to logic 0 by writing successively to all locations in the CAM. That is, during the initialization, the tag bits, data bits, and valid bits are all initialized to zero. Once initialized, the method moves to an operation 502 where the built-in self-test (BIST) testing will begin with valid bit testing and start at a particular address. The particular address may be any location in the CAM core. Typically BIST testing begins at one point in the CAM core and will proceed address-by-address until the entire CAM core has been tested using the BIST algorithm. Valid bit testing begins at an operation 504 where logic 1 is written to the valid bit of a subrow 0. Simultaneously, a search is performed where the search data and search tag bits are all logic 0, and the expected result is a miss. As mentioned earlier, searching can be performed at each cycle and writing can be performed at the same time searches are being performed.
In one implementation of a CAM, a write operation takes effect only at the end of the cycle in which the operation is initiated, while a search operation takes effect at the beginning of the cycle. Thus when a search and a write are initiated in the same cycle, the write data is not included in the current search, but in a search initiated in a subsequent cycle. Moving from operation 504 to operation 506, it is determined in operation 506 whether a miss occurred, knowing that a miss was expected in operation 504. If a miss did not occur as expected, the method proceeds to an operation 507 where a flag is set indicating that the BIST test failed.
Once the flag is set, the method proceeds to the next operation and moves to A of FIG. 5B. At operation 508, a write of the logic 1 is performed to the valid bit of subrow 1, and simultaneously, a search is performed with the data and tag bits set at logic 0. The expected result will be a miss for operation 508. In operation 506, it is determined whether the miss occurred. If the miss did not occur as expected, the flag will be set indicating that the BIST test failed and the method will proceed to the next operation. Alternatively, if a miss did occur, the method will proceed to operation 510 where a search is performed for data bits and tag bits where the search data and search tag bits are all at logic 0, and the expected result will be a hit.
In response to the search of 510, the method will proceed to operation 512 where it is determined whether a hit occurred. If a hit does not occur as expected, a flag will be set indicating that the BIST test failed in operation 507. Otherwise, the method will proceed to B of FIG. 5C, and operation 511. In operation 511, a search of data bits and tag bits where the search data and search tag bits are all at logic 0, is performed and the expected result should be a hit. In operation 512, if it is determined that a hit occurred, the method will proceed to tag testing and operation 514. Otherwise, a flag will be set indicating that the BIST test failed in operation 507. As the method moves to operation 514, valid bit testing will be done and tag bit testing will begin.
In operation 514, BIST testing continues with tag testing which starts at the same particular address as the valid bit testing began. Now, the method moves to operation 516 where tag bits are written in subrow 0 to 01, and a search is performed with data set to 0's, and the tag bits set to 01 and 01. The expected result will be a miss. Accordingly, the method will move to operation 506 where it is determined whether a miss occurred. If a miss does not occur, the method will proceed again to operation 507 where the flag is set indicating that the BIST test failed. Otherwise, if the miss did occur, the method proceeds to C of FIG. 5D and the operation 518. In operation 518, tag bits are written in subrow 1 to 01 and a search is performed with data set to 0's, and tag bits set to 00 and 01. The expected result will now be a hit. In operation 512, it is determined whether a hit occurred. If a hit does not occur, the flag will set indicating that the BIST testing failed. Otherwise, the method will move to an operation 520 where a search of data bits and tag bits is performed where the search data is logic 0, and the tag bits are logic 01 and 01. The expected result for the search should be a hit.
From operation 520, the method moves to a decision operation 512 where it is determined whether the hit occurred. If the hit does not occur, the flag will be set indicating that the BIST testing failed. Otherwise, the method will move to D of FIG. 5E, and operation 522. In operation 522, a search of data bits and tag bits is performed where the search data is set to logic 0, and the tag bits are set to logic 00 and 01, and the expected result is a miss. In operation 506, it is determined whether the miss occurred. If the miss did not occur, the method will move to operation 507 where a flag is set indicating that the BIST test failed. Otherwise, if the miss did occur, the method will proceed to operation 524. In operation 524, data bits and tag bits are searched where the search data is set to logic 0 and the tag bits are set to logic 11 and 01, and the expected result of the search will be a miss. From operation 524, the method moves to decision operation 506 where it is determined whether a miss occurred. If a miss did not occur, the method will move to operation 507 where a flag indicating that the BIST test failed to set. Otherwise, the method moves to E of FIG. 5F and operation 526. In operation 526, a search of data bits and tag bits is performed where the search data is logic 0, and the tag bits are logic 00 and 01. The expected result should be a miss.
In operation 506, it will be determined whether a miss occurred, and if no miss occurred, the flag will be set indicating that the BIST test failed. Otherwise, the method will move to operation 528. In operation 528, the search is performed of data bits and tag bits where the search data is logic 0, and the tag bits are logic 01 and 11. The expected result should be a miss. In operation 506, it is determined whether a miss occurred. If a missdid not occur, the method will move to operation 507 where a flag is set indicating that the BIST testing failed. If a miss did occur, the method will move to F and operation of 530 of FIG. 5G. In operation 530, a search is performed of data bits and tag bits where the search data is logic 0, and the tag bits are logic 01 and 00, and the expected result is a miss. If it is determined that a miss did not occur in operation 506, the method will move to operation 507, where a flag is set indicating that the BIST test failed. Otherwise, the method will move to operation 532 where tag bits in subrow 0 are written to 11 and the search is performed with data set to 0's and tag bits set to 11, and 11. The expected result will be a miss.
In operation 506, it will be determined whether the miss occurred. If the miss did not occur, the method again proceeds to operation 507 where a flag is set indicating that the BIST test failed. Otherwise, the method will move to G of FIG. 5H, and operation 534. In operation 534, tag bits are written in subrow 1 to 11, and a search is performed with the data set to 0, and the tag bits set to 01 and 11. The expected result will be a hit. If a hit does not occur in operation 512, the method will move to operation 507 where a flag is set indicating that the BIST test failed. If a hit does occur, the method proceeds to operation 536 where data bits and tag bits are searched, where the search data is logic 0 and the tag bits are logic 11 and 11, and the expected result is a hit. If a hit does not occur, the method will proceed again to operation 507 where a flag is set indicating that the BIST test failed. Otherwise, the method will move to H of FIG. 5I and operation 538. In operation 538, a search of data bits and tag bits is performed where the search data is logic 0 and the tag bits are logic 01 and 11, and the expected result is a miss. If a miss does not occur in operation 506, a flag is set indicating that the BIST testing failed in operation 507. Otherwise, the method will move to operation 540 where a search of data bits and tag bits is performed where the search data is logic 0, and the tag bits are logic 01 and 11. The expected result for this search should be a miss. If a miss does not occur, the flag will be set indicating that the BIST testing failed. Otherwise, the method will move to 1 of FIG. 5J and operation 542.
In operation 542, a search is performed of data bits and tag bits where the search data is logic 0, and the tag bits are logic 10 and 11. The expected results should be a miss. If a miss does not occur, the flag will be set indicating that the BIST testing failed in operation 507. Otherwise, the method will move to operation 544 where a search of data bits and tag bits is performed where the search data is logic 0, and the tag bits are logic 11 and 01, and the expected result is a miss. If a miss does not occur, the method will move to operation 507 where a flag is set indicating that BIST test failed. Otherwise, the method will move to J of FIG. 5K and operation 546. In operation 546, a search is performed of data bits and tag bits where the search data is logic 0 and the tag bits are logic 11 and 10, and the expected result is a miss. If a miss does not occur, the method will proceed to operation 507 where a flag is set indicating the BIST testing failed. Otherwise, if a miss does occur, the method will proceed to operation 548 where a writing of tag bits in subrow 0 to 10, and a search is performed with data set to 0's and the tag bits set to 10 and 10. The expected result should be a miss. If a miss does not occur, the flag will be set indicating that the BIST test failed. If miss does occur, the method will move to K of FIG. 5L and operation 550.
In operation 550, tag bits are written in subrow 1 to 10 and a search is performed with data set to 0's, and tag bits set to 11 and 10, and the expected result is a bit. In operation 512, it is determined whether a hit occurred. If a hit does not occur, this flag will be set indicating that the BIST test failed. Otherwise, the method will proceed to operation 552 where a search of data bits and tag bits is performed where the search data is logic 0, and the tag bits are logic 10 and 10. The expected result should be a hit. If a miss does not occur in operation 506, the method will proceed to operation 507 where a flag is set indicating that the BIST test failed. Otherwise, the method will proceed to L of FIG. 5M in operation 554.
In operation 554, a search if performed for data bits and tag bits where the search data is logic 0, and the tag bits are logic 11 and 10, and the expect result is a miss. If a miss does not occur, the flag will be set indicating that the BIST test failed. Otherwise, the method will proceed to operation 556 where a search of data bits and tag bits is performed where the search data is logic 0, and the tag bits are logic 00 and 10. The expected result will be a miss. If a miss does not occur in operation 506, the flag will be set indicating that the BIST test failed, otherwise, the method will proceed to operation 557 where a search of data bits and tag bits is performed where the search data is logic 0 and the tag bits are logic 11 and 10. The expected result should be a miss. If a miss does not occur in operation 506, the method will proceed to operation 507 where a flag is set indicating the BIST has failed. Otherwise, the method will proceed to M of FIG. 5N and operation 558. In operation 558, a search is performed of data bits and tag bits where the search data is logic 0, and the tag bits are logic 10 and 00. The expected result should be a miss. If a miss does not occur in operation 506, the method will proceed to operation 507 where a flag is set indicating that the BIST testing failed. Otherwise, the method will proceed to operation 560 where a search of data bits and tag bits is performed for the search data is logic 0, and the tag bits are logic 10 and 11. The expected result should be a miss. If a miss does not occur, the method will proceed to 507 where a flag is set indicating that the BIST testing failed. Otherwise, the method will proceed to N of FIG. 5O and operation 562.
In operation 562, tag bits are written in subrow 0 to 00, and a search is performed with the data set to 0's and the tag bits set to 00 and 00. The expected result should be a miss. If a miss does not occur, the method will proceed to operation 507 where a flag is set indicating that the BIST test failed. Otherwise, the method will proceed to operation 564. In operation 564, tag bits are written in subrow 1 to 00, and a search is performed with the data set to 0's, and the tag bits set to 10 and 00, where the expected result is a hit. If a hit does not occur, the method will proceed to operation 507 where a flag is set indicating that the BIST test failed. Otherwise, the method will proceed to O of FIG. 5P and operation 566. In operation 566, a search is performed of data bits and tag bits where the search data is logic 0 and the tag bits are logic 00 and 00. The expected result is a hit. If it is determined that a hit does not occur in operation 512, the method will proceed to operation 507 where a flag is set indicating that the BIST test failed.
If a hit did occur, the method proceeds to operation 568 where a search is performed of data bits and tag bits where the search data is logic 0, and the tag bits are logic 10 and 00, and the expected result is a miss. If the result is not a miss, the method will move to operation 507 where the flag is set indicating that the. BIST test failed. Otherwise, the method will proceed to P of FIG. 5Q and operation 570. In operation 570, a search will be performed of data bits and tag bits where the search data is logic 0 and the tag bits are logic 10 and 00. The expected result will be a miss. If a miss does not occur in operation 506, the method will proceed to an operation 507 where a flag is set indicating that the BIST test failed. If a miss does occur, the method will proceed to operation 572 where a search is performed of data bits and tag where the search data is logic 0, and the tag bits are logic 01 and 00, and the expected result is a miss. If a miss does not occur, the flag will be set indicating that the BIST test failed in operation 507. Otherwise, the method will proceed to Q of FIG. 5R and operation 574.
In operation 574, a search will be performed of data bits and tag bits where the search data is logic 0, and the tag bits are logic 00 and 10. The expected result will be a miss. If a miss does not occur, the method will proceed to operation 507 where a flag is set indicating that the BIST test failed. Otherwise, the method will proceed to an operation 576 where a search will be performed of data bits and tag bits where the search data is logic 0, and the tag bits are logic 00 and 01. The expected result should be a miss. If a miss does not occur, the flag will be set in operation 507 indicating that BIST test failed. Otherwise, the method will proceed to R of FIG. 5S. At this point, tag testing will be complete.
The method now moves to R of FIG. 5S where BIST testing will continue with data bit testing, and the testing will start at the particular address in operations 578. As mentioned above, the particular address should be the same address at which valid bit testing and tag bit testing began as described above. The method now moves to operation 580 where the following operations are performed for a 1 bit slice of each subrow at the pre-determined address.
In operation 582, “SIF_data” is set to logic 1 and a search is performed simultaneously. A miss is expected in operation 582. The method now moves to operation 506 where it is determined whether a miss occurred. If a miss does not occur, the flag is set indicating that the BIST test failed. Otherwise, the method moves to operation 584 where “SIF_data” is set to logic 0, and a search is simultaneously performed expecting a miss. If it is determined in operation 506 that a miss did not occur, the method proceeds to operation 507 where a flag is set indicating that the BIST test failed. Otherwise, the method moves to operation 586 where “SIF_data” is set to logic 0, and a search is performed expecting a miss. If a miss does not occur, the flag will be set indicating that the BIST test failed in operation 507. If a miss did occur, the method moves to S of FIG. 5P and operation 588.
In operation 588, “SIF_data” is set to logic 0. At the same time, a search is performed and a miss will be expected. In operation 506, it is determined whether the miss occurred. If a miss did not occur, a flag will be set indicating that BIST test failed in operation 507. If a miss did occur, the method will move to operation 589 where the method will repeat operations 586 through 588 “30” more times with SIF_data set to 0 throughout. This is performed 30 more times since each search word is 64 bits long, and operations 582 through 588 together with operation 589 have the effect of walking a 1 through a background of zeros in the search data. Of course, if the words were of different sizes, this operation would be repeated as many times as needed to operate on all data bits.
Once these operations have been repeated, the method will move to operation 590 where data bits are written in subrow 0 to logic 1. At the same time, a search is performed with the data bits at logic 0, and the expected results being a hit. In operation 512, it is determined whether a hit occurred. If a hit did not occur, the flag is set indicating that the BIST test failed. Otherwise, the method will move to operation 592 where data bits are written in subrow 1 to logic 1, and a search is simultaneously performed with the data bits at logic 0, and the expected result being a miss. If a miss did not occur, the flag will be set indicating that the BIST test failed. Otherwise, the method will move to P of FIG. 5U and operation 594. In operation 594, data bits are written in subrow 0 to logic 0, and the valid bit is written as 0, and a search is performed with the data bits at logic 1, and the expected result is a hit.
If a hit does not occur, the method will move to operation 507 where the flag is set indicating that the BIST test failed. Otherwise, the method will move to operation 596. In operation 596, data bits are written in subrow 0 to logic 0, and the valid bit is written as 0, and the search is performed with the data bits at logic 1, and the expected result being a miss. If a miss did not occur, the method moves to 507 where the flag is set indicating that the BIST test failed. If a miss did occur, the method moves to operation 598 where it is determined if there are anymore addresses to test. If there are more addresses to test, the method will go to operation 599 where the method proceeds to the next address and repeats the preceding operations starting at 502 and ending at 598. If all of the memory addresses have been tested, then the method will move to operation 600 where the memory is reset and the method will end.
As mentioned above, the algorithm is configured to perform BIST testing on one row at a time. This is enabled by making only the row being tested “valid,” thus enabling searches during testing only in the valid rows. Of course, a search will always be performed over the entire CAM core, although, testing for matches will only occur in the valid row. This provides a substantial savings in power, thus making the BIST testing a low power test. Furthermore, the BIST testing executed by the BIST controller is capable of operating searches through the search port at the same time as writes are performed through the maintenance port. This, as mentioned above, improves testing efficiency in that searches can be executed at every cycle, and thus searches need not be stopped to enable writes.
FIG. 6 shows a block diagram of an alternative embodiment of the present invention. In this embodiment, one BIST controller 314 is capable of operating on multiple CAM cores 302. As shown, multiple CAM cores 302a, 302b, 302c and up to 302n each include their respective search ports 304 and maintenance ports 306. Along with replicating the CAM cores 302, the BIST circuits (CKTs) 305 are also replicated. In one embodiment, the BIST circuits 305 include a BIST search interface 312, a search port comparator 340, a BIST maintenance interface 316 and a BIST maintenance comparator 318. For simplicity and for purposes of illustrating the ability of a single BIST controller 314 to operate on any number of CAM cores 302, the signal lines 307 and 309 are shown connected directly to the search ports (SPs) 304 and maintenance ports (MPs) 306. However, in reality, the signals 307 and 309 actually interface with the BIST circuits 305.
In addition to being able to use one BIST controller 314 to execute BIST testing to the CAM cores 302, it is also important to note that the BIST controller 314 can simultaneously perform searches by way of the search ports 304 and writes by way of the maintenance ports 306. The other advantages described above with regard to a single CAM core therefore also apply to embodiments where more than one CAM core is tested using the BIST controller 314.
The present invention may be implemented using any type of integrated circuit logic, state machines, or software driven computer-implemented operations. By way of example, a hardware description language (HDL) based design and synthesis program may be used to design the silicon-level circuitry necessary to appropriately perform the data and control operations in accordance with one embodiment of the present invention. By way of example, a VHDL® hardware description language available from IEEE of New York, N.Y. may be used to design an appropriate silicon-level layout. Although any suitable design tool may be used, another layout tool may include a hardware description language “Verilog®” tool available from Cadence Design Systems, Inc. of Santa Clara, Calif.
The invention may employ various computer-implemented operations involving data stored in computer systems. These operations are those requiring physical manipulation of physical quantities. Usually, though not necessarily, these quantities take the form of electrical or magnetic signals capable of being stored, transferred, combined, compared, and otherwise manipulated. Further, the manipulation performed are often referred to in terms, such as producing, identifying, determining, or comparing.
Any of the operations described herein that form part of the invention are useful machine operations. The invention also relates to a device or an apparatus for performing these operations. The apparatus may be specially constructed for the required purposes, or it may be a general purpose computer selectively activated or configured by a computer program stored in the computer. In particular, various general purpose machines may be used with computer programs written in accordance with the teachings herein, or it may be more convenient to construct a more specialized apparatus to perform the required operations.
Additionally, the various block diagrams may be embodied in any form which may include, for example, any suitable computer layout, semiconductor substrate, semiconductor chip or chips, printed circuit boards, packaged integrated circuits, or software implementations. Accordingly, those skilled in the art will recognize that the present embodiments are to be considered as illustrative and not restrictive, and the invention is not to be limited to the details given herein, but may be modified within the scope and equivalents of the appended claims.

Claims (38)

1. A built-in self-test (BIST) circuit for testing a content addressable memory (CAM) core, comprising:
a search port for enabling searches of the CAM core;
a maintenance port for enabling addressing of locations of the CAM core, the maintenance port further including writing logic for writing to locations of the CAM core;
a BIST controller for coordinating BIST testing of the CAM core, the BIST controller being capable of performing a BIST search on the CAM core on every cycle through the search port and performing a BIST write at selected times to the CAM core, the BIST write is capable of being performed in a same cycle as the BIST search; and
a maintenance port comparator being coupled between the BIST controller and a data output of the maintenance port, the maintenance port comparator being configured to compare an expected data generated by the BIST controller with actual data provided from the data output of the maintenance port.
2. A built-in self-test (BIST) circuit for testing a content addressable memory (CAM) core as recited in claim 1, further comprising:
a search port interface for receiving test data, tag data and control signals from the BIST controller during BIST testing, the search port interface being coupled to the search port.
3. A built-in self-test (BIST) circuit for testing a content addressable memory (CAM) core as recited in claim 1, further comprising:
a search port comparator being coupled to the search port and the BIST controller, the search port comparator being configured to,
compare search addresses generated from the search port in response to BIST search and expected addresses generated by the BIST controller and communicated to the maintenance port, and
compare expected hit and multiple hit data generated by the BIST controller with generated hit and multiple hit data output through the search port.
4. A built-in self-test (BIST) circuit for testing a content addressable memory (CAM) core as recited in claim 1, further comprising:
a BIST maintenance interface for communicating test data to the CAM core.
5. A built-in self-test (BIST) circuit for testing a content addressable memory (CAM) core, comprising:
a search port for enabling searches of the CAM core;
a maintenance port for enabling addressing of locations of the CAM core, the maintenance port further including writing logic for writing to locations of the CAM core; and
a BIST controller for coordinating BIST testing of the CAM core, the BIST controller being capable of performing a BIST search on the CAM core on every cycle through the search port and performing a BIST write at selected times to the CAM core, the BIST write is capable of being performed in a same cycle as the BIST search.
6. A built-in self-test (BIST) circuit for testing a content addressable memory (CAM) core as recited in claim 1, wherein the search port includes multiplexer logic for selecting between BIST search data and functional search data.
7. A built-in self-test (BIST) circuit for testing a content addressable memory (CAM) core as recited in claim 1, wherein the maintenance port includes multiplexer logic for selecting: (a) between BIST row and block addresses and functional mode row and block addresses; and (b) between BIST write data and functional mode write data.
8. A built-in self-test (BIST) circuit for testing a content addressable memory (CAM) core as recited in claim 1, further comprising an IEEE 1149.1 controller for communicating control signals to and from the BIST controller.
9. A built-in self-test (BIST) circuit for testing a content addressable memory (CAM) core as recited in claim 1, wherein BIST circuit enables BIST searches on every clock cycle, the searches performed on every cycle enabling at-speed BIST testing.
10. A built-in self-test (BIST) circuit for testing a content addressable memory (CAM) core as recited in claim 1, further comprising:
a search port comparator;
a search port interface;
a maintenance port comparator; and
a maintenance port interface;
wherein the search port interface, the maintenance port interface, the search port comparator, and the maintenance port comparator are each distributed and have expansion capabilities, which limits a number of global wires required to communicate read/write and search data and results.
11. A built-in self-test (BIST) circuit for testing a content addressable memory (CAM) core as recited in claim 1, wherein the BIST testing only tests one row per cycle and the BIST testing is separate from a priority encoder (PE) BIST testing.
12. A built-in self-test (BIST) circuit for testing a content addressable memory (CAM) core, comprising:
a search port for enabling searches of the CAM core;
a maintenance port for enabling addressing of locations of the CAM core, the maintenance port further including writing logic for writing to locations of the CAM core;
a BIST controller for coordinating BIST testing of the CAM core, the BIST controller being capable of performing a BIST search on the CAM core on every cycle through the search port and performing a BIST write at selected times to the CAM core, the BIST write is capable of being performed in a same cycle as the BIST search; and
a search port interface that receives only 1 bit of test data from the BIST controller, other bits being generated internally to the search port interface, so as to limit a number of required global wires.
13. A built-in self-test (BIST) circuit for testing a content addressable memory (CAM) core, comprising:
a search port for enabling searches of the CAM core;
a maintenance port for enabling addressing of locations of the CAM core, the maintenance port further including writing logic for writing to locations of the CAM core;
a BIST controller for coordinating BIST testing of the CAM core, the BIST controller being capable of performing a BIST search on the CAM core on every cycle through the search port and performing a BIST write at selected times to the CAM core, the BIST write is capable of being performed in a same cycle as the BIST search; and
a BIST maintenance interface for communicating test data to the CAM core, the BIST maintenance interface having a capability to expand 2 bits of data from the BIST controller to a required width, the capability to expand being configured to limit a number of needed global wires.
14. A built-in self-test (BIST) circuit for testing a content addressable memory (CAM) core, comprising:
a search port for enabling searches of the CAM core;
a maintenance port for enabling addressing of locations of the CAM core, the maintenance port further including writing logic for writing to locations of the CAM core; and
a BIST controller for coordinating BIST testing of the CAM core, the BIST controller being capable of performing a BIST search on the CAM core on every cycle through the search port and performing a BIST write at selected times to the CAM core, the BIST write is capable of being performed in a same cycle as the BIST search, wherein BIST testing of the BIST circuit does not generate matches on all rows in the CAM core so as to enable low-power BIST operation.
15. A built-in self-test (BIST) circuit for testing a content addressable memory (CAM) core, comprising:
a search port for enabling searches of the CAM core;
a maintenance port for enabling addressing of locations of the CAM core, the maintenance port further including writing logic for writing to locations of the CAM core; and
a BIST controller for coordinating BIST testing of the CAM core, the BIST controller being capable of performing a BIST search on the CAM core on every cycle through the search port and performing a BIST write at selected times to the CAM core, the BIST write is capable of being performed in a same cycle as the BIST search, wherein the CAM core is a ternary CAM core that is capable of storing three states.
16. A built-in self-test (BIST) circuit for testing a content addressable memory (CAM) core as recited in claim 15, wherein a word is comprised of two subrows and each of the two subrows include a plurality of binary tag bits and valid bits.
17. A built-in self-test (BIST) circuit for testing a content addressable memory (CAM) core, comprising:
a search port for enabling searches of the CAM core;
a maintenance port for enabling addressing of locations of the CAM core, the maintenance port further including writing logic for writing to locations of the CAM core;
a BIST controller for coordinating BIST testing of the CAM core, the BIST controller being capable of performing a BIST search and a BIST write on the CAM core at the same time, wherein the BIST search can be performed on every cycle and the BIST write can be performed at any cycle including a cycle in which the BIST search is performed.
18. A built-in self-test (BIST) circuit for testing a content addressable memory (CAM) core as recited in claim 17, wherein the CAM core is a ternary CAM core that is capable of storing three states.
19. A built-in self-test (BIST) circuit for testing a content addressable memory (CAM) core as recited in claim 18, wherein a word is comprised of two subrows and each of the two subrows include data bits, and binary tag bits and a valid bit, and the data bits span a 32 bit width, the binary tag bits span 2 bits and the valid bit spans 1 bit.
20. A built-in self-test (BIST) circuit for testing a content addressable memory (CAM) core as recited in claim 17, further comprising:
a search port interface for receiving test data, tag data and control signals from the BIST controller during BIST testing, the search port interface being coupled to the search port; and
a search port comparator being coupled to the search port and the BIST controller, the search port comparator being configured to,
compare search addresses generated from the search port in response to BIST search and expected addresses generated by the BIST controller and communicated to the maintenance port, and
compare expected hit and multiple hit data generated by the BIST controller with generated hit and multiple hit data output through the search port.
21. A built-in self-test (BIST) circuit for testing a content addressable memory (CAM) core as recited in claim 17, further comprising:
a BIST maintenance interface for communicating test data to the CAM core, the BIST maintenance interface having an expansion capability; and
a maintenance port comparator being coupled between the BIST controller and a data output of the maintenance port, the maintenance port comparator being configured to compare an expected data generated by the BIST controller with actual data provided from the data output of the maintenance port.
22. A built-in self-test (BIST) circuit for testing a content addressable memory (CAM) core as recited in claim 17, wherein the BIST testing only tests one row per cycle and the BIST testing is separate from a priority encoder (PE) BIST testing.
23. Content addressable memory (CAM) circuitry with BIST testing capabilities, comprising:
a plurality of CAM cores;
a plurality of BIST circuits couple to each of the CAM cores; and
a single BIST controller being capable of controlling BIST testing of each of the plurality of CAM cores.
24. Content addressable memory (CAM) circuitry with BIST testing capabilities as recited in claim 23, wherein the signal BIST controller is configured to perform BIST searches on each of the plurality of CAM cores during each cycle and is further configured to perform BIST writing during any cycle including a cycle in which the BIST search occurs.
25. Content addressable memory (CAM) circuitry with BIST testing capabilities as recited in claim 24, wherein each of the plurality of BIST circuits include:
(a) a BIST search interface;
(b) a search port comparator;
(c) a maintenance port comparator; and
(d) a BIST maintenance interface.
26. A method for performing built-in self-test (BIST) testing on a content addressable memory (CAM) core, comprising:
writing test data to memory addresses in the CAM core;
searching for test data in the CAM core, the searching being continuously performed one cycle after another and the writing of the test data capable of being performed in a same cycle as one or more search performed during the searching, wherein the CAM core is a ternary CAM core.
27. A method for performing built-in self-test (BIST) testing on a content addressable memory (CAM) core as recited in claim 26, further comprising:
selecting one row of the CAM core to be valid during the searching, such that matches only occur in the one row in one of the cycles.
28. A method for performing built-in self-test (BIST) testing on a content addressable memory (CAM) core as recited in claim 26, wherein the CAM core has a plurality of words, and each of the plurality of words includes a plurality of binary tag bits and a valid bit.
29. A method for performing built-in self-test (BIST) circuit for testing on a content addressable memory (CAM) core, comprising:
a search port for enabling searches of the CAM core;
a maintenance port for enabling addressing of locations of the CAM core, the maintenance port further including writing logic for writing to locations of the CAM core; and
a BIST controller for coordinating BIST testing of the CAM core, the BIST controller being capable of performing a BIST search and a BIST write on the CAM core at the same time.
30. A built-in self-test (BIST) circuit for testing a content addressable memory (CAM) core, comprising:
a maintenance port for enabling addressing of locations of the CAM core, the maintenance port further including writing logic for writing to locations of the CAM core;
a BIST controller for coordinating BIST testing of the CAM core, the BIST controller being capable of performing a BIST write at selected times to the CAM core, wherein the BIST controller is capable of performing a BIST search on the BIST write on the CAM core at the same time; and
a maintenance port comparator being coupled between the BIST controller and a data output of the maintenance port, the maintenance port comparator being configured to compare an expected data generated by the BIST controller with actual data provided from the data output of the maintenance port.
31. A built-in self-test (BIST) circuit for testing a content addressable memory (CAM) core as recited in claim 30 , further comprising:
a BIST maintenance interface for communicating test data to the CAM core.
32. A built-in self-test (BIST) circuit for testing a content addressable memory (CAM) core, comprising:
a maintenance port for enabling addressing of locations of the CAM core, the maintenance port further including writing logic for writing to locations of the CAM core;
a BIST controller for coordinating BIST testing of the CAM core, the BIST controller being capable of performing a BIST write at selected times to the CAM core and performing a BIST search on the CAM core, and wherein the BIST controller is capable of performing the BIST search and the BIST write in a same cycle; and
a maintenance port comparator being coupled between the BIST controller and a data output of the maintenance port, the maintenance port comparator being configured to compare an expected data generated by the BIST controller with actual data provided from the data output of the maintenance port.
33. A built-in self-test (BIST) circuit for testing a content addressable memory (CAM) core as recited in claim 32 , wherein the BIST search is capable of being performed on every cycle.
34. A built-in self-test (BIST) circuit for testing a content addressable memory (CAM) core as recited in claim 32 , further comprising:
a search port for enabling searches of the CAM core.
35. A built-in self-test (BIST) circuit for testing a content addressable memory (CAM) core, comprising:
a maintenance port for enabling addressing of locations of the CAM core, the maintenance port further including writing logic for writing to locations of the CAM core;
a BIST controller for coordinating BIST testing of the CAM core, the BIST controller being capable of performing a BIST write at selected times to the CAM core and performing another operation on the CAM core, the BIST write is capable of being performed in a same cycle as the another operation; and
a maintenance port comparator being coupled between the BIST controller and a data output of the maintenance port, the maintenance port comparator being configured to compare an expected data generated by the BIST controller with actual data provided from the data output of the maintenance port.
36. A built-in self-test (BIST) circuit for testing a content addressable memory (CAM) core as recited in claim 35 , wherein the another operation is a BIST operation.
37. A built-in self-test (BIST) circuit for testing a content addressable memory (CAM) core as recited in claim 35 , wherein the another operation is capable of being performed on the CAM core on every cycle.
38. A built-in self-test (BIST) circuit for testing a content addressable memory (CAM) core as recited in claim 35 , wherein the maintenance port includes multiplexer logic for selecting:
(a) between BIST row and block addresses and functional mode row and block addresses; and
(b) between BIST write data and functional mode write data.
US11/208,134 1999-09-10 2005-08-19 Methods and circuitry for built-in self-testing of content addressable memories Expired - Lifetime USRE41659E1 (en)

Priority Applications (2)

Application Number Priority Date Filing Date Title
US11/208,134 USRE41659E1 (en) 1999-09-10 2005-08-19 Methods and circuitry for built-in self-testing of content addressable memories
US11/514,286 USRE41992E1 (en) 1999-09-10 2006-08-30 Methods and circuitry for built-in self-testing of content addressable memories

Applications Claiming Priority (3)

Application Number Priority Date Filing Date Title
US15338899P 1999-09-10 1999-09-10
US09/654,197 US6609222B1 (en) 1999-09-10 2000-09-01 Methods and circuitry for built-in self-testing of content addressable memories
US11/208,134 USRE41659E1 (en) 1999-09-10 2005-08-19 Methods and circuitry for built-in self-testing of content addressable memories

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US09/654,197 Reissue US6609222B1 (en) 1999-09-10 2000-09-01 Methods and circuitry for built-in self-testing of content addressable memories

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US09/654,197 Continuation US6609222B1 (en) 1999-09-10 2000-09-01 Methods and circuitry for built-in self-testing of content addressable memories

Publications (1)

Publication Number Publication Date
USRE41659E1 true USRE41659E1 (en) 2010-09-07

Family

ID=22547011

Family Applications (4)

Application Number Title Priority Date Filing Date
US09/642,253 Expired - Lifetime US6392910B1 (en) 1999-09-10 2000-08-17 Priority encoder with multiple match function for content addressable memories and methods for implementing the same
US09/654,197 Ceased US6609222B1 (en) 1999-09-10 2000-09-01 Methods and circuitry for built-in self-testing of content addressable memories
US11/208,134 Expired - Lifetime USRE41659E1 (en) 1999-09-10 2005-08-19 Methods and circuitry for built-in self-testing of content addressable memories
US11/514,286 Expired - Lifetime USRE41992E1 (en) 1999-09-10 2006-08-30 Methods and circuitry for built-in self-testing of content addressable memories

Family Applications Before (2)

Application Number Title Priority Date Filing Date
US09/642,253 Expired - Lifetime US6392910B1 (en) 1999-09-10 2000-08-17 Priority encoder with multiple match function for content addressable memories and methods for implementing the same
US09/654,197 Ceased US6609222B1 (en) 1999-09-10 2000-09-01 Methods and circuitry for built-in self-testing of content addressable memories

Family Applications After (1)

Application Number Title Priority Date Filing Date
US11/514,286 Expired - Lifetime USRE41992E1 (en) 1999-09-10 2006-08-30 Methods and circuitry for built-in self-testing of content addressable memories

Country Status (3)

Country Link
US (4) US6392910B1 (en)
EP (1) EP1083573A1 (en)
JP (3) JP2001148195A (en)

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20110116507A1 (en) * 2009-11-16 2011-05-19 Alon Pais Iterative parsing and classification
US8843861B2 (en) 2012-02-16 2014-09-23 Mentor Graphics Corporation Third party component debugging for integrated circuit design
US9703579B2 (en) 2012-04-27 2017-07-11 Mentor Graphics Corporation Debug environment for a multi user hardware assisted verification system

Families Citing this family (53)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6392910B1 (en) 1999-09-10 2002-05-21 Sibercore Technologies, Inc. Priority encoder with multiple match function for content addressable memories and methods for implementing the same
CA2310295C (en) * 2000-05-31 2010-10-05 Mosaid Technologies Incorporated Multiple match detection circuit and method
CA2321466C (en) * 2000-09-29 2006-06-06 Mosaid Technologies Incorporated Priority encoder circuit and method
US6707694B2 (en) * 2001-07-06 2004-03-16 Micron Technology, Inc. Multi-match detection circuit for use with content-addressable memories
TW569090B (en) * 2001-07-17 2004-01-01 Taiwan Semiconductor Mfg Priority address encoder and method of the same
US6538911B1 (en) * 2001-08-24 2003-03-25 Sibercore Technologies, Inc. Content addressable memory with block select for power management
US6577519B1 (en) 2001-08-30 2003-06-10 Sibercore Technologies, Inc. System and method for low power searching in content addressable memories using sample search words
US7055075B2 (en) * 2001-12-05 2006-05-30 Avago Techologies General Ip Pte. Ltd. Apparatus for random access memory array self-test
US7301961B1 (en) 2001-12-27 2007-11-27 Cypress Semiconductor Corportion Method and apparatus for configuring signal lines according to idle codes
US20030145178A1 (en) * 2002-01-31 2003-07-31 Charles Jiang Circuit and method for detecting multiple matches in a content addressable memory
JP2003257185A (en) * 2002-02-27 2003-09-12 Kawasaki Microelectronics Kk Signal detection circuit
JP2003303495A (en) * 2002-04-09 2003-10-24 Fujitsu Ltd Semiconductor memory device
US7519066B1 (en) 2002-05-09 2009-04-14 Silicon Image, Inc. Method for switching data in a crossbar switch
US7274690B1 (en) 2002-05-09 2007-09-25 Silicon Image, Inc. Age selection switching scheme for data traffic in a crossbar switch
US6862655B1 (en) 2002-10-01 2005-03-01 Sibercore Technologies, Inc. Wide word search using serial match line computation in content addressable memory
JP2004164395A (en) * 2002-11-14 2004-06-10 Renesas Technology Corp Address converter
US7505422B1 (en) 2002-11-22 2009-03-17 Silicon Image, Inc. Preference programmable first-one detector and quadrature based random grant generator
US7461167B1 (en) 2002-11-22 2008-12-02 Silicon Image, Inc. Method for multicast service in a crossbar switch
US6924994B1 (en) 2003-03-10 2005-08-02 Integrated Device Technology, Inc. Content addressable memory (CAM) devices having scalable multiple match detection circuits therein
JP3828502B2 (en) * 2003-03-26 2006-10-04 株式会社東芝 Integrated circuit
US7352764B1 (en) * 2003-05-08 2008-04-01 Silicon Image, Inc. Content addressable merged queue architecture for switching data
US6831587B1 (en) * 2003-07-31 2004-12-14 Micron Technology, Inc. Priority encoding
US7130230B2 (en) * 2003-08-21 2006-10-31 Stmicroelectronics Pvt. Ltd. Systems for built-in-self-test for content addressable memories and methods of operating the same
DE10344877B3 (en) * 2003-09-26 2004-12-30 Infineon Technologies Ag Testing and monitoring circuit with interface card for data storage module has motherboard carrying storage module, microcontroller EEPROM, timing generator and interface card voltage source
KR100518599B1 (en) * 2003-11-03 2005-10-04 삼성전자주식회사 CAM(Content Addressable Memory) capable of finding errors in priority encoder and method thereof
US7464308B2 (en) * 2004-01-13 2008-12-09 Micron Technology, Inc. CAM expected address search testmode
US7652903B2 (en) * 2004-03-04 2010-01-26 Xiaohua Huang Hit ahead hierarchical scalable priority encoding logic and circuits
US7519875B2 (en) * 2004-08-20 2009-04-14 Avago Technologies General Ip (Singapore) Pte. Ltd. Method and apparatus for enabling a user to determine whether a defective location in a memory device has been remapped to a redundant memory portion
US7321999B2 (en) * 2004-10-05 2008-01-22 Verigy (Singapore) Pte. Ltd. Methods and apparatus for programming and operating automated test equipment
US20060080583A1 (en) * 2004-10-07 2006-04-13 International Business Machines Corporation Store scan data in trace arrays for on-board software access
US7627798B2 (en) * 2004-10-08 2009-12-01 Kabushiki Kaisha Toshiba Systems and methods for circuit testing using LBIST
US7565481B1 (en) * 2004-10-29 2009-07-21 Netlogic Microsystems, Inc. Content addressable memory (CAM) device and method for flexible suppression of hit indications
US7240255B2 (en) * 2005-03-22 2007-07-03 Cisco Technology, Inc. Area efficient BIST system for memories
US7436688B1 (en) * 2005-05-06 2008-10-14 Netlogic Microsystems, Inc. Priority encoder circuit and method
US7193877B1 (en) * 2005-10-04 2007-03-20 Netlogic Microsystems, Inc. Content addressable memory with reduced test time
US7945823B2 (en) * 2006-03-02 2011-05-17 Netlogic Microsystems, Inc. Programmable address space built-in self test (BIST) device and method for fault detection
US20080016421A1 (en) * 2006-07-13 2008-01-17 International Business Machines Corporation Method and apparatus for providing programmable control of built-in self test
US7822916B1 (en) * 2006-10-31 2010-10-26 Netlogic Microsystems, Inc. Integrated circuit search engine devices having priority sequencer circuits therein that sequentially encode multiple match signals
TWI306951B (en) * 2006-12-19 2009-03-01 Via Tech Inc Chipset and chipset testing method
DE102007049340A1 (en) 2007-10-12 2009-04-16 Behr Gmbh & Co. Kg Motor vehicle air conditioning arrangement
US7859878B2 (en) * 2007-12-03 2010-12-28 International Business Machines Corporation Design structure for implementing matrix-based search capability in content addressable memory devices
US8117567B2 (en) * 2007-12-03 2012-02-14 International Business Machines Corporation Structure for implementing memory array device with built in computation capability
US7646648B2 (en) 2007-12-03 2010-01-12 International Business Machines Corporation Apparatus and method for implementing memory array device with built in computational capability
US7924588B2 (en) 2007-12-03 2011-04-12 International Business Machines Corporation Content addressable memory with concurrent two-dimensional search capability in both row and column directions
US7848128B2 (en) * 2007-12-03 2010-12-07 International Business Machines Corporation Apparatus and method for implementing matrix-based search capability in content addressable memory devices
US20090141530A1 (en) * 2007-12-03 2009-06-04 International Business Machines Corporation Structure for implementing enhanced content addressable memory performance capability
JP5584895B2 (en) * 2009-10-08 2014-09-10 ルネサスエレクトロニクス株式会社 Semiconductor signal processing equipment
TWI405993B (en) * 2010-07-28 2013-08-21 Novatek Microelectronics Corp Testing system and method for system on chip
US20120140541A1 (en) * 2010-12-02 2012-06-07 Advanced Micro Devices, Inc. Memory built-in self test scheme for content addressable memory array
US8990631B1 (en) * 2011-03-03 2015-03-24 Netlogic Microsystems, Inc. Packet format for error reporting in a content addressable memory
US9165650B2 (en) * 2013-02-07 2015-10-20 Qualcomm Incorporated Hybrid dynamic-static encoder with optional hit and/or multi-hit detection
JP2019102108A (en) * 2017-11-29 2019-06-24 ルネサスエレクトロニクス株式会社 Semiconductor device
US10628275B2 (en) * 2018-03-07 2020-04-21 Nxp B.V. Runtime software-based self-test with mutual inter-core checking

Citations (57)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4376974A (en) 1980-03-31 1983-03-15 Ncr Corporation Associative memory system
US4475194A (en) 1982-03-30 1984-10-02 International Business Machines Corporation Dynamic replacement of defective memory words
US4532606A (en) 1983-07-14 1985-07-30 Burroughs Corporation Content addressable memory cell with shift capability
US4559618A (en) 1982-09-13 1985-12-17 Data General Corp. Content-addressable memory module with associative clear
US4622653A (en) 1984-10-29 1986-11-11 Texas Instruments Incorporated Block associative memory
US4646271A (en) 1983-12-23 1987-02-24 Hitachi, Ltd. Content addressable memory having dual access modes
US4670858A (en) 1983-06-07 1987-06-02 Tektronix, Inc. High storage capacity associative memory
US4723224A (en) 1986-01-02 1988-02-02 Motorola, Inc. Content addressable memory having field masking
US4758982A (en) 1986-01-08 1988-07-19 Advanced Micro Devices, Inc. Quasi content addressable memory
US4794559A (en) 1984-07-05 1988-12-27 American Telephone And Telegraph Company, At&T Bell Laboratories Content addressable semiconductor memory arrays
US4845668A (en) 1987-12-10 1989-07-04 Raytheon Company Variable field content addressable memory
US4996666A (en) 1988-08-12 1991-02-26 Duluk Jr Jerome F Content-addressable memory system capable of fully parallel magnitude comparisons
US5051949A (en) 1989-11-15 1991-09-24 Harris Corporation Content addressable memory device
US5053991A (en) 1989-10-06 1991-10-01 Sanders Associates, Inc. Content-addressable memory with soft-match capability
US5107501A (en) 1990-04-02 1992-04-21 At&T Bell Laboratories Built-in self-test technique for content-addressable memories
US5173909A (en) * 1990-07-13 1992-12-22 Hitachi, Ltd. Wavelength tunable laser diode
US5185888A (en) 1984-08-22 1993-02-09 Hitachi, Ltd. Method and apparatus for data merging/sorting and searching using a plurality of bit-sliced processing units
US5226005A (en) 1990-11-19 1993-07-06 Unisys Corporation Dual ported content addressable memory cell and array
US5257220A (en) 1992-03-13 1993-10-26 Research Foundation Of The State Univ. Of N.Y. Digital data memory unit and memory unit array
US5319589A (en) 1992-04-17 1994-06-07 Mitsubishi Denki Kabushiki Kaisha Dynamic content addressable memory device and a method of operating thereof
US5319590A (en) 1992-12-04 1994-06-07 Hal Computer Systems, Inc. Apparatus for storing "Don't Care" in a content addressable memory cell
US5327372A (en) 1992-01-17 1994-07-05 Matsushita Electric Industrial Co., Ltd. Semiconductor memory device
US5351208A (en) 1992-04-27 1994-09-27 Integrated Information Technology, Inc. Content addressable memory
US5467319A (en) 1993-09-20 1995-11-14 Codex, Corp. CAM array and method of laying out the same
US5535164A (en) * 1995-03-03 1996-07-09 International Business Machines Corporation BIST tester for multiple memories
US5555397A (en) 1992-01-10 1996-09-10 Kawasaki Steel Corporation Priority encoder applicable to large capacity content addressable memory
US5568415A (en) 1993-02-19 1996-10-22 Digital Equipment Corporation Content addressable memory having a pair of memory cells storing don't care states for address translation
US5592407A (en) 1994-02-25 1997-01-07 Kawasaki Steel Corporation Associative memory
US5608662A (en) 1995-01-12 1997-03-04 Television Computer, Inc. Packet filter engine
US5619446A (en) 1992-01-10 1997-04-08 Kawasaki Steel Corporation Hierarchical encoder including timing and data detection devices for a content addressable memory
US5699288A (en) 1996-07-18 1997-12-16 International Business Machines Corporation Compare circuit for content-addressable memories
US5752260A (en) 1996-04-29 1998-05-12 International Business Machines Corporation High-speed, multiple-port, interleaved cache with arbitration of multiple access addresses
US5787458A (en) 1995-08-31 1998-07-28 Nec Corporation Content addressable memory of a simple construction capable of retrieving a variable word length data
US5818786A (en) 1995-05-24 1998-10-06 Kawasaki Steel Corporation Layout method of semiconductor memory and content-addressable memory
US5828593A (en) 1996-07-11 1998-10-27 Northern Telecom Limited Large-capacity content addressable memory
US5848074A (en) 1995-12-25 1998-12-08 Mitsubishi Denki Kabushiki Kaisha Method and device for testing content addressable memory circuit and content addressable memory circuit with redundancy function
US5859791A (en) 1997-01-09 1999-01-12 Northern Telecom Limited Content addressable memory
EP0899668A2 (en) 1997-08-29 1999-03-03 Hewlett-Packard Company Match and match address signal prioritization in a content addressable memory encoder
WO1999023664A1 (en) 1997-10-30 1999-05-14 Netlogic Microsystems, Inc. Synchronous content addressable memory with single cycle operation
US6000008A (en) 1993-03-11 1999-12-07 Cabletron Systems, Inc. Method and apparatus for matching data items of variable length in a content addressable memory
US6006306A (en) 1997-07-02 1999-12-21 Xylan Corporation Integrated circuit with stage-implemented content-addressable memory cell
EP0491498B1 (en) 1990-12-18 2000-03-01 Sun Microsystems, Inc. Apparatus and method for a space saving translation lookaside buffer for content addressable memory
US6044005A (en) 1999-02-03 2000-03-28 Sibercore Technologies Incorporated Content addressable memory storage device
US6081440A (en) 1998-11-05 2000-06-27 Lara Technology, Inc. Ternary content addressable memory (CAM) having fast insertion and deletion of data values
US6199149B1 (en) 1998-01-30 2001-03-06 Intel Corporation Overlay counter for accelerated graphics port
US6230236B1 (en) 1997-08-28 2001-05-08 Nortel Networks Corporation Content addressable memory system with cascaded memories and self timed signals
US6243281B1 (en) 2000-06-14 2001-06-05 Netlogic Microsystems, Inc. Method and apparatus for accessing a segment of CAM cells in an intra-row configurable CAM system
US6253280B1 (en) 1999-03-19 2001-06-26 Lara Technology, Inc. Programmable multiple word width CAM architecture
US6272588B1 (en) * 1997-05-30 2001-08-07 Motorola Inc. Method and apparatus for verifying and characterizing data retention time in a DRAM using built-in test circuitry
US6275406B1 (en) 1999-09-10 2001-08-14 Sibercore Technologies, Inc. Content address memory circuit with redundant array and method for implementing the same
US6286116B1 (en) 1999-03-26 2001-09-04 Compaq Computer Corporation Built-in test method for content addressable memories
US6339539B1 (en) 1999-09-10 2002-01-15 Sibercore Technologies, Inc. Content addressable memory having read/write capabilities that do not interrupt continuous search cycles
US6362990B1 (en) 1999-09-10 2002-03-26 Sibercore Technologies Three port content addressable memory device and methods for implementing the same
US6392910B1 (en) 1999-09-10 2002-05-21 Sibercore Technologies, Inc. Priority encoder with multiple match function for content addressable memories and methods for implementing the same
US6496950B1 (en) 1999-08-11 2002-12-17 Lsi Logic Corporation Testing content addressable static memories
US6553453B1 (en) 1999-09-10 2003-04-22 Sibercore Technologies, Inc. Variable width content addressable memory device for searching variable width data
US6591331B1 (en) 1999-12-06 2003-07-08 Netlogic Microsystems, Inc. Method and apparatus for determining the address of the highest priority matching entry in a segmented content addressable memory device

Family Cites Families (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH0795324B2 (en) * 1984-08-22 1995-10-11 株式会社日立製作所 Search method and device
JPH02174000A (en) * 1988-12-26 1990-07-05 Nippon Telegr & Teleph Corp <Ntt> Associative memory cell
JP2728824B2 (en) * 1992-01-13 1998-03-18 川崎製鉄株式会社 Associative memory device
JP2777034B2 (en) * 1992-01-17 1998-07-16 松下電器産業株式会社 Semiconductor storage device
GB9609075D0 (en) * 1996-05-01 1996-07-03 Plessey Semiconductors Ltd Contents addressable memories
US5828324A (en) * 1996-06-17 1998-10-27 Hewlett-Packard Company Match and match address signal generation in a content addressable memory encoder
CA2227500C (en) * 1997-02-06 2001-08-14 Northern Telecom Limited Content addressable memory
US5943252A (en) * 1997-09-04 1999-08-24 Northern Telecom Limited Content addressable memory
JP3196720B2 (en) * 1998-03-20 2001-08-06 日本電気株式会社 Associative memory control circuit and control method

Patent Citations (62)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4376974A (en) 1980-03-31 1983-03-15 Ncr Corporation Associative memory system
US4475194A (en) 1982-03-30 1984-10-02 International Business Machines Corporation Dynamic replacement of defective memory words
US4559618A (en) 1982-09-13 1985-12-17 Data General Corp. Content-addressable memory module with associative clear
US4670858A (en) 1983-06-07 1987-06-02 Tektronix, Inc. High storage capacity associative memory
US4532606A (en) 1983-07-14 1985-07-30 Burroughs Corporation Content addressable memory cell with shift capability
US4646271A (en) 1983-12-23 1987-02-24 Hitachi, Ltd. Content addressable memory having dual access modes
US4646271B1 (en) 1983-12-23 1993-08-03 Hitachi Ltd
US4794559A (en) 1984-07-05 1988-12-27 American Telephone And Telegraph Company, At&T Bell Laboratories Content addressable semiconductor memory arrays
US5185888A (en) 1984-08-22 1993-02-09 Hitachi, Ltd. Method and apparatus for data merging/sorting and searching using a plurality of bit-sliced processing units
US4622653A (en) 1984-10-29 1986-11-11 Texas Instruments Incorporated Block associative memory
US4723224A (en) 1986-01-02 1988-02-02 Motorola, Inc. Content addressable memory having field masking
US4758982A (en) 1986-01-08 1988-07-19 Advanced Micro Devices, Inc. Quasi content addressable memory
US4845668A (en) 1987-12-10 1989-07-04 Raytheon Company Variable field content addressable memory
US4996666A (en) 1988-08-12 1991-02-26 Duluk Jr Jerome F Content-addressable memory system capable of fully parallel magnitude comparisons
US5053991A (en) 1989-10-06 1991-10-01 Sanders Associates, Inc. Content-addressable memory with soft-match capability
US5051949A (en) 1989-11-15 1991-09-24 Harris Corporation Content addressable memory device
US5107501A (en) 1990-04-02 1992-04-21 At&T Bell Laboratories Built-in self-test technique for content-addressable memories
US5173909A (en) * 1990-07-13 1992-12-22 Hitachi, Ltd. Wavelength tunable laser diode
US5226005A (en) 1990-11-19 1993-07-06 Unisys Corporation Dual ported content addressable memory cell and array
EP0491498B1 (en) 1990-12-18 2000-03-01 Sun Microsystems, Inc. Apparatus and method for a space saving translation lookaside buffer for content addressable memory
US5619446A (en) 1992-01-10 1997-04-08 Kawasaki Steel Corporation Hierarchical encoder including timing and data detection devices for a content addressable memory
US5555397A (en) 1992-01-10 1996-09-10 Kawasaki Steel Corporation Priority encoder applicable to large capacity content addressable memory
US5327372A (en) 1992-01-17 1994-07-05 Matsushita Electric Industrial Co., Ltd. Semiconductor memory device
US5257220A (en) 1992-03-13 1993-10-26 Research Foundation Of The State Univ. Of N.Y. Digital data memory unit and memory unit array
US5319589A (en) 1992-04-17 1994-06-07 Mitsubishi Denki Kabushiki Kaisha Dynamic content addressable memory device and a method of operating thereof
US5351208A (en) 1992-04-27 1994-09-27 Integrated Information Technology, Inc. Content addressable memory
US5319590A (en) 1992-12-04 1994-06-07 Hal Computer Systems, Inc. Apparatus for storing "Don't Care" in a content addressable memory cell
US5568415A (en) 1993-02-19 1996-10-22 Digital Equipment Corporation Content addressable memory having a pair of memory cells storing don't care states for address translation
US5784709A (en) 1993-02-19 1998-07-21 Digital Equipment Corporation Translating buffer and method for translating addresses utilizing invalid and don't care states
US6000008A (en) 1993-03-11 1999-12-07 Cabletron Systems, Inc. Method and apparatus for matching data items of variable length in a content addressable memory
US5467319A (en) 1993-09-20 1995-11-14 Codex, Corp. CAM array and method of laying out the same
US5592407A (en) 1994-02-25 1997-01-07 Kawasaki Steel Corporation Associative memory
US5608662A (en) 1995-01-12 1997-03-04 Television Computer, Inc. Packet filter engine
US5535164A (en) * 1995-03-03 1996-07-09 International Business Machines Corporation BIST tester for multiple memories
US5818786A (en) 1995-05-24 1998-10-06 Kawasaki Steel Corporation Layout method of semiconductor memory and content-addressable memory
US5787458A (en) 1995-08-31 1998-07-28 Nec Corporation Content addressable memory of a simple construction capable of retrieving a variable word length data
US5848074A (en) 1995-12-25 1998-12-08 Mitsubishi Denki Kabushiki Kaisha Method and device for testing content addressable memory circuit and content addressable memory circuit with redundancy function
US5752260A (en) 1996-04-29 1998-05-12 International Business Machines Corporation High-speed, multiple-port, interleaved cache with arbitration of multiple access addresses
US6069573A (en) 1996-06-17 2000-05-30 Hewlett-Packard Company Match and match address signal prioritization in a content addressable memory encoder
US5828593A (en) 1996-07-11 1998-10-27 Northern Telecom Limited Large-capacity content addressable memory
US5699288A (en) 1996-07-18 1997-12-16 International Business Machines Corporation Compare circuit for content-addressable memories
US5859791A (en) 1997-01-09 1999-01-12 Northern Telecom Limited Content addressable memory
US6272588B1 (en) * 1997-05-30 2001-08-07 Motorola Inc. Method and apparatus for verifying and characterizing data retention time in a DRAM using built-in test circuitry
US6006306A (en) 1997-07-02 1999-12-21 Xylan Corporation Integrated circuit with stage-implemented content-addressable memory cell
US6230236B1 (en) 1997-08-28 2001-05-08 Nortel Networks Corporation Content addressable memory system with cascaded memories and self timed signals
EP0899668A2 (en) 1997-08-29 1999-03-03 Hewlett-Packard Company Match and match address signal prioritization in a content addressable memory encoder
US6199140B1 (en) 1997-10-30 2001-03-06 Netlogic Microsystems, Inc. Multiport content addressable memory device and timing signals
WO1999023664A1 (en) 1997-10-30 1999-05-14 Netlogic Microsystems, Inc. Synchronous content addressable memory with single cycle operation
US6199149B1 (en) 1998-01-30 2001-03-06 Intel Corporation Overlay counter for accelerated graphics port
US6081440A (en) 1998-11-05 2000-06-27 Lara Technology, Inc. Ternary content addressable memory (CAM) having fast insertion and deletion of data values
US6044005A (en) 1999-02-03 2000-03-28 Sibercore Technologies Incorporated Content addressable memory storage device
US6253280B1 (en) 1999-03-19 2001-06-26 Lara Technology, Inc. Programmable multiple word width CAM architecture
US6286116B1 (en) 1999-03-26 2001-09-04 Compaq Computer Corporation Built-in test method for content addressable memories
US6496950B1 (en) 1999-08-11 2002-12-17 Lsi Logic Corporation Testing content addressable static memories
US6275406B1 (en) 1999-09-10 2001-08-14 Sibercore Technologies, Inc. Content address memory circuit with redundant array and method for implementing the same
US6339539B1 (en) 1999-09-10 2002-01-15 Sibercore Technologies, Inc. Content addressable memory having read/write capabilities that do not interrupt continuous search cycles
US6362990B1 (en) 1999-09-10 2002-03-26 Sibercore Technologies Three port content addressable memory device and methods for implementing the same
US6392910B1 (en) 1999-09-10 2002-05-21 Sibercore Technologies, Inc. Priority encoder with multiple match function for content addressable memories and methods for implementing the same
US6553453B1 (en) 1999-09-10 2003-04-22 Sibercore Technologies, Inc. Variable width content addressable memory device for searching variable width data
US6609222B1 (en) 1999-09-10 2003-08-19 Sibercore Technologies, Inc. Methods and circuitry for built-in self-testing of content addressable memories
US6591331B1 (en) 1999-12-06 2003-07-08 Netlogic Microsystems, Inc. Method and apparatus for determining the address of the highest priority matching entry in a segmented content addressable memory device
US6243281B1 (en) 2000-06-14 2001-06-05 Netlogic Microsystems, Inc. Method and apparatus for accessing a segment of CAM cells in an intra-row configurable CAM system

Non-Patent Citations (15)

* Cited by examiner, † Cited by third party
Title
European Search Report for EP application No. 00 30 7758 completed on Dec. 18, 2000.
European Search Report for EP application No. 00 30 7759 completed on Dec. 18, 2000.
Ghose, The architecture of response-pipelined content addressable memories, Microprocessing and Microprogramming, Jul. 1994, pp. 387-410, vol. 40, No. 6.
Kang et al., Built-in Self Test for Content Addressable Memories, Proceedings, International Conference on Computer Design, VLSI in Computers and Processors, Oct. 12-15, 1997, Austin, Texas, cover pages and pps. 48-53.
Kornachuk, et al., A High Speed Embedded Cache Design with Non-Intrusive BIST, Records of the 1994 IEEE International Workshop on Memory Technology, Design and Testing, Aug. 8-9, 1994, San Jose, California, cover and pp. 40-45.
McAuley et al., A Reconfigurable Content Addressable Memory, IEEE 1990 Custom Integrated Circuits Conference, 1990, pp. 24.1-24.1.4.
Nadeau-Dostie et al., A Serial Interfacing Technique for Built-In and External Testing of embedded Memories, Processings of the IEEE 1989 Custom Integrated Conference, May 15-18, 1989, San Diego, California, cover pages and pp. 22.1-22.25.
Office Action on U.S. Appl. No. 11/514,286, mailed Dec. 1, 2009.
Podaima et al., A self-timed fully-parallel content addressable queue for switiching applications, 1999, IEEE 1998 Custom Integrated Circuit Conference, pp. 239-242. *
Podaima et al., A Self-Timed, Fully-Parallel Content Addressable Queue for Switching Applications, Proceedings of the IEEE 1999 Custom Integrated Circuits Conference, San Diego, California, May 16-19, 1999, cover pages and pp. 239-242.
Sidorwicz et al., Verification of CAM Tests for Input Stuck-at Faults, Proceedings, International Workshop on Memory Technology, Design and Testing, Aug. 24-25, 1998, San Jose, California, 9 pages.
Uvieghara et al., An On-Chip Smart Memory for a Data-Flow CPU, IEEE Journal of Solid-State Circuits, Feb. 1990, pp. 84-94, vol. 25, No. 1.
Wade et al., A Ternary Content Addressable Search Engine, IEEE Journal of Solid-State Circuits, Aug. 1989, pp. 1003-1013, vol. 24, No. 4.
Yamagata et al., A 288-KB Fully parallel content addressable memory using a stacked-capacitor cell structure, 12-1992, IEEE Journal of Solid State Circuits, vol. 27, No. 12, pp. 1927-1933. *
Yamagata et al., A 288-kb Fully Parallel Content Addressable Memory Using a Stacked-Capacitor Cell Structure, IEEE Journal of Solid-State Circuits, Dec. 1992, pp. 1927-1933, vol. 27, No. 12.

Cited By (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20110116507A1 (en) * 2009-11-16 2011-05-19 Alon Pais Iterative parsing and classification
US8599859B2 (en) * 2009-11-16 2013-12-03 Marvell World Trade Ltd. Iterative parsing and classification
US8843861B2 (en) 2012-02-16 2014-09-23 Mentor Graphics Corporation Third party component debugging for integrated circuit design
US9619600B2 (en) 2012-02-16 2017-04-11 Mentor Graphics Corporation Third party component debugging for integrated circuit design
US9703579B2 (en) 2012-04-27 2017-07-11 Mentor Graphics Corporation Debug environment for a multi user hardware assisted verification system

Also Published As

Publication number Publication date
USRE41992E1 (en) 2010-12-07
JP4927247B2 (en) 2012-05-09
JP2001148195A (en) 2001-05-29
JP5634386B2 (en) 2014-12-03
JP2012074131A (en) 2012-04-12
US6609222B1 (en) 2003-08-19
JP2001160292A (en) 2001-06-12
EP1083573A1 (en) 2001-03-14
US6392910B1 (en) 2002-05-21

Similar Documents

Publication Publication Date Title
USRE41659E1 (en) Methods and circuitry for built-in self-testing of content addressable memories
US7721174B2 (en) Full-speed BIST controller for testing embedded synchronous memories
US6538911B1 (en) Content addressable memory with block select for power management
JPS635839B2 (en)
US20090021993A1 (en) Semiconductor memory device
US6510530B1 (en) At-speed built-in self testing of multi-port compact sRAMs
JPH097393A (en) Memory testing device for microelectronic integrated circuit
USRE42684E1 (en) Word search in content addressable memory
JPH10170607A (en) Test device of semiconductor device
KR19980032494A (en) Memory tester
US7107392B2 (en) Content addressable memory (CAM) device employing a recirculating shift register for data storage
US7155565B2 (en) Automatic learning in a CAM
US6035431A (en) Semiconductor integrated circuit with test device
US20070011511A1 (en) Built-in self-test method and system
US6675336B1 (en) Distributed test architecture for multiport RAMs or other circuitry
JP2002216499A (en) Test system for address multiplexer memory with serial access function
JP2002042489A (en) Semiconductor device, and method for testing semiconductor device
JP4285816B2 (en) PATTERN GENERATOR, PATTERN GENERATION METHOD, AND TEST DEVICE
US20030182607A1 (en) Semiconductor memory device and method of testing same
US6570816B2 (en) Circuit and method for reducing memory idle cycles
JP2002243801A (en) Semiconductor integrated circuit
JP2003297100A (en) Semiconductor device
EP1338014A1 (en) AT-SPEED BUILT-IN SELF TESTING OF MULTI-PORT COMPACT sRAMs
JP3628545B2 (en) Built-in self-test circuit for memory devices
JP3180539B2 (en) Failure analysis memory for fast fail search

Legal Events

Date Code Title Description
AS Assignment

Owner name: SIBERCORE TECHNOLOGIES, INC., CANADA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:GUPTA, SANJAY;GIBSON, G.F. RANDALL;SIGNING DATES FROM 20000831 TO 20000901;REEL/FRAME:019687/0443

Owner name: SIBERCORE TECHNOLOGIES INCORPORATED (FORMERLY 6320

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:SIBERCORE TECHNOLOGIES, INC.;REEL/FRAME:019687/0445

Effective date: 20041217

Owner name: CORE NETWORKS LLC, NEVADA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:SIBERCORE TECHNOLOGIES, INC.;REEL/FRAME:019687/0450

Effective date: 20050818

FEPP Fee payment procedure

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

AS Assignment

Owner name: XYLON LLC, NEVADA

Free format text: MERGER;ASSIGNOR:CORE NETWORKS LLC;REEL/FRAME:036876/0519

Effective date: 20150813

AS Assignment

Owner name: INTELLECTUAL VENTURES ASSETS 97 LLC, DELAWARE

Free format text: NUNC PRO TUNC ASSIGNMENT;ASSIGNOR:XYLON LLC;REEL/FRAME:047782/0379

Effective date: 20181101

AS Assignment

Owner name: INNOMEMORY LLC, TEXAS

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:INTELLECTUAL VENTURES ASSETS 97 LLC;REEL/FRAME:048036/0968

Effective date: 20181130