USRE39799E1 - Memory cell array and method for manufacturing it - Google Patents

Memory cell array and method for manufacturing it Download PDF

Info

Publication number
USRE39799E1
USRE39799E1 US10/431,849 US43184903A USRE39799E US RE39799 E1 USRE39799 E1 US RE39799E1 US 43184903 A US43184903 A US 43184903A US RE39799 E USRE39799 E US RE39799E
Authority
US
United States
Prior art keywords
line
yoke
memory element
trench
producing
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime, expires
Application number
US10/431,849
Inventor
Siegfried Schwarzl
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Polaris Innovations Ltd
Original Assignee
Infineon Technologies AG
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Infineon Technologies AG filed Critical Infineon Technologies AG
Priority to US10/431,849 priority Critical patent/USRE39799E1/en
Application granted granted Critical
Publication of USRE39799E1 publication Critical patent/USRE39799E1/en
Assigned to QIMONDA AG reassignment QIMONDA AG ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: INFINEON TECHNOLOGIES AG
Assigned to INFINEON TECHNOLOGIES AG reassignment INFINEON TECHNOLOGIES AG ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: QIMONDA AG
Assigned to POLARIS INNOVATIONS LIMITED reassignment POLARIS INNOVATIONS LIMITED ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: INFINEON TECHNOLOGIES AG
Adjusted expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C11/00Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
    • G11C11/02Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using magnetic elements
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C11/00Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
    • G11C11/02Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using magnetic elements
    • G11C11/16Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using magnetic elements using elements in which the storage effect is based on magnetic spin effect
    • BPERFORMING OPERATIONS; TRANSPORTING
    • B82NANOTECHNOLOGY
    • B82YSPECIFIC USES OR APPLICATIONS OF NANOSTRUCTURES; MEASUREMENT OR ANALYSIS OF NANOSTRUCTURES; MANUFACTURE OR TREATMENT OF NANOSTRUCTURES
    • B82Y10/00Nanotechnology for information processing, storage or transmission, e.g. quantum computing or single electron logic
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C11/00Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
    • G11C11/02Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using magnetic elements
    • G11C11/16Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using magnetic elements using elements in which the storage effect is based on magnetic spin effect
    • G11C11/161Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using magnetic elements using elements in which the storage effect is based on magnetic spin effect details concerning the memory cell structure, e.g. the layers of the ferromagnetic memory cell
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C11/00Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
    • G11C11/02Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using magnetic elements
    • G11C11/16Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using magnetic elements using elements in which the storage effect is based on magnetic spin effect
    • G11C11/165Auxiliary circuits
    • G11C11/1653Address circuits or decoders
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C11/00Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
    • G11C11/02Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using magnetic elements
    • G11C11/16Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using magnetic elements using elements in which the storage effect is based on magnetic spin effect
    • G11C11/165Auxiliary circuits
    • G11C11/1675Writing or programming circuits or methods
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B61/00Magnetic memory devices, e.g. magnetoresistive RAM [MRAM] devices

Definitions

  • the invention relates to a memory cell array having memory elements with magnetoresistive effect and a method for manufacturing it.
  • GMR element is used in the art to designate layered structures which have at least two ferromagnetic layers and a nonmagnetic, conductive layer arranged between them and exhibit the GMR (giant magnetoresistance) effect, that is to say exhibit a large magnetoresistive effect in comparison with the AMR (anisotropic magnetoresistance) effect.
  • the GMR effect is understood as referring to the fact that the electrical resistance of the GMR element is dependent on whether the magnetizations in the two ferromagnetic layers are oriented in parallel or antiparallel both for currents which are parallel (CIP current in plane) and perpendicular (CPP current perpendicular to plane) to the layer planes.
  • CIP current in plane parallel
  • TMR element is used in the specialist field for “Tunneling Magnetoresistance” layered structures which have at least two ferromagnetic layers and an insulating, nonmagnetic layer arranged between them.
  • the insulating layer has such a small thickness that a tunnel current occurs between the two ferromagnetic layers.
  • These lead structures also exhibit a magnetoresistive effect which is brought about by spin-polarized tunnel current through the insulating, nonmagnetic layer arranged between the two ferromagnetic layers.
  • the AMR effect is due to the fact that the resistance in magnetized conductors parallel to the magnetization direction varies from that of magnetized conductors which are perpendicular to the magnetization direction. It is a volume effect and thus occurs in ferromagnetic single layers.
  • GMR elements As memory elements in a memory cell array.
  • the magnetization direction of the one ferromagnetic layer of the GMR element is held here, for example, by an adjacent antiferromagnetic layer.
  • Intersecting x and y lines are provided. In each case a memory element is arranged at the points of intersection of the x/y lines.
  • the x/y lines are supplied with signals which bring about at the point of intersection a magnetic field which is sufficient for the change of polarity.
  • the x/y lines can be supplied with a signal which switches the respective memory cell to and fro between the two magnetization states. The current through the memory element from which the resistance value, and thus the information, is determined is measured.
  • a memory cell array that includes: a substrate having a main face; a first insulating layer configured on the main face of the substrate, the first insulating layer formed with a trench having a bottom and edges; a first line configured in the trench of the first insulation layer; a second line; a memory element configured at a point of intersection between the first line and the second line, the memory element being switched between the first line and the second line; a first yoke disposed adjacent the bottom and the edges of the trench of the first insulation layer, the first yoke configured such that a magnetic flux through the first yoke is essentially closed in the memory element, the first yoke including a magnetizable material with a relative permeability of at least 10; and a line selected from the group consisting of the first line and the second line being supplied with current during a write access and being partially surrounded by the first yoke.
  • At least a first line, a second line and a memory element with magnetoresistive effect which is arranged at a point of intersection between the first line and the second line are provided in the memory cell array.
  • the memory element is switched between the first line and the second line.
  • a yoke is provided which partially surrounds at least one of the lines and which contains magnetizable material with a relative permeability of at least 10. The yoke is arranged in such a way that the magnetic flux path through the yoke is closed essentially by means of the memory element.
  • the first line and the second line are supplied with current in such a way that superposition of the magnetic fields of the first line and of the second line at the location of the memory element generates a magnetic field which exceeds the switching threshold of the memory element.
  • the yoke is magnetized here by the magnetic field of the line through which current flows, the line being partially surrounded by the yoke.
  • the induction flux density B is increased by a factor ⁇ r , the relative permeability.
  • magnetic poles are produced at the end faces of the yoke and a magnetic field is generated between the poles.
  • This magnetic field assumes very high values depending on the selection of the material of the yoke and is used to switch the memory element. Given identical current density in the line, considerably higher magnetic fields are thus achieved for switching the memory element.
  • Part of the yoke can be formed from all ferromagnetic and ferromagnetic materials.
  • the yoke is preferably formed from soft-magnetic, ferromagnetic layers, in particular composed of Fe, Ni, Co, Mn, MnBi, FeSi—, FeNi—, FeCo—, FeAl— alloys or soft-magnetic ferrites.
  • All known TMR elements and GMR elements in a CPP arrangement are suitable as a memory element in the memory cell array according to the invention.
  • the GMR effect is greater if the current flows perpendicular through the layer stack (CPP) than if the current flows in parallel in the layers (CIP current in plane).
  • all XMR elements which have at least two magnetization states with respectively different resistances that can be obtained by applying a magnetic field whose strength can be tolerated by the memory array are suitable for being switched to and fro.
  • the use of CMR elements is possible because the necessary magnetic field strengths can be obtained by means of the yoke.
  • the memory elements preferably each have two ferromagnetic layers and a nonmagnetic, insulating layer (TMR) or conductive layer (GMR) arranged between them.
  • the ferromagnetic layers each have two magnetization states. It is advantageous to use an insulating, nonmagnetic layer (TMR element) because this enables higher element resistances ( ⁇ 100 K ⁇ ) to be obtained and these are more favorable in terms of the power consumption and signal-to-noise ratio.
  • One of the ferromagnetic layers is preferably arranged adjacent to an antiferromagnetic layer which fixes the magnetization direction in the adjacent ferromagnetic layer.
  • Materials suitable for the antiferromagnetic layer are, inter alia, materials containing at least one of the elements Fe, Mn, Ni, Cr, Co, V, Ir, Tb and O.
  • the memory elements can each have two ferromagnetic layers and a nonmagnetic layer arranged between them.
  • One of the ferromagnetic layers is magnetically harder than the other ferromagnetic layer, that is to say, the polarity of only one ferromagnetic layer is reversed, while the other remains unaffected.
  • the nonmagnetic layer may be insulating or noninsulating.
  • the two ferromagnetic layers are essentially of the same magnetization composition, it being possible to selectively switch over the polarity of the magnetization in one of the ferromagnetic layers by means of the yoke.
  • Suitable materials for the ferromagnetic layers are, inter alia, those which contains at least one of the element Fe, Ni, Co, Cr, Mn, Gd, Dy.
  • the thickness of the ferromagnetic layers in GMR elements in a CIP arrangement is preferably in the range between 2 and 10 nm. In GMR and TMR elements in a CPP arrangement, the thickness of the ferromagnetic layers may also be greater (for example 100 to 200 nm).
  • Al 2 O 3 , MgO, NiO, HfO 2 , TiO 2 , NbO or SiO 2 are suitable as the insulating material for the nonmagnetic layer which acts as a tunnel insulator.
  • Cu or Ag are suitable as the noninsulating material for the nonmagnetic layer.
  • the thickness of the nonmagnetic layer is in the range between 1 and 4 nm, preferably between 2 and 3 nm.
  • the memory elements preferably have dimensions in the range between 0.05 ⁇ m and 20 ⁇ m. They can be, inter alia, of square or elongated shape.
  • the lines, the memory element and the yoke are preferably contained integrated in a substrate. It is particularly advantageous to use a substrate which includes a carrier wafer, in particular made of semiconductor material, particularly monocrystalline silicon, because in this case the integrated memory cell array can be manufactured with the methods of silicon processing technology. As a result, a high packing density can be achieved in the memory cell array. Furthermore, the periphery can also be integrated in the substrate.
  • the substrate on the carrier wafer has a first insulating layer which is provided with a trench.
  • the first line runs in the trench.
  • the memory element is arranged above the first line and the second line is arranged above the memory element.
  • the yoke partially surrounds either the first line or the second line. If the yoke partially surrounds the first line, it adjoins the sides and the floor of the trench and can be manufactured by means of layer deposition after the formation of the trench in the first insulating layer. If the yoke surrounds the second line, it adjoins the sides and the surface of the second line facing away from the memory element and can be manufactured by layer deposition and spacer etchings.
  • a first yoke and a second yoke are provided which are each embodied like the yoke.
  • the first yoke partially surrounds the first line and the second yoke partially surrounds the second line.
  • Both the first yoke and the second yoke are arranged in such a way that a magnetic flux path through the first yoke or the second yoke is closed essentially by means of the memory element.
  • This configuration has the advantage that both the magnetic field generated by the first line through which current flows and the magnetic field generated by the second line through which current flows bring about a reinforced magnetic field at the location of the memory element by means of the first yoke or the second yoke respectively.
  • the memory cell is selected by means of the first line and the second line between which the memory element is switched.
  • the routing of the first line and of the second line with respect to one another can be both parallel and perpendicular to one another in the vicinity of the memory element. Accordingly, the magnetic fields which are oriented in parallel or magnetic fields which are oriented perpendicularly to one another are superposed at the location of the memory element.
  • the memory elements which are preferably arranged in a grid, are each arranged at a point of intersection between one of the first lines and one of the second lines.
  • magnetically harder layers which have a substantially higher coercitive field strength than 10 Oe, may also be used for the memory element.
  • Memory elements made of magnetically harder layers have the advantage that they are less sensitive to external magnetic interference. As a result, less stringent requirements are made on the magnetic field shielding. In addition, the risk of data loss is reduced.
  • the memory cell array is therefore also suitable for stacked arrays in order to increase the storage density.
  • a method for manufacturing a memory cell array that includes steps of: applying a first insulating layer to a carrier wafer; producing a trench having side walls and a bottom in the first insulating layer; producing a first yoke that adjoins the side walls of the trench and that adjoins the bottom of the trench, and producing the first yoke from a magnetizable material with a permeability of at least 10; producing a first line in the trench; producing a memory element with magnetoresistive effect above the first yoke and connecting the memory element to the first line; and producing a second line above the memory element and connecting the second line to the memory element.
  • a second insulating layer having a trench formed with edges is produced. Spacers are formed on the edges of the trench formed in the second insulating layer, and the spacers are made of a magnetizable material with a permeability of at least 10.
  • the method would also include steps of: producing the second line in the trench formed in the second insulating layer; producing a yoke part from a magnetizable material with a permeability of at least 10; and producing the yoke part to partially cover the second line above the memory element and connecting the yoke part to the spacers such that the spacers and the yoke part form a second yoke.
  • the method includes steps of: in order to produce the first yoke, applying a second insulating layer on the carrier wafer; producing a trench having edges in the second insulating layer; forming spacers, made of a magnetizable material with a permeability of at least 10, on the edges of the trench in the second insulating layer; producing the second line in the trench in the second insulating layer; producing a yoke part from a magnetizable material with a permeability of at least 10; and producing the yoke part to partially cover the second line above the memory element and connecting the yoke part to the spacers such that the spacers and the yoke part form a second yoke.
  • the method includes steps of: forming a line selected from the group consisting of the first line and the second line by depositing a metal layer and by performing chemical-mechanical polishing.
  • FIG. 1a shows a section through a memory element that is switched between a first line and a second line, and that has a yoke partially surrounding one of the lines;
  • FIG. 1b shows a section through the yoke illustrated in FIG. 1a ;
  • FIG. 2a shows a memory element which is switched between a first line and a second line, and that has a yoke partially surrounding the first line;
  • FIG. 2b shows a section through the yoke shown in FIG. 2 a and the storage element
  • FIG. 3 shows a section through a substrate after trench etching with deposition of a ferromagnetic layer
  • FIG. 4 shows the section through the substrate illustrated in FIG. 3 after formation of a first yoke and a first line in the trench;
  • FIG. 5 shows the section through the substrate illustrated in FIG. 4 after formation of a first ferromagnetic layer which is surrounded by an insulating layer;
  • FIG. 6a shows the section through the substrate illustrated in FIG. 5 after formation of a tunnel layer and a second ferromagnetic layer
  • FIG. 6b shows the section designated in FIG. 6a by b—b after deposition of an insulating layer and formation of a second trench (The section illustrated in FIG. 6a is designated by a—a in FIG. 6 b);
  • FIG. 7 shows the section illustrated in FIG. 6b after the formation of spacers and a second line above the second ferromagnetic layer
  • FIG. 8 shows the section through the substrate illustrated in FIG. 7 after formation of a cover layer above the second line, which, together with the spacers, forms a second yoke;
  • FIG. 9 Shows a detail of a memory cell array which has magnetoresistive elements as memory elements.
  • FIG. 1a there is shown a memory element SE with magnetoresistive effect that is arranged between a first line L 1 , for example made of AlCu, and a second line L 2 , for example made from AlCu.
  • the memory element SE is electrically connected both to the first line L 1 and to the second line L 2 .
  • the first line L 1 and the second line L 2 run perpendicularly to one another.
  • the memory element SE is arranged at the point of intersection between the first line L 1 and the second line L 2 .
  • the second line L 2 is partially surrounded by a yoke J (see FIG. 1 a).
  • the yoke J includes an upper part J 1 , two lateral parts J 2 and two lower parts J 3 .
  • the upper part J 1 adjoins that surface of the second line L 2 which faces away from the memory element SE.
  • the lateral parts J 2 adjoin the upper part J 1 and the side walls of the second line L 2 .
  • the lower parts J 3 adjoin the lateral parts J 2 and the part of the surface of the second line L 2 which is adjacent to the memory element SE.
  • the yoke J is formed from iron. Furthermore, all the soft ferromagnetic elements such as Fe, FeNi, Ni, Co or similar are suitable.
  • the thickness D of the upper part J 1 perpendicular to the plane extending through the first line L 1 and the second line L 2 , and the comparable thickness of the lateral parts J 2 parallel to the plane extending from L 1 and L 2 are approximately 20 percent of the width of the line L 2 .
  • the thickness d of the lower parts J 3 perpendicular to the plane extending from the first line L 1 and the second line L 2 is at least equal to the thickness of the memory element SE, at maximum approximately 20 percent of the width of the conductor track L 2 (see FIG. 1 b).
  • a magnetic field H is generated outside the line L 2 .
  • the lower parts J 3 of the yoke J have magnetic poles on the end faces which face one another.
  • H a F/f(H+M s ) ⁇ (F/f)M s .
  • the magnetic field H which is of the order of the magnitude of 10 to 100 A/cm, is usually negligible.
  • a memory element SE′ with magnetoresistive effect is switched between a first line L 1 ′ and a second line L 2 ′ (see FIG. 2 a).
  • the first line L 1 ′ is partially surrounded by a yoke J′.
  • the yoke J′ has a lower part J 1 ′ and two lateral parts J 2 ′.
  • the lower part J 1 ′ of the yoke J′ Perpendicular to the plane extending through the first line L 1 ′ and the second line L 2 ′, the lower part J 1 ′ of the yoke J′ has a thickness D of approximately 20 percent of the width of the line L 1 ′ (see FIG. 2 b).
  • a first insulating layer 2 made of SiO 2 is applied to a carrier wafer 1 made of monocrystalline silicon.
  • the first insulating layer 2 has a thickness of 300 to 400 nm.
  • a first trench 3 is produced in the first insulating layer 2 using photolithographic process steps.
  • the first trench 3 has a depth of 200 to 300 nm, a width of 250 to 300 nm and a length, dependent on the cell field, of 50 ⁇ m to 400 ⁇ m.
  • a first soft-magnetic layer 4 made of Fe or permalloy (Ni 80 Fe 20 ) is deposited to a layer thickness of 20 to 60 nm.
  • the thickness of the first soft-magnetic layer 4 is approximately 10 to 20 percent of the width of the first trench 3 .
  • the deposition can be carried out by sputtering, vapor deposition, CVD, electroplating or the like (see FIG. 3 ).
  • the first soft-magnetic layer 4 is structured transversely to the direction of the first trench 3 using photolithographic process steps and anisotropic etching, so that it has a strip intersecting the first trench 3 .
  • a metalization layer which contains AlCu and fills up the region of the first trench 3 completely By depositing a metalization layer which contains AlCu and fills up the region of the first trench 3 completely, and by subsequent chemical-mechanical polishing a first line 5 is formed, and a first yoke 4 ′ is formed by structuring the first soft-magnetic layer 4 .
  • the extent of the first yoke 4 ′ perpendicular to the plane of the drawing is determined by the proceeding structuring and is 200 to 300 nm.
  • the chemical-mechanical polishing stops as soon as the surface of the first insulating layer 2 is exposed (see FIG. 4 ).
  • a thin insulation layer 6 made of Sio 2 is deposited over the entire surface to a layer thickness of 20 to 60 nm and is structured using photolithographic process steps in such a way that the surface of the first line 5 is partially exposed.
  • a first ferromagnetic layer 7 is subsequently generated by deposition and chemical-mechanical polishing. The first ferromagnetic layer 7 fills up the opening in the insulation layer 6 .
  • the first ferromagnetic layer 7 is electrically connected to the first line 5 (see FIG. 5 ).
  • the thickness of the ferromagnetic layer 7 is 20 to 40 nm, the width is 180 to 200 nm and the depth perpendicular to the plane of the drawing is 180 to 200 nm (see FIG. 5 ).
  • the first ferromagnetic layer 7 is insulated from the first yoke 4 ′.
  • a tunnel barrier layer 8 made of Al 2 O 3 is formed on the surface of the first ferromagnetic layer 7 by reactive sputtering a 2 to 4 nm thick aluminum oxide layer (Al 2 O 3 ) (not shown on drawing).
  • the first ferromagnetic layer 7 is formed from Co (or another ferromagnetic material).
  • a second ferromagnetic layer 9 is formed on the surface of the tunnel layer by deposition and photolithographic structuring.
  • the second ferromagnetic layer 9 is formed from Co. It has a thickness of 20 to 60 nm, a width of 180 to 200 nm and a depth transversely to the path of the first line 5 of 200 to 300 nm (see FIG. 6 a and FIG. 6 b).
  • a second insulating layer 10 made of SiO 2 is deposited to a layer thickness of 200 to 300 nm.
  • a second trench 11 is produced in the second insulating layer 10 using photolithographic process steps.
  • the surface of the second ferromagnetic layer 9 is at least partially exposed on the bottom of the second trench 11 .
  • the second trench 11 has a width of 200 to 300 nm, a depth of 200 to 300 nm and a length perpendicular to the routing of the first line 5 of 50 to 400 ⁇ m.
  • Spacers 12 are formed on the edges of the second trench 11 by depositing a second soft-magnetic layer made of Fe or Ni 80 Fe 20 and anisotropic etching back.
  • the width of the spacers 12 is 20 to 60 nm. It is determined by the thickness of the deposited second low-reactivity layer.
  • a second line 13 is formed in the second trench 11 by depositing a metalization layer which has AlCu and a thickness of 200 to 400 nm, and subsequent chemical-mechanical polishing which stops at the surface of the second insulating layer 10 made of SiO 2 .
  • the second line 13 fills the second trench 11 completely (see FIG. 7 ).
  • a yoke part 14 whose cross section corresponds essentially to the cross section of the second ferromagnetic layer 9 is formed on the surface of the second line 13 by depositing a third soft-magnetic layer of 20 to 60 nm and structuring using photolithographic process steps.
  • the yoke part 14 and the spacers 12 together form a second yoke which partially surrounds the second line 13 .
  • the second yoke reinforces the magnetic field generated by the second line 13 through which current flows, at the location of the second ferromagnetic layer 9 .
  • the first yoke 4 ′ reinforces the magnetic field which is generated by the first line 5 through which current flows.
  • the first line 5 and the second line 13 are connected by means of a memory element which is formed from the first ferromagnetic layer 7 , the tunnel layer 8 and the second ferromagnetic layer 9 and which exhibits a magnetoresistive effect.
  • the resistance of the memory element can be measured by appropriately driving the first line 5 and the second line 13 . In this way, the information stored in the various magnetization states is read out.
  • the first line 5 and the second line 13 are driven in such a way that the magnetic field at the location of the second ferromagnetic layer 9 , resulting from the current flow, is sufficient to change the magnetization state of the second ferromagnetic layer 9 . Because of the different material properties, the magnitude and/or the ferromagnetic layer 7 , 9 , the magnetization state of the first ferromagnetic layer 7 remains unchanged here.
  • each memory element S is switched here between a first line Le 1 and a second line Le 2 .
  • the first lines Le 1 run parallel to one another and intersect the second lines Le 2 which also run parallel to one another.

Abstract

In a storage cell array, a first and a second line are provided which have a crossing point, at which a storage element with magnetoresistive effect is disposed. A yoke is provided which surrounds one of the lines and that contains magnetizable material with a permeability of at least 10. The yoke is disposed in such a way that a magnetic flow is closed substantially through the storage element.

Description

CROSS-REFERENCE TO RELATED APPLICATION
This application is a continuation of copending International Application No. PCT/DE99/02402, filed Aug. 2, 1999, which designated the United States.
BACKGROUND OF THE INVENTION
Field of the Invention
The invention relates to a memory cell array having memory elements with magnetoresistive effect and a method for manufacturing it.
Technologie Analyse XMR-Technologien, Technologie-früh-erkennung [Technology Analysis XMR Technologies, Early Recognition of Technology], by Stefan Mengel, Publisher VDI-Technologiezentrum Physikalische Technologie, discloses layered structures with magnetoresistive effect. Depending on its design, the layered structure is classified as a GMR (giant magnetoresistance) element, TMR (tunneling magnetoresitive) element, AMR (anisotropic resistance) element or CMR (colossal magnetoresistance) element. The term GMR element is used in the art to designate layered structures which have at least two ferromagnetic layers and a nonmagnetic, conductive layer arranged between them and exhibit the GMR (giant magnetoresistance) effect, that is to say exhibit a large magnetoresistive effect in comparison with the AMR (anisotropic magnetoresistance) effect. The GMR effect is understood as referring to the fact that the electrical resistance of the GMR element is dependent on whether the magnetizations in the two ferromagnetic layers are oriented in parallel or antiparallel both for currents which are parallel (CIP current in plane) and perpendicular (CPP current perpendicular to plane) to the layer planes. The resistance changes here as a function of the orientation of the magnetizations by ΔR/R=5 percent to 20 percent at room temperature.
The term TMR element is used in the specialist field for “Tunneling Magnetoresistance” layered structures which have at least two ferromagnetic layers and an insulating, nonmagnetic layer arranged between them. The insulating layer has such a small thickness that a tunnel current occurs between the two ferromagnetic layers. These lead structures also exhibit a magnetoresistive effect which is brought about by spin-polarized tunnel current through the insulating, nonmagnetic layer arranged between the two ferromagnetic layers. In this case also, the electrical resistance of the TMR element (CPP arrangement) is dependent on whether the magnetizations in the two ferromagnetic layers are oriented in parallel or antiparallel. The resistance varies by ΔR/R=10 percent to approximately 30 percent at room temperature.
The AMR effect is due to the fact that the resistance in magnetized conductors parallel to the magnetization direction varies from that of magnetized conductors which are perpendicular to the magnetization direction. It is a volume effect and thus occurs in ferromagnetic single layers.
A further magnetoresistive effect which is referred to as colossal magnetoresistance effect due to its magnitude (ΔR/R=100 percent to 400 percent at room temperature) requires a high magnetic field for switching between the magnetization states owing to its high coercitive forces.
It has been proposed (see for example D. D. Tang, P. K. Wang, V. S. Speriosu, S. Le, K. K. Kung, “Spin Valve RAM Cell”, IEEE Transactions on Magnetics, Vol. 31, No. 6, November 1996, page 3206) to use GMR elements as memory elements in a memory cell array. The magnetization direction of the one ferromagnetic layer of the GMR element is held here, for example, by an adjacent antiferromagnetic layer. Intersecting x and y lines are provided. In each case a memory element is arranged at the points of intersection of the x/y lines. In order to write information, the x/y lines are supplied with signals which bring about at the point of intersection a magnetic field which is sufficient for the change of polarity. In order to read out the information, the x/y lines can be supplied with a signal which switches the respective memory cell to and fro between the two magnetization states. The current through the memory element from which the resistance value, and thus the information, is determined is measured.
In order to write and read, local magnetic fields of 10 Oe to approximately 100 Oe corresponding to 8 A/cm to 80 A/cm are necessary. It is desirable here for the magnetic fields to be generated by the smallest possible current in the lines.
However, as miniaturization progresses, the current densities necessary to generate the local magnetic fields become greater. In addition, an effect has been observed (see M. H. Kryder, Kie Y. Ahn, N. J. Mazzeo, S. Schwarzl, and S. M. Kane, “Magnetic Properties and Domain Structures in Narrow NiFe Stripes”, IEEE Transactions on Magnetics, Vol. Mag.-16, No. 1, January 1980, page 99), in which the magnetic switching field thresholds increase as the dimensions become smaller, that is to say higher currents become necessary for switching.
SUMMARY OF THE INVENTION
It is accordingly an object of the invention to provide a memory cell array and a method for manufacturing the memory cell array which overcomes the above-mentioned disadvantageous of the prior art memory cell arrays and methods for producing arrays of this general type. In particular, it is an object of the invention to provide a memory cell array having a memory element with magnetoresistive effect which can be programmed with lower currents and current densities than in the prior art.
With the foregoing and other objects in view there is provided, in accordance with the invention a memory cell array, that includes: a substrate having a main face; a first insulating layer configured on the main face of the substrate, the first insulating layer formed with a trench having a bottom and edges; a first line configured in the trench of the first insulation layer; a second line; a memory element configured at a point of intersection between the first line and the second line, the memory element being switched between the first line and the second line; a first yoke disposed adjacent the bottom and the edges of the trench of the first insulation layer, the first yoke configured such that a magnetic flux through the first yoke is essentially closed in the memory element, the first yoke including a magnetizable material with a relative permeability of at least 10; and a line selected from the group consisting of the first line and the second line being supplied with current during a write access and being partially surrounded by the first yoke.
In other words, at least a first line, a second line and a memory element with magnetoresistive effect which is arranged at a point of intersection between the first line and the second line are provided in the memory cell array. Preferably, the memory element is switched between the first line and the second line. In addition, a yoke is provided which partially surrounds at least one of the lines and which contains magnetizable material with a relative permeability of at least 10. The yoke is arranged in such a way that the magnetic flux path through the yoke is closed essentially by means of the memory element. In order to write to the memory cell, the first line and the second line are supplied with current in such a way that superposition of the magnetic fields of the first line and of the second line at the location of the memory element generates a magnetic field which exceeds the switching threshold of the memory element.
The yoke is magnetized here by the magnetic field of the line through which current flows, the line being partially surrounded by the yoke. As a result, the induction flux density B is increased by a factor μr, the relative permeability. As a result, magnetic poles are produced at the end faces of the yoke and a magnetic field is generated between the poles. This magnetic field assumes very high values depending on the selection of the material of the yoke and is used to switch the memory element. Given identical current density in the line, considerably higher magnetic fields are thus achieved for switching the memory element.
Part of the yoke can be formed from all ferromagnetic and ferromagnetic materials.
The yoke is preferably formed from soft-magnetic, ferromagnetic layers, in particular composed of Fe, Ni, Co, Mn, MnBi, FeSi—, FeNi—, FeCo—, FeAl— alloys or soft-magnetic ferrites.
The use of a magnetic flux concentrator in a memory cell array has admittedly already been proposed in U.S. Pat. No. 4,455,626. In the publication a layer in which the magnetization is changed as a function of the information from two adjacent write lines is used as a memory element. In order to read out the information, a magnetoresistive sensor is provided which is arranged below the storage layer together with a read line in the gap of a planar layer, designated as a magnetic shield concentrator, made of magnetizable material. The magnetic flux of the storage layer is concentrated on the magnetoresistive sensor by this magnetic field concentrator. The arrangement is not intended or suitable for increasing the effectiveness of the currents in the linear write lines for the reversal of the polarity of the magnetic storage layer.
All known TMR elements and GMR elements in a CPP arrangement (current perpendicular to plane) are suitable as a memory element in the memory cell array according to the invention. The GMR effect is greater if the current flows perpendicular through the layer stack (CPP) than if the current flows in parallel in the layers (CIP current in plane). Furthermore, all XMR elements which have at least two magnetization states with respectively different resistances that can be obtained by applying a magnetic field whose strength can be tolerated by the memory array are suitable for being switched to and fro. In particular, the use of CMR elements is possible because the necessary magnetic field strengths can be obtained by means of the yoke.
The memory elements preferably each have two ferromagnetic layers and a nonmagnetic, insulating layer (TMR) or conductive layer (GMR) arranged between them. The ferromagnetic layers each have two magnetization states. It is advantageous to use an insulating, nonmagnetic layer (TMR element) because this enables higher element resistances (≧100 KΩ) to be obtained and these are more favorable in terms of the power consumption and signal-to-noise ratio.
One of the ferromagnetic layers is preferably arranged adjacent to an antiferromagnetic layer which fixes the magnetization direction in the adjacent ferromagnetic layer. Materials suitable for the antiferromagnetic layer are, inter alia, materials containing at least one of the elements Fe, Mn, Ni, Cr, Co, V, Ir, Tb and O.
As an alternative, the memory elements can each have two ferromagnetic layers and a nonmagnetic layer arranged between them. One of the ferromagnetic layers is magnetically harder than the other ferromagnetic layer, that is to say, the polarity of only one ferromagnetic layer is reversed, while the other remains unaffected. The nonmagnetic layer may be insulating or noninsulating.
Alternatively, the two ferromagnetic layers are essentially of the same magnetization composition, it being possible to selectively switch over the polarity of the magnetization in one of the ferromagnetic layers by means of the yoke.
Suitable materials for the ferromagnetic layers are, inter alia, those which contains at least one of the element Fe, Ni, Co, Cr, Mn, Gd, Dy. The thickness of the ferromagnetic layers in GMR elements in a CIP arrangement is preferably in the range between 2 and 10 nm. In GMR and TMR elements in a CPP arrangement, the thickness of the ferromagnetic layers may also be greater (for example 100 to 200 nm). Al2O3, MgO, NiO, HfO2, TiO2, NbO or SiO2 are suitable as the insulating material for the nonmagnetic layer which acts as a tunnel insulator. Cu or Ag are suitable as the noninsulating material for the nonmagnetic layer. The thickness of the nonmagnetic layer is in the range between 1 and 4 nm, preferably between 2 and 3 nm.
The memory elements preferably have dimensions in the range between 0.05 μm and 20 μm. They can be, inter alia, of square or elongated shape.
The lines, the memory element and the yoke are preferably contained integrated in a substrate. It is particularly advantageous to use a substrate which includes a carrier wafer, in particular made of semiconductor material, particularly monocrystalline silicon, because in this case the integrated memory cell array can be manufactured with the methods of silicon processing technology. As a result, a high packing density can be achieved in the memory cell array. Furthermore, the periphery can also be integrated in the substrate.
According to one refinement of the invention, the substrate on the carrier wafer has a first insulating layer which is provided with a trench. The first line runs in the trench. The memory element is arranged above the first line and the second line is arranged above the memory element. The yoke partially surrounds either the first line or the second line. If the yoke partially surrounds the first line, it adjoins the sides and the floor of the trench and can be manufactured by means of layer deposition after the formation of the trench in the first insulating layer. If the yoke surrounds the second line, it adjoins the sides and the surface of the second line facing away from the memory element and can be manufactured by layer deposition and spacer etchings.
Preferably, a first yoke and a second yoke are provided which are each embodied like the yoke. The first yoke partially surrounds the first line and the second yoke partially surrounds the second line. Both the first yoke and the second yoke are arranged in such a way that a magnetic flux path through the first yoke or the second yoke is closed essentially by means of the memory element. This configuration has the advantage that both the magnetic field generated by the first line through which current flows and the magnetic field generated by the second line through which current flows bring about a reinforced magnetic field at the location of the memory element by means of the first yoke or the second yoke respectively.
In the memory cell array, the memory cell is selected by means of the first line and the second line between which the memory element is switched. The routing of the first line and of the second line with respect to one another can be both parallel and perpendicular to one another in the vicinity of the memory element. Accordingly, the magnetic fields which are oriented in parallel or magnetic fields which are oriented perpendicularly to one another are superposed at the location of the memory element.
In order to achieve high storage densities it is advantageous to provide a multiplicity of memory elements with a yoke, first lines and second lines. The memory elements, which are preferably arranged in a grid, are each arranged at a point of intersection between one of the first lines and one of the second lines.
Because local magnetic fields which are considerably higher, at least by a factor of 10 to 100, are generated in the memory cell array according to the invention for a given current strength, considerably lower current densities occur in the lines with the same line cross section. The necessary current densities are below the limit defined by electromigration, even given a high degree of miniaturization of the memory cell array.
Because increased local magnetic fields can be achieved with the same current strength, magnetically harder layers, which have a substantially higher coercitive field strength than 10 Oe, may also be used for the memory element. Memory elements made of magnetically harder layers have the advantage that they are less sensitive to external magnetic interference. As a result, less stringent requirements are made on the magnetic field shielding. In addition, the risk of data loss is reduced.
As a result of the lower current densities, it is not necessary to increase the level of the lines, and thus the aspect ratios. The memory cell array is therefore also suitable for stacked arrays in order to increase the storage density.
Due to the lower current strength which is necessary to generate the same magnetic field, the power consumption can be reduced considerably during the writing and reading operations.
With the foregoing and other objects in view there is also provided, in accordance with the invention a method for manufacturing a memory cell array, that includes steps of: applying a first insulating layer to a carrier wafer; producing a trench having side walls and a bottom in the first insulating layer; producing a first yoke that adjoins the side walls of the trench and that adjoins the bottom of the trench, and producing the first yoke from a magnetizable material with a permeability of at least 10; producing a first line in the trench; producing a memory element with magnetoresistive effect above the first yoke and connecting the memory element to the first line; and producing a second line above the memory element and connecting the second line to the memory element.
In accordance with an added mode of the invention, in order to produce the first yoke, a second insulating layer having a trench formed with edges is produced. Spacers are formed on the edges of the trench formed in the second insulating layer, and the spacers are made of a magnetizable material with a permeability of at least 10. The method would also include steps of: producing the second line in the trench formed in the second insulating layer; producing a yoke part from a magnetizable material with a permeability of at least 10; and producing the yoke part to partially cover the second line above the memory element and connecting the yoke part to the spacers such that the spacers and the yoke part form a second yoke.
In accordance with another mode of the invention, the method includes steps of: in order to produce the first yoke, applying a second insulating layer on the carrier wafer; producing a trench having edges in the second insulating layer; forming spacers, made of a magnetizable material with a permeability of at least 10, on the edges of the trench in the second insulating layer; producing the second line in the trench in the second insulating layer; producing a yoke part from a magnetizable material with a permeability of at least 10; and producing the yoke part to partially cover the second line above the memory element and connecting the yoke part to the spacers such that the spacers and the yoke part form a second yoke.
In accordance with a concomitant mode of the invention, the method includes steps of: forming a line selected from the group consisting of the first line and the second line by depositing a metal layer and by performing chemical-mechanical polishing.
Other features which are considered as characteristic for the invention are set forth in the appended claims.
Although the invention is illustrated and described herein as embodied in a memory cell array and method for manufacturing it, it is nevertheless not intended to be limited to the details shown, since various modifications and structural changes may be made therein without departing from the spirit of the invention and within the scope and range of equivalents of the claims.
The construction and method of operation of the invention, however, together with additional objects and advantages thereof will be best understood from the following description of specific embodiments when read in connection with the accompanying drawings.
BRIEF DESCRIPTION OF THE DRAWINGS
FIG. 1a shows a section through a memory element that is switched between a first line and a second line, and that has a yoke partially surrounding one of the lines;
FIG. 1b shows a section through the yoke illustrated in FIG. 1a;
FIG. 2a shows a memory element which is switched between a first line and a second line, and that has a yoke partially surrounding the first line;
FIG. 2b shows a section through the yoke shown in FIG. 2a and the storage element;
FIG. 3 shows a section through a substrate after trench etching with deposition of a ferromagnetic layer;
FIG. 4 shows the section through the substrate illustrated in FIG. 3 after formation of a first yoke and a first line in the trench;
FIG. 5 shows the section through the substrate illustrated in FIG. 4 after formation of a first ferromagnetic layer which is surrounded by an insulating layer;
FIG. 6a shows the section through the substrate illustrated in FIG. 5 after formation of a tunnel layer and a second ferromagnetic layer;
FIG. 6b shows the section designated in FIG. 6a by b—b after deposition of an insulating layer and formation of a second trench (The section illustrated in FIG. 6a is designated by a—a in FIG. 6b);
FIG. 7 shows the section illustrated in FIG. 6b after the formation of spacers and a second line above the second ferromagnetic layer;
FIG. 8 shows the section through the substrate illustrated in FIG. 7 after formation of a cover layer above the second line, which, together with the spacers, forms a second yoke; and
FIG. 9 Shows a detail of a memory cell array which has magnetoresistive elements as memory elements.
DESCRIPTION OF THE PREFERRED EMBODIMENTS
Referring now to the figures of the drawing in detail and first, particularly, to FIG. 1a thereof, there is shown a memory element SE with magnetoresistive effect that is arranged between a first line L1, for example made of AlCu, and a second line L2, for example made from AlCu. The memory element SE is electrically connected both to the first line L1 and to the second line L2. The first line L1 and the second line L2 run perpendicularly to one another. The memory element SE is arranged at the point of intersection between the first line L1 and the second line L2.
The second line L2 is partially surrounded by a yoke J (see FIG. 1a). The yoke J includes an upper part J1, two lateral parts J2 and two lower parts J3. The upper part J1 adjoins that surface of the second line L2 which faces away from the memory element SE. The lateral parts J2 adjoin the upper part J1 and the side walls of the second line L2. The lower parts J3 adjoin the lateral parts J2 and the part of the surface of the second line L2 which is adjacent to the memory element SE. The yoke J is formed from iron. Furthermore, all the soft ferromagnetic elements such as Fe, FeNi, Ni, Co or similar are suitable. The thickness D of the upper part J1 perpendicular to the plane extending through the first line L1 and the second line L2, and the comparable thickness of the lateral parts J2 parallel to the plane extending from L1 and L2 are approximately 20 percent of the width of the line L2. The thickness d of the lower parts J3 perpendicular to the plane extending from the first line L1 and the second line L2 is at least equal to the thickness of the memory element SE, at maximum approximately 20 percent of the width of the conductor track L2 (see FIG. 1b).
If a current flows through the second line L2, a magnetic field H is generated outside the line L2. This magnetic field generates in the yoke J a magnetic flux Φ=μoμr H which is approximately constant in the magnetic circuit. In the upper part J1 of the yoke, the magnetic flux Φ=μoμr f H, f=D b being the cross sectional face of the yoke parts J1 and J2, and b the extent of the yoke J perpendicular to the plane of the drawing. In the lower parts J3 of the yoke J the magnetic flux Φ=μoμr F H, F=d b being the cross sectional face of the parts J3. The lower parts J3 of the yoke J have magnetic poles on the end faces which face one another. A magnetic field Ha for which the following approximately applies owing to the constancy of the magnetic flux: Har F/f H is generated between the magnetic poles P. Because, on the other hand, the maximum achievable magnetic field strength in soft-magnetic material is determined, in the case of saturation, by the saturation magnetization Ms of the pole shoe material, the following applies: Ha=F/f(H+Ms)≈(F/f)Ms. In comparison with the saturation magnetization Ms, the magnetic field H, which is of the order of the magnitude of 10 to 100 A/cm, is usually negligible.
Iron has a saturation induction of μoMs (Ms: saturation magnetization)=2.1 T. The maximum achievable magnetic field strength Ha is thus 1.67×106 A/m (21 koe) if F/f equals 1. In this statement it has been assumed that the leakage field losses between the lower parts J3 of the yoke J and the memory element SE are negligible.
A memory element SE′ with magnetoresistive effect is switched between a first line L1′ and a second line L2′ (see FIG. 2a). The first line L1′ is partially surrounded by a yoke J′. The yoke J′ has a lower part J1′ and two lateral parts J2′. Perpendicular to the plane extending through the first line L1′ and the second line L2′, the lower part J1′ of the yoke J′ has a thickness D of approximately 20 percent of the width of the line L1′ (see FIG. 2b). The thickness of the memory element SE′ perpendicular to the plane passing through the first line L1′ and the second line L2′ is d=20 nm to approximately 100 nm.
If a current flows through the first line L1′, a magnetic field H is produced which brings about a magnetic flux Φ in the yoke J′ and the memory element SE′. As a result the memory element can be switched as a function of the sign of the current. In the same way as in the exemplary embodiment explained with reference to FIGS. 1a and 1b, in this exemplary embodiment which is to be preferred in terms of production, a comparable reinforcement and concentration of the magnetic field generated by the conductor current is produced at the location of the memory element SE′.
This concentrated variant results in inhomogeneous magnetization distributions in the memory element in the edge areas which adjoin the yoke J2′. These do not adversely affect the switching effect, but must be taken into account during reading out.
The manufacture of a memory cell array for a 0.18 μm technology will be described below with reference to FIGS. 3 to 8.
A first insulating layer 2 made of SiO2 is applied to a carrier wafer 1 made of monocrystalline silicon. The first insulating layer 2 has a thickness of 300 to 400 nm. A first trench 3 is produced in the first insulating layer 2 using photolithographic process steps. The first trench 3 has a depth of 200 to 300 nm, a width of 250 to 300 nm and a length, dependent on the cell field, of 50 μm to 400 μm.
Subsequently, a first soft-magnetic layer 4 made of Fe or permalloy (Ni80Fe20) is deposited to a layer thickness of 20 to 60 nm. The thickness of the first soft-magnetic layer 4 is approximately 10 to 20 percent of the width of the first trench 3. The deposition can be carried out by sputtering, vapor deposition, CVD, electroplating or the like (see FIG. 3). The first soft-magnetic layer 4 is structured transversely to the direction of the first trench 3 using photolithographic process steps and anisotropic etching, so that it has a strip intersecting the first trench 3.
By depositing a metalization layer which contains AlCu and fills up the region of the first trench 3 completely, and by subsequent chemical-mechanical polishing a first line 5 is formed, and a first yoke 4′ is formed by structuring the first soft-magnetic layer 4. The extent of the first yoke 4′ perpendicular to the plane of the drawing is determined by the proceeding structuring and is 200 to 300 nm. The chemical-mechanical polishing stops as soon as the surface of the first insulating layer 2 is exposed (see FIG. 4).
A thin insulation layer 6 made of Sio2 is deposited over the entire surface to a layer thickness of 20 to 60 nm and is structured using photolithographic process steps in such a way that the surface of the first line 5 is partially exposed. A first ferromagnetic layer 7 is subsequently generated by deposition and chemical-mechanical polishing. The first ferromagnetic layer 7 fills up the opening in the insulation layer 6. The first ferromagnetic layer 7 is electrically connected to the first line 5 (see FIG. 5). The thickness of the ferromagnetic layer 7 is 20 to 40 nm, the width is 180 to 200 nm and the depth perpendicular to the plane of the drawing is 180 to 200 nm (see FIG. 5). The first ferromagnetic layer 7 is insulated from the first yoke 4′.
A tunnel barrier layer 8 made of Al2O3 is formed on the surface of the first ferromagnetic layer 7 by reactive sputtering a 2 to 4 nm thick aluminum oxide layer (Al2O3) (not shown on drawing).
The first ferromagnetic layer 7 is formed from Co (or another ferromagnetic material).
A second ferromagnetic layer 9 is formed on the surface of the tunnel layer by deposition and photolithographic structuring. The second ferromagnetic layer 9 is formed from Co. It has a thickness of 20 to 60 nm, a width of 180 to 200 nm and a depth transversely to the path of the first line 5 of 200 to 300 nm (see FIG. 6a and FIG. 6b).
A second insulating layer 10 made of SiO2 is deposited to a layer thickness of 200 to 300 nm. A second trench 11 is produced in the second insulating layer 10 using photolithographic process steps. The surface of the second ferromagnetic layer 9 is at least partially exposed on the bottom of the second trench 11. The second trench 11 has a width of 200 to 300 nm, a depth of 200 to 300 nm and a length perpendicular to the routing of the first line 5 of 50 to 400 μm.
Spacers 12 are formed on the edges of the second trench 11 by depositing a second soft-magnetic layer made of Fe or Ni80Fe20 and anisotropic etching back. The width of the spacers 12 is 20 to 60 nm. It is determined by the thickness of the deposited second low-reactivity layer.
A second line 13 is formed in the second trench 11 by depositing a metalization layer which has AlCu and a thickness of 200 to 400 nm, and subsequent chemical-mechanical polishing which stops at the surface of the second insulating layer 10 made of SiO2. The second line 13 fills the second trench 11 completely (see FIG. 7). A yoke part 14 whose cross section corresponds essentially to the cross section of the second ferromagnetic layer 9 is formed on the surface of the second line 13 by depositing a third soft-magnetic layer of 20 to 60 nm and structuring using photolithographic process steps. The yoke part 14 and the spacers 12 together form a second yoke which partially surrounds the second line 13. The second yoke reinforces the magnetic field generated by the second line 13 through which current flows, at the location of the second ferromagnetic layer 9.
The first yoke 4′ reinforces the magnetic field which is generated by the first line 5 through which current flows.
The first line 5 and the second line 13 are connected by means of a memory element which is formed from the first ferromagnetic layer 7, the tunnel layer 8 and the second ferromagnetic layer 9 and which exhibits a magnetoresistive effect. The resistance of the memory element can be measured by appropriately driving the first line 5 and the second line 13. In this way, the information stored in the various magnetization states is read out.
To write information, the first line 5 and the second line 13 are driven in such a way that the magnetic field at the location of the second ferromagnetic layer 9, resulting from the current flow, is sufficient to change the magnetization state of the second ferromagnetic layer 9. Because of the different material properties, the magnitude and/or the ferromagnetic layer 7, 9, the magnetization state of the first ferromagnetic layer 7 remains unchanged here.
To form a memory cell array which has magnetoresistive elements and memory cells S, the memory elements S are arranged in a grid (see FIG. 9). Each memory element S is switched here between a first line Le1 and a second line Le2. The first lines Le1 run parallel to one another and intersect the second lines Le2 which also run parallel to one another.

Claims (14)

1. A memory cell array, comprising:
a substrate having a main face;
a first insulating layer configured on said main face of said substrate, said first insulating layer formed with a trench having a bottom and edges;
a first line configured in said trench of said first insulation layer;
a second line;
a memory element configured at a point of intersection between said first line and said second line, said memory element being switched between said first line and said second line;
a first yoke disposed adjacent said bottom and said edges of said trench of said first insulation layer, said first yoke configured such that a magnetic flux through said first yoke is essentially closed in said memory element, said first yoke including a magetizable magnetizable material with a relative permeability of at least 10; and
a line selected from the group consisting of said first line and said second line being supplied with current during a write access and being partially surrounded by said first yoke.
2. The memory cell array according to claim 1, wherein said first yoke includes a soft-magnetic, ferromagnetic material.
3. The memory cell array according to claim 2, wherein:
said first line has a surface;
said substrate includes a carrier wafer with a main face defining said main face of said substrate; and
said memory element is configured above said first yoke and on said surface of said first line.
4. The memory cell array according to claim 2, wherein:
said substrate includes a carrier wafer with a main face defining said main face of said substrate;
said second line is configured above said memory element and has edges and a surface facing away from said memory element; and comprising:
a second yoke configured above said memory element and adjacent said edges of said second line and adjacent said surface of said second line facing away from said memory element; and
a second insulating layer partially surrounding said second line and said second yoke.
5. The memory cell array according to claim 4, wherein said memory element is configured above said first yoke and said first line.
6. The memory cell array according to claim 1, comprising a second yoke configured above said memory element and configured such that a magnetic flux through said second yoke is essentially closed in said memory element; said second yoke including a magnetizable material with a relative permeability of at least 10.
7. The memory cell array according to claim 1, comprising:
a plurality of first lines disposed parallel to each other;
a plurality of second lines disposed parallel to each other; and
a plurality of configurations each including a memory element and at least one yoke partially surrounding a line selected from the group consisting of one of said plurality of said first lines and one of said plurality of said second lines, said at least one yoke configured such that a magnetic flux through said at least one yoke is essentially closed by said memory element, said at least one yoke including a magnetizable material with a relative permeability of at least 10;
said memory element being switched between a pair of states with a line selected from the group consisting one of said plurality of said first lines and one of said plurality of said second lines.
8. The memory cell array according to claim 7, wherein each one of said configurations includes a further yoke partially surrounding a different line selected from the group consisting of the one of said plurality of said first lines and the one of said plurality of said second lines;
said further yoke configured such that a magnetic flux through said further yoke is essentially closed by said memory element, said further yoke including a magnetizable material with a relative permeability of at least 10.
9. The memory cell array according to claim 1, wherein said memory element includes at least one element or material selected from the group consisting of Fe, Ni, Co, Cr, Mn, Gd, Dy, Al2O3, NiO, HfO2, TiO2, NbO, and SiO2; and
said first yoke includes at least one element selected from the group consisting of Fe, Ni, Co, Cr, Mn, Gd, and Dy.
10. A method for manufacturing a memory cell array, which comprises:
applying a first insulating layer to a carrier water;
producing a trench having side walls and a bottom in the first insulating layer;
producing a first yoke that adjoins the side walls of the trench and that adjoins the bottom of the trench, and producing the first yoke from a magnetizable material with a permeability of at least 10;
producing a first line in the trench;
producing a memory element with magnetoresistive effect above the first yoke and connecting the memory element to the first line;
producing a second line above the memory element and connecting the second line to the memory element;
insuring that the memory element is configured at a point of intersection between the first line and the second line;
switching the memory element between the first line and the second line;
configuring the first yoke such that a magnetic flux through the first yoke is essentially closed in the memory element;
during a write access, supplying current to a given line selected from a group consisting of the first line and the second line; and
partially surrounding the given line with the first yoke.
11. The method according to claim 10, which comprises:
in order to produce the first yoke, producing a second insulating layer having a trench formed with edges;
forming spacers made of a magnetizable material with a permeability of at least 10 on the edges of the trench formed in the second insulating layer;
producing the second line in the trench formed in the second insulating layer;
producing a yoke part from a magnetizable material with a permeability of at least 10; and
producing the yoke part to partially cover the second line above the memory element and connecting the yoke part to the spacers such that the spacers and the yoke part form a second yoke.
12. The method according to claim 10, which comprises forming a line selected from the group consisting of the first line and the second line by depositing a metal layer and by performing chemical-mechanical polishing.
13. The method according to claim 12, which comprises:
in order to produce the first yoke, applying a second insulating layer on the carrier wafer;
producing a trench having edges in the second insulating layer;
forming spacers, made of a magnetizable material with a permeability of at least 10, on the edges of the trench in the second insulating layer;
producing the second line in the trench in the second insulating layer;
producing a yoke part from a magnetizable material with a permeability of at least 10; and
producing the yoke part to partially cover the second line above the memory element and connecting the yoke part to the spacers such that the spacers and the yoke part form a second yoke.
14. The method according to claim 13, which comprises forming a line selected from the group consisting of the first line and the second line by depositing a metal layer and by performing chemical-mechanical polishing.
US10/431,849 1998-08-12 2003-05-08 Memory cell array and method for manufacturing it Expired - Lifetime USRE39799E1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US10/431,849 USRE39799E1 (en) 1998-08-12 2003-05-08 Memory cell array and method for manufacturing it

Applications Claiming Priority (4)

Application Number Priority Date Filing Date Title
DE19836567A DE19836567C2 (en) 1998-08-12 1998-08-12 Memory cell arrangement with memory elements with a magnetoresistive effect and method for their production
PCT/DE1999/002402 WO2000010172A2 (en) 1998-08-12 1999-08-02 Storage cell array and corresponding production method
US09/781,173 US6510078B2 (en) 1998-08-12 2001-02-12 Memory cell array and method for manufacturing it
US10/431,849 USRE39799E1 (en) 1998-08-12 2003-05-08 Memory cell array and method for manufacturing it

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US09/781,173 Reissue US6510078B2 (en) 1998-08-12 2001-02-12 Memory cell array and method for manufacturing it

Publications (1)

Publication Number Publication Date
USRE39799E1 true USRE39799E1 (en) 2007-08-28

Family

ID=7877319

Family Applications (2)

Application Number Title Priority Date Filing Date
US09/781,173 Ceased US6510078B2 (en) 1998-08-12 2001-02-12 Memory cell array and method for manufacturing it
US10/431,849 Expired - Lifetime USRE39799E1 (en) 1998-08-12 2003-05-08 Memory cell array and method for manufacturing it

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US09/781,173 Ceased US6510078B2 (en) 1998-08-12 2001-02-12 Memory cell array and method for manufacturing it

Country Status (8)

Country Link
US (2) US6510078B2 (en)
EP (1) EP1105878B1 (en)
JP (1) JP2002522915A (en)
KR (1) KR100561876B1 (en)
CN (1) CN1169152C (en)
DE (2) DE19836567C2 (en)
TW (1) TW432671B (en)
WO (1) WO2000010172A2 (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US9470764B2 (en) 2011-12-05 2016-10-18 Hercules Technology Growth Capital, Inc. Magnetic field sensing apparatus and methods

Families Citing this family (66)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6872993B1 (en) 1999-05-25 2005-03-29 Micron Technology, Inc. Thin film memory device having local and external magnetic shielding
EP1107329B1 (en) * 1999-12-10 2011-07-06 Sharp Kabushiki Kaisha Magnetic tunnel junction device, magnetic memory adopting the same, magnetic memory cell and access method of the same
US6211090B1 (en) * 2000-03-21 2001-04-03 Motorola, Inc. Method of fabricating flux concentrating layer for use with magnetoresistive random access memories
JP4309075B2 (en) 2000-07-27 2009-08-05 株式会社東芝 Magnetic storage
US6392922B1 (en) 2000-08-14 2002-05-21 Micron Technology, Inc. Passivated magneto-resistive bit structure and passivation method therefor
DE10043947A1 (en) * 2000-09-06 2002-04-04 Infineon Technologies Ag Current conductor of integrated circuit, producing magnetic field with transitive effect, includes recess modifying field produced
US6555858B1 (en) * 2000-11-15 2003-04-29 Motorola, Inc. Self-aligned magnetic clad write line and its method of formation
TW546647B (en) * 2001-01-19 2003-08-11 Matsushita Electric Ind Co Ltd Magnetic storage element, the manufacturing method and driving method thereof, and memory array
JP2002246566A (en) * 2001-02-14 2002-08-30 Sony Corp Storage memory device
US6803615B1 (en) * 2001-02-23 2004-10-12 Western Digital (Fremont), Inc. Magnetic tunnel junction MRAM with improved stability
US6413788B1 (en) 2001-02-28 2002-07-02 Micron Technology, Inc. Keepers for MRAM electrodes
US6653154B2 (en) * 2001-03-15 2003-11-25 Micron Technology, Inc. Method of forming self-aligned, trenchless mangetoresistive random-access memory (MRAM) structure with sidewall containment of MRAM structure
US6590803B2 (en) * 2001-03-27 2003-07-08 Kabushiki Kaisha Toshiba Magnetic memory device
US6404674B1 (en) * 2001-04-02 2002-06-11 Hewlett Packard Company Intellectual Property Administrator Cladded read-write conductor for a pinned-on-the-fly soft reference layer
US7289303B1 (en) * 2001-04-05 2007-10-30 Western Digital (Fremont), Llc Spin valve sensors having synthetic antiferromagnet for longitudinal bias
JP2003060172A (en) * 2001-08-20 2003-02-28 Sony Corp Magnetic memory cell
US6485989B1 (en) 2001-08-30 2002-11-26 Micron Technology, Inc. MRAM sense layer isolation
US6531723B1 (en) * 2001-10-16 2003-03-11 Motorola, Inc. Magnetoresistance random access memory for improved scalability
JP4032695B2 (en) * 2001-10-23 2008-01-16 ソニー株式会社 Magnetic memory device
US6559511B1 (en) * 2001-11-13 2003-05-06 Motorola, Inc. Narrow gap cladding field enhancement for low power programming of a MRAM device
US6661688B2 (en) * 2001-12-05 2003-12-09 Hewlett-Packard Development Company, L.P. Method and article for concentrating fields at sense layers
TW569442B (en) 2001-12-18 2004-01-01 Toshiba Corp Magnetic memory device having magnetic shield layer, and manufacturing method thereof
US6750491B2 (en) * 2001-12-20 2004-06-15 Hewlett-Packard Development Company, L.P. Magnetic memory device having soft reference layer
JP4053825B2 (en) * 2002-01-22 2008-02-27 株式会社東芝 Semiconductor integrated circuit device
US6548849B1 (en) * 2002-01-31 2003-04-15 Sharp Laboratories Of America, Inc. Magnetic yoke structures in MRAM devices to reduce programming power consumption and a method to make the same
JP3661652B2 (en) * 2002-02-15 2005-06-15 ソニー株式会社 Magnetoresistive element and magnetic memory device
US6927072B2 (en) * 2002-03-08 2005-08-09 Freescale Semiconductor, Inc. Method of applying cladding material on conductive lines of MRAM devices
JP3596536B2 (en) * 2002-03-26 2004-12-02 ソニー株式会社 Magnetic memory device and method of manufacturing the same
US7390584B2 (en) * 2002-03-27 2008-06-24 Nve Corporation Spin dependent tunneling devices having reduced topological coupling
DE10214946B4 (en) 2002-04-04 2006-01-19 "Stiftung Caesar" (Center Of Advanced European Studies And Research) TMR sensor
US6783995B2 (en) 2002-04-30 2004-08-31 Micron Technology, Inc. Protective layers for MRAM devices
US6707083B1 (en) * 2002-07-09 2004-03-16 Western Digital (Fremont), Inc. Magnetic tunneling junction with improved power consumption
JP3959335B2 (en) 2002-07-30 2007-08-15 株式会社東芝 Magnetic storage device and manufacturing method thereof
US6770491B2 (en) * 2002-08-07 2004-08-03 Micron Technology, Inc. Magnetoresistive memory and method of manufacturing the same
US6914805B2 (en) * 2002-08-21 2005-07-05 Micron Technology, Inc. Method for building a magnetic keeper or flux concentrator used for writing magnetic bits on a MRAM device
US6754097B2 (en) * 2002-09-03 2004-06-22 Hewlett-Packard Development Company, L.P. Read operations on multi-bit memory cells in resistive cross point arrays
JP3873015B2 (en) 2002-09-30 2007-01-24 株式会社東芝 Magnetic memory
KR100515053B1 (en) * 2002-10-02 2005-09-14 삼성전자주식회사 Magnetic memory device implementing read operation tolerant of bitline clamp voltage(VREF)
JP2004153181A (en) * 2002-10-31 2004-05-27 Toshiba Corp Magnetoresistance effect element and magnetic memory
JP3935049B2 (en) 2002-11-05 2007-06-20 株式会社東芝 Magnetic storage device and manufacturing method thereof
US6740947B1 (en) * 2002-11-13 2004-05-25 Hewlett-Packard Development Company, L.P. MRAM with asymmetric cladded conductor
JP3906145B2 (en) * 2002-11-22 2007-04-18 株式会社東芝 Magnetic random access memory
JP3866649B2 (en) 2002-11-28 2007-01-10 株式会社東芝 Magnetic random access memory
US6943038B2 (en) * 2002-12-19 2005-09-13 Freescale Semiconductor, Inc. Method for fabricating a flux concentrating system for use in a magnetoelectronics device
JP2004259978A (en) 2003-02-26 2004-09-16 Toshiba Corp Magnetic memory device
JP2004288311A (en) 2003-03-24 2004-10-14 Toshiba Corp Semiconductor storage device and control method therefor
JP4835974B2 (en) * 2003-06-20 2011-12-14 日本電気株式会社 Magnetic random access memory
JP2005044847A (en) * 2003-07-23 2005-02-17 Tdk Corp Magnetoresistive element, magnetic storage cell, magnetic memory device, and method of manufacturing them
US7034374B2 (en) * 2003-08-22 2006-04-25 Micron Technology, Inc. MRAM layer having domain wall traps
JP4544396B2 (en) * 2003-09-05 2010-09-15 Tdk株式会社 Magnetic storage cell and magnetic memory device
US7078239B2 (en) * 2003-09-05 2006-07-18 Micron Technology, Inc. Integrated circuit structure formed by damascene process
US6929957B2 (en) * 2003-09-12 2005-08-16 Headway Technologies, Inc. Magnetic random access memory designs with patterned and stabilized magnetic shields
JP2005109266A (en) * 2003-09-30 2005-04-21 Tdk Corp Magnetic memory device and manufacturing method of magnetic memory device
WO2005034132A1 (en) * 2003-10-06 2005-04-14 Koninklijke Philips Electronics N.V. Magnetic field shaping conductor
JP4868431B2 (en) * 2003-10-10 2012-02-01 Tdk株式会社 Magnetic storage cell and magnetic memory device
US7112454B2 (en) 2003-10-14 2006-09-26 Micron Technology, Inc. System and method for reducing shorting in memory cells
JP4438375B2 (en) * 2003-10-21 2010-03-24 Tdk株式会社 Magnetoresistive element, magnetic memory cell, and magnetic memory device
US20050141148A1 (en) * 2003-12-02 2005-06-30 Kabushiki Kaisha Toshiba Magnetic memory
US7075807B2 (en) * 2004-08-18 2006-07-11 Infineon Technologies Ag Magnetic memory with static magnetic offset field
JP2006080387A (en) * 2004-09-10 2006-03-23 Tdk Corp Magnetic memory
CN100495567C (en) * 2004-10-28 2009-06-03 中国科学院物理研究所 Peripheral circuit balanced drive magnetic random access memory
JP2006173472A (en) * 2004-12-17 2006-06-29 Toshiba Corp Magnetic storage and manufacturing method thereof
JP2007059865A (en) * 2005-07-27 2007-03-08 Tdk Corp Magnetic storage
US7839605B2 (en) * 2005-11-13 2010-11-23 Hitachi Global Storage Technologies Netherlands B.V. Electrical signal-processing device integrating a flux sensor with a flux generator in a magnetic circuit
US7442647B1 (en) * 2008-03-05 2008-10-28 International Business Machines Corporation Structure and method for formation of cladded interconnects for MRAMs
JP7203490B2 (en) * 2017-09-29 2023-01-13 昭和電工株式会社 Magnetic sensor assembly and magnetic sensor assembly manufacturing method

Citations (12)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4455626A (en) * 1983-03-21 1984-06-19 Honeywell Inc. Thin film memory with magnetoresistive read-out
JPH0293373A (en) * 1988-09-29 1990-04-04 Nippon Denso Co Ltd Current detector
US5039655A (en) * 1989-07-28 1991-08-13 Ampex Corporation Thin film memory device having superconductor keeper for eliminating magnetic domain creep
US5587943A (en) * 1995-02-13 1996-12-24 Integrated Microtransducer Electronics Corporation Nonvolatile magnetoresistive memory with fully closed flux operation
EP0776011A2 (en) * 1995-11-24 1997-05-28 Motorola, Inc. Magnetic memory and method therefor
US5703733A (en) * 1995-03-06 1997-12-30 Mitsubishi Denki Kabushiki Kaisha Magetic recording/reproducing method, magnetic reproducing apparatus used therefor, magnetic recording medium and method for producing the same
JPH104227A (en) * 1996-03-18 1998-01-06 Internatl Business Mach Corp <Ibm> Magnetic tunnel junction capable of control magnetic response
US5732016A (en) * 1996-07-02 1998-03-24 Motorola Memory cell structure in a magnetic random access memory and a method for fabricating thereof
JPH10162326A (en) * 1996-11-27 1998-06-19 Internatl Business Mach Corp <Ibm> Magnetic tunnel junction element, junction memory- cell and junction magnetic field sensor
JPH10190090A (en) * 1996-11-27 1998-07-21 Internatl Business Mach Corp <Ibm> Magnetic tunnel junction element, junction memory cell, and junction magnetic field sensor
EP0875901A2 (en) * 1997-04-28 1998-11-04 Canon Kabushiki Kaisha Magnetic thin-film memory element utilizing GMR effect, and magnetic thin-film memory
US6005798A (en) * 1994-05-02 1999-12-21 Matsushita Electric Industrial Co., Ltd. Magnetoresistance effect device, and magnetoresistance effect type head, memory device, and amplifying device using the same

Patent Citations (12)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4455626A (en) * 1983-03-21 1984-06-19 Honeywell Inc. Thin film memory with magnetoresistive read-out
JPH0293373A (en) * 1988-09-29 1990-04-04 Nippon Denso Co Ltd Current detector
US5039655A (en) * 1989-07-28 1991-08-13 Ampex Corporation Thin film memory device having superconductor keeper for eliminating magnetic domain creep
US6005798A (en) * 1994-05-02 1999-12-21 Matsushita Electric Industrial Co., Ltd. Magnetoresistance effect device, and magnetoresistance effect type head, memory device, and amplifying device using the same
US5587943A (en) * 1995-02-13 1996-12-24 Integrated Microtransducer Electronics Corporation Nonvolatile magnetoresistive memory with fully closed flux operation
US5703733A (en) * 1995-03-06 1997-12-30 Mitsubishi Denki Kabushiki Kaisha Magetic recording/reproducing method, magnetic reproducing apparatus used therefor, magnetic recording medium and method for producing the same
EP0776011A2 (en) * 1995-11-24 1997-05-28 Motorola, Inc. Magnetic memory and method therefor
JPH104227A (en) * 1996-03-18 1998-01-06 Internatl Business Mach Corp <Ibm> Magnetic tunnel junction capable of control magnetic response
US5732016A (en) * 1996-07-02 1998-03-24 Motorola Memory cell structure in a magnetic random access memory and a method for fabricating thereof
JPH10162326A (en) * 1996-11-27 1998-06-19 Internatl Business Mach Corp <Ibm> Magnetic tunnel junction element, junction memory- cell and junction magnetic field sensor
JPH10190090A (en) * 1996-11-27 1998-07-21 Internatl Business Mach Corp <Ibm> Magnetic tunnel junction element, junction memory cell, and junction magnetic field sensor
EP0875901A2 (en) * 1997-04-28 1998-11-04 Canon Kabushiki Kaisha Magnetic thin-film memory element utilizing GMR effect, and magnetic thin-film memory

Non-Patent Citations (6)

* Cited by examiner, † Cited by third party
Title
D.D. Tang et al: "Spin-Valve RAM Cell", IEEE Transactions on Magnetics, vol. 31, No. 6, Nov. 1995, pp. 3206-3208. *
Haruki Yamane et al.: "Differential type giant magnetoresistive memory using spin-valve film with a NiO pinning layer", Journal of Applied Physics, vol. 83, No. 9, May 1, 1998, pp. 4862-4868. *
J.M. Daughton: "Magnetic tunneling applied to memory (invited)", J. Appl. Phys. vol. 81 No. 8, Apr. 15, 1997, pp. 3758-3763. *
Mark H. Kryder et al.: "Magnetic Properties and Domain Structures in Narrow NiFe Stripes", IEEE Transactions on Magnetics, vol. Mag-16, No. 1, Jan. 1980, pp. 99-103. *
Stefan Mengel: "Technologieanalyse XMR-Technologien Technologie-Früherkennung" [technology analysis XMR-technologies, early recognition of technology], I-Technologiezentrum Physikalische Technologie, Düsseldorf, 1997, pp. 1-80. *
Yu Lu et al.: "Shape-anisotrophy-controlled magnetoresistive response in magnetic tunnel junctions", Appl. Phys. Lett. vol. 70 No. 19, May 1997, pp. 2610-2612. *

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US9470764B2 (en) 2011-12-05 2016-10-18 Hercules Technology Growth Capital, Inc. Magnetic field sensing apparatus and methods

Also Published As

Publication number Publication date
DE19836567C2 (en) 2000-12-07
CN1312943A (en) 2001-09-12
US20010050859A1 (en) 2001-12-13
WO2000010172A3 (en) 2000-06-08
KR20010102906A (en) 2001-11-17
DE19836567A1 (en) 2000-02-24
TW432671B (en) 2001-05-01
EP1105878A2 (en) 2001-06-13
DE59904978D1 (en) 2003-05-15
KR100561876B1 (en) 2006-03-17
CN1169152C (en) 2004-09-29
JP2002522915A (en) 2002-07-23
US6510078B2 (en) 2003-01-21
EP1105878B1 (en) 2003-04-09
WO2000010172A2 (en) 2000-02-24

Similar Documents

Publication Publication Date Title
USRE39799E1 (en) Memory cell array and method for manufacturing it
US6475812B2 (en) Method for fabricating cladding layer in top conductor
KR100944952B1 (en) Magnetic memory device having soft reference layer
US6538920B2 (en) Cladded read conductor for a pinned-on-the-fly soft reference layer
US6028786A (en) Magnetic memory element having coupled magnetic layers forming closed magnetic circuit
US6845038B1 (en) Magnetic tunnel junction memory device
KR100537117B1 (en) Magnetic memory device having magnetic shield layer, and manufacturing method thereof
US7285835B2 (en) Low power magnetoelectronic device structures utilizing enhanced permeability materials
US8300456B2 (en) Magnetic random access memory and method of manufacturing the same
US6579729B2 (en) Memory cell configuration and method for fabricating it
KR100954507B1 (en) Magnetoresistive effect element and magnetic memory device
US20020055190A1 (en) Magnetic memory with structures that prevent disruptions to magnetization in sense layer
US7957179B2 (en) Magnetic shielding in magnetic multilayer structures
JP2004140091A (en) Magnetic random access memory
EP1298669A2 (en) Magnetic memory device
US8625327B2 (en) Magnetic random access memory and initializing method for the same
CN102280136A (en) magnetic memory element and magnetic memory device
KR100550484B1 (en) Method of manufacturing magnetic memory device
JP2003188357A (en) Magneto-resistive device including magnetically soft reference layer having embedded conductor
US20030147273A1 (en) Magneto-resistive memory cell structures with improved selectivity
US20040043516A1 (en) Magnetic shielding for reducing magnetic interference
US6605837B2 (en) Memory cell configuration and production method
US20040041218A1 (en) Magnetic shielding for reducing magnetic interference

Legal Events

Date Code Title Description
FEPP Fee payment procedure

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

AS Assignment

Owner name: QIMONDA AG, GERMANY

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:INFINEON TECHNOLOGIES AG;REEL/FRAME:023768/0001

Effective date: 20060425

Owner name: QIMONDA AG,GERMANY

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:INFINEON TECHNOLOGIES AG;REEL/FRAME:023768/0001

Effective date: 20060425

FPAY Fee payment

Year of fee payment: 8

FPAY Fee payment

Year of fee payment: 12

AS Assignment

Owner name: INFINEON TECHNOLOGIES AG, GERMANY

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:QIMONDA AG;REEL/FRAME:035623/0001

Effective date: 20141009

AS Assignment

Owner name: POLARIS INNOVATIONS LIMITED, IRELAND

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:INFINEON TECHNOLOGIES AG;REEL/FRAME:036305/0890

Effective date: 20150708