USH1174H - Wafer bonded dielectrically isolated structures - Google Patents

Wafer bonded dielectrically isolated structures Download PDF

Info

Publication number
USH1174H
USH1174H US07/741,700 US74170091A USH1174H US H1174 H USH1174 H US H1174H US 74170091 A US74170091 A US 74170091A US H1174 H USH1174 H US H1174H
Authority
US
United States
Prior art keywords
tub
wafer
bonding
layer
polysilicon
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US07/741,700
Inventor
William G. Easter
Richard H. Shanaman, III
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
AT&T Corp
Original Assignee
American Telephone and Telegraph Co Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Priority claimed from US07/608,955 external-priority patent/USH1137H/en
Application filed by American Telephone and Telegraph Co Inc filed Critical American Telephone and Telegraph Co Inc
Priority to US07/741,700 priority Critical patent/USH1174H/en
Application granted granted Critical
Publication of USH1174H publication Critical patent/USH1174H/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/76Making of isolation regions between components
    • H01L21/762Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers
    • H01L21/76297Dielectric isolation using EPIC techniques, i.e. epitaxial passivated integrated circuit
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/76Making of isolation regions between components
    • H01L21/762Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers
    • H01L21/7624Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using semiconductor on insulator [SOI] technology
    • H01L21/76264SOI together with lateral isolation, e.g. using local oxidation of silicon, or dielectric or polycristalline material refilled trench or air gap isolation regions, e.g. completely isolated semiconductor islands
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/76Making of isolation regions between components
    • H01L21/762Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers
    • H01L21/7624Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using semiconductor on insulator [SOI] technology
    • H01L21/76264SOI together with lateral isolation, e.g. using local oxidation of silicon, or dielectric or polycristalline material refilled trench or air gap isolation regions, e.g. completely isolated semiconductor islands
    • H01L21/76275Vertical isolation by bonding techniques
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/76Making of isolation regions between components
    • H01L21/762Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers
    • H01L21/7624Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using semiconductor on insulator [SOI] technology
    • H01L21/76264SOI together with lateral isolation, e.g. using local oxidation of silicon, or dielectric or polycristalline material refilled trench or air gap isolation regions, e.g. completely isolated semiconductor islands
    • H01L21/76283Lateral isolation by refilling of trenches with dielectric material

Definitions

  • the present invention relates to a dielectric isolation processing techniques for integrated circuits and, more particularly, to the utilization of a wafer bonding process in the fabrication of dielectrically isolated wafers.
  • Dielectric isolation has been used extensively in integrated circuit technology for fabricating high voltage devices which require a relatively large degree of inter-device isolation.
  • the DI process involves etching grooves in a silicon substrate (the grooves delineating the boundaries of the DI regions, often referred to as "tubs").
  • the etched substrate is then oxidized to form a layer sufficiently thick so as to provide the desired isolation.
  • a relatively thick polysilicon layer, or "handle” is subsequently grown over the oxide.
  • the structure is then inverted and the exposed bottom of the silicon substrate is ground and polished away until the surface of the tub regions is exposed.
  • the polysilicon handle then forms the "substrate" of the final structure.
  • SOI Silicon On Insulator
  • a first silicon substrate is oxidized over a surface region and a second substrate is bonded to the oxide layer of the first substrate.
  • An article entitled "Silicon Wafer-Bonding Process Technology for SOI Structures", by T. Abe et al. appearing in Proceedings of 4th Int. Symp. on Silicon-on-Insulator Technology and Devices, May 1990 describes in detail various aspects of the SOI technology. Alone, however, SOI cannot provide inter-device isolation for devices fully contained within the same substrate.
  • U.S. Pat. No. 4,851,078 issued to J. P. Short et al. on Jul. 28, 1989 utilizes a combination of the above-described processes to form a dielectrically isolated silicon-on-insulator semiconductor device.
  • the Short et al. process requires at least two full wafer bonding sequences of operations (e.g., the bonding together of a series of three wafers) to form the final device structure.
  • the need remaining in the prior art is solved in accordance with the present invention which relates to a DI fabrication process and, more particularly, to a DI process which includes a wafer bonding step to improve the quality of the final device structure.
  • a conventional DI fabrication process is altered such that the step of growing the thick polysilicon "handle" is replaced by the steps of: (1) growing a relatively thin conformal coating layer (so as to fill the exposed grooves); and (2) bonding a silicon wafer to the planarized surface of the thin conformal layer.
  • Polysilicon, silicon nitride, or various other suitable materials may be used as the conformal coating.
  • the bonded structure is then inverted and the original substrate removed to expose the tub portions.
  • the inventive device will include as the final substrate single crystal silicon (the bonded wafer), instead of the polysilicon handle of the prior art.
  • the relatively thin conformal layer may be further planarized so as to expose the underlying electrically insulative layer.
  • the second silicon wafer is then bonded to to both the exposed insulator and remaining conformal coating.
  • a bonded DI wafer formed in accordance with the present invention may include tubs with different conductivity types (i.e., complementary tubs for CMOS devices), buried diffusion regions, wrap-around regions, and/or buried silicide layers, for example.
  • An advantage of the wafer bonding technique of the present invention is that the bonding process itself is considerably less time consuming than the conventional prior art process of growing a thick polysilicon "handle" substrate. Further, the bonding operation may take place at a lower temperation than the prior art polysilicon deposition process. The decrease in both the exposure time and temperature results in providing tub regions of improved quality (e.g., less stress, fewer crystal defects) than those of the prior art. The shorter time period also allows for relatively shallow tub regions to be used, since less out-diffusion of the various dopants within the tub regions will occur.
  • FIGS. 1-7 illustrate an exemplary wafer bonding dielectric isolation fabrication process of the present invention.
  • FIGS. 8-10 illustrates various dielectrically isolated structures including a silicon wafer bonded substrate formed in accordance with the teachings of the present invention.
  • FIGS. 1-7 illustrate an exemplary wafer bonded dielectric isolation (DI) fabrication process of the present invention.
  • DI wafer bonded dielectric isolation
  • An initial monocrystalline silicon wafer 10 is provided with a patterning layer 12 (for example, oxide) as illustrated in FIG. 1.
  • Layer 12 is patterned to delineate the locations of the desired tub regions.
  • the structure is subsequently etched using conventional techniques to form, as shown in FIG. 2, a pair of grooves 14,16. Although illustrated as V-grooves, it is to be understood that various other groove geometries are possible and are not considered to be a limiting factor in practicing the techniques of the present invention.
  • An oxide layer 18 and conformal coating layer 20 are then formed, in sequence, over the etched surface of substrate 10.
  • Layer 18 is formed to comprise a thickness sufficient for providing the desired electrical isolation between the various devices in the final structure (for example, 10,000 ⁇ ).
  • Conformal coating layer 20 is relatively thin, approximately at least twice the tub depth (i.e., sufficient to at least fill grooves 14,16. Conformal layer 20 may then planarized, as indicated by dotted line A in FIG. 3, to form the structure as depicted in FIG. 4. As shown in FIG. 4, a portion of layer 20 remains such that the underlying oxide 18 is fully covered. Alternatively, the structure of FIG. 3 may be planarized down to dotted line B, forming the structure of FIG. 5. In this embodiment, oxide 18 is exposed and only that portion of conformal layer 20 utilized to fill the voids created by grooves 14,16 remains. The planarization in either case may be accomplished with a conventional grinding and/or polishing procedure. As mentioned above, polysilicon (LPCVD deposited, for example) or silicon nitride may be used to form conformal layer 20.
  • LPCVD deposited, for example silicon nitride
  • the wafer bonding portion of the inventive process occurs at this point in time, where a second silicon wafer 30 is bonded to top surface 22 of conformal layer 20 (or alternatively, to the exposed surface of oxide 18 and conformal layer 20), as shown in FIG. 6.
  • the bonding may be accomplished, for example, by bringing wafer 30 into contact with surface 22 with a force sufficient to provide adhesion.
  • the adhered structure may then be annealed for a time and at a temperature sufficient to form a permanent bond therebetween. For example, an anneal for approximately two to four hours at a temperature of approximately 1000° C. has been found sufficient in experimentation.
  • the final DI structure is formed by removing substrate 10, as indicated by the dotted line in FIG. 6.
  • the removal may be accomplished by any of the grinding, etching and/or polishing operations conventionally used in the DI process to form the final structure.
  • FIG. 7 illustrates the final DI structure as formed in accordance with the present invention, where monocrystalline silicon substrate 30 is utilized as the substrate of the final structure.
  • the inverted grooves 14,16 result in the formation of a tub region 32, which is isolated by oxide layer 18 from the neighboring tub regions 34,36.
  • the inventive process of wafer bonding is considerably less time-consuming than the prior art polysilicon deposition process (i.e., approximately one hour to grow a 10-40 ⁇ m of thin polysilicon (i.e., layer 20) versus at least three hours to grow 500-600 ⁇ m of thick polysilicon for conventional DI wafers).
  • the temperature for deposition may also be reduced accordingly, from a nominal of 1250° C. for thick polysilicon, to approximately 1000° C. for an exemplary thin polysilicon layer used in the structure of the present invention.
  • the reductions in time and temperature result in less diffusion within the tub, therefore, the tub dimensions may be scaled down with respect to prior art designs.
  • a 4:1 reduction may be achieved such that conventional 20 ⁇ m tub depths may be replaced by 5 ⁇ m tubs in the inventive wafer bonding structure.
  • reducing the exposure time of the tub material to the elevated temperatures required for thick polysilicon growth has been found to reduce the stress within the tub regions, resulting in fewer crystal defects.
  • the time reduction is especially beneficial in tub structures of the form p-conductivity with a p + -type wrap-around layer, since any prolonged heat treatment (as is used with the conventional polysilicon growth) results in excessive boron diffusion from the wrap-around into the tub, thus detrimentally increasing the thickness of the wrap-around layer.
  • An additional advantage of the wafer bonding process of the present invention is that relatively large wafers (e.g., 125-150 mm) may be formed.
  • the bonding technique of the present invention may increase throughput not only in terms of providing a faster process, but also in the fact that larger wafers may be utilized.
  • FIGS. 8-10 illustrate various tub structures which may be formed to include the bonded wafer substrate of the present invention.
  • the structure of FIG. 8 includes a DI wafer 40 with tub regions 42,44,46 of various conductivities and of complementary types (i.e., both n-type and p-type tubs formed within the same wafer).
  • An exemplary technique for forming such tub types in disclosed in U.S. Pat. No. 4,820,653 assigned to the assignee of record and herein incorporated by reference.
  • wafer 40 includes a relatively thin polysilicon layer 20 underlying the plurality of tub regions 42,44,46 and a bonded monocrystalline silicon substrate 30.
  • FIG. 9 A tub structure 60 including a buried silicon layer 62 formed in accordance with the teachings of the present invention is illustrated in FIG. 9.
  • thin polysilicon layer 20 is formed at the tub boundary insulation layer 18, with monocrystalline substrate 30 bonded to surface 22 of layer 20.
  • Tub structure 70 illustrated in FIG. 10 includes a pair of silicide sidewalls 72,74 and buried diffusion regions 76,78.
  • tub 70 is surrounded by oxide layer 18 and is disposed above polysilicon layer 20 and bonded substrate 30.
  • the structures as illustrated in FIGS. 9 and 10 are disclosed and described in detail in U.S. Pat. No. 4,839,309 also issued to the assignee of record and herein incorporated by reference.

Abstract

A process for forming a dielectrically isolated wafer is disclosed. In particular, the conventional process is altered to replace the step of growing the thick polysilicon handle layer with the steps of growing a relatively thin conformal coating layer and bonding a single crystal wafer thereto. The wafer will become the substrate of the final device structure. The process of bonding is considered to be more efficient and economical than the prior art polysilicon growth process. Additionally, the tub structures of the wafer bonding process may be exposed to a somewhat lower temperature (for bonding) for shorter period of time than the tub regions of the conventional thick polysilicon DI structures. Therefore, the tub regions will exhibit superior qualities (e.g., less stress, fewer crystal defects) when compared with those formed with the conventional polysilicon growth technique. The wafer bonding process may be utilized with virtually any tub structure since the bonding step occurs subsequent to any tub fabrication processes.

Description

This is a division of application Ser. No. 608,955, filed Nov. 5, 1990.
BACKGROUND OF THE INVENTION
1. Technical Field
The present invention relates to a dielectric isolation processing techniques for integrated circuits and, more particularly, to the utilization of a wafer bonding process in the fabrication of dielectrically isolated wafers.
2. Description of the Prior Art
Dielectric isolation (DI) has been used extensively in integrated circuit technology for fabricating high voltage devices which require a relatively large degree of inter-device isolation. In general, the DI process involves etching grooves in a silicon substrate (the grooves delineating the boundaries of the DI regions, often referred to as "tubs"). The etched substrate is then oxidized to form a layer sufficiently thick so as to provide the desired isolation. A relatively thick polysilicon layer, or "handle" is subsequently grown over the oxide. The structure is then inverted and the exposed bottom of the silicon substrate is ground and polished away until the surface of the tub regions is exposed. The polysilicon handle then forms the "substrate" of the final structure. U.S. Pat. No. 4,820,653 issued to W. G. Easter et al. on Apr. 11, 1989 describes in detail the DI process as outlined above. A problem with the conventional DI technique is that the process of growing a thick polysilicon handle is both time-consuming and expensive. Further, the prolonged exposure of the tub regions to the elevated temperature required for polysilicon deposition has been found to degrade the quality of the tub regions themselves. The grown polysilicon handle forms the "substrate" of the final device structure and is inherently of poorer quality (i.e., higher defect density, stress) and a monocrystalline silicon substrate.
An alternative isolation technique, referred to as Silicon On Insulator (SOI) utilizes wafer bonding and a buried oxide layer to provide inter-device isolation. Simply, a first silicon substrate is oxidized over a surface region and a second substrate is bonded to the oxide layer of the first substrate. There exist many different techniques, usually involving heat treatments, to bond the wafers together. An article entitled "Silicon Wafer-Bonding Process Technology for SOI Structures", by T. Abe et al. appearing in Proceedings of 4th Int. Symp. on Silicon-on-Insulator Technology and Devices, May 1990 describes in detail various aspects of the SOI technology. Alone, however, SOI cannot provide inter-device isolation for devices fully contained within the same substrate.
U.S. Pat. No. 4,851,078 issued to J. P. Short et al. on Jul. 28, 1989 utilizes a combination of the above-described processes to form a dielectrically isolated silicon-on-insulator semiconductor device. The Short et al. process, however, requires at least two full wafer bonding sequences of operations (e.g., the bonding together of a series of three wafers) to form the final device structure.
A need remains in the prior art, therefore, for a relatively simple DI process technique which addresses the various limitations described above.
SUMMARY OF THE INVENTION
The need remaining in the prior art is solved in accordance with the present invention which relates to a DI fabrication process and, more particularly, to a DI process which includes a wafer bonding step to improve the quality of the final device structure.
In accordance with one embodiment of the present invention, a conventional DI fabrication process is altered such that the step of growing the thick polysilicon "handle" is replaced by the steps of: (1) growing a relatively thin conformal coating layer (so as to fill the exposed grooves); and (2) bonding a silicon wafer to the planarized surface of the thin conformal layer. Polysilicon, silicon nitride, or various other suitable materials may be used as the conformal coating. As with the conventional DI process, the bonded structure is then inverted and the original substrate removed to expose the tub portions. The inventive device, however, will include as the final substrate single crystal silicon (the bonded wafer), instead of the polysilicon handle of the prior art.
In accordance with an alternative method, the relatively thin conformal layer may be further planarized so as to expose the underlying electrically insulative layer. The second silicon wafer is then bonded to to both the exposed insulator and remaining conformal coating.
The DI wafer formation technique of the present invention may be modified to include any desired variations to the DI tubs themselves, since the wafer bonding step occurs subsequent to all tub processing. In particular, a bonded DI wafer formed in accordance with the present invention may include tubs with different conductivity types (i.e., complementary tubs for CMOS devices), buried diffusion regions, wrap-around regions, and/or buried silicide layers, for example.
An advantage of the wafer bonding technique of the present invention is that the bonding process itself is considerably less time consuming than the conventional prior art process of growing a thick polysilicon "handle" substrate. Further, the bonding operation may take place at a lower temperation than the prior art polysilicon deposition process. The decrease in both the exposure time and temperature results in providing tub regions of improved quality (e.g., less stress, fewer crystal defects) than those of the prior art. The shorter time period also allows for relatively shallow tub regions to be used, since less out-diffusion of the various dopants within the tub regions will occur.
Other and further variations of the present invention will become apparent during the course of the following discussion and by reference to the accompanying drawings.
BRIEF DESCRIPTION OF THE DRAWING
Referring now to the drawings, where like numerals represent like parts in several views:
FIGS. 1-7 illustrate an exemplary wafer bonding dielectric isolation fabrication process of the present invention; and
FIGS. 8-10 illustrates various dielectrically isolated structures including a silicon wafer bonded substrate formed in accordance with the teachings of the present invention.
DETAILED DESCRIPTION
FIGS. 1-7 illustrate an exemplary wafer bonded dielectric isolation (DI) fabrication process of the present invention. Although the structure, as illustrated, shows the fabrication of a single DI region, it is to be understood that the wafer bonding technique of the present invention is utilized to simultaneously form a large number of such regions within the wafer structure.
An initial monocrystalline silicon wafer 10 is provided with a patterning layer 12 (for example, oxide) as illustrated in FIG. 1. Layer 12 is patterned to delineate the locations of the desired tub regions. The structure is subsequently etched using conventional techniques to form, as shown in FIG. 2, a pair of grooves 14,16. Although illustrated as V-grooves, it is to be understood that various other groove geometries are possible and are not considered to be a limiting factor in practicing the techniques of the present invention. An oxide layer 18 and conformal coating layer 20 are then formed, in sequence, over the etched surface of substrate 10. Layer 18 is formed to comprise a thickness sufficient for providing the desired electrical isolation between the various devices in the final structure (for example, 10,000 Å). Conformal coating layer 20 is relatively thin, approximately at least twice the tub depth (i.e., sufficient to at least fill grooves 14,16. Conformal layer 20 may then planarized, as indicated by dotted line A in FIG. 3, to form the structure as depicted in FIG. 4. As shown in FIG. 4, a portion of layer 20 remains such that the underlying oxide 18 is fully covered. Alternatively, the structure of FIG. 3 may be planarized down to dotted line B, forming the structure of FIG. 5. In this embodiment, oxide 18 is exposed and only that portion of conformal layer 20 utilized to fill the voids created by grooves 14,16 remains. The planarization in either case may be accomplished with a conventional grinding and/or polishing procedure. As mentioned above, polysilicon (LPCVD deposited, for example) or silicon nitride may be used to form conformal layer 20.
The wafer bonding portion of the inventive process occurs at this point in time, where a second silicon wafer 30 is bonded to top surface 22 of conformal layer 20 (or alternatively, to the exposed surface of oxide 18 and conformal layer 20), as shown in FIG. 6. The bonding may be accomplished, for example, by bringing wafer 30 into contact with surface 22 with a force sufficient to provide adhesion. The adhered structure may then be annealed for a time and at a temperature sufficient to form a permanent bond therebetween. For example, an anneal for approximately two to four hours at a temperature of approximately 1000° C. has been found sufficient in experimentation.
The final DI structure is formed by removing substrate 10, as indicated by the dotted line in FIG. 6. The removal may be accomplished by any of the grinding, etching and/or polishing operations conventionally used in the DI process to form the final structure. FIG. 7 illustrates the final DI structure as formed in accordance with the present invention, where monocrystalline silicon substrate 30 is utilized as the substrate of the final structure. As shown, the inverted grooves 14,16 result in the formation of a tub region 32, which is isolated by oxide layer 18 from the neighboring tub regions 34,36.
As mentioned above, the inventive process of wafer bonding is considerably less time-consuming than the prior art polysilicon deposition process (i.e., approximately one hour to grow a 10-40 μm of thin polysilicon (i.e., layer 20) versus at least three hours to grow 500-600 μm of thick polysilicon for conventional DI wafers). The temperature for deposition may also be reduced accordingly, from a nominal of 1250° C. for thick polysilicon, to approximately 1000° C. for an exemplary thin polysilicon layer used in the structure of the present invention. The reductions in time and temperature result in less diffusion within the tub, therefore, the tub dimensions may be scaled down with respect to prior art designs. For example, a 4:1 reduction may be achieved such that conventional 20 μm tub depths may be replaced by 5 μm tubs in the inventive wafer bonding structure. Further, reducing the exposure time of the tub material to the elevated temperatures required for thick polysilicon growth has been found to reduce the stress within the tub regions, resulting in fewer crystal defects. The time reduction is especially beneficial in tub structures of the form p-conductivity with a p+ -type wrap-around layer, since any prolonged heat treatment (as is used with the conventional polysilicon growth) results in excessive boron diffusion from the wrap-around into the tub, thus detrimentally increasing the thickness of the wrap-around layer. An additional advantage of the wafer bonding process of the present invention is that relatively large wafers (e.g., 125-150 mm) may be formed. With the conventional DI process of the prior art, the ability to grow a thick polysilicon handle over such a large area was extremely limited. Therefore, the bonding technique of the present invention may increase throughput not only in terms of providing a faster process, but also in the fact that larger wafers may be utilized.
As mentioned above, the wafer bonding technique of the present invention may be utilized with various DI tub structures, since the bonding operation occurs subsequent to the tub formation process. FIGS. 8-10 illustrate various tub structures which may be formed to include the bonded wafer substrate of the present invention. In particular, the structure of FIG. 8 includes a DI wafer 40 with tub regions 42,44,46 of various conductivities and of complementary types (i.e., both n-type and p-type tubs formed within the same wafer). An exemplary technique for forming such tub types in disclosed in U.S. Pat. No. 4,820,653 assigned to the assignee of record and herein incorporated by reference. As shown, wafer 40 includes a relatively thin polysilicon layer 20 underlying the plurality of tub regions 42,44,46 and a bonded monocrystalline silicon substrate 30.
A tub structure 60 including a buried silicon layer 62 formed in accordance with the teachings of the present invention is illustrated in FIG. 9. As shown, thin polysilicon layer 20 is formed at the tub boundary insulation layer 18, with monocrystalline substrate 30 bonded to surface 22 of layer 20. Tub structure 70 illustrated in FIG. 10 includes a pair of silicide sidewalls 72,74 and buried diffusion regions 76,78. As shown, tub 70 is surrounded by oxide layer 18 and is disposed above polysilicon layer 20 and bonded substrate 30. The structures as illustrated in FIGS. 9 and 10 are disclosed and described in detail in U.S. Pat. No. 4,839,309 also issued to the assignee of record and herein incorporated by reference.
It is to be understood that the various DI embodiments illustrated in the associated drawings are exemplary only, and the wafer bonding technique of the present invention can be utilized with various other tub arrangements which would be apparent to those of ordinary skill in the art.

Claims (6)

We claim:
1. A dielectrically isolated wafer structure comprising
a plurality of tub regions comprising monocrystalline silicon, said tub regions including sidewalls and a top and a bottom major surface;
a layer of electrically insulative material disposed to cover the sidewalls and bottom major surface of the plurality of tub regions;
conformal material disposed over the layer of electrically insulative material such that said layer of electrically insulative material is disposed between said conformal material and said plurality of tub regions, said conformal material disposed so as to form an essentially flat major surface; and
a silicon substrate bonded to the first major surface of the conformal material.
2. A dielectrically isolated wafer structure as defined in claim 1 wherein the conformal material comprises polysilicon.
3. A dielectrically isolated wafer structure as defined in claim 1 wherein the conformal material is disposed to form a layer which completely covers the layer of electrically insulative material.
4. A dielectrically isolated wafer structure as defined in claim 1 wherein the conformal material is disposed such that portions of the dielectric layer remain exposed.
5. A dielectrically isolated wafer structure as defined in claim 1 wherein the conformal material comprises silicon nitride.
6. A dielectrically isolated wafer structure as defined in claim 1 wherein the electrically insulative material comprises silicon dioxide.
US07/741,700 1990-11-05 1991-08-07 Wafer bonded dielectrically isolated structures Abandoned USH1174H (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US07/741,700 USH1174H (en) 1990-11-05 1991-08-07 Wafer bonded dielectrically isolated structures

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US07/608,955 USH1137H (en) 1990-11-05 1990-11-05 Wafer bonding technique for dielectric isolation processing
US07/741,700 USH1174H (en) 1990-11-05 1991-08-07 Wafer bonded dielectrically isolated structures

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US07/608,955 Division USH1137H (en) 1990-11-05 1990-11-05 Wafer bonding technique for dielectric isolation processing

Publications (1)

Publication Number Publication Date
USH1174H true USH1174H (en) 1993-04-06

Family

ID=27085919

Family Applications (1)

Application Number Title Priority Date Filing Date
US07/741,700 Abandoned USH1174H (en) 1990-11-05 1991-08-07 Wafer bonded dielectrically isolated structures

Country Status (1)

Country Link
US (1) USH1174H (en)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6508363B1 (en) 2000-03-31 2003-01-21 Lucent Technologies Slurry container
US7927975B2 (en) 2009-02-04 2011-04-19 Micron Technology, Inc. Semiconductor material manufacture

Non-Patent Citations (2)

* Cited by examiner, † Cited by third party
Title
"Silicon Wafer-Bonding Process Technology . . . ", T. Abe et al., Int. Symp. on Silicon-On-Insulator Tech., May 6-11, 1990.
Wolf et al., "Silicon Processing for the VLSI ERA", Lattice Press, Sunset Beach, Calif. 1986 pp. 191-195.

Cited By (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6508363B1 (en) 2000-03-31 2003-01-21 Lucent Technologies Slurry container
US7927975B2 (en) 2009-02-04 2011-04-19 Micron Technology, Inc. Semiconductor material manufacture
US20110193190A1 (en) * 2009-02-04 2011-08-11 Nishant Sinha Semiconductor material manufacture
US8389385B2 (en) 2009-02-04 2013-03-05 Micron Technology, Inc. Semiconductor material manufacture

Similar Documents

Publication Publication Date Title
US5234535A (en) Method of producing a thin silicon-on-insulator layer
US4851078A (en) Dielectric isolation process using double wafer bonding
US6309950B1 (en) Methods for making silicon-on-insulator structures
US6319333B1 (en) Silicon-on-insulator islands
US5034343A (en) Manufacturing ultra-thin wafer using a handle wafer
US5152857A (en) Method for preparing a substrate for semiconductor devices
US5236863A (en) Isolation process for VLSI
JP2717979B2 (en) Method of fabricating thin single crystal silicon islands on insulator
EP0570043B1 (en) Bicmos SOI wafer having thin and thick SOI regions of silicon
US5858858A (en) Annealing methods for forming isolation trenches
JPH04250650A (en) Flattening of integrated circuit provided with completely recessed isolation insulator
US5585661A (en) Sub-micron bonded SOI by trench planarization
US5897362A (en) Bonding silicon wafers
US6046477A (en) Dense SOI programmable logic array structure
US6218267B1 (en) Shallow trench isolation method of a semiconductor wafer
US5420064A (en) Method of manufacturing a dielectric isolation substrate
USH1137H (en) Wafer bonding technique for dielectric isolation processing
US7041547B2 (en) Methods of forming polished material and methods of forming isolation regions
US5449638A (en) Process on thickness control for silicon-on-insulator technology
US5444289A (en) Vertical and lateral isolation for a semiconductor device
USH1174H (en) Wafer bonded dielectrically isolated structures
KR100529633B1 (en) A semiconductor device using epitaxial silicon, and a manufacturing method thereof
US4571818A (en) Isolation process for high-voltage semiconductor devices
KR100511900B1 (en) Method of manufacturing SOI substrate
KR100289658B1 (en) Semiconductor Device Separation Method

Legal Events

Date Code Title Description
STCF Information on status: patent grant

Free format text: PATENTED CASE