US9818656B1 - Devices and methods for testing integrated circuit devices - Google Patents
Devices and methods for testing integrated circuit devices Download PDFInfo
- Publication number
- US9818656B1 US9818656B1 US15/602,250 US201715602250A US9818656B1 US 9818656 B1 US9818656 B1 US 9818656B1 US 201715602250 A US201715602250 A US 201715602250A US 9818656 B1 US9818656 B1 US 9818656B1
- Authority
- US
- United States
- Prior art keywords
- die
- tie bar
- site
- die site
- pins
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Active
Links
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L22/00—Testing or measuring during manufacture or treatment; Reliability measurements, i.e. testing of parts without further processing to modify the parts as such; Structural arrangements therefor
- H01L22/10—Measuring as part of the manufacturing process
- H01L22/14—Measuring as part of the manufacturing process for electrical parameters, e.g. resistance, deep-levels, CV, diffusions by electrical means
-
- G—PHYSICS
- G01—MEASURING; TESTING
- G01R—MEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
- G01R31/00—Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
- G01R31/28—Testing of electronic circuits, e.g. by signal tracer
- G01R31/2851—Testing of integrated circuits [IC]
- G01R31/2884—Testing of integrated circuits [IC] using dedicated test connectors, test elements or test circuits on the IC under test
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
- H01L21/48—Manufacture or treatment of parts, e.g. containers, prior to assembly of the devices, using processes not provided for in a single one of the subgroups H01L21/06 - H01L21/326
- H01L21/4814—Conductive parts
- H01L21/4821—Flat leads, e.g. lead frames with or without insulating supports
- H01L21/4842—Mechanical treatment, e.g. punching, cutting, deforming, cold welding
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
- H01L21/50—Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the subgroups H01L21/06 - H01L21/326, e.g. sealing of a cap to a base of a container
- H01L21/56—Encapsulations, e.g. encapsulation layers, coatings
- H01L21/561—Batch processing
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/77—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
- H01L21/78—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L22/00—Testing or measuring during manufacture or treatment; Reliability measurements, i.e. testing of parts without further processing to modify the parts as such; Structural arrangements therefor
- H01L22/30—Structural arrangements specially adapted for testing or measuring during manufacture or treatment, or specially adapted for reliability measurements
- H01L22/32—Additional lead-in metallisation on a device or substrate, e.g. additional pads or pad portions, lines in the scribe line, sacrificed conductors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/28—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
- H01L23/31—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
- H01L23/3107—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed
- H01L23/3114—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed the device being a chip scale package, e.g. CSP
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/495—Lead-frames or other flat leads
- H01L23/49503—Lead-frames or other flat leads characterised by the die pad
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/495—Lead-frames or other flat leads
- H01L23/49503—Lead-frames or other flat leads characterised by the die pad
- H01L23/4951—Chip-on-leads or leads-on-chip techniques, i.e. inner lead fingers being used as die pad
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/495—Lead-frames or other flat leads
- H01L23/49541—Geometry of the lead-frame
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/495—Lead-frames or other flat leads
- H01L23/49575—Assemblies of semiconductor devices on lead frames
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L24/31—Structure, shape, material or disposition of the layer connectors after the connecting process
- H01L24/32—Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/73—Means for bonding being of different types provided for in two or more of groups H01L24/10, H01L24/18, H01L24/26, H01L24/34, H01L24/42, H01L24/50, H01L24/63, H01L24/71
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L24/83—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L24/85—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a wire connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/91—Methods for connecting semiconductor or solid state bodies including different methods provided for in two or more of groups H01L24/80 - H01L24/90
- H01L24/92—Specific sequence of method steps
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/93—Batch processes
- H01L24/95—Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips
- H01L24/97—Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips the devices being connected to a common substrate, e.g. interposer, said common substrate being separable into individual assemblies after connecting
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L25/00—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
- H01L25/03—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes
- H01L25/04—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers
- H01L25/065—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H01L27/00
- H01L25/0655—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H01L27/00 the devices being arranged next to each other
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L25/00—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
- H01L25/50—Multistep manufacturing processes of assemblies consisting of devices, each device being of a type provided for in group H01L27/00 or H01L29/00
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/67—Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere
- H01L21/673—Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere using specially adapted carriers or holders; Fixing the workpieces on such carriers or holders
- H01L21/67303—Vertical boat type carrier whereby the substrates are horizontally supported, e.g. comprising rod-shaped elements
- H01L21/67309—Vertical boat type carrier whereby the substrates are horizontally supported, e.g. comprising rod-shaped elements characterized by the substrate support
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L22/00—Testing or measuring during manufacture or treatment; Reliability measurements, i.e. testing of parts without further processing to modify the parts as such; Structural arrangements therefor
- H01L22/20—Sequence of activities consisting of a plurality of measurements, corrections, marking or sorting steps
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L2224/31—Structure, shape, material or disposition of the layer connectors after the connecting process
- H01L2224/32—Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
- H01L2224/321—Disposition
- H01L2224/32151—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/32221—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/32245—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/4805—Shape
- H01L2224/4809—Loop shape
- H01L2224/48091—Arched
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/481—Disposition
- H01L2224/48105—Connecting bonding areas at different heights
- H01L2224/48106—Connecting bonding areas at different heights the connector being orthogonal to a side surface of the semiconductor or solid-state body, e.g. parallel layout
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/481—Disposition
- H01L2224/48135—Connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip
- H01L2224/48137—Connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip the bodies being arranged next to each other, e.g. on a common substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/481—Disposition
- H01L2224/48151—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/48221—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/48245—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic
- H01L2224/48247—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic connecting the wire to a bond pad of the item
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/49—Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
- H01L2224/491—Disposition
- H01L2224/4912—Layout
- H01L2224/49175—Parallel arrangements
- H01L2224/49176—Wire connectors having the same loop shape and height
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/73—Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
- H01L2224/732—Location after the connecting process
- H01L2224/73251—Location after the connecting process on different surfaces
- H01L2224/73265—Layer and wire connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/91—Methods for connecting semiconductor or solid state bodies including different methods provided for in two or more of groups H01L2224/80 - H01L2224/90
- H01L2224/92—Specific sequence of method steps
- H01L2224/922—Connecting different surfaces of the semiconductor or solid-state body with connectors of different types
- H01L2224/9222—Sequential connecting processes
- H01L2224/92242—Sequential connecting processes the first connecting process involving a layer connector
- H01L2224/92247—Sequential connecting processes the first connecting process involving a layer connector the second connecting process involving a wire connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/28—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
- H01L23/31—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
- H01L23/3107—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/42—Wire connectors; Manufacturing methods related thereto
- H01L24/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L24/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/42—Wire connectors; Manufacturing methods related thereto
- H01L24/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L24/49—Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/00014—Technical content checked by a classifier the subject-matter covered by the group, the symbol of which is combined with the symbol of this group, being disclosed without further technical details
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/14—Integrated circuits
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/146—Mixed devices
- H01L2924/1461—MEMS
Abstract
A method of testing includes attaching a first and second die to first and second die sites of a lead frame and forming a plurality of wire bonds coupling a plurality of pins of the first die site to the first die and a plurality of pins of the second die site to the second die. The first and second die are encapsulated. An isolation cut is performed to isolate the plurality of pins of the first die site from the plurality of pins of the second die site, while maintaining electrical connection between the first tie bar of the first die site and the first tie bar of the second die site. The first and second die are tested while providing a first power supply source to the first and second die via the first tie bars. After testing, the dies sites are fully singulated to result in packaged IC device.
Description
This disclosure relates generally to testing integrated circuit devices, and more specifically, to increasing parallelism during test and trim of integrated circuit devices.
To achieve tighter specifications than manufacturing variation will allow, integrated circuit devices such as microelectromechanical sensors (MEMS) are often trimmed. This usually involves individually measuring the response of each device and adjusting digital trim-codes stored in the device's non-volatile memory (NVM) to achieve the required specifications.
For sensors, specialized test equipment is required to stimulate the device, e.g. pressure sensors require a chamber in which the pressure can be adjusted, accelerometers require flipping or shaking, etc. Dedicated equipment imposes a fixed cost and manufacturing capacity limitations. On a per-unit basis, significant expense is incurred, especially if the equipment is not fully utilized.
One way to reduce cost is increase parallelism of test, i.e. make a tester that simultaneously tests increasingly more units. The per-unit cost is reduced because the fixed costs of the test operator, manufacturing floor space, etc. is spread over a larger number of units.
The usual approach is to add additional test heads to an industry standard integrated (IC) tester. The test head is specially designed to stimulate the part, e.g. shake, pressurize, etc. Testers with up to 16 heads are under development. Specialized handlers are also required to temperature-condition and automatically feed parts in and out of the test heads. Such testers handle singulated units, i.e. every production unit is individually inserted and contacted by at least one of the test heads. The cost of developing such a complex multi-head tester and associated handler is high. The throughput of such a tester is usually limited by how fast the mechanical stimuli can be applied, e.g. it takes a significant amount of time for the pressure to stabilize after the pressure is ramped. Much effort is expended to improving the speed but there are limits. The challenge grows even greater as more test-heads are added.
The present disclosure is illustrated by way of example and is not limited by the accompanying figures, in which like references indicate similar elements. Elements in the figures are illustrated for simplicity and clarity and have not necessarily been drawn to scale.
Devices and methods for configuring and testing integrated circuit devices disclosed here greatly increase test parallelism and diminish the cost of testing integrated circuit devices. At the same time, the complexity of the test hardware is greatly simplified. In selected embodiments, measurements needed to trim the sensors are collected while the devices are still in strip form, i.e. before the devices are fully singulated from the strip they are manufactured on. Thus, the tester/handler would handle and contact strips containing hundreds or thousands of units rather than individual production devices. A special wiring configuration within a strip will make it possible to simultaneously power all or a subset of the devices on the strip. The required calibration data is collected and stored within the DUTs (Device/Devices Under Test) themselves. Thus, bi-directional communication is not required. Commands can be simultaneously broadcast to all the DUTs via 2-wire communication over the power line. During the data collection, there is no need for the tester to individually contact the devices within the strip and an expensive tester is not necessary while the trim data is collected. The per-unit cost of the trim is greatly reduced because the parallelism is so high.
Each die site 104-110 is separated from the others by horizontal tie bar 122 and vertical tie bar 124, which intersect one another in the middle of lead frame strip 100 and are attached to border 102 at each end. Die sites 104 and 110 include additional tie bars 114, 116 are positioned between tie bar 124 and the horizontal portion of border 102 and are parallel to one another and to horizontal tie bar 124 and a horizontal portion of border 102. Die sites 106 and 108 also include tie bars similar in structure to tie bars 114, 116. As shown, each die site 104-110 includes four tabs 112 on which an IC device can be mounted or attached. Two of tabs 112 are formed with one side attached to tie bar 114, and the remaining two tabs 112 are formed with one side attached to tie bar 116. The other three sides of tabs 112 are not attached to any other structure on lead frame strip 100.
For each die site 104-110, pins 118 are shaped as rectangles spaced around tabs 112 and having one short side attached or formed integrally with an interior edge of border 102 and tie bars 122, 124. Spacing between pins 118 is sufficient to allow pins 118 to be electrically isolated from one another once lead frame strip 100 is singulated. In the example shown, each die site 104-110 includes four pins 118 on an adjacent side of tie bar 124, two pins on an adjacent side of tie bar 122, four pins 118 on a horizontal interior edge of border 102, and two pins on a vertical interior edge of border 102. The ends of tie bars 114, 116 also act as pins. Any suitable number and configuration of tabs 112, tie bars 114, 116, and pins 118 can be included in lead frame strip 100.
It is noted that the orientation of lead frame strip 100 may vary so the terms “horizontal” and “vertical” are used herein to denote an orthogonal relationship between elements. For example, if lead frame strip 100 is rotated 90 or 270 degrees, tie bar 124 and tie bars 114, 116, 124 will be vertical and tie bar 122 will be horizontal. In addition, when components of lead frame strip 100 are described as being attached or connected to lead frame strip 100, although a mechanical coupling is possible, the terms “attached” and “connected” are also used to describe embodiments where components are formed integrally with the structure of lead frame strip 100, such as by stamping, punching, etching, cutting, molding, or using another suitable technique to form lead frame strip 100.
Referring to FIGS. 1 and 2 , FIG. 2 is a top perspective view of an embodiment of an unsingulated IC device assembly 200 on lead frame strip 100 of FIG. 1 overmolded with mold compound or encapsulant 202 in accordance with the present invention. Beneath encapsulant 202, semiconductor die (not shown) containing integrated circuitry for processing, memory, and/or sensor devices are mounted or attached to tabs 112 and wire bonds (not shown) are formed between the semiconductor die and pins 118, between one of more of pins 118 and border 102, and between adjacent sections of border 102, as further described herein. Encapsulant 202 may be formed of any material suitable for protecting the semiconductor die and wire bonds on lead frame strip 100 from corrosive or harmful environmental conditions. Examples of suitable encapsulant 202 include epoxy, ceramic, silicone, and polyurethane compounds, among others. Additives such as fillers, catalysts, mold release material, pigment, flame retardants, adhesion promoters, ion traps, and stress relievers may be added to encapsulant 202, as needed. Encapsulant 202 can be formed by injection molding, compression molding, or other suitable technique.
In addition to encapsulant 202 being formed on the top side of lead frame strip 100, step-cuts, or channels 204, 206, 208 are formed in a bottom side of lead frame strip 100. Additional channels or step- cuts 302, 304, 306 are shown in FIG. 3 , which is a bottom perspective view of an embodiment of unsingulated assembly 200 of FIG. 2 on lead frame strip 100 of FIG. 1 . As shown, step- cuts 204, 206, and 208 are parallel to one another, and step- cuts 302, 304, 306 are parallel to one another and perpendicular to step- cuts 204, 206, 208. The term “step-cut” refers to the cuts on the bottom of assembly 200 that partially cut through lead frame strip 100 and encapsulant 202. Step- cuts 204, 206, 208, 302, 304, 306 create a small ledge, for example ledge 308, around die sites 104-110. When assembly 200 is singulated and a singulated device is soldered to another surface such as a printed circuit board, step-cut ledge 308 can facilitate formation of a solder fillet that extends beyond the boundary of the part allowing for optical inspection of the solder joints.
Step- cuts 204, 208 are formed in the bottom of assembly 200 to remove respective vertical portions of border 102, pins 118, and encapsulant 202 between pins 118 along the entire width of assembly 200. Step- cuts 302, 306 are formed to remove respective horizontal portions of border 102, pins 118, and encapsulant 202 between pins 118 along the entire length of assembly 200. Step-cut 206 is formed to remove a portion of tie bar 122, pins 118, and encapsulant 202 between pins 118. Step-cut 304 is formed to remove a portion of tie bar 124, pins 118, and encapsulant 202 between pins 118.
Referring to FIGS. 2, 3, and 4 , FIG. 4 is a top perspective view of assembly 200 of FIGS. 2 and 3 with isolation cuts 402, 404, 406, 408, 410, 412 in accordance with the present invention. Isolation cuts 402, 404, 406, 408, 410, 412 are formed in a respective one of step- cuts 204, 206, 208, 302, 304, 306 but are not as wide as step- cuts 204, 206, 208, 302, 304, 306. Isolation cuts 402, 404, 406, 408, 410, 412 are formed all the way through the thickness of lead frame strip 100 so that pins 118 and tie bars 114, 116 are separated from border 102 and tie bars 122, 124. Tabs 112 remain attached to tie bars 114, 116 but tie bars 114, 116 for each die site 104-110 are separated and electrically isolated from one another with cuts 404 and 410 except for bond wires 512, 516, 518 shown in FIG. 5 that are not yet cut.
The partially singulated assembly 200 of FIG. 5 can be used to test the functionally of IC devices 502-508 and/or to collect the sensor measurements required to trim sensors. In contrast to the existing approach of handling singulated packaged IC devices individually, in the new approach, an entire assembly 200 containing hundreds or thousands of packaged IC devices as part of assembly 200 can be handled simultaneously.
As an example of a test flow for a System On Chip (SOC) device with processor, sensor, and non-volatile memory (NVM) circuitry structures, consider a partially singulated assembly 200 oriented in a +1 g gravitational field. Power is applied to assembly 200 by contacting supply rails VDD and VSS on respective sides of border 102. IC devices 502-508 wake up, measure z-axis acceleration, and store the result in the NVM. The tester removes power from assembly 200. Next, assembly 200 is flipped to realize a −1 g acceleration. Power is applied a second time. IC devices 502-508 wake up again, take a z-axis acceleration measurement, and store the result in NVM. Assembly 200 is powered down again. This process continues until all the required sensor measurements are obtained and stored in NVM. After all measurements are taken and stored in the NVM, assembly 200 is fully singulated. At final test, the trim measurement data is read from the NVM, the correct trim coefficients are calculated and written to an appropriate trim register in the NVM. Such a process simplifies test flow, given the fact that IC devices 502-508 cycle through a specific sequence of states advancing one state each time the device is powered up. For example, the flow might be to measure +1 g acceleration at 25 degrees C., then −1 g acceleration at 25 degrees C., then 100 kPascals pressure at 25 degrees C., 900 kPascals at 25 degrees C., etc. Such an approach does not require any communication, other than the application of power, from the tester to IC devices 502-508 under test or from devices 502-508 to the tester. Only a power supply and the equipment that produces the stimuli for the sensors and/or other component(s) being tested are required while collecting the test measurement data.
In other embodiments, two-wire communication between assembly 200 and a tester can be included for increased flexibility. With the addition of two-wire communication, instead of directly proceeding to the next state when assembly 200 is powered up in a defined test flow, IC devices 502-508 loop continuously while polling the supply voltage VDD waiting for a specific synchronization pattern. After the synchronization pattern is observed, IC devices 502-508 can decode a command that follows the sync pulse. IC devices 502-508 then execute a firmware function or built-in self-test (GIST) routine that is associated with the decoded command. Using this methodology, the test flow is more flexible. If a malfunction occurs at one trim measurement step, the step can be repeated. The cost of the added flexibility is that the power supply that powers the strip will need to generate the required signaling waveform. For example, a waveform generator controlling a power supply or a controlled power supply could be used. If IC devices 502-508 under test do not include a processor, additional circuitry may also be required to observe the synchronization pattern and decode the test command. Note that other signals can be communicated to IC devices 502-508 in addition to, or instead of, supply voltages VSS and VDD
Referring to FIGS. 7 and 8 , FIG. 7 is a perspective view of a single lead frame in lead frame strip 100 of FIG. 1 without encapsulant 202 around IC device 502, die site 104, or bond wires 512, 516, 518 after singulation cuts 602, 604, 606, 607, 608, 610 have been made in accordance with the present invention. FIG. 8 is a perspective view of singulated IC device 612 with encapsulant 202 on IC device 502, die site 104, and bond wires 504, 516, 518. Bond wires 516, 518 used to connect die sites 104-110 to one another and to power supply rails VSS, VDD are cut during singulation but may be visible on the side of packaged device 612. Pins 120, 118 and the ends of tie bars 114, 116 are exposed through encapsulant 202 ready to be placed in contact with another component or a substrate such as a printed circuit board. It is not anticipated that bond wires 516, 518 being exposed at the edges of encapsulant 202 will present significant risk because bond wires 516, 518 are connected to tie bars 114, 116 that are already exposed to the environment.
Each die site 904-910 is separated from the others by horizontal tie bar 922 and vertical tie bar 924, which intersect one another in the middle of lead frame strip 900 and are attached to border 902 at each end. Die sites 904 and 910 include additional tie bars 914, 916 are positioned between tie bar 924 and the horizontal portion of border 902 and are parallel to one another and to horizontal tie bar 924 and a horizontal portion of border 902. Die sites 906 and 908 also include tie bars similar in structure to tie bars 914, 916. As shown, each die site 904-910 includes four tabs 912 on which an IC device can be mounted or attached. Two of tabs 912 are formed with one side attached to tie bar 914, and the remaining two tabs 912 are formed with one side attached to tie bar 916. The other three sides of tabs 912 are not attached to any other structure on lead frame strip 900.
For each die site 904-910, pins 918 are shaped as rectangles spaced around tabs 912 and having one short side attached or formed integrally with an interior edge of border 902 and tie bars 922, 924. Spacing between pins 918 is sufficient to allow pins 918 to be electrically isolated from one another once lead frame strip 900 is singulated. In the example shown, each die site 904-910 includes four pins 920 on an adjacent side of tie bar 924, two pins on an adjacent side of tie bar 922, four pins 918 on a horizontal interior edge of border 902, and two pins on a vertical interior edge of border 902. The ends of tie bars 914, 916 are also used as pins. Any suitable number and configuration of tabs 912, tie bars 914, 916, and pins 918 can be included in lead frame strip 900, however.
Notch 928 starts at an edge of border 902 and extends to tie bar 916 in die site 910. Notch 928 continues on the other side of tie bar 916 in die site 910 down to tie bar 916 in die site 908. Notch 928 continues on the other side of tie bar 916 in die site 908 around the inner edge of border 902 past die sites 908 and 96 and up to notch 926 in the opposing side of border 902.
The thickness of tie bars 922 and 924 is the same as the thickness of border 902 where notches 926 and 928 are located. The thickness of the remaining components in lead frame strip 900 including tabs 912, tie bars 914, 916, and pins 918, 920 is greater than the thickness of border 902 where notches 926 and 928 are located and tie bars 922 and 924.
It is noted that the orientation of lead frame strip 900 may vary so the terms “horizontal” and “vertical” are used herein to denote an orthogonal relationship between elements. For example, if lead frame strip 900 is rotated 90 or 270 degrees, tie bar 924 and tie bars 914, 916, 922 will be vertical and tie bar 924 will be horizontal. In addition, when components of lead frame strip 900 are described as being attached or connected to lead frame strip 900, although a mechanical coupling is possible, the terms “attached” and “connected” are also used to describe embodiments where components are formed integrally with the structure of lead frame strip 900, such as by stamping, punching, etching, cutting, molding, or using another suitable technique to form lead frame strip 900.
Referring to FIGS. 9 and 10 , FIG. 10 is a top perspective view of an embodiment of an unsingulated IC device assembly 1000 on lead frame strip 900 of FIG. 9 overmolded with mold compound or encapsulant 1002 in accordance with the present invention. Beneath encapsulant 1002, semiconductor die (not shown) containing integrated circuitry for processing, memory, and/or sensor devices are mounted or attached to tabs 912 and wire bonds (not shown) are formed between the semiconductor die and pins 918, between one of more of pins 918 and border 902, and between adjacent sections of border 902, as further described herein. Encapsulant 1002 may be formed of any material suitable for protecting the semiconductor die and wire bonds on lead frame strip 900 from corrosive or harmful environmental conditions. Examples of suitable encapsulant 1002 include epoxy, ceramic, silicone, and polyurethane compounds, among others. Additives such as fillers, catalysts, mold release material, pigment, flame retardants, adhesion promoters, ion traps, and stress relievers may be added to encapsulant 1002, as needed. Encapsulant 1002 can be formed by injection molding, compression molding, or other suitable technique.
In addition to encapsulant 1002 being formed on the top side of lead frame strip 900, step-cuts, or channels 1004, 1006, 1008 are formed in a bottom side of lead frame strip 900. As shown, step- cuts 1004, 1006, and 1008 are parallel to one another. Additional channels or step-cuts (not shown) can be included on the bottom side of lead frame strip 900, and can also be parallel to one another and perpendicular to step- cuts 1004, 1006, 1008. The term “step-cut” refers to the cuts on the bottom of assembly 1000 that partially cut through lead frame strip 900 and encapsulant 1002. Step- cuts 1004, 1006, 1008 create a small ledge around die sites 904-910. When assembly 1000 is singulated and a singulated device is soldered to another surface such as a printed circuit board, the step-cut ledge can facilitate formation of a solder fillet that extends beyond the boundary of the part allowing for optical inspection of the solder joints.
Step- cuts 1004, 1008 are formed in the bottom of assembly 1000 to remove respective vertical portions of border 902, pins 918, and encapsulant 1002 between pins 918 along the entire width of assembly 1000. Additional step-cuts (not shown) are formed to remove respective horizontal portions of border 902, pins 918, and encapsulant 1002 between pins 918 along the entire length of assembly 1000. Step-cut 1006 is formed to remove a portion of tie bar 922, pins 918, and encapsulant 1002 between pins 918. An additional step-cut (not shown) removes a portion of tie bar 924, pins 918, and encapsulant 1002 between pins 918.
Referring to FIGS. 10, 11 and 12 , FIG. 11 is a top perspective view of assembly 1000 with isolation cuts 1102, 1104, 1106 in accordance with the present invention. Isolation cuts 1102, 1104, 1106 are formed in a respective one of step- cuts 1004, 1006, 1008 but are not as wide as step- cuts 1004, 1006, 1008. Isolation cuts 1102, 1104, 1106 are made along the vertical direction, and additional isolation cuts (not shown) are made in the horizontal direction. Isolation cuts 1102, 1104, 1106 are formed through the entire thickness of tie bars 922, 924, thereby removing tie bars 922, 924 and notches 926, 928. After isolation cuts 1102-1106 are made, pins 918, 920 are separated from border 902 and tie bars 922, 924. Tabs 912 remain attached to tie bars 914, 916. Tie bar 914 remain connected VDD and VSS supply rails.
Referring to FIGS. 9 and 12 , FIG. 12 is a top perspective view of assembly 1000 of FIG. 10 without encapsulant 1002 around IC devices 1204-1210 and wire bonds 1212-1218 to show a more detailed view of isolation cuts 1102, 1104, 1106 of FIG. 11 in accordance with the present invention. Notice that isolation cuts 1102, 1104, 1106 isolate IC devices 1204-1210 from one another except where extra tie- bar bond wires 1216, 1218 are formed. Border 902 is separated into two sections by isolation cuts 1102 and 1106. One section of border 902 forms a rail on which supply voltage VDD can be applied. The other section of border 902 forms another rail to which supply voltage VSS can be coupled. The VDD and VSS rails are electrically isolated from one another by isolation cuts 1102 and 1106. Bond wires 1216 are formed between tie bars 914 and respective IC devices 1204-1210 to couple IC devices 1204-1210 to the VDD supply rail. Bond wires 1218 are formed between tie bars 916 and respective IC devices 1204-1210 to couple IC devices 1204-1210 to the VSS supply rail. In addition, bond wires 1212 are formed between each of IC devices 1204-1210 and pins 918. Note that tie bars 914, 916 remain connected between die sites 904 and 910, and between die sites 906 and 908 so that each die site 904-910 is connected to both the VDD and VSS supply rails by wire bonds 1216 ad 1218, respectively.
Although only one IC device 1204-1210 is shown per each die site 904-910, additional die can be stacked with or mounted alongside IC devices 1204-1210 to provide additional processing, memory storage, and/or sensor capabilities.
The tie bars 914, 916 and bond wires 1216, 1218 facilitate the routing of power and ground to every die site 904-910. Thus, by applying power to the VDD and VSS rails, every IC device 1204-1210 can be powered simultaneously. In other embodiments, several smaller sub-domains may be formed with a different arrangement of isolation cuts, and activated at the same time by separate power supplies at different supply voltage levels.
The partially singulated assembly 1000 of FIG. 12 can be used to test the functionally of IC devices 1204-1210 and/or to collect the sensor measurements required to trim sensors, as described hereinabove for FIG. 5 . In contrast to the existing approach of handling singulated packaged IC devices individually, in the new approach, an entire assembly 1000 containing hundreds or thousands of packaged IC devices as part of assembly 1000 can be handled simultaneously.
Referring to FIGS. 13 and 14 , FIG. 13 is a perspective view of a singulated packaged IC device 1300 in lead frame strip 900 of FIG. 9 with encapsulant 1002 around IC device 1204, die site 904, and bond wires 1212, 1216, 1218 after singulation cuts have been made in accordance with the present invention. FIG. 14 is a perspective view of the bottom of singulated IC device 1300. Note that no bond wires are exposed through encapsulant 1002.
By now it should be appreciated that in some embodiments, there has been provided a method of testing multiple die that can comprise attaching a first die (502, 1204) to a first die site (104, 904) of a lead frame strip (100, 900) and a second die (504, 1206) to a second die site (106, 906) of the lead frame strip. The first die site includes a first tab (112, 912), a first tie bar (114, 914) extending between opposite sides of the first die site and connected to the first tab of the first die site, and a plurality of pins (118, 120, 918, 920). The first die is attached to the first tab of the first die site. The second die site includes a first tab (112, 912), a first tie bar (114, 914) extending between opposite sides of the first die site and connected to the first tab of the second die site, and a plurality of pins (118, 120, 918, 920). The second die is attached to the first tab of the second die site. A plurality of wire bonds (514, 512, 1212) are formed coupling the plurality of pins of the first die site to the first die and coupling the plurality of pins of the second die site to the second die. The first and second die are encapsulated (202, 1002). An isolation cut (402-408, 1102-1108) is performed to isolate the plurality of pins of the first die site from the plurality of pins of the second die site and from the lead frame strip, while maintaining an electrical connection between the first tie bar of the first die site and the first tie bar of the second die site. After performing the isolation cut, the first and second die are tested while providing a first power supply source (VDD, VSS) to the first and second die via the first tie bars. After testing, the first and second die sites are fully isolated to result in first and second singulated packaged integrated circuit (IC) devices (612, 1300).
In another aspect, the method can further comprise, prior to the encapsulating, forming an intra die site wire bond (518) coupling the first tie bar of the first die site to the first tie bar of the second die site.
In another aspect, the isolation cut can be performed by cutting the lead frame strip between the first and second die sites to isolate the plurality of pins of the first die site from the plurality of pins of the second die site, and partially cutting into the encapsulant. The intra die site wire bond remains uncut to maintain electrical connection between the first tie bar of the first die site and the first tie bar of the second die site.
In another aspect, the method can further comprise, prior to encapsulating, forming a lead frame wire bond (512) coupling the first tie bar of the first die site to a first portion of the lead frame strip.
In another aspect, the first tie bar of each of the first and second die sites can have a thickness that is the same as a thickness of the plurality of pins of each of the first and second die sites.
In another aspect, the isolation cut can be performed by cutting the lead frame strip between the first and second die sites through the entire thickness of the plurality of pins of the first and second die sites to isolate the plurality of pins of the first die site from the plurality of pins of the second die site but not cutting through the entire thickness of the first tie bar of the first die site and the first tie bar of the second die site between the first and second die sites such that the electrical connection between the first tie bar of the first die site and the first tie bar of the second die site is maintained.
In another aspect, the isolation cut can be performed by cutting through the entire thickness of the second tie bar of the second die site to form a separation between the second tie bar and the lead frame strip.
In another aspect, the isolation cut maintains electrical connection between the first tie bar of the first die site and a first portion of the lead frame strip, wherein during testing, the first power supply source is only coupled to the first portion of the lead frame strip.
In another aspect, the first die site can further include a second tab, and a second tie bar extending between opposite sides of the die site and connected to the second tab of the first die site. The first die can also be attached to the second tab of the first die site. The second die site can further include a second tab, and a second tie bar extending between opposite sides of the die site and connected to the second tab of the second die site. The second die can also be attached to the second tab of the second die site.
In another aspect, the method can further comprise, prior to the encapsulating, forming a first intra die site wire bond coupling the first tie bar of the first die site to the first tie bar of the second die site and a second intra die site wire bond coupling the second tie bar of the first die site to the second tie bar of the second die site.
In another aspect, the isolation cut can be performed by cutting the lead frame strip between the first and second die sites to isolate the plurality of pins of the first die site from the plurality of pins of the second die site and partially cutting into the encapsulant. The first intra die site wire bond remains uncut to maintain electrical connection between the first tie bar of the first die site and the first tie bar of the second die site and the second intra die site wire bond remains uncut to maintain electrical connection between the second tie bar of the first die site and the second tie bar of the second die site.
In another aspect, the first tie bar and the second tie bar of each of the first and second die sites can have a thickness that is the same as a thickness of the plurality of pins of each of the first and second die sites.
In another aspect, the isolation cut can be performed by cutting the lead frame strip between the first and second die sites through the entire thickness of the plurality of pins of the first and second die sites to isolate the plurality of pins of the first die site from the plurality of pins of the second die site but not cutting through the entire thickness of the first tie bar and the second tie bar of each of the first and second die sites between the first and second die sites to maintain electrical connection between the first tie bar of the first die site and the first tie bar of the second die site and to maintain electrical connection between the second tie bar of the first die site and the second tie bar of the second die site.
In another aspect, the isolation cut can isolate a first portion of the lead frame strip from a second portion of the lead frame strip while maintaining electrical connection between the first tie bar of both the first and second die sites and the first portion of the lead frame strip and between the second tie bar of both the first and second die sites and the second portion of the lead frame strip. During testing, a power supply source is connected between to the first portion of the lead frame strip and the second portion of the lead frame strip.
In another aspect, a portion of the first tie bar of the first die site is at least partially routed through the first packaged IC device and a portion of the second tie bar of the first die site is at least partially routed through the second packaged IC device.
In further embodiments, a packaged semiconductor device can comprise a tab, a tie bar extending between opposite ends of the packaged semiconductor device and connected to the tab, a plurality of pins, a die attached to the tab, a plurality of wire bonds connected between the plurality of pins and the die, a mold compound surrounding the die and wire bonds, and at least partially surrounding the plurality of pins and tie bar, such that an end portion of each of the plurality of pins and end portions of the tie bar are exposed at minor sides of the packaged semiconductor device. A partial wire bond can have one end connected to the tie bar and a second end extending to a minor side of the packaged semiconductor device such that it is exposed through the mold compound.
In another aspect, the tie bar is at least partially routed through the packaged semiconductor device.
In another aspect, the partial wire bond can be exposed through the mold compound at a same minor side as an end portion of the tie bar to which the partial wire bond is connected.
In another aspect, the packaged semiconductor device can further comprise a second tab, and a second tie bar extending between opposite ends of the packaged semiconductor device and connected to the second tab. The die can also be attached to the second tab. The mold compound at least partially surrounds the second tie bar such that end portions of the second tie bar are exposed at minor sides of the packaged semiconductor device. A second partial wire bond can have one end connected to the second tie bar and a second end extending to a second minor side of the packaged semiconductor device such that the second partial wire bond is exposed through the mold compound.
In another aspect, the tie bar routes a first power source signal and the second tie bar routes a second power source signal.
Although the disclosure is described herein with reference to specific embodiments, various modifications and changes can be made without departing from the scope of the present disclosure as set forth in the claims below. Accordingly, the specification and figures are to be regarded in an illustrative rather than a restrictive sense, and all such modifications are intended to be included within the scope of the present disclosure. Any benefits, advantages, or solutions to problems that are described herein with regard to specific embodiments are not intended to be construed as a critical, required, or essential feature or element of any or all the claims.
The term “coupled,” as used herein, is not intended to be limited to a direct coupling or a mechanical coupling.
Furthermore, the terms “a” or “an,” as used herein, are defined as one or more than one. Also, the use of introductory phrases such as “at least one” and “one or more” in the claims should not be construed to imply that the introduction of another claim element by the indefinite articles “a” or “an” limits any particular claim containing such introduced claim element to disclosures containing only one such element, even when the same claim includes the introductory phrases “one or more” or “at least one” and indefinite articles such as “a” or “an.” The same holds true for the use of definite articles.
Unless stated otherwise, terms such as “first” and “second” are used to arbitrarily distinguish between the elements such terms describe. Thus, these terms are not necessarily intended to indicate temporal or other prioritization of such elements.
Claims (20)
1. A method of testing multiple die comprising:
attaching a first die to a first die site of a lead frame strip and a second die to a second die site of the lead frame strip, wherein:
the first die site includes a first tab, a first tie bar extending between opposite sides of the first die site and connected to the first tab of the first die site, and a plurality of pins, wherein the first die is attached to the first tab of the first die site;
the second die site includes a first tab, a first tie bar extending between opposite sides of the first die site and connected to the first tab of the second die site, and a plurality of pins, wherein the second die is attached to the first tab of the second die site;
forming a plurality of wire bonds coupling the plurality of pins of the first die site to the first die and coupling the plurality of pins of the second die site to the second die;
encapsulating the first and second die;
performing an isolation cut to isolate the plurality of pins of the first die site from the plurality of pins of the second die site and from the lead frame strip, while maintaining an electrical connection between the first tie bar of the first die site and the first tie bar of the second die site;
after performing the isolation cut, testing the first and second die while providing a first power supply source to the first and second die via the first tie bars; and
after the testing, fully isolating the first and second die sites to result in first and second singulated packaged integrated circuit (IC) devices.
2. The method of claim 1 , further comprising:
prior to the encapsulating, forming an intra die site wire bond coupling the first tie bar of the first die site to the first tie bar of the second die site.
3. The method of claim 2 , wherein performing the isolation cut comprises:
cutting the lead frame between the first and second die sites to isolate the plurality of pins of the first die site from the plurality of pins of the second die site, and partially cutting into the encapsulant wherein the intra die site wire bond remains uncut to maintain electrical connection between the first tie bar of the first die site and the first tie bar of the second die site.
4. The method of claim 3 , further comprising:
prior to encapsulating, forming a lead frame wire bond coupling the first tie bar of the first die site to a first portion of the lead frame strip.
5. The method of claim 1 , wherein the first tie bar of each of the first and second die sites have a thickness that is the same as a thickness of the plurality of pins of each of the first and second die sites.
6. The method of claim 5 , wherein performing the isolation cut comprises:
cutting the lead frame between the first and second die sites through the entire thickness of the plurality of pins of the first and second die sites to isolate the plurality of pins of the first die site from the plurality of pins of the second die site but not cutting through the entire thickness of the first tie bar of the first die site and the first tie bar of the second die site between the first and second die sites such that the electrical connection between the first tie bar of the first die site and the first tie bar of the second die site is maintained.
7. The method of claim 6 , wherein performing the isolation cut comprises:
cutting through the entire thickness of the second tie bar of the second die site to form a separation between the second tie bar and the lead frame strip.
8. The method of claim 1 , wherein the performing the isolation cut maintains electrical connection between the first tie bar of the first die site and a first portion of the lead frame strip wherein during testing, the first power supply source is only coupled to the first portion of the lead frame strip.
9. The method of claim 1 , wherein:
the first die site further includes a second tab, a second tie bar extending between opposite sides of the die site and connected to the second tab of the first die site, wherein the first die is also attached to the second tab of the first die site, and
the second die site further includes a second tab, a second tie bar extending between opposite sides of the die site and connected to the second tab of the second die site, wherein the second die is also attached to the second tab of the second die site.
10. The method of claim 9 , further comprising:
prior to the encapsulating, forming a first intra die site wire bond coupling the first tie bar of the first die site to the first tie bar of the second die site and a second intra die site wire bond coupling the second tie bar of the first die site to the second tie bar of the second die site.
11. The method of claim 10 , wherein performing the isolation cut comprises:
cutting the lead frame strip between the first and second die sites to isolate the plurality of pins of the first die site from the plurality of pins of the second die site and
partially cutting into the encapsulant wherein the first intra die site wire bond remains uncut to maintain electrical connection between the first tie bar of the first die site and the first tie bar of the second die site and the second intra die site wire bond remains uncut to maintain electrical connection between the second tie bar of the first die site and the second tie bar of the second die site.
12. The method of claim 9 , wherein the first tie bar and the second tie bar of each of the first and second die sites have a thickness that is the same as a thickness of the plurality of pins of each of the first and second die sites.
13. The method of claim 12 , wherein performing the isolation cut comprises:
cutting the lead frame strip between the first and second die sites through the entire thickness of the plurality of pins of the first and second die sites to isolate the plurality of pins of the first die site from the plurality of pins of the second die site but not cutting through the entire thickness of the first tie bar and the second tie bar of each of the first and second die sites between the first and second die sites to maintain electrical connection between the first tie bar of the first die site and the first tie bar of the second die site and to maintain electrical connection between the second tie bar of the first die site and the second tie bar of the second die site.
14. The method of claim 7 , wherein the performing the isolation cut isolates a first portion of the lead frame from a second portion of the lead frame strip while maintaining electrical connection between the first tie bar of both the first and second die sites and the first portion of the lead frame strip and between the second tie bar of both the first and second die sites and the second portion of the lead frame strip, wherein during testing, the first power supply source is coupled to the first portion of the lead frame strip and a second power supply source is coupled to the second portion of the lead frame strip.
15. The method of claim 1 , wherein a portion of the first tie bar of the first die site is at least partially routed through the first packaged IC device and a portion of the second tie bar of the first die site is at least partially routed through the second packaged IC device.
16. A packaged semiconductor device, comprising:
a tab;
a tie bar extending between opposite ends of the packaged semiconductor device and connected to the tab;
a plurality of pins;
a die attached to the tab;
a plurality of wire bonds connected between the plurality of pins and the die;
a mold compound surrounding the die and wire bonds, and at least partially surrounding the plurality of pins and tie bar, such that an end portion of each of the plurality of pins and end portions of the tie bar are exposed at minor sides of the packaged semiconductor device;
a partial wire bond having one end connected to the tie bar and having a second end extending to a minor side of the packaged semiconductor device such that it is exposed by the mold compound.
17. The packaged semiconductor device of claim 16 , wherein the tie bar is at least partially routed through the packaged semiconductor device.
18. The packaged semiconductor device of claim 16 , wherein the partial wire bond is exposed by the mold compound at a same minor side as an end portion of the tie bar to which the partial wire bond is connected.
19. The packaged semiconductor device of claim 16 , further comprising:
a second tab;
a second tie bar extending between opposite ends of the packaged semiconductor device and connected to the second tab, wherein the die is also attached to the second tab, and the mold compound at least partially surrounds the second tie bar such that end portions of the second tie bar are exposed at minor sides of the packaged semiconductor device; and
a second partial wire bond having one end connected to the second tie bar and having a second end extending to a second minor side of the packaged semiconductor device such that the second partial wire bond is exposed by the mold compound.
20. The packaged semiconductor device of claim 19 , wherein the tie bar routes a first power source signal and the second tie bar routes a second power source signal.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US15/602,250 US9818656B1 (en) | 2017-05-23 | 2017-05-23 | Devices and methods for testing integrated circuit devices |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US15/602,250 US9818656B1 (en) | 2017-05-23 | 2017-05-23 | Devices and methods for testing integrated circuit devices |
Publications (1)
Publication Number | Publication Date |
---|---|
US9818656B1 true US9818656B1 (en) | 2017-11-14 |
Family
ID=60255690
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US15/602,250 Active US9818656B1 (en) | 2017-05-23 | 2017-05-23 | Devices and methods for testing integrated circuit devices |
Country Status (1)
Country | Link |
---|---|
US (1) | US9818656B1 (en) |
Cited By (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20190051584A1 (en) * | 2017-08-09 | 2019-02-14 | Semtech Corporation | Side-Solderable Leadless Package |
DE102018102034A1 (en) * | 2018-01-30 | 2019-08-01 | Tdk Electronics Ag | A method of testing a plurality of sensor devices, a plate for use in the method, and a sensor component made by the method |
US11127645B2 (en) | 2019-06-19 | 2021-09-21 | Nxp Usa, Inc. | Grounding lids in integrated circuit devices |
Citations (12)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5982042A (en) * | 1996-03-18 | 1999-11-09 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor wafer including semiconductor device |
US6365443B1 (en) * | 1999-08-26 | 2002-04-02 | Fujitsu Limited | Method of manufacturing a semiconductor device having data pads formed in scribed area |
US20050151248A1 (en) * | 1997-09-30 | 2005-07-14 | Alpha Omega Semiconductor Limited | Inter-dice signal transfer methods for integrated circuits |
US7030469B2 (en) | 2003-09-25 | 2006-04-18 | Freescale Semiconductor, Inc. | Method of forming a semiconductor package and structure thereof |
US20070296090A1 (en) * | 2006-06-21 | 2007-12-27 | Hembree David R | Die package and probe card structures and fabrication methods |
US20120066899A1 (en) | 2007-11-05 | 2012-03-22 | Utac Thai Limited | Qfn process for strip test |
US20120242402A1 (en) * | 2011-03-25 | 2012-09-27 | Kabushiki Kaisha Toshiba | Semiconductor device and wafer |
US20130001761A1 (en) * | 2011-07-03 | 2013-01-03 | Rogren Philip E | Lead carrier with thermally fused package components |
US20130037927A1 (en) * | 2011-08-11 | 2013-02-14 | Philip E. Rogren | Lead carrier with multi-material print formed package components |
US8836091B1 (en) | 2013-03-12 | 2014-09-16 | Freescale Semiconductor, Inc. | Lead frame for semiconductor package with enhanced stress relief |
US20140299911A1 (en) * | 2011-12-20 | 2014-10-09 | Osram Opto Semiconductors Gmbh | Method for Producing Optoelectronic Semiconductor Components, Lead Frame Composite, and Optoelectronic Semiconductor Component |
US9285422B2 (en) | 2012-05-07 | 2016-03-15 | Freescale Semiconductor Inc. | Tester and method for testing a strip of devices |
-
2017
- 2017-05-23 US US15/602,250 patent/US9818656B1/en active Active
Patent Citations (12)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5982042A (en) * | 1996-03-18 | 1999-11-09 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor wafer including semiconductor device |
US20050151248A1 (en) * | 1997-09-30 | 2005-07-14 | Alpha Omega Semiconductor Limited | Inter-dice signal transfer methods for integrated circuits |
US6365443B1 (en) * | 1999-08-26 | 2002-04-02 | Fujitsu Limited | Method of manufacturing a semiconductor device having data pads formed in scribed area |
US7030469B2 (en) | 2003-09-25 | 2006-04-18 | Freescale Semiconductor, Inc. | Method of forming a semiconductor package and structure thereof |
US20070296090A1 (en) * | 2006-06-21 | 2007-12-27 | Hembree David R | Die package and probe card structures and fabrication methods |
US20120066899A1 (en) | 2007-11-05 | 2012-03-22 | Utac Thai Limited | Qfn process for strip test |
US20120242402A1 (en) * | 2011-03-25 | 2012-09-27 | Kabushiki Kaisha Toshiba | Semiconductor device and wafer |
US20130001761A1 (en) * | 2011-07-03 | 2013-01-03 | Rogren Philip E | Lead carrier with thermally fused package components |
US20130037927A1 (en) * | 2011-08-11 | 2013-02-14 | Philip E. Rogren | Lead carrier with multi-material print formed package components |
US20140299911A1 (en) * | 2011-12-20 | 2014-10-09 | Osram Opto Semiconductors Gmbh | Method for Producing Optoelectronic Semiconductor Components, Lead Frame Composite, and Optoelectronic Semiconductor Component |
US9285422B2 (en) | 2012-05-07 | 2016-03-15 | Freescale Semiconductor Inc. | Tester and method for testing a strip of devices |
US8836091B1 (en) | 2013-03-12 | 2014-09-16 | Freescale Semiconductor, Inc. | Lead frame for semiconductor package with enhanced stress relief |
Cited By (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20190051584A1 (en) * | 2017-08-09 | 2019-02-14 | Semtech Corporation | Side-Solderable Leadless Package |
US10892211B2 (en) * | 2017-08-09 | 2021-01-12 | Semtech Corporation | Side-solderable leadless package |
US11810842B2 (en) | 2017-08-09 | 2023-11-07 | Semtech Corporation | Side-solderable leadless package |
DE102018102034A1 (en) * | 2018-01-30 | 2019-08-01 | Tdk Electronics Ag | A method of testing a plurality of sensor devices, a plate for use in the method, and a sensor component made by the method |
US11327061B2 (en) | 2018-01-30 | 2022-05-10 | Tdk Corporation | Method for testing a multitude of sensor devices, panel for use in the method and sensor component produced by the method |
US11127645B2 (en) | 2019-06-19 | 2021-09-21 | Nxp Usa, Inc. | Grounding lids in integrated circuit devices |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US9818656B1 (en) | Devices and methods for testing integrated circuit devices | |
US6392427B1 (en) | Testing electronic devices | |
US4701781A (en) | Pre-testable semiconductor die package | |
US6091250A (en) | Discrete die burn-in for nonpackaged die | |
US4801561A (en) | Method for making a pre-testable semiconductor die package | |
US6048744A (en) | Integrated circuit package alignment feature | |
US6806494B2 (en) | Method and apparatus for wafer-level burn-in and testing of integrated circuits | |
US9231179B2 (en) | Method for producing optoelectronic semiconductor components, lead frame composite, and optoelectronic semiconductor component | |
CN101669202A (en) | Leadframe configuration to enable strip testing of sot-23 packages and the like | |
JP2004138405A (en) | Probe for measuring semiconductor device | |
US20110089966A1 (en) | Apparatus and systems for processing signals between a tester and a plurality of devices under test | |
US7656173B1 (en) | Strip socket having a recessed portions in the base to accept bottom surface of packaged semiconductor devices mounted on a leadframe for testing and burn-in | |
US20080169467A1 (en) | Semiconductor device | |
US20130330846A1 (en) | Test vehicles for encapsulated semiconductor device packages | |
DE102011053434A1 (en) | Component for use as a double-sided sensor housing | |
US20070077732A1 (en) | Semiconductor device and a manufacturing method of the same | |
JP2014062828A (en) | Pattern matching method and semiconductor device manufacturing method | |
JP2004138391A (en) | Method for manufacturing semiconductor device | |
JP2004063616A (en) | Lead frame, manufacturing method of semiconductor device using the same and electric characteristic inspecting method of small-sized element | |
KR101991073B1 (en) | Space Transformer for Probe Card and Manufacturing Method Thereof | |
US5872449A (en) | Semiconductor package qualification chip | |
US20150061709A1 (en) | Method for forming a packaged semiconductor device | |
KR101171105B1 (en) | contact probe holder | |
CN219285339U (en) | Aging testing device | |
KR0163870B1 (en) | Known good die test lead frame |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: NXP USA, INC., TEXAS Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:SCHLARMANN, MARK EDWARD;DANIELS, DWIGHT LEE;HOOPER, STEPHEN RYAN;AND OTHERS;SIGNING DATES FROM 20170517 TO 20170522;REEL/FRAME:042470/0765 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 4 |