US9362958B2 - Single chip signal splitting carrier aggregation receiver architecture - Google Patents

Single chip signal splitting carrier aggregation receiver architecture Download PDF

Info

Publication number
US9362958B2
US9362958B2 US13/411,444 US201213411444A US9362958B2 US 9362958 B2 US9362958 B2 US 9362958B2 US 201213411444 A US201213411444 A US 201213411444A US 9362958 B2 US9362958 B2 US 9362958B2
Authority
US
United States
Prior art keywords
receiver
signal
routing
low noise
stage
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Active, expires
Application number
US13/411,444
Other versions
US20130231064A1 (en
Inventor
Prasad Srinivasa Siva Gudem
Gurkanwal Singh Sahota
Li-Chung Chang
Christian Holenstein
Frederic Bossu
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Qualcomm Inc
Original Assignee
Qualcomm Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Qualcomm Inc filed Critical Qualcomm Inc
Priority to US13/411,444 priority Critical patent/US9362958B2/en
Assigned to QUALCOMM INCORPORATED reassignment QUALCOMM INCORPORATED ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: SAHOTA, GURKANWAL SINGH, BOSSU, FREDERIC, HOLENSTEIN, CHRISTIAN, CHANG, LI-CHUNG, GUDEM, PRASAD SRINIVASA SIVA
Priority to JP2014560109A priority patent/JP6246743B2/en
Priority to CN201380011850.5A priority patent/CN104137423B/en
Priority to PCT/US2013/028742 priority patent/WO2013131051A1/en
Priority to EP13714048.9A priority patent/EP2820761B1/en
Priority to KR1020147027660A priority patent/KR102032524B1/en
Publication of US20130231064A1 publication Critical patent/US20130231064A1/en
Publication of US9362958B2 publication Critical patent/US9362958B2/en
Application granted granted Critical
Active legal-status Critical Current
Adjusted expiration legal-status Critical

Links

Images

Classifications

    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04BTRANSMISSION
    • H04B1/00Details of transmission systems, not covered by a single one of groups H04B3/00 - H04B13/00; Details of transmission systems not characterised by the medium used for transmission
    • H04B1/005Details of transmission systems, not covered by a single one of groups H04B3/00 - H04B13/00; Details of transmission systems not characterised by the medium used for transmission adapting radio receivers, transmitters andtransceivers for operation on two or more bands, i.e. frequency ranges
    • H04B1/0053Details of transmission systems, not covered by a single one of groups H04B3/00 - H04B13/00; Details of transmission systems not characterised by the medium used for transmission adapting radio receivers, transmitters andtransceivers for operation on two or more bands, i.e. frequency ranges with common antenna for more than one band
    • H04B1/0057Details of transmission systems, not covered by a single one of groups H04B3/00 - H04B13/00; Details of transmission systems not characterised by the medium used for transmission adapting radio receivers, transmitters andtransceivers for operation on two or more bands, i.e. frequency ranges with common antenna for more than one band using diplexing or multiplexing filters for selecting the desired band
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04BTRANSMISSION
    • H04B7/00Radio transmission systems, i.e. using radiation field
    • H04B7/02Diversity systems; Multi-antenna system, i.e. transmission or reception using multiple antennas
    • H04B7/04Diversity systems; Multi-antenna system, i.e. transmission or reception using multiple antennas using two or more spaced independent antennas

Definitions

  • the present disclosure relates generally to wireless devices for communication systems. More specifically, the present disclosure relates to systems and methods for a single-chip signal splitting carrier aggregation receiver architecture.
  • Electronic devices have become a part of everyday life. Small computing devices are now placed in everything from automobiles to housing locks. The complexity of electronic devices has increased dramatically in the last few years. For example, many electronic devices have one or more processors that help control the device, as well as a number of digital circuits to support the processor and other parts of the device.
  • These electronic devices may communicate wirelessly with each other and with a network. As the demand for information by these electronic devices has increased, the downlink throughput has also increased.
  • One such way to increase downlink throughput is the use of carrier aggregation. In carrier aggregation, multiple carriers may be aggregated on the physical layer to provide the required bandwidth (and thus the required throughput).
  • an electronic device may be desirable for an electronic device to maximize battery life. Because an electronic device often runs on a battery with a limited operation time, reductions in the power consumption of an electronic device may increase the desirability and functionality of the electronic device.
  • the electronic devices have also become smaller and cheaper. To facilitate both the decrease in size and the decrease in cost, additional circuitry and more complex circuitry are being used on integrated circuits. Thus, any reduction in the die area used by circuitry may reduce both the size and cost of an electronic device. Benefits may be realized by improvements to electronic devices that allow an electronic device to participate in carrier aggregation while minimizing the cost and size of the electronic device while also minimizing the power consumption of the electronic device.
  • a wireless communication device configured for receiving a multiple carrier signal.
  • the wireless communication device includes a single-chip signal splitting carrier aggregation receiver architecture.
  • the single-chip signal splitting carrier aggregation receiver architecture includes a primary antenna, a secondary antenna and a transceiver chip.
  • the single-chip signal splitting carrier aggregation receiver architecture reuses a simultaneous hybrid dual receiver path.
  • the single-chip signal splitting carrier aggregation receiver architecture may not require four antennas, a power splitter, an external low noise amplifier or die-to-die signal routing.
  • the transceiver chip may include a transmitter, a primary receiver, a secondary receiver, a tertiary receiver and a quaternary receiver. Each receiver may include multiple low noise amplifiers.
  • Each low noise amplifier may include a first stage amplifier and a second stage amplifier. The first stage amplifier may be a transconductance stage and the second stage amplifier may be a cascode stage.
  • the multiple low noise amplifiers may include multiple low noise amplifiers for a first band and multiple low noise amplifiers for a second band.
  • the first band may be a low band and the second band may be a mid band.
  • the first band may be a low band and the second band may be a high band.
  • the first band may be a mid band and the second band may be a high band.
  • a first routing may be used from the primary antenna through the primary receiver to obtain a primary inphase/quadrature signal.
  • a second routing may be used from the primary antenna through the tertiary receiver to obtain a TRx inphase/quadrature signal.
  • a third routing may be used from the secondary antenna through the secondary receiver to obtain a secondary inphase/quadrature signal.
  • a fourth routing may be used from the secondary antenna through the quaternary receiver to obtain a QRx inphase/quadrature signal.
  • the single-chip signal splitting carrier aggregation receiver architecture may be in inter-band operation.
  • the first routing may pass through a first primary receiver low noise amplifier.
  • the second routing may pass through a second primary receiver low noise amplifier.
  • the second routing may also pass through a first signal splitting stage.
  • the third routing may pass through a first secondary receiver low noise amplifier.
  • the fourth routing may pass through a second secondary receiver low noise amplifier.
  • the fourth routing may also pass through a second signal splitting stage.
  • the first signal splitting stage may include a routing between a first stage amplifier in a low noise amplifier of the primary receiver and a second stage amplifier in a low noise amplifier of the tertiary receiver.
  • the second signal splitting stage may include a routing between a first stage amplifier in a low noise amplifier of the secondary receiver and a second stage amplifier in a low noise amplifier of the quaternary receiver.
  • the first signal splitting stage may include a routing between a second stage amplifier in a low noise amplifier of the primary receiver and a mixer in the tertiary receiver.
  • the second signal splitting stage may include a routing between a second stage amplifier in a low noise amplifier of the secondary receiver and a mixer in the quaternary receiver.
  • the single-chip signal splitting carrier aggregation receiver architecture may be in intra-band operation.
  • the first routing and the second routing may pass through a primary receiver low noise amplifier.
  • the second routing may also pass through a first signal splitting stage.
  • the third routing and the fourth routing may pass through a secondary receiver low noise amplifier.
  • the fourth routing may also pass through a second signal splitting stage.
  • the first signal splitting stage may include a routing between a first stage amplifier in a low noise amplifier of the primary receiver and a second stage amplifier in a low noise amplifier of the tertiary receiver.
  • the second signal splitting stage may include a routing between a first stage amplifier in a low noise amplifier of the secondary receiver and a second stage amplifier in a low noise amplifier of the quaternary receiver.
  • the first signal splitting stage may include a routing between a second stage amplifier in a low noise amplifier of the primary receiver and a mixer in the tertiary receiver.
  • the second signal splitting stage may include a routing between a second stage amplifier in a low noise amplifier of the secondary receiver and a mixer in the quaternary receiver.
  • a method for receiving a multiple carrier signal using a single-chip signal splitting carrier aggregation receiver architecture is also described.
  • a first signal is received using a primary antenna.
  • the first signal is routed through a primary receiver on a transceiver chip in the single-chip signal splitting carrier aggregation receiver architecture to obtain a primary inphase/quadrature signal.
  • the first signal is routed through a tertiary receiver on the transceiver chip to obtain a TRx inphase/quadrature signal.
  • a second signal is received using a secondary antenna.
  • the second signal is routed through a secondary receiver on the transceiver chip to obtain a secondary inphase/quadrature signal.
  • the second signal is routed through a quaternary receiver on the transceiver chip to obtain a QRx inphase/quadrature signal.
  • the apparatus includes means for receiving a first signal using a primary antenna.
  • the apparatus also includes means for routing the first signal through a primary receiver on a transceiver chip in the single-chip signal splitting carrier aggregation receiver architecture to obtain a primary inphase/quadrature signal.
  • the apparatus further includes means for routing the first signal through a tertiary receiver on the transceiver chip to obtain a TRx inphase/quadrature signal.
  • the apparatus also includes means for receiving a second signal using a secondary antenna.
  • the apparatus further includes means for routing the second signal through a secondary receiver on the transceiver chip to obtain a secondary inphase/quadrature signal.
  • the apparatus also includes means for routing the second signal through a quaternary receiver on the transceiver chip to obtain a QRx inphase/quadrature signal.
  • FIG. 1 shows a wireless communication device for use in the present systems and methods
  • FIG. 2 is a flow diagram of a method for receiving signals using a single-chip signal splitting carrier aggregation receiver architecture
  • FIG. 3 is a block diagram illustrating a single-chip signal splitting carrier aggregation receiver architecture
  • FIG. 4 is a block diagram illustrating a single-chip signal splitting carrier aggregation receiver architecture operating in inter-band mode
  • FIG. 5 is another block diagram illustrating a single-chip signal splitting carrier aggregation receiver architecture operating in inter-band mode
  • FIG. 6 is a block diagram illustrating a single-chip signal splitting carrier aggregation receiver architecture operating in intra-band mode
  • FIG. 7 is another block diagram illustrating a single-chip signal splitting carrier aggregation receiver architecture operating in intra-band mode
  • FIG. 8 is a block diagram illustrating a signal splitting stage
  • FIG. 9 is a block diagram illustrating another signal splitting stage.
  • FIG. 10 illustrates certain components that may be included within a wireless communication device.
  • 3GPP The 3 rd Generation Partnership Project
  • 3GPP Long Term Evolution (LTE) is a 3GPP project aimed at improving the Universal Mobile Telecommunications System (UMTS) mobile phone standard.
  • UMTS Universal Mobile Telecommunications System
  • the 3GPP may define specifications for the next generation of mobile networks, mobile systems and mobile devices.
  • a mobile station or device may be referred to as a “user equipment” (UE).
  • UE user equipment
  • 3GPP specifications are based on evolved Global System for Mobile Communications (GSM) specifications, which are generally known as the Universal Mobile Telecommunications System (UMTS). 3GPP standards are structured as releases. Discussion of 3GPP thus frequently refers to the functionality in one release or another.
  • GSM Global System for Mobile Communications
  • UMTS Universal Mobile Telecommunications System
  • Release 99 specifies the first UMTS third generation (3G) networks, incorporating a CDMA air interface.
  • Release 6 integrates operation with wireless local area networks (LAN) networks and adds High Speed Uplink Packet Access (HSUPA).
  • Release 8 introduces dual downlink carriers and Release 9 extends dual carrier operation to uplink for UMTS.
  • CDMA2000 is a family of 3 rd generation (3G) technology standards that use code division multiple access (CDMA) to send voice, data and signaling between wireless devices.
  • CDMA2000 may include CDMA2000 1 ⁇ , CDMA2000 EV-DO Rev. 0, CDMA2000 EV-DO Rev. A and CDMA2000 EV-DO Rev. B.
  • 1 ⁇ or 1 ⁇ RTT refers to the core CDMA2000 wireless air interface standard. 1 ⁇ more specifically refers to 1 times Radio Transmission Technology and indicates the same radio frequency (RF) bandwidth as used in IS-95. 1 ⁇ RTT adds 64 additional traffic channels to the forward link.
  • EV-DO refers to Evolution-Data Optimized.
  • EV-DO is a telecommunications standard for the wireless transmission of data through radio signals.
  • FIG. 1 shows a wireless communication device 104 for use in the present systems and methods.
  • a wireless communication device 104 may also be referred to as, and may include some or all of the functionality of, a terminal, an access terminal, a user equipment (UE), a subscriber unit, a station, etc.
  • a wireless communication device 104 may be a cellular phone, a personal digital assistant (PDA), a wireless device, a wireless modem, a handheld device, a laptop computer, a PC card, compact flash, an external or internal modem, a wireline phone, etc.
  • a wireless communication device 104 may be mobile or stationary.
  • a wireless communication device 104 may communicate with zero, one or multiple base stations on a downlink and/or an uplink at any given moment.
  • the downlink refers to the communication link from a base station to a wireless communication device 104
  • the uplink refers to the communication link from a wireless communication device 104 to a base station.
  • Uplink and downlink may refer to the communication link or to the carriers used for the communication link.
  • a wireless communication device 104 may operate in a wireless communication system that includes other wireless devices, such as base stations.
  • a base station is a station that communicates with one or more wireless communication devices 104 .
  • a base station may also be referred to as, and may include some or all of the functionality of, an access point, a broadcast transmitter, a Node B, an evolved Node B, etc.
  • Each base station provides communication coverage for a particular geographic area.
  • a base station may provide communication coverage for one or more wireless communication devices 104 .
  • the term “cell” can refer to a base station and/or its coverage area, depending on the context in which the term is used.
  • Communications in a wireless communication system may be achieved through transmissions over a wireless link.
  • a communication link may be established via a single-input and single-output (SISO) or a multiple-input and multiple-output (MIMO) system.
  • SISO single-input and single-output
  • MIMO multiple-input and multiple-output
  • a multiple-input and multiple-output (MIMO) system includes transmitter(s) and receiver(s) equipped, respectively, with multiple (NT) transmit antennas and multiple (NR) receive antennas for data transmission.
  • SISO systems are particular instances of a multiple-input and multiple-output (MIMO) system.
  • the multiple-input and multiple-output (MIMO) system can provide improved performance (e.g., higher throughput, greater capacity or improved reliability) if the additional dimensionalities created by the multiple transmit and receive antennas are utilized.
  • the wireless communication system may utilize both single-input and multiple-output (SIMO) and multiple-input and multiple-output (MIMO).
  • the wireless communication system may be a multiple-access system capable of supporting communication with multiple wireless communication devices 104 by sharing the available system resources (e.g., bandwidth and transmit power). Examples of such multiple-access systems include code division multiple access (CDMA) systems, wideband code division multiple access (W-CDMA) systems, time division multiple access (TDMA) systems, frequency division multiple access (FDMA) systems, orthogonal frequency division multiple access (OFDMA) systems, single-carrier frequency division multiple access (SC-FDMA) systems, 3 rd Generation Partnership Project (3GPP) Long Term Evolution (LTE) systems and spatial division multiple access (SDMA) systems.
  • CDMA code division multiple access
  • W-CDMA wideband code division multiple access
  • TDMA time division multiple access
  • FDMA frequency division multiple access
  • OFDMA orthogonal frequency division multiple access
  • SC-FDMA single-carrier frequency division multiple access
  • the wireless communication device 104 may utilize signal splitting.
  • signals are directed to a specific path.
  • One form of signal splitting is current steering.
  • signal splitting refers to taking a signal from the output of a first stage amplifier (such as a transconductance stage (Gm)), splitting the signal and piping the signal into two separate second stage amplifiers (such as cascode stages (Cas)) and subsequent mixers for carrier aggregation.
  • signal splitting refers to taking a signal from the output of a second stage amplifier (such as a cascode stage (Cas)), splitting the signal and piping the signal into two separate mixers for carrier aggregation.
  • signal splitting refers to taking a signal output from a first stage amplifier (such as a transconductance stage (Gm)) and steering (or diverting or pumping) the signal into a second stage amplifier (such as a cascode stage (Cas)) and subsequent mixer in a diversity path, to be downconverted using the downconverting circuitry of the diversity receiver.
  • signal splitting refers to taking a signal output from a second stage amplifier (such as a cascode stage (Cas)) and steering (or diverting or pumping) the signal into a subsequent mixer in a diversity path to be downconverted using the downconverting circuitry of the diversity receiver.
  • the signal steering herein is current steering. However, voltage steering may also be used.
  • a signal output from a first stage amplifier such as a transconductance stage (Gm)
  • a second stage amplifier such as a cascode stage (Cas)
  • subsequent mixer in a diversity path to be downconverted using downconverting circuitry of the diversity receiver.
  • a signal output from a second stage amplifier such as a cascode stage (Cas)
  • a subsequent mixer in a diversity path to be downconverted using the downconverting circuitry of the diversity receiver.
  • the wireless communication device 104 may include a primary antenna 106 and a secondary antenna 108 .
  • the secondary antenna 108 may be referred to as the diversity antenna.
  • a transceiver chip 110 may be coupled to the primary antenna 106 and the secondary antenna 108 .
  • the transceiver chip 110 may include a transmitter, a primary receiver (PRx) 140 , a secondary receiver (SRx) 142 , a tertiary receiver (TRx) 144 and a quaternary receiver (QRx) 146 .
  • the primary receiver (PRx) 140 of the transceiver chip 110 may output a PRx inphase/quadrature (I/Q) signal 112 to a baseband digital modem 122 on the wireless communication device 104 .
  • the secondary receiver (SRx) 142 of the transceiver chip 110 may output a SRx inphase/quadrature (I/Q) signal 114 to the baseband digital modem 122 .
  • the tertiary receiver (TRx) 144 of the transceiver chip 110 may output a TRx inphase/quadrature (I/Q) signal 116 to the baseband digital modem 122 .
  • the quaternary receiver (QRx) 146 of the transceiver chip 110 may output a QRx inphase/quadrature (I/Q) signal 118 to the baseband digital modem 122 .
  • the configuration of the primary antenna 106 , the secondary antenna 108 and the transceiver chip 110 may be referred to as a single-chip signal splitting carrier aggregation receiver architecture 125 .
  • the single-chip signal splitting carrier aggregation receiver architecture 125 may be implemented with only a single chip to achieve board area reduction without performance degradation for legacy modes (diversity and simultaneous dual hybrid receiver (SHDR)).
  • the single-chip signal splitting carrier aggregation receiver architecture 125 may split the signal received by the primary antenna 106 into the PRx inphase/quadrature (I/Q) signal 112 and the TRx inphase/quadrature (I/Q) signal 116 using a routing between a source low noise amplifier (LNA) in the primary receiver (PRx) 140 and a target low noise amplifier (LNA) in the tertiary receiver (TRx) 144 .
  • LNA source low noise amplifier
  • PRx primary receiver
  • TRx tertiary receiver
  • the single-chip signal splitting carrier aggregation receiver architecture 125 may also split the signal received by the secondary antenna 108 into the SRx inphase/quadrature (I/Q) signal 114 and the QRx inphase/quadrature (I/Q) signal 118 using a routing between a source low noise amplifier (LNA) in the secondary receiver (SRx) 142 and a target low noise amplifier (LNA) in the quaternary receiver (QRx) 146 .
  • LNA source low noise amplifier
  • LNA target low noise amplifier
  • LNA low noise amplifier
  • a signal output from a first stage in the source low noise amplifier (LNA) may be routed to a second stage in the target low noise amplifier (LNA) (e.g., a cascode stage (Cas)).
  • LNA source low noise amplifier
  • a signal output from a first stage in the source low noise amplifier (LNA) may be routed to a second stage in the target low noise amplifier (LNA) (e.g., a transformer used to split the signal).
  • the wireless communication device 104 may use a single-chip signal splitting carrier aggregation receiver architecture 125 that reuses the simultaneous hybrid dual receiver (SHDR) path for carrier aggregation.
  • SHDR simultaneous hybrid dual receiver
  • One advantage of the single-chip signal splitting carrier aggregation receiver architecture 125 of the present systems and methods is the ability to operate using only two antennas. Because a wireless communication device 104 with fewer antennas is cheaper, less bulky and less complicated, a wireless communication device 104 with the minimum number of antennas may be advantageous.
  • the wireless communication device 104 of the present systems and methods does not require the use of a power splitter. By removing a power splitter from the wireless communication device 104 , the wireless communication device 104 may consume less power. Furthermore, the lack of a power splitter may reduce the cost of the wireless communication device 104 and free up die area.
  • the single-chip signal splitting carrier aggregation receiver architecture 125 of the present systems and methods may also not require the use of external low noise amplifiers (LNAs). External low noise amplifiers (LNAs) may consume large amounts of power and increase the cost of a wireless communication device 104 . Another benefit of the single-chip signal splitting carrier aggregation receiver architecture 125 of the present systems and methods is the ability to operate without die-to-die signal routing.
  • Removing die-to-die signal routing may reduce both the complexity and cost of the wireless communication device 104 .
  • Removing die-to-die signaling may also allow for optimal placement of antennas on the wireless communication device 104 .
  • the single-chip signal splitting carrier aggregation receiver architecture 125 may have only two synthesizers running.
  • the baseband digital modem 122 may perform processing on the PRx inphase/quadrature (I/Q) signal 112 , the SRx inphase/quadrature (I/Q) signal 114 , the TRx inphase/quadrature (I/Q) signal 116 and the QRx inphase/quadrature (I/Q) signal 118 .
  • the baseband digital modem 122 may convert the signals to the digital domain using analog-to-digital converters (ADCs) and perform digital processing on the signals using digital signal processors (DSPs).
  • the baseband digital modem 122 may then output a first carrier signal 124 a , a second carrier signal 124 b , a third carrier signal 124 c and a fourth carrier signal 124 d .
  • a carrier signal 124 may refer to the carrier that the signal used.
  • the first carrier signal 124 a and the second carrier signal 124 b may be located in a low band while the third carrier signal 124 c and the fourth carrier signal 124 d are located within a midband.
  • This may be referred to as inter-band operation or Dual-Band 4-Carrier according to Rel-10. Inter-band operation is discussed in additional detail below in relation to FIG. 4 and FIG. 5 below.
  • the first carrier signal 124 a , second carrier signal 124 b , third carrier signal 124 c and fourth carrier signal 124 d may all be located within a single band, such as the low band. This may be referred to as intra-band operation or Single-Band 4-Carrier in Release-10. Intra-band operation is discussed in additional detail below in relation to FIG. 6 and FIG. 7 below.
  • FIG. 2 is a flow diagram of a method 200 for receiving signals using a single-chip signal splitting carrier aggregation receiver architecture 125 .
  • the method 200 may be performed by a wireless communication device 104 .
  • the wireless communication device 104 may be operating in either inter-band mode or intra-band mode. In inter-band mode, the wireless communication device 104 may receive four carrier signals; two within a first band and two within a second band. In intra-band mode, the wireless communication device 104 may receive four carrier signals within a single band.
  • the wireless communication device 104 may receive 202 a first signal using a primary antenna 106 .
  • the wireless communication device 104 may route 204 the first signal through a primary receiver (PRx) 140 on a transceiver chip 110 to obtain a PRx inphase/quadrature (I/Q) signal 112 .
  • the wireless communication device 104 may also route 206 the first signal through a tertiary receiver (TRx) 144 on the transceiver chip 110 to obtain a TRx inphase/quadrature (I/Q) signal 116 .
  • TRx tertiary receiver
  • the wireless communication device 104 may also receive 208 a second signal using a secondary antenna 108 .
  • the wireless communication device 104 may route 210 the second signal through a secondary receiver (SRx) 142 on the transceiver chip 110 to obtain a SRx inphase/quadrature (I/Q) signal 114 .
  • the wireless communication device 104 may route 212 the second signal through a quaternary receiver (QRx) 146 on the transceiver chip 110 to obtain a QRx inphase/quadrature (I/Q) signal 118 .
  • SRx secondary receiver
  • QRx quaternary receiver
  • FIG. 3 is a block diagram illustrating a single-chip signal splitting carrier aggregation receiver architecture 325 .
  • the single-chip signal splitting carrier aggregation receiver architecture 325 of FIG. 3 may be one configuration of the single-chip signal splitting carrier aggregation receiver architecture 125 of FIG. 1 .
  • the single-chip signal splitting carrier aggregation receiver architecture 325 may include a primary antenna 306 , a first low-pass high-pass diplexer 326 a , a first switch 328 a , four duplexers 330 a - d , a secondary antenna 308 , a second low-pass high-pass diplexer 326 b , a second switch 328 b , four surface acoustic wave (SAW) filters 334 a - d and a transceiver chip 310 .
  • SAW surface acoustic wave
  • the primary antenna 306 may be coupled to the first low-pass high-pass diplexer 326 a .
  • a low-pass high-pass diplexer 326 may bundle low band frequencies into one signal and high band (or midband) frequencies into another signal, thus allowing the primary antenna 306 to pass both low band and midband signals to the transceiver chip 310 .
  • the first low-pass high-pass diplexer 326 a may be coupled to the first switch 328 a .
  • the first switch 328 a may have two inputs (the signal that includes the bundled low band frequencies and the signal that includes the bundled high band frequencies) and multiple outputs.
  • the first switch 328 a may have six possible outputs to the four duplexers 330 (representing the six possible configurations of duplexer 330 pairs).
  • the four duplexers 330 may include a first duplexer 330 a , a second duplexer 330 b , a third duplexer 330 c and a fourth duplexer 330 d .
  • the first duplexer 330 a and the second duplexer 330 b may be used for a low band while the third duplexer 330 c and the fourth duplexer 330 d are used for a midband.
  • the transceiver chip 310 may include a transmitter 332 , a primary receiver (PRx) 340 , a secondary receiver (SRx) 342 , a tertiary receiver (TRx) 344 and a quaternary receiver (QRx) 346 .
  • the transmitter 332 may include four transmit outputs: a first transmit output, a second transmit output, a third transmit output and a fourth transmit output. In one configuration, the first transmit output and the second transmit output may be low band outputs while the third transmit output and the fourth transmit output are midband outputs.
  • the first transmit output may be coupled to the first duplexer 330 a via a power amplifier (PA) 338 a .
  • the second transmit output may be coupled to the second duplexer 330 b via a power amplifier 338 b .
  • the third transmit output may be coupled to the third duplexer 330 c via a power amplifier 338 c .
  • the fourth transmit output may be coupled to the fourth duplexer 330 d via a power amplifier 338 d.
  • the primary receiver (PRx) 340 may include a first PRx low noise amplifier (LNA) 348 a coupled to the first duplexer 330 a , a second PRx low noise amplifier (LNA) 348 b coupled to the second duplexer 330 b , a third PRx low noise amplifier (LNA) 348 c coupled to the third duplexer 330 c and a fourth PRx low noise amplifier (LNA) 348 d coupled to the fourth duplexer 330 d .
  • LNA low noise amplifier
  • LNA second PRx low noise amplifier
  • LNA third PRx low noise amplifier
  • LNA fourth PRx low noise amplifier
  • the first PRx low noise amplifier (LNA) 348 a and the second PRx low noise amplifier (LNA) 348 b may be low band low noise amplifiers (LNAs) while the third PRx low noise amplifier (LNA) 348 c and the fourth PRx low noise amplifier (LNA) 348 d are midband low noise amplifiers (LNAs).
  • the primary receiver (PRx) 340 may also include a mixer 356 a (e.g., a downconverter).
  • the mixer 356 a may be coupled to the output of the first PRx low noise amplifier (LNA) 348 a , the output of the second PRx low noise amplifier (LNA) 348 b , the output of the third PRx low noise amplifier (LNA) 348 c and the output of the fourth PRx low noise amplifier (LNA) 348 d.
  • the primary receiver (PRx) 340 may include a phase locked loop (PLL) 362 a , a PRx voltage controlled oscillator (VCO) 360 a and a Div stage 358 a that are used to generate the downconverting frequency for the mixer 356 a .
  • the output of the mixer 356 a may be coupled to a PRx baseband filter (BBF) 364 a .
  • the PRx baseband filter (BBF) 364 a may then output the PRx inphase/quadrature (I/Q) signal 312 .
  • the transceiver chip 310 may include a switch 366 that allows the downconverting frequency generated by the PRx voltage controlled oscillator (VCO) 360 to be used by a mixer 356 b in the secondary receiver (SRx) 342 , a mixer 356 c in the tertiary receiver (TRx) 344 and/or a mixer 356 d in the quaternary receiver (QRx) 346 .
  • VCO voltage controlled oscillator
  • the secondary antenna 308 may be coupled to the second low-pass high-pass diplexer 326 b .
  • the second low-pass high-pass diplexer 326 b may be coupled to the second switch 328 b .
  • the second switch 328 b may have two inputs (the signal that includes the bundled low band frequencies and the signal that includes the bundled high band frequencies) and multiple outputs.
  • the second switch 328 b may have six possible outputs to the four surface acoustic wave (SAW) filters 334 (representing the six possible configurations of surface acoustic wave (SAW) filter 334 pairs).
  • SAW surface acoustic wave
  • the four surface acoustic wave (SAW) filters 334 may include a first surface acoustic wave (SAW) filter 334 a , a second surface acoustic wave (SAW) filter 334 b , a third surface acoustic wave (SAW) filter 334 c and a fourth surface acoustic wave (SAW) filter 334 d .
  • the first surface acoustic wave (SAW) filter 334 a and the second surface acoustic wave (SAW) filter 334 b may be used for the low band while the third surface acoustic wave (SAW) filter 334 c and the fourth surface acoustic wave (SAW) filter 334 d are used for the midband.
  • the secondary receiver (SRx) 342 may include a first SRx low noise amplifier (LNA) 350 a coupled to the first surface acoustic wave (SAW) filter 334 a , a second SRx low noise amplifier (LNA) 350 b coupled to the second surface acoustic wave (SAW) filter 334 b , a third SRx low noise amplifier (LNA) 350 c coupled to the third surface acoustic wave (SAW) filter 334 c and a fourth SRx low noise amplifier (LNA) 350 d coupled to the fourth surface acoustic wave (SAW) filter 334 d .
  • LNA SRx low noise amplifier
  • the first SRx low noise amplifier (LNA) 350 a and the second SRx low noise amplifier (LNA) 350 b may be low band low noise amplifiers (LNAs) while the third SRx low noise amplifier (LNA) 350 c and the fourth SRx low noise amplifier (LNA) 350 d are midband low noise amplifiers (LNAs).
  • the secondary receiver (SRx) 342 may include a mixer 356 b coupled to the output of the first SRx low noise amplifier (LNA) 350 a , the output of the second SRx low noise amplifier (LNA) 350 b , the output of the third SRx low noise amplifier (LNA) 350 c and the output of the fourth SRx low noise amplifier (LNA) 350 d .
  • the secondary receiver (SRx) 342 may also include a phase locked loop (PLL) 362 b , a SRx voltage controlled oscillator (VCO) 361 and a Div stage 358 b that are used to generate a downconverting frequency for the mixer 356 b .
  • PLL phase locked loop
  • VCO voltage controlled oscillator
  • the switch 366 on the transceiver chip 310 may be set so that the Div stage 358 b receives the downconverting frequency generated by the PRx voltage controlled oscillator (VCO) 360 from the primary receiver (PRx) 340 .
  • the output of the mixer 356 b may be coupled to an SRx baseband filter (BBF) 364 b .
  • the SRx baseband filter (BBF) 364 b may then output the SRx inphase/quadrature (I/Q) signal 314 .
  • the tertiary receiver (TRx) 344 may include a first TRx low noise amplifier (LNA) 352 a , a second TRx low noise amplifier (LNA) 352 b , a third TRx low noise amplifier (LNA) 352 c and a fourth TRx low noise amplifier (LNA) 352 d .
  • the first TRx low noise amplifier (LNA) 352 a and the second TRx low noise amplifier (LNA) 352 b may be low band low noise amplifiers (LNAs) while the third TRx low noise amplifier (LNA) 352 c and the fourth TRx low noise amplifier (LNA) 352 d are midband low noise amplifiers (LNAs).
  • the inputs to the first TRx low noise amplifier (LNA) 352 a , the second TRx low noise amplifier (LNA) 352 b , the third TRx low noise amplifier (LNA) 352 c and the fourth TRx low noise amplifier (LNA) 352 d may be disabled.
  • the tertiary receiver (TRx) 344 may include a mixer 356 c coupled to the outputs of the first TRx low noise amplifier (LNA) 352 a , the second TRx low noise amplifier (LNA) 352 b , the third TRx low noise amplifier (LNA) 352 c and the fourth TRx low noise amplifier (LNA) 352 d .
  • the tertiary receiver (TRx) 344 may also include a Div stage 358 c coupled to the mixer 356 c .
  • the Div stage 358 c may be coupled to the switch 366 on the transceiver chip 310 .
  • the switch 366 may be set so that the Div stage 358 c may receive the downconverting frequency generated by the PRx voltage controlled oscillator (VCO) 360 from the primary receiver (PRx) 340 . In another configuration, the switch 366 may be set so that the Div stage 358 c receives the downconverting frequency generated by the SRx voltage controlled oscillator (VCO) 361 .
  • the output of the mixer 356 c may be coupled to a TRx baseband filter (BBF) 364 c .
  • the TRx baseband filter (BBF) 364 c may then output the TRx inphase/quadrature (I/Q) signal 316 .
  • the quaternary receiver (QRx) 346 may include a first QRx low noise amplifier (LNA) 354 a , a second QRx low noise amplifier (LNA) 354 b , a third QRx low noise amplifier (LNA) 354 c and a fourth QRx low noise amplifier (LNA) 354 d .
  • the first QRx low noise amplifier (LNA) 354 a and the second QRx low noise amplifier (LNA) 354 b may be low band low noise amplifiers (LNAs) while the third QRx low noise amplifier (LNA) 354 c and the fourth QRx low noise amplifier (LNA) 354 d are midband low noise amplifiers (LNAs).
  • the inputs to the first QRx low noise amplifier (LNA) 354 a , the second QRx low noise amplifier (LNA) 354 b , the third QRx low noise amplifier (LNA) 354 c and the fourth QRx low noise amplifier (LNA) 354 d may be disabled.
  • the quaternary receiver (QRx) 346 may include a mixer 356 d coupled to the outputs of the first QRx low noise amplifier (LNA) 354 a , the second QRx low noise amplifier (LNA) 354 b , the third QRx low noise amplifier (LNA) 354 c and the fourth QRx low noise amplifier (LNA) 354 d .
  • the quaternary receiver (QRx) 346 may also include a Div stage 358 d coupled to the mixer 356 d .
  • the Div stage 358 d may be coupled to the switch 366 on the transceiver chip 310 .
  • the switch 366 may be set so that the Div stage 358 d may receive the downconverting frequency generated by the PRx voltage controlled oscillator (VCO) 360 from the primary receiver (PRx) 340 . In another configuration, the switch 366 may be set so that the Div stage 358 d receives the downconverting frequency generated by the SRx voltage controlled oscillator (VCO) 361 from the secondary receiver (SRx) 342 .
  • the output of the mixer 356 d may be coupled to a QRx baseband filter (BBF) 364 d .
  • the QRx baseband filter (BBF) 364 d may then output the QRx inphase/quadrature (I/Q) signal 318 .
  • FIG. 4 is a block diagram illustrating a single-chip signal splitting carrier aggregation receiver architecture 425 operating in inter-band mode.
  • the single-chip signal splitting carrier aggregation receiver architecture 425 of FIG. 4 may be one configuration of the single-chip signal splitting carrier aggregation receiver architecture 124 of FIG. 1 .
  • the single-chip signal splitting carrier aggregation receiver architecture 425 may include a primary antenna 406 , a secondary antenna 408 and a transceiver chip 410 .
  • the primary antenna 406 and the secondary antenna 408 may be used to receive a dual-band 4-carrier signal (i.e., four carriers 474 a - d over a first band 470 and a second band 472 (the first band 470 and the second band 472 are separated from each other)).
  • a dual-band 4-carrier signal i.e., four carriers 474 a - d over a first band 470 and a second band 472 (the first band 470 and the second band 472 are separated from each other)).
  • the transceiver chip 410 may include a transmitter 432 , a primary receiver (PRx) 440 , a secondary receiver (SRx) 442 , a tertiary receiver (TRx) 444 and a quaternary receiver (QRx) 446 .
  • the primary antenna 406 may be coupled to PRx circuitry 468 a of the primary receiver (PRx) 440 .
  • the PRx circuitry 468 a may include the PRx low noise amplifiers (LNAs) 348 a - d , downconverting circuitry and the PRx baseband filter (BBF) 364 a .
  • the PRx circuitry 468 a may output a PRx inphase/quadrature (I/Q) signal 412 that includes the first carrier 474 a and the second carrier 474 b in the first band 470 .
  • the transceiver chip 410 may include a routing 435 a from the PRx circuitry 468 a to TRx circuitry 468 c in the tertiary receiver (TRx) 444 .
  • the routing 435 a may be from a first stage amplifier in a PRx low noise amplifier (LNA) 348 of the PRx circuitry 468 a to the TRx circuitry 468 c .
  • the routing 435 a may be output from a second stage amplifier in a PRx low noise amplifier (LNA) 348 of the PRx circuitry 438 a .
  • LNA PRx low noise amplifier
  • the TRx circuitry 468 c may include the TRx low noise amplifiers (LNAs) 352 a - d , the downconverting circuitry and the TRx baseband filter (BBF) 364 c .
  • the routing 435 from the PRx circuitry 468 a may be input to a second stage amplifier in a TRx low noise amplifier (LNA) 352 of the TRx circuitry 468 c .
  • the routing 435 a from the PRx circuitry 468 a may be input to a mixer 356 c of the tertiary receiver (TRx) 444 .
  • the TRx circuitry 468 c may output a TRx inphase/quadrature (I/Q) signal 416 that includes the third carrier 474 c and the fourth carrier 474 d in the second band 472 .
  • the secondary antenna 408 may be coupled to SRx circuitry 468 b of the secondary receiver (SRx) 442 .
  • the SRx circuitry 468 b may include the SRx low noise amplifiers (LNAs) 350 a - d , the downconverting circuitry and the SRx baseband filter (BBF) 364 b .
  • the SRx circuitry 468 b may output a SRx inphase/quadrature (I/Q) signal 414 that includes the first carrier 474 a and the second carrier 474 b in the first band 470 .
  • the transceiver chip 410 may include a routing 435 b from the SRx circuitry 468 b to QRx circuitry 468 d in the quaternary receiver (QRx) 446 .
  • the routing 435 b may be output from a first stage amplifier in a SRx low noise amplifier (LNA) 350 of the SRx circuitry 468 b .
  • the routing 435 b may be output from a second stage amplifier in a SRx low noise amplifier (LNA) 350 of the SRx circuitry 468 b .
  • the QRx circuitry 468 d may include the QRx low noise amplifiers (LNAs) 354 a - d , the downconverting circuitry and the QRx baseband filter (BBF) 364 d .
  • the routing 435 b from the SRx circuitry 468 b may be input to a second stage amplifier in a QRx low noise amplifier (LNA) 354 of the QRx circuitry 468 d .
  • the routing 435 b from the SRx circuitry 468 b may be input to a mixer 356 d of the quaternary receiver (QRx) 446 .
  • the QRx circuitry 468 d may output a QRx inphase/quadrature (I/Q) signal 418 that includes the third carrier 474 c and the fourth carrier 474 d in the second band 472 .
  • the routing 435 a from the PRx circuitry 468 a to the TRx circuitry 468 c may be part of a first signal splitting stage 433 a .
  • the routing from the SRx circuitry 468 b to the QRx circuitry 468 b may be part of a second signal splitting stage 433 b .
  • the signal splitting stages 433 a - b are discussed in additional detail below in relation to FIG. 8 and FIG. 9 .
  • FIG. 5 is another block diagram illustrating a single-chip signal splitting carrier aggregation receiver architecture 325 operating in inter-band mode.
  • the single-chip signal splitting carrier aggregation receiver architecture 325 of FIG. 5 may be the single-chip signal splitting carrier aggregation receiver architecture 325 of FIG. 3 .
  • the primary antenna 306 and the secondary antenna 308 may be used to receive a dual-band 4-carrier signal (i.e., four carriers 474 a - d over two separate bands).
  • a routing 537 from the primary antenna 306 through the primary receiver (PRx) 340 to obtain the PRx inphase/quadrature (I/Q) signal 314 is shown.
  • the routing 537 may pass through the first PRx low noise amplifier (LNA) 348 a .
  • the PRx inphase/quadrature (I/Q) signal 314 may include a first carrier 474 a and a second carrier 474 b from a first band 470 for this configuration.
  • a routing 535 a from the primary antenna 306 through the tertiary receiver (TRx) 344 to obtain the TRx inphase/quadrature (I/Q) signal 316 is also shown.
  • the TRx inphase/quadrature (I/Q) signal 316 may include a third carrier 474 c and a fourth carrier 474 d from a second band 472 .
  • the routing 535 a from the primary antenna 306 through the tertiary receiver (TRx) 344 to obtain the TRx inphase/quadrature (I/Q) signal 316 may pass through a first signal splitting stage 433 a .
  • the first signal splitting stage 433 a may allow the single-chip signal splitting carrier aggregation receiver architecture 325 to reuse the simultaneous hybrid dual receiver (SHDR) receiver path.
  • SHDR simultaneous hybrid dual receiver
  • the first signal splitting stage 433 a may include the routing 535 a from the third PRx low noise amplifier (LNA) 348 c in the primary receiver (PRx) 340 to the third TRx low noise amplifier (LNA) 352 c in the tertiary receiver (TRx) 344 .
  • the routing 535 a may be output from a first amplifier stage (e.g., a transconductance stage (Gm)) of the third PRx low noise amplifier (LNA) 348 c and input to a second amplifier stage (e.g., a cascode stage (Cas)) of the third TRx low noise amplifier (LNA) 352 c .
  • a first amplifier stage e.g., a transconductance stage (Gm)
  • a second amplifier stage e.g., a cascode stage (Cas)
  • the routing 535 a may be output from a second amplifier stage (e.g., a cascode stage (Cas)) of the third PRx low noise amplifier (LNA) 348 c and input to the mixer 356 c in the tertiary receiver (TRx) 344 .
  • a second amplifier stage e.g., a cascode stage (Cas)
  • LNA low noise amplifier
  • a routing 539 from the secondary antenna 308 through the secondary receiver (SRx) 342 to obtain the SRx inphase/quadrature (I/Q) signal 316 is also shown.
  • the routing 539 may pass through the first SRx low noise amplifier (LNA) 350 a .
  • the SRx inphase/quadrature (I/Q) signal 314 may include a first carrier 474 a and a second carrier 474 b from the first band 470 for this configuration.
  • a routing 535 b from the secondary antenna 308 through the quaternary receiver (QRx) 346 to obtain the QRx inphase/quadrature (I/Q) signal 318 is also shown.
  • the QRx inphase/quadrature (I/Q) signal 318 may include a third carrier 474 c and a fourth carrier 474 d from the second band 472 .
  • the routing 535 b from the secondary antenna 308 through the quaternary receiver (QRx) 346 to obtain the QRx inphase/quadrature (I/Q) signal 318 may pass through a second signal splitting stage 433 b .
  • the second signal splitting stage 433 b may also allow the single-chip signal splitting carrier aggregation receiver architecture 325 to reuse the simultaneous hybrid dual receiver (SHDR) receiver path.
  • the second signal splitting stage 433 b may route 535 b a signal from the third SRx low noise amplifier (LNA) 350 c in the secondary receiver (SRx) 342 to the third QRx low noise amplifier (LNA) 354 c in the quaternary receiver (QRx) 346 .
  • the routing 535 b may be the output of a first amplifier stage (e.g., a transconductance stage (Gm)) of the third SRx low noise amplifier (LNA) 350 c to the input of a second amplifier stage (e.g., a cascode stage (Cas)) of the third QRx low noise amplifier (LNA) 354 c .
  • the routing 535 b may be the output of a second amplifier stage (e.g., a cascode stage (Cas)) of the third SRx low noise amplifier (LNA) 350 c to the input of the mixer 356 d in the quaternary receiver (QRx) 346 .
  • a second amplifier stage e.g., a cascode stage (Cas)
  • LNA low noise amplifier
  • FIG. 6 is a block diagram illustrating a single-chip signal splitting carrier aggregation receiver architecture 625 operating in intra-band mode.
  • the single-chip signal splitting carrier aggregation receiver architecture 625 of FIG. 6 may be one configuration of the single-chip signal splitting carrier aggregation receiver architecture 124 of FIG. 1 .
  • the single-chip signal splitting carrier aggregation receiver architecture 625 may include a primary antenna 606 , a secondary antenna 608 and a transceiver chip 610 .
  • the primary antenna 606 and the secondary antenna 608 may be used to receive a single-band 4-carrier signal (i.e., four carriers 674 a - d over a first band 670 ).
  • the transceiver chip 610 may include a transmitter 632 , a primary receiver (PRx) 640 , a secondary receiver (SRx) 642 , a tertiary receiver (TRx) 644 and a quaternary receiver (QRx) 646 .
  • the primary antenna 606 may be coupled to PRx circuitry 668 a of the primary receiver (PRx) 640 .
  • the PRx circuitry 668 a may include the PRx low noise amplifiers (LNAs) 348 a - d , downconverting circuitry and the PRx baseband filter (BBF) 364 a .
  • the PRx circuitry 668 a may output a PRx inphase/quadrature (I/Q) signal 612 that includes the first carrier 674 a and the second carrier 674 b in the first band 670 .
  • the transceiver chip 610 may include a routing 635 a from the PRx circuitry 668 a to TRx circuitry 668 c in the tertiary receiver (TRx) 644 .
  • the routing 635 a may be from a first stage amplifier in a PRx low noise amplifier (LNA) 348 of the PRx circuitry 668 a to the TRx circuitry 668 c .
  • the routing 635 a may be output from a second stage amplifier in a PRx low noise amplifier (LNA) 348 of the PRx circuitry 668 a .
  • LNA PRx low noise amplifier
  • the TRx circuitry 668 c may include the TRx low noise amplifiers (LNAs) 352 a - d , the downconverting circuitry and the TRx baseband filter (BBF) 364 c .
  • the routing 635 from the PRx circuitry 668 a may be input to a second stage amplifier in a TRx low noise amplifier (LNA) 352 of the TRx circuitry 668 c .
  • the routing 635 a from the PRx circuitry 668 a may be input to a mixer 356 c of the tertiary receiver (TRx) 644 .
  • the TRx circuitry 668 c may output a TRx inphase/quadrature (I/Q) signal 616 that includes the third carrier 674 c and the fourth carrier 674 d in the first band 670 .
  • the secondary antenna 608 may be coupled to SRx circuitry 668 b of the secondary receiver (SRx) 642 .
  • the SRx circuitry 668 b may include the SRx low noise amplifiers (LNAs) 350 a - d , the downconverting circuitry and the SRx baseband filter (BBF) 364 b .
  • the SRx circuitry 668 b may output a SRx inphase/quadrature (I/Q) signal 614 that includes the first carrier 674 a and the second carrier 674 b in the first band 670 .
  • the transceiver chip 610 may include a routing 635 b from the SRx circuitry 668 b to QRx circuitry 668 d in the quaternary receiver (QRx) 646 .
  • the routing 635 b may be output from a first stage amplifier in a SRx low noise amplifier (LNA) 350 of the SRx circuitry 668 b .
  • the routing 635 b may be output from a second stage amplifier in a SRx low noise amplifier (LNA) 350 of the SRx circuitry 668 b .
  • the QRx circuitry 668 d may include the QRx low noise amplifiers (LNAs) 354 a - d , the downconverting circuitry and the QRx baseband filter (BBF) 364 d .
  • the routing 635 b from the SRx circuitry 668 b may be input to a second stage amplifier in a QRx low noise amplifier (LNA) 354 of the QRx circuitry 668 d .
  • the routing 635 b from the SRx circuitry 668 b may be input to a mixer 356 d of the quaternary receiver (QRx) 646 .
  • the QRx circuitry 668 d may output a QRx inphase/quadrature (I/Q) signal 618 that includes the third carrier 674 c and the fourth carrier 674 d in the first band 670 .
  • the routing 635 a from the PRx circuitry 668 a to the TRx circuitry 668 c may be part of a first signal splitting stage 633 a .
  • the routing from the SRx circuitry 668 b to the QRx circuitry 668 b may be part of a second signal splitting stage 633 b .
  • the signal splitting stages 633 a - b are discussed in additional detail below in relation to FIG. 8 and FIG. 9 .
  • FIG. 7 is another block diagram illustrating a single-chip signal splitting carrier aggregation receiver architecture 325 operating in intra-band mode.
  • the single-chip signal splitting carrier aggregation receiver architecture 325 of FIG. 7 may be the single-chip signal splitting carrier aggregation receiver architecture 325 of FIG. 3 .
  • Intra-band mode may require current splitting.
  • a 6 decibel (dB) loss may lead to 0.2-0.5 db noise factor (NF) degradation.
  • the low noise amplifiers (LNA) in the radio frequency integrated circuit (RFIC) may need to be designed as mixer Gm.
  • LNA low noise amplifiers
  • RFIC radio frequency integrated circuit
  • the primary antenna 306 and the secondary antenna 308 may be used to receive a single-band 4-carrier signal (i.e., four carriers 674 a - d over a first band 670 and no carriers in a second band 672 ).
  • a routing 737 from the primary antenna 306 through the primary receiver (PRx) 340 to obtain the PRx inphase/quadrature (I/Q) signal 314 is shown.
  • the routing 737 may pass through the first PRx low noise amplifier (LNA) 348 a .
  • the PRx inphase/quadrature (I/Q) signal 314 may include a first carrier 674 a and a second carrier 674 b from a first band 670 for this configuration.
  • a routing 735 a from the primary antenna 306 through the tertiary receiver (TRx) 344 to obtain the TRx inphase/quadrature (I/Q) signal 316 is also shown.
  • the TRx inphase/quadrature (I/Q) signal 316 may include a third carrier 674 c and a fourth carrier 674 d from the first band 670 .
  • the routing 735 a from the primary antenna 306 through the tertiary receiver (TRx) 344 to obtain the TRx inphase/quadrature (I/Q) signal 316 may pass through a first signal splitting stage 633 a .
  • the first signal splitting stage 633 a may allow the single-chip signal splitting carrier aggregation receiver architecture 325 to reuse the simultaneous hybrid dual receiver (SHDR) receiver path.
  • SHDR simultaneous hybrid dual receiver
  • the first signal splitting stage 633 a may include a routing 735 a from the first PRx low noise amplifier (LNA) 348 a in the primary receiver (PRx) 340 to the third TRx low noise amplifier (LNA) 352 c in the tertiary receiver (TRx) 344 .
  • the routing 735 a may be output from a first amplifier stage (e.g., a transconductance stage (Gm)) of the first PRx low noise amplifier (LNA) 348 a and input to a second amplifier stage (e.g., a cascode stage (Cas)) of the third TRx low noise amplifier (LNA) 352 c .
  • a first amplifier stage e.g., a transconductance stage (Gm)
  • a second amplifier stage e.g., a cascode stage (Cas)
  • the routing 735 a may be output from a second amplifier stage (e.g., a cascode stage (Cas)) of the first PRx low noise amplifier (LNA) 348 c and input to the mixer 356 c in the tertiary receiver (TRx) 344 .
  • a second amplifier stage e.g., a cascode stage (Cas)
  • LNA low noise amplifier
  • TRx tertiary receiver
  • a routing 739 from the secondary antenna 308 through the secondary receiver (SRx) 342 to obtain the SRx inphase/quadrature (I/Q) signal 316 is also shown.
  • the routing 739 may pass through the first SRx low noise amplifier (LNA) 350 a .
  • the SRx inphase/quadrature (I/Q) signal 314 may include a first carrier 674 a and a second carrier 674 b from the first band 670 for this configuration.
  • a routing 735 b from the secondary antenna 308 through the quaternary receiver (QRx) 346 to obtain the QRx inphase/quadrature (I/Q) signal 318 is also shown.
  • the QRx inphase/quadrature (I/Q) signal 318 may include a third carrier 674 c and a fourth carrier 674 d from the first band 670 .
  • the routing 735 b from the secondary antenna 308 through the quaternary receiver (QRx) 346 to obtain the QRx inphase/quadrature (I/Q) signal 318 may pass through a second signal splitting stage 633 b .
  • the second signal splitting stage 633 b may also allow the single-chip signal splitting carrier aggregation receiver architecture 325 to reuse the simultaneous hybrid dual receiver (SHDR) receiver path.
  • the second signal splitting stage 633 b may route 735 b a signal from the first SRx low noise amplifier (LNA) 350 a in the secondary receiver (SRx) 342 to the third QRx low noise amplifier (LNA) 354 c in the quaternary receiver (QRx) 346 .
  • the routing 735 b may be the output of a first amplifier stage (e.g., a transconductance stage (Gm)) of the first SRx low noise amplifier (LNA) 350 a to the input of a second amplifier stage (e.g., a cascode stage (Cas)) of the third QRx low noise amplifier (LNA) 354 c .
  • the routing 735 b may be the output of a second amplifier stage (e.g., a cascode stage (Cas)) of the first SRx low noise amplifier (LNA) 350 a to the input of the mixer 356 d in the quaternary receiver (QRx) 346 .
  • a second amplifier stage e.g., a cascode stage (Cas)
  • LNA low noise amplifier
  • FIG. 8 is a block diagram illustrating a signal splitting stage 833 .
  • the signal splitting stage 833 of FIG. 8 may be one configuration of the signal splitting stages 433 a - b in FIG. 4 and the signal splitting stages 633 a - b in FIG. 6 .
  • the signal splitting stage 833 may include a source first stage amplifier 874 a and a source second stage amplifier 876 a as part of a source low noise amplifier (LNA) 878 a , a target first stage amplifier 874 b and a target second stage amplifier 876 b of a target low noise amplifier (LNA) 878 b and passive mixers 856 a - d .
  • LNA source low noise amplifier
  • the source low noise amplifier (LNA) 878 a may be a PRx low noise amplifier (LNA) 348 and the target low noise amplifier (LNA) may be a TRx low noise amplifier 352 .
  • the source low noise amplifier (LNA) 878 a may be an SRx low noise amplifier (LNA) 350 and the target low noise amplifier (LNA) 878 b may be a QRx low noise amplifier (LNA) 354 .
  • the source first stage amplifier 874 a and the target first stage amplifier 874 b may be transconductance stages (Gm) while the source second stage amplifier 876 a and the target second stage amplifier 876 b may be cascode stages (Cas).
  • the outputs of the source first stage amplifier 874 a may be input to the source second stage amplifier 876 a .
  • the outputs of the source second stage amplifier 876 a may then be mixed via the passive mixers 856 a - b to obtain the source inphase signals 880 a - b and the source quadrature signals 880 c - d .
  • the signal splitting stage 833 the signal splitting occurs after the source first stage amplifier 874 a .
  • Switches may be used between the source low noise amplifier (LNA) 878 a and the target low noise amplifier (LNA) 878 b to allow a clean standalone operation.
  • the low noise amplifier (LNA) topology may drive the signal splitting sensing point.
  • FIG. 9 is a block diagram illustrating another signal splitting stage 933 .
  • the signal splitting stage 933 of FIG. 9 may be one configuration of the signal splitting stages 433 a - b in FIG. 4 and the signal splitting stages 633 a - b in FIG. 6 .
  • the signal splitting stage 933 may include a source first stage amplifier 974 a and a source second stage amplifier 976 a as part of a source low noise amplifier (LNA) 978 a , a target first stage amplifier 974 b and a target second stage amplifier 976 b of a target low noise amplifier (LNA) 978 b and passive mixers 956 a - d .
  • LNA source low noise amplifier
  • the source low noise amplifier (LNA) 978 a may be a PRx low noise amplifier (LNA) 348 and the target low noise amplifier (LNA) may be a TRx low noise amplifier 352 .
  • the source low noise amplifier (LNA) 978 a may be an SRx low noise amplifier (LNA) 350 and the target low noise amplifier (LNA) 978 b may be a QRx low noise amplifier (LNA) 354 .
  • the source first stage amplifier 974 a and the target first stage amplifier 974 b may be transconductance stages (Gm) while the source second stage amplifier 976 a and the target second stage amplifier 976 b may be cascode stages (Cas).
  • the outputs of the source first stage amplifier 974 a may be input to the source second stage amplifier 976 a .
  • the outputs of the source second stage amplifier 976 a may then be mixed via the passive mixers 956 a - b to obtain the source inphase signals 980 a - b and the source quadrature signals 980 c - d .
  • the signal splitting stage 933 the signal splitting occurs after the source second stage amplifier 976 a .
  • the outputs of the source second stage amplifier 976 a may be input to the passive mixers 856 c - d to obtain the target inphase signals 980 e - f and the target quadrature signals 980 g - h.
  • Switches may be used between the source low noise amplifier (LNA) 978 a and the target low noise amplifier (LNA) 978 b to allow a clean standalone operation.
  • the low noise amplifier (LNA) topology may drive the signal splitting sensing point.
  • FIG. 10 illustrates certain components that may be included within a wireless communication device 1004 .
  • the wireless communication device 1004 may be an access terminal, a mobile station, a user equipment (UE), etc.
  • the wireless communication device 1004 includes a processor 1003 .
  • the processor 1003 may be a general purpose single- or multi-chip microprocessor (e.g., an ARM), a special purpose microprocessor (e.g., a digital signal processor (DSP)), a microcontroller, a programmable gate array, etc.
  • the processor 1003 may be referred to as a central processing unit (CPU).
  • CPU central processing unit
  • the wireless communication device 1004 also includes memory 1005 .
  • the memory 1005 may be any electronic component capable of storing electronic information.
  • the memory 1005 may be embodied as random access memory (RAM), read-only memory (ROM), magnetic disk storage media, optical storage media, flash memory devices in RAM, on-board memory included with the processor, EPROM memory, EEPROM memory, registers and so forth, including combinations thereof.
  • Data 1007 a and instructions 1009 a may be stored in the memory 1005 .
  • the instructions 1009 a may be executable by the processor 1003 to implement the methods disclosed herein. Executing the instructions 1009 a may involve the use of the data 1007 a that is stored in the memory 1005 .
  • various portions of the instructions 1009 b may be loaded onto the processor 1003
  • various pieces of data 1007 b may be loaded onto the processor 1003 .
  • the wireless communication device 1004 may also include a transmitter 1011 and a receiver 1013 to allow transmission and reception of signals to and from the wireless communication device 1004 via a first antenna 1017 a and a second antenna 1017 b .
  • the transmitter 1011 and receiver 1013 may be collectively referred to as a transceiver 1015 .
  • the wireless communication device 1004 may also include (not shown) multiple transmitters, additional antennas, multiple receivers and/or multiple transceivers.
  • the wireless communication device 1004 may include a digital signal processor (DSP) 1021 .
  • the wireless communication device 1004 may also include a communications interface 1023 .
  • the communications interface 1023 may allow a user to interact with the wireless communication device 1004 .
  • determining encompasses a wide variety of actions and, therefore, “determining” can include calculating, computing, processing, deriving, investigating, looking up (e.g., looking up in a table, a database or another data structure), ascertaining and the like. Also, “determining” can include receiving (e.g., receiving information), accessing (e.g., accessing data in a memory) and the like. Also, “determining” can include resolving, selecting, choosing, establishing and the like.
  • processor should be interpreted broadly to encompass a general purpose processor, a central processing unit (CPU), a microprocessor, a digital signal processor (DSP), a controller, a microcontroller, a state machine and so forth.
  • a “processor” may refer to an application specific integrated circuit (ASIC), a programmable logic device (PLD), a field programmable gate array (FPGA), etc.
  • ASIC application specific integrated circuit
  • PLD programmable logic device
  • FPGA field programmable gate array
  • processor may refer to a combination of processing devices, e.g., a combination of a DSP and a microprocessor, a plurality of microprocessors, one or more microprocessors in conjunction with a DSP core, or any other such configuration.
  • memory should be interpreted broadly to encompass any electronic component capable of storing electronic information.
  • the term memory may refer to various types of processor-readable media such as random access memory (RAM), read-only memory (ROM), non-volatile random access memory (NVRAM), programmable read-only memory (PROM), erasable programmable read-only memory (EPROM), electrically erasable PROM (EEPROM), flash memory, magnetic or optical data storage, registers, etc.
  • RAM random access memory
  • ROM read-only memory
  • NVRAM non-volatile random access memory
  • PROM programmable read-only memory
  • EPROM erasable programmable read-only memory
  • EEPROM electrically erasable PROM
  • flash memory magnetic or optical data storage, registers, etc.
  • instructions and “code” should be interpreted broadly to include any type of computer-readable statement(s).
  • the terms “instructions” and “code” may refer to one or more programs, routines, sub-routines, functions, procedures, etc.
  • “Instructions” and “code” may comprise a single computer-readable statement or many computer-readable statements.
  • a computer-readable medium may comprise RAM, ROM, EEPROM, CD-ROM or other optical disk storage, magnetic disk storage or other magnetic storage devices, or any other medium that can be used to carry or store desired program code in the form of instructions or data structures and that can be accessed by a computer.
  • Disk and disc includes compact disc (CD), laser disc, optical disc, digital versatile disc (DVD), floppy disk and Blu-ray® disc where disks usually reproduce data magnetically, while discs reproduce data optically with lasers.
  • Software or instructions may also be transmitted over a transmission medium.
  • a transmission medium For example, if the software is transmitted from a website, server, or other remote source using a coaxial cable, fiber optic cable, twisted pair, digital subscriber line (DSL), or wireless technologies such as infrared, radio and microwave, then the coaxial cable, fiber optic cable, twisted pair, DSL, or wireless technologies such as infrared, radio and microwave are included in the definition of transmission medium.
  • DSL digital subscriber line
  • the methods disclosed herein comprise one or more steps or actions for achieving the described method.
  • the method steps and/or actions may be interchanged with one another without departing from the scope of the claims.
  • the order and/or use of specific steps and/or actions may be modified without departing from the scope of the claims.
  • modules and/or other appropriate means for performing the methods and techniques described herein can be downloaded and/or otherwise obtained by a device.
  • a device may be coupled to a server to facilitate the transfer of means for performing the methods described herein.
  • various methods described herein can be provided via a storage means (e.g., random access memory (RAM), read-only memory (ROM), a physical storage medium such as a compact disc (CD) or floppy disk, etc.), such that a device may obtain the various methods upon coupling or providing the storage means to the device.
  • RAM random access memory
  • ROM read-only memory
  • CD compact disc
  • floppy disk floppy disk

Abstract

A wireless communication device configured for receiving a multiple carrier signal is described. The wireless communication device includes a single-chip signal splitting carrier aggregation receiver architecture. The single-chip signal splitting carrier aggregation receiver architecture includes a primary antenna, a secondary antenna and a transceiver chip. The single-chip signal splitting carrier aggregation receiver architecture reuses a simultaneous hybrid dual receiver path.

Description

TECHNICAL FIELD
The present disclosure relates generally to wireless devices for communication systems. More specifically, the present disclosure relates to systems and methods for a single-chip signal splitting carrier aggregation receiver architecture.
BACKGROUND
Electronic devices (cellular telephones, wireless modems, computers, digital music players, Global Positioning System units, Personal Digital Assistants, gaming devices, etc.) have become a part of everyday life. Small computing devices are now placed in everything from automobiles to housing locks. The complexity of electronic devices has increased dramatically in the last few years. For example, many electronic devices have one or more processors that help control the device, as well as a number of digital circuits to support the processor and other parts of the device.
These electronic devices may communicate wirelessly with each other and with a network. As the demand for information by these electronic devices has increased, the downlink throughput has also increased. One such way to increase downlink throughput is the use of carrier aggregation. In carrier aggregation, multiple carriers may be aggregated on the physical layer to provide the required bandwidth (and thus the required throughput).
It may be desirable for an electronic device to maximize battery life. Because an electronic device often runs on a battery with a limited operation time, reductions in the power consumption of an electronic device may increase the desirability and functionality of the electronic device.
The electronic devices have also become smaller and cheaper. To facilitate both the decrease in size and the decrease in cost, additional circuitry and more complex circuitry are being used on integrated circuits. Thus, any reduction in the die area used by circuitry may reduce both the size and cost of an electronic device. Benefits may be realized by improvements to electronic devices that allow an electronic device to participate in carrier aggregation while minimizing the cost and size of the electronic device while also minimizing the power consumption of the electronic device.
SUMMARY
A wireless communication device configured for receiving a multiple carrier signal is described. The wireless communication device includes a single-chip signal splitting carrier aggregation receiver architecture. The single-chip signal splitting carrier aggregation receiver architecture includes a primary antenna, a secondary antenna and a transceiver chip. The single-chip signal splitting carrier aggregation receiver architecture reuses a simultaneous hybrid dual receiver path.
The single-chip signal splitting carrier aggregation receiver architecture may not require four antennas, a power splitter, an external low noise amplifier or die-to-die signal routing. The transceiver chip may include a transmitter, a primary receiver, a secondary receiver, a tertiary receiver and a quaternary receiver. Each receiver may include multiple low noise amplifiers. Each low noise amplifier may include a first stage amplifier and a second stage amplifier. The first stage amplifier may be a transconductance stage and the second stage amplifier may be a cascode stage.
The multiple low noise amplifiers may include multiple low noise amplifiers for a first band and multiple low noise amplifiers for a second band. In one configuration, the first band may be a low band and the second band may be a mid band. In another configuration, the first band may be a low band and the second band may be a high band. In yet another configuration, the first band may be a mid band and the second band may be a high band.
A first routing may be used from the primary antenna through the primary receiver to obtain a primary inphase/quadrature signal. A second routing may be used from the primary antenna through the tertiary receiver to obtain a TRx inphase/quadrature signal. A third routing may be used from the secondary antenna through the secondary receiver to obtain a secondary inphase/quadrature signal. A fourth routing may be used from the secondary antenna through the quaternary receiver to obtain a QRx inphase/quadrature signal.
The single-chip signal splitting carrier aggregation receiver architecture may be in inter-band operation. The first routing may pass through a first primary receiver low noise amplifier. The second routing may pass through a second primary receiver low noise amplifier. The second routing may also pass through a first signal splitting stage. The third routing may pass through a first secondary receiver low noise amplifier. The fourth routing may pass through a second secondary receiver low noise amplifier. The fourth routing may also pass through a second signal splitting stage.
The first signal splitting stage may include a routing between a first stage amplifier in a low noise amplifier of the primary receiver and a second stage amplifier in a low noise amplifier of the tertiary receiver. The second signal splitting stage may include a routing between a first stage amplifier in a low noise amplifier of the secondary receiver and a second stage amplifier in a low noise amplifier of the quaternary receiver.
The first signal splitting stage may include a routing between a second stage amplifier in a low noise amplifier of the primary receiver and a mixer in the tertiary receiver. The second signal splitting stage may include a routing between a second stage amplifier in a low noise amplifier of the secondary receiver and a mixer in the quaternary receiver.
The single-chip signal splitting carrier aggregation receiver architecture may be in intra-band operation. The first routing and the second routing may pass through a primary receiver low noise amplifier. The second routing may also pass through a first signal splitting stage. The third routing and the fourth routing may pass through a secondary receiver low noise amplifier. The fourth routing may also pass through a second signal splitting stage.
The first signal splitting stage may include a routing between a first stage amplifier in a low noise amplifier of the primary receiver and a second stage amplifier in a low noise amplifier of the tertiary receiver. The second signal splitting stage may include a routing between a first stage amplifier in a low noise amplifier of the secondary receiver and a second stage amplifier in a low noise amplifier of the quaternary receiver.
The first signal splitting stage may include a routing between a second stage amplifier in a low noise amplifier of the primary receiver and a mixer in the tertiary receiver. The second signal splitting stage may include a routing between a second stage amplifier in a low noise amplifier of the secondary receiver and a mixer in the quaternary receiver.
A method for receiving a multiple carrier signal using a single-chip signal splitting carrier aggregation receiver architecture is also described. A first signal is received using a primary antenna. The first signal is routed through a primary receiver on a transceiver chip in the single-chip signal splitting carrier aggregation receiver architecture to obtain a primary inphase/quadrature signal. The first signal is routed through a tertiary receiver on the transceiver chip to obtain a TRx inphase/quadrature signal. A second signal is received using a secondary antenna. The second signal is routed through a secondary receiver on the transceiver chip to obtain a secondary inphase/quadrature signal. The second signal is routed through a quaternary receiver on the transceiver chip to obtain a QRx inphase/quadrature signal.
An apparatus for receiving a multiple carrier signal using a single-chip signal splitting carrier aggregation receiver architecture is described. The apparatus includes means for receiving a first signal using a primary antenna. The apparatus also includes means for routing the first signal through a primary receiver on a transceiver chip in the single-chip signal splitting carrier aggregation receiver architecture to obtain a primary inphase/quadrature signal. The apparatus further includes means for routing the first signal through a tertiary receiver on the transceiver chip to obtain a TRx inphase/quadrature signal. The apparatus also includes means for receiving a second signal using a secondary antenna. The apparatus further includes means for routing the second signal through a secondary receiver on the transceiver chip to obtain a secondary inphase/quadrature signal. The apparatus also includes means for routing the second signal through a quaternary receiver on the transceiver chip to obtain a QRx inphase/quadrature signal.
BRIEF DESCRIPTION OF THE DRAWINGS
FIG. 1 shows a wireless communication device for use in the present systems and methods;
FIG. 2 is a flow diagram of a method for receiving signals using a single-chip signal splitting carrier aggregation receiver architecture;
FIG. 3 is a block diagram illustrating a single-chip signal splitting carrier aggregation receiver architecture;
FIG. 4 is a block diagram illustrating a single-chip signal splitting carrier aggregation receiver architecture operating in inter-band mode;
FIG. 5 is another block diagram illustrating a single-chip signal splitting carrier aggregation receiver architecture operating in inter-band mode;
FIG. 6 is a block diagram illustrating a single-chip signal splitting carrier aggregation receiver architecture operating in intra-band mode;
FIG. 7 is another block diagram illustrating a single-chip signal splitting carrier aggregation receiver architecture operating in intra-band mode;
FIG. 8 is a block diagram illustrating a signal splitting stage;
FIG. 9 is a block diagram illustrating another signal splitting stage; and
FIG. 10 illustrates certain components that may be included within a wireless communication device.
DETAILED DESCRIPTION
The 3rd Generation Partnership Project (3GPP) is a collaboration between groups of telecommunications associations that aims to define a globally applicable 3rd generation (3G) mobile phone specification. 3GPP Long Term Evolution (LTE) is a 3GPP project aimed at improving the Universal Mobile Telecommunications System (UMTS) mobile phone standard. The 3GPP may define specifications for the next generation of mobile networks, mobile systems and mobile devices. In 3GPP LTE, a mobile station or device may be referred to as a “user equipment” (UE).
3GPP specifications are based on evolved Global System for Mobile Communications (GSM) specifications, which are generally known as the Universal Mobile Telecommunications System (UMTS). 3GPP standards are structured as releases. Discussion of 3GPP thus frequently refers to the functionality in one release or another. For example, Release 99 specifies the first UMTS third generation (3G) networks, incorporating a CDMA air interface. Release 6 integrates operation with wireless local area networks (LAN) networks and adds High Speed Uplink Packet Access (HSUPA). Release 8 introduces dual downlink carriers and Release 9 extends dual carrier operation to uplink for UMTS.
CDMA2000 is a family of 3rd generation (3G) technology standards that use code division multiple access (CDMA) to send voice, data and signaling between wireless devices. CDMA2000 may include CDMA2000 1×, CDMA2000 EV-DO Rev. 0, CDMA2000 EV-DO Rev. A and CDMA2000 EV-DO Rev. B. 1× or 1×RTT refers to the core CDMA2000 wireless air interface standard. 1× more specifically refers to 1 times Radio Transmission Technology and indicates the same radio frequency (RF) bandwidth as used in IS-95. 1×RTT adds 64 additional traffic channels to the forward link. EV-DO refers to Evolution-Data Optimized. EV-DO is a telecommunications standard for the wireless transmission of data through radio signals.
FIG. 1 shows a wireless communication device 104 for use in the present systems and methods. A wireless communication device 104 may also be referred to as, and may include some or all of the functionality of, a terminal, an access terminal, a user equipment (UE), a subscriber unit, a station, etc. A wireless communication device 104 may be a cellular phone, a personal digital assistant (PDA), a wireless device, a wireless modem, a handheld device, a laptop computer, a PC card, compact flash, an external or internal modem, a wireline phone, etc. A wireless communication device 104 may be mobile or stationary. A wireless communication device 104 may communicate with zero, one or multiple base stations on a downlink and/or an uplink at any given moment. The downlink (or forward link) refers to the communication link from a base station to a wireless communication device 104, and the uplink (or reverse link) refers to the communication link from a wireless communication device 104 to a base station. Uplink and downlink may refer to the communication link or to the carriers used for the communication link.
A wireless communication device 104 may operate in a wireless communication system that includes other wireless devices, such as base stations. A base station is a station that communicates with one or more wireless communication devices 104. A base station may also be referred to as, and may include some or all of the functionality of, an access point, a broadcast transmitter, a Node B, an evolved Node B, etc. Each base station provides communication coverage for a particular geographic area. A base station may provide communication coverage for one or more wireless communication devices 104. The term “cell” can refer to a base station and/or its coverage area, depending on the context in which the term is used.
Communications in a wireless communication system (e.g., a multiple-access system) may be achieved through transmissions over a wireless link. Such a communication link may be established via a single-input and single-output (SISO) or a multiple-input and multiple-output (MIMO) system. A multiple-input and multiple-output (MIMO) system includes transmitter(s) and receiver(s) equipped, respectively, with multiple (NT) transmit antennas and multiple (NR) receive antennas for data transmission. SISO systems are particular instances of a multiple-input and multiple-output (MIMO) system. The multiple-input and multiple-output (MIMO) system can provide improved performance (e.g., higher throughput, greater capacity or improved reliability) if the additional dimensionalities created by the multiple transmit and receive antennas are utilized.
The wireless communication system may utilize both single-input and multiple-output (SIMO) and multiple-input and multiple-output (MIMO). The wireless communication system may be a multiple-access system capable of supporting communication with multiple wireless communication devices 104 by sharing the available system resources (e.g., bandwidth and transmit power). Examples of such multiple-access systems include code division multiple access (CDMA) systems, wideband code division multiple access (W-CDMA) systems, time division multiple access (TDMA) systems, frequency division multiple access (FDMA) systems, orthogonal frequency division multiple access (OFDMA) systems, single-carrier frequency division multiple access (SC-FDMA) systems, 3rd Generation Partnership Project (3GPP) Long Term Evolution (LTE) systems and spatial division multiple access (SDMA) systems.
The wireless communication device 104 may utilize signal splitting. In signal splitting, signals are directed to a specific path. One form of signal splitting is current steering. In one configuration of intra-band carrier aggregation, signal splitting refers to taking a signal from the output of a first stage amplifier (such as a transconductance stage (Gm)), splitting the signal and piping the signal into two separate second stage amplifiers (such as cascode stages (Cas)) and subsequent mixers for carrier aggregation. In another configuration of intra-band carrier aggregation, signal splitting refers to taking a signal from the output of a second stage amplifier (such as a cascode stage (Cas)), splitting the signal and piping the signal into two separate mixers for carrier aggregation.
In one configuration of inter-band carrier aggregation, signal splitting refers to taking a signal output from a first stage amplifier (such as a transconductance stage (Gm)) and steering (or diverting or pumping) the signal into a second stage amplifier (such as a cascode stage (Cas)) and subsequent mixer in a diversity path, to be downconverted using the downconverting circuitry of the diversity receiver. In another configuration of inter-band carrier aggregation, signal splitting refers to taking a signal output from a second stage amplifier (such as a cascode stage (Cas)) and steering (or diverting or pumping) the signal into a subsequent mixer in a diversity path to be downconverted using the downconverting circuitry of the diversity receiver.
The signal steering herein is current steering. However, voltage steering may also be used. In one configuration of voltage steering for inter-band carrier aggregation, a signal output from a first stage amplifier (such as a transconductance stage (Gm)) may be diverted to a second stage amplifier (such as a cascode stage (Cas)) and subsequent mixer in a diversity path to be downconverted using downconverting circuitry of the diversity receiver. In another configuration of voltage steering for inter-band carrier aggregation, a signal output from a second stage amplifier (such as a cascode stage (Cas)) may be diverted to a subsequent mixer in a diversity path to be downconverted using the downconverting circuitry of the diversity receiver.
The wireless communication device 104 may include a primary antenna 106 and a secondary antenna 108. The secondary antenna 108 may be referred to as the diversity antenna. A transceiver chip 110 may be coupled to the primary antenna 106 and the secondary antenna 108. The transceiver chip 110 may include a transmitter, a primary receiver (PRx) 140, a secondary receiver (SRx) 142, a tertiary receiver (TRx) 144 and a quaternary receiver (QRx) 146. The primary receiver (PRx) 140 of the transceiver chip 110 may output a PRx inphase/quadrature (I/Q) signal 112 to a baseband digital modem 122 on the wireless communication device 104. The secondary receiver (SRx) 142 of the transceiver chip 110 may output a SRx inphase/quadrature (I/Q) signal 114 to the baseband digital modem 122. The tertiary receiver (TRx) 144 of the transceiver chip 110 may output a TRx inphase/quadrature (I/Q) signal 116 to the baseband digital modem 122. The quaternary receiver (QRx) 146 of the transceiver chip 110 may output a QRx inphase/quadrature (I/Q) signal 118 to the baseband digital modem 122. The configuration of the primary antenna 106, the secondary antenna 108 and the transceiver chip 110 may be referred to as a single-chip signal splitting carrier aggregation receiver architecture 125. The single-chip signal splitting carrier aggregation receiver architecture 125 may be implemented with only a single chip to achieve board area reduction without performance degradation for legacy modes (diversity and simultaneous dual hybrid receiver (SHDR)).
In general, the single-chip signal splitting carrier aggregation receiver architecture 125 may split the signal received by the primary antenna 106 into the PRx inphase/quadrature (I/Q) signal 112 and the TRx inphase/quadrature (I/Q) signal 116 using a routing between a source low noise amplifier (LNA) in the primary receiver (PRx) 140 and a target low noise amplifier (LNA) in the tertiary receiver (TRx) 144. The routing is discussed in additional detail below in relation to FIG. 4, FIG. 5, FIG. 6 and FIG. 7. The single-chip signal splitting carrier aggregation receiver architecture 125 may also split the signal received by the secondary antenna 108 into the SRx inphase/quadrature (I/Q) signal 114 and the QRx inphase/quadrature (I/Q) signal 118 using a routing between a source low noise amplifier (LNA) in the secondary receiver (SRx) 142 and a target low noise amplifier (LNA) in the quaternary receiver (QRx) 146. This routing is also discussed in additional detail below in relation to FIG. 4, FIG. 5, FIG. 6 and FIG. 7. As used herein, source low noise amplifier (LNA) refers to a low noise amplifier (LNA) from which a signal routing is taken and target low noise amplifier (LNA) refers to a low noise amplifier (LNA) to which the signal routing is directed.
There may be many different ways to split the signals (for either or both the signal received by the primary antenna 106 and the signal received by the secondary antenna 108). In one configuration, a signal output from a first stage in the source low noise amplifier (LNA) (e.g., a transconductance stage (Gm)) may be routed to a second stage in the target low noise amplifier (LNA) (e.g., a cascode stage (Cas)). In another configuration, a signal output from a first stage in the source low noise amplifier (LNA) (e.g., a transconductance stage (Gm)) may be routed to a second stage in the target low noise amplifier (LNA) (e.g., a transformer used to split the signal).
The wireless communication device 104 may use a single-chip signal splitting carrier aggregation receiver architecture 125 that reuses the simultaneous hybrid dual receiver (SHDR) path for carrier aggregation. One advantage of the single-chip signal splitting carrier aggregation receiver architecture 125 of the present systems and methods is the ability to operate using only two antennas. Because a wireless communication device 104 with fewer antennas is cheaper, less bulky and less complicated, a wireless communication device 104 with the minimum number of antennas may be advantageous.
The wireless communication device 104 of the present systems and methods does not require the use of a power splitter. By removing a power splitter from the wireless communication device 104, the wireless communication device 104 may consume less power. Furthermore, the lack of a power splitter may reduce the cost of the wireless communication device 104 and free up die area. The single-chip signal splitting carrier aggregation receiver architecture 125 of the present systems and methods may also not require the use of external low noise amplifiers (LNAs). External low noise amplifiers (LNAs) may consume large amounts of power and increase the cost of a wireless communication device 104. Another benefit of the single-chip signal splitting carrier aggregation receiver architecture 125 of the present systems and methods is the ability to operate without die-to-die signal routing. Removing die-to-die signal routing may reduce both the complexity and cost of the wireless communication device 104. Removing die-to-die signaling may also allow for optimal placement of antennas on the wireless communication device 104. The single-chip signal splitting carrier aggregation receiver architecture 125 may have only two synthesizers running.
The baseband digital modem 122 may perform processing on the PRx inphase/quadrature (I/Q) signal 112, the SRx inphase/quadrature (I/Q) signal 114, the TRx inphase/quadrature (I/Q) signal 116 and the QRx inphase/quadrature (I/Q) signal 118. For example, the baseband digital modem 122 may convert the signals to the digital domain using analog-to-digital converters (ADCs) and perform digital processing on the signals using digital signal processors (DSPs). The baseband digital modem 122 may then output a first carrier signal 124 a, a second carrier signal 124 b, a third carrier signal 124 c and a fourth carrier signal 124 d. A carrier signal 124 may refer to the carrier that the signal used.
In one configuration, the first carrier signal 124 a and the second carrier signal 124 b may be located in a low band while the third carrier signal 124 c and the fourth carrier signal 124 d are located within a midband. This may be referred to as inter-band operation or Dual-Band 4-Carrier according to Rel-10. Inter-band operation is discussed in additional detail below in relation to FIG. 4 and FIG. 5 below. In another configuration, the first carrier signal 124 a, second carrier signal 124 b, third carrier signal 124 c and fourth carrier signal 124 d may all be located within a single band, such as the low band. This may be referred to as intra-band operation or Single-Band 4-Carrier in Release-10. Intra-band operation is discussed in additional detail below in relation to FIG. 6 and FIG. 7 below.
FIG. 2 is a flow diagram of a method 200 for receiving signals using a single-chip signal splitting carrier aggregation receiver architecture 125. The method 200 may be performed by a wireless communication device 104. The wireless communication device 104 may be operating in either inter-band mode or intra-band mode. In inter-band mode, the wireless communication device 104 may receive four carrier signals; two within a first band and two within a second band. In intra-band mode, the wireless communication device 104 may receive four carrier signals within a single band.
The wireless communication device 104 may receive 202 a first signal using a primary antenna 106. The wireless communication device 104 may route 204 the first signal through a primary receiver (PRx) 140 on a transceiver chip 110 to obtain a PRx inphase/quadrature (I/Q) signal 112. The wireless communication device 104 may also route 206 the first signal through a tertiary receiver (TRx) 144 on the transceiver chip 110 to obtain a TRx inphase/quadrature (I/Q) signal 116.
The wireless communication device 104 may also receive 208 a second signal using a secondary antenna 108. The wireless communication device 104 may route 210 the second signal through a secondary receiver (SRx) 142 on the transceiver chip 110 to obtain a SRx inphase/quadrature (I/Q) signal 114. The wireless communication device 104 may route 212 the second signal through a quaternary receiver (QRx) 146 on the transceiver chip 110 to obtain a QRx inphase/quadrature (I/Q) signal 118.
FIG. 3 is a block diagram illustrating a single-chip signal splitting carrier aggregation receiver architecture 325. The single-chip signal splitting carrier aggregation receiver architecture 325 of FIG. 3 may be one configuration of the single-chip signal splitting carrier aggregation receiver architecture 125 of FIG. 1. The single-chip signal splitting carrier aggregation receiver architecture 325 may include a primary antenna 306, a first low-pass high-pass diplexer 326 a, a first switch 328 a, four duplexers 330 a-d, a secondary antenna 308, a second low-pass high-pass diplexer 326 b, a second switch 328 b, four surface acoustic wave (SAW) filters 334 a-d and a transceiver chip 310.
The primary antenna 306 may be coupled to the first low-pass high-pass diplexer 326 a. A low-pass high-pass diplexer 326 may bundle low band frequencies into one signal and high band (or midband) frequencies into another signal, thus allowing the primary antenna 306 to pass both low band and midband signals to the transceiver chip 310. The first low-pass high-pass diplexer 326 a may be coupled to the first switch 328 a. The first switch 328 a may have two inputs (the signal that includes the bundled low band frequencies and the signal that includes the bundled high band frequencies) and multiple outputs. In one configuration, the first switch 328 a may have six possible outputs to the four duplexers 330 (representing the six possible configurations of duplexer 330 pairs). The four duplexers 330 may include a first duplexer 330 a, a second duplexer 330 b, a third duplexer 330 c and a fourth duplexer 330 d. In one configuration, the first duplexer 330 a and the second duplexer 330 b may be used for a low band while the third duplexer 330 c and the fourth duplexer 330 d are used for a midband.
The transceiver chip 310 may include a transmitter 332, a primary receiver (PRx) 340, a secondary receiver (SRx) 342, a tertiary receiver (TRx) 344 and a quaternary receiver (QRx) 346. The transmitter 332 may include four transmit outputs: a first transmit output, a second transmit output, a third transmit output and a fourth transmit output. In one configuration, the first transmit output and the second transmit output may be low band outputs while the third transmit output and the fourth transmit output are midband outputs.
The first transmit output may be coupled to the first duplexer 330 a via a power amplifier (PA) 338 a. The second transmit output may be coupled to the second duplexer 330 b via a power amplifier 338 b. The third transmit output may be coupled to the third duplexer 330 c via a power amplifier 338 c. The fourth transmit output may be coupled to the fourth duplexer 330 d via a power amplifier 338 d.
The primary receiver (PRx) 340 may include a first PRx low noise amplifier (LNA) 348 a coupled to the first duplexer 330 a, a second PRx low noise amplifier (LNA) 348 b coupled to the second duplexer 330 b, a third PRx low noise amplifier (LNA) 348 c coupled to the third duplexer 330 c and a fourth PRx low noise amplifier (LNA) 348 d coupled to the fourth duplexer 330 d. In one configuration, the first PRx low noise amplifier (LNA) 348 a and the second PRx low noise amplifier (LNA) 348 b may be low band low noise amplifiers (LNAs) while the third PRx low noise amplifier (LNA) 348 c and the fourth PRx low noise amplifier (LNA) 348 d are midband low noise amplifiers (LNAs).
The primary receiver (PRx) 340 may also include a mixer 356 a (e.g., a downconverter). The mixer 356 a may be coupled to the output of the first PRx low noise amplifier (LNA) 348 a, the output of the second PRx low noise amplifier (LNA) 348 b, the output of the third PRx low noise amplifier (LNA) 348 c and the output of the fourth PRx low noise amplifier (LNA) 348 d.
The primary receiver (PRx) 340 may include a phase locked loop (PLL) 362 a, a PRx voltage controlled oscillator (VCO) 360 a and a Div stage 358 a that are used to generate the downconverting frequency for the mixer 356 a. The output of the mixer 356 a may be coupled to a PRx baseband filter (BBF) 364 a. The PRx baseband filter (BBF) 364 a may then output the PRx inphase/quadrature (I/Q) signal 312. The transceiver chip 310 may include a switch 366 that allows the downconverting frequency generated by the PRx voltage controlled oscillator (VCO) 360 to be used by a mixer 356 b in the secondary receiver (SRx) 342, a mixer 356 c in the tertiary receiver (TRx) 344 and/or a mixer 356 d in the quaternary receiver (QRx) 346.
The secondary antenna 308 may be coupled to the second low-pass high-pass diplexer 326 b. The second low-pass high-pass diplexer 326 b may be coupled to the second switch 328 b. The second switch 328 b may have two inputs (the signal that includes the bundled low band frequencies and the signal that includes the bundled high band frequencies) and multiple outputs. In one configuration, the second switch 328 b may have six possible outputs to the four surface acoustic wave (SAW) filters 334 (representing the six possible configurations of surface acoustic wave (SAW) filter 334 pairs). The four surface acoustic wave (SAW) filters 334 may include a first surface acoustic wave (SAW) filter 334 a, a second surface acoustic wave (SAW) filter 334 b, a third surface acoustic wave (SAW) filter 334 c and a fourth surface acoustic wave (SAW) filter 334 d. In one configuration, the first surface acoustic wave (SAW) filter 334 a and the second surface acoustic wave (SAW) filter 334 b may be used for the low band while the third surface acoustic wave (SAW) filter 334 c and the fourth surface acoustic wave (SAW) filter 334 d are used for the midband.
The secondary receiver (SRx) 342 may include a first SRx low noise amplifier (LNA) 350 a coupled to the first surface acoustic wave (SAW) filter 334 a, a second SRx low noise amplifier (LNA) 350 b coupled to the second surface acoustic wave (SAW) filter 334 b, a third SRx low noise amplifier (LNA) 350 c coupled to the third surface acoustic wave (SAW) filter 334 c and a fourth SRx low noise amplifier (LNA) 350 d coupled to the fourth surface acoustic wave (SAW) filter 334 d. In one configuration, the first SRx low noise amplifier (LNA) 350 a and the second SRx low noise amplifier (LNA) 350 b may be low band low noise amplifiers (LNAs) while the third SRx low noise amplifier (LNA) 350 c and the fourth SRx low noise amplifier (LNA) 350 d are midband low noise amplifiers (LNAs).
The secondary receiver (SRx) 342 may include a mixer 356 b coupled to the output of the first SRx low noise amplifier (LNA) 350 a, the output of the second SRx low noise amplifier (LNA) 350 b, the output of the third SRx low noise amplifier (LNA) 350 c and the output of the fourth SRx low noise amplifier (LNA) 350 d. The secondary receiver (SRx) 342 may also include a phase locked loop (PLL) 362 b, a SRx voltage controlled oscillator (VCO) 361 and a Div stage 358 b that are used to generate a downconverting frequency for the mixer 356 b. In one configuration, the switch 366 on the transceiver chip 310 may be set so that the Div stage 358 b receives the downconverting frequency generated by the PRx voltage controlled oscillator (VCO) 360 from the primary receiver (PRx) 340. The output of the mixer 356 b may be coupled to an SRx baseband filter (BBF) 364 b. The SRx baseband filter (BBF) 364 b may then output the SRx inphase/quadrature (I/Q) signal 314.
The tertiary receiver (TRx) 344 may include a first TRx low noise amplifier (LNA) 352 a, a second TRx low noise amplifier (LNA) 352 b, a third TRx low noise amplifier (LNA) 352 c and a fourth TRx low noise amplifier (LNA) 352 d. In one configuration, the first TRx low noise amplifier (LNA) 352 a and the second TRx low noise amplifier (LNA) 352 b may be low band low noise amplifiers (LNAs) while the third TRx low noise amplifier (LNA) 352 c and the fourth TRx low noise amplifier (LNA) 352 d are midband low noise amplifiers (LNAs). The inputs to the first TRx low noise amplifier (LNA) 352 a, the second TRx low noise amplifier (LNA) 352 b, the third TRx low noise amplifier (LNA) 352 c and the fourth TRx low noise amplifier (LNA) 352 d may be disabled.
The tertiary receiver (TRx) 344 may include a mixer 356 c coupled to the outputs of the first TRx low noise amplifier (LNA) 352 a, the second TRx low noise amplifier (LNA) 352 b, the third TRx low noise amplifier (LNA) 352 c and the fourth TRx low noise amplifier (LNA) 352 d. The tertiary receiver (TRx) 344 may also include a Div stage 358 c coupled to the mixer 356 c. The Div stage 358 c may be coupled to the switch 366 on the transceiver chip 310. In one configuration, the switch 366 may be set so that the Div stage 358 c may receive the downconverting frequency generated by the PRx voltage controlled oscillator (VCO) 360 from the primary receiver (PRx) 340. In another configuration, the switch 366 may be set so that the Div stage 358 c receives the downconverting frequency generated by the SRx voltage controlled oscillator (VCO) 361. The output of the mixer 356 c may be coupled to a TRx baseband filter (BBF) 364 c. The TRx baseband filter (BBF) 364 c may then output the TRx inphase/quadrature (I/Q) signal 316.
The quaternary receiver (QRx) 346 may include a first QRx low noise amplifier (LNA) 354 a, a second QRx low noise amplifier (LNA) 354 b, a third QRx low noise amplifier (LNA) 354 c and a fourth QRx low noise amplifier (LNA) 354 d. In one configuration, the first QRx low noise amplifier (LNA) 354 a and the second QRx low noise amplifier (LNA) 354 b may be low band low noise amplifiers (LNAs) while the third QRx low noise amplifier (LNA) 354 c and the fourth QRx low noise amplifier (LNA) 354 d are midband low noise amplifiers (LNAs). The inputs to the first QRx low noise amplifier (LNA) 354 a, the second QRx low noise amplifier (LNA) 354 b, the third QRx low noise amplifier (LNA) 354 c and the fourth QRx low noise amplifier (LNA) 354 d may be disabled.
The quaternary receiver (QRx) 346 may include a mixer 356 d coupled to the outputs of the first QRx low noise amplifier (LNA) 354 a, the second QRx low noise amplifier (LNA) 354 b, the third QRx low noise amplifier (LNA) 354 c and the fourth QRx low noise amplifier (LNA) 354 d. The quaternary receiver (QRx) 346 may also include a Div stage 358 d coupled to the mixer 356 d. The Div stage 358 d may be coupled to the switch 366 on the transceiver chip 310. In one configuration, the switch 366 may be set so that the Div stage 358 d may receive the downconverting frequency generated by the PRx voltage controlled oscillator (VCO) 360 from the primary receiver (PRx) 340. In another configuration, the switch 366 may be set so that the Div stage 358 d receives the downconverting frequency generated by the SRx voltage controlled oscillator (VCO) 361 from the secondary receiver (SRx) 342. The output of the mixer 356 d may be coupled to a QRx baseband filter (BBF) 364 d. The QRx baseband filter (BBF) 364 d may then output the QRx inphase/quadrature (I/Q) signal 318.
FIG. 4 is a block diagram illustrating a single-chip signal splitting carrier aggregation receiver architecture 425 operating in inter-band mode. The single-chip signal splitting carrier aggregation receiver architecture 425 of FIG. 4 may be one configuration of the single-chip signal splitting carrier aggregation receiver architecture 124 of FIG. 1. The single-chip signal splitting carrier aggregation receiver architecture 425 may include a primary antenna 406, a secondary antenna 408 and a transceiver chip 410. The primary antenna 406 and the secondary antenna 408 may be used to receive a dual-band 4-carrier signal (i.e., four carriers 474 a-d over a first band 470 and a second band 472 (the first band 470 and the second band 472 are separated from each other)).
The transceiver chip 410 may include a transmitter 432, a primary receiver (PRx) 440, a secondary receiver (SRx) 442, a tertiary receiver (TRx) 444 and a quaternary receiver (QRx) 446. The primary antenna 406 may be coupled to PRx circuitry 468 a of the primary receiver (PRx) 440. The PRx circuitry 468 a may include the PRx low noise amplifiers (LNAs) 348 a-d, downconverting circuitry and the PRx baseband filter (BBF) 364 a. The PRx circuitry 468 a may output a PRx inphase/quadrature (I/Q) signal 412 that includes the first carrier 474 a and the second carrier 474 b in the first band 470.
The transceiver chip 410 may include a routing 435 a from the PRx circuitry 468 a to TRx circuitry 468 c in the tertiary receiver (TRx) 444. In one configuration, the routing 435 a may be from a first stage amplifier in a PRx low noise amplifier (LNA) 348 of the PRx circuitry 468 a to the TRx circuitry 468 c. In another configuration, the routing 435 a may be output from a second stage amplifier in a PRx low noise amplifier (LNA) 348 of the PRx circuitry 438 a. The TRx circuitry 468 c may include the TRx low noise amplifiers (LNAs) 352 a-d, the downconverting circuitry and the TRx baseband filter (BBF) 364 c. In one configuration, the routing 435 from the PRx circuitry 468 a may be input to a second stage amplifier in a TRx low noise amplifier (LNA) 352 of the TRx circuitry 468 c. In another configuration, the routing 435 a from the PRx circuitry 468 a may be input to a mixer 356 c of the tertiary receiver (TRx) 444. The TRx circuitry 468 c may output a TRx inphase/quadrature (I/Q) signal 416 that includes the third carrier 474 c and the fourth carrier 474 d in the second band 472.
The secondary antenna 408 may be coupled to SRx circuitry 468 b of the secondary receiver (SRx) 442. The SRx circuitry 468 b may include the SRx low noise amplifiers (LNAs) 350 a-d, the downconverting circuitry and the SRx baseband filter (BBF) 364 b. The SRx circuitry 468 b may output a SRx inphase/quadrature (I/Q) signal 414 that includes the first carrier 474 a and the second carrier 474 b in the first band 470.
The transceiver chip 410 may include a routing 435 b from the SRx circuitry 468 b to QRx circuitry 468 d in the quaternary receiver (QRx) 446. In one configuration, the routing 435 b may be output from a first stage amplifier in a SRx low noise amplifier (LNA) 350 of the SRx circuitry 468 b. In another configuration, the routing 435 b may be output from a second stage amplifier in a SRx low noise amplifier (LNA) 350 of the SRx circuitry 468 b. The QRx circuitry 468 d may include the QRx low noise amplifiers (LNAs) 354 a-d, the downconverting circuitry and the QRx baseband filter (BBF) 364 d. In one configuration, the routing 435 b from the SRx circuitry 468 b may be input to a second stage amplifier in a QRx low noise amplifier (LNA) 354 of the QRx circuitry 468 d. In another configuration, the routing 435 b from the SRx circuitry 468 b may be input to a mixer 356 d of the quaternary receiver (QRx) 446. The QRx circuitry 468 d may output a QRx inphase/quadrature (I/Q) signal 418 that includes the third carrier 474 c and the fourth carrier 474 d in the second band 472.
The routing 435 a from the PRx circuitry 468 a to the TRx circuitry 468 c may be part of a first signal splitting stage 433 a. The routing from the SRx circuitry 468 b to the QRx circuitry 468 b may be part of a second signal splitting stage 433 b. The signal splitting stages 433 a-b are discussed in additional detail below in relation to FIG. 8 and FIG. 9.
FIG. 5 is another block diagram illustrating a single-chip signal splitting carrier aggregation receiver architecture 325 operating in inter-band mode. The single-chip signal splitting carrier aggregation receiver architecture 325 of FIG. 5 may be the single-chip signal splitting carrier aggregation receiver architecture 325 of FIG. 3. The primary antenna 306 and the secondary antenna 308 may be used to receive a dual-band 4-carrier signal (i.e., four carriers 474 a-d over two separate bands). A routing 537 from the primary antenna 306 through the primary receiver (PRx) 340 to obtain the PRx inphase/quadrature (I/Q) signal 314 is shown. The routing 537 may pass through the first PRx low noise amplifier (LNA) 348 a. The PRx inphase/quadrature (I/Q) signal 314 may include a first carrier 474 a and a second carrier 474 b from a first band 470 for this configuration.
A routing 535 a from the primary antenna 306 through the tertiary receiver (TRx) 344 to obtain the TRx inphase/quadrature (I/Q) signal 316 is also shown. The TRx inphase/quadrature (I/Q) signal 316 may include a third carrier 474 c and a fourth carrier 474 d from a second band 472. The routing 535 a from the primary antenna 306 through the tertiary receiver (TRx) 344 to obtain the TRx inphase/quadrature (I/Q) signal 316 may pass through a first signal splitting stage 433 a. The first signal splitting stage 433 a may allow the single-chip signal splitting carrier aggregation receiver architecture 325 to reuse the simultaneous hybrid dual receiver (SHDR) receiver path.
The first signal splitting stage 433 a may include the routing 535 a from the third PRx low noise amplifier (LNA) 348 c in the primary receiver (PRx) 340 to the third TRx low noise amplifier (LNA) 352 c in the tertiary receiver (TRx) 344. In one configuration, the routing 535 a may be output from a first amplifier stage (e.g., a transconductance stage (Gm)) of the third PRx low noise amplifier (LNA) 348 c and input to a second amplifier stage (e.g., a cascode stage (Cas)) of the third TRx low noise amplifier (LNA) 352 c. In another configuration, the routing 535 a may be output from a second amplifier stage (e.g., a cascode stage (Cas)) of the third PRx low noise amplifier (LNA) 348 c and input to the mixer 356 c in the tertiary receiver (TRx) 344.
A routing 539 from the secondary antenna 308 through the secondary receiver (SRx) 342 to obtain the SRx inphase/quadrature (I/Q) signal 316 is also shown. The routing 539 may pass through the first SRx low noise amplifier (LNA) 350 a. The SRx inphase/quadrature (I/Q) signal 314 may include a first carrier 474 a and a second carrier 474 b from the first band 470 for this configuration. A routing 535 b from the secondary antenna 308 through the quaternary receiver (QRx) 346 to obtain the QRx inphase/quadrature (I/Q) signal 318 is also shown. The QRx inphase/quadrature (I/Q) signal 318 may include a third carrier 474 c and a fourth carrier 474 d from the second band 472. The routing 535 b from the secondary antenna 308 through the quaternary receiver (QRx) 346 to obtain the QRx inphase/quadrature (I/Q) signal 318 may pass through a second signal splitting stage 433 b. The second signal splitting stage 433 b may also allow the single-chip signal splitting carrier aggregation receiver architecture 325 to reuse the simultaneous hybrid dual receiver (SHDR) receiver path.
The second signal splitting stage 433 b may route 535 b a signal from the third SRx low noise amplifier (LNA) 350 c in the secondary receiver (SRx) 342 to the third QRx low noise amplifier (LNA) 354 c in the quaternary receiver (QRx) 346. In one configuration, the routing 535 b may be the output of a first amplifier stage (e.g., a transconductance stage (Gm)) of the third SRx low noise amplifier (LNA) 350 c to the input of a second amplifier stage (e.g., a cascode stage (Cas)) of the third QRx low noise amplifier (LNA) 354 c. In another configuration, the routing 535 b may be the output of a second amplifier stage (e.g., a cascode stage (Cas)) of the third SRx low noise amplifier (LNA) 350 c to the input of the mixer 356 d in the quaternary receiver (QRx) 346.
FIG. 6 is a block diagram illustrating a single-chip signal splitting carrier aggregation receiver architecture 625 operating in intra-band mode. The single-chip signal splitting carrier aggregation receiver architecture 625 of FIG. 6 may be one configuration of the single-chip signal splitting carrier aggregation receiver architecture 124 of FIG. 1. The single-chip signal splitting carrier aggregation receiver architecture 625 may include a primary antenna 606, a secondary antenna 608 and a transceiver chip 610. The primary antenna 606 and the secondary antenna 608 may be used to receive a single-band 4-carrier signal (i.e., four carriers 674 a-d over a first band 670).
The transceiver chip 610 may include a transmitter 632, a primary receiver (PRx) 640, a secondary receiver (SRx) 642, a tertiary receiver (TRx) 644 and a quaternary receiver (QRx) 646. The primary antenna 606 may be coupled to PRx circuitry 668 a of the primary receiver (PRx) 640. The PRx circuitry 668 a may include the PRx low noise amplifiers (LNAs) 348 a-d, downconverting circuitry and the PRx baseband filter (BBF) 364 a. The PRx circuitry 668 a may output a PRx inphase/quadrature (I/Q) signal 612 that includes the first carrier 674 a and the second carrier 674 b in the first band 670.
The transceiver chip 610 may include a routing 635 a from the PRx circuitry 668 a to TRx circuitry 668 c in the tertiary receiver (TRx) 644. In one configuration, the routing 635 a may be from a first stage amplifier in a PRx low noise amplifier (LNA) 348 of the PRx circuitry 668 a to the TRx circuitry 668 c. In another configuration, the routing 635 a may be output from a second stage amplifier in a PRx low noise amplifier (LNA) 348 of the PRx circuitry 668 a. The TRx circuitry 668 c may include the TRx low noise amplifiers (LNAs) 352 a-d, the downconverting circuitry and the TRx baseband filter (BBF) 364 c. In one configuration, the routing 635 from the PRx circuitry 668 a may be input to a second stage amplifier in a TRx low noise amplifier (LNA) 352 of the TRx circuitry 668 c. In another configuration, the routing 635 a from the PRx circuitry 668 a may be input to a mixer 356 c of the tertiary receiver (TRx) 644. The TRx circuitry 668 c may output a TRx inphase/quadrature (I/Q) signal 616 that includes the third carrier 674 c and the fourth carrier 674 d in the first band 670.
The secondary antenna 608 may be coupled to SRx circuitry 668 b of the secondary receiver (SRx) 642. The SRx circuitry 668 b may include the SRx low noise amplifiers (LNAs) 350 a-d, the downconverting circuitry and the SRx baseband filter (BBF) 364 b. The SRx circuitry 668 b may output a SRx inphase/quadrature (I/Q) signal 614 that includes the first carrier 674 a and the second carrier 674 b in the first band 670.
The transceiver chip 610 may include a routing 635 b from the SRx circuitry 668 b to QRx circuitry 668 d in the quaternary receiver (QRx) 646. In one configuration, the routing 635 b may be output from a first stage amplifier in a SRx low noise amplifier (LNA) 350 of the SRx circuitry 668 b. In another configuration, the routing 635 b may be output from a second stage amplifier in a SRx low noise amplifier (LNA) 350 of the SRx circuitry 668 b. The QRx circuitry 668 d may include the QRx low noise amplifiers (LNAs) 354 a-d, the downconverting circuitry and the QRx baseband filter (BBF) 364 d. In one configuration, the routing 635 b from the SRx circuitry 668 b may be input to a second stage amplifier in a QRx low noise amplifier (LNA) 354 of the QRx circuitry 668 d. In another configuration, the routing 635 b from the SRx circuitry 668 b may be input to a mixer 356 d of the quaternary receiver (QRx) 646. The QRx circuitry 668 d may output a QRx inphase/quadrature (I/Q) signal 618 that includes the third carrier 674 c and the fourth carrier 674 d in the first band 670.
The routing 635 a from the PRx circuitry 668 a to the TRx circuitry 668 c may be part of a first signal splitting stage 633 a. The routing from the SRx circuitry 668 b to the QRx circuitry 668 b may be part of a second signal splitting stage 633 b. The signal splitting stages 633 a-b are discussed in additional detail below in relation to FIG. 8 and FIG. 9.
FIG. 7 is another block diagram illustrating a single-chip signal splitting carrier aggregation receiver architecture 325 operating in intra-band mode. The single-chip signal splitting carrier aggregation receiver architecture 325 of FIG. 7 may be the single-chip signal splitting carrier aggregation receiver architecture 325 of FIG. 3. Intra-band mode may require current splitting. A 6 decibel (dB) loss may lead to 0.2-0.5 db noise factor (NF) degradation. The low noise amplifiers (LNA) in the radio frequency integrated circuit (RFIC) may need to be designed as mixer Gm.
The primary antenna 306 and the secondary antenna 308 may be used to receive a single-band 4-carrier signal (i.e., four carriers 674 a-d over a first band 670 and no carriers in a second band 672). A routing 737 from the primary antenna 306 through the primary receiver (PRx) 340 to obtain the PRx inphase/quadrature (I/Q) signal 314 is shown. The routing 737 may pass through the first PRx low noise amplifier (LNA) 348 a. The PRx inphase/quadrature (I/Q) signal 314 may include a first carrier 674 a and a second carrier 674 b from a first band 670 for this configuration.
A routing 735 a from the primary antenna 306 through the tertiary receiver (TRx) 344 to obtain the TRx inphase/quadrature (I/Q) signal 316 is also shown. The TRx inphase/quadrature (I/Q) signal 316 may include a third carrier 674 c and a fourth carrier 674 d from the first band 670. The routing 735 a from the primary antenna 306 through the tertiary receiver (TRx) 344 to obtain the TRx inphase/quadrature (I/Q) signal 316 may pass through a first signal splitting stage 633 a. The first signal splitting stage 633 a may allow the single-chip signal splitting carrier aggregation receiver architecture 325 to reuse the simultaneous hybrid dual receiver (SHDR) receiver path.
The first signal splitting stage 633 a may include a routing 735 a from the first PRx low noise amplifier (LNA) 348 a in the primary receiver (PRx) 340 to the third TRx low noise amplifier (LNA) 352 c in the tertiary receiver (TRx) 344. In one configuration, the routing 735 a may be output from a first amplifier stage (e.g., a transconductance stage (Gm)) of the first PRx low noise amplifier (LNA) 348 a and input to a second amplifier stage (e.g., a cascode stage (Cas)) of the third TRx low noise amplifier (LNA) 352 c. In another configuration, the routing 735 a may be output from a second amplifier stage (e.g., a cascode stage (Cas)) of the first PRx low noise amplifier (LNA) 348 c and input to the mixer 356 c in the tertiary receiver (TRx) 344.
A routing 739 from the secondary antenna 308 through the secondary receiver (SRx) 342 to obtain the SRx inphase/quadrature (I/Q) signal 316 is also shown. The routing 739 may pass through the first SRx low noise amplifier (LNA) 350 a. The SRx inphase/quadrature (I/Q) signal 314 may include a first carrier 674 a and a second carrier 674 b from the first band 670 for this configuration. A routing 735 b from the secondary antenna 308 through the quaternary receiver (QRx) 346 to obtain the QRx inphase/quadrature (I/Q) signal 318 is also shown. The QRx inphase/quadrature (I/Q) signal 318 may include a third carrier 674 c and a fourth carrier 674 d from the first band 670. The routing 735 b from the secondary antenna 308 through the quaternary receiver (QRx) 346 to obtain the QRx inphase/quadrature (I/Q) signal 318 may pass through a second signal splitting stage 633 b. The second signal splitting stage 633 b may also allow the single-chip signal splitting carrier aggregation receiver architecture 325 to reuse the simultaneous hybrid dual receiver (SHDR) receiver path.
The second signal splitting stage 633 b may route 735 b a signal from the first SRx low noise amplifier (LNA) 350 a in the secondary receiver (SRx) 342 to the third QRx low noise amplifier (LNA) 354 c in the quaternary receiver (QRx) 346. In one configuration, the routing 735 b may be the output of a first amplifier stage (e.g., a transconductance stage (Gm)) of the first SRx low noise amplifier (LNA) 350 a to the input of a second amplifier stage (e.g., a cascode stage (Cas)) of the third QRx low noise amplifier (LNA) 354 c. In another configuration, the routing 735 b may be the output of a second amplifier stage (e.g., a cascode stage (Cas)) of the first SRx low noise amplifier (LNA) 350 a to the input of the mixer 356 d in the quaternary receiver (QRx) 346.
FIG. 8 is a block diagram illustrating a signal splitting stage 833. The signal splitting stage 833 of FIG. 8 may be one configuration of the signal splitting stages 433 a-b in FIG. 4 and the signal splitting stages 633 a-b in FIG. 6. The signal splitting stage 833 may include a source first stage amplifier 874 a and a source second stage amplifier 876 a as part of a source low noise amplifier (LNA) 878 a, a target first stage amplifier 874 b and a target second stage amplifier 876 b of a target low noise amplifier (LNA) 878 b and passive mixers 856 a-d. In one configuration, the source low noise amplifier (LNA) 878 a may be a PRx low noise amplifier (LNA) 348 and the target low noise amplifier (LNA) may be a TRx low noise amplifier 352. In another configuration, the source low noise amplifier (LNA) 878 a may be an SRx low noise amplifier (LNA) 350 and the target low noise amplifier (LNA) 878 b may be a QRx low noise amplifier (LNA) 354.
In one configuration, the source first stage amplifier 874 a and the target first stage amplifier 874 b may be transconductance stages (Gm) while the source second stage amplifier 876 a and the target second stage amplifier 876 b may be cascode stages (Cas). The outputs of the source first stage amplifier 874 a may be input to the source second stage amplifier 876 a. The outputs of the source second stage amplifier 876 a may then be mixed via the passive mixers 856 a-b to obtain the source inphase signals 880 a-b and the source quadrature signals 880 c-d. In the signal splitting stage 833, the signal splitting occurs after the source first stage amplifier 874 a. Thus, the outputs of the source first stage amplifier 874 a may be input to the inputs of the target second stage amplifier 876 b. The outputs of the target second stage amplifier 876 b may then be mixed via the passive mixers 856 c-d to obtain the target inphase signals 880 e-f and the target quadrature signals 880 g-h.
Switches may be used between the source low noise amplifier (LNA) 878 a and the target low noise amplifier (LNA) 878 b to allow a clean standalone operation. The low noise amplifier (LNA) topology may drive the signal splitting sensing point.
FIG. 9 is a block diagram illustrating another signal splitting stage 933. The signal splitting stage 933 of FIG. 9 may be one configuration of the signal splitting stages 433 a-b in FIG. 4 and the signal splitting stages 633 a-b in FIG. 6. The signal splitting stage 933 may include a source first stage amplifier 974 a and a source second stage amplifier 976 a as part of a source low noise amplifier (LNA) 978 a, a target first stage amplifier 974 b and a target second stage amplifier 976 b of a target low noise amplifier (LNA) 978 b and passive mixers 956 a-d. In one configuration, the source low noise amplifier (LNA) 978 a may be a PRx low noise amplifier (LNA) 348 and the target low noise amplifier (LNA) may be a TRx low noise amplifier 352. In another configuration, the source low noise amplifier (LNA) 978 a may be an SRx low noise amplifier (LNA) 350 and the target low noise amplifier (LNA) 978 b may be a QRx low noise amplifier (LNA) 354.
In one configuration, the source first stage amplifier 974 a and the target first stage amplifier 974 b may be transconductance stages (Gm) while the source second stage amplifier 976 a and the target second stage amplifier 976 b may be cascode stages (Cas). The outputs of the source first stage amplifier 974 a may be input to the source second stage amplifier 976 a. The outputs of the source second stage amplifier 976 a may then be mixed via the passive mixers 956 a-b to obtain the source inphase signals 980 a-b and the source quadrature signals 980 c-d. In the signal splitting stage 933, the signal splitting occurs after the source second stage amplifier 976 a. Thus, the outputs of the source second stage amplifier 976 a may be input to the passive mixers 856 c-d to obtain the target inphase signals 980 e-f and the target quadrature signals 980 g-h.
Switches may be used between the source low noise amplifier (LNA) 978 a and the target low noise amplifier (LNA) 978 b to allow a clean standalone operation. The low noise amplifier (LNA) topology may drive the signal splitting sensing point.
FIG. 10 illustrates certain components that may be included within a wireless communication device 1004. The wireless communication device 1004 may be an access terminal, a mobile station, a user equipment (UE), etc. The wireless communication device 1004 includes a processor 1003. The processor 1003 may be a general purpose single- or multi-chip microprocessor (e.g., an ARM), a special purpose microprocessor (e.g., a digital signal processor (DSP)), a microcontroller, a programmable gate array, etc. The processor 1003 may be referred to as a central processing unit (CPU). Although just a single processor 1003 is shown in the wireless communication device 1004 of FIG. 10, in an alternative configuration, a combination of processors (e.g., an ARM and DSP) could be used.
The wireless communication device 1004 also includes memory 1005. The memory 1005 may be any electronic component capable of storing electronic information. The memory 1005 may be embodied as random access memory (RAM), read-only memory (ROM), magnetic disk storage media, optical storage media, flash memory devices in RAM, on-board memory included with the processor, EPROM memory, EEPROM memory, registers and so forth, including combinations thereof.
Data 1007 a and instructions 1009 a may be stored in the memory 1005. The instructions 1009 a may be executable by the processor 1003 to implement the methods disclosed herein. Executing the instructions 1009 a may involve the use of the data 1007 a that is stored in the memory 1005. When the processor 1003 executes the instructions 1009, various portions of the instructions 1009 b may be loaded onto the processor 1003, and various pieces of data 1007 b may be loaded onto the processor 1003.
The wireless communication device 1004 may also include a transmitter 1011 and a receiver 1013 to allow transmission and reception of signals to and from the wireless communication device 1004 via a first antenna 1017 a and a second antenna 1017 b. The transmitter 1011 and receiver 1013 may be collectively referred to as a transceiver 1015. The wireless communication device 1004 may also include (not shown) multiple transmitters, additional antennas, multiple receivers and/or multiple transceivers.
The wireless communication device 1004 may include a digital signal processor (DSP) 1021. The wireless communication device 1004 may also include a communications interface 1023. The communications interface 1023 may allow a user to interact with the wireless communication device 1004.
The various components of the wireless communication device 1004 may be coupled together by one or more buses, which may include a power bus, a control signal bus, a status signal bus, a data bus, etc. For the sake of clarity, the various buses are illustrated in FIG. 15 as a bus system 1019.
The term “determining” encompasses a wide variety of actions and, therefore, “determining” can include calculating, computing, processing, deriving, investigating, looking up (e.g., looking up in a table, a database or another data structure), ascertaining and the like. Also, “determining” can include receiving (e.g., receiving information), accessing (e.g., accessing data in a memory) and the like. Also, “determining” can include resolving, selecting, choosing, establishing and the like.
The phrase “based on” does not mean “based only on,” unless expressly specified otherwise. In other words, the phrase “based on” describes both “based only on” and “based at least on.”
The term “processor” should be interpreted broadly to encompass a general purpose processor, a central processing unit (CPU), a microprocessor, a digital signal processor (DSP), a controller, a microcontroller, a state machine and so forth. Under some circumstances, a “processor” may refer to an application specific integrated circuit (ASIC), a programmable logic device (PLD), a field programmable gate array (FPGA), etc. The term “processor” may refer to a combination of processing devices, e.g., a combination of a DSP and a microprocessor, a plurality of microprocessors, one or more microprocessors in conjunction with a DSP core, or any other such configuration.
The term “memory” should be interpreted broadly to encompass any electronic component capable of storing electronic information. The term memory may refer to various types of processor-readable media such as random access memory (RAM), read-only memory (ROM), non-volatile random access memory (NVRAM), programmable read-only memory (PROM), erasable programmable read-only memory (EPROM), electrically erasable PROM (EEPROM), flash memory, magnetic or optical data storage, registers, etc. Memory is said to be in electronic communication with a processor if the processor can read information from and/or write information to the memory. Memory that is integral to a processor is in electronic communication with the processor.
The terms “instructions” and “code” should be interpreted broadly to include any type of computer-readable statement(s). For example, the terms “instructions” and “code” may refer to one or more programs, routines, sub-routines, functions, procedures, etc. “Instructions” and “code” may comprise a single computer-readable statement or many computer-readable statements.
The functions described herein may be implemented in hardware, software, firmware, or any combination thereof. If implemented in software, the functions may be stored as one or more instructions on a computer-readable medium. The terms “computer-readable medium” or “computer-program product” refers to any available medium that can be accessed by a computer. By way of example, and not limitation, a computer-readable medium may comprise RAM, ROM, EEPROM, CD-ROM or other optical disk storage, magnetic disk storage or other magnetic storage devices, or any other medium that can be used to carry or store desired program code in the form of instructions or data structures and that can be accessed by a computer. Disk and disc, as used herein, includes compact disc (CD), laser disc, optical disc, digital versatile disc (DVD), floppy disk and Blu-ray® disc where disks usually reproduce data magnetically, while discs reproduce data optically with lasers.
Software or instructions may also be transmitted over a transmission medium. For example, if the software is transmitted from a website, server, or other remote source using a coaxial cable, fiber optic cable, twisted pair, digital subscriber line (DSL), or wireless technologies such as infrared, radio and microwave, then the coaxial cable, fiber optic cable, twisted pair, DSL, or wireless technologies such as infrared, radio and microwave are included in the definition of transmission medium.
The methods disclosed herein comprise one or more steps or actions for achieving the described method. The method steps and/or actions may be interchanged with one another without departing from the scope of the claims. In other words, unless a specific order of steps or actions is required for proper operation of the method that is being described, the order and/or use of specific steps and/or actions may be modified without departing from the scope of the claims.
Further, it should be appreciated that modules and/or other appropriate means for performing the methods and techniques described herein, such as those illustrated by FIG. 2, can be downloaded and/or otherwise obtained by a device. For example, a device may be coupled to a server to facilitate the transfer of means for performing the methods described herein. Alternatively, various methods described herein can be provided via a storage means (e.g., random access memory (RAM), read-only memory (ROM), a physical storage medium such as a compact disc (CD) or floppy disk, etc.), such that a device may obtain the various methods upon coupling or providing the storage means to the device. Moreover, any other suitable technique for providing the methods and techniques described herein to a device can be utilized.
It is to be understood that the claims are not limited to the precise configuration and components illustrated above. Various modifications, changes and variations may be made in the arrangement, operation and details of the systems, methods and apparatus described herein without departing from the scope of the claims.

Claims (30)

What is claimed is:
1. A wireless communication device configured for receiving a multiple carrier signal, comprising:
a single-chip signal splitting carrier aggregation receiver architecture that comprises:
a primary antenna;
a secondary antenna; and
a transceiver chip, wherein the single-chip signal splitting carrier aggregation receiver architecture reuses a simultaneous hybrid dual receiver path, the simultaneous hybrid dual receiver path comprising a first routing from the primary antenna through a primary receiver to a tertiary receiver and a second routing from the secondary antenna through a secondary receiver to a quaternary receiver,
wherein the first routing comprises a third routing between a first stage amplifier of a source low noise amplifier of the primary receiver and a second stage amplifier of a target low noise amplifier of the tertiary receiver, and
wherein the second routing comprises a fourth routing between a first stage amplifier of a source low noise amplifier of the secondary receiver and a second stage amplifier of a target low noise amplifier of the quaternary receiver.
2. The wireless communication device of claim 1, wherein the single-chip signal splitting carrier aggregation receiver architecture does not require four antennas, a power splitter, an external low noise amplifier, or die-to-die signal routing.
3. The wireless communication device of claim 1, wherein the transceiver chip comprises:
a transmitter;
the primary receiver;
the secondary receiver;
the tertiary receiver; and
the quaternary receiver,
wherein each receiver comprises multiple low noise amplifiers, and
wherein each low noise amplifier comprises a first stage amplifier and a second stage amplifier.
4. The wireless communication device of claim 3, wherein the first stage amplifier is a transconductance stage, and wherein the second stage amplifier is a cascode stage.
5. The wireless communication device of claim 3, wherein the multiple low noise amplifiers comprise multiple low noise amplifiers for a first band and multiple low noise amplifiers for a second band.
6. The wireless communication device of claim 5, wherein the first band is a low band and the second band is a mid band.
7. The wireless communication device of claim 5, wherein the first band is a low band and the second band is a high band.
8. The wireless communication device of claim 5, wherein the first band is a mid band and the second band is a high band.
9. The wireless communication device of claim 3, wherein a fifth routing is used from the primary antenna through the primary receiver to obtain a primary inphase/quadrature signal, wherein a sixth routing is used from the primary antenna through the tertiary receiver to obtain a TRx inphase/quadrature signal, wherein a seventh routing is used from the secondary antenna through the secondary receiver to obtain a secondary inphase/quadrature signal, and wherein an eighth routing is used from the secondary antenna through the quaternary receiver to obtain a QRx inphase/quadrature signal.
10. The wireless communication device of claim 9, wherein the single-chip signal splitting carrier aggregation receiver architecture is in inter-band operation, wherein the fifth routing passes through a first primary receiver low noise amplifier, wherein the sixth routing passes through a second primary receiver low noise amplifier, wherein the sixth routing passes through a first signal splitting stage, wherein the seventh routing passes through a first secondary receiver low noise amplifier, wherein the eighth routing passes through a second secondary receiver low noise amplifier, and wherein the eighth routing passes through a second signal splitting stage.
11. The wireless communication device of claim 9, wherein the single-chip signal splitting carrier aggregation receiver architecture is in intra-band operation, wherein the fifth routing and the sixth routing pass through a primary receiver low noise amplifier, wherein the sixth routing passes through a first signal splitting stage, wherein the seventh routing and the eighth routing pass through a secondary receiver low noise amplifier, and wherein the eighth routing passes through a second signal splitting stage.
12. A method for receiving a multiple carrier signal using a single-chip signal splitting carrier aggregation receiver architecture, comprising:
receiving a first signal using a primary antenna;
routing the first signal through a primary receiver on a transceiver chip in the single-chip signal splitting carrier aggregation receiver architecture to obtain a primary inphase/quadrature signal;
routing the first signal from a first stage amplifier of a source low noise amplifier of the primary receiver through a second stage amplifier of a target low noise amplifier of a tertiary receiver on the transceiver chip to obtain a TRx inphase/quadrature signal;
receiving a second signal using a secondary antenna;
routing the second signal through a secondary receiver on the transceiver chip to obtain a secondary inphase/quadrature signal; and
routing the second signal from a first stage amplifier of a source low noise amplifier of the secondary receiver through a second stage amplifier a target low noise amplifier of a quaternary receiver on the transceiver chip to obtain a QRx inphase/quadrature signal.
13. The method of claim 12, wherein the single-chip signal splitting carrier aggregation receiver architecture does not require four antennas, a power splitter, an external low noise amplifier, or die-to-die signal routing.
14. The method of claim 12, wherein the transceiver chip comprises:
a transmitter;
the primary receiver;
the secondary receiver;
the tertiary receiver; and
the quaternary receiver,
wherein each receiver comprises multiple low noise amplifiers, and
wherein each low noise amplifier comprises a first stage amplifier and a second stage amplifier.
15. The method of claim 14, wherein the first stage amplifier is a transconductance stage, and wherein the second stage amplifier is a cascode stage.
16. The method of claim 14, wherein the multiple low noise amplifiers comprise multiple low noise amplifiers for a first band and multiple low noise amplifiers for a second band.
17. The method of claim 16, wherein the first band is a low band and the second band is a mid band.
18. The method of claim 16, wherein the first band is a low band and the second band is a high band.
19. The method of claim 16, wherein the first band is a mid band and the second band is a high band.
20. The method of claim 14, wherein a first routing is used from the primary antenna through the primary receiver to obtain the primary inphase/quadrature signal, wherein a second routing is used from the primary antenna through the tertiary receiver to obtain the TRx inphase/quadrature signal, wherein a third routing is used from the secondary antenna through the secondary receiver to obtain the secondary inphase/quadrature signal, and wherein a fourth routing is used from the secondary antenna through the quaternary receiver to obtain the QRx inphase/quadrature signal.
21. The method of claim 20, wherein the single-chip signal splitting carrier aggregation receiver architecture is in inter-band operation, wherein the first routing passes through a first primary receiver low noise amplifier, wherein the second routing passes through a second primary receiver low noise amplifier, wherein the second routing passes through a first signal splitting stage, wherein the third routing passes through a first secondary receiver low noise amplifier, wherein the fourth routing passes through a second secondary receiver low noise amplifier, and wherein the fourth routing passes through a second signal splitting stage.
22. The method of claim 20, wherein the single-chip signal splitting carrier aggregation receiver architecture is in intra-band operation, wherein the first routing and the second routing pass through a primary receiver low noise amplifier, wherein the second routing passes through a first signal splitting stage, wherein the third routing and the fourth routing pass through a secondary receiver low noise amplifier, and wherein the fourth routing passes through a second signal splitting stage.
23. An apparatus for receiving a multiple carrier signal using a single-chip signal splitting carrier aggregation receiver architecture, comprising:
means for receiving a first signal;
means for routing the first signal through a primary receiver on a transceiver chip in the single-chip signal splitting carrier aggregation receiver architecture to obtain a primary inphase/quadrature signal;
means for routing the first signal from a first stage amplifier of a source low noise amplifier of the primary receiver through a second stage amplifier of a target low noise amplifier of a tertiary receiver on the transceiver chip to obtain a TRx inphase/quadrature signal;
means for receiving a second signal;
means for routing the second signal through a secondary receiver on the transceiver chip to obtain a secondary inphase/quadrature signal; and
means for routing the second signal from a first stage amplifier of a source low noise amplifier of the secondary receiver through a second stage amplifier a target low noise amplifier of a quaternary receiver on the transceiver chip to obtain a QRx inphase/quadrature signal.
24. The apparatus of claim 23, wherein the single-chip signal splitting carrier aggregation receiver architecture does not require four antennas, a power splitter, an external low noise amplifier, or die-to-die signal routing.
25. The apparatus of claim 23, wherein the transceiver chip comprises:
a transmitter;
the primary receiver;
the secondary receiver;
the tertiary receiver; and
the quaternary receiver,
wherein each receiver comprises multiple low noise amplifiers, and
wherein each low noise amplifier comprises a first stage amplifier and a second stage amplifier.
26. The apparatus of claim 25, wherein the first stage amplifier is a transconductance stage, and wherein the second stage amplifier is a cascode stage.
27. The apparatus of claim 25, wherein the multiple low noise amplifiers comprise multiple low noise amplifiers for a first band and multiple low noise amplifiers for a second band.
28. A wireless communication device configured for receiving a multiple carrier signal, comprising:
a single-chip signal splitting carrier aggregation receiver architecture that comprises:
a primary antenna;
a secondary antenna; and
a transceiver chip, wherein the single-chip signal splitting carrier aggregation receiver architecture reuses a simultaneous hybrid dual receiver path, the simultaneous hybrid dual receiver path comprising a first routing from the primary antenna through a primary receiver to a tertiary receiver and a second routing from the secondary antenna through a secondary receiver to a quaternary receiver,
wherein the first routing comprises a third routing between a second stage amplifier of a source low noise amplifier of the primary receiver and a mixer of the tertiary receiver, and
wherein the second routing comprises a fourth routing between a second stage amplifier of a source low noise amplifier of the secondary receiver and a mixer of the quaternary receiver.
29. A method for receiving a multiple carrier signal using a single-chip signal splitting carrier aggregation receiver architecture, comprising:
receiving a first signal using a primary antenna;
routing the first signal through a primary receiver on a transceiver chip in the single-chip signal splitting carrier aggregation receiver architecture to obtain a primary inphase/quadrature signal;
routing the first signal from a second stage amplifier of a source low noise amplifier of the primary receiver through a mixer of a tertiary receiver on the transceiver chip to obtain a TRx inphase/quadrature signal;
receiving a second signal using a secondary antenna;
routing the second signal through a secondary receiver on the transceiver chip to obtain a secondary inphase/quadrature signal; and
routing the second signal from a second stage amplifier of a source low noise amplifier of the secondary receiver through a mixer of a quaternary receiver on the transceiver chip to obtain a QRx inphase/quadrature signal.
30. An apparatus for receiving a multiple carrier signal using a single-chip signal splitting carrier aggregation receiver architecture, comprising:
means for receiving a first signal;
means for routing the first signal through a primary receiver on a transceiver chip in the single-chip signal splitting carrier aggregation receiver architecture to obtain a primary inphase/quadrature signal;
means for routing the first signal from a first stage amplifier of a source low noise amplifier of the primary receiver through a mixer of a tertiary receiver on the transceiver chip to obtain a TRx inphase/quadrature signal;
means for receiving a second signal;
means for routing the second signal through a secondary receiver on the transceiver chip to obtain a secondary inphase/quadrature signal; and
means for routing the second signal from a first stage amplifier of a source low noise amplifier of the secondary receiver through a mixer of a quaternary receiver on the transceiver chip to obtain a QRx inphase/quadrature signal.
US13/411,444 2012-03-02 2012-03-02 Single chip signal splitting carrier aggregation receiver architecture Active 2032-11-02 US9362958B2 (en)

Priority Applications (6)

Application Number Priority Date Filing Date Title
US13/411,444 US9362958B2 (en) 2012-03-02 2012-03-02 Single chip signal splitting carrier aggregation receiver architecture
EP13714048.9A EP2820761B1 (en) 2012-03-02 2013-03-01 Single-chip signal splitting carrier aggregation receiver architecture
CN201380011850.5A CN104137423B (en) 2012-03-02 2013-03-01 Single-chip signal splitting carrier aggregation receiver architecture
PCT/US2013/028742 WO2013131051A1 (en) 2012-03-02 2013-03-01 Single-chip signal splitting carrier aggregation receiver architecture
JP2014560109A JP6246743B2 (en) 2012-03-02 2013-03-01 Single-chip signal division carrier aggregation receiver architecture
KR1020147027660A KR102032524B1 (en) 2012-03-02 2013-03-01 Single―chip signal splitting carrier aggregation receiver architecture

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US13/411,444 US9362958B2 (en) 2012-03-02 2012-03-02 Single chip signal splitting carrier aggregation receiver architecture

Publications (2)

Publication Number Publication Date
US20130231064A1 US20130231064A1 (en) 2013-09-05
US9362958B2 true US9362958B2 (en) 2016-06-07

Family

ID=48045674

Family Applications (1)

Application Number Title Priority Date Filing Date
US13/411,444 Active 2032-11-02 US9362958B2 (en) 2012-03-02 2012-03-02 Single chip signal splitting carrier aggregation receiver architecture

Country Status (6)

Country Link
US (1) US9362958B2 (en)
EP (1) EP2820761B1 (en)
JP (1) JP6246743B2 (en)
KR (1) KR102032524B1 (en)
CN (1) CN104137423B (en)
WO (1) WO2013131051A1 (en)

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20160127017A1 (en) * 2013-12-30 2016-05-05 Broadcom Corporation Configurable Receiver Architecture for Carrier Aggregation with Multiple-Input Multiple-Output
US10224611B2 (en) 2016-06-16 2019-03-05 Samsung Electronics Co., Ltd. Antenna and electronic device including the same
US10516432B2 (en) 2016-12-01 2019-12-24 Mediatek Inc. Communication system with switchable devices

Families Citing this family (35)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US9026070B2 (en) 2003-12-18 2015-05-05 Qualcomm Incorporated Low-power wireless diversity receiver with multiple receive paths
US9450665B2 (en) 2005-10-19 2016-09-20 Qualcomm Incorporated Diversity receiver for wireless communication
US9178669B2 (en) 2011-05-17 2015-11-03 Qualcomm Incorporated Non-adjacent carrier aggregation architecture
US9252827B2 (en) 2011-06-27 2016-02-02 Qualcomm Incorporated Signal splitting carrier aggregation receiver architecture
US9154179B2 (en) 2011-06-29 2015-10-06 Qualcomm Incorporated Receiver with bypass mode for improved sensitivity
US8774334B2 (en) 2011-11-09 2014-07-08 Qualcomm Incorporated Dynamic receiver switching
US9172402B2 (en) 2012-03-02 2015-10-27 Qualcomm Incorporated Multiple-input and multiple-output carrier aggregation receiver reuse architecture
US9118439B2 (en) 2012-04-06 2015-08-25 Qualcomm Incorporated Receiver for imbalanced carriers
US9154356B2 (en) 2012-05-25 2015-10-06 Qualcomm Incorporated Low noise amplifiers for carrier aggregation
US9867194B2 (en) 2012-06-12 2018-01-09 Qualcomm Incorporated Dynamic UE scheduling with shared antenna and carrier aggregation
US9185705B2 (en) * 2012-06-19 2015-11-10 Samsung Electronics Co., Ltd. Apparatus and methods for flexible RF configuration in multi-antenna wireless systems
US9300420B2 (en) 2012-09-11 2016-03-29 Qualcomm Incorporated Carrier aggregation receiver architecture
US9543903B2 (en) 2012-10-22 2017-01-10 Qualcomm Incorporated Amplifiers with noise splitting
US8995591B2 (en) 2013-03-14 2015-03-31 Qualcomm, Incorporated Reusing a single-chip carrier aggregation receiver to support non-cellular diversity
CN103490177B (en) * 2013-10-07 2015-09-30 西安电子科技大学 Based on the single channel array received antenna of frequency precoding
US20150109977A1 (en) * 2013-10-21 2015-04-23 Samsung Electronics Co., Ltd. Front end configurations supporting inter-band carrier aggregation
US9425832B2 (en) 2014-01-16 2016-08-23 Qualcomm Incorporated Inter carrier-aggregation isolation in a receiver
GB2538887B (en) * 2014-04-22 2017-10-04 Skyworks Solutions Inc Apparatus and methods for multi-band radio frequency signal routing
US9654169B2 (en) 2014-04-22 2017-05-16 Skyworks Solutions, Inc. Apparatus and methods for multi-band radio frequency signal routing
GB2527186B (en) * 2014-04-22 2017-10-04 Skyworks Solutions Inc Apparatus and methods for multi-band radio frequency signal routing
US9473336B2 (en) * 2014-05-16 2016-10-18 Qualcomm Incorporated Radio frequency (RF) front end having multiple low noise amplifier modules
CN105471557B (en) * 2014-08-15 2019-06-28 深圳市中兴微电子技术有限公司 A kind of carrier wave polyplant
US9300264B2 (en) 2014-08-22 2016-03-29 Mediatek Inc. Receiver arrangement and method of performing operations of receiver
US9431963B2 (en) 2014-09-19 2016-08-30 Qualcomm Incorporated Dual stage low noise amplifier for multiband receiver
US10009201B2 (en) 2015-01-13 2018-06-26 Samsung Electronics Co., Ltd Receiver and wireless terminal for signal processing
CN106302276B (en) * 2015-05-29 2019-12-06 展讯通信(上海)有限公司 Mobile terminal and received signal processing system and method thereof
EP3304798A4 (en) 2015-06-05 2019-01-16 Wispry, Inc. Adaptive multi-carrier filter response systems and methods
US9853683B2 (en) * 2015-10-09 2017-12-26 Qorvo Us, Inc. Radio frequency front end circuitry for uplink carrier aggregation
US9712113B2 (en) 2015-12-01 2017-07-18 Analog Devices Global Local oscillator paths
US9755678B2 (en) 2015-12-01 2017-09-05 Analog Devices Global Low noise transconductance amplifiers
US10177722B2 (en) 2016-01-12 2019-01-08 Qualcomm Incorporated Carrier aggregation low-noise amplifier with tunable integrated power splitter
US10749274B2 (en) 2016-02-19 2020-08-18 Hewlett-Packard Development Company, L.P. Separate antenna
US10659121B2 (en) 2017-03-15 2020-05-19 Skyworks Solutions, Inc. Apparatus and methods for radio frequency front-ends
CN109756319B (en) * 2019-01-28 2022-01-11 惠州Tcl移动通信有限公司 Carrier aggregation device and terminal equipment
JP2020188337A (en) * 2019-05-13 2020-11-19 株式会社村田製作所 Front-end circuit, diversity circuit, and communication device

Citations (303)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3911364A (en) 1974-05-09 1975-10-07 Bell Telephone Labor Inc Cophasing combiner with cochannel signal selector
US4035728A (en) 1975-01-09 1977-07-12 Nippon Electric Company, Ltd. Diversity receiving system
US4035729A (en) 1976-05-21 1977-07-12 General Electric Company Audio signal quality indicating circuit
US4246655A (en) 1977-10-18 1981-01-20 Parker Bernhard D Circuit for providing an indication of signal/noise ratio in a selector diversity system
US4326294A (en) 1979-02-13 1982-04-20 Nippon Telegraph & Telephone Public Corporation Space diversity reception system having compensation means of multipath effect
US4715048A (en) 1986-05-02 1987-12-22 Canadian Patents And Development Limited Frequency offset diversity receiving system
US4742563A (en) 1985-06-11 1988-05-03 Nec Corporation System and method for diversity reception of signals
US4756023A (en) 1985-07-22 1988-07-05 Nec Corporation Diversity reception radio receiver
US4969207A (en) 1987-03-20 1990-11-06 Nippon Telegraph And Telephone Corporation Radio receiver with reception deterioration compensation
US5056411A (en) 1988-09-15 1991-10-15 Gec-Macroni Limited Course recommendation display
US5128630A (en) 1991-05-03 1992-07-07 Motorola, Inc. High speed fully differential operational amplifier
JPH05227234A (en) 1992-02-14 1993-09-03 Sony Corp Receiver
US5291519A (en) 1991-02-22 1994-03-01 Nec Corporation Digital mobile communications terminal equipment and receiving method therefor
US5321850A (en) 1991-10-09 1994-06-14 Telefonaktiebolaget L M Ericsson Diversity radio receiver automatic frequency control
US5345601A (en) 1991-08-07 1994-09-06 Small Power Communication Systems Research Laboratories Co., Ltd. Harmonic-frequency communication system with improved diversity scheme
JPH0730452A (en) 1993-07-12 1995-01-31 Fujitsu Ltd Receiving circuit
US5390342A (en) 1990-03-14 1995-02-14 Pioneer Electronic Corporation Receiver using selective diversity receiving system
JPH07221684A (en) 1994-02-09 1995-08-18 Hitachi Ltd Radio terminal equipment of mobile communication
US5559838A (en) 1993-12-01 1996-09-24 Hitachi, Ltd. Diversity receiving apparatus
US5566364A (en) 1994-01-31 1996-10-15 Nec Corporation Power saving portable radio communication device with diversity reception
JPH09116458A (en) 1995-10-16 1997-05-02 N T T Ido Tsushinmo Kk Multiband high frequency circuit for mobile radio machine
US5694396A (en) 1994-09-30 1997-12-02 Lucent Technologies Inc. Method and apparatus for processing multicarrier signals
US5697083A (en) 1994-09-02 1997-12-09 Mitsubishi Denki Kabushiki Kaisha Diversity receiver
US5761613A (en) 1994-12-02 1998-06-02 U.S. Philips Corporation Diversity receiver
US5794159A (en) 1996-08-07 1998-08-11 Nokia Mobile Phones Limited Dual band mobile station employing cross-connected transmitter and receiver circuits
US5805643A (en) 1993-02-26 1998-09-08 Kabushiki Kaisha Toshiba Diversity receiver system used in digital communication
US5805989A (en) 1994-10-05 1998-09-08 Mitsubishi Denki Kabushiki Kaisha Radio communication apparatus
US5835853A (en) 1996-01-12 1998-11-10 Matsushita Electric Industrial Co., Ltd. Two band receiver
JPH11127300A (en) 1997-10-22 1999-05-11 Canon Inc Radio communication equipment and its method
US5940452A (en) 1995-11-29 1999-08-17 Motorola, Inc. Dual mode radio subscriber unit having a diversity receiver apparatus and method therefor
US5999815A (en) 1998-07-08 1999-12-07 Motorola, Inc. Method and apparatus for implementing diversity for a dual-mode communication unit
US5999990A (en) 1998-05-18 1999-12-07 Motorola, Inc. Communicator having reconfigurable resources
JP2000013278A (en) 1998-06-25 2000-01-14 Matsushita Electric Ind Co Ltd Radio device, radio portable equipment provided with it, radio base station and radio communication system including them
US6026288A (en) 1996-12-10 2000-02-15 Lucent Technologies, Inc. Communications system with an apparatus for controlling overall power consumption based on received signal strength
US6040732A (en) 1997-04-09 2000-03-21 Analog Devices, Inc. Switched-transconductance circuit within integrated T-switches
US6044254A (en) 1996-12-27 2000-03-28 Matsushita Electric Industrial Co., Ltd. Receiving circuit
US6063961A (en) 1996-07-26 2000-05-16 Basf Aktiengesellschaft Process for preparing cocondensates of aspartic acid amines
US6069923A (en) 1997-01-31 2000-05-30 Nokia Mobile Phones Limited Method and a circuit arrangement for the processing of received signals in a telecommunication system
US6088348A (en) 1998-07-13 2000-07-11 Qualcom Incorporated Configurable single and dual VCOs for dual- and tri-band wireless communication systems
US6208844B1 (en) 1999-02-23 2001-03-27 Conexant Systems, Inc. System and process for shared functional block communication transceivers with GPS capability
US6249687B1 (en) 1998-05-19 2001-06-19 Siemens Aktiengesellschaft Dual mode mobile phone using a multiplex type filter
WO2001050636A1 (en) 2000-01-04 2001-07-12 Mitsubishi Denki Kabushiki Kaisha Cellular telephone
JP2001285114A (en) 2000-03-28 2001-10-12 Sharp Corp Plural bands communication equipment sharing antenna
US20020008575A1 (en) 1999-07-27 2002-01-24 Mark Oskowsky Method and system for efficiently transmitting energy from an rf device
US20020061773A1 (en) 2000-10-11 2002-05-23 Matsushita Electric Industrial Co. Ltd. Radio circuit and control method of radio circuit
US6407689B1 (en) 2000-11-01 2002-06-18 Qualcomm, Incorporated Method and apparatus for controlling stages of a multi-stage circuit
US6424683B1 (en) 1998-01-22 2002-07-23 Infineon Technologies Ag Circuit for demodulating two-dimensional data symbols transmitted by a carrier-based data transmission
US6430237B1 (en) 1998-11-16 2002-08-06 Transamerica Business Credit Corporation Method for accurate signal-to-interference measurement for wireless communication receivers
US20020111163A1 (en) 1998-03-27 2002-08-15 Kojiro Hamabe Method of preventing interference of adjacent frequencies in a cellular system by selection between adjacent carrier frequency and non-adjacent carrier frequency
JP2002261880A (en) 2001-02-28 2002-09-13 Sanyo Electric Co Ltd Mobile telephone set
US20020132597A1 (en) 2001-01-12 2002-09-19 Peterzell Paul E. Direct conversion digital domain control
US6473601B1 (en) 1998-08-28 2002-10-29 Nec Corporation Reception diversity control method and diversity receiver
US6472947B1 (en) 1998-10-02 2002-10-29 Robert Bosch Gmbh Multiple signal path antenna circuit having differential attenuation between signal paths
US20020173337A1 (en) 2001-03-14 2002-11-21 Seyed-Ali Hajimiri Concurrent dual-band receiver architecture
US20020193108A1 (en) 2001-05-10 2002-12-19 Robinett Robert L. Multi-mode satellite and terrestrial communication device with position location
US6522895B1 (en) 1998-12-31 2003-02-18 Ericsson Inc. Integrated transmitter and receiver components for a dual-band transceiver
US6535725B2 (en) 2001-03-30 2003-03-18 Skyworks Solutions, Inc. Interference reduction for direct conversion receivers
US20030076797A1 (en) 2001-10-18 2003-04-24 Angel Lozano Rate control technique for layered architectures with multiple transmit and receive antennas
US20030081694A1 (en) 2001-08-29 2003-05-01 Sony Corporation CDMA receiver architecture for lower bypass switch point
US20030125040A1 (en) 2001-11-06 2003-07-03 Walton Jay R. Multiple-access multiple-input multiple-output (MIMO) communication system
US6600931B2 (en) 2001-03-30 2003-07-29 Nokia Corporation Antenna switch assembly, and associated method, for a radio communication station
US6600759B1 (en) 1998-12-18 2003-07-29 Mitel Corporation Apparatus for estimating jitter in RTP encapsulated voice packets received over a data network
US6600907B1 (en) 1998-11-02 2003-07-29 Nec Corporation Wireless communication apparatus and power consumption reducing method thereof
US20030148750A1 (en) 2002-02-07 2003-08-07 Yan Kelvin Kai Tuan DC offset correction using dummy amplifier
US20030157915A1 (en) 2002-02-21 2003-08-21 Simon Atkinson 3G radio
US20030176176A1 (en) 2002-03-15 2003-09-18 Nokia Corporation Transmission and reception antenna system for space diversity reception
US20030203743A1 (en) 2002-04-22 2003-10-30 Cognio, Inc. Multiple-Input Multiple-Output Radio Transceiver
US20030206076A1 (en) 2000-03-28 2003-11-06 Seyed-Hossein Hashemi Concurrent multi-band low noise amplifier architecture
US6657498B2 (en) 2001-03-29 2003-12-02 Gct Semiconductor, Inc. Variable gain low-noise amplifier for a wireless terminal
US20030228851A1 (en) 2002-06-03 2003-12-11 Shohei Taniguchi Radio signal receiving apparatus and radio signal receiving method
JP2004015162A (en) 2002-06-04 2004-01-15 Hitachi Metals Ltd Radio frequency circuit for multiband communication system, and antenna switch module
EP1398887A1 (en) 2002-09-12 2004-03-17 Siemens Aktiengesellschaft Dual band diversity receiver
US20040087290A1 (en) 2002-11-04 2004-05-06 Michael Schmidt Equalizing circuit with notch compensation for a direct coversion receiver
US20040092243A1 (en) 2001-12-13 2004-05-13 Superconductor Technologies, Inc. Mems-based bypass system for use with a hts rf receiver
US20040116086A1 (en) 2001-06-08 2004-06-17 Mikko Huttunen Reception method, radio system and receiver
US20040113746A1 (en) 2002-12-17 2004-06-17 M/A-Com, Inc. Series/shunt switch and method of control
US20040121753A1 (en) 2002-04-22 2004-06-24 Cognio, Inc. Multiple-Input Multiple-Output Radio Transceiver
CN1523912A (en) 2003-02-22 2004-08-25 乐金电子(中国)研究开发中心有限公 Apparatus and method for configuring high-frequency path of dual mode mobile phone
US20040204104A1 (en) 2002-07-31 2004-10-14 Jyhchau Horng MIMO systems with rate feedback and space time transmit diversity
US6806777B2 (en) 2003-01-02 2004-10-19 Intel Corporation Ultra wide band low noise amplifier and method
US20040219959A1 (en) 2003-05-01 2004-11-04 Ali Khayrallah Multiple antenna receiver
US20040224643A1 (en) 2003-02-14 2004-11-11 Tdk Corporation Front end module
US6819941B2 (en) 2001-10-11 2004-11-16 Rf Micro Devices, Inc. Single output stage power amplification for multimode applications
US20040253955A1 (en) 2003-06-10 2004-12-16 Love Robert T. Diversity control in wireless communications devices and methods
US20040266356A1 (en) 2003-06-27 2004-12-30 Javor Ronald D. Multiple antenna apparatus and method to provide interference detection and cancellation
US20050039060A1 (en) 2003-06-30 2005-02-17 Tdk Corporation USB interface system
US20050075077A1 (en) 2003-10-03 2005-04-07 Motorola, Inc. Multimode receiver and method for controlling signal interference
US20050079847A1 (en) 2003-10-09 2005-04-14 Intel Corporation Method and apparatus to provide an area efficient antenna diversity receiver
US6888888B1 (en) 2001-06-26 2005-05-03 Microsoft Corporation Simultaneous tuning of multiple channels using intermediate frequency sub-sampling
US20050118977A1 (en) 2003-12-02 2005-06-02 Drogi Serge F. Method, apparatus, and systems for digital radio communication systems
WO2005064816A1 (en) 2003-12-18 2005-07-14 Qualcomm Incorporated Low-power wireless diversity receiver with multiple receive paths
US20050197090A1 (en) 2004-03-08 2005-09-08 Stockstad Troy L. Current-mode direct conversion receiver
WO2005088847A1 (en) 2004-03-15 2005-09-22 Samsung Electronics Co., Ltd. Multimode/multiband mobile station and method for operating the same
US20050215264A1 (en) 2003-09-23 2005-09-29 Subramaniam Anand D Successive interference cancellation receiver processing with selection diversity
US6952594B2 (en) 2002-11-22 2005-10-04 Agilent Technologies, Inc. Dual-mode RF communication device
US6954446B2 (en) 2002-06-25 2005-10-11 Motorola, Inc. Multiple mode RF communication device
US20050231290A1 (en) 2004-04-19 2005-10-20 Chih-Ming Hung Multi-band low noise amplifier system
US20050265084A1 (en) 2004-05-29 2005-12-01 Young-Ho Choi Multi-input and multi-output device and tuner for two-way opencable
US20050277387A1 (en) 2002-10-07 2005-12-15 Matsushita Electric Industrial Co., Ltd Antenna device
US6983132B2 (en) 2002-07-12 2006-01-03 Samsung Electronics Co., Ltd. Multi-band RF receiving method and apparatus in mobile communication system
US6985712B2 (en) 2001-08-27 2006-01-10 Matsushita Electric Industrial Co., Ltd. RF device and communication apparatus using the same
US6987950B2 (en) 2002-07-25 2006-01-17 Qualcomm, Incorporated Radio with duplexer bypass capability
US20060023745A1 (en) 2004-08-02 2006-02-02 Interdigital Technology Corporation Quality control scheme for Multiple-Input Multiple-Output (MIMO) Orthogonal Frequency Division Multiplexing (OFDM) systems
WO2005039060A3 (en) 2003-10-17 2006-03-09 Nokia Corp Front-end arrangements for multiband multimode communication engines
US7013166B2 (en) 2003-02-03 2006-03-14 Nokia Corporation Multi-carrier receiver architecture
US20060061773A1 (en) 2004-09-22 2006-03-23 Lee Christopher A Feature isolation for frequency-shifting interferometry
US7024172B1 (en) 2001-06-15 2006-04-04 Rockwell Collins, Inc. Direct conversion receiver using a dithered local oscillator to mitigate adjacent channel coherent interference
US7039377B2 (en) 2002-06-14 2006-05-02 Skyworks Solutions, Inc. Switchable gain amplifier
WO2006050515A2 (en) 2004-11-03 2006-05-11 Wionics Research Ultrawideband cmos transceiver
US20060121937A1 (en) * 2004-12-07 2006-06-08 Samsung Electronics Co., Ltd. Wireless transmission/reception apparatus for transmitting/receiving frequency band signals according to mobile communication services
US20060128322A1 (en) 2004-12-10 2006-06-15 Yutaka Igarashi Transceiver apparatus and module
US20060146693A1 (en) 2004-12-21 2006-07-06 Ryosuke Mori OFDM signal receiving apparatus
US20060170503A1 (en) 2004-12-31 2006-08-03 Samsung Electronics Co., Ltd. Small-sized on-chip CMOS power amplifier having improved efficiency
US20060189286A1 (en) 2005-02-22 2006-08-24 Renesas Technology Corp. Multi-band low noise amplifier, multi-band low noise amplifier module, wireless integrated circuit and multi-band RF module
JP2006520143A (en) 2003-03-11 2006-08-31 ファンヴェルク ダーベンドルフ ゲーエムベーハー Circuit layout for operating the transceiver with respect to the antenna
EP1708372A2 (en) 2005-03-29 2006-10-04 Broadcom Corporation Multiple band direct conversion radio frequency transceiver integrated circuit
US20060222100A1 (en) 2005-03-29 2006-10-05 Arya Reza Behzad Multiple band multiple input multiple output transceiver integrated circuit
US7123891B2 (en) 1999-06-28 2006-10-17 Skyworks Solutions, Inc. Wireless communications device allowing a soft handoff procedure in a mobile communications system
US20060234662A1 (en) 2002-11-27 2006-10-19 Koninklijke Phlips Electronics, N.V. Low complexity equalizer for radio receiver
WO2006118538A2 (en) 2005-05-03 2006-11-09 Telefonaktiebolaget Lm Ericsson (Publ) A front end architecture and processing method for a receiver in a multi antenna, multi-band radio.
US7142042B1 (en) 2003-08-29 2006-11-28 National Semiconductor Corporation Nulled error amplifier
US20060291428A1 (en) 2005-06-23 2006-12-28 Filipovic Daniel F Adaptive multi-channel modem
US7161423B2 (en) 2004-06-30 2007-01-09 Silicon Laboratories Inc. Parallel power amplifier and associated methods
US7167044B2 (en) 2004-05-10 2007-01-23 University Of Florida Research Foundation, Inc. Dual-band CMOS front-end with two gain modes
EP1748567A2 (en) 2005-07-27 2007-01-31 Robert Bosch Gmbh Radio receiver
CN1922795A (en) 2004-03-15 2007-02-28 三星电子株式会社 Multimode/multiband mobile station and method for operating the same
US20070049332A1 (en) 2005-08-23 2007-03-01 Casio Hitachi Mobile Communications Co., Ltd. Electronic apparatus, reception control method and recording medium
US7187239B2 (en) 2003-05-20 2007-03-06 Mediatek Incorporation Multi-band low noise amplifier
US7187735B2 (en) 2003-01-28 2007-03-06 Raytheon Company Mixed technology MEMS/SiGe BiCMOS digitalized analog front end with direct RF sampling
US7187904B2 (en) 2004-06-03 2007-03-06 Widefi, Inc. Frequency translating repeater with low cost high performance local oscillator architecture
EP1761076A2 (en) 2005-09-01 2007-03-07 Broadcom Corporation Single chip multimode baseband processing circuitry with a shared radio interface
US20070060080A1 (en) 2005-09-09 2007-03-15 Daisuke Nishimura Receiver
US20070072577A1 (en) * 2005-09-27 2007-03-29 Dmitriy Rozenblit Single chip GSM/EDGE transceiver architecture with closed loop power control
US7212788B2 (en) 2002-08-13 2007-05-01 Atheros Communications, Inc. Method and apparatus for signal power loss reduction in RF communication systems
US20070105517A1 (en) 2005-11-04 2007-05-10 Broadcom Corporation Programmable attenuator using digitally controlled CMOS switches
US7224231B2 (en) 2005-01-24 2007-05-29 Richwave Technology Corp. Method for transforming output signals of a low-noise amplifier of a wireless transceiver
US20070142013A1 (en) 2005-12-21 2007-06-21 Motorola, Inc. Dynamic pre-selector for a GPS receiver
US20070177656A1 (en) 2004-02-27 2007-08-02 Yasushi Maruta Cdma receiving apparatus and method
US20070177693A1 (en) 2006-02-01 2007-08-02 Atmelgermany Gmbh Integrated circuit arrangement for converting a high-frequency bandpass signal to a low-frequency quadrature signal
US20070184801A1 (en) 2003-07-29 2007-08-09 Kabushiki Kaisha Toshiba Radio reception apparatus and radio reception method
US7260377B2 (en) 2002-12-02 2007-08-21 Broadcom Corporation Variable-gain low noise amplifier for digital terrestrial applications
US20070197204A1 (en) 2004-02-25 2007-08-23 Herczog Eugene P Wireless communication device and method of operating the same
US20070197178A1 (en) 2006-02-21 2007-08-23 Nokia Corporation Automatic gain control system for receivers in wireless communications
US20070197170A1 (en) 2006-02-10 2007-08-23 Zdravko Boos Transceiver arrangement and method for processing a signal
US20070202890A1 (en) 2005-08-03 2007-08-30 Kamilo Feher Video, Voice and Location Finder Wireless Communication System
US7283851B2 (en) 2004-04-05 2007-10-16 Qualcomm Incorporated Power saving mode for receiver circuit blocks based on transmitter activity
US20070243832A1 (en) 2004-03-15 2007-10-18 Hyung-Weon Park Multimode/Multiband Mobile Station and Method for Operating the Same
US20070242784A1 (en) 2005-10-19 2007-10-18 Sampson Wesley A Diversity receiver for wireless communication
US20070262871A1 (en) 2005-01-07 2007-11-15 Takashi Yamagajo Tag device, antenna, and portable card
US20070262817A1 (en) 2006-05-12 2007-11-15 Ciccarelli Steven C Dynamic lna switch points based on channel conditions
US7299021B2 (en) 2001-12-28 2007-11-20 Nokia Corporation Method and apparatus for scaling the dynamic range of a receiver for continuously optimizing performance versus power consumption
JP2007324711A (en) 2006-05-30 2007-12-13 Kyocera Corp Wireless communication method and wireless communication apparatus
US7313368B2 (en) 2003-05-08 2007-12-25 Industrial Technology Research Institute Dual band transceiver architecture for wireless communication
US20080004078A1 (en) 2001-09-28 2008-01-03 Barratt Craig H Method and apparatus to provide multiple-mode spatial processing in a radio receiver
US7317894B2 (en) 2003-02-26 2008-01-08 Kabushiki Kaisha Kenwood Satellite digital radio broadcast receiver
US20080013654A1 (en) 2006-07-14 2008-01-17 Qualcomm Incorporated Multi-carrier receiver for wireless communication
US7333831B2 (en) 2005-02-07 2008-02-19 Nxp B.V. Interchangeable receive inputs for band and system swappability in communication systems and related methods
US7356325B2 (en) 2005-04-04 2008-04-08 Broadcom Corporation Local oscillation routing plan applicable to a multiple RF band RF MIMO transceiver
JP2008085793A (en) 2006-09-28 2008-04-10 Kyocera Corp Radio communication method and radio communications apparatus
WO2008059257A1 (en) 2006-11-15 2008-05-22 Univirtua Ireland Limited Computing system for providing software components on demand to a mobile device
US20080117999A1 (en) 2006-11-10 2008-05-22 Qualcomm Incorporated Providing antenna diversity in a wireless communication system
US20080116976A1 (en) 2006-11-21 2008-05-22 Broadcom Corporation Low noise amplifier with multiple inputs and multiple outputs
US20080139151A1 (en) * 2006-12-06 2008-06-12 Adedayo Ojo Method and system for sharing lna circuitry in a single chip bluetooth and wireless lan system
WO2008084539A1 (en) 2007-01-11 2008-07-17 Pioneer Corporation Radio receiver
US7403508B1 (en) 2003-09-22 2008-07-22 Miao George J Multiband MIMO-based W-CDMA and UWB communications
WO2008092745A1 (en) 2007-01-30 2008-08-07 Nokia Siemens Networks Gmbh & Co. Kg A method of communication
CN101242158A (en) 2008-03-07 2008-08-13 华中科技大学 A configurable and reconstructable dynamic frequency mixer
WO2008103757A1 (en) 2007-02-23 2008-08-28 Qualcomm Incorporated Amplifier with integrated filter
US20080224791A1 (en) 2007-03-15 2008-09-18 Dajun Cheng Integrated Balanced-Unbalanced Duplexer
US20080224770A1 (en) 2007-03-13 2008-09-18 Qualcomm Incorporated Active circuits with isolation switches
US7444166B2 (en) 2004-02-12 2008-10-28 Qualcomm Incorporated Wireless diversity receiver with shared receive path
US7454181B2 (en) 2004-03-05 2008-11-18 Qualcomm Incorporated Multi-antenna receive diversity control in wireless communications
US20080297259A1 (en) 2007-05-29 2008-12-04 Fenghao Mu Configurable, Variable Gain LNA for Multi-Band RF Receiver
US7477106B2 (en) 2002-12-19 2009-01-13 Nxp B.V. Power amplifier with bias control
JP2009027778A (en) 2007-07-17 2009-02-05 Toyota Motor Corp Bus bar
US20090117938A1 (en) * 2007-11-02 2009-05-07 Broadcom Corporation Ic for a high frequency communication device with minimal off chip components
US20090124227A1 (en) 2007-11-09 2009-05-14 Kazuhisa Ishiguro Automatic gain control circuit
JP2009130867A (en) 2007-11-28 2009-06-11 Renesas Technology Corp Semiconductor integrated circuit
US7570111B1 (en) 2007-06-28 2009-08-04 Rockwell Collins, Inc. Apparatus and method for wideband amplification of RF signals
US20090227214A1 (en) * 2002-09-03 2009-09-10 Theodore Georgantas Method and system for calibrating a multi-mode, multi-standard transmitter and receiver
US20090237161A1 (en) 2008-03-21 2009-09-24 Qualcomm Incorporated Quadrature output low noise transconductance amplifier having differential input
US20090243869A1 (en) 2008-04-01 2009-10-01 M&Fc Holding, Llc Universal software defined home gateway
US7599675B2 (en) 2006-12-12 2009-10-06 Telefonaktiebolaget Lm Ericsson (Publ) Method and apparatus for receiving radio frequency signals
US20090253456A1 (en) 2006-06-22 2009-10-08 Nxp B.V. Dual band receiver with control means for preventing signal overloading
US20090290659A1 (en) 2008-05-21 2009-11-26 Entropic Communications, Inc. Channel stacking system and method of operation
US20090323779A1 (en) 2008-06-27 2009-12-31 Sirf Technology, Inc. Method and Apparatus for Mitigating the Effects of Narrowband Interfering Signals in a GPS Receiver
US7643847B2 (en) 2003-02-07 2010-01-05 St-Ericsson Sa Versatile baseband signal input current splitter
US7643848B2 (en) 2004-04-13 2010-01-05 Qualcomm, Incorporated Multi-antenna transceiver system
EP2141818A1 (en) 2008-07-04 2010-01-06 Telefonaktiebolaget LM Ericsson (publ) Signal processing device and method
US20100019970A1 (en) 2008-07-25 2010-01-28 etherwhere Corporation Signal processing techniques for improving the sensitivity of GPS receivers
US20100034094A1 (en) 2008-08-08 2010-02-11 Qualcomm Incorporated Access terminal capability update
US20100041359A1 (en) 2008-08-18 2010-02-18 Qualcomm Incorporated High linearity low noise receiver with load switching
US20100040178A1 (en) 2007-01-19 2010-02-18 Nextwave Broadband Inc. Transceiver with Receive Path Performance Diversity and Combiner with Jammer Detect Feedback
US7697905B2 (en) 2004-09-10 2010-04-13 Qualcomm Incorporation Local oscillator feedthrough cancellation scheme to remove RF and baseband offsets
WO2010059257A1 (en) 2008-11-24 2010-05-27 Cisco Technology, Inc. Offset direct conversion receiver
US7751513B2 (en) 2004-05-04 2010-07-06 Infineon Technologies Ag Signal processing method, particularly in a radio-frequency receiver, and signal conditioning circuit
US7764726B2 (en) 2004-12-01 2010-07-27 Qualomm Incorporated Systems, methods, and apparatus for jammer rejection
CN101789805A (en) 2010-02-24 2010-07-28 华为技术有限公司 Amplifying device and signal processing method based on same
US20100195754A1 (en) 2009-02-01 2010-08-05 Qualcomm Incorporated Apparatus and method for antenna switching diversity in an ofdm system
US20100197263A1 (en) 2009-01-30 2010-08-05 Research In Motion Limited Method and apparatus for combined multi-carrier reception and receive antenna diversity
US20100210299A1 (en) 2009-02-17 2010-08-19 Oleksandr Gorbachov Multi mode radio frequency transceiver front end circuit
US20100210226A1 (en) 2007-05-30 2010-08-19 Kyocera Corporation Communication terminal and data reception method
US20100210272A1 (en) 2009-02-16 2010-08-19 Telefonaktiebolaget Lm Ericsson (Publ) Multi-Band Aggregated Spectrum Receiver Employing Frequency Source Reuse
US20100214184A1 (en) 2009-02-24 2010-08-26 Qualcomm Incorporated Antenna devices and systems for multi-band coverage in a compact volume
US20100225414A1 (en) 2009-03-03 2010-09-09 Oleksandr Gorbachov Multi-channel radio frequency front end circuit with full transmit and receive diversity for multi-path mitigation
US20100226327A1 (en) 2009-03-09 2010-09-09 Samsung Electronics Co., Ltd. Method and apparatus for uplink transmissions and cqi reports with carrier aggregation
US20100232493A1 (en) 2009-03-12 2010-09-16 Freescale Semiconductor, Inc. Radio transmitter iq imbalance measurement and correction methods and apparatus
US20100237947A1 (en) 2009-03-23 2010-09-23 Qualcomm Incorporated Amplifier supporting multiple gain modes
US20100253435A1 (en) 2004-03-18 2010-10-07 Ikuroh Ichitsubo Rf power amplifier circuit utilizing bondwires in impedance matching
US20100265875A1 (en) 2009-04-16 2010-10-21 Qualcomm Incorporated Hybrid multi-band receiver
US20100272051A1 (en) 2009-04-24 2010-10-28 Mediatek Inc Method and apparatus of carrier assignment in multi-carrier OFDM systems
US20100271986A1 (en) 2009-04-23 2010-10-28 Hon Hai Precision Industry Co., Ltd. Radio frequency module and wireless communication device using the same
US20100301946A1 (en) 2007-05-18 2010-12-02 Imec Switchable Multiband LNA Design
US7848724B2 (en) 1999-12-20 2010-12-07 Broadcom Corporation Variable gain amplifier for low voltage applications
US20100311378A1 (en) 2009-06-04 2010-12-09 Qualcomm Incorporated Multiple multi-mode low-noise amplifier receiver with shared degenerative inductors
EP1916767B1 (en) 2006-10-25 2010-12-29 Istituto Superiore Mario Boella A method and an apparatus for reducing interference frequencies by using a notch filter
US20100330977A1 (en) 2009-06-29 2010-12-30 Qualcomm, Incorporated Centralized coexistence manager for controlling operation of multiple radios
US20100328155A1 (en) 2009-06-24 2010-12-30 Qualcomm Incorporated Receive diversity in gnss receivers
US7869528B2 (en) 2003-10-31 2011-01-11 Northrop Grumman Systems Corporation Multi-carrier transceiver assembly
JP2011015112A (en) 2009-07-01 2011-01-20 Hitachi Kokusai Electric Inc Radio receiver
US7877075B1 (en) 2004-01-27 2011-01-25 Marvell International Ltd. Signal mixer having a single-ended input and a differential output
US20110018635A1 (en) 2009-07-23 2011-01-27 Qualcomm Incorporated Multi-mode low noise amplifier with transformer source degeneration
WO2011019850A1 (en) 2009-08-11 2011-02-17 Qualcomm Incorporated Amplifiers with improved linearity and noise performance
US20110044380A1 (en) 2009-06-26 2011-02-24 Qualcomm Incorporated Dynamically changing a transmitter sampling frequency for a digital-to-analog converter (dac) to reduce interference from dac images
GB2472978A (en) 2009-08-24 2011-03-02 Vodafone Plc A multi-antenna receiver is switched between receiver diversity mode and carrier aggregation mode on the basis of network or/and terminal parameters
US20110050319A1 (en) 2007-09-03 2011-03-03 Toumaz Technology Limited Multiplier, Mixer, Modulator, Receiver and Transmitter
US7911269B2 (en) 2009-01-19 2011-03-22 Qualcomm Incorporated Ultra low noise high linearity LNA for multi-mode transceiver
US20110086603A1 (en) 2009-10-11 2011-04-14 SiTune Corporation Radio Frequency Tuner
US20110084791A1 (en) 2006-10-17 2011-04-14 Samsung Electronics Co., Ltd. Multi-band low noise amplifier and multi-band radio frequency receiver including the same
JP2011082669A (en) 2009-10-05 2011-04-21 Mitsubishi Electric Corp Digital broadcast receiver
WO2011050729A1 (en) 2009-10-30 2011-05-05 索尼公司 Resource allocation method and device in communication network
JP2011091747A (en) 2009-10-26 2011-05-06 Sharp Corp Mobile station apparatus, base station apparatus, wireless communication system, communication control method, communication control program, and processor
US20110110463A1 (en) 2009-05-15 2011-05-12 Qualcomm Incorporated Receiver with balanced i/q transformer
US7944298B2 (en) 2007-12-18 2011-05-17 Qualcomm, Incorporated Low noise and low input capacitance differential MDS LNA
US7949309B2 (en) 2007-03-14 2011-05-24 Broadcom Corporation Antenna system for use within a wireless communication device
US20110122972A1 (en) 2009-05-14 2011-05-26 Qualcomm Incorporated System and method for simultaneous operation of multiple modems using a single transceiver
US7952398B2 (en) 2007-04-27 2011-05-31 Avago Technologies Enterprise IP (Singapore) Pte. Ltd. Bias circuit for common-mode and semiconductor process voltage and temperature optimization for a receiver assembly
JP2011119807A (en) 2009-12-01 2011-06-16 Mitsubishi Electric Corp Radio apparatus and radio communication method of the same
US20110165848A1 (en) 2010-01-06 2011-07-07 Oleksandr Gorbachov Transmit-receive radio frequency front end integrated circuits for laptop computer applications
WO2011092005A1 (en) 2010-01-26 2011-08-04 St-Ericsson Sa Process for achieving spur mitigation in an integrated circuit including a wide band receiver
US20110193625A1 (en) 2010-02-09 2011-08-11 Broadcom Corporation Amplifier for Cable and Terrestrial Applications with Independent Stage Frequency Tilt
US20110194504A1 (en) 2009-08-12 2011-08-11 Qualcomm Incorporated Method and apparatus for supporting single-user multiple-input multiple-output (su-mimo) and multi-user mimo (mu-mimo)
US20110211533A1 (en) 2005-04-04 2011-09-01 Qualcomm Incorporated Method and apparatus for management of multi-carrier communications in a wireless communication system
US20110217945A1 (en) 2010-03-02 2011-09-08 Gregory Uehara Dual carrier amplifier circuits and methods
US20110222444A1 (en) 2010-03-12 2011-09-15 Rf Micro Devices, Inc. Split-band power amplifiers and duplexers for lte-advanced front end for improved imd
US8022772B2 (en) 2009-03-19 2011-09-20 Qualcomm Incorporated Cascode amplifier with protection circuitry
US20110242999A1 (en) 2009-10-01 2011-10-06 Qualcomm Incorporated Method and apparatus for conducting measurements when multiple carriers are supported
US20110250926A1 (en) 2009-12-21 2011-10-13 Qualcomm Incorporated Dynamic antenna selection in a wireless device
US20110268232A1 (en) 2010-05-03 2011-11-03 Chester Park Inter-carrier bandwidth control for mitigating iq imbalance
US20110268048A1 (en) 2010-05-03 2011-11-03 Nokia Siemens Networks Oy and Nokia Corporation Feedback For Inter-Radio Access Technology Carrier Aggregation
US8055229B2 (en) 2008-07-22 2011-11-08 Maxrise Inc. Low noise, highly linear amplifying stage and signal receiver using the same
US8063706B2 (en) 2009-04-23 2011-11-22 Broadcom Corporation Cascode CMOS RF power amplifier with programmable feedback cascode bias under multiple supply voltages
US20110292844A1 (en) 2010-06-01 2011-12-01 Soonik Kwun User equipment for simultaneously transmitting signals to which different wireless communication systems are applied through a plurality of frequency bands
US20110300810A1 (en) 2010-06-03 2011-12-08 Broadcom Corporation Transceiver including a weaved connection
US20110299434A1 (en) 2010-06-04 2011-12-08 Qualcomm Incorporated Reducing power consumption by taking advantage of superior in-circuit duplexer performance
US8081672B2 (en) 2004-10-06 2011-12-20 Broadcom Corporation Method and system for channel estimation in a single channel (SC) single-input multiple-output (SIMO) system
EP2398285A1 (en) 2010-06-18 2011-12-21 Alcatel Lucent Power saving
US8090369B2 (en) 2007-05-01 2012-01-03 Qualcomm Incorporated User equipment capability handling in long-term evolution systems
US8090332B2 (en) 2007-12-12 2012-01-03 Qualcomm, Incorporated Tracking filter for a receiver
US20120009886A1 (en) 2010-07-08 2012-01-12 Microsemi Corporation Architecture for coexistence of multiple band radios
US20120013387A1 (en) 2010-07-15 2012-01-19 Qualcomm Incorporated Wideband balun having a single primary and multiple secondaries
WO2012008705A2 (en) 2010-07-16 2012-01-19 Lg Electronics Inc. Transmission method and apparatus for carrier aggregation and uplink mimo
US20120026862A1 (en) 2003-12-29 2012-02-02 Sadri Ali S Variable bandwidth ofdm receiver and methods for receiving ofdm signals of different bandwidths
US20120044927A1 (en) 2010-08-17 2012-02-23 Qualcomm Incorporated Radio channel aggregation and segmentation
US20120057621A1 (en) 2010-01-26 2012-03-08 Maxlinear, Inc. Diversity Receiver
US20120056681A1 (en) 2010-09-06 2012-03-08 Chih-Hung Lee Signal amplification circuits for receiving/transmitting signals according to input signal
US8139670B1 (en) 2007-09-21 2012-03-20 Marvell International Ltd. Modular MIMO transceiver architecture
US8149955B2 (en) 2008-06-30 2012-04-03 Telefonaktiebolaget L M Ericsson (Publ) Single ended multiband feedback linearized RF amplifier and mixer with DC-offset and IM2 suppression feedback loop
WO2012049529A1 (en) 2010-10-15 2012-04-19 Freescale Semiconductor, Inc. Integrated circuit device, wireless communication unit and method of manufacture therefor
US8195117B2 (en) 1998-11-12 2012-06-05 Broadcom Corporation Integrated switchless programmable attenuator and low noise amplifier
US8208887B2 (en) 2008-05-22 2012-06-26 Samsung Electronics Co., Ltd. Receiving circuit including balun circuit and notch filter and operating method thereof
US8217723B2 (en) 2009-11-05 2012-07-10 Texas Instruments Incorporated Low noise amplifier circuit
US20120195237A1 (en) 2011-02-02 2012-08-02 Qualcomm Incorporated Duplexer bypass
US8242841B2 (en) 2008-12-05 2012-08-14 Csr Technology Inc. Receiver having multi-stage low noise amplifier
US8270927B2 (en) 2004-03-29 2012-09-18 Qualcom, Incorporated Adaptive interference filtering
US20120236829A1 (en) 2009-12-16 2012-09-20 Sony Corporation Method for performing handover, user equipment, base station, and radio communication system
US8290449B2 (en) 2007-09-18 2012-10-16 California Institute Of Technology Equalization of third-order intermodulation products in wideband direct conversion receiver
US8295778B2 (en) 2008-01-11 2012-10-23 Apple Inc. Channel rank feedback in multiple-input multiple-output communication systems
US8306494B2 (en) 2008-08-14 2012-11-06 Broadcom Corporation Method and system for a single-ended input low noise amplifier with differential output
US20120294299A1 (en) 2011-05-17 2012-11-22 Qualcomm Incorporated Non-adjacent carrier aggregation architecture
US20120293265A1 (en) * 2011-05-19 2012-11-22 Renesas Mobile Corporation Radio Frequency Integrated Circuit
US20120329395A1 (en) 2011-06-27 2012-12-27 Qualcomm Atheros, Inc. Dynamic antenna sharing
US20120327825A1 (en) 2011-06-27 2012-12-27 Qualcomm Incorporated Signal splitting carrier aggregation receiver architecture
US20130003617A1 (en) 2011-06-29 2013-01-03 Qualcomm Incorporated Receiver with bypass mode for improved sensitivity
US20130003783A1 (en) 2011-06-29 2013-01-03 Qualcomm Incorporation Global navigation satellite system receiver with filter bypass mode for improved sensitivity
US20130043946A1 (en) 2011-08-16 2013-02-21 Qualcomm Incorporated Low noise amplifiers with combined outputs
US20130051284A1 (en) 2011-08-23 2013-02-28 Rf Micro Devices, Inc. Carrier aggregation radio system
WO2013036794A1 (en) 2011-09-08 2013-03-14 Drexel University Reconfigurable antenna based solutions for device authentication and instrusion detection in wireless networks
US20130114769A1 (en) 2011-11-09 2013-05-09 Qualcomm Incorporated Dynamic receiver switching
US8442473B1 (en) 2011-11-17 2013-05-14 Renesas Mobile Corporation Methods of receiving and receivers
US8514015B2 (en) 2008-12-10 2013-08-20 Qualcomm, Incorporated Amplifier with programmable off voltage
US20130217398A1 (en) 2011-11-30 2013-08-22 Sequans Communications, Ltd. Transceiver Arrangement
US20130230080A1 (en) 2012-03-02 2013-09-05 Qualcomm Incorporated Multiple-input and multiple-output carrier aggregation receiver reuse architecture
US20130265892A1 (en) 2012-04-06 2013-10-10 Qualcomm Incorporated Receiver for imbalanced carriers
US20130316668A1 (en) 2012-05-25 2013-11-28 Qualcomm Incorporated Low noise amplifiers with transformer-based signal splitting for carrier aggregation
US8600315B2 (en) 2007-03-19 2013-12-03 Broadcom Corporation Method and system for a configurable front end
US20130329665A1 (en) 2012-06-12 2013-12-12 Qualcomm Incorporated Dynamic ue scheduling with shared antenna and carrier aggregation
US8626084B2 (en) 2010-05-13 2014-01-07 Qualcomm, Incorporated Area efficient concurrent matching transceiver
US20140072001A1 (en) 2012-09-11 2014-03-13 Qualcomm Incorporated Carrier aggregation receiver architecture
US8676148B2 (en) 2009-12-02 2014-03-18 Kabushiki Kaisha Toshiba Differential amplifier circuit and wireless receiving apparatus
US8706069B2 (en) 2008-11-25 2014-04-22 Silicon Laboratories Inc. Integrated receivers and integrated circuit having integrated inductors
US20140113578A1 (en) 2012-10-22 2014-04-24 Qualcomm Incorporated Amplifiers with noise splitting
US20140269853A1 (en) 2013-03-14 2014-09-18 Qualcomm Incorporated Reusing a single-chip carrier aggregation receiver to support non-cellular diversity

Family Cites Families (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6029052A (en) * 1997-07-01 2000-02-22 Telefonaktiebolaget Lm Ericsson Multiple-mode direct conversion receiver
JPH11266175A (en) * 1998-03-17 1999-09-28 Oki Electric Ind Co Ltd Simultaneous transmission-reception system for radio equipment
WO2010082521A1 (en) * 2009-01-16 2010-07-22 シャープ株式会社 Mobile station apparatus, base station apparatus, handoff method, and mobile communication system
JP2010233023A (en) * 2009-03-27 2010-10-14 Nec Casio Mobile Communications Ltd Radio communication apparatus

Patent Citations (332)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3911364A (en) 1974-05-09 1975-10-07 Bell Telephone Labor Inc Cophasing combiner with cochannel signal selector
US4035728A (en) 1975-01-09 1977-07-12 Nippon Electric Company, Ltd. Diversity receiving system
US4035729A (en) 1976-05-21 1977-07-12 General Electric Company Audio signal quality indicating circuit
US4246655A (en) 1977-10-18 1981-01-20 Parker Bernhard D Circuit for providing an indication of signal/noise ratio in a selector diversity system
US4326294A (en) 1979-02-13 1982-04-20 Nippon Telegraph & Telephone Public Corporation Space diversity reception system having compensation means of multipath effect
US4742563A (en) 1985-06-11 1988-05-03 Nec Corporation System and method for diversity reception of signals
US4756023A (en) 1985-07-22 1988-07-05 Nec Corporation Diversity reception radio receiver
US4715048A (en) 1986-05-02 1987-12-22 Canadian Patents And Development Limited Frequency offset diversity receiving system
US4969207A (en) 1987-03-20 1990-11-06 Nippon Telegraph And Telephone Corporation Radio receiver with reception deterioration compensation
US5056411A (en) 1988-09-15 1991-10-15 Gec-Macroni Limited Course recommendation display
US5390342A (en) 1990-03-14 1995-02-14 Pioneer Electronic Corporation Receiver using selective diversity receiving system
US5291519A (en) 1991-02-22 1994-03-01 Nec Corporation Digital mobile communications terminal equipment and receiving method therefor
US5128630A (en) 1991-05-03 1992-07-07 Motorola, Inc. High speed fully differential operational amplifier
US5345601A (en) 1991-08-07 1994-09-06 Small Power Communication Systems Research Laboratories Co., Ltd. Harmonic-frequency communication system with improved diversity scheme
US5321850A (en) 1991-10-09 1994-06-14 Telefonaktiebolaget L M Ericsson Diversity radio receiver automatic frequency control
JPH05227234A (en) 1992-02-14 1993-09-03 Sony Corp Receiver
US5805643A (en) 1993-02-26 1998-09-08 Kabushiki Kaisha Toshiba Diversity receiver system used in digital communication
JPH0730452A (en) 1993-07-12 1995-01-31 Fujitsu Ltd Receiving circuit
US5559838A (en) 1993-12-01 1996-09-24 Hitachi, Ltd. Diversity receiving apparatus
US5566364A (en) 1994-01-31 1996-10-15 Nec Corporation Power saving portable radio communication device with diversity reception
JPH07221684A (en) 1994-02-09 1995-08-18 Hitachi Ltd Radio terminal equipment of mobile communication
US5697083A (en) 1994-09-02 1997-12-09 Mitsubishi Denki Kabushiki Kaisha Diversity receiver
US5694396A (en) 1994-09-30 1997-12-02 Lucent Technologies Inc. Method and apparatus for processing multicarrier signals
US5805989A (en) 1994-10-05 1998-09-08 Mitsubishi Denki Kabushiki Kaisha Radio communication apparatus
US5761613A (en) 1994-12-02 1998-06-02 U.S. Philips Corporation Diversity receiver
JPH09116458A (en) 1995-10-16 1997-05-02 N T T Ido Tsushinmo Kk Multiband high frequency circuit for mobile radio machine
US5940452A (en) 1995-11-29 1999-08-17 Motorola, Inc. Dual mode radio subscriber unit having a diversity receiver apparatus and method therefor
US5835853A (en) 1996-01-12 1998-11-10 Matsushita Electric Industrial Co., Ltd. Two band receiver
US6063961A (en) 1996-07-26 2000-05-16 Basf Aktiengesellschaft Process for preparing cocondensates of aspartic acid amines
US5794159A (en) 1996-08-07 1998-08-11 Nokia Mobile Phones Limited Dual band mobile station employing cross-connected transmitter and receiver circuits
US6026288A (en) 1996-12-10 2000-02-15 Lucent Technologies, Inc. Communications system with an apparatus for controlling overall power consumption based on received signal strength
US6044254A (en) 1996-12-27 2000-03-28 Matsushita Electric Industrial Co., Ltd. Receiving circuit
US6069923A (en) 1997-01-31 2000-05-30 Nokia Mobile Phones Limited Method and a circuit arrangement for the processing of received signals in a telecommunication system
US6040732A (en) 1997-04-09 2000-03-21 Analog Devices, Inc. Switched-transconductance circuit within integrated T-switches
JPH11127300A (en) 1997-10-22 1999-05-11 Canon Inc Radio communication equipment and its method
US6424683B1 (en) 1998-01-22 2002-07-23 Infineon Technologies Ag Circuit for demodulating two-dimensional data symbols transmitted by a carrier-based data transmission
US20020111163A1 (en) 1998-03-27 2002-08-15 Kojiro Hamabe Method of preventing interference of adjacent frequencies in a cellular system by selection between adjacent carrier frequency and non-adjacent carrier frequency
US5999990A (en) 1998-05-18 1999-12-07 Motorola, Inc. Communicator having reconfigurable resources
US6249687B1 (en) 1998-05-19 2001-06-19 Siemens Aktiengesellschaft Dual mode mobile phone using a multiplex type filter
JP2000013278A (en) 1998-06-25 2000-01-14 Matsushita Electric Ind Co Ltd Radio device, radio portable equipment provided with it, radio base station and radio communication system including them
US5999815A (en) 1998-07-08 1999-12-07 Motorola, Inc. Method and apparatus for implementing diversity for a dual-mode communication unit
US6088348A (en) 1998-07-13 2000-07-11 Qualcom Incorporated Configurable single and dual VCOs for dual- and tri-band wireless communication systems
US6473601B1 (en) 1998-08-28 2002-10-29 Nec Corporation Reception diversity control method and diversity receiver
US6472947B1 (en) 1998-10-02 2002-10-29 Robert Bosch Gmbh Multiple signal path antenna circuit having differential attenuation between signal paths
US6600907B1 (en) 1998-11-02 2003-07-29 Nec Corporation Wireless communication apparatus and power consumption reducing method thereof
US8195117B2 (en) 1998-11-12 2012-06-05 Broadcom Corporation Integrated switchless programmable attenuator and low noise amplifier
US6430237B1 (en) 1998-11-16 2002-08-06 Transamerica Business Credit Corporation Method for accurate signal-to-interference measurement for wireless communication receivers
US6600759B1 (en) 1998-12-18 2003-07-29 Mitel Corporation Apparatus for estimating jitter in RTP encapsulated voice packets received over a data network
US6522895B1 (en) 1998-12-31 2003-02-18 Ericsson Inc. Integrated transmitter and receiver components for a dual-band transceiver
US6208844B1 (en) 1999-02-23 2001-03-27 Conexant Systems, Inc. System and process for shared functional block communication transceivers with GPS capability
US7123891B2 (en) 1999-06-28 2006-10-17 Skyworks Solutions, Inc. Wireless communications device allowing a soft handoff procedure in a mobile communications system
US20020008575A1 (en) 1999-07-27 2002-01-24 Mark Oskowsky Method and system for efficiently transmitting energy from an rf device
US7848724B2 (en) 1999-12-20 2010-12-07 Broadcom Corporation Variable gain amplifier for low voltage applications
WO2001050636A1 (en) 2000-01-04 2001-07-12 Mitsubishi Denki Kabushiki Kaisha Cellular telephone
EP1164719A1 (en) 2000-01-04 2001-12-19 Mitsubishi Denki Kabushiki Kaisha Cellular telephone
US20030206076A1 (en) 2000-03-28 2003-11-06 Seyed-Hossein Hashemi Concurrent multi-band low noise amplifier architecture
JP2001285114A (en) 2000-03-28 2001-10-12 Sharp Corp Plural bands communication equipment sharing antenna
US20020061773A1 (en) 2000-10-11 2002-05-23 Matsushita Electric Industrial Co. Ltd. Radio circuit and control method of radio circuit
US6407689B1 (en) 2000-11-01 2002-06-18 Qualcomm, Incorporated Method and apparatus for controlling stages of a multi-stage circuit
WO2002037686A3 (en) 2000-11-01 2004-02-19 Qualcomm Inc Method and apparatus for controlling stages of a multi-stage circuit
US20020132597A1 (en) 2001-01-12 2002-09-19 Peterzell Paul E. Direct conversion digital domain control
JP2002261880A (en) 2001-02-28 2002-09-13 Sanyo Electric Co Ltd Mobile telephone set
US20020173337A1 (en) 2001-03-14 2002-11-21 Seyed-Ali Hajimiri Concurrent dual-band receiver architecture
US6657498B2 (en) 2001-03-29 2003-12-02 Gct Semiconductor, Inc. Variable gain low-noise amplifier for a wireless terminal
US6535725B2 (en) 2001-03-30 2003-03-18 Skyworks Solutions, Inc. Interference reduction for direct conversion receivers
US6600931B2 (en) 2001-03-30 2003-07-29 Nokia Corporation Antenna switch assembly, and associated method, for a radio communication station
US20020193108A1 (en) 2001-05-10 2002-12-19 Robinett Robert L. Multi-mode satellite and terrestrial communication device with position location
US20040116086A1 (en) 2001-06-08 2004-06-17 Mikko Huttunen Reception method, radio system and receiver
US7024172B1 (en) 2001-06-15 2006-04-04 Rockwell Collins, Inc. Direct conversion receiver using a dithered local oscillator to mitigate adjacent channel coherent interference
US6888888B1 (en) 2001-06-26 2005-05-03 Microsoft Corporation Simultaneous tuning of multiple channels using intermediate frequency sub-sampling
US6985712B2 (en) 2001-08-27 2006-01-10 Matsushita Electric Industrial Co., Ltd. RF device and communication apparatus using the same
US20030081694A1 (en) 2001-08-29 2003-05-01 Sony Corporation CDMA receiver architecture for lower bypass switch point
US20080004078A1 (en) 2001-09-28 2008-01-03 Barratt Craig H Method and apparatus to provide multiple-mode spatial processing in a radio receiver
US6819941B2 (en) 2001-10-11 2004-11-16 Rf Micro Devices, Inc. Single output stage power amplification for multimode applications
US20030076797A1 (en) 2001-10-18 2003-04-24 Angel Lozano Rate control technique for layered architectures with multiple transmit and receive antennas
US20030125040A1 (en) 2001-11-06 2003-07-03 Walton Jay R. Multiple-access multiple-input multiple-output (MIMO) communication system
US20040092243A1 (en) 2001-12-13 2004-05-13 Superconductor Technologies, Inc. Mems-based bypass system for use with a hts rf receiver
US7299021B2 (en) 2001-12-28 2007-11-20 Nokia Corporation Method and apparatus for scaling the dynamic range of a receiver for continuously optimizing performance versus power consumption
US20030148750A1 (en) 2002-02-07 2003-08-07 Yan Kelvin Kai Tuan DC offset correction using dummy amplifier
US20030157915A1 (en) 2002-02-21 2003-08-21 Simon Atkinson 3G radio
US20030176176A1 (en) 2002-03-15 2003-09-18 Nokia Corporation Transmission and reception antenna system for space diversity reception
US20040121753A1 (en) 2002-04-22 2004-06-24 Cognio, Inc. Multiple-Input Multiple-Output Radio Transceiver
US20030203743A1 (en) 2002-04-22 2003-10-30 Cognio, Inc. Multiple-Input Multiple-Output Radio Transceiver
US20030228851A1 (en) 2002-06-03 2003-12-11 Shohei Taniguchi Radio signal receiving apparatus and radio signal receiving method
EP1370012B1 (en) 2002-06-03 2007-08-22 Matsushita Electric Industrial Co., Ltd. Diversity radio signal receiving apparatus
JP2004015162A (en) 2002-06-04 2004-01-15 Hitachi Metals Ltd Radio frequency circuit for multiband communication system, and antenna switch module
US7039377B2 (en) 2002-06-14 2006-05-02 Skyworks Solutions, Inc. Switchable gain amplifier
US6954446B2 (en) 2002-06-25 2005-10-11 Motorola, Inc. Multiple mode RF communication device
US6983132B2 (en) 2002-07-12 2006-01-03 Samsung Electronics Co., Ltd. Multi-band RF receiving method and apparatus in mobile communication system
US6987950B2 (en) 2002-07-25 2006-01-17 Qualcomm, Incorporated Radio with duplexer bypass capability
US20040204104A1 (en) 2002-07-31 2004-10-14 Jyhchau Horng MIMO systems with rate feedback and space time transmit diversity
US7212788B2 (en) 2002-08-13 2007-05-01 Atheros Communications, Inc. Method and apparatus for signal power loss reduction in RF communication systems
US20090227214A1 (en) * 2002-09-03 2009-09-10 Theodore Georgantas Method and system for calibrating a multi-mode, multi-standard transmitter and receiver
EP1398887A1 (en) 2002-09-12 2004-03-17 Siemens Aktiengesellschaft Dual band diversity receiver
US20050277387A1 (en) 2002-10-07 2005-12-15 Matsushita Electric Industrial Co., Ltd Antenna device
US20040087290A1 (en) 2002-11-04 2004-05-06 Michael Schmidt Equalizing circuit with notch compensation for a direct coversion receiver
US6952594B2 (en) 2002-11-22 2005-10-04 Agilent Technologies, Inc. Dual-mode RF communication device
US20060234662A1 (en) 2002-11-27 2006-10-19 Koninklijke Phlips Electronics, N.V. Low complexity equalizer for radio receiver
US7260377B2 (en) 2002-12-02 2007-08-21 Broadcom Corporation Variable-gain low noise amplifier for digital terrestrial applications
US20040113746A1 (en) 2002-12-17 2004-06-17 M/A-Com, Inc. Series/shunt switch and method of control
US7477106B2 (en) 2002-12-19 2009-01-13 Nxp B.V. Power amplifier with bias control
US6806777B2 (en) 2003-01-02 2004-10-19 Intel Corporation Ultra wide band low noise amplifier and method
US7187735B2 (en) 2003-01-28 2007-03-06 Raytheon Company Mixed technology MEMS/SiGe BiCMOS digitalized analog front end with direct RF sampling
US7013166B2 (en) 2003-02-03 2006-03-14 Nokia Corporation Multi-carrier receiver architecture
US7643847B2 (en) 2003-02-07 2010-01-05 St-Ericsson Sa Versatile baseband signal input current splitter
US20040224643A1 (en) 2003-02-14 2004-11-11 Tdk Corporation Front end module
CN1523912A (en) 2003-02-22 2004-08-25 乐金电子(中国)研究开发中心有限公 Apparatus and method for configuring high-frequency path of dual mode mobile phone
US7317894B2 (en) 2003-02-26 2008-01-08 Kabushiki Kaisha Kenwood Satellite digital radio broadcast receiver
JP2006520143A (en) 2003-03-11 2006-08-31 ファンヴェルク ダーベンドルフ ゲーエムベーハー Circuit layout for operating the transceiver with respect to the antenna
US20040219959A1 (en) 2003-05-01 2004-11-04 Ali Khayrallah Multiple antenna receiver
US7313368B2 (en) 2003-05-08 2007-12-25 Industrial Technology Research Institute Dual band transceiver architecture for wireless communication
US7187239B2 (en) 2003-05-20 2007-03-06 Mediatek Incorporation Multi-band low noise amplifier
US20040253955A1 (en) 2003-06-10 2004-12-16 Love Robert T. Diversity control in wireless communications devices and methods
US20040266356A1 (en) 2003-06-27 2004-12-30 Javor Ronald D. Multiple antenna apparatus and method to provide interference detection and cancellation
US20050039060A1 (en) 2003-06-30 2005-02-17 Tdk Corporation USB interface system
US20070184801A1 (en) 2003-07-29 2007-08-09 Kabushiki Kaisha Toshiba Radio reception apparatus and radio reception method
US7142042B1 (en) 2003-08-29 2006-11-28 National Semiconductor Corporation Nulled error amplifier
US7403508B1 (en) 2003-09-22 2008-07-22 Miao George J Multiband MIMO-based W-CDMA and UWB communications
US20050215264A1 (en) 2003-09-23 2005-09-29 Subramaniam Anand D Successive interference cancellation receiver processing with selection diversity
US20050075077A1 (en) 2003-10-03 2005-04-07 Motorola, Inc. Multimode receiver and method for controlling signal interference
US20050079847A1 (en) 2003-10-09 2005-04-14 Intel Corporation Method and apparatus to provide an area efficient antenna diversity receiver
WO2005039060A3 (en) 2003-10-17 2006-03-09 Nokia Corp Front-end arrangements for multiband multimode communication engines
US7869528B2 (en) 2003-10-31 2011-01-11 Northrop Grumman Systems Corporation Multi-carrier transceiver assembly
CN101228702A (en) 2003-12-02 2008-07-23 马克西姆综合产品公司 Method, apparatus and systems for digital radio communication systems
WO2005062477A2 (en) 2003-12-02 2005-07-07 Maxim Integrated Products, Inc. Method, apparatus and systems for digital radio communication systems
US20050118977A1 (en) 2003-12-02 2005-06-02 Drogi Serge F. Method, apparatus, and systems for digital radio communication systems
US20080261650A1 (en) 2003-12-02 2008-10-23 Pramote Piriyapoksombut Radio integrated circuit with integrated power amplifier
WO2005064816A1 (en) 2003-12-18 2005-07-14 Qualcomm Incorporated Low-power wireless diversity receiver with multiple receive paths
US20060009177A1 (en) 2003-12-18 2006-01-12 Persico Charles J Low-power wireless diversity receiver with multiple receive paths
US20120026862A1 (en) 2003-12-29 2012-02-02 Sadri Ali S Variable bandwidth ofdm receiver and methods for receiving ofdm signals of different bandwidths
US7877075B1 (en) 2004-01-27 2011-01-25 Marvell International Ltd. Signal mixer having a single-ended input and a differential output
US7444166B2 (en) 2004-02-12 2008-10-28 Qualcomm Incorporated Wireless diversity receiver with shared receive path
US20070197204A1 (en) 2004-02-25 2007-08-23 Herczog Eugene P Wireless communication device and method of operating the same
US20070177656A1 (en) 2004-02-27 2007-08-02 Yasushi Maruta Cdma receiving apparatus and method
US7454181B2 (en) 2004-03-05 2008-11-18 Qualcomm Incorporated Multi-antenna receive diversity control in wireless communications
US20050197090A1 (en) 2004-03-08 2005-09-08 Stockstad Troy L. Current-mode direct conversion receiver
WO2005088847A1 (en) 2004-03-15 2005-09-22 Samsung Electronics Co., Ltd. Multimode/multiband mobile station and method for operating the same
US20070243832A1 (en) 2004-03-15 2007-10-18 Hyung-Weon Park Multimode/Multiband Mobile Station and Method for Operating the Same
EP1726098A1 (en) 2004-03-15 2006-11-29 Samsung Electronics Co., Ltd. Multimode/multiband mobile station and method for operating the same
CN1922795A (en) 2004-03-15 2007-02-28 三星电子株式会社 Multimode/multiband mobile station and method for operating the same
US20100253435A1 (en) 2004-03-18 2010-10-07 Ikuroh Ichitsubo Rf power amplifier circuit utilizing bondwires in impedance matching
US8270927B2 (en) 2004-03-29 2012-09-18 Qualcom, Incorporated Adaptive interference filtering
US7283851B2 (en) 2004-04-05 2007-10-16 Qualcomm Incorporated Power saving mode for receiver circuit blocks based on transmitter activity
US7643848B2 (en) 2004-04-13 2010-01-05 Qualcomm, Incorporated Multi-antenna transceiver system
US7023272B2 (en) 2004-04-19 2006-04-04 Texas Instruments Incorporated Multi-band low noise amplifier system
US20050231290A1 (en) 2004-04-19 2005-10-20 Chih-Ming Hung Multi-band low noise amplifier system
US7751513B2 (en) 2004-05-04 2010-07-06 Infineon Technologies Ag Signal processing method, particularly in a radio-frequency receiver, and signal conditioning circuit
US7167044B2 (en) 2004-05-10 2007-01-23 University Of Florida Research Foundation, Inc. Dual-band CMOS front-end with two gain modes
US20050265084A1 (en) 2004-05-29 2005-12-01 Young-Ho Choi Multi-input and multi-output device and tuner for two-way opencable
US7187904B2 (en) 2004-06-03 2007-03-06 Widefi, Inc. Frequency translating repeater with low cost high performance local oscillator architecture
US7161423B2 (en) 2004-06-30 2007-01-09 Silicon Laboratories Inc. Parallel power amplifier and associated methods
US20060023745A1 (en) 2004-08-02 2006-02-02 Interdigital Technology Corporation Quality control scheme for Multiple-Input Multiple-Output (MIMO) Orthogonal Frequency Division Multiplexing (OFDM) systems
US7697905B2 (en) 2004-09-10 2010-04-13 Qualcomm Incorporation Local oscillator feedthrough cancellation scheme to remove RF and baseband offsets
US20060061773A1 (en) 2004-09-22 2006-03-23 Lee Christopher A Feature isolation for frequency-shifting interferometry
US8081672B2 (en) 2004-10-06 2011-12-20 Broadcom Corporation Method and system for channel estimation in a single channel (SC) single-input multiple-output (SIMO) system
JP2008519535A (en) 2004-11-03 2008-06-05 ワイオニクス リサーチ Ultra-wideband CMOS transceiver
WO2006050515A2 (en) 2004-11-03 2006-05-11 Wionics Research Ultrawideband cmos transceiver
US7764726B2 (en) 2004-12-01 2010-07-27 Qualomm Incorporated Systems, methods, and apparatus for jammer rejection
US20060121937A1 (en) * 2004-12-07 2006-06-08 Samsung Electronics Co., Ltd. Wireless transmission/reception apparatus for transmitting/receiving frequency band signals according to mobile communication services
US20060128322A1 (en) 2004-12-10 2006-06-15 Yutaka Igarashi Transceiver apparatus and module
US20060146693A1 (en) 2004-12-21 2006-07-06 Ryosuke Mori OFDM signal receiving apparatus
US20060170503A1 (en) 2004-12-31 2006-08-03 Samsung Electronics Co., Ltd. Small-sized on-chip CMOS power amplifier having improved efficiency
US7372336B2 (en) 2004-12-31 2008-05-13 Samsung Electronics Co., Ltd. Small-sized on-chip CMOS power amplifier having improved efficiency
US20070262871A1 (en) 2005-01-07 2007-11-15 Takashi Yamagajo Tag device, antenna, and portable card
US7224231B2 (en) 2005-01-24 2007-05-29 Richwave Technology Corp. Method for transforming output signals of a low-noise amplifier of a wireless transceiver
US7333831B2 (en) 2005-02-07 2008-02-19 Nxp B.V. Interchangeable receive inputs for band and system swappability in communication systems and related methods
US20060189286A1 (en) 2005-02-22 2006-08-24 Renesas Technology Corp. Multi-band low noise amplifier, multi-band low noise amplifier module, wireless integrated circuit and multi-band RF module
US20060222100A1 (en) 2005-03-29 2006-10-05 Arya Reza Behzad Multiple band multiple input multiple output transceiver integrated circuit
US20080225971A1 (en) 2005-03-29 2008-09-18 Broadcom Corporation Multiple band multiple input multiple output transceiver
EP1708372A2 (en) 2005-03-29 2006-10-04 Broadcom Corporation Multiple band direct conversion radio frequency transceiver integrated circuit
US7356325B2 (en) 2005-04-04 2008-04-08 Broadcom Corporation Local oscillation routing plan applicable to a multiple RF band RF MIMO transceiver
US20110211533A1 (en) 2005-04-04 2011-09-01 Qualcomm Incorporated Method and apparatus for management of multi-carrier communications in a wireless communication system
WO2006118538A2 (en) 2005-05-03 2006-11-09 Telefonaktiebolaget Lm Ericsson (Publ) A front end architecture and processing method for a receiver in a multi antenna, multi-band radio.
US20060291428A1 (en) 2005-06-23 2006-12-28 Filipovic Daniel F Adaptive multi-channel modem
EP1748567A2 (en) 2005-07-27 2007-01-31 Robert Bosch Gmbh Radio receiver
US20070202890A1 (en) 2005-08-03 2007-08-30 Kamilo Feher Video, Voice and Location Finder Wireless Communication System
US20070049332A1 (en) 2005-08-23 2007-03-01 Casio Hitachi Mobile Communications Co., Ltd. Electronic apparatus, reception control method and recording medium
EP1761076A2 (en) 2005-09-01 2007-03-07 Broadcom Corporation Single chip multimode baseband processing circuitry with a shared radio interface
US20070060080A1 (en) 2005-09-09 2007-03-15 Daisuke Nishimura Receiver
US20070072577A1 (en) * 2005-09-27 2007-03-29 Dmitriy Rozenblit Single chip GSM/EDGE transceiver architecture with closed loop power control
US20070242784A1 (en) 2005-10-19 2007-10-18 Sampson Wesley A Diversity receiver for wireless communication
US20070105517A1 (en) 2005-11-04 2007-05-10 Broadcom Corporation Programmable attenuator using digitally controlled CMOS switches
US20070142013A1 (en) 2005-12-21 2007-06-21 Motorola, Inc. Dynamic pre-selector for a GPS receiver
US20070177693A1 (en) 2006-02-01 2007-08-02 Atmelgermany Gmbh Integrated circuit arrangement for converting a high-frequency bandpass signal to a low-frequency quadrature signal
US20070197170A1 (en) 2006-02-10 2007-08-23 Zdravko Boos Transceiver arrangement and method for processing a signal
US20070197178A1 (en) 2006-02-21 2007-08-23 Nokia Corporation Automatic gain control system for receivers in wireless communications
US20070262817A1 (en) 2006-05-12 2007-11-15 Ciccarelli Steven C Dynamic lna switch points based on channel conditions
JP2007324711A (en) 2006-05-30 2007-12-13 Kyocera Corp Wireless communication method and wireless communication apparatus
US20090253456A1 (en) 2006-06-22 2009-10-08 Nxp B.V. Dual band receiver with control means for preventing signal overloading
US20080013654A1 (en) 2006-07-14 2008-01-17 Qualcomm Incorporated Multi-carrier receiver for wireless communication
JP2008085793A (en) 2006-09-28 2008-04-10 Kyocera Corp Radio communication method and radio communications apparatus
EP2068583A1 (en) 2006-09-28 2009-06-10 Kyocera Corporation Wireless communication method and wireless communication apparatus
CN101523967A (en) 2006-09-28 2009-09-02 京瓷株式会社 Wireless communication method and wireless communication apparatus
US20100142440A1 (en) 2006-09-28 2010-06-10 Kyocera Corporation Wireless communication method and wireless communication apparatus
US20110084791A1 (en) 2006-10-17 2011-04-14 Samsung Electronics Co., Ltd. Multi-band low noise amplifier and multi-band radio frequency receiver including the same
EP1916767B1 (en) 2006-10-25 2010-12-29 Istituto Superiore Mario Boella A method and an apparatus for reducing interference frequencies by using a notch filter
US20080117999A1 (en) 2006-11-10 2008-05-22 Qualcomm Incorporated Providing antenna diversity in a wireless communication system
WO2008059257A1 (en) 2006-11-15 2008-05-22 Univirtua Ireland Limited Computing system for providing software components on demand to a mobile device
US7728664B2 (en) 2006-11-21 2010-06-01 Broadcom Corporation Low noise amplifier with multiple inputs and multiple outputs
US20080116976A1 (en) 2006-11-21 2008-05-22 Broadcom Corporation Low noise amplifier with multiple inputs and multiple outputs
US20080139151A1 (en) * 2006-12-06 2008-06-12 Adedayo Ojo Method and system for sharing lna circuitry in a single chip bluetooth and wireless lan system
US7599675B2 (en) 2006-12-12 2009-10-06 Telefonaktiebolaget Lm Ericsson (Publ) Method and apparatus for receiving radio frequency signals
WO2008084539A1 (en) 2007-01-11 2008-07-17 Pioneer Corporation Radio receiver
US20100040178A1 (en) 2007-01-19 2010-02-18 Nextwave Broadband Inc. Transceiver with Receive Path Performance Diversity and Combiner with Jammer Detect Feedback
WO2008092745A1 (en) 2007-01-30 2008-08-07 Nokia Siemens Networks Gmbh & Co. Kg A method of communication
US20080204148A1 (en) 2007-02-23 2008-08-28 Qualcomm Incorporated Amplifier with integrated filter
WO2008103757A1 (en) 2007-02-23 2008-08-28 Qualcomm Incorporated Amplifier with integrated filter
US20080224770A1 (en) 2007-03-13 2008-09-18 Qualcomm Incorporated Active circuits with isolation switches
US7949309B2 (en) 2007-03-14 2011-05-24 Broadcom Corporation Antenna system for use within a wireless communication device
US20080224791A1 (en) 2007-03-15 2008-09-18 Dajun Cheng Integrated Balanced-Unbalanced Duplexer
US8600315B2 (en) 2007-03-19 2013-12-03 Broadcom Corporation Method and system for a configurable front end
US7952398B2 (en) 2007-04-27 2011-05-31 Avago Technologies Enterprise IP (Singapore) Pte. Ltd. Bias circuit for common-mode and semiconductor process voltage and temperature optimization for a receiver assembly
US8090369B2 (en) 2007-05-01 2012-01-03 Qualcomm Incorporated User equipment capability handling in long-term evolution systems
US20100301946A1 (en) 2007-05-18 2010-12-02 Imec Switchable Multiband LNA Design
WO2008145604A1 (en) 2007-05-29 2008-12-04 Telefonaktiebolaget Lm Ericsson (Publ) Configurable, variable gain lna for multi-band rf receiver
US7486135B2 (en) 2007-05-29 2009-02-03 Telefonaktiebolaget Lm Ericsson (Publ) Configurable, variable gain LNA for multi-band RF receiver
US20080297259A1 (en) 2007-05-29 2008-12-04 Fenghao Mu Configurable, Variable Gain LNA for Multi-Band RF Receiver
US20100210226A1 (en) 2007-05-30 2010-08-19 Kyocera Corporation Communication terminal and data reception method
US7570111B1 (en) 2007-06-28 2009-08-04 Rockwell Collins, Inc. Apparatus and method for wideband amplification of RF signals
JP2009027778A (en) 2007-07-17 2009-02-05 Toyota Motor Corp Bus bar
US20110050319A1 (en) 2007-09-03 2011-03-03 Toumaz Technology Limited Multiplier, Mixer, Modulator, Receiver and Transmitter
US8290449B2 (en) 2007-09-18 2012-10-16 California Institute Of Technology Equalization of third-order intermodulation products in wideband direct conversion receiver
US8139670B1 (en) 2007-09-21 2012-03-20 Marvell International Ltd. Modular MIMO transceiver architecture
US20090117938A1 (en) * 2007-11-02 2009-05-07 Broadcom Corporation Ic for a high frequency communication device with minimal off chip components
US20090124227A1 (en) 2007-11-09 2009-05-14 Kazuhisa Ishiguro Automatic gain control circuit
JP2009130867A (en) 2007-11-28 2009-06-11 Renesas Technology Corp Semiconductor integrated circuit
US8090332B2 (en) 2007-12-12 2012-01-03 Qualcomm, Incorporated Tracking filter for a receiver
US7944298B2 (en) 2007-12-18 2011-05-17 Qualcomm, Incorporated Low noise and low input capacitance differential MDS LNA
US8295778B2 (en) 2008-01-11 2012-10-23 Apple Inc. Channel rank feedback in multiple-input multiple-output communication systems
CN101242158A (en) 2008-03-07 2008-08-13 华中科技大学 A configurable and reconstructable dynamic frequency mixer
US20090237161A1 (en) 2008-03-21 2009-09-24 Qualcomm Incorporated Quadrature output low noise transconductance amplifier having differential input
US20090243869A1 (en) 2008-04-01 2009-10-01 M&Fc Holding, Llc Universal software defined home gateway
US20090290659A1 (en) 2008-05-21 2009-11-26 Entropic Communications, Inc. Channel stacking system and method of operation
US8208887B2 (en) 2008-05-22 2012-06-26 Samsung Electronics Co., Ltd. Receiving circuit including balun circuit and notch filter and operating method thereof
US20090323779A1 (en) 2008-06-27 2009-12-31 Sirf Technology, Inc. Method and Apparatus for Mitigating the Effects of Narrowband Interfering Signals in a GPS Receiver
US8149955B2 (en) 2008-06-30 2012-04-03 Telefonaktiebolaget L M Ericsson (Publ) Single ended multiband feedback linearized RF amplifier and mixer with DC-offset and IM2 suppression feedback loop
EP2141818A1 (en) 2008-07-04 2010-01-06 Telefonaktiebolaget LM Ericsson (publ) Signal processing device and method
US8055229B2 (en) 2008-07-22 2011-11-08 Maxrise Inc. Low noise, highly linear amplifying stage and signal receiver using the same
US20100019970A1 (en) 2008-07-25 2010-01-28 etherwhere Corporation Signal processing techniques for improving the sensitivity of GPS receivers
US20100034094A1 (en) 2008-08-08 2010-02-11 Qualcomm Incorporated Access terminal capability update
US8306494B2 (en) 2008-08-14 2012-11-06 Broadcom Corporation Method and system for a single-ended input low noise amplifier with differential output
US8571510B2 (en) 2008-08-18 2013-10-29 Qualcomm Incorporated High linearity low noise receiver with load switching
US20100041359A1 (en) 2008-08-18 2010-02-18 Qualcomm Incorporated High linearity low noise receiver with load switching
WO2010059257A1 (en) 2008-11-24 2010-05-27 Cisco Technology, Inc. Offset direct conversion receiver
US8706069B2 (en) 2008-11-25 2014-04-22 Silicon Laboratories Inc. Integrated receivers and integrated circuit having integrated inductors
US8242841B2 (en) 2008-12-05 2012-08-14 Csr Technology Inc. Receiver having multi-stage low noise amplifier
US8514015B2 (en) 2008-12-10 2013-08-20 Qualcomm, Incorporated Amplifier with programmable off voltage
US7911269B2 (en) 2009-01-19 2011-03-22 Qualcomm Incorporated Ultra low noise high linearity LNA for multi-mode transceiver
US20100197263A1 (en) 2009-01-30 2010-08-05 Research In Motion Limited Method and apparatus for combined multi-carrier reception and receive antenna diversity
US20100195754A1 (en) 2009-02-01 2010-08-05 Qualcomm Incorporated Apparatus and method for antenna switching diversity in an ofdm system
US20100210272A1 (en) 2009-02-16 2010-08-19 Telefonaktiebolaget Lm Ericsson (Publ) Multi-Band Aggregated Spectrum Receiver Employing Frequency Source Reuse
US20100210299A1 (en) 2009-02-17 2010-08-19 Oleksandr Gorbachov Multi mode radio frequency transceiver front end circuit
US20100214184A1 (en) 2009-02-24 2010-08-26 Qualcomm Incorporated Antenna devices and systems for multi-band coverage in a compact volume
US20100225414A1 (en) 2009-03-03 2010-09-09 Oleksandr Gorbachov Multi-channel radio frequency front end circuit with full transmit and receive diversity for multi-path mitigation
US20100226327A1 (en) 2009-03-09 2010-09-09 Samsung Electronics Co., Ltd. Method and apparatus for uplink transmissions and cqi reports with carrier aggregation
US20100232493A1 (en) 2009-03-12 2010-09-16 Freescale Semiconductor, Inc. Radio transmitter iq imbalance measurement and correction methods and apparatus
US8022772B2 (en) 2009-03-19 2011-09-20 Qualcomm Incorporated Cascode amplifier with protection circuitry
US20100237947A1 (en) 2009-03-23 2010-09-23 Qualcomm Incorporated Amplifier supporting multiple gain modes
US20100265875A1 (en) 2009-04-16 2010-10-21 Qualcomm Incorporated Hybrid multi-band receiver
US20100271986A1 (en) 2009-04-23 2010-10-28 Hon Hai Precision Industry Co., Ltd. Radio frequency module and wireless communication device using the same
US8063706B2 (en) 2009-04-23 2011-11-22 Broadcom Corporation Cascode CMOS RF power amplifier with programmable feedback cascode bias under multiple supply voltages
US20100272051A1 (en) 2009-04-24 2010-10-28 Mediatek Inc Method and apparatus of carrier assignment in multi-carrier OFDM systems
US20110122972A1 (en) 2009-05-14 2011-05-26 Qualcomm Incorporated System and method for simultaneous operation of multiple modems using a single transceiver
US20110110463A1 (en) 2009-05-15 2011-05-12 Qualcomm Incorporated Receiver with balanced i/q transformer
US20100311378A1 (en) 2009-06-04 2010-12-09 Qualcomm Incorporated Multiple multi-mode low-noise amplifier receiver with shared degenerative inductors
US20100328155A1 (en) 2009-06-24 2010-12-30 Qualcomm Incorporated Receive diversity in gnss receivers
US20110044380A1 (en) 2009-06-26 2011-02-24 Qualcomm Incorporated Dynamically changing a transmitter sampling frequency for a digital-to-analog converter (dac) to reduce interference from dac images
US20100330977A1 (en) 2009-06-29 2010-12-30 Qualcomm, Incorporated Centralized coexistence manager for controlling operation of multiple radios
JP2011015112A (en) 2009-07-01 2011-01-20 Hitachi Kokusai Electric Inc Radio receiver
US20110018635A1 (en) 2009-07-23 2011-01-27 Qualcomm Incorporated Multi-mode low noise amplifier with transformer source degeneration
WO2011019850A1 (en) 2009-08-11 2011-02-17 Qualcomm Incorporated Amplifiers with improved linearity and noise performance
US20110194504A1 (en) 2009-08-12 2011-08-11 Qualcomm Incorporated Method and apparatus for supporting single-user multiple-input multiple-output (su-mimo) and multi-user mimo (mu-mimo)
GB2472978A (en) 2009-08-24 2011-03-02 Vodafone Plc A multi-antenna receiver is switched between receiver diversity mode and carrier aggregation mode on the basis of network or/and terminal parameters
US20110242999A1 (en) 2009-10-01 2011-10-06 Qualcomm Incorporated Method and apparatus for conducting measurements when multiple carriers are supported
JP2011082669A (en) 2009-10-05 2011-04-21 Mitsubishi Electric Corp Digital broadcast receiver
US20110086603A1 (en) 2009-10-11 2011-04-14 SiTune Corporation Radio Frequency Tuner
JP2011091747A (en) 2009-10-26 2011-05-06 Sharp Corp Mobile station apparatus, base station apparatus, wireless communication system, communication control method, communication control program, and processor
WO2011050729A1 (en) 2009-10-30 2011-05-05 索尼公司 Resource allocation method and device in communication network
US8217723B2 (en) 2009-11-05 2012-07-10 Texas Instruments Incorporated Low noise amplifier circuit
JP2011119807A (en) 2009-12-01 2011-06-16 Mitsubishi Electric Corp Radio apparatus and radio communication method of the same
US8676148B2 (en) 2009-12-02 2014-03-18 Kabushiki Kaisha Toshiba Differential amplifier circuit and wireless receiving apparatus
US20120236829A1 (en) 2009-12-16 2012-09-20 Sony Corporation Method for performing handover, user equipment, base station, and radio communication system
US20110250926A1 (en) 2009-12-21 2011-10-13 Qualcomm Incorporated Dynamic antenna selection in a wireless device
US20110165848A1 (en) 2010-01-06 2011-07-07 Oleksandr Gorbachov Transmit-receive radio frequency front end integrated circuits for laptop computer applications
WO2011092005A1 (en) 2010-01-26 2011-08-04 St-Ericsson Sa Process for achieving spur mitigation in an integrated circuit including a wide band receiver
US20120057621A1 (en) 2010-01-26 2012-03-08 Maxlinear, Inc. Diversity Receiver
US20110193625A1 (en) 2010-02-09 2011-08-11 Broadcom Corporation Amplifier for Cable and Terrestrial Applications with Independent Stage Frequency Tilt
CN101789805A (en) 2010-02-24 2010-07-28 华为技术有限公司 Amplifying device and signal processing method based on same
US20110204973A1 (en) 2010-02-24 2011-08-25 Xinrong Hu Amplifying device and signal processing method based on amplifying device
US20110217945A1 (en) 2010-03-02 2011-09-08 Gregory Uehara Dual carrier amplifier circuits and methods
US20110222443A1 (en) 2010-03-12 2011-09-15 Rf Micro Devices, Inc. Lte-advanced (4g) front end radio architecture
US20110222444A1 (en) 2010-03-12 2011-09-15 Rf Micro Devices, Inc. Split-band power amplifiers and duplexers for lte-advanced front end for improved imd
WO2011138697A1 (en) 2010-05-03 2011-11-10 Telefonaktiebolaget L M Ericsson (Publ) Digital iq imbalance compensation for dual-carrier double conversion receiver
US20110268048A1 (en) 2010-05-03 2011-11-03 Nokia Siemens Networks Oy and Nokia Corporation Feedback For Inter-Radio Access Technology Carrier Aggregation
US20110268232A1 (en) 2010-05-03 2011-11-03 Chester Park Inter-carrier bandwidth control for mitigating iq imbalance
US8626084B2 (en) 2010-05-13 2014-01-07 Qualcomm, Incorporated Area efficient concurrent matching transceiver
EP2393205A2 (en) 2010-06-01 2011-12-07 Lg Electronics Inc. User equipment for simultaneously transmitting signals to which different wireless communication systems are applied through a plurality of frequency bands
US20110292844A1 (en) 2010-06-01 2011-12-01 Soonik Kwun User equipment for simultaneously transmitting signals to which different wireless communication systems are applied through a plurality of frequency bands
US20110300810A1 (en) 2010-06-03 2011-12-08 Broadcom Corporation Transceiver including a weaved connection
US20110299434A1 (en) 2010-06-04 2011-12-08 Qualcomm Incorporated Reducing power consumption by taking advantage of superior in-circuit duplexer performance
US20130163492A1 (en) 2010-06-18 2013-06-27 Alcatel Lucent Power saving
EP2398285A1 (en) 2010-06-18 2011-12-21 Alcatel Lucent Power saving
US20120009886A1 (en) 2010-07-08 2012-01-12 Microsemi Corporation Architecture for coexistence of multiple band radios
US20120013387A1 (en) 2010-07-15 2012-01-19 Qualcomm Incorporated Wideband balun having a single primary and multiple secondaries
WO2012008705A2 (en) 2010-07-16 2012-01-19 Lg Electronics Inc. Transmission method and apparatus for carrier aggregation and uplink mimo
US20120044927A1 (en) 2010-08-17 2012-02-23 Qualcomm Incorporated Radio channel aggregation and segmentation
US20120056681A1 (en) 2010-09-06 2012-03-08 Chih-Hung Lee Signal amplification circuits for receiving/transmitting signals according to input signal
WO2012049529A1 (en) 2010-10-15 2012-04-19 Freescale Semiconductor, Inc. Integrated circuit device, wireless communication unit and method of manufacture therefor
US20120195237A1 (en) 2011-02-02 2012-08-02 Qualcomm Incorporated Duplexer bypass
US20120294299A1 (en) 2011-05-17 2012-11-22 Qualcomm Incorporated Non-adjacent carrier aggregation architecture
US20120293265A1 (en) * 2011-05-19 2012-11-22 Renesas Mobile Corporation Radio Frequency Integrated Circuit
US20120327825A1 (en) 2011-06-27 2012-12-27 Qualcomm Incorporated Signal splitting carrier aggregation receiver architecture
US20120329395A1 (en) 2011-06-27 2012-12-27 Qualcomm Atheros, Inc. Dynamic antenna sharing
US20130003617A1 (en) 2011-06-29 2013-01-03 Qualcomm Incorporated Receiver with bypass mode for improved sensitivity
US20130003783A1 (en) 2011-06-29 2013-01-03 Qualcomm Incorporation Global navigation satellite system receiver with filter bypass mode for improved sensitivity
US20130043946A1 (en) 2011-08-16 2013-02-21 Qualcomm Incorporated Low noise amplifiers with combined outputs
US20130051284A1 (en) 2011-08-23 2013-02-28 Rf Micro Devices, Inc. Carrier aggregation radio system
WO2013036794A1 (en) 2011-09-08 2013-03-14 Drexel University Reconfigurable antenna based solutions for device authentication and instrusion detection in wireless networks
US20130114769A1 (en) 2011-11-09 2013-05-09 Qualcomm Incorporated Dynamic receiver switching
US8442473B1 (en) 2011-11-17 2013-05-14 Renesas Mobile Corporation Methods of receiving and receivers
US20130217398A1 (en) 2011-11-30 2013-08-22 Sequans Communications, Ltd. Transceiver Arrangement
US20130230080A1 (en) 2012-03-02 2013-09-05 Qualcomm Incorporated Multiple-input and multiple-output carrier aggregation receiver reuse architecture
WO2013131047A1 (en) 2012-03-02 2013-09-06 Qualcomm Incorporated Multiple-input and multiple-output carrier aggregation receiver reuse architecture
US20130265892A1 (en) 2012-04-06 2013-10-10 Qualcomm Incorporated Receiver for imbalanced carriers
US20130315348A1 (en) 2012-05-25 2013-11-28 Qualcomm Incorporated Low noise amplifiers for carrier aggregation
US20130316669A1 (en) 2012-05-25 2013-11-28 Qualcomm Incorporated Low noise amplifiers with cascode divert switch for carrier aggregation
US20130316670A1 (en) 2012-05-25 2013-11-28 Qualcomm Incorporated Multiple-input multiple-output (mimo) low noise amplifiers for carrier aggregation
US20130316668A1 (en) 2012-05-25 2013-11-28 Qualcomm Incorporated Low noise amplifiers with transformer-based signal splitting for carrier aggregation
US20130329665A1 (en) 2012-06-12 2013-12-12 Qualcomm Incorporated Dynamic ue scheduling with shared antenna and carrier aggregation
US20140072001A1 (en) 2012-09-11 2014-03-13 Qualcomm Incorporated Carrier aggregation receiver architecture
US20140113578A1 (en) 2012-10-22 2014-04-24 Qualcomm Incorporated Amplifiers with noise splitting
US20140269853A1 (en) 2013-03-14 2014-09-18 Qualcomm Incorporated Reusing a single-chip carrier aggregation receiver to support non-cellular diversity

Non-Patent Citations (26)

* Cited by examiner, † Cited by third party
Title
"UMTS Picocell Front End Module", CTS Corp. 8 pages.
3GPP TS 36.101 V11.0.0, 3rd Generation Partnership Project; Technical Specification Group Radio Access Network; Evolved Universal Terrestrial Radio Access (E-UTRA); User Equipment (UE) radio transmission and reception (Release 11), Mar. 2012.
Aparin et al., "A Highly-integrated tri-band/quad-mode SiGe BiCMOS RF-to-baseband and receiver for wireless CDMA/WCDMA/AMPS applications with GPS capability", Solid-State Circuits Conference, 2002. Digest of Technical Papers. 2002 IEEE International Feb. 3-7, 2002, Piscataway, NJ, USA, IEEE, vol. 1, 2002, pp. 234-235, XP010585547, ISBN: 0-7803-7335-9.
Broyde F., et al., "The Noise Performance of aMultiple-Input-Port and Multiple-Output-Port Low-Noise Amplifier Connected to an Array of Coupled Antennas," International Journal of Antennas and Propagation, vol. 2011, Article ID 438478, Jul. 18, 2011, 12 pages.
Chen, et al, "A 5-6 GHz 1-V CMOS Direct-Conversion Receiver With an Integrated Quadrature Coupler," IEEE Journal of Solid-State Circuits, vol. 42, No. 9, 2007, pp. 1963-1975.
Chen, et al., "A monolithic 5.9-GHz CMOS I/Q direct-down converter utilizing a quadrature coupler and transformer-coupled subharmonic mixers," Microwave and Wireless Components Letters, IEEE , vol. 16, No. 4, 2006, pp. 197-199.
Garuda, et al., "A Multi-band CMOS RF Front-end for 4G WiMAX and WLAN Applications," 2006 IEEE International Symposium on Circuits and Systes, 2006. ISCAS 2006. May 2006, 4 pages.
Hashemi, et al., "Concurrent Multiband Low-Noise Amplifiers-Theory, Design, and Applications," IEEE Transactions on Microwave Theory and Techniques, vol. 50, No. 1, Jan. 2002.
Henrik M et al., "A Full Duplex Front End Module for WiFi 802.11.n. Applications", European Microwave Association, vol. 12, No. 4, Oct. 2008, pp. 162-165.
Hwang, et al., "A High IIP2 Direct-Conversion Receiver using Even-Harmonic Reduction Technique for Cellular CDMA/PCS/GPS applications," IEEE Transaction on Circuits and Systems.
International Search Report and Written Opinion-PCT/US2013/028742-ISA/EPO-Jul. 11, 2013.
Jones W. W., et al., "Narrowband interference suppression using filter-bank analysis/synthesis techniques", Military Communications Conference, 1992. MILC0M '92, Conference Rec0r D. Communications-Fusing Command, Control and Intelligence., IEEE San Diego, CA, USA, 11 Oct. 14, 1992, New York, NY, USA, IEEE, US, Oct. 11, 1992, pp. 898-902, XP010060840, DOI: 10.1109/MILCOM.1992.243977, ISBN: 978-0-7803-0585-4.
Jussi R et al., "A Dual-Band RF Front-End for WCDMA and GSM Applications", IEEE, Journal Solid-State Circuits, 2001, vol. 36, No. 8, pp. 1198-1204.
Kevin W et al., "3G/4G Multimode Cellular Front End Challenges", Part 2: Architecture Discussion, RFMD® White Paper, 9 pages.
Kim, T.W., et al., Highly Linear Receiver Front-End Adopting MOSFET Transconductance Linearization by Multiple Gated Transistors, IEEE Journal of Solid-State Circuits, United States, IEEE, Jan. 1, 2004, vol. 39, No. 1, pp. 223-229.
Lai, C.M.,et al., "Compact router transceiver architecture for carrier aggregation systems", Microwave Conference (EUMC), 2011 41st European, IEEE, Oct. 10, 2011, pp. 693-696, XP032072825, ISBN: 978-1-61284-235-6 the whole document.
Lee et al., "Development of Miniature Quad SAW filter bank based on PCB substrate", IEEE Intl Frequency Control Symp, pp. 146-149, 2007.
MSM6000 Chipset Solution, Qualcomm Incorporated.
MSM6500 Chipset Solution, Qualcomm Incorporated.
Philips: "Capabilities of multi-transceiver UES", 3GPP Draft; R1-103913, 3rd Generation Partnership Project (3GPP), Mobile Competence Centre; 650, Route Des Lucioles; F-06921 Sophia-Antipolis Cedex; France, vol. RAN WG1, no. Dresden, Germany; 20100628, Jun. 22, 2010, XP050449298, [retrieved on Jun. 22, 2010] the whole document.
Pitschi M. et al., "High Performance Microwave Acoustic Components for Mobile Radios", Ultrasonics Symposium (IUS), 2009 IEEE International, EPCOS AG, Munich, Germany, vol. 1, Sep. 20-23, 2009.
Qualcomm Europe: "UE Implementation Impact due to 4C-HSDPA Operation", 3GPP Draft; R1-094067-UE-Impl-Impact-4C-HSDPA, 3rd Generation Partnership Project (3GPP), Mobile Competence Centre ; 650, Route Des Lucioles ; F-06921 Sophia-Antipolis Cedex ; France, No. Miyazaki; 20091012, Oct. 12, 2009, XP050388547, [retrieved on Oct. 6, 2009].
Rahn D.G., et al., "A fully integrated multiband MIMO WLAN transceiver RFIC," IEEE J. Solid-State Circuits, 2005, vol. 40 (8), 1629-1641.
Sever et al. "A Dual-Antenna Phase-Array Ultra-Wideband CMOS Transceiver". IEEE Communications Magazine [Online] 2006, vol. 44, Issue 8, pp. 102-110. See pp. 104-107.
Tasic A. et al., "Design of Adaptive Multimode RF Front-End Circuits", IEEE Journal of Solid-State Circuits, vol. 42, Issue 2, Feb. 2007 pp. 313-322.
Winternitz, et al., "A GPS Receiver for High-Altitude Satellite Navigation," IEEE Journal of Selected Topics in Signal Processing, vol. 3, No. 4, pp. 541-556, Aug. 2009.

Cited By (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20160127017A1 (en) * 2013-12-30 2016-05-05 Broadcom Corporation Configurable Receiver Architecture for Carrier Aggregation with Multiple-Input Multiple-Output
US9948363B2 (en) * 2013-12-30 2018-04-17 Avago Technologies General Ip (Singapore) Pte. Ltd. Configurable receiver architecture for carrier aggregation with multiple-input multiple-output
US10425132B2 (en) * 2013-12-30 2019-09-24 Avago Technologies International Sales Pte. Limited Configurable receiver architecture for carrier aggregation with multiple-input multiple-output
US10224611B2 (en) 2016-06-16 2019-03-05 Samsung Electronics Co., Ltd. Antenna and electronic device including the same
US10516432B2 (en) 2016-12-01 2019-12-24 Mediatek Inc. Communication system with switchable devices

Also Published As

Publication number Publication date
JP2015516711A (en) 2015-06-11
KR102032524B1 (en) 2019-10-15
KR20140131573A (en) 2014-11-13
US20130231064A1 (en) 2013-09-05
EP2820761A1 (en) 2015-01-07
EP2820761B1 (en) 2016-05-04
WO2013131051A1 (en) 2013-09-06
JP6246743B2 (en) 2017-12-13
CN104137423A (en) 2014-11-05
CN104137423B (en) 2017-05-03

Similar Documents

Publication Publication Date Title
US9362958B2 (en) Single chip signal splitting carrier aggregation receiver architecture
US9252827B2 (en) Signal splitting carrier aggregation receiver architecture
US8995591B2 (en) Reusing a single-chip carrier aggregation receiver to support non-cellular diversity
US9172402B2 (en) Multiple-input and multiple-output carrier aggregation receiver reuse architecture
US9178669B2 (en) Non-adjacent carrier aggregation architecture
US9673842B2 (en) Combining multiple desired signals into a single baseband signal
US20130259099A1 (en) Tunable notch filter using feedback through an existing feedback receiver
US9467093B2 (en) Single ended receiver with a multi-port transformer and shared mixer
US8975966B2 (en) Shared bypass capacitor matching network

Legal Events

Date Code Title Description
AS Assignment

Owner name: QUALCOMM INCORPORATED, CALIFORNIA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:GUDEM, PRASAD SRINIVASA SIVA;SAHOTA, GURKANWAL SINGH;CHANG, LI-CHUNG;AND OTHERS;SIGNING DATES FROM 20120312 TO 20120321;REEL/FRAME:028224/0517

STCF Information on status: patent grant

Free format text: PATENTED CASE

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Year of fee payment: 4

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Year of fee payment: 8