US9190400B2 - Method and system for heterogeneous substrate bonding for photonic integration - Google Patents

Method and system for heterogeneous substrate bonding for photonic integration Download PDF

Info

Publication number
US9190400B2
US9190400B2 US14/135,006 US201314135006A US9190400B2 US 9190400 B2 US9190400 B2 US 9190400B2 US 201314135006 A US201314135006 A US 201314135006A US 9190400 B2 US9190400 B2 US 9190400B2
Authority
US
United States
Prior art keywords
layer
bond
silicon
metal
bonding
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Active
Application number
US14/135,006
Other versions
US20140179036A1 (en
Inventor
Stephen B. Krasulick
John Dallesasse
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Skorpios Technologies Inc
Original Assignee
Skorpios Technologies Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Skorpios Technologies Inc filed Critical Skorpios Technologies Inc
Priority to US14/135,006 priority Critical patent/US9190400B2/en
Publication of US20140179036A1 publication Critical patent/US20140179036A1/en
Assigned to Skorpios Technologies, Inc. reassignment Skorpios Technologies, Inc. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: DALLESASSE, JOHN, KRASULICK, STEPHEN B.
Priority to US14/880,936 priority patent/US9709735B2/en
Application granted granted Critical
Publication of US9190400B2 publication Critical patent/US9190400B2/en
Priority to US15/633,343 priority patent/US10373939B2/en
Assigned to PACIFIC WESTERN BANK reassignment PACIFIC WESTERN BANK SECURITY INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: Skorpios Technologies, Inc.
Assigned to Skorpios Technologies, Inc. reassignment Skorpios Technologies, Inc. RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: PACIFIC WESTERN BANK
Priority to US16/452,212 priority patent/US11482513B2/en
Priority to US17/949,022 priority patent/US20230124445A1/en
Active legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L25/00Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
    • H01L25/16Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof the devices being of types provided for in two or more different main groups of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. forming hybrid circuits
    • H01L25/167Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof the devices being of types provided for in two or more different main groups of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. forming hybrid circuits comprising optoelectronic devices, e.g. LED, photodiodes
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L25/00Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
    • H01L25/03Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes
    • H01L25/04Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers
    • H01L25/075Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H01L33/00
    • H01L25/0753Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H01L33/00 the devices being arranged next to each other
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L25/00Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
    • H01L25/16Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof the devices being of types provided for in two or more different main groups of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. forming hybrid circuits
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L25/00Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
    • H01L25/50Multistep manufacturing processes of assemblies consisting of devices, each device being of a type provided for in group H01L27/00 or H01L29/00
    • H01S5/02272
    • GPHYSICS
    • G02OPTICS
    • G02BOPTICAL ELEMENTS, SYSTEMS OR APPARATUS
    • G02B6/00Light guides; Structural details of arrangements comprising light guides and other optical elements, e.g. couplings
    • G02B6/10Light guides; Structural details of arrangements comprising light guides and other optical elements, e.g. couplings of the optical waveguide type
    • G02B6/12Light guides; Structural details of arrangements comprising light guides and other optical elements, e.g. couplings of the optical waveguide type of the integrated circuit kind
    • G02B2006/12035Materials
    • G02B2006/12061Silicon
    • GPHYSICS
    • G02OPTICS
    • G02BOPTICAL ELEMENTS, SYSTEMS OR APPARATUS
    • G02B6/00Light guides; Structural details of arrangements comprising light guides and other optical elements, e.g. couplings
    • G02B6/10Light guides; Structural details of arrangements comprising light guides and other optical elements, e.g. couplings of the optical waveguide type
    • G02B6/12Light guides; Structural details of arrangements comprising light guides and other optical elements, e.g. couplings of the optical waveguide type of the integrated circuit kind
    • G02B2006/12133Functions
    • G02B2006/12147Coupler
    • GPHYSICS
    • G02OPTICS
    • G02BOPTICAL ELEMENTS, SYSTEMS OR APPARATUS
    • G02B6/00Light guides; Structural details of arrangements comprising light guides and other optical elements, e.g. couplings
    • G02B6/10Light guides; Structural details of arrangements comprising light guides and other optical elements, e.g. couplings of the optical waveguide type
    • G02B6/12Light guides; Structural details of arrangements comprising light guides and other optical elements, e.g. couplings of the optical waveguide type of the integrated circuit kind
    • G02B6/12002Three-dimensional structures
    • GPHYSICS
    • G02OPTICS
    • G02BOPTICAL ELEMENTS, SYSTEMS OR APPARATUS
    • G02B6/00Light guides; Structural details of arrangements comprising light guides and other optical elements, e.g. couplings
    • G02B6/10Light guides; Structural details of arrangements comprising light guides and other optical elements, e.g. couplings of the optical waveguide type
    • G02B6/12Light guides; Structural details of arrangements comprising light guides and other optical elements, e.g. couplings of the optical waveguide type of the integrated circuit kind
    • G02B6/122Basic optical elements, e.g. light-guiding paths
    • G02B6/1225Basic optical elements, e.g. light-guiding paths comprising photonic band-gap structures or photonic lattices
    • GPHYSICS
    • G02OPTICS
    • G02BOPTICAL ELEMENTS, SYSTEMS OR APPARATUS
    • G02B6/00Light guides; Structural details of arrangements comprising light guides and other optical elements, e.g. couplings
    • G02B6/10Light guides; Structural details of arrangements comprising light guides and other optical elements, e.g. couplings of the optical waveguide type
    • G02B6/12Light guides; Structural details of arrangements comprising light guides and other optical elements, e.g. couplings of the optical waveguide type of the integrated circuit kind
    • G02B6/13Integrated optical circuits characterised by the manufacturing method
    • G02B6/136Integrated optical circuits characterised by the manufacturing method by etching
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/0001Technical content checked by a classifier
    • H01L2924/0002Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00
    • H01L33/0079
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L33/00Semiconductor devices with at least one potential-jump barrier or surface barrier specially adapted for light emission; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L33/005Processes
    • H01L33/0093Wafer bonding; Removal of the growth substrate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L33/00Semiconductor devices with at least one potential-jump barrier or surface barrier specially adapted for light emission; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L33/44Semiconductor devices with at least one potential-jump barrier or surface barrier specially adapted for light emission; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof characterised by the coatings, e.g. passivation layer or anti-reflective coating
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L33/00Semiconductor devices with at least one potential-jump barrier or surface barrier specially adapted for light emission; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L33/48Semiconductor devices with at least one potential-jump barrier or surface barrier specially adapted for light emission; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof characterised by the semiconductor body packages
    • H01L33/483Containers
    • H01L33/486Containers adapted for surface mounting
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L33/00Semiconductor devices with at least one potential-jump barrier or surface barrier specially adapted for light emission; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L33/48Semiconductor devices with at least one potential-jump barrier or surface barrier specially adapted for light emission; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof characterised by the semiconductor body packages
    • H01L33/62Arrangements for conducting electric current to or from the semiconductor body, e.g. lead-frames, wire-bonds or solder balls
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01SDEVICES USING THE PROCESS OF LIGHT AMPLIFICATION BY STIMULATED EMISSION OF RADIATION [LASER] TO AMPLIFY OR GENERATE LIGHT; DEVICES USING STIMULATED EMISSION OF ELECTROMAGNETIC RADIATION IN WAVE RANGES OTHER THAN OPTICAL
    • H01S5/00Semiconductor lasers
    • H01S5/02Structural details or components not essential to laser action
    • H01S5/0206Substrates, e.g. growth, shape, material, removal or bonding
    • H01S5/021Silicon based substrates
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01SDEVICES USING THE PROCESS OF LIGHT AMPLIFICATION BY STIMULATED EMISSION OF RADIATION [LASER] TO AMPLIFY OR GENERATE LIGHT; DEVICES USING STIMULATED EMISSION OF ELECTROMAGNETIC RADIATION IN WAVE RANGES OTHER THAN OPTICAL
    • H01S5/00Semiconductor lasers
    • H01S5/02Structural details or components not essential to laser action
    • H01S5/022Mountings; Housings
    • H01S5/0235Method for mounting laser chips
    • H01S5/02355Fixing laser chips on mounts
    • H01S5/0237Fixing laser chips on mounts by soldering
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01SDEVICES USING THE PROCESS OF LIGHT AMPLIFICATION BY STIMULATED EMISSION OF RADIATION [LASER] TO AMPLIFY OR GENERATE LIGHT; DEVICES USING STIMULATED EMISSION OF ELECTROMAGNETIC RADIATION IN WAVE RANGES OTHER THAN OPTICAL
    • H01S5/00Semiconductor lasers
    • H01S5/10Construction or shape of the optical resonator, e.g. extended or external cavity, coupled cavities, bent-guide, varying width, thickness or composition of the active region
    • H01S5/1003Waveguide having a modified shape along the axis, e.g. branched, curved, tapered, voids

Definitions

  • Silicon integrated circuits (“ICs”) have dominated the development of electronics and many technologies based upon silicon processing have been developed over the years. Their continued refinement led to nanoscale feature sizes that can be critical for making complementary metal oxide semiconductor CMOS circuits.
  • CMOS circuits complementary metal oxide semiconductor
  • silicon is not a direct bandgap materials.
  • direct bandgap materials including III-V compound semiconductor materials, such as indium phosphide, have been developed, there is a need in the art for improved methods and systems related to photonic ICs utilizing silicon substrates.
  • an embodiment of the present invention utilizes a hybrid bonding structure including a metal/semiconductor bond and a semiconductor/semiconductor bond in order to achieve low optical loss and high electrical conductivity.
  • the semiconductor/semiconductor bond may be an interface assisted bond.
  • the scope of the present invention is broader than this application and includes other substrate bonding techniques.
  • a hybrid integrated optical device includes a substrate including a silicon layer and a compound semiconductor device bonded to the silicon layer.
  • the hybrid integrated optical device also includes a bonding region disposed between the silicon layer and the compound semiconductor device.
  • the bonding region includes a metal-semiconductor bond at a first portion of the bonding region.
  • the metal-semiconductor bond includes a first pad bonded to the silicon layer, a bonding metal bonded to the first pad, and a second pad bonded to the bonding metal and the compound semiconductor device.
  • the bonding region also includes an interface assisted bond at a second portion of the bonding region.
  • the interface assisted bond includes an interface layer positioned between the silicon layer and the compound semiconductor device. The interface assisted bond provides an ohmic contact between the silicon layer and the compound semiconductor device.
  • a method of fabricating a hybrid integrated optical device includes providing a substrate comprising a silicon layer and providing a compound semiconductor device. The method also includes forming a bonding region disposed between the silicon layer and the compound semiconductor device.
  • the bonding region includes a metal-semiconductor bond at a first portion of the bonding region.
  • the metal-semiconductor bond includes a first pad bonded to the silicon layer, a bonding metal bonded to the first pad, and a second pad bonded to the bonding metal and the compound semiconductor device.
  • the bonding region also includes an interface assisted bond at a second portion of the bonding region.
  • the interface assisted bond includes an interface layer positioned between the silicon layer and the compound semiconductor device, wherein the interface assisted bond provides an ohmic contact between the silicon layer and the compound semiconductor device.
  • embodiments of the present invention provide methods and systems suitable for providing a bond with good mechanical strength, good electrical conductivity, sufficient compliance to allow the composite or hybrid bonding of semiconductor materials with different coefficients of thermal expansion with good reliability, and which also has good optical transparency.
  • This combination of benefits allows both electrical and optical functionality across the bonded interface between two or more distinct semiconductor materials.
  • FIG. 1 illustrates an example of a photodiode with a low stress bond between a III-V substrate and a silicon substrate;
  • FIG. 2 illustrates a bonded structure according to an embodiment of the present invention
  • FIG. 3 illustrates a phase diagram showing alloy stability according to an embodiment of the present invention
  • FIG. 4 is a simplified schematic diagram of a compound semiconductor structure bonded to a silicon substrate according to an embodiment of the present invention
  • FIGS. 5A-5C are simplified schematic diagrams illustrating bond interfaces according to an embodiment of the present invention.
  • FIGS. 6A-6B are simplified schematic diagrams illustrating bond interfaces according to another embodiment of the present invention.
  • FIG. 7 is a simplified flowchart illustrating a method of fabricating a hybrid semiconductor structure according to an embodiment of the present invention.
  • FIG. 8 is a simplified flowchart illustrating a method of fabricating a hybrid semiconductor structure according to another embodiment of the present invention.
  • Embodiments of the present invention relate to an apparatus and method that preferably uses a bonding stress for wafer bonding and utilizes an intermediate layer to facilitate the transition from silicon and the like to another material for optical coupling as well as electron transport.
  • Embodiments of the present invention preferably incorporate low stress, low temperature wafer bonding known in the industry and preferably comprise a thin film intermediate layer for optical coupling as well electron transport.
  • FIG. 1 illustrates an example of a photodiode with a low stress bond between a III-V substrate and a silicon substrate.
  • FIG. 2 illustrates a bonded structure according to an embodiment of the present invention. As illustrated in FIG. 2 , two interfaces 712 and 714 are provided. First interface 712 is positioned between a silicon substrate 720 and an intermediate layer 718 . Second interface 714 is located between intermediate layer 718 and a second semiconductor layer 716 .
  • Embodiments of the present invention are preferably used in the bonding process to facilitate integration of heterogeneous materials.
  • Embodiments that facilitate integration preferably share the stress due to lattice mismatch between the silicon crystal and the second semiconductor that can form at these two interfaces and can be greatly reduced because of the reduced need for crystalline in the intermediate layer.
  • the intermediate layer can be an alloy whose composition can be graded across the layer to facilitate the bonding at both interfaces 712 and 714 .
  • Intermediate layer 718 is preferably thin, ranging from between approximately 4-5 monolayers to more than approximately 60-70 monolayers, substantially allowing the optical and thermal conduction properties to be virtually unaffected while the electron transport can preferably be achieved via actual carrier transport across the layer.
  • intermediate layer 718 forms thermal and electric contacts at both the first interface and second interface.
  • Embodiments of the present invention can be used in the fabrication of a plurality of high performance optoelectronic components, including but not limited to modulators, lasers, detectors, amplifiers, couplers, wavelength tunable optical components and/or circuits, combinations thereof, or the like.
  • Embodiments as described herein are applicable to a variety of material systems including silicon as illustrated by silicon substrate 720 and/or the like and second semiconductor materials 716 , which can be a compound semiconductor material.
  • second semiconductor materials 716 can be a compound semiconductor material.
  • heterogeneous materials e.g., compound semiconductors and silicon substrates can be integrated on a common substrate.
  • bandgap as used throughout this application includes but is not limited to the energy difference between the top of the valence band and the bottom of the conduction band.
  • optical coupling as used throughout this application includes but is not limited to placing two or more electromagnetic elements including optical waveguides close together so that the evanescent field generated by one element does not decay much before it reaches the other element.
  • electron transport as used throughout this application includes but is not limited to an electron transport chain coupling a chemical reaction between an electron donor and an electron acceptor to the transfer of H + ions across a membrane, through a set of mediating chemical or biochemical reactions.
  • complementary metal oxide semiconductor as used throughout this application includes but is not limited to technologies for making integrated circuits, microprocessors, microcontrollers, static RAM, digital logic circuits, analog circuits, and highly integrated transceivers.
  • Embodiments of the present invention optionally utilize several features of intermediate layer 718 as illustrated in FIG. 2 .
  • the thickness of the intermediate layer 718 is very thin, ranging from a few monolayers (i.e., around 10 ⁇ in thickness) to tens of monolayers.
  • the intermediate layer is deposited using a deposition technique that provides for uniform coverage at small thicknesses. Exemplary deposition techniques include PVD, ALD, sputtering, e-beam deposition, or the like.
  • Intermediate layer 718 is preferably deposited at relatively low temperatures ranging from temperatures less than 200° C.
  • Intermediate layer 718 preferably forms thermal contacts at the interfaces and is preferably thermally conductive. Intermediate layer 718 preferably forms good electrical contacts at both interfaces and is preferably electrically conductive. It is not necessary to be crystalline in nature so that the lattice matching at both interfaces is not an issue. In some embodiments, intermediate layer 718 is an alloy material for which the composition varies across the layer.
  • Embodiments of the present invention are applicable to an apparatus that includes a semiconductor layer that is provided over an intermediate layer that is provided over a silicon substrate layer.
  • the intermediate layer has a lower thermal conductivity than the semiconductor layer.
  • the apparatus also includes a plurality of interfaces that are provided between the semiconductor layer and the underlying layer(s), thereby preventing crystalline lattice mismatch.
  • Embodiments of the present invention also include a bonding method including forming first and second bonding surfaces on first and second materials, respectively, at least one of the bonding surfaces including an intermediate layer.
  • the method also includes enhancing activation of at least one of said first and second bonding surfaces, terminating at least one of said first and second bonding surfaces with species allowing formation of chemical and electrical bonds, and annealing said first and second materials at a temperature.
  • FIG. 3 illustrates a phase diagram showing alloy stability according to an embodiment of the present invention.
  • the stability of the alloy makes such an alloy suitable for use as an intermediate layer such as intermediate layer 718 .
  • the alloy e.g., In x Pd y
  • the alloy has a small thickness to accommodate stress at the semiconductor-semiconductor interface.
  • thermoelectric (TE) cooling technology While the embodiments of the invention described herein are directed to wafers used in the semiconductor industry, the invention is also applicable to thermoelectric (TE) cooling technology as well as virtually any application including optical coupling and electron transport.
  • TE thermoelectric
  • an intermediate layer suitable for use according to embodiments of the present invention is In x Pd y , for example, In 0.7 Pd 0.3 , which is an alloy that is stable up to very high temperatures as illustrated in FIG. 3 .
  • This alloy forms an ohmic contact at interfaces with both silicon and/or III-V materials for which the doping types at either side can be either p-type or n-type.
  • embodiments of the present invention provide an intermediate layer that provides both ohmic contact between materials on both sides of the intermediate layer, adhesion, optical quality including transparency (i.e., low optical loss), stress accommodation, and other benefits.
  • suitable alloys include germanium palladium, gold/germanium, Au/Sn, Al/Mg, Au/Si, palladium, indium/tin/silver alloys, metal alloys containing Bi, Sn, Zn, Pb, or In, combinations thereof, or the like.
  • the optimal alloy will generally have eutectic or peritectic points, and will allow a bonding process temperature in the 350° C. to 500° C. range.
  • FIG. 4 is a simplified schematic diagram of a compound semiconductor structure bonded to a silicon substrate according to an embodiment of the present invention.
  • a composite metal/semiconductor bond is illustrated in relation to bonding of a compound semiconductor device 810 to a silicon-based substrate 805 .
  • the silicon-based substrate 805 is a silicon-on-insulator (SOI) substrate although this is not required by embodiments of the present invention.
  • SOI substrate includes a silicon handle layer 806 , a silicon oxide layer 807 , and a silicon layer 808 , which may be single crystal silicon. Planarizing material is used in the embodiment illustrated in FIG.
  • the compound semiconductor device 810 extends to a height above the top surface of the silicon layer 808 .
  • Bond 1 is a metal/metal bond.
  • pads (not shown in FIG. 4 but illustrated in following figures) are defined on both the SOI substrate (e.g., silicon layer 808 ) and the compound semiconductor device 810 . These pads can include an adhesion metal such as Ti or Cr and a barrier metal such as Pt or Ni.
  • the metal used for the bonding process will typically be a eutectic solder with a eutectic point in the 350° C.-500° C. range.
  • An example of such a eutectic solder is AuGe.
  • Bond 2 as illustrated in FIG. 4 can be either a direct semiconductor/semiconductor bond or a metal-assisted semiconductor/semiconductor bond.
  • a thin metal layer e.g., ranging from one to a few monolayers to a few tens of monolayers
  • the thin metal layer is less than 50 ⁇ in thickness. The very thin interfacial metal will still allow light to pass through without significant attenuation.
  • the direct semiconductor/semiconductor bond can be formed using techniques including either chemical activation or plasma activation of the surfaces and joining the materials together with pressure and low temperature in order to bond the two surfaces together.
  • Direct semiconductor bonding is useful in devices employing evanescent coupling in a waveguide structure as it will have lower optical attenuation than metal-assisted semiconductor bonding.
  • FIGS. 5A-5C are simplified schematic diagrams illustrating bond interfaces according to an embodiment of the present invention.
  • the compound semiconductor device 820 has been thinned so that the top surface of the compound semiconductor device 820 is coplanar with the top surface of silicon layer 808 .
  • a planarizing material has been used to provide a planar surface extending above the top surface of silicon layer 808 . Portions of the planarizing material have been removed (e.g., using a masking and etching process) and interconnect metals have been used to provide for electrical connectivity between portions of the silicon layer 808 and portions of the compound semiconductor device 820 .
  • FIG. 5B illustrates additional details related to Bond 1 including pads 830 and 832 that provide for adhesion between the silicon layer 808 , the bonding metal 834 and the compound semiconductor device 820 .
  • pads 830 and 832 can include an adhesion metal such as Ti or Cr and a barrier metal such as Pt.
  • the bonding metal 834 can be a eutectic solder such as AuGe.
  • Other pad materials include Ni, W, refractory metals used as barrier layers in silicon-based devices, or the like, and other bonding metals include AuSn, InPd, InSn, InSnAg alloys, combinations thereof, or the like. These materials are listed merely by way of example and other materials that provide for adhesion between surfaces and/or barrier functionality are also included within the scope of the present invention.
  • FIG. 5C illustrates the use of an interface layer 840 between the compound semiconductor device 820 and the silicon layer 808 .
  • the metal-assisted semiconductor/semiconductor bond illustrated in FIG. 5C includes a thin metal layer that provides beneficial functions including improving the robustness of the interface and accommodating CTE differences between the materials bonded to either side of this interface layer.
  • Interface layers can include suitable materials including materials that provide peritectic properties including metals such as InPd, other metal alloys, combinations thereof, or the like. Gettering materials such as Ti or Cr can also be integrated with the interface layer to getter surface oxides and improve bond properties. For thin layers of interfacial metals, light will be able to pass without significant attenuation.
  • the low optical loss provided by embodiments of the present invention include absorption coefficients that can be computed using waveguide models and the measured absorption properties of the interface layer.
  • the use of an interface layer 840 will also provide an ohmic contact between the silicon layer 808 and the compound semiconductor device 820 .
  • embodiments of the present invention provide an interface that is electrically conductive without significant optical absorption.
  • FIGS. 5A-5C illustrate bonding of a compound semiconductor device to an SOI substrate
  • embodiments of the present invention are not limited to the bonding of a device to a substrate.
  • Other embodiments of the present invention are applicable to substrate to substrate bonding, also referred to as wafer bonding.
  • the compound semiconductor device illustrated in the figures can be replaced with a compound semiconductor substrate in the processes and structures described herein.
  • One of ordinary skill in the art would recognize many variations, modifications, and alternatives.
  • an interface layer 840 such as a thin layer (e.g., less than 100 ⁇ ) of a metal alloy such as In x Pd y , can be used to accommodate some of the CTE mismatch between the two semiconductor materials.
  • the interface layer is not present and a direct semiconductor/semiconductor bond is formed for Bond 2.
  • Embodiments of the present invention utilize both a metal/metal bond illustrated by Bond 1 and a direct semiconductor/semiconductor bond or an interface assisted semiconductor/semiconductor bond illustrated by Bond 2.
  • Such a hybrid bonding approach utilizes the benefits provided by both types of bonds to reduce or overcome the disadvantages of low temperature semiconductor/semiconductor bonding including the weak interface as well as the disadvantages of metal/metal bonding including high optical loss in the vicinity of the metal/metal bond.
  • embodiments of the present invention provide for high strength bonds and electrical conductivity (Bond 1) while enabling low optical loss and electrical conductivity in regions of the structure suitable for light propagation (Bond 2).
  • FIGS. 6A-6B are simplified schematic diagrams illustrating bond interfaces according to another embodiment of the present invention.
  • a combination of direct semiconductor-semiconductor bonding and metal-assisted semiconductor-semiconductor bonding may be employed to form Bond 2. This can be achieved by selective patterning of the thin interfacial metal.
  • Bond 2′ between the silicon layer 808 and the compound semiconductor device 810 is illustrated. Bond 2′ includes not only an interface layer 840 ′ similar to layer 840 in FIG. 5C , but a direct semiconductor-semiconductor bond 842 .
  • the interface layer 840 ′ is patterned to provide regions that are free of the interface layer, which may be a metal layer.
  • the direct semiconductor-semiconductor bond could be positioned adjacent the light emission region to prevent absorption of light by the interface layer. The combination of an interface layer with a direct semiconductor-semiconductor bond thus provides benefits associated with each of the bonding techniques in a hybrid manner.
  • the bonding processes described herein can be performed in the temperature range from about 350° C. to about 500° C.
  • the temperature associated with the bonding process is in the temperature range of 400° C.-450° C. These temperatures are below the temperature at which CMOS circuits, which may be previously fabricated on the SOI substrate, would be damaged. This enables the integration of complex electrical functions while still providing a robust bond between the dissimilar materials discussed herein.
  • FIG. 7 is a simplified flowchart illustrating a method of fabricating a hybrid semiconductor structure according to an embodiment of the present invention.
  • the method 900 includes providing a substrate comprising a silicon layer ( 910 ), providing a compound semiconductor device (e.g., an InP semiconductor laser) ( 912 ), and forming a bonding region disposed between the silicon layer and the compound semiconductor device.
  • Forming the bonding region includes forming a metal-semiconductor bond at a first portion of the bonding region ( 914 ).
  • the metal-semiconductor bond includes a first pad bonded to the silicon layer, a bonding metal bonded to the first pad, and a second pad bonded to the bonding metal and the compound semiconductor device.
  • Forming the bonding region also includes forming an interface assisted bond at a second portion of the bonding region ( 916 ).
  • the interface assisted bond includes an interface layer (e.g., In x Pd y ) positioned between the silicon layer and the compound semiconductor device.
  • the interface assisted bond provides an ohmic contact between the silicon layer and the compound semiconductor device.
  • the interface layer has a thickness less than 50 ⁇ .
  • the substrate includes an SOI wafer including a silicon substrate, an oxide layer disposed on the silicon substrate, and the silicon layer is disposed on the oxide layer.
  • the second portion of the bonding region can be substantially free from the interface layer at a position adjacent an active region of the laser or optical generator in order to reduce optical losses.
  • the bonding processes can be performed using low temperature bonding processes, for example, at a temperature ranging from about 350° C. to about 500° C., more particularly, from about 400° C. to about 450° C.
  • FIG. 7 provides a particular method of fabricating a hybrid semiconductor structure according to an embodiment of the present invention. Other sequences of steps may also be performed according to alternative embodiments. For example, alternative embodiments of the present invention may perform the steps outlined above in a different order. Moreover, the individual steps illustrated in FIG. 7 may include multiple sub-steps that may be performed in various sequences as appropriate to the individual step. Furthermore, additional steps may be added or removed depending on the particular applications.
  • One of ordinary skill in the art would recognize many variations, modifications, and alternatives.
  • FIG. 8 is a simplified flowchart illustrating a method of fabricating a hybrid semiconductor structure according to another embodiment of the present invention.
  • the method 950 includes providing an SOI substrate ( 960 ) and providing a compound semiconductor device ( 962 ), which can also be referred to as a compound semiconductor die.
  • the SOI substrate includes one or more optical components such as waveguides, optical isolators, reflective structures, or the like and the compound semiconductor device is an InP gain medium.
  • the method also includes patterning metals in a first bond region ( 964 ).
  • the metals can be deposited or formed in a variety of manners.
  • the first bond region can be used for metal-metal bonding and/or for metal-assisted semiconductor-semiconductor bond on one or both materials.
  • a surface treatment is performed ( 966 ), for example, a chemical treatment of the surface(s), a plasma activation for a semiconductor-semiconductor bond without metal assist, or the like.
  • the surface treatment can be performed in a controlled atmosphere such as an inert environment, a reduced pressure atmosphere such as a vacuum, or the like.
  • the method further includes positioning the compound semiconductor device on the SOI substrate, such as a receptor site ( 968 ) and applying heat and pressure to join the compound semiconductor device to the SOI substrate ( 970 ).
  • the joining step simultaneously effects both metal-based and semiconductor-based bonds.
  • FIG. 8 provides a particular method of fabricating a hybrid semiconductor structure according to another embodiment of the present invention. Other sequences of steps may also be performed according to alternative embodiments. For example, alternative embodiments of the present invention may perform the steps outlined above in a different order. Moreover, the individual steps illustrated in FIG. 8 may include multiple sub-steps that may be performed in various sequences as appropriate to the individual step. Furthermore, additional steps may be added or removed depending on the particular applications.
  • One of ordinary skill in the art would recognize many variations, modifications, and alternatives.

Abstract

A method of fabricating a composite integrated optical device includes providing a substrate comprising a silicon layer, forming a waveguide in the silicon layer, and forming a layer comprising a metal material coupled to the silicon layer. The method also includes providing an optical detector, forming a metal-assisted bond between the metal material and a first portion of the optical detector, forming a direct semiconductor-semiconductor bond between the waveguide, and a second portion of the optical detector.

Description

CROSS-REFERENCES TO RELATED APPLICATIONS
This application is a division of U.S. patent application Ser. No. 12/902,621, filed on Oct. 12, 2010, which claims priority to U.S. Provisional Patent Application No. 61/251,132, filed on Oct. 13, 2009, the disclosures of which are hereby incorporated by reference in their entirety for all purposes. Additionally, the disclosure of U.S. Pat. No. 8,611,388 is hereby incorporated by reference in its entirety for all purposes.
BACKGROUND OF THE INVENTION
Silicon integrated circuits (“ICs”) have dominated the development of electronics and many technologies based upon silicon processing have been developed over the years. Their continued refinement led to nanoscale feature sizes that can be critical for making complementary metal oxide semiconductor CMOS circuits. On the other hand, silicon is not a direct bandgap materials. Although direct bandgap materials, including III-V compound semiconductor materials, such as indium phosphide, have been developed, there is a need in the art for improved methods and systems related to photonic ICs utilizing silicon substrates.
SUMMARY OF THE INVENTION
According to an embodiment of the present invention, techniques related to semiconductor fabrication processes are provided. Merely by way of example, embodiments of the present invention have been applied to methods and systems for bonding heterogeneous substrates for use in photonic integration applications. More particularly, an embodiment of the present invention utilizes a hybrid bonding structure including a metal/semiconductor bond and a semiconductor/semiconductor bond in order to achieve low optical loss and high electrical conductivity. The semiconductor/semiconductor bond may be an interface assisted bond. However, the scope of the present invention is broader than this application and includes other substrate bonding techniques.
According to an embodiment of the present invention, a hybrid integrated optical device is provided. The hybrid integrated optical device includes a substrate including a silicon layer and a compound semiconductor device bonded to the silicon layer. The hybrid integrated optical device also includes a bonding region disposed between the silicon layer and the compound semiconductor device. The bonding region includes a metal-semiconductor bond at a first portion of the bonding region. The metal-semiconductor bond includes a first pad bonded to the silicon layer, a bonding metal bonded to the first pad, and a second pad bonded to the bonding metal and the compound semiconductor device. The bonding region also includes an interface assisted bond at a second portion of the bonding region. The interface assisted bond includes an interface layer positioned between the silicon layer and the compound semiconductor device. The interface assisted bond provides an ohmic contact between the silicon layer and the compound semiconductor device.
According to another embodiment of the present invention, a method of fabricating a hybrid integrated optical device is provided. The method includes providing a substrate comprising a silicon layer and providing a compound semiconductor device. The method also includes forming a bonding region disposed between the silicon layer and the compound semiconductor device. The bonding region includes a metal-semiconductor bond at a first portion of the bonding region. The metal-semiconductor bond includes a first pad bonded to the silicon layer, a bonding metal bonded to the first pad, and a second pad bonded to the bonding metal and the compound semiconductor device. The bonding region also includes an interface assisted bond at a second portion of the bonding region. The interface assisted bond includes an interface layer positioned between the silicon layer and the compound semiconductor device, wherein the interface assisted bond provides an ohmic contact between the silicon layer and the compound semiconductor device.
Numerous benefits are achieved by way of the present invention over conventional techniques. For example, embodiments of the present invention provide methods and systems suitable for providing a bond with good mechanical strength, good electrical conductivity, sufficient compliance to allow the composite or hybrid bonding of semiconductor materials with different coefficients of thermal expansion with good reliability, and which also has good optical transparency. This combination of benefits allows both electrical and optical functionality across the bonded interface between two or more distinct semiconductor materials. These and other embodiments of the invention along with many of its advantages and features are described in more detail in conjunction with the text below and attached figures.
BRIEF DESCRIPTION OF THE DRAWINGS
FIG. 1 illustrates an example of a photodiode with a low stress bond between a III-V substrate and a silicon substrate;
FIG. 2 illustrates a bonded structure according to an embodiment of the present invention;
FIG. 3 illustrates a phase diagram showing alloy stability according to an embodiment of the present invention;
FIG. 4 is a simplified schematic diagram of a compound semiconductor structure bonded to a silicon substrate according to an embodiment of the present invention;
FIGS. 5A-5C are simplified schematic diagrams illustrating bond interfaces according to an embodiment of the present invention;
FIGS. 6A-6B are simplified schematic diagrams illustrating bond interfaces according to another embodiment of the present invention;
FIG. 7 is a simplified flowchart illustrating a method of fabricating a hybrid semiconductor structure according to an embodiment of the present invention; and
FIG. 8 is a simplified flowchart illustrating a method of fabricating a hybrid semiconductor structure according to another embodiment of the present invention.
DETAILED DESCRIPTION OF SPECIFIC EMBODIMENTS
Embodiments of the present invention relate to an apparatus and method that preferably uses a bonding stress for wafer bonding and utilizes an intermediate layer to facilitate the transition from silicon and the like to another material for optical coupling as well as electron transport. Embodiments of the present invention preferably incorporate low stress, low temperature wafer bonding known in the industry and preferably comprise a thin film intermediate layer for optical coupling as well electron transport.
FIG. 1 illustrates an example of a photodiode with a low stress bond between a III-V substrate and a silicon substrate. FIG. 2 illustrates a bonded structure according to an embodiment of the present invention. As illustrated in FIG. 2, two interfaces 712 and 714 are provided. First interface 712 is positioned between a silicon substrate 720 and an intermediate layer 718. Second interface 714 is located between intermediate layer 718 and a second semiconductor layer 716. Embodiments of the present invention are preferably used in the bonding process to facilitate integration of heterogeneous materials. Embodiments that facilitate integration preferably share the stress due to lattice mismatch between the silicon crystal and the second semiconductor that can form at these two interfaces and can be greatly reduced because of the reduced need for crystalline in the intermediate layer. The intermediate layer can be an alloy whose composition can be graded across the layer to facilitate the bonding at both interfaces 712 and 714.
Intermediate layer 718 is preferably thin, ranging from between approximately 4-5 monolayers to more than approximately 60-70 monolayers, substantially allowing the optical and thermal conduction properties to be virtually unaffected while the electron transport can preferably be achieved via actual carrier transport across the layer. In some embodiments of the present invention, intermediate layer 718 forms thermal and electric contacts at both the first interface and second interface. Embodiments of the present invention can be used in the fabrication of a plurality of high performance optoelectronic components, including but not limited to modulators, lasers, detectors, amplifiers, couplers, wavelength tunable optical components and/or circuits, combinations thereof, or the like. Embodiments as described herein are applicable to a variety of material systems including silicon as illustrated by silicon substrate 720 and/or the like and second semiconductor materials 716, which can be a compound semiconductor material. Utilizing embodiments of the present invention, heterogeneous materials (e.g., compound semiconductors and silicon substrates can be integrated on a common substrate.
The term “bandgap” as used throughout this application includes but is not limited to the energy difference between the top of the valence band and the bottom of the conduction band. The term “optical coupling” as used throughout this application includes but is not limited to placing two or more electromagnetic elements including optical waveguides close together so that the evanescent field generated by one element does not decay much before it reaches the other element. The term “electron transport” as used throughout this application includes but is not limited to an electron transport chain coupling a chemical reaction between an electron donor and an electron acceptor to the transfer of H+ ions across a membrane, through a set of mediating chemical or biochemical reactions. The term “complementary metal oxide semiconductor” as used throughout this application includes but is not limited to technologies for making integrated circuits, microprocessors, microcontrollers, static RAM, digital logic circuits, analog circuits, and highly integrated transceivers.
Embodiments of the present invention optionally utilize several features of intermediate layer 718 as illustrated in FIG. 2. According to an embodiment, the thickness of the intermediate layer 718 is very thin, ranging from a few monolayers (i.e., around 10 Å in thickness) to tens of monolayers. In an embodiment, the intermediate layer is deposited using a deposition technique that provides for uniform coverage at small thicknesses. Exemplary deposition techniques include PVD, ALD, sputtering, e-beam deposition, or the like. Intermediate layer 718 is preferably deposited at relatively low temperatures ranging from temperatures less than 200° C. At these low temperatures, there preferably exist small differences of thermal expansion (i.e., differences in the coefficient of thermal expansion (CTE)) between first interface 712 and second interface 714. Intermediate layer 718 preferably forms thermal contacts at the interfaces and is preferably thermally conductive. Intermediate layer 718 preferably forms good electrical contacts at both interfaces and is preferably electrically conductive. It is not necessary to be crystalline in nature so that the lattice matching at both interfaces is not an issue. In some embodiments, intermediate layer 718 is an alloy material for which the composition varies across the layer.
Embodiments of the present invention are applicable to an apparatus that includes a semiconductor layer that is provided over an intermediate layer that is provided over a silicon substrate layer. The intermediate layer has a lower thermal conductivity than the semiconductor layer. The apparatus also includes a plurality of interfaces that are provided between the semiconductor layer and the underlying layer(s), thereby preventing crystalline lattice mismatch.
Embodiments of the present invention also include a bonding method including forming first and second bonding surfaces on first and second materials, respectively, at least one of the bonding surfaces including an intermediate layer. The method also includes enhancing activation of at least one of said first and second bonding surfaces, terminating at least one of said first and second bonding surfaces with species allowing formation of chemical and electrical bonds, and annealing said first and second materials at a temperature.
FIG. 3 illustrates a phase diagram showing alloy stability according to an embodiment of the present invention. As illustrated in FIG. 3, the stability of the alloy makes such an alloy suitable for use as an intermediate layer such as intermediate layer 718. In some embodiments, the alloy (e.g., InxPdy) has a small thickness to accommodate stress at the semiconductor-semiconductor interface.
While the embodiments of the invention described herein are directed to wafers used in the semiconductor industry, the invention is also applicable to thermoelectric (TE) cooling technology as well as virtually any application including optical coupling and electron transport.
Merely by way of example, an intermediate layer suitable for use according to embodiments of the present invention is InxPdy, for example, In0.7Pd0.3, which is an alloy that is stable up to very high temperatures as illustrated in FIG. 3. This alloy forms an ohmic contact at interfaces with both silicon and/or III-V materials for which the doping types at either side can be either p-type or n-type. Thus, embodiments of the present invention provide an intermediate layer that provides both ohmic contact between materials on both sides of the intermediate layer, adhesion, optical quality including transparency (i.e., low optical loss), stress accommodation, and other benefits. Other suitable alloys include germanium palladium, gold/germanium, Au/Sn, Al/Mg, Au/Si, palladium, indium/tin/silver alloys, metal alloys containing Bi, Sn, Zn, Pb, or In, combinations thereof, or the like. The optimal alloy will generally have eutectic or peritectic points, and will allow a bonding process temperature in the 350° C. to 500° C. range.
FIG. 4 is a simplified schematic diagram of a compound semiconductor structure bonded to a silicon substrate according to an embodiment of the present invention. Referring to FIG. 4, a composite metal/semiconductor bond is illustrated in relation to bonding of a compound semiconductor device 810 to a silicon-based substrate 805. In the embodiment illustrated in FIG. 4, the silicon-based substrate 805 is a silicon-on-insulator (SOI) substrate although this is not required by embodiments of the present invention. The SOI substrate includes a silicon handle layer 806, a silicon oxide layer 807, and a silicon layer 808, which may be single crystal silicon. Planarizing material is used in the embodiment illustrated in FIG. 4 as well as an interconnect metal that provides for electrical conductivity between portions of the compound semiconductor device 810 and the silicon layer 808 of the SOI substrate. In the embodiment illustrated in FIG. 4, the compound semiconductor device 810 extends to a height above the top surface of the silicon layer 808.
As illustrated in FIG. 4, several bonds are formed between silicon layer 808 and the compound semiconductor device 810. Bond 1 is a metal/metal bond. Associated with Bond 1, pads (not shown in FIG. 4 but illustrated in following figures) are defined on both the SOI substrate (e.g., silicon layer 808) and the compound semiconductor device 810. These pads can include an adhesion metal such as Ti or Cr and a barrier metal such as Pt or Ni. The metal used for the bonding process will typically be a eutectic solder with a eutectic point in the 350° C.-500° C. range. An example of such a eutectic solder is AuGe.
Bond 2 as illustrated in FIG. 4 can be either a direct semiconductor/semiconductor bond or a metal-assisted semiconductor/semiconductor bond. For the metal-assisted semiconductor/semiconductor bond, a thin metal layer (e.g., ranging from one to a few monolayers to a few tens of monolayers) is deposited to improve the robustness of the interface and to better accommodate the CTE differences between silicon and the compound semiconductor device. In an embodiment, the thin metal layer is less than 50 Å in thickness. The very thin interfacial metal will still allow light to pass through without significant attenuation. The direct semiconductor/semiconductor bond can be formed using techniques including either chemical activation or plasma activation of the surfaces and joining the materials together with pressure and low temperature in order to bond the two surfaces together. Direct semiconductor bonding is useful in devices employing evanescent coupling in a waveguide structure as it will have lower optical attenuation than metal-assisted semiconductor bonding.
FIGS. 5A-5C are simplified schematic diagrams illustrating bond interfaces according to an embodiment of the present invention. As illustrated in FIG. 5A, the compound semiconductor device 820 has been thinned so that the top surface of the compound semiconductor device 820 is coplanar with the top surface of silicon layer 808. A planarizing material has been used to provide a planar surface extending above the top surface of silicon layer 808. Portions of the planarizing material have been removed (e.g., using a masking and etching process) and interconnect metals have been used to provide for electrical connectivity between portions of the silicon layer 808 and portions of the compound semiconductor device 820.
FIG. 5B illustrates additional details related to Bond 1 including pads 830 and 832 that provide for adhesion between the silicon layer 808, the bonding metal 834 and the compound semiconductor device 820. As discussed in relation to FIG. 4, pads 830 and 832 can include an adhesion metal such as Ti or Cr and a barrier metal such as Pt. The bonding metal 834 can be a eutectic solder such as AuGe. Other pad materials include Ni, W, refractory metals used as barrier layers in silicon-based devices, or the like, and other bonding metals include AuSn, InPd, InSn, InSnAg alloys, combinations thereof, or the like. These materials are listed merely by way of example and other materials that provide for adhesion between surfaces and/or barrier functionality are also included within the scope of the present invention.
FIG. 5C illustrates the use of an interface layer 840 between the compound semiconductor device 820 and the silicon layer 808. As discussed previously, the metal-assisted semiconductor/semiconductor bond illustrated in FIG. 5C includes a thin metal layer that provides beneficial functions including improving the robustness of the interface and accommodating CTE differences between the materials bonded to either side of this interface layer. Interface layers can include suitable materials including materials that provide peritectic properties including metals such as InPd, other metal alloys, combinations thereof, or the like. Gettering materials such as Ti or Cr can also be integrated with the interface layer to getter surface oxides and improve bond properties. For thin layers of interfacial metals, light will be able to pass without significant attenuation. The low optical loss provided by embodiments of the present invention include absorption coefficients that can be computed using waveguide models and the measured absorption properties of the interface layer. The use of an interface layer 840 will also provide an ohmic contact between the silicon layer 808 and the compound semiconductor device 820. Thus, embodiments of the present invention provide an interface that is electrically conductive without significant optical absorption.
Although FIGS. 5A-5C illustrate bonding of a compound semiconductor device to an SOI substrate, embodiments of the present invention are not limited to the bonding of a device to a substrate. Other embodiments of the present invention are applicable to substrate to substrate bonding, also referred to as wafer bonding. Thus, the compound semiconductor device illustrated in the figures can be replaced with a compound semiconductor substrate in the processes and structures described herein. One of ordinary skill in the art would recognize many variations, modifications, and alternatives.
As illustrated in FIG. 5C, an interface layer 840 such as a thin layer (e.g., less than 100 Å) of a metal alloy such as InxPdy, can be used to accommodate some of the CTE mismatch between the two semiconductor materials. In other embodiments, the interface layer is not present and a direct semiconductor/semiconductor bond is formed for Bond 2. Embodiments of the present invention utilize both a metal/metal bond illustrated by Bond 1 and a direct semiconductor/semiconductor bond or an interface assisted semiconductor/semiconductor bond illustrated by Bond 2. Such a hybrid bonding approach utilizes the benefits provided by both types of bonds to reduce or overcome the disadvantages of low temperature semiconductor/semiconductor bonding including the weak interface as well as the disadvantages of metal/metal bonding including high optical loss in the vicinity of the metal/metal bond. Thus, embodiments of the present invention provide for high strength bonds and electrical conductivity (Bond 1) while enabling low optical loss and electrical conductivity in regions of the structure suitable for light propagation (Bond 2).
FIGS. 6A-6B are simplified schematic diagrams illustrating bond interfaces according to another embodiment of the present invention. In the case where light propagates parallel to the interface formed at Bond 2 and evanescent coupling is used between the silicon layer 808 and the compound semiconductor device 820, a combination of direct semiconductor-semiconductor bonding and metal-assisted semiconductor-semiconductor bonding may be employed to form Bond 2. This can be achieved by selective patterning of the thin interfacial metal. Referring to FIG. 6A, Bond 2′ between the silicon layer 808 and the compound semiconductor device 810 is illustrated. Bond 2′ includes not only an interface layer 840′ similar to layer 840 in FIG. 5C, but a direct semiconductor-semiconductor bond 842. In the embodiment illustrated in FIG. 6B, the interface layer 840′ is patterned to provide regions that are free of the interface layer, which may be a metal layer. As an example, in a light emitting device, the direct semiconductor-semiconductor bond could be positioned adjacent the light emission region to prevent absorption of light by the interface layer. The combination of an interface layer with a direct semiconductor-semiconductor bond thus provides benefits associated with each of the bonding techniques in a hybrid manner.
The bonding processes described herein can be performed in the temperature range from about 350° C. to about 500° C. In a particular embodiment, the temperature associated with the bonding process is in the temperature range of 400° C.-450° C. These temperatures are below the temperature at which CMOS circuits, which may be previously fabricated on the SOI substrate, would be damaged. This enables the integration of complex electrical functions while still providing a robust bond between the dissimilar materials discussed herein.
FIG. 7 is a simplified flowchart illustrating a method of fabricating a hybrid semiconductor structure according to an embodiment of the present invention. The method 900 includes providing a substrate comprising a silicon layer (910), providing a compound semiconductor device (e.g., an InP semiconductor laser) (912), and forming a bonding region disposed between the silicon layer and the compound semiconductor device. Forming the bonding region includes forming a metal-semiconductor bond at a first portion of the bonding region (914). The metal-semiconductor bond includes a first pad bonded to the silicon layer, a bonding metal bonded to the first pad, and a second pad bonded to the bonding metal and the compound semiconductor device. Forming the bonding region also includes forming an interface assisted bond at a second portion of the bonding region (916). The interface assisted bond includes an interface layer (e.g., InxPdy) positioned between the silicon layer and the compound semiconductor device. The interface assisted bond provides an ohmic contact between the silicon layer and the compound semiconductor device. In an embodiment, the interface layer has a thickness less than 50 Å.
According to an embodiment, the substrate includes an SOI wafer including a silicon substrate, an oxide layer disposed on the silicon substrate, and the silicon layer is disposed on the oxide layer. In embodiments utilizing a laser or other light generator, the second portion of the bonding region can be substantially free from the interface layer at a position adjacent an active region of the laser or optical generator in order to reduce optical losses. The bonding processes can be performed using low temperature bonding processes, for example, at a temperature ranging from about 350° C. to about 500° C., more particularly, from about 400° C. to about 450° C.
It should be appreciated that the specific steps illustrated in FIG. 7 provide a particular method of fabricating a hybrid semiconductor structure according to an embodiment of the present invention. Other sequences of steps may also be performed according to alternative embodiments. For example, alternative embodiments of the present invention may perform the steps outlined above in a different order. Moreover, the individual steps illustrated in FIG. 7 may include multiple sub-steps that may be performed in various sequences as appropriate to the individual step. Furthermore, additional steps may be added or removed depending on the particular applications. One of ordinary skill in the art would recognize many variations, modifications, and alternatives.
FIG. 8 is a simplified flowchart illustrating a method of fabricating a hybrid semiconductor structure according to another embodiment of the present invention. The method 950 includes providing an SOI substrate (960) and providing a compound semiconductor device (962), which can also be referred to as a compound semiconductor die. In an embodiment of the present invention, the SOI substrate includes one or more optical components such as waveguides, optical isolators, reflective structures, or the like and the compound semiconductor device is an InP gain medium.
The method also includes patterning metals in a first bond region (964). The metals can be deposited or formed in a variety of manners. The first bond region can be used for metal-metal bonding and/or for metal-assisted semiconductor-semiconductor bond on one or both materials. After the metals are patterned, a surface treatment is performed (966), for example, a chemical treatment of the surface(s), a plasma activation for a semiconductor-semiconductor bond without metal assist, or the like. The surface treatment can be performed in a controlled atmosphere such as an inert environment, a reduced pressure atmosphere such as a vacuum, or the like. The method further includes positioning the compound semiconductor device on the SOI substrate, such as a receptor site (968) and applying heat and pressure to join the compound semiconductor device to the SOI substrate (970). In an embodiment, the joining step simultaneously effects both metal-based and semiconductor-based bonds.
It should be appreciated that the specific steps illustrated in FIG. 8 provide a particular method of fabricating a hybrid semiconductor structure according to another embodiment of the present invention. Other sequences of steps may also be performed according to alternative embodiments. For example, alternative embodiments of the present invention may perform the steps outlined above in a different order. Moreover, the individual steps illustrated in FIG. 8 may include multiple sub-steps that may be performed in various sequences as appropriate to the individual step. Furthermore, additional steps may be added or removed depending on the particular applications. One of ordinary skill in the art would recognize many variations, modifications, and alternatives.
It is also understood that the examples and embodiments described herein are for illustrative purposes only and that various modifications or changes in light thereof will be suggested to persons skilled in the art and are to be included within the spirit and purview of this application and scope of the appended claims.

Claims (19)

What is claimed is:
1. A method of fabricating a hybrid integrated optical device, the method comprising:
providing a substrate comprising a silicon layer;
providing a compound semiconductor device;
forming a bonding region disposed between the silicon layer and the compound semiconductor device, wherein the bonding region comprises:
a metal-semiconductor bond at a first portion of the bonding region, wherein the metal-semiconductor bond includes a first pad bonded to the silicon layer, a bonding metal bonded to the first pad, and a second pad bonded to the bonding metal and the compound semiconductor device; and
an interface assisted bond at a second portion of the bonding region, wherein the interface assisted bond includes an interface layer positioned between the silicon layer and the compound semiconductor device, wherein the interface assisted bond provides an ohmic contact between the silicon layer and the compound semiconductor device.
2. The method of claim 1 wherein the substrate comprises a silicon on insulator wafer including a silicon substrate, an oxide layer disposed on the silicon substrate, and the silicon layer disposed on the oxide layer.
3. The method of claim 1 wherein the compound semiconductor device comprises an InP semiconductor laser.
4. The method of claim 3 wherein the second portion of the bonding region is substantially free from the interface layer at a position adjacent an active region of the InP semiconductor laser.
5. The method of claim 1 wherein the first pad and the second pad comprise at least one of Ti or Au.
6. The method of claim 1 wherein the interface layer comprises InxPdy.
7. The method of claim 6 wherein x=0.7 and y=0.3.
8. The method of claim 1 wherein a thickness of the interface layer is less than 50 Å.
9. The method of claim 1 wherein forming the bonding region disposed between the silicon layer and the compound semiconductor device comprises performing a bonding process at a temperature ranging from about 350° C. to about 500° C.
10. The method of claim 9 wherein the temperature ranges from about 400° C. to about 450° C.
11. A method of fabricating a composite integrated optical device, the method comprising:
providing a substrate comprising a silicon layer;
forming a waveguide in the silicon layer;
forming a layer comprising a metal material coupled to the silicon layer;
providing an optical detector;
forming a metal-assisted bond between the metal material and a first portion of the optical detector; and
forming a direct semiconductor-semiconductor bond between the waveguide and a second portion of the optical detector.
12. The method of claim 11 wherein the substrate comprises a silicon on insulator wafer including a silicon substrate, an oxide layer disposed on the silicon substrate, and
the silicon layer disposed on the oxide layer.
13. The method of claim 11 wherein the optical detector comprises an APD receiver.
14. The method of claim 13 wherein forming the layer comprising the metal material comprises:
depositing the metal material; and
patterning the metal material to expose the silicon layer in a predetermined spatial pattern.
15. The method of claim 11 wherein the metal material comprises InxPdy.
16. The method of claim 15 wherein x=0.7 and y=0.3.
17. The method of claim 11 wherein a thickness of the metal material is less than 100 Å.
18. The method of claim 11 wherein forming the metal-assisted bond and forming the direct semiconductor-semiconductor bond comprises performing a bonding process at a temperature ranging from about 350° C. to about 500° C.
19. The method of claim 18 wherein the temperature ranges from about 400° C. to about 450° C.
US14/135,006 2009-10-13 2013-12-19 Method and system for heterogeneous substrate bonding for photonic integration Active US9190400B2 (en)

Priority Applications (5)

Application Number Priority Date Filing Date Title
US14/135,006 US9190400B2 (en) 2009-10-13 2013-12-19 Method and system for heterogeneous substrate bonding for photonic integration
US14/880,936 US9709735B2 (en) 2009-10-13 2015-10-12 Method and system for heterogeneous substrate bonding for photonic integration
US15/633,343 US10373939B2 (en) 2009-10-13 2017-06-26 Hybrid integrated optical device
US16/452,212 US11482513B2 (en) 2009-10-13 2019-06-25 Heterogeneous substrate bonding for photonic integration
US17/949,022 US20230124445A1 (en) 2009-10-13 2022-09-20 Heterogeneous substrate bonding for photonic integration

Applications Claiming Priority (3)

Application Number Priority Date Filing Date Title
US25113209P 2009-10-13 2009-10-13
US12/902,621 US8630326B2 (en) 2009-10-13 2010-10-12 Method and system of heterogeneous substrate bonding for photonic integration
US14/135,006 US9190400B2 (en) 2009-10-13 2013-12-19 Method and system for heterogeneous substrate bonding for photonic integration

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US12/902,621 Division US8630326B2 (en) 2009-10-13 2010-10-12 Method and system of heterogeneous substrate bonding for photonic integration

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US14/880,936 Continuation US9709735B2 (en) 2009-10-13 2015-10-12 Method and system for heterogeneous substrate bonding for photonic integration

Publications (2)

Publication Number Publication Date
US20140179036A1 US20140179036A1 (en) 2014-06-26
US9190400B2 true US9190400B2 (en) 2015-11-17

Family

ID=43854820

Family Applications (6)

Application Number Title Priority Date Filing Date
US12/902,621 Active 2030-12-15 US8630326B2 (en) 2009-10-13 2010-10-12 Method and system of heterogeneous substrate bonding for photonic integration
US14/135,006 Active US9190400B2 (en) 2009-10-13 2013-12-19 Method and system for heterogeneous substrate bonding for photonic integration
US14/880,936 Active US9709735B2 (en) 2009-10-13 2015-10-12 Method and system for heterogeneous substrate bonding for photonic integration
US15/633,343 Active 2030-12-06 US10373939B2 (en) 2009-10-13 2017-06-26 Hybrid integrated optical device
US16/452,212 Active US11482513B2 (en) 2009-10-13 2019-06-25 Heterogeneous substrate bonding for photonic integration
US17/949,022 Pending US20230124445A1 (en) 2009-10-13 2022-09-20 Heterogeneous substrate bonding for photonic integration

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US12/902,621 Active 2030-12-15 US8630326B2 (en) 2009-10-13 2010-10-12 Method and system of heterogeneous substrate bonding for photonic integration

Family Applications After (4)

Application Number Title Priority Date Filing Date
US14/880,936 Active US9709735B2 (en) 2009-10-13 2015-10-12 Method and system for heterogeneous substrate bonding for photonic integration
US15/633,343 Active 2030-12-06 US10373939B2 (en) 2009-10-13 2017-06-26 Hybrid integrated optical device
US16/452,212 Active US11482513B2 (en) 2009-10-13 2019-06-25 Heterogeneous substrate bonding for photonic integration
US17/949,022 Pending US20230124445A1 (en) 2009-10-13 2022-09-20 Heterogeneous substrate bonding for photonic integration

Country Status (1)

Country Link
US (6) US8630326B2 (en)

Cited By (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20170274474A1 (en) * 2014-08-19 2017-09-28 Koninklijke Philips N.V. Sapphire collector for reducing mechanical damage during die level laser lift-off
US20180261715A1 (en) * 2015-05-13 2018-09-13 Koninklijke Philips N.V. Sapphire collector for reducing mechanical damage during die level laser lift-off
US10373939B2 (en) 2009-10-13 2019-08-06 Skorpios Technologies, Inc. Hybrid integrated optical device
US11183492B2 (en) 2010-12-08 2021-11-23 Skorpios Technologies, Inc. Multilevel template assisted wafer bonding

Families Citing this family (162)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US11018133B2 (en) 2009-10-12 2021-05-25 Monolithic 3D Inc. 3D integrated circuit
US11374118B2 (en) 2009-10-12 2022-06-28 Monolithic 3D Inc. Method to form a 3D integrated circuit
US10910364B2 (en) 2009-10-12 2021-02-02 Monolitaic 3D Inc. 3D semiconductor device
US8559470B2 (en) 2009-10-13 2013-10-15 Skorpios Technologies, Inc. Method and system for hybrid integration of a tunable laser and a phase modulator
US8368995B2 (en) 2009-10-13 2013-02-05 Skorpios Technologies, Inc. Method and system for hybrid integration of an opto-electronic integrated circuit
US11181688B2 (en) 2009-10-13 2021-11-23 Skorpios Technologies, Inc. Integration of an unprocessed, direct-bandgap chip into a silicon photonic device
US8867578B2 (en) 2009-10-13 2014-10-21 Skorpios Technologies, Inc. Method and system for hybrid integration of a tunable laser for a cable TV transmitter
US9318868B2 (en) 2011-09-07 2016-04-19 Skorpios Technologies, Inc. Tunable hybrid laser with carrier-induced phase control
US8615025B2 (en) * 2009-10-13 2013-12-24 Skorpios Technologies, Inc. Method and system for hybrid integration of a tunable laser
US9923105B2 (en) * 2013-10-09 2018-03-20 Skorpios Technologies, Inc. Processing of a direct-bandgap chip after bonding to a silicon photonic device
US8611388B2 (en) 2009-10-13 2013-12-17 Skorpios Technologies, Inc. Method and system for heterogeneous substrate bonding of waveguide receivers
US9316785B2 (en) 2013-10-09 2016-04-19 Skorpios Technologies, Inc. Integration of an unprocessed, direct-bandgap chip into a silicon photonic device
US8605766B2 (en) 2009-10-13 2013-12-10 Skorpios Technologies, Inc. Method and system for hybrid integration of a tunable laser and a mach zehnder modulator
US11482440B2 (en) 2010-12-16 2022-10-25 Monolithic 3D Inc. 3D semiconductor device and structure with a built-in test circuit for repairing faulty circuits
US11227897B2 (en) 2010-10-11 2022-01-18 Monolithic 3D Inc. Method for producing a 3D semiconductor memory device and structure
US11600667B1 (en) 2010-10-11 2023-03-07 Monolithic 3D Inc. Method to produce 3D semiconductor devices and structures with memory
US11469271B2 (en) 2010-10-11 2022-10-11 Monolithic 3D Inc. Method to produce 3D semiconductor devices and structures with memory
US11257867B1 (en) 2010-10-11 2022-02-22 Monolithic 3D Inc. 3D semiconductor device and structure with oxide bonds
US11018191B1 (en) 2010-10-11 2021-05-25 Monolithic 3D Inc. 3D semiconductor device and structure
US11315980B1 (en) 2010-10-11 2022-04-26 Monolithic 3D Inc. 3D semiconductor device and structure with transistors
US10896931B1 (en) 2010-10-11 2021-01-19 Monolithic 3D Inc. 3D semiconductor device and structure
US11158674B2 (en) 2010-10-11 2021-10-26 Monolithic 3D Inc. Method to produce a 3D semiconductor device and structure
US11024673B1 (en) 2010-10-11 2021-06-01 Monolithic 3D Inc. 3D semiconductor device and structure
US11694922B2 (en) 2010-10-13 2023-07-04 Monolithic 3D Inc. Multilevel semiconductor device and structure with oxide bonding
US11929372B2 (en) 2010-10-13 2024-03-12 Monolithic 3D Inc. Multilevel semiconductor device and structure with image sensors and wafer bonding
US11869915B2 (en) 2010-10-13 2024-01-09 Monolithic 3D Inc. Multilevel semiconductor device and structure with image sensors and wafer bonding
US11043523B1 (en) 2010-10-13 2021-06-22 Monolithic 3D Inc. Multilevel semiconductor device and structure with image sensors
US10978501B1 (en) 2010-10-13 2021-04-13 Monolithic 3D Inc. Multilevel semiconductor device and structure with waveguides
US10998374B1 (en) 2010-10-13 2021-05-04 Monolithic 3D Inc. Multilevel semiconductor device and structure
US11063071B1 (en) 2010-10-13 2021-07-13 Monolithic 3D Inc. Multilevel semiconductor device and structure with waveguides
US11855100B2 (en) 2010-10-13 2023-12-26 Monolithic 3D Inc. Multilevel semiconductor device and structure with oxide bonding
US11437368B2 (en) 2010-10-13 2022-09-06 Monolithic 3D Inc. Multilevel semiconductor device and structure with oxide bonding
US11855114B2 (en) 2010-10-13 2023-12-26 Monolithic 3D Inc. Multilevel semiconductor device and structure with image sensors and wafer bonding
US11605663B2 (en) 2010-10-13 2023-03-14 Monolithic 3D Inc. Multilevel semiconductor device and structure with image sensors and wafer bonding
US11327227B2 (en) 2010-10-13 2022-05-10 Monolithic 3D Inc. Multilevel semiconductor device and structure with electromagnetic modulators
US11163112B2 (en) 2010-10-13 2021-11-02 Monolithic 3D Inc. Multilevel semiconductor device and structure with electromagnetic modulators
US11164898B2 (en) 2010-10-13 2021-11-02 Monolithic 3D Inc. Multilevel semiconductor device and structure
US11404466B2 (en) 2010-10-13 2022-08-02 Monolithic 3D Inc. Multilevel semiconductor device and structure with image sensors
US10943934B2 (en) 2010-10-13 2021-03-09 Monolithic 3D Inc. Multilevel semiconductor device and structure
US11133344B2 (en) 2010-10-13 2021-09-28 Monolithic 3D Inc. Multilevel semiconductor device and structure with image sensors
US11211279B2 (en) 2010-11-18 2021-12-28 Monolithic 3D Inc. Method for processing a 3D integrated circuit and structure
US11923230B1 (en) 2010-11-18 2024-03-05 Monolithic 3D Inc. 3D semiconductor device and structure with bonding
US11784082B2 (en) 2010-11-18 2023-10-10 Monolithic 3D Inc. 3D semiconductor device and structure with bonding
US11094576B1 (en) 2010-11-18 2021-08-17 Monolithic 3D Inc. Methods for producing a 3D semiconductor memory device and structure
US11735462B2 (en) 2010-11-18 2023-08-22 Monolithic 3D Inc. 3D semiconductor device and structure with single-crystal layers
US11482439B2 (en) 2010-11-18 2022-10-25 Monolithic 3D Inc. Methods for producing a 3D semiconductor memory device comprising charge trap junction-less transistors
US11901210B2 (en) 2010-11-18 2024-02-13 Monolithic 3D Inc. 3D semiconductor device and structure with memory
US11615977B2 (en) 2010-11-18 2023-03-28 Monolithic 3D Inc. 3D semiconductor memory device and structure
US11569117B2 (en) 2010-11-18 2023-01-31 Monolithic 3D Inc. 3D semiconductor device and structure with single-crystal layers
US11482438B2 (en) 2010-11-18 2022-10-25 Monolithic 3D Inc. Methods for producing a 3D semiconductor memory device and structure
US11854857B1 (en) 2010-11-18 2023-12-26 Monolithic 3D Inc. Methods for producing a 3D semiconductor device and structure with memory cells and multiple metal layers
US11495484B2 (en) 2010-11-18 2022-11-08 Monolithic 3D Inc. 3D semiconductor devices and structures with at least two single-crystal layers
US11107721B2 (en) 2010-11-18 2021-08-31 Monolithic 3D Inc. 3D semiconductor device and structure with NAND logic
US11031275B2 (en) 2010-11-18 2021-06-08 Monolithic 3D Inc. 3D semiconductor device and structure with memory
US11443971B2 (en) 2010-11-18 2022-09-13 Monolithic 3D Inc. 3D semiconductor device and structure with memory
US11355380B2 (en) 2010-11-18 2022-06-07 Monolithic 3D Inc. Methods for producing 3D semiconductor memory device and structure utilizing alignment marks
US11610802B2 (en) 2010-11-18 2023-03-21 Monolithic 3D Inc. Method for producing a 3D semiconductor device and structure with single crystal transistors and metal gate electrodes
US11164770B1 (en) 2010-11-18 2021-11-02 Monolithic 3D Inc. Method for producing a 3D semiconductor memory device and structure
US11804396B2 (en) 2010-11-18 2023-10-31 Monolithic 3D Inc. Methods for producing a 3D semiconductor device and structure with memory cells and multiple metal layers
US11521888B2 (en) 2010-11-18 2022-12-06 Monolithic 3D Inc. 3D semiconductor device and structure with high-k metal gate transistors
US11004719B1 (en) 2010-11-18 2021-05-11 Monolithic 3D Inc. Methods for producing a 3D semiconductor memory device and structure
US11018042B1 (en) 2010-11-18 2021-05-25 Monolithic 3D Inc. 3D semiconductor memory device and structure
US11862503B2 (en) 2010-11-18 2024-01-02 Monolithic 3D Inc. Method for producing a 3D semiconductor device and structure with memory cells and multiple metal layers
US11508605B2 (en) 2010-11-18 2022-11-22 Monolithic 3D Inc. 3D semiconductor memory device and structure
US11355381B2 (en) 2010-11-18 2022-06-07 Monolithic 3D Inc. 3D semiconductor memory device and structure
US8222084B2 (en) 2010-12-08 2012-07-17 Skorpios Technologies, Inc. Method and system for template assisted wafer bonding
US8735191B2 (en) 2012-01-04 2014-05-27 Skorpios Technologies, Inc. Method and system for template assisted wafer bonding using pedestals
US9977188B2 (en) 2011-08-30 2018-05-22 Skorpios Technologies, Inc. Integrated photonics mode expander
US9692207B2 (en) 2011-09-30 2017-06-27 Aurrion, Inc. Tunable laser with integrated wavelength reference
FR2982415B1 (en) * 2011-11-09 2014-06-13 Commissariat Energie Atomique PROCESS FOR OBTAINING SUBSTRATE FOR MANUFACTURING SEMICONDUCTOR AND CORRESPONDING SUBSTRATE
EP2805352B1 (en) * 2012-01-18 2021-08-11 Skorpios Technologies, Inc. Vertical integration of cmos electronics with photonic devices
US8879593B2 (en) * 2012-03-16 2014-11-04 The United States Of America, As Represented By The Secretary Of The Navy Epitaxial-side-down mounted high-power semiconductor lasers
US11594473B2 (en) 2012-04-09 2023-02-28 Monolithic 3D Inc. 3D semiconductor device and structure with metal layers and a connective path
US11694944B1 (en) 2012-04-09 2023-07-04 Monolithic 3D Inc. 3D semiconductor device and structure with metal layers and a connective path
US11881443B2 (en) 2012-04-09 2024-01-23 Monolithic 3D Inc. 3D semiconductor device and structure with metal layers and a connective path
US11410912B2 (en) 2012-04-09 2022-08-09 Monolithic 3D Inc. 3D semiconductor device with vias and isolation layers
US11088050B2 (en) 2012-04-09 2021-08-10 Monolithic 3D Inc. 3D semiconductor device with isolation layers
US11616004B1 (en) 2012-04-09 2023-03-28 Monolithic 3D Inc. 3D semiconductor device and structure with metal layers and a connective path
US11735501B1 (en) 2012-04-09 2023-08-22 Monolithic 3D Inc. 3D semiconductor device and structure with metal layers and a connective path
US11476181B1 (en) 2012-04-09 2022-10-18 Monolithic 3D Inc. 3D semiconductor device and structure with metal layers
US11164811B2 (en) 2012-04-09 2021-11-02 Monolithic 3D Inc. 3D semiconductor device with isolation layers and oxide-to-oxide bonding
US11018116B2 (en) 2012-12-22 2021-05-25 Monolithic 3D Inc. Method to form a 3D semiconductor device and structure
US11916045B2 (en) 2012-12-22 2024-02-27 Monolithic 3D Inc. 3D semiconductor device and structure with metal layers
US11217565B2 (en) 2012-12-22 2022-01-04 Monolithic 3D Inc. Method to form a 3D semiconductor device and structure
US11063024B1 (en) 2012-12-22 2021-07-13 Monlithic 3D Inc. Method to form a 3D semiconductor device and structure
US11784169B2 (en) 2012-12-22 2023-10-10 Monolithic 3D Inc. 3D semiconductor device and structure with metal layers
US11309292B2 (en) 2012-12-22 2022-04-19 Monolithic 3D Inc. 3D semiconductor device and structure with metal layers
US11087995B1 (en) 2012-12-29 2021-08-10 Monolithic 3D Inc. 3D semiconductor device and structure
US11177140B2 (en) 2012-12-29 2021-11-16 Monolithic 3D Inc. 3D semiconductor device and structure
US11430667B2 (en) 2012-12-29 2022-08-30 Monolithic 3D Inc. 3D semiconductor device and structure with bonding
US10903089B1 (en) 2012-12-29 2021-01-26 Monolithic 3D Inc. 3D semiconductor device and structure
US11004694B1 (en) 2012-12-29 2021-05-11 Monolithic 3D Inc. 3D semiconductor device and structure
US11430668B2 (en) 2012-12-29 2022-08-30 Monolithic 3D Inc. 3D semiconductor device and structure with bonding
US11935949B1 (en) 2013-03-11 2024-03-19 Monolithic 3D Inc. 3D semiconductor device and structure with metal layers and memory cells
US8902663B1 (en) 2013-03-11 2014-12-02 Monolithic 3D Inc. Method of maintaining a memory state
US11869965B2 (en) 2013-03-11 2024-01-09 Monolithic 3D Inc. 3D semiconductor device and structure with metal layers and memory cells
US11088130B2 (en) 2014-01-28 2021-08-10 Monolithic 3D Inc. 3D semiconductor device and structure
US11398569B2 (en) 2013-03-12 2022-07-26 Monolithic 3D Inc. 3D semiconductor device and structure
US11923374B2 (en) 2013-03-12 2024-03-05 Monolithic 3D Inc. 3D semiconductor device and structure with metal layers
US11720736B2 (en) 2013-04-15 2023-08-08 Monolithic 3D Inc. Automation methods for 3D integrated circuits and devices
US11487928B2 (en) 2013-04-15 2022-11-01 Monolithic 3D Inc. Automation for monolithic 3D devices
US11270055B1 (en) 2013-04-15 2022-03-08 Monolithic 3D Inc. Automation for monolithic 3D devices
US11574109B1 (en) 2013-04-15 2023-02-07 Monolithic 3D Inc Automation methods for 3D integrated circuits and devices
US11341309B1 (en) 2013-04-15 2022-05-24 Monolithic 3D Inc. Automation for monolithic 3D devices
US9690042B2 (en) 2013-05-23 2017-06-27 Electronics And Telecommunications Research Institute Optical input/output device, optical electronic system including the same, and method of manufacturing the same
US9461770B2 (en) 2013-09-12 2016-10-04 Skorpios Technologies, Inc. Method and system for floating grid transceiver
US11107808B1 (en) 2014-01-28 2021-08-31 Monolithic 3D Inc. 3D semiconductor device and structure
US11031394B1 (en) 2014-01-28 2021-06-08 Monolithic 3D Inc. 3D semiconductor device and structure
US9664855B2 (en) 2014-03-07 2017-05-30 Skorpios Technologies, Inc. Wide shoulder, high order mode filter for thick-silicon waveguides
US10003173B2 (en) 2014-04-23 2018-06-19 Skorpios Technologies, Inc. Widely tunable laser control
WO2015183992A1 (en) 2014-05-27 2015-12-03 Skorpios Technologies, Inc. Waveguide mode expander using amorphous silicon
US9209142B1 (en) 2014-09-05 2015-12-08 Skorpios Technologies, Inc. Semiconductor bonding with compliant resin and utilizing hydrogen implantation for transfer-wafer removal
US11056468B1 (en) 2015-04-19 2021-07-06 Monolithic 3D Inc. 3D semiconductor device and structure
US11011507B1 (en) 2015-04-19 2021-05-18 Monolithic 3D Inc. 3D semiconductor device and structure
US10132996B2 (en) 2015-04-20 2018-11-20 Skorpios Technologies, Inc. Back side via vertical output couplers
US9874693B2 (en) 2015-06-10 2018-01-23 The Research Foundation For The State University Of New York Method and structure for integrating photonics with CMOs
US10847540B2 (en) 2015-10-24 2020-11-24 Monolithic 3D Inc. 3D semiconductor memory device and structure
US11114464B2 (en) 2015-10-24 2021-09-07 Monolithic 3D Inc. 3D semiconductor device and structure
US11296115B1 (en) 2015-10-24 2022-04-05 Monolithic 3D Inc. 3D semiconductor device and structure
US11114427B2 (en) 2015-11-07 2021-09-07 Monolithic 3D Inc. 3D semiconductor processor and memory device and structure
US11937422B2 (en) 2015-11-07 2024-03-19 Monolithic 3D Inc. Semiconductor memory device and structure
WO2017197132A1 (en) 2016-05-11 2017-11-16 Skorpios Technologies, Inc. Iii-v chip preparation and integration in silicon photonics
US11812620B2 (en) 2016-10-10 2023-11-07 Monolithic 3D Inc. 3D DRAM memory devices and structures with control circuits
US11930648B1 (en) 2016-10-10 2024-03-12 Monolithic 3D Inc. 3D memory devices and structures with metal layers
US11869591B2 (en) 2016-10-10 2024-01-09 Monolithic 3D Inc. 3D memory devices and structures with control circuits
US11251149B2 (en) 2016-10-10 2022-02-15 Monolithic 3D Inc. 3D memory device and structure
US11711928B2 (en) 2016-10-10 2023-07-25 Monolithic 3D Inc. 3D memory devices and structures with control circuits
US11329059B1 (en) 2016-10-10 2022-05-10 Monolithic 3D Inc. 3D memory devices and structures with thinned single crystal substrates
US10168475B2 (en) * 2017-01-18 2019-01-01 Juniper Networks, Inc. Atomic layer deposition bonding for heterogeneous integration of photonics and electronics
US10541153B2 (en) 2017-08-03 2020-01-21 General Electric Company Electronics package with integrated interconnect structure and method of manufacturing thereof
US10541209B2 (en) 2017-08-03 2020-01-21 General Electric Company Electronics package including integrated electromagnetic interference shield and method of manufacturing thereof
DE102017007486B3 (en) * 2017-08-09 2018-09-20 Azur Space Solar Power Gmbh receiver module
CN111149265B (en) 2017-09-28 2021-09-10 苹果公司 Laser architecture using quantum well intermixing techniques
US11156497B2 (en) 2017-09-29 2021-10-26 Apple Inc. Connected epitaxial optical sensing systems comprising a second epitaxial chip with a second light source and a second detector to detect light of a first light source
WO2019067796A2 (en) 2017-09-29 2019-04-04 Masseta Technologies Llc Resolve path optical sampling architectures
US10649148B2 (en) 2017-10-25 2020-05-12 Skorpios Technologies, Inc. Multistage spot size converter in silicon photonics
KR20190088803A (en) 2018-01-19 2019-07-29 삼성전자주식회사 Semiconductor laser device and method of manufacturing the same
US11226459B2 (en) 2018-02-13 2022-01-18 Apple Inc. Integrated photonics device having integrated edge outcouplers
CN108400227B (en) * 2018-05-04 2023-08-15 佛山市国星半导体技术有限公司 Flip LED chip and manufacturing method thereof
WO2019246594A1 (en) 2018-06-22 2019-12-26 Masseta Technologies Llc Discrete optical unit on a substrate of an integrated photonics chip
US11525967B1 (en) 2018-09-28 2022-12-13 Apple Inc. Photonics integrated circuit architecture
US11171464B1 (en) 2018-12-14 2021-11-09 Apple Inc. Laser integration techniques
US11360263B2 (en) 2019-01-31 2022-06-14 Skorpios Technologies. Inc. Self-aligned spot size converter
US11158652B1 (en) 2019-04-08 2021-10-26 Monolithic 3D Inc. 3D memory semiconductor devices and structures
US11018156B2 (en) 2019-04-08 2021-05-25 Monolithic 3D Inc. 3D memory semiconductor devices and structures
US11763864B2 (en) 2019-04-08 2023-09-19 Monolithic 3D Inc. 3D memory semiconductor devices and structures with bit-line pillars
US10892016B1 (en) 2019-04-08 2021-01-12 Monolithic 3D Inc. 3D memory semiconductor devices and structures
US11296106B2 (en) 2019-04-08 2022-04-05 Monolithic 3D Inc. 3D memory semiconductor devices and structures
US11835836B1 (en) 2019-09-09 2023-12-05 Apple Inc. Mach-Zehnder interferometer device for wavelength locking
US11525958B1 (en) 2019-09-09 2022-12-13 Apple Inc. Off-cut wafer with a supported outcoupler
US11881678B1 (en) 2019-09-09 2024-01-23 Apple Inc. Photonics assembly with a photonics die stack
US11506535B1 (en) 2019-09-09 2022-11-22 Apple Inc. Diffraction grating design
US11231319B1 (en) 2019-09-09 2022-01-25 Apple Inc. Athermal wavelength stability monitor using a detraction grating
US11320718B1 (en) 2019-09-26 2022-05-03 Apple Inc. Cantilever beam waveguide for silicon photonics device
US11500154B1 (en) 2019-10-18 2022-11-15 Apple Inc. Asymmetric optical power splitting system and method
US11852318B2 (en) 2020-09-09 2023-12-26 Apple Inc. Optical system for noise mitigation
US11561346B2 (en) 2020-09-24 2023-01-24 Apple Inc. Tunable echelle grating
US11852865B2 (en) 2020-09-24 2023-12-26 Apple Inc. Optical system with phase shifting elements
US11906778B2 (en) 2020-09-25 2024-02-20 Apple Inc. Achromatic light splitting device with a high V number and a low V number waveguide
US11815719B2 (en) 2020-09-25 2023-11-14 Apple Inc. Wavelength agile multiplexing
US11693200B2 (en) 2021-07-19 2023-07-04 Cisco Technology, Inc. Double bonding when fabricating an optical device
US11914201B2 (en) 2021-09-23 2024-02-27 Apple Inc. Mechanisms that transfer light between layers of multi-chip photonic assemblies

Citations (55)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4293826A (en) 1979-04-30 1981-10-06 Xerox Corporation Hybrid semiconductor laser/detectors
US5190883A (en) 1990-05-21 1993-03-02 France Telecom-Establissement autonome de droit Public (Centre National d'Et Method for making an integrated light guide detector structure made of a semiconductive material
US5319667A (en) 1992-04-10 1994-06-07 Alcatel N.V. Tunable semiconductor laser
US5333219A (en) 1992-12-17 1994-07-26 At&T Bell Laboratories Asymmetric Y-branch optical device
US5858814A (en) 1996-07-17 1999-01-12 Lucent Technologies Inc. Hybrid chip and method therefor
US5981400A (en) 1997-09-18 1999-11-09 Cornell Research Foundation, Inc. Compliant universal substrate for epitaxial growth
US5987050A (en) 1998-11-16 1999-11-16 Lucent Technologies, Inc. Laser transmitter based on a coupler and having a controlled output port
US6101210A (en) 1998-07-10 2000-08-08 Bookham Technology Plc External cavity laser
US6192058B1 (en) 1998-09-18 2001-02-20 Sarnoff Corporation Multiwavelength actively mode-locked external cavity semiconductor laser
US20020197013A1 (en) 2001-06-13 2002-12-26 Ansheng Liu Method and apparatus for tuning a laser with a bragg grating in a semiconductor substrate
US20030042494A1 (en) 2001-09-04 2003-03-06 Worley Eugene Robert Opto-coupler based on integrated forward biased silicon diode LED
US20030128724A1 (en) 2001-09-10 2003-07-10 Imec Vzw Widely tunable twin guide laser structure
US20040037342A1 (en) 2002-08-22 2004-02-26 Blauvelt Henry A. Grating-stabilized semiconductor laser
US6714566B1 (en) 1999-03-01 2004-03-30 The Regents Of The University Of California Tunable laser source with an integrated wavelength monitor and method of operating same
US20040077135A1 (en) * 2002-06-17 2004-04-22 Kopin Corporation Light-emitting diode device geometry
US6728279B1 (en) 1999-05-17 2004-04-27 Interuniversitair Microelektronica Centrum Widely wavelength tunable integrated semiconductor device and method for widely tuning semiconductor devices
US20040182914A1 (en) * 2003-03-19 2004-09-23 Emcore Corporation Flip-chip light emitting diode with a thermally stable multiple layer reflective p-type contact
US20040228384A1 (en) 2003-05-15 2004-11-18 Su-Hwan Oh Widely tunable sampled-grating distributed feedback laser diode
US20040259279A1 (en) 2003-04-15 2004-12-23 Erchak Alexei A. Light emitting device methods
US20050213618A1 (en) 2004-03-29 2005-09-29 Sochava Sergei L Semi-integrated designs for external cavity tunable lasers
US20050211993A1 (en) 2002-01-28 2005-09-29 Masahiko Sano Opposed terminal structure having a nitride semiconductor element
US20050226284A1 (en) 2004-04-13 2005-10-13 Fujitsu Limited Wavelength tunable laser of small size
US20060002443A1 (en) 2004-06-30 2006-01-05 Gennady Farber Multimode external cavity semiconductor lasers
US20070002924A1 (en) 2005-06-30 2007-01-04 Hutchinson John M Integrated monitoring and feedback designs for external cavity tunable lasers
US7257283B1 (en) 2006-06-30 2007-08-14 Intel Corporation Transmitter-receiver with integrated modulator array and hybrid bonded multi-wavelength laser array
US20070280326A1 (en) 2005-12-16 2007-12-06 Sioptical, Inc. External cavity laser in thin SOI with monolithic electronics
US20090016399A1 (en) 2006-04-26 2009-01-15 The Regents Of The University Of California Hybrid silicon evanescent photodetectors
US20090135861A1 (en) 2007-11-09 2009-05-28 Lightwire, Inc. Soi-based tunable laser
US20090267173A1 (en) 2008-03-27 2009-10-29 Hidekazu Takahashi Semiconductor device and method for manufacturing semiconductor device
US20090278233A1 (en) 2007-07-26 2009-11-12 Pinnington Thomas Henry Bonded intermediate substrate and method of making same
US20090294803A1 (en) 2004-06-04 2009-12-03 The Board Of Trustees Of The University Of Illinois Methods and devices for fabricating and assembling printable semiconductor elements
US7633988B2 (en) 2003-07-31 2009-12-15 Jds Uniphase Corporation Tunable laser source with monolithically integrated interferometric optical modulator
US20100111128A1 (en) * 2008-11-04 2010-05-06 Guogang Qin SELECTIVE AREA METAL BONDING Si-BASED LASER
US20110085572A1 (en) 2009-10-13 2011-04-14 Skorpios Technologies, Inc. Method and system for hybrid integration of a tunable laser
US20110085577A1 (en) 2009-10-13 2011-04-14 Skorpios Technologies, Inc. Method and system of heterogeneous substrate bonding for photonic integration
US20110089524A1 (en) 2009-10-16 2011-04-21 Sumco Corporation Semiconductor device and method of manufacturing the same
US7972875B2 (en) 2007-01-17 2011-07-05 The Board Of Trustees Of The University Of Illinois Optical systems fabricated by printing-based assembly
US20110165707A1 (en) 2008-05-22 2011-07-07 Connector Optics Llc Method for attaching optical components onto silicon-based integrated circuits
US20110211604A1 (en) 2008-05-08 2011-09-01 Universität Ulm Completely Self-Adjusted Surface-Emitting Semiconductor Laser For Surface Mounting Having Optimized Properties
US20110267676A1 (en) 2009-10-13 2011-11-03 Skorpios Technologies, Inc. Method and system for hybrid integration of an opto-electronic integrated circuit
US20120002694A1 (en) 2010-06-30 2012-01-05 The Regents Of The University Of California Loss modulated silicon evanescent lasers
US20120001166A1 (en) 2010-06-30 2012-01-05 International Business Machines Corporation Parellel optical transceiver module
US20120057610A1 (en) 2009-10-13 2012-03-08 Skorpios Technologies, Inc. Method and system for hybrid integration of a tunable laser and a phase modulator
US20120057079A1 (en) 2009-10-13 2012-03-08 Skorpios Technolgies, Inc. Method and system for hybrid integration of a tunable laser for a cable tv transmitter
US20120057816A1 (en) 2009-10-13 2012-03-08 Skorpios Techologies, Inc. Method and system for heterogeneous substrate bonding of waveguide receivers
US20120057609A1 (en) 2009-10-13 2012-03-08 Skorpios Technologies, Inc. Method and system for hybrid integration of a tunable laser and a mach zehnder modulator
US20120120978A1 (en) 2009-08-20 2012-05-17 International Business Machines Corporation 3d optoelectronic packaging
US20120149148A1 (en) 2010-12-08 2012-06-14 Skorpios Technologies, Inc. Method and system for template assisted wafer bonding
US20120170931A1 (en) 2010-12-30 2012-07-05 Infinera Corporation Method and apparatus for local optimization of an optical transmitter
US20120189317A1 (en) 2011-01-20 2012-07-26 John Heck Hybrid iii-v silicon laser formed by direct bonding
US8290014B2 (en) 2010-03-11 2012-10-16 Junesand Carl Active photonic device
US20120320939A1 (en) 2010-02-24 2012-12-20 Roeland Baets Laser light coupling into soi cmos photonic integrated circuit
US20130037905A1 (en) 2011-08-09 2013-02-14 Oracle International Corporation Hybrid substrateless device with enhanced tuning efficiency
JP2013507792A (en) 2009-10-13 2013-03-04 スコーピオズ テクノロジーズ インコーポレイテッド Method and system for hybrid integration of tunable lasers
WO2014025824A2 (en) 2012-08-10 2014-02-13 Skorpios Technologies, Inc. Method and system for performing testing of photonic devices

Family Cites Families (56)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS5424736A (en) 1977-07-20 1979-02-24 Mitsubishi Monsanto Chem Plastic film or sheet for farming
JPS6059151B2 (en) 1981-08-19 1985-12-24 大日本インキ化学工業株式会社 Manufacturing method of polyester decorative board
JP2988796B2 (en) 1993-01-28 1999-12-13 沖電気工業株式会社 Manufacturing method of integrated circuit device
JPH09237962A (en) * 1995-12-28 1997-09-09 Sanyo Electric Co Ltd Electronic circuit device
US6002507A (en) * 1998-12-01 1999-12-14 Xerox Corpoation Method and apparatus for an integrated laser beam scanner
US6242324B1 (en) 1999-08-10 2001-06-05 The United States Of America As Represented By The Secretary Of The Navy Method for fabricating singe crystal materials over CMOS devices
US6759746B1 (en) 2000-03-17 2004-07-06 Robert Bruce Davies Die attachment and method
US6583445B1 (en) 2000-06-16 2003-06-24 Peregrine Semiconductor Corporation Integrated electronic-optoelectronic devices and method of making the same
US6667237B1 (en) 2000-10-12 2003-12-23 Vram Technologies, Llc Method and apparatus for patterning fine dimensions
US6774010B2 (en) 2001-01-25 2004-08-10 International Business Machines Corporation Transferable device-containing layer for silicon-on-insulator applications
US6429045B1 (en) 2001-02-07 2002-08-06 International Business Machines Corporation Structure and process for multi-chip chip attach with reduced risk of electrostatic discharge damage
FR2823012B1 (en) 2001-04-03 2004-05-21 Commissariat Energie Atomique METHOD FOR SELECTIVELY TRANSFERRING AT LEAST ONE ELEMENT OF AN INITIAL MEDIUM ON A FINAL MEDIUM
JP3696132B2 (en) 2001-07-10 2005-09-14 株式会社東芝 Active matrix substrate and manufacturing method thereof
US6888989B1 (en) 2001-12-11 2005-05-03 Phosistor Technologies, Inc. Photonic chip mounting in a recess for waveguide alignment and connection
US6946322B2 (en) 2002-07-25 2005-09-20 Hrl Laboratories, Llc Large area printing method for integrating device and circuit components
JP2004063730A (en) 2002-07-29 2004-02-26 Shin Etsu Handotai Co Ltd Manufacturing method for soi wafer
TWI328837B (en) 2003-02-28 2010-08-11 Semiconductor Energy Lab Semiconductor device and method of manufacturing the same
JP4509488B2 (en) 2003-04-02 2010-07-21 株式会社Sumco Manufacturing method of bonded substrate
EP1480301B1 (en) * 2003-05-23 2006-04-26 Agilent Technologies A hermetic casing, for optical and optoelectronic sub-assemblies
US7812340B2 (en) 2003-06-13 2010-10-12 International Business Machines Corporation Strained-silicon-on-insulator single-and double-gate MOSFET and method for forming the same
JP4298559B2 (en) 2004-03-29 2009-07-22 新光電気工業株式会社 Electronic component mounting structure and manufacturing method thereof
US20090115042A1 (en) 2004-06-04 2009-05-07 Zycube Co., Ltd. Semiconductor device having three-dimensional stacked structure and method of fabricating the same
DE102004030612B3 (en) 2004-06-24 2006-04-20 Siltronic Ag Semiconductor substrate and method for its production
US7326629B2 (en) 2004-09-10 2008-02-05 Agency For Science, Technology And Research Method of stacking thin substrates by transfer bonding
US7679097B2 (en) * 2004-10-21 2010-03-16 Nichia Corporation Semiconductor light emitting device and method for manufacturing the same
US7256483B2 (en) 2004-10-28 2007-08-14 Philips Lumileds Lighting Company, Llc Package-integrated thin film LED
US20060093061A1 (en) * 2004-11-04 2006-05-04 Samsung Electronics Co., Ltd. Apparatus and method for transmitting and receiving data using space-time block coding
US7678288B2 (en) 2004-12-03 2010-03-16 Miradia Inc. Method and structure for manufacturing bonded substrates using multiple photolithography tools
WO2006064534A1 (en) * 2004-12-13 2006-06-22 Renesas Technology Corp. Semiconductor device
JP2006173568A (en) 2004-12-14 2006-06-29 Korea Electronics Telecommun Method of manufacturing soi substrate
JP5008076B2 (en) 2006-10-19 2012-08-22 独立行政法人産業技術総合研究所 Optical device manufacturing method
US7795054B2 (en) * 2006-12-08 2010-09-14 Samsung Led Co., Ltd. Vertical structure LED device and method of manufacturing the same
US7639912B2 (en) 2007-01-31 2009-12-29 Hewlett-Packard Development Company, L.P. Apparatus and method for subterranean distribution of optical signals
US7755113B2 (en) 2007-03-16 2010-07-13 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device, semiconductor display device, and manufacturing method of semiconductor device
JP5105471B2 (en) 2007-03-23 2012-12-26 独立行政法人産業技術総合研究所 Optical device manufacturing method
JP5506172B2 (en) 2007-10-10 2014-05-28 株式会社半導体エネルギー研究所 Method for manufacturing semiconductor substrate
KR20090080623A (en) * 2008-01-22 2009-07-27 삼성전기주식회사 Post bump and forming method of the same
JP5101343B2 (en) 2008-03-03 2012-12-19 株式会社ダイセル Manufacturing method of fine structure
US8111729B2 (en) 2008-03-25 2012-02-07 Intel Corporation Multi-wavelength hybrid silicon laser array
FR2931587B1 (en) 2008-05-21 2011-05-13 Commissariat Energie Atomique METHOD FOR PRODUCING AN OPTICAL DEVICE WITH INTEGRATED OPTOELECTRONIC COMPONENTS
US7897428B2 (en) 2008-06-03 2011-03-01 International Business Machines Corporation Three-dimensional integrated circuits and techniques for fabrication thereof
US8637953B2 (en) 2008-07-14 2014-01-28 International Business Machines Corporation Wafer scale membrane for three-dimensional integrated circuit device fabrication
US8877616B2 (en) 2008-09-08 2014-11-04 Luxtera, Inc. Method and system for monolithic integration of photonics and electronics in CMOS processes
CN101349786B (en) 2008-09-10 2010-09-29 中南大学 Automatic alignment mechanical device of integrated photon chip and array optical fiber
US8150228B2 (en) 2008-12-30 2012-04-03 Richard Jones Acid block for hybrid silicon device processing compatible with low-loss waveguides
US7842595B2 (en) 2009-03-04 2010-11-30 Alcatel-Lucent Usa Inc. Fabricating electronic-photonic devices having an active layer with spherical quantum dots
KR101199302B1 (en) 2009-10-13 2012-11-09 한국전자통신연구원 Optical Device and Method of Fabricating the Same
US8267583B2 (en) 2009-10-19 2012-09-18 Oracle America, Inc. Three-dimensional macro-chip including optical interconnects
US8084282B2 (en) 2010-04-02 2011-12-27 Intel Corporation Wafer-level In-P Si bonding for silicon photonic apparatus
US8463088B1 (en) 2010-09-16 2013-06-11 Kotura, Inc. Multi-channel optical device
DE102010042567B3 (en) 2010-10-18 2012-03-29 Fraunhofer-Gesellschaft zur Förderung der angewandten Forschung e.V. Method for manufacturing a chip package and chip package
US9337116B2 (en) 2010-10-28 2016-05-10 Stats Chippac, Ltd. Semiconductor device and method of forming stepped interposer for stacking and electrically connecting semiconductor die
US8735191B2 (en) 2012-01-04 2014-05-27 Skorpios Technologies, Inc. Method and system for template assisted wafer bonding using pedestals
US9922967B2 (en) 2010-12-08 2018-03-20 Skorpios Technologies, Inc. Multilevel template assisted wafer bonding
EP2805352B1 (en) 2012-01-18 2021-08-11 Skorpios Technologies, Inc. Vertical integration of cmos electronics with photonic devices
KR102031731B1 (en) 2012-12-18 2019-10-14 삼성전자주식회사 Semiconductor package and method of manufacturing the same

Patent Citations (69)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4293826A (en) 1979-04-30 1981-10-06 Xerox Corporation Hybrid semiconductor laser/detectors
US5190883A (en) 1990-05-21 1993-03-02 France Telecom-Establissement autonome de droit Public (Centre National d'Et Method for making an integrated light guide detector structure made of a semiconductive material
US5319667A (en) 1992-04-10 1994-06-07 Alcatel N.V. Tunable semiconductor laser
US5333219A (en) 1992-12-17 1994-07-26 At&T Bell Laboratories Asymmetric Y-branch optical device
US5858814A (en) 1996-07-17 1999-01-12 Lucent Technologies Inc. Hybrid chip and method therefor
US5981400A (en) 1997-09-18 1999-11-09 Cornell Research Foundation, Inc. Compliant universal substrate for epitaxial growth
US6101210A (en) 1998-07-10 2000-08-08 Bookham Technology Plc External cavity laser
US6192058B1 (en) 1998-09-18 2001-02-20 Sarnoff Corporation Multiwavelength actively mode-locked external cavity semiconductor laser
US5987050A (en) 1998-11-16 1999-11-16 Lucent Technologies, Inc. Laser transmitter based on a coupler and having a controlled output port
US6714566B1 (en) 1999-03-01 2004-03-30 The Regents Of The University Of California Tunable laser source with an integrated wavelength monitor and method of operating same
US6728279B1 (en) 1999-05-17 2004-04-27 Interuniversitair Microelektronica Centrum Widely wavelength tunable integrated semiconductor device and method for widely tuning semiconductor devices
US7058096B2 (en) 1999-05-17 2006-06-06 Interuniversitair Microelektronica Centrum (Imec Vzw) Widely wavelength tunable integrated semiconductor device and method for widely wavelength tuning semiconductor devices
US20020197013A1 (en) 2001-06-13 2002-12-26 Ansheng Liu Method and apparatus for tuning a laser with a bragg grating in a semiconductor substrate
US20030042494A1 (en) 2001-09-04 2003-03-06 Worley Eugene Robert Opto-coupler based on integrated forward biased silicon diode LED
US20030128724A1 (en) 2001-09-10 2003-07-10 Imec Vzw Widely tunable twin guide laser structure
US20050211993A1 (en) 2002-01-28 2005-09-29 Masahiko Sano Opposed terminal structure having a nitride semiconductor element
US20040077135A1 (en) * 2002-06-17 2004-04-22 Kopin Corporation Light-emitting diode device geometry
US20040037342A1 (en) 2002-08-22 2004-02-26 Blauvelt Henry A. Grating-stabilized semiconductor laser
US20040182914A1 (en) * 2003-03-19 2004-09-23 Emcore Corporation Flip-chip light emitting diode with a thermally stable multiple layer reflective p-type contact
US20040259279A1 (en) 2003-04-15 2004-12-23 Erchak Alexei A. Light emitting device methods
US20040228384A1 (en) 2003-05-15 2004-11-18 Su-Hwan Oh Widely tunable sampled-grating distributed feedback laser diode
US7633988B2 (en) 2003-07-31 2009-12-15 Jds Uniphase Corporation Tunable laser source with monolithically integrated interferometric optical modulator
US20050213618A1 (en) 2004-03-29 2005-09-29 Sochava Sergei L Semi-integrated designs for external cavity tunable lasers
US20050226284A1 (en) 2004-04-13 2005-10-13 Fujitsu Limited Wavelength tunable laser of small size
US20090294803A1 (en) 2004-06-04 2009-12-03 The Board Of Trustees Of The University Of Illinois Methods and devices for fabricating and assembling printable semiconductor elements
US20060002443A1 (en) 2004-06-30 2006-01-05 Gennady Farber Multimode external cavity semiconductor lasers
US20070002924A1 (en) 2005-06-30 2007-01-04 Hutchinson John M Integrated monitoring and feedback designs for external cavity tunable lasers
US20070280326A1 (en) 2005-12-16 2007-12-06 Sioptical, Inc. External cavity laser in thin SOI with monolithic electronics
US20090016399A1 (en) 2006-04-26 2009-01-15 The Regents Of The University Of California Hybrid silicon evanescent photodetectors
US8106379B2 (en) 2006-04-26 2012-01-31 The Regents Of The University Of California Hybrid silicon evanescent photodetectors
US7257283B1 (en) 2006-06-30 2007-08-14 Intel Corporation Transmitter-receiver with integrated modulator array and hybrid bonded multi-wavelength laser array
US7972875B2 (en) 2007-01-17 2011-07-05 The Board Of Trustees Of The University Of Illinois Optical systems fabricated by printing-based assembly
US20090278233A1 (en) 2007-07-26 2009-11-12 Pinnington Thomas Henry Bonded intermediate substrate and method of making same
US20090135861A1 (en) 2007-11-09 2009-05-28 Lightwire, Inc. Soi-based tunable laser
US20090267173A1 (en) 2008-03-27 2009-10-29 Hidekazu Takahashi Semiconductor device and method for manufacturing semiconductor device
US20110211604A1 (en) 2008-05-08 2011-09-01 Universität Ulm Completely Self-Adjusted Surface-Emitting Semiconductor Laser For Surface Mounting Having Optimized Properties
US20110165707A1 (en) 2008-05-22 2011-07-07 Connector Optics Llc Method for attaching optical components onto silicon-based integrated circuits
US20100111128A1 (en) * 2008-11-04 2010-05-06 Guogang Qin SELECTIVE AREA METAL BONDING Si-BASED LASER
US20120120978A1 (en) 2009-08-20 2012-05-17 International Business Machines Corporation 3d optoelectronic packaging
US20110085572A1 (en) 2009-10-13 2011-04-14 Skorpios Technologies, Inc. Method and system for hybrid integration of a tunable laser
US8559470B2 (en) 2009-10-13 2013-10-15 Skorpios Technologies, Inc. Method and system for hybrid integration of a tunable laser and a phase modulator
US8630326B2 (en) 2009-10-13 2014-01-14 Skorpios Technologies, Inc. Method and system of heterogeneous substrate bonding for photonic integration
US8615025B2 (en) 2009-10-13 2013-12-24 Skorpios Technologies, Inc. Method and system for hybrid integration of a tunable laser
US8611388B2 (en) 2009-10-13 2013-12-17 Skorpios Technologies, Inc. Method and system for heterogeneous substrate bonding of waveguide receivers
US20120057610A1 (en) 2009-10-13 2012-03-08 Skorpios Technologies, Inc. Method and system for hybrid integration of a tunable laser and a phase modulator
US20120057079A1 (en) 2009-10-13 2012-03-08 Skorpios Technolgies, Inc. Method and system for hybrid integration of a tunable laser for a cable tv transmitter
US20120057816A1 (en) 2009-10-13 2012-03-08 Skorpios Techologies, Inc. Method and system for heterogeneous substrate bonding of waveguide receivers
US20120057609A1 (en) 2009-10-13 2012-03-08 Skorpios Technologies, Inc. Method and system for hybrid integration of a tunable laser and a mach zehnder modulator
US20110085577A1 (en) 2009-10-13 2011-04-14 Skorpios Technologies, Inc. Method and system of heterogeneous substrate bonding for photonic integration
US8605766B2 (en) 2009-10-13 2013-12-10 Skorpios Technologies, Inc. Method and system for hybrid integration of a tunable laser and a mach zehnder modulator
US20110267676A1 (en) 2009-10-13 2011-11-03 Skorpios Technologies, Inc. Method and system for hybrid integration of an opto-electronic integrated circuit
JP2013507792A (en) 2009-10-13 2013-03-04 スコーピオズ テクノロジーズ インコーポレイテッド Method and system for hybrid integration of tunable lasers
US8368995B2 (en) 2009-10-13 2013-02-05 Skorpios Technologies, Inc. Method and system for hybrid integration of an opto-electronic integrated circuit
US20110089524A1 (en) 2009-10-16 2011-04-21 Sumco Corporation Semiconductor device and method of manufacturing the same
US20120320939A1 (en) 2010-02-24 2012-12-20 Roeland Baets Laser light coupling into soi cmos photonic integrated circuit
US8290014B2 (en) 2010-03-11 2012-10-16 Junesand Carl Active photonic device
US20120002694A1 (en) 2010-06-30 2012-01-05 The Regents Of The University Of California Loss modulated silicon evanescent lasers
US20120001166A1 (en) 2010-06-30 2012-01-05 International Business Machines Corporation Parellel optical transceiver module
US8222084B2 (en) 2010-12-08 2012-07-17 Skorpios Technologies, Inc. Method and system for template assisted wafer bonding
US8445326B2 (en) 2010-12-08 2013-05-21 Skorpios Technologies, Inc. Method and system for template assisted wafer bonding
WO2012078361A1 (en) 2010-12-08 2012-06-14 Skorpios Technologies, Inc. Method and system for template assisted wafer bonding
EP2648906A1 (en) 2010-12-08 2013-10-16 Skorpios Technologies, Inc. Method and system for template assisted wafer bonding
US20130302920A1 (en) 2010-12-08 2013-11-14 Skorpios Technologies, Inc. Method and system for template assisted wafer bonding
US20120149148A1 (en) 2010-12-08 2012-06-14 Skorpios Technologies, Inc. Method and system for template assisted wafer bonding
US20120264256A1 (en) 2010-12-08 2012-10-18 Skorpios Technologies, Inc. Method and system for template assisted wafer bonding
US20120170931A1 (en) 2010-12-30 2012-07-05 Infinera Corporation Method and apparatus for local optimization of an optical transmitter
US20120189317A1 (en) 2011-01-20 2012-07-26 John Heck Hybrid iii-v silicon laser formed by direct bonding
US20130037905A1 (en) 2011-08-09 2013-02-14 Oracle International Corporation Hybrid substrateless device with enhanced tuning efficiency
WO2014025824A2 (en) 2012-08-10 2014-02-13 Skorpios Technologies, Inc. Method and system for performing testing of photonic devices

Non-Patent Citations (25)

* Cited by examiner, † Cited by third party
Title
Analui et al., "A Fully Integrated 20-Gb/s Optoelectronic Transceiver Implemented in a Standard 0.13-mu-m CMOS SOI Technology", IEEE Journal of Solid State Circuits, vol. 41, No. 12, Dec. 2006, retrieved from the Internet , 11 pages.
Analui et al., "A Fully Integrated 20-Gb/s Optoelectronic Transceiver Implemented in a Standard 0.13-mu-m CMOS SOI Technology", IEEE Journal of Solid State Circuits, vol. 41, No. 12, Dec. 2006, retrieved from the Internet <http://ieeexplore.ieee.org/xpls/abs-all.jsp?arnumber=4014595&tag=1>, 11 pages.
Final Office Action for U.S. Appl. No. 12/903,025 mailed on May 29, 2013, 10 pages.
Final Office Action for U.S. Appl. No. 13/040,154 mailed on Jun. 17, 2013, 11 pages.
Non-Final Office Action for U.S. Appl. No. 12/902,621 mailed on Apr. 23, 2013, 13 pages.
Non-Final Office Action for U.S. Appl. No. 12/902,621 mailed on Sep. 18, 2012, 14 pages.
Non-Final Office Action for U.S. Appl. No. 12/903,025 mailed on Dec. 5, 2012, 13 pages.
Non-Final Office Action for U.S. Appl. No. 13/040,154 mailed on Dec. 4, 2012, 15 pages.
Non-Final Office Action for U.S. Appl. No. 13/040,179 mailed on Dec. 12, 2012, 14 pages.
Non-Final Office Action for U.S. Appl. No. 13/040,184 mailed on Apr. 23, 2013, 16 pages.
Non-Final Office Action for U.S. Appl. No. 13/527,394 mailed on Aug. 31, 2012, 6 pages.
Non-Final Office Action for U.S. Appl. No. 13/869,408 mailed on Aug. 30, 2013, 5 pages.
Notice of Allowance for U.S. Appl. No. 12/902,621 mailed on Oct. 2, 2013, 12 pages.
Notice of Allowance for U.S. Appl. No. 12/903,025 mailed on Aug. 8, 2013, 9 pages.
Notice of Allowance for U.S. Appl. No. 13/040,154 mailed on Jul. 26, 2013, 4 pages.
Notice of Allowance for U.S. Appl. No. 13/040,179 mailed on Jun. 12, 2013, 9 pages.
Notice of Allowance for U.S. Appl. No. 13/040,181 mailed on Jun. 16, 2014,19 pages.
Notice of Allowance for U.S. Appl. No. 13/040,184 mailed on Oct. 4, 2013, 11 pages.
Notice of Allowance for U.S. Appl. No. 13/112,142 mailed on Mar. 20, 2012, 8 pages.
Notice of Allowance for U.S. Appl. No. 13/527,394 mailed on Jan. 29, 2013, 8 pages.
Notice of Allowance for U.S. Appl. No. 13/869,408 mailed on Jan. 6, 2014, 9 pages.
Notification of Transmittal of the International Search Report and the Written Opinion of the International Searching Authority, or the Declaration; International Search Report and Written Opinion of the International Searching Authority for International Application No. PCT/US2011/061951 mailed Mar. 21, 2012, 11 pages.
Notification of Transmittal of the International Search Report and the Written Opinion of the International Searching Authority, or the Declaration; International Search Report and Written Opinion of the International Searching Authority for International Application No. PCT/US2013/053856 mailed Jan. 29, 2014, 8 pages.
Restriction Requirement for U.S. Appl. No. 12/902,621 mailed on May 17, 2012, 8 pages.
Restriction Requirement for U.S. Appl. No. 13/040,184 mailed on Dec. 21, 2012, 8 pages.

Cited By (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US10373939B2 (en) 2009-10-13 2019-08-06 Skorpios Technologies, Inc. Hybrid integrated optical device
US11482513B2 (en) 2009-10-13 2022-10-25 Skorpios Technologies, Inc. Heterogeneous substrate bonding for photonic integration
US11183492B2 (en) 2010-12-08 2021-11-23 Skorpios Technologies, Inc. Multilevel template assisted wafer bonding
US20170274474A1 (en) * 2014-08-19 2017-09-28 Koninklijke Philips N.V. Sapphire collector for reducing mechanical damage during die level laser lift-off
US11311967B2 (en) * 2014-08-19 2022-04-26 Lumileds Llc Sapphire collector for reducing mechanical damage during die level laser lift-off
US20180261715A1 (en) * 2015-05-13 2018-09-13 Koninklijke Philips N.V. Sapphire collector for reducing mechanical damage during die level laser lift-off
US11342478B2 (en) * 2015-05-13 2022-05-24 Lumileds Llc Sapphire collector for reducing mechanical damage during die level laser lift-off

Also Published As

Publication number Publication date
US20200152615A1 (en) 2020-05-14
US11482513B2 (en) 2022-10-25
US20160202415A1 (en) 2016-07-14
US20230124445A1 (en) 2023-04-20
US9709735B2 (en) 2017-07-18
US10373939B2 (en) 2019-08-06
US20180052283A1 (en) 2018-02-22
US20110085577A1 (en) 2011-04-14
US8630326B2 (en) 2014-01-14
US20140179036A1 (en) 2014-06-26

Similar Documents

Publication Publication Date Title
US11482513B2 (en) Heterogeneous substrate bonding for photonic integration
US8611388B2 (en) Method and system for heterogeneous substrate bonding of waveguide receivers
TWI692075B (en) Semiconductor apparatus and method of manufacturing the same
US20230197906A1 (en) Semiconductor light emitting device
TWI692076B (en) Light-emitting diode display panel with micro lens array
Mathine The integration of III-V optoelectronics with silicon circuitry
US9864134B2 (en) Semiconductor structure and method for manufacturing a semiconductor structure
KR101803982B1 (en) Method and system for hybrid integration of a tunable laser
KR101522055B1 (en) Method for the production of an optoelectronic component using thin-film technology
KR101158601B1 (en) Method for producing semiconductor chips using thin film technology and a semiconductor chip produced using thin-film technology
KR20070083214A (en) Semiconductor light-emitting device and method of manufacturing the same
FR3007589A1 (en) PHOTONIC INTEGRATED CIRCUIT AND METHOD OF MANUFACTURE
JP6211176B2 (en) Method of manufacturing a plurality of optoelectronic semiconductor chips and optoelectronic semiconductor chips
Higurashi et al. Review of low‐temperature bonding technologies and their application in optoelectronic devices
Szelag et al. Hybrid III-V/Si DFB laser integration on a 220 mm fully CMOS-compatible silionn photonlcsplotform
JP2009510737A (en) Photoelectric semiconductor element
US9711679B2 (en) Front-side emitting mid-infrared light emitting diode fabrication methods
WO2020195954A1 (en) Avalanche photodiode and method for manufacturing same
US9989703B2 (en) Semiconductor structure and method for manufacturing a semiconductor structure
JPS6149484A (en) Compound semiconductor element and manufacture thereof
Zimmermann et al. III-V Semiconductor Materials on Silicon
Chan et al. EPITAXIAL, LIFT-OFF AND RELATED
TW201310700A (en) Method and structure for repeatedly performing epitaxial processes on a same III-V group wafer

Legal Events

Date Code Title Description
AS Assignment

Owner name: SKORPIOS TECHNOLOGIES, INC., NEW MEXICO

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:KRASULICK, STEPHEN B.;DALLESASSE, JOHN;REEL/FRAME:036503/0291

Effective date: 20101011

STCF Information on status: patent grant

Free format text: PATENTED CASE

AS Assignment

Owner name: PACIFIC WESTERN BANK, NORTH CAROLINA

Free format text: SECURITY INTEREST;ASSIGNOR:SKORPIOS TECHNOLOGIES, INC.;REEL/FRAME:044272/0557

Effective date: 20171002

AS Assignment

Owner name: SKORPIOS TECHNOLOGIES, INC., NEW MEXICO

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:PACIFIC WESTERN BANK;REEL/FRAME:044751/0469

Effective date: 20171122

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YR, SMALL ENTITY (ORIGINAL EVENT CODE: M2551); ENTITY STATUS OF PATENT OWNER: SMALL ENTITY

Year of fee payment: 4

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YR, SMALL ENTITY (ORIGINAL EVENT CODE: M2552); ENTITY STATUS OF PATENT OWNER: SMALL ENTITY

Year of fee payment: 8