US8533425B1 - Age based miss replay system and method - Google Patents

Age based miss replay system and method Download PDF

Info

Publication number
US8533425B1
US8533425B1 US11/591,856 US59185606A US8533425B1 US 8533425 B1 US8533425 B1 US 8533425B1 US 59185606 A US59185606 A US 59185606A US 8533425 B1 US8533425 B1 US 8533425B1
Authority
US
United States
Prior art keywords
requests
memory management
miss
memory
serviceable
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Active, expires
Application number
US11/591,856
Inventor
Lingfeng Yuan
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Nvidia Corp
Original Assignee
Nvidia Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Nvidia Corp filed Critical Nvidia Corp
Priority to US11/591,856 priority Critical patent/US8533425B1/en
Assigned to NVIDIA CORPORATION reassignment NVIDIA CORPORATION ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: YUAN, LINFGENG
Application granted granted Critical
Publication of US8533425B1 publication Critical patent/US8533425B1/en
Active legal-status Critical Current
Adjusted expiration legal-status Critical

Links

Images

Classifications

    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F13/00Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
    • G06F13/14Handling requests for interconnection or transfer
    • G06F13/16Handling requests for interconnection or transfer for access to memory bus
    • G06F13/1605Handling requests for interconnection or transfer for access to memory bus based on arbitration
    • G06F13/1642Handling requests for interconnection or transfer for access to memory bus based on arbitration with request queuing
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F12/00Accessing, addressing or allocating within memory systems or architectures
    • G06F12/02Addressing or allocation; Relocation
    • G06F12/08Addressing or allocation; Relocation in hierarchically structured memory systems, e.g. virtual memory systems
    • G06F12/10Address translation
    • G06F12/1027Address translation using associative or pseudo-associative address translation means, e.g. translation look-aside buffer [TLB]

Definitions

  • the present invention relates to the field of information processing.
  • the present invention relates to a system and method for shared resource access management.
  • Electronic systems and circuits have made a significant contribution towards the advancement of modern society and are utilized in a number of applications to achieve advantageous results.
  • Numerous electronic technologies such as digital computers, calculators, audio devices, video equipment, and telephone systems have facilitated increased productivity and reduced costs in analyzing and communicating data in most areas of business, science, education and entertainment.
  • Electronic systems providing these advantageous results often include shared resources.
  • designing and building systems that efficiently access and utilize a shared resource is often challenging. Coordinating the access to shared resources can be highly complex and resource intensive.
  • Memory or storage is usually a very important component of a number of systems.
  • Memories typically store information utilized by a system in performance of a number of different tasks.
  • Other components of a system typically request access to a memory in order to retrieve (e.g., “read”) information from or forward (e.g., “write’) information to the memory.
  • Different types of memories e.g., bulk storage, main memory, removable memory etc.
  • memory “spaces” e.g., virtual, physical, etc.
  • Different types of memory can potentially offer different features. For example, different types of memories typically have different relative storage capacities and relatively different access speeds. Traditionally, systems that have relatively large storage capacity have relatively slow access speeds and systems that have relatively fast access speeds have relatively small storage capacities. For example, main system memories are relatively fast compared to bulk storage memories but typically store less information. A number of systems transfer chunks of information between relatively fast small memories and relatively slow bulk memories in an attempt to optimize speed and capacity.
  • a shared resource management system facilitates age based miss replay.
  • a shared resource management system includes a plurality of engines, and a shared resource and a shared resource management unit.
  • the plurality of engines perform processing.
  • the shared resource supports the processing.
  • the shared resource management unit handles multiple outstanding hit, miss, and miss under miss requests.
  • FIG. 1 is a block diagram of an exemplary shared resource management system in accordance with one embodiment of the present invention.
  • FIG. 2A is a block diagram of an exemplary memory management system in accordance with one embodiment of the present invention.
  • FIG. 2B is a block diagram of an exemplary age based request processing system in accordance with one embodiment of the present invention.
  • FIG. 3 is a block diagram of a computer system, one embodiment of a computer system upon which embodiments of the present invention can be implemented.
  • FIG. 4 is a flow chart of an exemplary memory management method in accordance with one embodiment of the present invention.
  • FIG. 5 is a block diagram illustration of an exemplary context specifier in accordance with one embodiment of the present invention.
  • FIG. 6 is a block diagram of an exemplary page table data structure in accordance with one embodiment of the present invention.
  • FIG. 7 is a block diagram of an exemplary system for translating virtual addresses to physical addresses in accordance with one embodiment of the present invention.
  • FIG. 1 is a block diagram of an exemplary shared resource management system 100 in accordance with one embodiment of the present invention.
  • Exemplary shared resource management system 100 includes engine 111 , engine 112 , engine 113 , shared resource management unit 120 and shared resource 130 .
  • Engine 111 , engine 112 , and engine 113 are communicatively coupled to shared resource management unit 120 which in turn is communicatively coupled to shared resource 130 .
  • exemplary shared resource management system 100 cooperatively operate to facilitate efficient management of access to a shared resource by a plurality of engines.
  • Engine 111 , engine 112 and engine 113 perform various processing activities. In one embodiment, each engine can perform processing activities for a variety of clients.
  • Shared resource 130 supports the processing by engines 111 , 112 and 113 .
  • shared resource 130 is a memory for storing information utilized by engines 111 , 112 , and/or 113 .
  • Shared resource management unit 120 independently controls access to the shared resource 130 .
  • shared resource 130 is a memory and shared resource management unit 120 is a memory management unit. Shared resource management unit 120 handles multiple outstanding hits, misses, and miss under miss requests.
  • FIG. 2A is a block diagram of exemplary memory management system 200 , in accordance with one embodiment of the present invention.
  • memory management system 200 is referred to as a memory management unit (MMU).
  • MMU memory management unit
  • Memory management system 200 facilitates efficient memory access.
  • Memory management system 200 includes shared translation buffers (e.g., hub translation buffer TLB 225 and TLB 239 ), dedicated micro translation buffers (e.g., TLBs 231 , 232 and 233 ) and fill component 240 .
  • shared translation buffers and dedicated micro translation buffers translate virtual addresses to physical addresses.
  • Fill component 240 coordinates translation lookaside buffer invalidation and fetches page table entry information for the translation lookaside buffers (e.g., on TLB misses).
  • the fill component 240 puts together a memory request packet and forwards it to a frame buffer to retrieve translation data.
  • the fill component 240 can put together memory request packets associated with page table entries for translating between virtual and physical memory spaces.
  • memory management unit 200 handles multiple outstanding hits, misses, and miss under miss requests.
  • the memory management unit services the multiple outstanding hits, misses, and miss under miss requests in accordance with the order in which they are serviceable and received.
  • a translation lookaside buffer component assigns ages to the memory access requests including hits, initial misses, and miss under miss. The ages correspond to the order in which the hits, misses, and miss under miss memory access requests are received.
  • the memory management unit tags each request with an age when it is received.
  • a request can have a priority field and serviceable requests with the highest priority go out first even though the age may not be the oldest.
  • a memory management unit tracks hits, misses and miss under misses in queues. Multiple hits, misses and miss under miss requests in each respective queue are replayable together.
  • the memory management unit compares the age of serviceable requests and services the oldest.
  • the memory management unit performs the age comparison of requests at the head of respective queues. In one embodiment a comparison of serviceable hits, misses and miss under miss queues is performed. In one embodiment, the memory management unit forwards fill requests while performing subsequent comparisons. It is appreciated the memory management unit can facilitate contiguous page coalescing.
  • memory management system 200 is included in a graphics system.
  • the graphics system includes engine 211 , engine 212 , and engine 213 , buffer interface block 220 , acceleration component 230 , fill component 240 and host 250 .
  • the acceleration component 230 is dedicated to serving the graphics engine.
  • Engine 211 , engine 212 , and engine 213 are communicatively coupled to frame buffer interface block 220 , which is communicatively coupled to fill component 240 .
  • Fill component 240 in turn is communicatively coupled to acceleration component 230 and host 250 .
  • the components of the graphics system cooperatively operate to perform graphics processing memory accesses.
  • Engines 211 , 212 and 213 process graphics information.
  • Frame buffer interface block 220 enables efficient and independent access to a frame buffer.
  • Arbiter 221 selectively arbitrates access requests from engines 211 , 212 , and 213 and forwards selected access requests to Hub TLB 225 .
  • Hub TLB 225 translates between virtual addresses and physical addresses.
  • Acceleration component 230 enables accelerated processing of graphics information.
  • MTLBs 231 , 232 and 233 handle translations between virtual and physical memory spaces in a level 1 cache and TLB 239 handles memory translations between virtual and physical memory spaces in a level 2 cache.
  • Fill component 240 coordinates retrieval of translation data, including fetching page table entry information for translation lookaside buffers as set forth above.
  • Host 250 issues interrupts including interrupts for handling memory access faults.
  • FIG. 2B is a block diagram of an age based request processing system 290 in accordance with one embodiment of the present invention.
  • Age based processing system 290 includes hit/miss detector 295 , queue 291 , queue 292 and queue 293 .
  • Queues 291 , 292 and 293 include slots A through D respectively. Each slot is capable of tracking a number of requests.
  • Inside the MMU there are requests coming in and they go through a hit/miss detector 295 or cache lookup. If the request is a hit it continues processing and goes into a separate queue for hits. If the request is a miss it gets allocated a new slot and goes into a queue corresponding to this slot.
  • the queues are organized according to the way in which the requests are hit in cache.
  • a PTE Once a PTE is retrieved it corresponds to one of the ways. In one embodiment, all the requests are replayable in that particular queue. They are queued according to the way they were hit, not the way they came in. In the cache there are different slots in which the MMU stores PTEs that have been fetched before and they are called ways. The way the misses are queued up is the way they were hit or miss and each queue corresponds to one PTE. When the TLB gets a PTE back in the cache whatever is waiting on the way becomes serviceable and everything in that queue becomes serviceable. In one exemplary implementation each line of the buffer corresponds to a PTE. Inside the queue the order is the same as they come in, so the request at the top of the queue is going to be the oldest.
  • the MMU chooses the order from within a queue there is no problem, it just goes from top to bottom.
  • there is coalescing support in which multiple queues could be waiting for different PTEs that could be coalesced together and once it gets one of them these multiple queues become serviceable.
  • a present age based mechanism compares the age of the head of each of the serviceable queues to see which one is the oldest. Whatever is the oldest goes out first, it just compares the age of the head of the queue but there is a latency to do the comparison.
  • queue 292 is serviced. While the item 293 A that is the head of queue 293 may become the oldest after servicing the queue 292 A item, there is typically not enough time to perform the comparison between the head of queue 293 and new head of queue 292 so that comparison is really done in a lazy motor where the next item 292 B in queue 292 is just treated as the oldest and is serviced. After doing the first comparison it goes back and does the second comparison and when it does the second comparison it cannot use the first comparison result because it is not available yet so it just keeps replaying until it gets the result. In one embodiment, three of them are replayed and then the head of another queue becomes the oldest and it switches to that queue. There is some coarse granularity in this process.
  • FIG. 3 is a block diagram of a computer system 300 , one embodiment of a computer system upon which embodiments of the present invention can be implemented.
  • Computer system 300 includes central processor unit 301 , main memory 302 (e.g., random access memory), chip set 320 with north bridge 321 and south bridge 325 , removable data storage device 304 , input device 307 , signal communications port 308 , and graphics subsystem 350 which is coupled to display 370 .
  • Computer system 300 includes several busses for communicatively coupling the components of computer system 300 .
  • Communication bus 391 (e.g., a front side bus) couples north bridge 321 of chipset 320 to central processor unit 301 .
  • Communication bus 392 (e.g., a main memory bus) couples north bridge 321 of chipset 320 to main memory 302 .
  • Communication bus 393 (e.g., the Advanced Graphics Port interface) couples north bridge of chipset 320 to graphic subsystem 350 .
  • Communication buses 394 - 397 (e.g., a PCI bus) couple south bridge 325 of chip set 320 to removable data storage device 304 , input device 307 , signal communications port 308 respectively.
  • Graphics subsystem 350 includes graphics processor 351 , memory management unit 355 and graphics buffer 359 .
  • the components of computer system 300 cooperatively operate to perform a variety of processing tasks and facilitate efficient memory accesses.
  • Communications bus 391 , 392 , 393 , 394 , 395 and 397 communicate information.
  • Central processor 301 processes information.
  • Main memory 302 stores information and instructions for the central processor 301 .
  • Removable data storage device 304 also stores information and instructions (e.g., functioning as a large information reservoir).
  • Input device 307 provides a mechanism for inputting information and/or for pointing to or highlighting information on display 370 .
  • Signal communication port 308 provides a communication interface to exterior devices (e.g., an interface with a network).
  • Display device 370 displays information in accordance with data stored in frame buffer 359 .
  • Graphics processor 351 processes graphics commands from central processor 301 and provides the resulting data to graphics buffers 359 for storage and retrieval by display monitor 370 .
  • Memory management unit 355 handles the memory access requests between graphics processor 351 and graphics buffers 359 .
  • memory management unit 355 is similar to memory management unit 200 . It is appreciated that similar memory management units can be implemented to facilitate efficient and independent access requests to other memory components of computer system 300 , including main memory 302 and bulk data storage 304 .
  • the present invention can be implemented in a variety of embodiments.
  • the present invention can be utilized in processing systems utilized to provide a variety of graphics applications including video games.
  • the present invention can be utilized to facilitate virtual address to physical address translations in a game console, personal computer, personal digital assistant, cell phone or any number of platforms for implementing a video game.
  • references to video game application implementations are exemplary and the present invention is not limited to these implementations.
  • FIG. 4 is a flow chart of an exemplary memory management method 400 in accordance with one embodiment of the present invention.
  • Memory management method 400 facilitates efficient and independent memory access fault recovery.
  • a plurality of access requests are received.
  • the plurality of access requests are from a plurality of clients. It is appreciated the access requests can be directed to various MMU units.
  • level 1 translation cache memory units e.g., micro TLB, Hub TLB, etc.
  • receive access requests and after MMU translation the request has an aperture field which notifies a frame buffer interface which destination the request should be forwarded to e.g., frame buffer memory, dedicated memory, main system memory, etc.
  • One of the pluralities of access requests can be from a first engine and another one of the plurality of access requests can be from a second engine.
  • the miss under miss requests are queued up.
  • An age is assigned to each request.
  • resolution of serviceable miss requests in an order corresponding to the order in which the request is received In one embodiment requests at a head of serviceable queues are compared to identify the oldest. In one exemplary implementation the comparing includes examining an age tag. The next serviceable request in a queue are forwarded while performing a comparison.
  • the context specifier 800 is a data structure that stores a base address 810 , a limit 820 , and one or more attributes 850 , 890 , etc.
  • FIG. 6 is a block diagram of an exemplary page table data structure 900 in accordance with one embodiment of the present invention.
  • the illustrated two-level page table data structure 900 may include a page directory 910 and one or more page tables 920 - 950 .
  • the page directory 910 includes a plurality of page directory entries (PDE).
  • PDE page directory entries
  • Each PDE includes the address of a corresponding page table 920 - 950 .
  • Each PDE may also include a plurality of attributes.
  • Each page table 920 - 950 includes one or more page table entries (PTE).
  • Each PTE includes a corresponding frame number (e.g., physical page number).
  • Each PTE may also include a plurality of attributes such as a dirty bit, an accessed bit, a page check disable bit, a page write transparent bit, a user accessible bit, a writeable bit, a present bit, a referenced bit, a hash function identification bit, a valid bit, an address compare bit, a changed bit, storage control bits, a no execute bit, page protection bits and/or the like.
  • attributes in the PDE and/or PTE may be the same attributes contained in the context specifier 800 .
  • the attributes in the context specifier includes all of the attributes in the PTEs.
  • a block diagram of an exemplary system for translating virtual addresses to physical addresses in accordance with one embodiment of the present invention is shown.
  • a virtual address 1005 and a context specifier 1010 are received.
  • the context specifier 1010 includes one or more attributes 1015 .
  • the virtual address 1005 includes a virtual page number.
  • the virtual address 1050 is translated using a page table data structure 1045 which may be cached in TLB 1040 .
  • a TLB 1040 includes a valid virtual-to-physical page mapping for the virtual page number 1025 (e.g., TLB hit) the appropriate physical page number 1035 is output from the TLB 1040 .
  • the attributes used in the address translation process and/or output for use in accessing the memory may use attributes 1015 contained in the TLB 1040 or attributes of the context specifier 1010 .
  • the virtual address 1005 is translated using a page table data structure 1045 .
  • the virtual page number 1025 includes a page directory index 1050 and a page table index 1055 .
  • the page directory index 1050 in the virtual address 1005 is used to index a given page directory 1060 .
  • the page directory entry (PDE) indexed by the page directory index 1050 includes an address of a given page table 1065 .
  • the page table index 1055 in the virtual address 1005 is used to index the given page table 1065 located at the address specified in the PDE.
  • the page table entry (PTE) indexed by the page table index 1055 includes the physical page number 1035 .
  • the attributes 1015 used in the address translation process and/or output for use in accessing the memory may be attributes 1015 specified in the given PDE and/or PTE, or attributes 1015 of the context specifier 1010 .
  • the present invention includes a page table entry override capability. If the page table entry override capability is engaged an adjustment in the attributes of a context specifier is utilized in determining the physical page number.
  • embodiments of the present invention can facilitate virtual address translation to physical addresses of information located in a variety of memory types including a frame buffer memory, dedicated memory, main system memory, and etcetera.

Abstract

A shared resource management system and method are described. In one embodiment, a shared resource management system facilitates age based miss replay. In one exemplary implementation, a shared resource management system includes a plurality of engines, and a shared resource a shared resource management unit. The plurality of engines perform processing. The shared resource supports the processing. The shared resource management unit handles multiple outstanding miss requests.

Description

FIELD OF THE INVENTION
The present invention relates to the field of information processing. In particular, the present invention relates to a system and method for shared resource access management.
BACKGROUND OF THE INVENTION
Electronic systems and circuits have made a significant contribution towards the advancement of modern society and are utilized in a number of applications to achieve advantageous results. Numerous electronic technologies such as digital computers, calculators, audio devices, video equipment, and telephone systems have facilitated increased productivity and reduced costs in analyzing and communicating data in most areas of business, science, education and entertainment. Electronic systems providing these advantageous results often include shared resources. However, designing and building systems that efficiently access and utilize a shared resource is often challenging. Coordinating the access to shared resources can be highly complex and resource intensive.
Memory or storage is usually a very important component of a number of systems. Memories typically store information utilized by a system in performance of a number of different tasks. Other components of a system typically request access to a memory in order to retrieve (e.g., “read”) information from or forward (e.g., “write’) information to the memory. Different types of memories (e.g., bulk storage, main memory, removable memory etc.) and or memory “spaces” (e.g., virtual, physical, etc.) can be utilized to support information storage.
Different types of memory can potentially offer different features. For example, different types of memories typically have different relative storage capacities and relatively different access speeds. Traditionally, systems that have relatively large storage capacity have relatively slow access speeds and systems that have relatively fast access speeds have relatively small storage capacities. For example, main system memories are relatively fast compared to bulk storage memories but typically store less information. A number of systems transfer chunks of information between relatively fast small memories and relatively slow bulk memories in an attempt to optimize speed and capacity.
Traditional computer systems also often run programs that utilize virtual memory space addressing. Typically the computer system performs a translation or mapping between the virtual memory space addressing and physical memory space addressing. However, errors or faults can occur during the translation or mapping between virtual memory space addressing and physical memory space addressing. For example, when performing virtual to physical memory space translation a fault can occur when a translation map or a physical page is not resident. Faults or errors in storing information can cause problems for continued proper operation and/or accurate results.
SUMMARY
A shared resource management system and method are described. In one embodiment, a shared resource management system facilitates age based miss replay. In one exemplary implementation, a shared resource management system includes a plurality of engines, and a shared resource and a shared resource management unit. The plurality of engines perform processing. The shared resource supports the processing. The shared resource management unit handles multiple outstanding hit, miss, and miss under miss requests.
DESCRIPTION OF THE DRAWINGS
The accompanying drawings, which are incorporated in and form a part of this specification, illustrate embodiments of the invention by way of example and not by way of limitation. The drawings referred to in this specification should be understood as not being drawn to scale except if specifically noted.
FIG. 1 is a block diagram of an exemplary shared resource management system in accordance with one embodiment of the present invention.
FIG. 2A is a block diagram of an exemplary memory management system in accordance with one embodiment of the present invention.
FIG. 2B is a block diagram of an exemplary age based request processing system in accordance with one embodiment of the present invention.
FIG. 3 is a block diagram of a computer system, one embodiment of a computer system upon which embodiments of the present invention can be implemented.
FIG. 4 is a flow chart of an exemplary memory management method in accordance with one embodiment of the present invention.
FIG. 5 is a block diagram illustration of an exemplary context specifier in accordance with one embodiment of the present invention.
FIG. 6 is a block diagram of an exemplary page table data structure in accordance with one embodiment of the present invention.
FIG. 7 is a block diagram of an exemplary system for translating virtual addresses to physical addresses in accordance with one embodiment of the present invention.
DETAILED DESCRIPTION
Reference will now be made in detail to the preferred embodiments of the invention, examples of which are illustrated in the accompanying drawings. While the invention will be described in conjunction with the preferred embodiments, it will be understood that they are not intended to limit the invention to these embodiments. On the contrary, the invention is intended to cover alternatives, modifications and equivalents, which may be included within the spirit and scope of the invention as defined by the appended claims. Furthermore, in the following detailed description of the present invention, numerous specific details are set forth in order to provide a thorough understanding of the present invention. However, it will be obvious to one of ordinary skill in the art that the present invention may be practiced without these specific details. In other instances, well known methods, procedures, components, and circuits have not been described in detail as not to unnecessarily obscure aspects of the present invention.
Some portions of the detailed descriptions which follow are presented in terms of procedures, logic blocks, processing, and other symbolic representations of operations on data bits within a computer memory. These descriptions and representations are the means generally used by those skilled in data processing arts to effectively convey the substance of their work to others skilled in the art. A procedure, logic block, process, etc., is here, and generally, conceived to be a self-consistent sequence of steps or instructions leading to a desired result. The steps include physical manipulations of physical quantities. Usually, though not necessarily, these quantities take the form of electrical, magnetic, optical, or quantum signals capable of being stored, transferred, combined, compared, and otherwise manipulated in a computer system. It has proven convenient at times, principally for reasons of common usage, to refer to these signals as bits, values, elements, symbols, characters, terms, numbers, or the like.
It should be borne in mind, however, that all of these and similar terms are associated with the appropriate physical quantities and are merely convenient labels applied to these quantities. Unless specifically stated otherwise as apparent from the following discussions, it is appreciated that throughout the present application, discussions utilizing terms such as “processing”, “computing”, “calculating”, “determining”, “displaying” or the like, refer to the action and processes of a computer system, or similar processing device (e.g., an electrical, optical, or quantum, computing device), that manipulates and transforms data represented as physical (e.g., electronic) quantities. The terms refer to actions and processes of the processing devices that manipulate or transform physical quantities within a computer system's component (e.g., registers, memories, other such information storage, transmission or display devices, etc.) into other data similarly represented as physical quantities within other components.
FIG. 1 is a block diagram of an exemplary shared resource management system 100 in accordance with one embodiment of the present invention. Exemplary shared resource management system 100 includes engine 111, engine 112, engine 113, shared resource management unit 120 and shared resource 130. Engine 111, engine 112, and engine 113 are communicatively coupled to shared resource management unit 120 which in turn is communicatively coupled to shared resource 130.
The components of exemplary shared resource management system 100 cooperatively operate to facilitate efficient management of access to a shared resource by a plurality of engines. Engine 111, engine 112 and engine 113 perform various processing activities. In one embodiment, each engine can perform processing activities for a variety of clients. Shared resource 130 supports the processing by engines 111, 112 and 113. In one exemplary implementation, shared resource 130 is a memory for storing information utilized by engines 111, 112, and/or 113. Shared resource management unit 120 independently controls access to the shared resource 130. In one embodiment, shared resource 130 is a memory and shared resource management unit 120 is a memory management unit. Shared resource management unit 120 handles multiple outstanding hits, misses, and miss under miss requests.
FIG. 2A is a block diagram of exemplary memory management system 200, in accordance with one embodiment of the present invention. In one exemplary implementation, memory management system 200 is referred to as a memory management unit (MMU). Memory management system 200 facilitates efficient memory access. Memory management system 200 includes shared translation buffers (e.g., hub translation buffer TLB 225 and TLB 239), dedicated micro translation buffers (e.g., TLBs 231, 232 and 233) and fill component 240. Shared translation buffers and dedicated micro translation buffers translate virtual addresses to physical addresses. Fill component 240 coordinates translation lookaside buffer invalidation and fetches page table entry information for the translation lookaside buffers (e.g., on TLB misses). If there is a miss in the translation (e.g., information is not stored in a current cache location) a notification is sent to the fill component 240. The fill component 240 puts together a memory request packet and forwards it to a frame buffer to retrieve translation data. In one embodiment, the fill component 240 can put together memory request packets associated with page table entries for translating between virtual and physical memory spaces.
In one embodiment, memory management unit 200 handles multiple outstanding hits, misses, and miss under miss requests. The memory management unit services the multiple outstanding hits, misses, and miss under miss requests in accordance with the order in which they are serviceable and received. In one embodiment, a translation lookaside buffer component assigns ages to the memory access requests including hits, initial misses, and miss under miss. The ages correspond to the order in which the hits, misses, and miss under miss memory access requests are received. In one exemplary implementation, the memory management unit tags each request with an age when it is received. In one embodiment, a request can have a priority field and serviceable requests with the highest priority go out first even though the age may not be the oldest.
In one embodiment, a memory management unit tracks hits, misses and miss under misses in queues. Multiple hits, misses and miss under miss requests in each respective queue are replayable together. The memory management unit compares the age of serviceable requests and services the oldest. The memory management unit performs the age comparison of requests at the head of respective queues. In one embodiment a comparison of serviceable hits, misses and miss under miss queues is performed. In one embodiment, the memory management unit forwards fill requests while performing subsequent comparisons. It is appreciated the memory management unit can facilitate contiguous page coalescing.
In one embodiment, memory management system 200 is included in a graphics system. The graphics system includes engine 211, engine 212, and engine 213, buffer interface block 220, acceleration component 230, fill component 240 and host 250. In one embodiment, the acceleration component 230 is dedicated to serving the graphics engine. Engine 211, engine 212, and engine 213, are communicatively coupled to frame buffer interface block 220, which is communicatively coupled to fill component 240. Fill component 240 in turn is communicatively coupled to acceleration component 230 and host 250.
The components of the graphics system cooperatively operate to perform graphics processing memory accesses. Engines 211, 212 and 213 process graphics information. Frame buffer interface block 220 enables efficient and independent access to a frame buffer. Arbiter 221 selectively arbitrates access requests from engines 211, 212, and 213 and forwards selected access requests to Hub TLB 225. Hub TLB 225 translates between virtual addresses and physical addresses. Acceleration component 230 enables accelerated processing of graphics information. In one embodiment, MTLBs 231, 232 and 233 handle translations between virtual and physical memory spaces in a level 1 cache and TLB 239 handles memory translations between virtual and physical memory spaces in a level 2 cache. Fill component 240 coordinates retrieval of translation data, including fetching page table entry information for translation lookaside buffers as set forth above. Host 250 issues interrupts including interrupts for handling memory access faults.
FIG. 2B is a block diagram of an age based request processing system 290 in accordance with one embodiment of the present invention. Age based processing system 290 includes hit/miss detector 295, queue 291, queue 292 and queue 293. Queues 291, 292 and 293 include slots A through D respectively. Each slot is capable of tracking a number of requests. Inside the MMU there are requests coming in and they go through a hit/miss detector 295 or cache lookup. If the request is a hit it continues processing and goes into a separate queue for hits. If the request is a miss it gets allocated a new slot and goes into a queue corresponding to this slot. The queues are organized according to the way in which the requests are hit in cache. Once a PTE is retrieved it corresponds to one of the ways. In one embodiment, all the requests are replayable in that particular queue. They are queued according to the way they were hit, not the way they came in. In the cache there are different slots in which the MMU stores PTEs that have been fetched before and they are called ways. The way the misses are queued up is the way they were hit or miss and each queue corresponds to one PTE. When the TLB gets a PTE back in the cache whatever is waiting on the way becomes serviceable and everything in that queue becomes serviceable. In one exemplary implementation each line of the buffer corresponds to a PTE. Inside the queue the order is the same as they come in, so the request at the top of the queue is going to be the oldest. When the MMU chooses the order from within a queue there is no problem, it just goes from top to bottom. In one embodiment, there is coalescing support in which multiple queues could be waiting for different PTEs that could be coalesced together and once it gets one of them these multiple queues become serviceable.
There are times when multiple queues become serviceable from a single PTE fetch because of coalescing. It is also possible for multiple PTEs to come in back to back to make multiple queues available for replay. In one embodiment, a present age based mechanism compares the age of the head of each of the serviceable queues to see which one is the oldest. Whatever is the oldest goes out first, it just compares the age of the head of the queue but there is a latency to do the comparison.
For example, if a comparison is performed between queue 292 and queue 293 and the oldest is the item 292A at the head of queue 292, then queue 292 is serviced. While the item 293A that is the head of queue 293 may become the oldest after servicing the queue 292A item, there is typically not enough time to perform the comparison between the head of queue 293 and new head of queue 292 so that comparison is really done in a lazy motor where the next item 292B in queue 292 is just treated as the oldest and is serviced. After doing the first comparison it goes back and does the second comparison and when it does the second comparison it cannot use the first comparison result because it is not available yet so it just keeps replaying until it gets the result. In one embodiment, three of them are replayed and then the head of another queue becomes the oldest and it switches to that queue. There is some coarse granularity in this process.
FIG. 3 is a block diagram of a computer system 300, one embodiment of a computer system upon which embodiments of the present invention can be implemented. Computer system 300 includes central processor unit 301, main memory 302 (e.g., random access memory), chip set 320 with north bridge 321 and south bridge 325, removable data storage device 304, input device 307, signal communications port 308, and graphics subsystem 350 which is coupled to display 370. Computer system 300 includes several busses for communicatively coupling the components of computer system 300. Communication bus 391 (e.g., a front side bus) couples north bridge 321 of chipset 320 to central processor unit 301. Communication bus 392 (e.g., a main memory bus) couples north bridge 321 of chipset 320 to main memory 302. Communication bus 393 (e.g., the Advanced Graphics Port interface) couples north bridge of chipset 320 to graphic subsystem 350. Communication buses 394-397 (e.g., a PCI bus) couple south bridge 325 of chip set 320 to removable data storage device 304, input device 307, signal communications port 308 respectively. Graphics subsystem 350 includes graphics processor 351, memory management unit 355 and graphics buffer 359.
The components of computer system 300 cooperatively operate to perform a variety of processing tasks and facilitate efficient memory accesses. Communications bus 391, 392, 393, 394, 395 and 397 communicate information. Central processor 301 processes information. Main memory 302 stores information and instructions for the central processor 301. Removable data storage device 304 also stores information and instructions (e.g., functioning as a large information reservoir). Input device 307 provides a mechanism for inputting information and/or for pointing to or highlighting information on display 370. Signal communication port 308 provides a communication interface to exterior devices (e.g., an interface with a network). Display device 370 displays information in accordance with data stored in frame buffer 359. Graphics processor 351 processes graphics commands from central processor 301 and provides the resulting data to graphics buffers 359 for storage and retrieval by display monitor 370. Memory management unit 355 handles the memory access requests between graphics processor 351 and graphics buffers 359. In one embodiment, memory management unit 355 is similar to memory management unit 200. It is appreciated that similar memory management units can be implemented to facilitate efficient and independent access requests to other memory components of computer system 300, including main memory 302 and bulk data storage 304.
It is appreciated that the present invention can be implemented in a variety of embodiments. In one exemplary implementation the present invention can be utilized in processing systems utilized to provide a variety of graphics applications including video games. For example, the present invention can be utilized to facilitate virtual address to physical address translations in a game console, personal computer, personal digital assistant, cell phone or any number of platforms for implementing a video game. It is also appreciated that references to video game application implementations are exemplary and the present invention is not limited to these implementations.
FIG. 4 is a flow chart of an exemplary memory management method 400 in accordance with one embodiment of the present invention. Memory management method 400 facilitates efficient and independent memory access fault recovery.
At block 410, a plurality of access requests are received. In one embodiment, the plurality of access requests are from a plurality of clients. It is appreciated the access requests can be directed to various MMU units. In one embodiment, level 1 translation cache memory units (e.g., micro TLB, Hub TLB, etc.) receive access requests and after MMU translation the request has an aperture field which notifies a frame buffer interface which destination the request should be forwarded to (e.g., frame buffer memory, dedicated memory, main system memory, etc.). One of the pluralities of access requests can be from a first engine and another one of the plurality of access requests can be from a second engine.
A determination is made if any of the access requests are miss request at block 420. In one embodiment the miss under miss requests are queued up. An age is assigned to each request.
In block 430, resolution of serviceable miss requests in an order corresponding to the order in which the request is received. In one embodiment requests at a head of serviceable queues are compared to identify the oldest. In one exemplary implementation the comparing includes examining an age tag. The next serviceable request in a queue are forwarded while performing a comparison.
Referring now to FIG. 5, a block diagram illustration of a context specifier 800, in accordance with one embodiment of the present invention, is shown. The context specifier 800 is a data structure that stores a base address 810, a limit 820, and one or more attributes 850, 890, etc.
FIG. 6 is a block diagram of an exemplary page table data structure 900 in accordance with one embodiment of the present invention. The illustrated two-level page table data structure 900 may include a page directory 910 and one or more page tables 920-950. The page directory 910 includes a plurality of page directory entries (PDE). Each PDE includes the address of a corresponding page table 920-950. Each PDE may also include a plurality of attributes. Each page table 920-950 includes one or more page table entries (PTE). Each PTE includes a corresponding frame number (e.g., physical page number). Each PTE may also include a plurality of attributes such as a dirty bit, an accessed bit, a page check disable bit, a page write transparent bit, a user accessible bit, a writeable bit, a present bit, a referenced bit, a hash function identification bit, a valid bit, an address compare bit, a changed bit, storage control bits, a no execute bit, page protection bits and/or the like. One or more of the attributes in the PDE and/or PTE may be the same attributes contained in the context specifier 800. For example, in one implementation, the attributes in the context specifier includes all of the attributes in the PTEs.
With reference now to FIG. 7, a block diagram of an exemplary system for translating virtual addresses to physical addresses in accordance with one embodiment of the present invention is shown. In one exemplary implementation, a virtual address 1005 and a context specifier 1010 are received. The context specifier 1010 includes one or more attributes 1015. The virtual address 1005 includes a virtual page number.
In one exemplary implementation, the virtual address 1050 is translated using a page table data structure 1045 which may be cached in TLB 1040. In particular, if a TLB 1040 includes a valid virtual-to-physical page mapping for the virtual page number 1025 (e.g., TLB hit) the appropriate physical page number 1035 is output from the TLB 1040. When the virtual page number 1025 is mapped to a given physical page number 1035 using the TLB 1040, the attributes used in the address translation process and/or output for use in accessing the memory may use attributes 1015 contained in the TLB 1040 or attributes of the context specifier 1010.
However, if the TLB 1040 does not include a valid mapping (e.g., TLB miss), the virtual address 1005 is translated using a page table data structure 1045. More specifically, the virtual page number 1025 includes a page directory index 1050 and a page table index 1055. The page directory index 1050 in the virtual address 1005 is used to index a given page directory 1060. The page directory entry (PDE) indexed by the page directory index 1050 includes an address of a given page table 1065. The page table index 1055 in the virtual address 1005 is used to index the given page table 1065 located at the address specified in the PDE. The page table entry (PTE) indexed by the page table index 1055 includes the physical page number 1035. When the virtual page number is translated to a given physical page number 1035 using the page table data structure 1045, the attributes 1015 used in the address translation process and/or output for use in accessing the memory may be attributes 1015 specified in the given PDE and/or PTE, or attributes 1015 of the context specifier 1010.
In one embodiment, the present invention includes a page table entry override capability. If the page table entry override capability is engaged an adjustment in the attributes of a context specifier is utilized in determining the physical page number.
It is appreciated, embodiments of the present invention can facilitate virtual address translation to physical addresses of information located in a variety of memory types including a frame buffer memory, dedicated memory, main system memory, and etcetera.
The foregoing descriptions of specific embodiments of the present invention have been presented for purposes of illustration and description. They are not intended to be exhaustive or to limit the invention to the precise forms disclosed, and obviously many modifications and variations are possible in light of the above teaching. The embodiments were chosen and described in order to best explain the principles of the invention and its practical application, to thereby enable others skilled in the art to best utilize the invention and various embodiments with various modifications as are suited to the particular use contemplated. It is intended that the scope of the invention be defined by the Claims appended hereto and their equivalents.

Claims (19)

What is claimed is:
1. A shared resource management system comprising:
a plurality of engines for performing processing;
a memory for supporting said processing; and
a memory management unit for handling multiple outstanding miss requests, wherein said memory management unit includes a plurality of queues and said memory management unit performs an age comparison between requests at the head of respective queues in said plurality of queues.
2. A shared resource management system of claim 1 wherein said memory management unit services said multiple outstanding miss requests in accordance with an order in which they are serviceable and received.
3. A shared resource management system of claim 1 wherein said memory management unit compares ages of serviceable requests and services the oldest request.
4. A shared resource management system of claim 1 wherein said memory management unit tags each request with an age when it is received.
5. A shared resource management system of claim 1 wherein said memory management unit forwards fill requests while performing subsequent comparisons.
6. A shared resource management system of claim 5 wherein said memory management unit facilitates contiguous page coalescing.
7. A memory management method comprising:
receiving a plurality of access requests;
determining if any of said access requests are a miss request;
tracking said access requests with a plurality of queues;
facilitating resolution of serviceable miss requests in an order corresponding to the order in which said serviceable miss requests are received, wherein a request becomes serviceable miss request when a translation look aside buffer gets a page table entry back in cache; and
performing an age comparison between requests at the head of respective queues in said plurality of queues.
8. A memory management method of claim 7 further comprising queuing up said serviceable miss requests.
9. A memory management method of claim 7 further comprising comparing requests at a head of serviceable queues to identify the oldest request.
10. A memory management method of claim wherein said comparing includes examining an age tag.
11. A memory management method of claim 10 further comprising assigning an age to each request.
12. A memory management method of claim 10 further comprising forwarding a next serviceable request in a queue while performing a comparison.
13. A memory management method of claim 10 further comprising comparing requests at a head of serviceable queues to identify the oldest request.
14. A memory management component comprising:
a shared translation lookaside buffer for translating virtual address to physical addresses, including assigning ages to each received memory access request;
a plurality of queues for storing requests and an age comparison is performed between requests at the head of respective queues in said plurality of queues; and
a fill component for coordinating multiple miss memory access requests.
15. A memory management component of claim 14 wherein said memory management component assigns ages to said miss memory access requests.
16. A memory management component of claim 14 wherein said ages correspond to the order in which said miss memory access requests are received.
17. A memory management component of claim 14 wherein multiple miss requests in a queue are replayable together.
18. A memory management component of claim 17 wherein a request has a priority field and serviceable requests with the highest priority go out first even though one of assigned ages to said serviceable requests with the highest priority may not be the oldest.
19. A memory management component of claim 14 wherein said fill component performs a comparison of serviceable miss queues.
US11/591,856 2006-11-01 2006-11-01 Age based miss replay system and method Active 2028-04-19 US8533425B1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US11/591,856 US8533425B1 (en) 2006-11-01 2006-11-01 Age based miss replay system and method

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US11/591,856 US8533425B1 (en) 2006-11-01 2006-11-01 Age based miss replay system and method

Publications (1)

Publication Number Publication Date
US8533425B1 true US8533425B1 (en) 2013-09-10

Family

ID=49084259

Family Applications (1)

Application Number Title Priority Date Filing Date
US11/591,856 Active 2028-04-19 US8533425B1 (en) 2006-11-01 2006-11-01 Age based miss replay system and method

Country Status (1)

Country Link
US (1) US8533425B1 (en)

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20130031332A1 (en) * 2011-07-26 2013-01-31 Bryant Christopher D Multi-core shared page miss handler
US20160170888A1 (en) * 2014-12-10 2016-06-16 Intel Corporation Interruption of a page miss handler
US9672159B2 (en) * 2015-07-02 2017-06-06 Arm Limited Translation buffer unit management

Citations (83)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3815101A (en) 1972-11-08 1974-06-04 Sperry Rand Corp Processor state and storage limits register auto-switch
US3950729A (en) 1973-08-31 1976-04-13 Nasa Shared memory for a fault-tolerant computer
US4654790A (en) 1983-11-28 1987-03-31 Amdahl Corporation Translation of virtual and real addresses to system addresses
US4797814A (en) 1986-05-01 1989-01-10 International Business Machines Corporation Variable address mode cache
US4812981A (en) 1985-10-24 1989-03-14 Prime Computer, Inc. Memory management system improving the efficiency of fork operations
JPH02288927A (en) 1989-01-18 1990-11-28 Nec Corp Shared memory management system
JPH0354660A (en) 1989-07-21 1991-03-08 Nec Corp Shared memory management system for multiprocessor system
US5123094A (en) 1990-01-26 1992-06-16 Apple Computer, Inc. Interprocessor communications includes second CPU designating memory locations assigned to first CPU and writing their addresses into registers
JPH04182858A (en) 1990-11-19 1992-06-30 Mitsubishi Electric Corp Shared memory management system
US5179669A (en) 1988-08-22 1993-01-12 At&T Bell Laboratories Multiprocessor interconnection and access arbitration arrangement
US5245702A (en) 1991-07-05 1993-09-14 Sun Microsystems, Inc. Method and apparatus for providing shared off-screen memory
US5278962A (en) 1987-11-20 1994-01-11 Hitachi, Ltd. System for logical address conversion data fetching from external storage and indication signal for indicating the information externally
US5414824A (en) 1993-06-30 1995-05-09 Intel Corporation Apparatus and method for accessing a split line in a high speed cache
US5446854A (en) 1993-10-20 1995-08-29 Sun Microsystems, Inc. Virtual memory computer apparatus and address translation mechanism employing hashing scheme and page frame descriptor that support multiple page sizes
US5526504A (en) 1993-12-15 1996-06-11 Silicon Graphics, Inc. Variable page size translation lookaside buffer
US5649184A (en) 1989-03-20 1997-07-15 Fujitsu Limited Symmetric/asymmetric shared processing operation in a tightly coupled multiprocessor
US5649102A (en) 1993-11-26 1997-07-15 Hitachi, Ltd. Distributed shared data management system for controlling structured shared data and for serializing access to shared data
US5696925A (en) 1992-02-25 1997-12-09 Hyundai Electronics Industries, Co., Ltd. Memory management unit with address translation function
US5949785A (en) 1995-11-01 1999-09-07 Whittaker Corporation Network access communications system and methodology
US5963984A (en) 1994-11-08 1999-10-05 National Semiconductor Corporation Address translation unit employing programmable page size
US5999189A (en) 1995-08-04 1999-12-07 Microsoft Corporation Image compression to reduce pixel and texture memory requirements in a real-time image generator
US6012132A (en) 1997-03-31 2000-01-04 Intel Corporation Method and apparatus for implementing a page table walker that uses a sliding field in the virtual addresses to identify entries in a page table
US6298390B1 (en) 1995-11-22 2001-10-02 Sun Microsystems, Inc. Method and apparatus for extending traditional operating systems file systems
US20020004823A1 (en) 2000-07-06 2002-01-10 Anderson Marquette John Multi-processor system verification circuitry
US20020013889A1 (en) 1998-09-28 2002-01-31 Assaf Schuster Distributed shared memory system with variable granularity
US6362826B1 (en) 1999-01-15 2002-03-26 Intel Corporation Method and apparatus for implementing dynamic display memory
US6457115B1 (en) 2000-06-15 2002-09-24 Advanced Micro Devices, Inc. Apparatus and method for generating 64 bit addresses using a 32 bit adder
US6470428B1 (en) 1997-11-13 2002-10-22 Virata Limited Sequential memory access cache controller
US20020169938A1 (en) 2000-12-14 2002-11-14 Scott Steven L. Remote address translation in a multiprocessor system
US20020172199A1 (en) 2000-12-14 2002-11-21 Scott Steven L. Node translation and protection in a clustered multiprocessor system
US6499090B1 (en) * 1999-12-28 2002-12-24 Intel Corporation Prioritized bus request scheduling mechanism for processing devices
US20030014609A1 (en) 2001-07-13 2003-01-16 Kissell Kevin D. Mechanism for programmable modification of memory mapping granularity
US6549997B2 (en) 2001-03-16 2003-04-15 Fujitsu Limited Dynamic variable page size translation of addresses
US20030167420A1 (en) 1999-10-29 2003-09-04 Parsons Eric W. Reliable distributed shared memory
US20030196066A1 (en) 1999-12-30 2003-10-16 Intel Corporation System and method for translation buffer accommodating multiple page sizes
US6636223B1 (en) 2000-08-02 2003-10-21 Ati International. Srl Graphics processing system with logic enhanced memory and method therefore
US6658538B2 (en) 2001-06-21 2003-12-02 International Business Machines Corporation Non-uniform memory access (NUMA) data processing system having a page table including node-specific data storage and coherency control
US20030236771A1 (en) 2002-06-24 2003-12-25 International Business Machines Corporation Method and apparatus for scheduling viewing of web pages in a data processing system
US20040025161A1 (en) 2002-07-31 2004-02-05 Texas Instruments Incorporated Concurrent task execution in a multi-processor, single operating system environment
US20040054833A1 (en) 2002-09-16 2004-03-18 Seal David James Handling interrupts during multiple access program instructions
US20040078778A1 (en) 2002-10-21 2004-04-22 International Business Machines Corporation Resource scheduling in workflow management systems
US6742104B2 (en) 2000-08-21 2004-05-25 Texas Instruments Incorporated Master/slave processing system with shared translation lookaside buffer
US20040153350A1 (en) 2003-01-31 2004-08-05 Handysoft Corporation System and method of executing and controlling workflow processes
US20040193831A1 (en) 2003-03-25 2004-09-30 Moyer William C. Memory management in a data processing system
US20040215918A1 (en) 2003-04-24 2004-10-28 International Business Machines Corporation Method, apparatus and computer program product for dynamically minimizing translation lookaside buffer entries across contiguous memory
US6813699B1 (en) 1995-06-02 2004-11-02 Transmeta Corporation Speculative address translation for processor using segmentation and optional paging
US6823433B1 (en) 2001-11-13 2004-11-23 Advanced Micro Devices, Inc. Memory management system and method for providing physical address based memory access security
US20040268071A1 (en) 2003-06-24 2004-12-30 Intel Corporation Dynamic TLB locking
US6839813B2 (en) 2000-08-21 2005-01-04 Texas Instruments Incorporated TLB operations based on shared bit
US6859208B1 (en) 2000-09-29 2005-02-22 Intel Corporation Shared translation address caching
US20050050013A1 (en) 2003-08-28 2005-03-03 Sharp Laboratories Of America, Inc. System and method for policy-driven device queries
US6877077B2 (en) 2001-12-07 2005-04-05 Sun Microsystems, Inc. Memory controller and method using read and write queues and an ordering queue for dispatching read and write memory requests out of order to reduce memory latency
US6883079B1 (en) 2000-09-01 2005-04-19 Maxtor Corporation Method and apparatus for using data compression as a means of increasing buffer bandwidth
US20050097280A1 (en) 2003-10-30 2005-05-05 Interational Business Machines Corporation System and method for sharing memory by Heterogen ous processors
US20050268067A1 (en) 2004-05-28 2005-12-01 Robert Lee Method and apparatus for memory-mapped input/output
US20060004984A1 (en) 2004-06-30 2006-01-05 Morris Tonia G Virtual memory management system
US7007075B1 (en) 1998-12-09 2006-02-28 E-Lysium Transaction Systems Inc. Flexible computer resource manager
US20060069899A1 (en) 2004-09-30 2006-03-30 Ioannis Schoinas Performance enhancement of address translation using translation tables covering large address spaces
US20060069879A1 (en) 2004-09-28 2006-03-30 Sony Computer Entertainment Inc. Methods and apparatus for providing a compressed network in a multi-processing system
US20060187945A1 (en) 2005-02-18 2006-08-24 Broadcom Corporation Weighted-fair-queuing relative bandwidth sharing
US20060195683A1 (en) 2003-08-28 2006-08-31 Mips Technologies, Inc. Symmetric multiprocessor operating system for execution on non-independent lightweight thread contexts
US7107411B2 (en) 2003-12-16 2006-09-12 International Business Machines Corporation Apparatus method and system for fault tolerant virtual memory management
US7107441B2 (en) 2003-05-21 2006-09-12 Intel Corporation Pre-boot interpreted namespace parsing for flexible heterogeneous configuration and code consolidation
US7120715B2 (en) * 2000-08-21 2006-10-10 Texas Instruments Incorporated Priority arbitration based on current task and MMU
US20060230223A1 (en) * 2005-04-07 2006-10-12 Ati Technologies, Inc. Method and apparatus for fragment processing in a virtual memory system
US20060259732A1 (en) 2005-05-12 2006-11-16 Microsoft Corporation Enhanced shadow page table algorithms
US20060259825A1 (en) 2005-05-16 2006-11-16 Texas Instruments Incorporated Method and system of profiling applications that use virtual memory
US20060282645A1 (en) 2005-06-14 2006-12-14 Benjamin Tsien Memory attribute speculation
US20060288174A1 (en) 2003-06-30 2006-12-21 Microsoft Corporation Message based inter-process for high volume data
US7159095B2 (en) 2003-12-09 2007-01-02 International Business Machines Corporation Method of efficiently handling multiple page sizes in an effective to real address translation (ERAT) table
US7194597B2 (en) 2001-03-30 2007-03-20 Intel Corporation Method and apparatus for sharing TLB entries
US20070067505A1 (en) 2005-09-22 2007-03-22 Kaniyur Narayanan G Method and an apparatus to prevent over subscription and thrashing of translation lookaside buffer (TLB) entries in I/O virtualization hardware
US20070106874A1 (en) 2005-11-04 2007-05-10 P.A. Semi, Inc. R and C bit update handling
US20070126756A1 (en) 2005-12-05 2007-06-07 Glasco David B Memory access techniques providing for override of page table attributes
US7234038B1 (en) 2004-05-28 2007-06-19 Sun Microsystems, Inc. Page mapping cookies
US20070157001A1 (en) 2006-01-04 2007-07-05 Tobias Ritzau Data compression method for supporting virtual memory management in a demand paging system
US20070168643A1 (en) 2006-01-17 2007-07-19 Hummel Mark D DMA Address Translation in an IOMMU
US20070168634A1 (en) 2006-01-19 2007-07-19 Hitachi, Ltd. Storage system and storage control method
US7275246B1 (en) 1999-01-28 2007-09-25 Ati International Srl Executing programs for a first computer architecture on a computer of a second architecture
US7401358B1 (en) 2002-04-18 2008-07-15 Advanced Micro Devices, Inc. Method of controlling access to control registers of a microprocessor
US20080263284A1 (en) 2005-01-11 2008-10-23 International Business Machines Corporation Methods and Arrangements to Manage On-Chip Memory to Reduce Memory Latency
US7519781B1 (en) 2005-12-19 2009-04-14 Nvidia Corporation Physically-based page characterization data
US7545382B1 (en) 2006-03-29 2009-06-09 Nvidia Corporation Apparatus, system, and method for using page table entries in a graphics system to provide storage format information for address translation

Patent Citations (86)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3815101A (en) 1972-11-08 1974-06-04 Sperry Rand Corp Processor state and storage limits register auto-switch
US3950729A (en) 1973-08-31 1976-04-13 Nasa Shared memory for a fault-tolerant computer
US4654790A (en) 1983-11-28 1987-03-31 Amdahl Corporation Translation of virtual and real addresses to system addresses
US4812981A (en) 1985-10-24 1989-03-14 Prime Computer, Inc. Memory management system improving the efficiency of fork operations
US4797814A (en) 1986-05-01 1989-01-10 International Business Machines Corporation Variable address mode cache
US5278962A (en) 1987-11-20 1994-01-11 Hitachi, Ltd. System for logical address conversion data fetching from external storage and indication signal for indicating the information externally
US5179669A (en) 1988-08-22 1993-01-12 At&T Bell Laboratories Multiprocessor interconnection and access arbitration arrangement
JPH02288927A (en) 1989-01-18 1990-11-28 Nec Corp Shared memory management system
US5649184A (en) 1989-03-20 1997-07-15 Fujitsu Limited Symmetric/asymmetric shared processing operation in a tightly coupled multiprocessor
JPH0354660A (en) 1989-07-21 1991-03-08 Nec Corp Shared memory management system for multiprocessor system
US5123094A (en) 1990-01-26 1992-06-16 Apple Computer, Inc. Interprocessor communications includes second CPU designating memory locations assigned to first CPU and writing their addresses into registers
JPH04182858A (en) 1990-11-19 1992-06-30 Mitsubishi Electric Corp Shared memory management system
US5245702A (en) 1991-07-05 1993-09-14 Sun Microsystems, Inc. Method and apparatus for providing shared off-screen memory
US5696925A (en) 1992-02-25 1997-12-09 Hyundai Electronics Industries, Co., Ltd. Memory management unit with address translation function
US5414824A (en) 1993-06-30 1995-05-09 Intel Corporation Apparatus and method for accessing a split line in a high speed cache
US5446854A (en) 1993-10-20 1995-08-29 Sun Microsystems, Inc. Virtual memory computer apparatus and address translation mechanism employing hashing scheme and page frame descriptor that support multiple page sizes
US5649102A (en) 1993-11-26 1997-07-15 Hitachi, Ltd. Distributed shared data management system for controlling structured shared data and for serializing access to shared data
US5526504A (en) 1993-12-15 1996-06-11 Silicon Graphics, Inc. Variable page size translation lookaside buffer
US5963984A (en) 1994-11-08 1999-10-05 National Semiconductor Corporation Address translation unit employing programmable page size
US6813699B1 (en) 1995-06-02 2004-11-02 Transmeta Corporation Speculative address translation for processor using segmentation and optional paging
US5999189A (en) 1995-08-04 1999-12-07 Microsoft Corporation Image compression to reduce pixel and texture memory requirements in a real-time image generator
US5949785A (en) 1995-11-01 1999-09-07 Whittaker Corporation Network access communications system and methodology
US6298390B1 (en) 1995-11-22 2001-10-02 Sun Microsystems, Inc. Method and apparatus for extending traditional operating systems file systems
US6012132A (en) 1997-03-31 2000-01-04 Intel Corporation Method and apparatus for implementing a page table walker that uses a sliding field in the virtual addresses to identify entries in a page table
US6470428B1 (en) 1997-11-13 2002-10-22 Virata Limited Sequential memory access cache controller
US20020013889A1 (en) 1998-09-28 2002-01-31 Assaf Schuster Distributed shared memory system with variable granularity
US7007075B1 (en) 1998-12-09 2006-02-28 E-Lysium Transaction Systems Inc. Flexible computer resource manager
US6362826B1 (en) 1999-01-15 2002-03-26 Intel Corporation Method and apparatus for implementing dynamic display memory
US7275246B1 (en) 1999-01-28 2007-09-25 Ati International Srl Executing programs for a first computer architecture on a computer of a second architecture
US20030167420A1 (en) 1999-10-29 2003-09-04 Parsons Eric W. Reliable distributed shared memory
US6499090B1 (en) * 1999-12-28 2002-12-24 Intel Corporation Prioritized bus request scheduling mechanism for processing devices
US20030196066A1 (en) 1999-12-30 2003-10-16 Intel Corporation System and method for translation buffer accommodating multiple page sizes
US6457115B1 (en) 2000-06-15 2002-09-24 Advanced Micro Devices, Inc. Apparatus and method for generating 64 bit addresses using a 32 bit adder
US20020004823A1 (en) 2000-07-06 2002-01-10 Anderson Marquette John Multi-processor system verification circuitry
US6636223B1 (en) 2000-08-02 2003-10-21 Ati International. Srl Graphics processing system with logic enhanced memory and method therefore
US7120715B2 (en) * 2000-08-21 2006-10-10 Texas Instruments Incorporated Priority arbitration based on current task and MMU
US6839813B2 (en) 2000-08-21 2005-01-04 Texas Instruments Incorporated TLB operations based on shared bit
US6742104B2 (en) 2000-08-21 2004-05-25 Texas Instruments Incorporated Master/slave processing system with shared translation lookaside buffer
US6883079B1 (en) 2000-09-01 2005-04-19 Maxtor Corporation Method and apparatus for using data compression as a means of increasing buffer bandwidth
US6859208B1 (en) 2000-09-29 2005-02-22 Intel Corporation Shared translation address caching
US20020169938A1 (en) 2000-12-14 2002-11-14 Scott Steven L. Remote address translation in a multiprocessor system
US20020172199A1 (en) 2000-12-14 2002-11-21 Scott Steven L. Node translation and protection in a clustered multiprocessor system
US6549997B2 (en) 2001-03-16 2003-04-15 Fujitsu Limited Dynamic variable page size translation of addresses
US7194597B2 (en) 2001-03-30 2007-03-20 Intel Corporation Method and apparatus for sharing TLB entries
US6658538B2 (en) 2001-06-21 2003-12-02 International Business Machines Corporation Non-uniform memory access (NUMA) data processing system having a page table including node-specific data storage and coherency control
US20030014609A1 (en) 2001-07-13 2003-01-16 Kissell Kevin D. Mechanism for programmable modification of memory mapping granularity
US6823433B1 (en) 2001-11-13 2004-11-23 Advanced Micro Devices, Inc. Memory management system and method for providing physical address based memory access security
US6877077B2 (en) 2001-12-07 2005-04-05 Sun Microsystems, Inc. Memory controller and method using read and write queues and an ordering queue for dispatching read and write memory requests out of order to reduce memory latency
US7401358B1 (en) 2002-04-18 2008-07-15 Advanced Micro Devices, Inc. Method of controlling access to control registers of a microprocessor
US20030236771A1 (en) 2002-06-24 2003-12-25 International Business Machines Corporation Method and apparatus for scheduling viewing of web pages in a data processing system
US20040025161A1 (en) 2002-07-31 2004-02-05 Texas Instruments Incorporated Concurrent task execution in a multi-processor, single operating system environment
US20040054833A1 (en) 2002-09-16 2004-03-18 Seal David James Handling interrupts during multiple access program instructions
US20040078778A1 (en) 2002-10-21 2004-04-22 International Business Machines Corporation Resource scheduling in workflow management systems
US20040153350A1 (en) 2003-01-31 2004-08-05 Handysoft Corporation System and method of executing and controlling workflow processes
US20040193831A1 (en) 2003-03-25 2004-09-30 Moyer William C. Memory management in a data processing system
US20040215918A1 (en) 2003-04-24 2004-10-28 International Business Machines Corporation Method, apparatus and computer program product for dynamically minimizing translation lookaside buffer entries across contiguous memory
US7107441B2 (en) 2003-05-21 2006-09-12 Intel Corporation Pre-boot interpreted namespace parsing for flexible heterogeneous configuration and code consolidation
US20040268071A1 (en) 2003-06-24 2004-12-30 Intel Corporation Dynamic TLB locking
US7082508B2 (en) 2003-06-24 2006-07-25 Intel Corporation Dynamic TLB locking based on page usage metric
US20060288174A1 (en) 2003-06-30 2006-12-21 Microsoft Corporation Message based inter-process for high volume data
US20050050013A1 (en) 2003-08-28 2005-03-03 Sharp Laboratories Of America, Inc. System and method for policy-driven device queries
US20060195683A1 (en) 2003-08-28 2006-08-31 Mips Technologies, Inc. Symmetric multiprocessor operating system for execution on non-independent lightweight thread contexts
US20050097280A1 (en) 2003-10-30 2005-05-05 Interational Business Machines Corporation System and method for sharing memory by Heterogen ous processors
US7159095B2 (en) 2003-12-09 2007-01-02 International Business Machines Corporation Method of efficiently handling multiple page sizes in an effective to real address translation (ERAT) table
US7107411B2 (en) 2003-12-16 2006-09-12 International Business Machines Corporation Apparatus method and system for fault tolerant virtual memory management
US20050268067A1 (en) 2004-05-28 2005-12-01 Robert Lee Method and apparatus for memory-mapped input/output
US7234038B1 (en) 2004-05-28 2007-06-19 Sun Microsystems, Inc. Page mapping cookies
US20060004984A1 (en) 2004-06-30 2006-01-05 Morris Tonia G Virtual memory management system
US20060069879A1 (en) 2004-09-28 2006-03-30 Sony Computer Entertainment Inc. Methods and apparatus for providing a compressed network in a multi-processing system
US20060069899A1 (en) 2004-09-30 2006-03-30 Ioannis Schoinas Performance enhancement of address translation using translation tables covering large address spaces
US20080263284A1 (en) 2005-01-11 2008-10-23 International Business Machines Corporation Methods and Arrangements to Manage On-Chip Memory to Reduce Memory Latency
US20060187945A1 (en) 2005-02-18 2006-08-24 Broadcom Corporation Weighted-fair-queuing relative bandwidth sharing
US20070073996A1 (en) 2005-04-07 2007-03-29 Ati Technologies Inc. Virtual memory fragment aware cache
US20060230223A1 (en) * 2005-04-07 2006-10-12 Ati Technologies, Inc. Method and apparatus for fragment processing in a virtual memory system
US7447869B2 (en) 2005-04-07 2008-11-04 Ati Technologies, Inc. Method and apparatus for fragment processing in a virtual memory system
US20060259732A1 (en) 2005-05-12 2006-11-16 Microsoft Corporation Enhanced shadow page table algorithms
US20060259825A1 (en) 2005-05-16 2006-11-16 Texas Instruments Incorporated Method and system of profiling applications that use virtual memory
US20060282645A1 (en) 2005-06-14 2006-12-14 Benjamin Tsien Memory attribute speculation
US20070067505A1 (en) 2005-09-22 2007-03-22 Kaniyur Narayanan G Method and an apparatus to prevent over subscription and thrashing of translation lookaside buffer (TLB) entries in I/O virtualization hardware
US20070106874A1 (en) 2005-11-04 2007-05-10 P.A. Semi, Inc. R and C bit update handling
US20070126756A1 (en) 2005-12-05 2007-06-07 Glasco David B Memory access techniques providing for override of page table attributes
US7519781B1 (en) 2005-12-19 2009-04-14 Nvidia Corporation Physically-based page characterization data
US20070157001A1 (en) 2006-01-04 2007-07-05 Tobias Ritzau Data compression method for supporting virtual memory management in a demand paging system
US20070168643A1 (en) 2006-01-17 2007-07-19 Hummel Mark D DMA Address Translation in an IOMMU
US20070168634A1 (en) 2006-01-19 2007-07-19 Hitachi, Ltd. Storage system and storage control method
US7545382B1 (en) 2006-03-29 2009-06-09 Nvidia Corporation Apparatus, system, and method for using page table entries in a graphics system to provide storage format information for address translation

Non-Patent Citations (186)

* Cited by examiner, † Cited by third party
Title
Chaudhuri, "The impact of NACKs in shared memory scientific applications", Feb. 2004, IEEE, IEEE Transactions on Parallel and distributed systems vol. 15, No. 2, pp. 134-150.
Final OA Dated Jun 4, 2009; U.S. Appl. No. 11/586,756.
Final OA Dated Jun. 4, 2009; U.S. Appl. No. 11/586,756.
Final OA Dated May 21, 2009; U.S. Appl. No. 11/588,177.
Final OA Dated Nov. 24, 2009; U.S. Appl. No. 11/592,780.
Final OA Dated Nov. 9, 2009; U.S. Appl. No. 11/591,629.
Final OA Dated Oct. 14, 2009; U.S. Appl. No. 11/586,825.
Final Office Action Dated Apr. 27, 2010; U.S. Appl. No. 11/588,177.
Final Office Action Dated Jun. 6, 2013; U.S. Appl. No. 11/592,106, filed Nov. 1, 2006.
Final Office Action Dated May 10, 2012; U.S. Appl. No. 11/592,106.
Final Office Action Dated May 7, 2012; U.S. Appl. No. 11/592,780.
Final Office Action, Dated Nov. 23, 2009; U.S. Appl. No. 11/592,106.
Final Office Action, Mailed Apr. 12, 2011; U.S. Appl. No. 11/592,780.
Final Office Action, Mailed Dec. 2, 2011; U.S. Appl. No. 11/592,106.
Final Office Action, Mailed Jul. 5, 2011; U.S. Appl. No. 11/592,106.
Final Office Action, Mailed Jun. 8, 2011; U.S. Appl. No. 11/591,629.
Final Office Action, Mailed May 4, 2010; U.S. Appl. No. 11/591,857.
Final Office Action, Mailed Nov. 16, 2011; U.S. Appl. No. 11/591,685.
Final Office Action, Mailed Nov. 29, 2011; U.S. Appl. No. 11/588,177.
Final Office Action; Mail Date Mar. 16, 2010; U.S. Appl. No. 11/523,830.
Final Office Action; Mail Date Nov. 20, 2009; U.S. Appl. No. 11/591,685.
Guelfi et al., (Rapid Integration of Software Engineering Techniques) 2005, Second International Workshop, 9 pages.
Harper et al., (Rapid recovery from transient Faults in the fault tolerant processor with fault-tolerant shared memory); Aug. 1990, IEEE, p. 350-359.
Harper et al., (Rapid recovery from transient Faults in the fault tolerant processor with fault-tolerant shared memory); Aug. 1990, IEEE, pp. 350-359.
Laibinis, "Formal Development of Reactive Fault Tolerant Systems", Sep. 9, 2005, Springer, Second International Workshop, RISE 2005, pp. 234-249.
Non Final OA Dated Aug. 19, 2009; U.S. Appl. No. 11/591,857.
Non Final OA Dated Nov. 13, 2008; U.S. Appl. No. 11/588,177.
Non Final Office Action, Dated Apr. 1, 2009; U.S. Appl. No. 11/592,106.
Non Final Office Action, Mail Date Mar. 17, 2010; U.S. Appl. No. 11/592,819.
Non Final Office Action; Mail Date Apr. 27, 2009; U.S. Appl. No. 11/591,685.
Non Final Office Action; Mail Date Aug. 19, 2009; U.S. Appl. No. 11/592,076.
Non Final Office Action; Mail Date Feb. 22, 2010; U.S. Appl. No. 11/586,825.
Non Final Office Action; Mail Date Mar. 17, 2010; U.S. Appl. No. 11/592,819.
Non-Final OA Dated Apr. 2, 2009; U.S. Appl. No. 11/592,780.
Non-Final OA Dated Aug. 19, 2009; U.S. Appl. No. 11/591,857.
Non-Final OA Dated Dec. 16, 2008; U.S. Appl. No. 11/586,826.
Non-Final OA Dated Feb. 17, 2009; U.S. Appl. No. 11/592,819.
Non-Final OA Dated Feb. 20, 2009; U.S. Appl. No. 11/591,629.
Non-Final OA Dated Jan. 20, 2010; U.S. Appl. No. 11/586,756.
Non-Final OA Dated Mar. 18, 2009; U.S. Appl. No. 11/586,825.
Non-Final OA Dated May 28, 2009; U.S. Appl. No. 11/523,830.
Non-Final OA Dated Nov. 13, 2008; U.S. Appl. No. 11/588,177.
Non-Final OA Dated Nov. 18, 2008; U.S. Appl. No. 11/586,756.
Non-Final OA Dated Oct. 29, 2008; U.S. Appl. No. 11/523,950.
Non-Final OA Dated Sep. 15, 2008; U.S. Appl. No. 11/523,830.
Non-Final OA Dated Sep. 24, 2009; U.S. Appl. No. 11/588,177.
Non-Final Office Action Dated Aug. 19, 2009; U.S. Appl. No. 11/592,076, filed Nov. 1, 2016.
Non-Final Office Action Dated Jan. 3, 2013; U.S. Appl. No. 11/592,106, filed Nov. 1, 2006.
Non-Final Office Action Dated Sep. 14, 2012; U.S. Appl. No. 11/591,629.
Non-Final Office Action, Mailed Aug. 9, 2011; U.S. Appl. No. 12/650,068.
Non-Final Office Action, Mailed Feb. 1, 2011; U.S. Appl. No. 12/650,068.
Non-Final Office Action, Mailed Jun. 7, 2011; U.S. Appl. No. 11/588,177.
Non-Final Office Action, Mailed May 6, 2011; U.S. Appl. No. 11/591,685.
Non-Final Office Action, Mailed Nov. 1, 2011; U.S. Appl. No. 11/592,780.
Non-Final Office Action, Mailed Nov. 16, 2011; U.S. Appl. No. 12/650,068.
Norice of Allowance; Mail Date Dec. 14, 2009, U.S. Appl. No. 11/586,826.
Notice of Allowance Dated Apr. 2, 2013; U.S. Appl. No. 11/523,950, filed Sep. 19, 2006.
Notice of Allowance Dated Apr. 24, 2009; U.S. Appl. No. 11/523,950.
Notice of Allowance Dated Aug. 16, 2012; U.S. Appl. No. 11/592,076.
Notice of Allowance Dated Aug. 29, 2012; U.S. Appl. No. 11/523,830.
Notice of Allowance Dated Dec. 24, 2009; U.S. Appl. No. 11/523,950.
Notice of Allowance Dated Dec. 31, 2012; U.S. Appl. No. 11/591,857, filed Nov. 1, 2006.
Notice of Allowance Dated Feb. 1, 2013; U.S. Appl. No. 11/591,857, filed Nov. 1, 2006.
Notice of Allowance Dated Feb. 20, 2013; U.S. Appl. No. 11/586,756, filed Oct. 24, 2006.
Notice of Allowance Dated Feb. 7, 2013; U.S. Appl. No. 11/586,826, filed Oct. 24, 2006.
Notice of Allowance Dated Jan. 14, 2013; U.S. Appl. No. 11/591,685, filed Nov. 1, 2006.
Notice of Allowance Dated Jan. 24, 2013; U.S. Appl. No. 11/592,819, filed Nov. 2, 2006.
Notice of Allowance Dated Jan. 28, 2013; U.S. Appl. No. 12/650,068, filed Dec. 30, 2009.
Notice of Allowance Dated Jul. 5, 2012; U.S. Appl. No. 11/586,826.
Notice of Allowance Dated Jul. 6, 2012; U.S. Appl. No. 11/586,825.
Notice of Allowance Dated Jul. 6, 2012; U.S. Appl. No. 12/650,068.
Notice of Allowance Dated Jun. 1, 2012; U.S. Appl. No. 11/523,926.
Notice of Allowance Dated Jun. 7, 2012; U.S. Appl. No. 11/592,819.
Notice of Allowance Dated Mar. 18, 2013; U.S. Appl. No. 11/588,177, filed Oct. 24, 2006.
Notice of Allowance Dated Mar. 4, 2011; U.S. Appl. No. 11/586,825.
Notice of Allowance Dated Mar. 7, 2013; U.S. Appl. No. 11/591,629, filed Nov. 1, 2006.
Notice of Allowance Dated May 1, 2012; U.S. Appl. No. 12/650,068.
Notice of Allowance Dated May 10, 2012; U.S. Appl. No. 11/523,830.
Notice of Allowance Dated May 10, 2012; U.S. Appl. No. 11/592,076.
Notice of Allowance Dated May 10, 2013; U.S. Appl. No. 12/650,068, filed Dec. 30, 2009.
Notice of Allowance Dated May 12, 2011; U.S. Appl. No. 11/586,756.
Notice of Allowance Dated May 15, 2012; U.S. Appl. No. 11/586,756, filed Oct. 24, 2006.
Notice of Allowance Dated May 15, 2012; U.S. Appl. No. 11/586,756.
Notice of Allowance Dated May 16, 2013; U.S. Appl. No. 111523,950, filed Sep. 19, 2006.
Notice of Allowance Dated May 23, 2013; U.S. Appl. No. 11/591,857, filed Nov. 1, 2006.
Notice of Allowance Dated May 25, 2012; U.S. Appl. No. 11/591,857.
Notice of Allowance Dated May 30, 2012; Appl. No. 11/591,685.
Notice of Allowance Dated May 5, 2011; U.S. Appl. No. 11/523,830.
Notice of Allowance Dated May 8, 2013; U.S. Appl. No. 11/591,685, filed Nov. 1, 2006.
Notice of Allowance Dated May 8, 2013; U.S. Appl. No. 111592,819, filed Nov. 2, 2006.
Notice of Allowance Dated Nov. 20, 2012; U.S. Appl. No. 11/586,756.
Notice of Allowance Dated Oct. 12, 2012; U.S. Appl. No. 11/586,825.
Notice of Allowance Dated Oct. 5, 2012; U.S. Appl. No. 11/592,819.
Notice of Allowance Dated Sep. 12, 2012; U.S. Appl. No. 11/523,926.
Notice of Allowance Dated Sep. 14, 2012; U.S. Appl. No. 11/588,177.
Notice of Allowance Dated Sep. 17, 2012; U.S. Appl. No. 12/650,068.
Notice of Allowance Dated Sep. 18, 2012; U.S. Appl. No. 11/591,857.
Notice of Allowance Dated Sep. 26, 2012; U.S. Appl. No. 11/591,685.
Notice of Allowance Dated Sep. 3, 2009; U.S. Appl. No. 11/523,950.
Notice of Allowance U.S. Appl. No. 11/523,830, dated Jan. 20, 2011.
Notice of Allowance U.S. Appl. No. 11/523,830, dated Jun. 28, 2010.
Notice of Allowance U.S. Appl. No. 11/523,830, dated Sep. 2, 2010.
Notice of Allowance U.S. Appl. No. 11/523,926, dated Jul. 9, 2010.
Notice of Allowance U.S. Appl. No. 11/523,926, dated Mar. 29, 2010.
Notice of Allowance U.S. Appl. No. 11/523,926, dated Oct. 27, 2010.
Notice of Allowance U.S. Appl. No. 11/523,950, dated Jul. 21, 2010.
Notice of Allowance U.S. Appl. No. 11/523,950, dated Nov. 3, 2010.
Notice of Allowance U.S. Appl. No. 11/586,756, dated Dec. 27, 2010.
Notice of Allowance U.S. Appl. No. 11/586,825, dated Aug. 16, 2010.
Notice of Allowance U.S. Appl. No. 11/586,825, dated Nov. 26, 2010.
Notice of Allowance U.S. Appl. No. 11/586,826, dated Dec. 14, 2009.
Notice of Allowance U.S. Appl. No. 11/586,826, dated Jun. 22, 2009.
Notice of Allowance U.S. Appl. No. 11/592,076, dated Aug. 13, 2010.
Notice of Allowance U.S. Appl. No. 11/592,076, dated Jan. 29, 2010.
Notice of Allowance U.S. Appl. No. 11/592,076, dated May 4, 2010.
Notice of Allowance U.S. Appl. No. 11/592,076, dated Nov. 26, 2010.
Notice of Allowance U.S. Appl. No. 11/592,819, dated Nov. 23, 2010.
Notice of Allowance U.S. Appl. No. 11/592,819, dated Oct. 16, 2009.
Notice of Allowance, Mailed Apr. 19, 2011; U.S. Appl. No. 11/592,819.
Notice of Allowance, Mailed Aug. 23, 2011; U.S. Appl. No. 11/523,926.
Notice of Allowance, Mailed Aug. 25, 2011; U.S. Appl. No. 11/586,756.
Notice of Allowance, Mailed Aug. 30, 2011; U.S. Appl. No. 11/523,950.
Notice of Allowance, Mailed Aug. 9, 2011; U.S. Appl. No. 11/586,825.
Notice of Allowance, Mailed Dec. 27, 2011; U.S. Appl. No. 11/586,826.
Notice of Allowance, Mailed Dec. 8, 2011; U.S. Appl. No. 11/586,825.
Notice of Allowance, Mailed Dec. 9, 2011; U.S. Appl. No. 11/592,819.
Notice of Allowance, Mailed Feb. 10, 2012; U.S. Appl. No. 11/591,857.
Notice of Allowance, Mailed Feb. 16, 2011; U.S. Appl. No. 11/586,826.
Notice of Allowance, Mailed Feb. 2, 2012; U.S. Appl. No. 11/523,830.
Notice of Allowance, Mailed Feb. 22, 2012; U.S. Appl. No. 11/591,685.
Notice of Allowance, Mailed Feb. 24, 2012; U.S. Appl. No. 11/523,926.
Notice of Allowance, Mailed Feb. 3, 2011; U.S. Appl. No. 11/523,926.
Notice of Allowance, Mailed Jan. 13, 2012; U.S. Appl. No. 11/586,756.
Notice of Allowance, Mailed Jan. 27, 2012; U.S. Appl. No. 11/592,076.
Notice of Allowance, Mailed Jul. 21, 2011; U.S. Appl. No. 11/523,830.
Notice of Allowance, Mailed Jul. 21, 2011; U.S. Appl. No. 11/591,857.
Notice of Allowance, Mailed Jul. 26, 2011; U.S. Appl. No. 11/586,826.
Notice of Allowance, Mailed Jun. 16, 2011; U.S. Appl. No. 11/586,825.
Notice of Allowance, Mailed Jun. 29, 2011; U.S. Appl. No. 11/592,076.
Notice of Allowance, Mailed Jun. 9, 2011; U.S. Appl. No. 11/523,950.
Notice of Allowance, Mailed Mar. 17, 2011; U.S. Appl. No. 11/592,076.
Notice of Allowance, Mailed Mar. 18, 2011; U.S. Appl. No. 11/591,857.
Notice of Allowance, Mailed Mar. 21, 2012; U.S. Appl. No. 11/586,825.
Notice of Allowance, Mailed May 23, 2011; U.S. Appl. No. 11/523,926.
Notice of Allowance, Mailed Nov. 14, 2011; U.S. Appl. No. 11/523,950.
Notice of Allowance, Mailed Oct. 14, 2011; U.S. Appl. No. 11/592,076.
Notice of Allowance, Mailed Oct. 26, 2011; U.S. Appl. No. 11/523,830.
Notice of Allowance, Mailed Oct. 28, 2011; U.S. Appl. No. 11/523,926.
Notice of Allowance, Mailed Oct. 28, 2011; U.S. Appl. No. 11/591,857.
Notice of Allowance, Mailed Sep. 7, 2011; U.S. Appl. No. 11/592,819.
Notice of Allowance; Mail Date Dec. 14, 2009; U.S. Appl. No. 11/586,826.
Notice of Allowance; Mail Date Jan. 19, 2010; U.S. Appl. No. 11/592,819.
Notice of Allowance; Mail Date Jan. 29, 2010; U.S. Appl. No. 11/592,076.
Notice of Allowance; Mail Date Jun. 22, 2009; U.S. Appl. No. 11/586,826.
Office Action U.S. Appl. No. 11/523,830, dated Mar. 16, 2010.
Office Action U.S. Appl. No. 11/523,926, dated Apr. 10, 2009.
Office Action U.S. Appl. No. 11/523,926, dated Oct. 1, 2009.
Office Action U.S. Appl. No. 11/523,926, dated Sep. 19, 2008.
Office Action U.S. Appl. No. 11/586,756, dated Aug. 3, 2010.
Office Action U.S. Appl. No. 11/586,825, dated Feb. 22, 2010.
Office Action U.S. Appl. No. 11/591,629, dated May 27, 2010.
Office Action U.S. Appl. No. 11/591,629, dated Nov. 3, 2010.
Office Action U.S. Appl. No. 11/591,685, dated May 24, 2010.
Office Action U.S. Appl. No. 11/591,685, dated Oct. 27, 2010.
Office Action U.S. Appl. No. 11/591,857, dated Dec. 7, 2010.
Office Action U.S. Appl. No. 11/592,106, dated Dec. 16, 2010.
Office Action U.S. Appl. No. 11/592,106, dated Jun. 25, 2010.
Office Action U.S. Appl. No. 11/592,780, dated Apr. 28, 2010.
Office Action U.S. Appl. No. 11/592,780, dated Oct. 13, 2010.
Office Action U.S. Appl. No. 11/592,819, dated Mar. 17, 2010.
Ooi, (Fault Tolerant Architecture in a cache memory control LSI), IEEE, pp. 507-514; Apr. 1992.
Oracle, (Oracle 8i Parallel server), 1999, Oracle, Release 2 (8.1.6) 1-216; Dec. 1999.
Osronline, (The Basics: So what is a page fault?) May 2003, p. 1-2.
PCMAG (Definition of: Page fault) PCMag, 1 Page; Mar. 2009.
Restriction Requirement Dated Apr. 27, 2009; U.S. Appl. No. 11/591,857.
Restriction Requirement; Mail Date Apr. 27, 2009; U.S. Appl. No. 11/591,857.
Restriction Requirement; Mail Date Apr. 28, 2009; U.S. Appl. No. 11/592,076.
Restriction U.S. Appl. No. 11/591,857, dated Apr. 27, 2009.
Restriction U.S. Appl. No. 11/592,076, dated Apr. 28, 2009.
Restriction U.S. Appl. No. 12/650,068, dated Aug. 10, 2010.
Shalan. (Dynamic Memory Management for embedded real-time multiprocessor system on a chip), ACM. pp. 180-186; Nov. 2000.
Shalan. (Dynamic Memory Management for embedded real-time multiprocessor system on a chip), Georgia Inst. Of Tech. 1-118; Nov. 2003.
Wikipedia, (CPU Cache Definition), www.wikipedia.com, pp. 1-16, Jan. 26, 2010.
Wikipedia, (Page Fault definition) Wikipedia, pp. 1-4 ; Mar. 2009.
Wikipedia, Memory Address, Oct. 29, 2010, pp. 1-4, www.wikipedia.com.
Wikipedia, Physical Address, Apr. 17, 2010, pp. 1-2, www.wikipedia.com.

Cited By (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20130031332A1 (en) * 2011-07-26 2013-01-31 Bryant Christopher D Multi-core shared page miss handler
US9892056B2 (en) 2011-07-26 2018-02-13 Intel Corporation Multi-core shared page miss handler
US9892059B2 (en) 2011-07-26 2018-02-13 Intel Corporation Multi-core shared page miss handler
US9921968B2 (en) 2011-07-26 2018-03-20 Intel Corporation Multi-core shared page miss handler
US9921967B2 (en) * 2011-07-26 2018-03-20 Intel Corporation Multi-core shared page miss handler
US20160170888A1 (en) * 2014-12-10 2016-06-16 Intel Corporation Interruption of a page miss handler
US9875187B2 (en) * 2014-12-10 2018-01-23 Intel Corporation Interruption of a page miss handler
US9672159B2 (en) * 2015-07-02 2017-06-06 Arm Limited Translation buffer unit management

Similar Documents

Publication Publication Date Title
US8504794B1 (en) Override system and method for memory access management
US8347065B1 (en) System and method for concurrently managing memory access requests
US8359454B2 (en) Memory access techniques providing for override of page table attributes
US8145876B2 (en) Address translation with multiple translation look aside buffers
US8707011B1 (en) Memory access techniques utilizing a set-associative translation lookaside buffer
US20070067505A1 (en) Method and an apparatus to prevent over subscription and thrashing of translation lookaside buffer (TLB) entries in I/O virtualization hardware
US20180024940A1 (en) Systems and methods for accessing a unified translation lookaside buffer
US8994741B2 (en) Streaming translation in display pipe
US8601223B1 (en) Techniques for servicing fetch requests utilizing coalesing page table entries
US8706975B1 (en) Memory access management block bind system and method
US20070061549A1 (en) Method and an apparatus to track address translation in I/O virtualization
US8868883B1 (en) Virtual memory management for real-time embedded devices
US20210089470A1 (en) Address translation methods and systems
US9110825B2 (en) Uncached static short address translation table in the cache coherent computer system
US11836079B2 (en) Storage management apparatus, storage management method, processor, and computer system
US10114761B2 (en) Sharing translation lookaside buffer resources for different traffic classes
KR101893966B1 (en) Memory management method and device, and memory controller
US8700883B1 (en) Memory access techniques providing for override of a page table
US8607008B1 (en) System and method for independent invalidation on a per engine basis
US8347064B1 (en) Memory access techniques in an aperture mapped memory space
US7174429B2 (en) Method for extending the local memory address space of a processor
CN115481054A (en) Data processing method, device and system, system-level SOC chip and computer equipment
US8533425B1 (en) Age based miss replay system and method
US8700865B1 (en) Compressed data access system and method
US6851038B1 (en) Background fetching of translation lookaside buffer (TLB) entries

Legal Events

Date Code Title Description
AS Assignment

Owner name: NVIDIA CORPORATION, CALIFORNIA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:YUAN, LINFGENG;REEL/FRAME:018503/0087

Effective date: 20061031

STCF Information on status: patent grant

Free format text: PATENTED CASE

FPAY Fee payment

Year of fee payment: 4

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Year of fee payment: 8