US8339474B2 - Gain controlled threshold in denoising filter for image signal processing - Google Patents

Gain controlled threshold in denoising filter for image signal processing Download PDF

Info

Publication number
US8339474B2
US8339474B2 US12/194,697 US19469708A US8339474B2 US 8339474 B2 US8339474 B2 US 8339474B2 US 19469708 A US19469708 A US 19469708A US 8339474 B2 US8339474 B2 US 8339474B2
Authority
US
United States
Prior art keywords
information
gain
image
image information
filter
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Fee Related, expires
Application number
US12/194,697
Other versions
US20100045820A1 (en
Inventor
Yolanda Prieto
Miles A. Sakauye
Yong Yan
Arnold W. Yanof
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Shenzhen Xinguodu Tech Co Ltd
NXP BV
North Star Innovations Inc
Original Assignee
Freescale Semiconductor Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Freescale Semiconductor Inc filed Critical Freescale Semiconductor Inc
Priority to US12/194,697 priority Critical patent/US8339474B2/en
Assigned to FREESCALE SEMICONDUCTOR, INC. reassignment FREESCALE SEMICONDUCTOR, INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: SAKAUYE, MILES A., YANOF, ARNOLD W., PRIETO, YOLANDA, YAN, YONG
Assigned to CITIBANK, N.A. reassignment CITIBANK, N.A. SECURITY AGREEMENT Assignors: FREESCALE SEMICONDUCTOR, INC.
Publication of US20100045820A1 publication Critical patent/US20100045820A1/en
Assigned to CITIBANK, N.A., AS COLLATERAL AGENT reassignment CITIBANK, N.A., AS COLLATERAL AGENT SECURITY AGREEMENT Assignors: FREESCALE SEMICONDUCTOR, INC.
Application granted granted Critical
Publication of US8339474B2 publication Critical patent/US8339474B2/en
Assigned to CITIBANK, N.A., AS NOTES COLLATERAL AGENT reassignment CITIBANK, N.A., AS NOTES COLLATERAL AGENT SECURITY AGREEMENT Assignors: FREESCALE SEMICONDUCTOR, INC.
Assigned to CITIBANK, N.A., AS NOTES COLLATERAL AGENT reassignment CITIBANK, N.A., AS NOTES COLLATERAL AGENT SECURITY AGREEMENT Assignors: FREESCALE SEMICONDUCTOR, INC.
Assigned to FREESCALE SEMICONDUCTOR, INC. reassignment FREESCALE SEMICONDUCTOR, INC. PATENT RELEASE Assignors: CITIBANK, N.A., AS COLLATERAL AGENT
Assigned to FREESCALE SEMICONDUCTOR, INC. reassignment FREESCALE SEMICONDUCTOR, INC. PATENT RELEASE Assignors: CITIBANK, N.A., AS COLLATERAL AGENT
Assigned to MORGAN STANLEY SENIOR FUNDING, INC. reassignment MORGAN STANLEY SENIOR FUNDING, INC. ASSIGNMENT AND ASSUMPTION OF SECURITY INTEREST IN PATENTS Assignors: CITIBANK, N.A.
Assigned to MORGAN STANLEY SENIOR FUNDING, INC. reassignment MORGAN STANLEY SENIOR FUNDING, INC. ASSIGNMENT AND ASSUMPTION OF SECURITY INTEREST IN PATENTS Assignors: CITIBANK, N.A.
Assigned to NORTH STAR INNOVATIONS INC. reassignment NORTH STAR INNOVATIONS INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: FREESCALE SEMICONDUCTOR, INC.
Assigned to MORGAN STANLEY SENIOR FUNDING, INC. reassignment MORGAN STANLEY SENIOR FUNDING, INC. SECURITY AGREEMENT SUPPLEMENT Assignors: NXP B.V.
Assigned to MORGAN STANLEY SENIOR FUNDING, INC. reassignment MORGAN STANLEY SENIOR FUNDING, INC. CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE APPLICATION 12092129 PREVIOUSLY RECORDED ON REEL 038017 FRAME 0058. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY AGREEMENT SUPPLEMENT. Assignors: NXP B.V.
Assigned to NXP B.V. reassignment NXP B.V. PATENT RELEASE Assignors: MORGAN STANLEY SENIOR FUNDING, INC.
Assigned to NXP, B.V., F/K/A FREESCALE SEMICONDUCTOR, INC. reassignment NXP, B.V., F/K/A FREESCALE SEMICONDUCTOR, INC. RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: MORGAN STANLEY SENIOR FUNDING, INC.
Assigned to NXP B.V. reassignment NXP B.V. RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: MORGAN STANLEY SENIOR FUNDING, INC.
Assigned to MORGAN STANLEY SENIOR FUNDING, INC. reassignment MORGAN STANLEY SENIOR FUNDING, INC. CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE PATENTS 8108266 AND 8062324 AND REPLACE THEM WITH 6108266 AND 8060324 PREVIOUSLY RECORDED ON REEL 037518 FRAME 0292. ASSIGNOR(S) HEREBY CONFIRMS THE ASSIGNMENT AND ASSUMPTION OF SECURITY INTEREST IN PATENTS. Assignors: CITIBANK, N.A.
Assigned to MORGAN STANLEY SENIOR FUNDING, INC. reassignment MORGAN STANLEY SENIOR FUNDING, INC. CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE APPLICATION 12681366 PREVIOUSLY RECORDED ON REEL 038017 FRAME 0058. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY AGREEMENT SUPPLEMENT. Assignors: NXP B.V.
Assigned to MORGAN STANLEY SENIOR FUNDING, INC. reassignment MORGAN STANLEY SENIOR FUNDING, INC. CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE APPLICATION 12681366 PREVIOUSLY RECORDED ON REEL 039361 FRAME 0212. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY AGREEMENT SUPPLEMENT. Assignors: NXP B.V.
Assigned to SHENZHEN XINGUODU TECHNOLOGY CO., LTD. reassignment SHENZHEN XINGUODU TECHNOLOGY CO., LTD. CORRECTIVE ASSIGNMENT TO CORRECT THE TO CORRECT THE APPLICATION NO. FROM 13,883,290 TO 13,833,290 PREVIOUSLY RECORDED ON REEL 041703 FRAME 0536. ASSIGNOR(S) HEREBY CONFIRMS THE THE ASSIGNMENT AND ASSUMPTION OF SECURITY INTEREST IN PATENTS.. Assignors: MORGAN STANLEY SENIOR FUNDING, INC.
Assigned to NXP B.V. reassignment NXP B.V. RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: MORGAN STANLEY SENIOR FUNDING, INC.
Assigned to MORGAN STANLEY SENIOR FUNDING, INC. reassignment MORGAN STANLEY SENIOR FUNDING, INC. CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE APPLICATION 12298143 PREVIOUSLY RECORDED ON REEL 038017 FRAME 0058. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY AGREEMENT SUPPLEMENT. Assignors: NXP B.V.
Assigned to MORGAN STANLEY SENIOR FUNDING, INC. reassignment MORGAN STANLEY SENIOR FUNDING, INC. CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE APPLICATION 12298143 PREVIOUSLY RECORDED ON REEL 039361 FRAME 0212. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY AGREEMENT SUPPLEMENT. Assignors: NXP B.V.
Assigned to MORGAN STANLEY SENIOR FUNDING, INC. reassignment MORGAN STANLEY SENIOR FUNDING, INC. CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE APPLICATION 12298143 PREVIOUSLY RECORDED ON REEL 042762 FRAME 0145. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY AGREEMENT SUPPLEMENT. Assignors: NXP B.V.
Assigned to MORGAN STANLEY SENIOR FUNDING, INC. reassignment MORGAN STANLEY SENIOR FUNDING, INC. CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE APPLICATION 12298143 PREVIOUSLY RECORDED ON REEL 042985 FRAME 0001. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY AGREEMENT SUPPLEMENT. Assignors: NXP B.V.
Assigned to MORGAN STANLEY SENIOR FUNDING, INC. reassignment MORGAN STANLEY SENIOR FUNDING, INC. CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE APPLICATION 11759915 AND REPLACE IT WITH APPLICATION 11759935 PREVIOUSLY RECORDED ON REEL 037486 FRAME 0517. ASSIGNOR(S) HEREBY CONFIRMS THE ASSIGNMENT AND ASSUMPTION OF SECURITY INTEREST IN PATENTS. Assignors: CITIBANK, N.A.
Assigned to NXP B.V. reassignment NXP B.V. CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE APPLICATION 11759915 AND REPLACE IT WITH APPLICATION 11759935 PREVIOUSLY RECORDED ON REEL 040928 FRAME 0001. ASSIGNOR(S) HEREBY CONFIRMS THE RELEASE OF SECURITY INTEREST. Assignors: MORGAN STANLEY SENIOR FUNDING, INC.
Assigned to NXP, B.V. F/K/A FREESCALE SEMICONDUCTOR, INC. reassignment NXP, B.V. F/K/A FREESCALE SEMICONDUCTOR, INC. CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE APPLICATION 11759915 AND REPLACE IT WITH APPLICATION 11759935 PREVIOUSLY RECORDED ON REEL 040925 FRAME 0001. ASSIGNOR(S) HEREBY CONFIRMS THE RELEASE OF SECURITY INTEREST. Assignors: MORGAN STANLEY SENIOR FUNDING, INC.
Expired - Fee Related legal-status Critical Current
Adjusted expiration legal-status Critical

Links

Images

Classifications

    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04NPICTORIAL COMMUNICATION, e.g. TELEVISION
    • H04N23/00Cameras or camera modules comprising electronic image sensors; Control thereof
    • H04N23/70Circuitry for compensating brightness variation in the scene
    • H04N23/72Combination of two or more compensation controls
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04NPICTORIAL COMMUNICATION, e.g. TELEVISION
    • H04N23/00Cameras or camera modules comprising electronic image sensors; Control thereof
    • H04N23/80Camera processing pipelines; Components thereof
    • H04N23/81Camera processing pipelines; Components thereof for suppressing or minimising disturbance in the image signal generation

Definitions

  • the present invention relates in general to image noise reduction, and more specifically to a gain controlled threshold in a denoising filter for image signal processing.
  • Noise reduction is a key component in any imaging system.
  • Noise filtering may be applied at various steps of an image signal processing (ISP) chain.
  • ISP image signal processing
  • post-processing at the output of the ISP chain, denoising reduces any residual noise prior to encoding.
  • Noise in the image is caused by many factors including noise generated by the sensor and in the ISP chain.
  • external manual control by the user was used to adjust parameters in the processing chain including those associated with denoising filters.
  • the user made external adjustments in an attempt to improve the quality of the image displayed on the camera monitor. Such subjective manual adjustment was inconvenient, time-consuming, and error prone often resulting in less than optimal image quality.
  • FIG. 1 is a simplified block diagram of an image processing system implemented according to an exemplary embodiment, which applies a gain controlled threshold value (TH) in a denoising filter to reduce noise and increase quality of processed images;
  • TH gain controlled threshold value
  • FIG. 2 is a block diagram providing additional details of the ISP circuit coupled to a converter and a denoising filter implemented according to an exemplary embodiment
  • FIG. 3 shows a table mapping the light levels (lux), the individual color component values G R , G Gr , G Gb , and G B , and the corresponding total gain G T with the corresponding gamma ( ⁇ ) and select SEL values; and
  • FIG. 4 is a block diagram illustrating a converter implemented according to an alternative embodiment of the converter of FIG. 2 which may be used as the converter of FIG. 1 .
  • FIG. 1 is a simplified block diagram of an image processing system 100 implemented according to an exemplary embodiment, which applies a gain controlled threshold value (TH) in a denoising filter 113 to reduce noise and increase quality of processed images.
  • Input light signals are focused by a lens 101 onto an image sensor 103 .
  • the image sensor 103 is any suitable type of device for sensing an image or video as known to those skilled in the art, such as a CMOS (complementary metal oxide semiconductor) array or CCD (charged-coupled device) array or the like.
  • the image sensor 103 outputs raw image (RI) information, which is provided to an input of an analog gain circuit 105 .
  • CMOS complementary metal oxide semiconductor
  • CCD charged-coupled device
  • the image sensor 103 typically has a maximum resolution capability although the resolution of the system may be reduced so that the RI information has a lower resolution.
  • the analog gain circuit 105 amplifies the RI information and provides amplified image information to an input of an analog to digital (A/D) converter 107 .
  • the A/D converter 107 digitizes the analog image information and provides digital image information to an input of a digital gain circuit 109 .
  • the digital gain circuit 109 digitally amplifies the digital image information and provides gain adjusted image (GAI) information to an input of an image signal processor (ISP) circuit 111 .
  • GAI gain adjusted image
  • the ISP circuit 111 performs various signal processing functions on the GAI information for ultimately providing a processed image signal to an input of the denoising filter 113 and to one data input of a two-input multiplexer (MUX) 115 .
  • the output of the denoising filter 113 provides a filtered image signal to the other data input of the MUX 115 , having its output providing a selected output image signal.
  • the MUX 115 receives a select signal SEL at its select input.
  • the output image may be provided to a camera monitor or the like (e.g., liquid crystal display or LCD monitor or the like, not shown), or may be stored, or otherwise may be encoded depending upon the particular configuration.
  • the ISP circuit 111 evaluates the GAI information and adaptively adjusts the integration time (I) and gain information (GI) stored in a memory 117 .
  • the gain information GI includes an analog gain (G A ) and a digital gain (G D ).
  • the adjusted integration time I is fed back to the image sensor 103 to adjust the amount of time for which the image sensor 103 is exposed per image frame.
  • the ISP circuit 111 further adjusts the analog gain G A applied by the analog gain circuit 105 and adjusts the digital gain G D applied by the digital gain circuit 109 . In this manner, the I, G A , and G D signals are adjusted in a feedback loop for automatic exposure and gain adjustment of the input image.
  • the integration time I is not considered part of the gain information GI although it may affect the amount of gain applied. For example, in lower light conditions the integration time I may be increased to increase the amount of light to the image sensor 103 which enables reduction of the amount of gain applied to the input image. It is noted, however, that it may be desired to keep the integration time I as small as possible in an effort to keep the frame rate as high as possible to avoid other problematic issues, such as blurring of the image.
  • the ISP circuit 111 increases the analog gain G A and the digital gain G D in an attempt to achieve the desired gain level.
  • noise is introduced into the image signal at various stages of the image processing system 100 .
  • the noise level is a function of various factors, including factors associated with the image sensor 103 (e.g., type, resolution, quality, etc.), the level of illumination (“lux” level) of the input image, image color factors, image frequency factors, the amount of analog gain (noise level increases with increased analog gain), quantization error in the A/D converter 107 , amount of digital gain (noise level increases with increased digital gain), noise internally generated by processing within the ISP circuit 111 , etc.
  • the processed image at the output of the ISP circuit 111 contains a certain level of noise.
  • the denoising filter 113 filters the processed image to provide a filtered image with a reduced amount of noise to provide an improved image.
  • the gain information including the analog gain G A and the digital gain G D , may be used to provide an appropriate threshold value TH applied to the denoising filter 113 to reduce noise and improve image quality.
  • the analog gain G A and the digital gain G D are provided to respective inputs of a converter circuit 119 .
  • the converter circuit 119 outputs the threshold value TH to the denoising filter 113 based on the gain information provided by the ISP circuit 111 .
  • the denoising filter 113 filters the processed image based on the provided threshold value TH to provide the filtered image at optimized image quality.
  • the denoising filter 113 may be bypassed. In one embodiment, for example, certain levels of the threshold value corresponding to minimal filtering such that denoise filtering is unnecessary or otherwise not desired. For example, if the processed image quality is sufficiently high, additional denoise filtering may actually depreciate image quality (e.g., cause image blurring and the like).
  • the converter circuit 119 provides a select (SEL) signal which is provided to a select input of the MUX 115 for selecting between the processed image signal and the filtered image signal.
  • certain levels of the threshold value TH indicate that filtering is desired so that the converter circuit 119 asserts the SEL signal to select the filtered image signal. If the threshold value TH indicates that filtering is not desired or otherwise unnecessary, then the converter circuit 119 asserts the SEL signal to select the processed image signal to bypass filtering.
  • the level of illumination of the input image has a relatively high impact on the noise level of the processed image.
  • the gain levels and amount of processing is minimized so that the relative noise level of the image is reduced.
  • gain levels are increased, and additional processing noise is introduced resulting in relative high noise level of the processed image.
  • the gain values G A and G D are mapped to a particular lux level or range of lux levels of the input image.
  • a lux level greater than or equal to a particular lux threshold (LTH) indicates that filtering is not necessary or otherwise not desired.
  • denoise filtering may blur an image with a relatively high illumination (e.g., ⁇ LTH lux).
  • a relatively high illumination e.g., ⁇ LTH lux
  • denoise filtering using the threshold value TH is applied to the image.
  • LTH 300.
  • the RI information is in the form of raw Bayer data as understood by those skilled in the art in which raw Bayer data includes red, green and blue color components. It is noted that alternative input image data formats other than the Bayer pattern are contemplated including those currently available and those newly developed in the future.
  • the Bayer pattern is used for purposes of illustration.
  • the GAI information is a gain adjusted Bayer image. According to the Bayer image configuration, every other pixel row of each frame includes red and green color components (e.g., RGRGRG . . . ) and the remaining alternating rows include blue and green color components (e.g., GBGBGB . . . ).
  • the raw Bayer data includes four separate color component channels, including a Gr channel for green components in each red/green row, a Gb channel for green components in each green/blue row, an R channel for the red components and a B channel for the blue components.
  • the analog gain G A includes four separate analog gain values including two green analog gain values G GrA and G GbA , a red analog gain component G RA , and a blue analog gain component G BA .
  • the digital gain G D includes four corresponding digital gain values including two green digital gain values G GrD and G GbD , a red digital gain component G RD , and a blue digital gain component G BD .
  • the integration time I is fed back to the image sensor 103 to adjust the frame rate as previously described.
  • the four analog gain values are fed back to adjust four different analog gain channels within the analog gain circuit 105 associated with the four color components, respectively.
  • the four digital gain values are fed back to adjust four different digital gain channels within the digital gain circuit 109 associated with the four color components, respectively.
  • the total gain G T is associated with the conversion to luma components (Y) as noted below in which the individual color components are weighted relative to each other.
  • the coefficients 77, 150, and 29 are exemplary only and other coefficients may be used depending upon various factors, such as the particular implementation, equipment, data sensors, input image format, etc.
  • the threshold TH may further be determined by a subband size N for wavelet-based filtering.
  • N a subband size for wavelet-based filtering.
  • the initial subband size is based on the largest of the two dimensions of the image sensor 103 .
  • the dimension is divided by two so that the resulting subband size is divided by four for each progressive wavelet level for 2-D wavelet decomposition.
  • the subband size N therefore, is determined by the image resolution and the decomposition level, where the image resolution and decomposition level may be provided by the camera or other equipment incorporating the image processing system 100 .
  • the subband size N may be conveyed internally by mapping resolution or may otherwise be user-defined.
  • the subband size N is also shown provided to the denoising filter 113 .
  • the image processing system 100 may be implemented as any combination of hardware and software.
  • the image sensor 103 , the analog and digital gain circuits 105 and 109 , the A/D converter 107 and the ISP circuit 111 are implemented in hardware.
  • the memory 117 may be implemented using any suitable type of memory device, such as random access memory (RAM), double data rate (DDR) memory, synchronous dynamic RAM (SDRAM), embedded DRAM (EDRAM), synchronous RAM (SRAM), registers, etc.
  • RAM random access memory
  • DDR double data rate
  • SDRAM synchronous dynamic RAM
  • EDRAM embedded DRAM
  • SRAM synchronous RAM
  • registers etc.
  • the integration time and each gain value is stored and updated within a register and fed back to the gain blocks and the gain values are forwarded to the converter 119 .
  • the converter 119 and the denoising filter 113 may also be implemented as any combination of hardware and software depending upon the particular configuration.
  • the converter 119 includes a memory including a lookup table which provides the SEL and TH values based on the combination of the G A and G D values received from the ISP circuit 111 .
  • the values stored in the lookup table are determined empirically for a given type of image sensor. For example, a series of images with various lighting conditions are processed through the image processing system 100 during off-line experimentation to vary the I, G A and G D values across respective ranges and the TH level providing the best filtered image is stored.
  • FIG. 2 is a block diagram providing additional details of the ISP circuit 111 coupled to a converter 210 and a denoising filter 214 implemented according to an exemplary embodiment.
  • the converter 210 illustrates an exemplary embodiment of the converter 119 and the denoising filter 214 illustrates and exemplary embodiment of the denoising filter 113 .
  • the GAI information is provided to an input of a color processing circuit 201 and to an input of an RGB statistics circuit 203 .
  • the color processor circuit 201 incorporates various color processing functions, such as, for example, a demosaicing function, gamma color correction, color space conversion (CSC), etc.
  • the demosaicing function interpolates the RG and GB components into RGB components or pixels as understood by those skilled in the art.
  • the color space conversion converts the RGB components into luma (Y) and chrominance (UV) components.
  • the luma component Y is provided to a luminance histogram circuit 207
  • the YUV components are provided to remaining ISP circuitry 205 for further ISP processing as understood by those skilled in the art.
  • the remaining ISP circuitry 205 provides the processed image to the input of the denoising filter 214 .
  • the RGB statistics circuit 203 determines average values, minimum values, maximum values, etc. of the RGB color components of the GAI information and provides statistical information ST to an input of an automatic white balance and automatic exposure control (AWB/AEC) circuit 209 .
  • AVB/AEC automatic white balance and automatic exposure control
  • the luminance histogram circuit 207 determines and provides light intensity (LI) information to another input of the AWB/AEC circuit 209 .
  • the LI information is in the form of a luminance histogram which identifies the number of pixels or components at each of a spectrum of light intensity levels.
  • the AWB/AEC circuit 209 uses the RGB statistics ST and the LI information to calculate appropriate values for the integration time and individual gain values of the gain information GI.
  • the AWB/AEC circuit 209 updates the integration time and the analog and digital gain components stored within the memory 117 , which outputs the updated integration time to the image sensor 103 , and which outputs the gain information GI to the analog and digital gain circuits 105 and 109 , and the converter 210 as previously described.
  • the gain information GI is provided to an index circuit 212 which converts the gain information GI received from the ISP 111 to the total gain value G T .
  • the gain value GT is used as an index provided to an input of a lookup table 211 storing noise characteristic estimates or gamma ( ⁇ ) values and corresponding SEL values.
  • the total gain G T is determined from these values and used as an index to map to the corresponding gamma value.
  • the index circuit 212 may be implemented in any of many different ways. In one embodiment, for example, the index circuit 212 calculates the individual component gain values according to the equations 1-4, averages the green gain values according to equation (5), and then calculates the total gain according to equation (6).
  • the selected gamma value ⁇ is provided to one input of a threshold circuit 213 which receives the subband size N at another input and which provides the threshold value TH at its output.
  • the converter 119 is a lookup table directly mapping the gain information GI to the threshold values in which the subband size N is used as part of the input index rather than to a separate threshold circuit.
  • the denoising filter 214 is implemented as a wavelet-based denoising filter including a forward discrete wavelet transform filter 215 , a threshold application circuit 217 , and a inverse discrete wavelet transform filter 219 .
  • the processed image is provided to an input of the forward discrete wavelet transform filter 215 , which receives the subband size N via another input and which outputs a series of wavelet (W) values collectively forming a wavelet transform representation of the processed image.
  • the wavelet values W are provided to an input of the threshold application circuit 217 , which receives the threshold value TH via another input and which provides adjusted wavelet values AW to an input of the inverse discrete wavelet transform filter 219 .
  • the inverse discrete wavelet transform filter 219 converts the adjusted wavelet values AW into the low lux filtered image.
  • the threshold application circuit 217 replaces each of the wavelet values AW that are less than the threshold value TH with a corresponding zero (0) value.
  • the wavelet values W that are equal to or greater than the threshold value TH pass through the threshold application circuit 217 unmodified.
  • the forward and inverse discrete wavelet transforms can be implemented as separable transforms, or as 2-Dimensional transformation, or as a filter bank.
  • FIG. 3 shows a table 300 mapping the light levels (lux), the individual color component values G R , G Gr , G Gb , and G B , and the corresponding total gain G T with the corresponding gamma value ⁇ and select SEL values.
  • the amount of gamma is empirically determined at each of different light levels. The total gain calculation is then used to determine the corresponding location within the table 300 . In one embodiment, if the actual determined total gain value falls between values in the table, the actual gamma value may be determined by interpolation. For example, if the total gain is about 19, then the gamma value is about 4.
  • the gamma value is one (1) and denoise filtering is bypassed.
  • the SEL value for 300 lux or more is “0” indicating selection of the processed image rather than the filtered image.
  • the gamma value is greater than one and denoise filtering is selected.
  • the SEL value for light level less than 300 lux is “1” so that the filtered image is selected.
  • subband size N may be incorporated into the table 300 and that gain may also be mapped directly to the threshold value rather than to gamma values.
  • the index circuit 212 may be incorporated into the gamma conversion circuit 403 providing a direct conversion between the gain information GI and the gamma value ⁇ .
  • the gamma ⁇ is provided to the threshold circuit 213 to determine the corresponding threshold value TH.
  • the conversion circuit 119 may be implemented as an arithmetic calculation circuit which converts the gain information GI directly to the gamma value ⁇ and which converts the gamma value ⁇ into the corresponding threshold value TH based on the provided subband size N.
  • L has a value of approximately 6.71.
  • the converter 401 has the advantage of replacing the memory circuitry implementing the lookup table 211 with a relatively simple arithmetic calculation circuit.
  • An image processing system includes an image processor, a converter and a filter.
  • the image processor receives first image information, processes the first image information into second image information, and extracts gain information from the first image information.
  • the converter converts the gain information into a filter threshold.
  • the filter filters the second image information using the filter threshold to provide filtered image information.
  • the gain information is indicative of the amount of illumination of the first image information and thus the noise level of the input image.
  • the gain information may include analog and digital gain information.
  • the converter may further provide a select value based on the gain information, where the select value is used to select between the second image information and the filtered image information.
  • the second image information may be selected when the gain information indicates sufficient illumination.
  • the converter may be a lookup table storing a filter threshold values based on the gain information.
  • the converter may alternatively be a lookup table storing a noise characteristic estimates based on the gain information and a threshold circuit.
  • the threshold circuit multiplies a selected noise characteristic estimate from the lookup table by a multiple based on a subband size to provide the filter threshold.
  • the converter may alternatively be an arithmetic calculation circuit which converts the gain information into a total gain, and which converts the total gain into a noise characteristic estimate. Alternatively, the arithmetic calculation circuit may directly convert to the filter threshold.
  • the filter may be a wavelet-based denoising filter.
  • the filter includes a forward discrete wavelet transform filter, a threshold circuit, and an inverse discrete wavelet transform filter.
  • the forward discrete wavelet transform filter provides wavelet values
  • the threshold circuit receives the wavelet values and provides adjusted wavelet values
  • the inverse discrete wavelet transform filter receives the adjusted wavelet values and provides the filtered image information.
  • a method of processing image information includes processing first image information into second image information, determining gain information from the first image information during processing, converting the gain information into a filter threshold, and filtering the second image information using the filter threshold to provide filtered image information.
  • the method may include selecting the filtered image information when the gain information indicates an illumination level below a predetermined illumination threshold, and selecting the second image information when the gain information indicates an illumination level above the predetermined threshold.
  • the method may include providing the gain information to a lookup table storing filter thresholds.
  • the method may include providing the gain information to a lookup table storing gamma values, and determining the filter threshold based on a selected gamma value and a subband size.
  • the method may include determining a total gain value from the gain information and converting the total gain value into a gamma value.
  • the method may include transforming the second image information into wavelet values, replacing wavelet values less than the filter threshold with a zero value and otherwise passing the wavelet values to provide adjusted wavelet values, and transforming the adjusted wavelet values into the filtered image information.

Abstract

An image processing system is disclosed which uses gain information from an input image to determine a threshold value used to filter the input image. The gain information is indicative of the amount of illumination of the input image and thus the noise level. The image processing system includes an image processor, a converter and a filter. The image processor receives and processes first image information into second image information and extracts the gain information from the first image information. The converter converts the gain information into a filter threshold, which is used by the filter to filter the second image information to provide filtered image information. The converter may include a lookup table storing noise characteristic estimates or the threshold values. The threshold values may further be based on subband size. The filter may be a wavelet-based transform denoising filter.

Description

BACKGROUND OF THE INVENTION
1. Field of the Invention
The present invention relates in general to image noise reduction, and more specifically to a gain controlled threshold in a denoising filter for image signal processing.
2. Description of the Related Art
Noise reduction is a key component in any imaging system. Noise filtering may be applied at various steps of an image signal processing (ISP) chain. In post-processing, at the output of the ISP chain, denoising reduces any residual noise prior to encoding. Noise in the image is caused by many factors including noise generated by the sensor and in the ISP chain. In conventional configurations, external manual control by the user was used to adjust parameters in the processing chain including those associated with denoising filters. When a conventional image processing system was used within a handheld camera, for example, the user made external adjustments in an attempt to improve the quality of the image displayed on the camera monitor. Such subjective manual adjustment was inconvenient, time-consuming, and error prone often resulting in less than optimal image quality.
BRIEF DESCRIPTION OF THE DRAWINGS
The benefits, features, and advantages of the present invention will become better understood with regard to the following description, and accompanying drawings where:
FIG. 1 is a simplified block diagram of an image processing system implemented according to an exemplary embodiment, which applies a gain controlled threshold value (TH) in a denoising filter to reduce noise and increase quality of processed images;
FIG. 2 is a block diagram providing additional details of the ISP circuit coupled to a converter and a denoising filter implemented according to an exemplary embodiment;
FIG. 3 shows a table mapping the light levels (lux), the individual color component values GR, GGr, GGb, and GB, and the corresponding total gain GT with the corresponding gamma (γ) and select SEL values; and
FIG. 4 is a block diagram illustrating a converter implemented according to an alternative embodiment of the converter of FIG. 2 which may be used as the converter of FIG. 1.
DETAILED DESCRIPTION
The following description is presented to enable one of ordinary skill in the art to make and use the present invention as provided within the context of a particular application and its requirements. Various modifications to the preferred embodiment will, however, be apparent to one skilled in the art, and the general principles defined herein may be applied to other embodiments. Therefore, the present invention is not intended to be limited to the particular embodiments shown and described herein, but is to be accorded the widest scope consistent with the principles and novel features herein disclosed.
FIG. 1 is a simplified block diagram of an image processing system 100 implemented according to an exemplary embodiment, which applies a gain controlled threshold value (TH) in a denoising filter 113 to reduce noise and increase quality of processed images. Input light signals are focused by a lens 101 onto an image sensor 103. The image sensor 103 is any suitable type of device for sensing an image or video as known to those skilled in the art, such as a CMOS (complementary metal oxide semiconductor) array or CCD (charged-coupled device) array or the like. The image sensor 103 outputs raw image (RI) information, which is provided to an input of an analog gain circuit 105. The image sensor 103 typically has a maximum resolution capability although the resolution of the system may be reduced so that the RI information has a lower resolution. The analog gain circuit 105 amplifies the RI information and provides amplified image information to an input of an analog to digital (A/D) converter 107. The A/D converter 107 digitizes the analog image information and provides digital image information to an input of a digital gain circuit 109. The digital gain circuit 109 digitally amplifies the digital image information and provides gain adjusted image (GAI) information to an input of an image signal processor (ISP) circuit 111. The ISP circuit 111 performs various signal processing functions on the GAI information for ultimately providing a processed image signal to an input of the denoising filter 113 and to one data input of a two-input multiplexer (MUX) 115. The output of the denoising filter 113 provides a filtered image signal to the other data input of the MUX 115, having its output providing a selected output image signal. The MUX 115 receives a select signal SEL at its select input. Thus, one of the processed image and filtered image signals are selected as the output image. The output image may be provided to a camera monitor or the like (e.g., liquid crystal display or LCD monitor or the like, not shown), or may be stored, or otherwise may be encoded depending upon the particular configuration.
The ISP circuit 111 evaluates the GAI information and adaptively adjusts the integration time (I) and gain information (GI) stored in a memory 117. In the embodiment shown, the gain information GI includes an analog gain (GA) and a digital gain (GD). The adjusted integration time I is fed back to the image sensor 103 to adjust the amount of time for which the image sensor 103 is exposed per image frame. The integration time I is inversely related to the number of frames per second (fps) as I=1/fps, which determines the amount of light provided to the image sensor 103 per frame. In low light conditions, for example, the integration time I may be increased by the ISP circuit 111 to reduce the frame rate and expose the image sensor 103 for longer periods of time per frame. The ISP circuit 111 further adjusts the analog gain GA applied by the analog gain circuit 105 and adjusts the digital gain GD applied by the digital gain circuit 109. In this manner, the I, GA, and GD signals are adjusted in a feedback loop for automatic exposure and gain adjustment of the input image. The integration time I is not considered part of the gain information GI although it may affect the amount of gain applied. For example, in lower light conditions the integration time I may be increased to increase the amount of light to the image sensor 103 which enables reduction of the amount of gain applied to the input image. It is noted, however, that it may be desired to keep the integration time I as small as possible in an effort to keep the frame rate as high as possible to avoid other problematic issues, such as blurring of the image. The ISP circuit 111 increases the analog gain GA and the digital gain GD in an attempt to achieve the desired gain level.
It is appreciated by those skilled in the art that noise is introduced into the image signal at various stages of the image processing system 100. It has been determined that the noise level is a function of various factors, including factors associated with the image sensor 103 (e.g., type, resolution, quality, etc.), the level of illumination (“lux” level) of the input image, image color factors, image frequency factors, the amount of analog gain (noise level increases with increased analog gain), quantization error in the A/D converter 107, amount of digital gain (noise level increases with increased digital gain), noise internally generated by processing within the ISP circuit 111, etc. In this manner, the processed image at the output of the ISP circuit 111 contains a certain level of noise. Depending upon the quality of the processed image signal, the denoising filter 113 filters the processed image to provide a filtered image with a reduced amount of noise to provide an improved image.
It has been determined that the gain information, including the analog gain GA and the digital gain GD, may be used to provide an appropriate threshold value TH applied to the denoising filter 113 to reduce noise and improve image quality. As shown, the analog gain GA and the digital gain GD are provided to respective inputs of a converter circuit 119. The converter circuit 119 outputs the threshold value TH to the denoising filter 113 based on the gain information provided by the ISP circuit 111. The denoising filter 113 filters the processed image based on the provided threshold value TH to provide the filtered image at optimized image quality. When the gain information indicates that the quality of the processed image signal at the output of the ISP 111 is relatively high or otherwise adequate such that filtering is not necessary, then the denoising filter 113 may be bypassed. In one embodiment, for example, certain levels of the threshold value corresponding to minimal filtering such that denoise filtering is unnecessary or otherwise not desired. For example, if the processed image quality is sufficiently high, additional denoise filtering may actually depreciate image quality (e.g., cause image blurring and the like). In the illustrated embodiment, the converter circuit 119 provides a select (SEL) signal which is provided to a select input of the MUX 115 for selecting between the processed image signal and the filtered image signal. For example, certain levels of the threshold value TH indicate that filtering is desired so that the converter circuit 119 asserts the SEL signal to select the filtered image signal. If the threshold value TH indicates that filtering is not desired or otherwise unnecessary, then the converter circuit 119 asserts the SEL signal to select the processed image signal to bypass filtering.
It has been determined that the level of illumination of the input image has a relatively high impact on the noise level of the processed image. In optimal light conditions when sufficient light illuminates the subject being captured within the image, the gain levels and amount of processing is minimized so that the relative noise level of the image is reduced. In lower light conditions with low levels of illumination, however, gain levels are increased, and additional processing noise is introduced resulting in relative high noise level of the processed image. In one embodiment, the gain values GA and GD are mapped to a particular lux level or range of lux levels of the input image. In one embodiment, a lux level greater than or equal to a particular lux threshold (LTH) indicates that filtering is not necessary or otherwise not desired. For example, denoise filtering may blur an image with a relatively high illumination (e.g., ≧LTH lux). In this case, when the lux level is less then LTH, then denoise filtering using the threshold value TH is applied to the image. In a more specific embodiment, LTH=300.
In one embodiment, the RI information is in the form of raw Bayer data as understood by those skilled in the art in which raw Bayer data includes red, green and blue color components. It is noted that alternative input image data formats other than the Bayer pattern are contemplated including those currently available and those newly developed in the future. The Bayer pattern is used for purposes of illustration. In the Bayer image configuration, the GAI information is a gain adjusted Bayer image. According to the Bayer image configuration, every other pixel row of each frame includes red and green color components (e.g., RGRGRG . . . ) and the remaining alternating rows include blue and green color components (e.g., GBGBGB . . . ). In this manner, the raw Bayer data includes four separate color component channels, including a Gr channel for green components in each red/green row, a Gb channel for green components in each green/blue row, an R channel for the red components and a B channel for the blue components. In this case the analog gain GA includes four separate analog gain values including two green analog gain values GGrA and GGbA, a red analog gain component GRA, and a blue analog gain component GBA. Similarly, the digital gain GD includes four corresponding digital gain values including two green digital gain values GGrD and GGbD, a red digital gain component GRD, and a blue digital gain component GBD. The integration time I is fed back to the image sensor 103 to adjust the frame rate as previously described. The four analog gain values are fed back to adjust four different analog gain channels within the analog gain circuit 105 associated with the four color components, respectively. Likewise, the four digital gain values are fed back to adjust four different digital gain channels within the digital gain circuit 109 associated with the four color components, respectively.
The gain adjusted Bayer image includes several gain values including a gain value for red components according to the following equation (1):
G R =G RA *G RD,  (1)
a gain value for blue components according to the following equation (2):
G B =G BA *G BD,  (2)
a gain value for green components in red rows according to the following equation (3):
G Gr =G GrA *G GrD,  (3)
and a gain value for green components in blue rows according to the following equation (4):
G Gb =G GbA *G GbD,  (4)
in which an asterisk “*” denotes multiplication. In one embodiment, the separate green components GGr and GGb are averaged to provide a general gain value for green components in the image according to the following equation (5):
G G=(G Gr +G Gb)/2  (5)
The gain values GR, GB, and GG may then be used to determine a total gain value GT according to the following equation (6):
G T=(77*G R+150*G G+29*G B)  (6)
The total gain GT is associated with the conversion to luma components (Y) as noted below in which the individual color components are weighted relative to each other. The coefficients 77, 150, and 29 are exemplary only and other coefficients may be used depending upon various factors, such as the particular implementation, equipment, data sensors, input image format, etc.
The threshold TH may further be determined by a subband size N for wavelet-based filtering. In a wavelet decomposition for 3 levels, each time a level of transformation or decomposition is performed, the resulting transformed data results in a subband. The initial subband size is based on the largest of the two dimensions of the image sensor 103. For each decomposition, the dimension is divided by two so that the resulting subband size is divided by four for each progressive wavelet level for 2-D wavelet decomposition. For example, a 3 megapixel image has the dimensions of 2048×1536 in which the initial or (high frequency) subband size is N=2048/2=1024. The decomposition level 2 of the 3 megapixel image has a subband size of N=512 and the decomposition level 3 has a subband size of 256. In the case of a high definition (HD) image of 1920×1080, the values of N are N=960 for the first level decomposition, N=480 for the second level decomposition, N=240 for the third level decomposition, and so on. The subband size N, therefore, is determined by the image resolution and the decomposition level, where the image resolution and decomposition level may be provided by the camera or other equipment incorporating the image processing system 100. The subband size N may be conveyed internally by mapping resolution or may otherwise be user-defined. The subband size N is also shown provided to the denoising filter 113.
The image processing system 100 may be implemented as any combination of hardware and software. In one embodiment, the image sensor 103, the analog and digital gain circuits 105 and 109, the A/D converter 107 and the ISP circuit 111 are implemented in hardware. The memory 117 may be implemented using any suitable type of memory device, such as random access memory (RAM), double data rate (DDR) memory, synchronous dynamic RAM (SDRAM), embedded DRAM (EDRAM), synchronous RAM (SRAM), registers, etc. In one embodiment, the integration time and each gain value is stored and updated within a register and fed back to the gain blocks and the gain values are forwarded to the converter 119. The converter 119 and the denoising filter 113 may also be implemented as any combination of hardware and software depending upon the particular configuration. In one embodiment, the converter 119 includes a memory including a lookup table which provides the SEL and TH values based on the combination of the GA and GD values received from the ISP circuit 111. In one embodiment, the values stored in the lookup table are determined empirically for a given type of image sensor. For example, a series of images with various lighting conditions are processed through the image processing system 100 during off-line experimentation to vary the I, GA and GD values across respective ranges and the TH level providing the best filtered image is stored.
FIG. 2 is a block diagram providing additional details of the ISP circuit 111 coupled to a converter 210 and a denoising filter 214 implemented according to an exemplary embodiment. The converter 210 illustrates an exemplary embodiment of the converter 119 and the denoising filter 214 illustrates and exemplary embodiment of the denoising filter 113. The GAI information is provided to an input of a color processing circuit 201 and to an input of an RGB statistics circuit 203. The color processor circuit 201 incorporates various color processing functions, such as, for example, a demosaicing function, gamma color correction, color space conversion (CSC), etc. The demosaicing function interpolates the RG and GB components into RGB components or pixels as understood by those skilled in the art. The color space conversion converts the RGB components into luma (Y) and chrominance (UV) components. The luma component Y is provided to a luminance histogram circuit 207, and the YUV components are provided to remaining ISP circuitry 205 for further ISP processing as understood by those skilled in the art. The remaining ISP circuitry 205 provides the processed image to the input of the denoising filter 214. The RGB statistics circuit 203 determines average values, minimum values, maximum values, etc. of the RGB color components of the GAI information and provides statistical information ST to an input of an automatic white balance and automatic exposure control (AWB/AEC) circuit 209. The luminance histogram circuit 207 determines and provides light intensity (LI) information to another input of the AWB/AEC circuit 209. In the illustrated embodiment, the LI information is in the form of a luminance histogram which identifies the number of pixels or components at each of a spectrum of light intensity levels. The AWB/AEC circuit 209 uses the RGB statistics ST and the LI information to calculate appropriate values for the integration time and individual gain values of the gain information GI. The AWB/AEC circuit 209 updates the integration time and the analog and digital gain components stored within the memory 117, which outputs the updated integration time to the image sensor 103, and which outputs the gain information GI to the analog and digital gain circuits 105 and 109, and the converter 210 as previously described.
In the illustrated embodiment, the gain information GI is provided to an index circuit 212 which converts the gain information GI received from the ISP 111 to the total gain value GT. The gain value GT is used as an index provided to an input of a lookup table 211 storing noise characteristic estimates or gamma (γ) values and corresponding SEL values. In one embodiment, the gamma values γ stored in the lookup table 211 are a function of the gain values determined according to the equations (1)-(4) previously described according to the following equation (7):
γ=f{G Gr ,G Gb ,G B ,G R}  (7)
As noted above, the total gain GT is determined from these values and used as an index to map to the corresponding gamma value. The index circuit 212 may be implemented in any of many different ways. In one embodiment, for example, the index circuit 212 calculates the individual component gain values according to the equations 1-4, averages the green gain values according to equation (5), and then calculates the total gain according to equation (6). The selected gamma value γ is provided to one input of a threshold circuit 213 which receives the subband size N at another input and which provides the threshold value TH at its output. In one embodiment, the threshold value TH is calculated according to the following equation (8):
TH=γ√{square root over (2 log2 N)}  (8)
in which the square-root function is the Donoho threshold value understood by those skilled in the art and N in the subband size as previously described. In an alternative embodiment, the converter 119 is a lookup table directly mapping the gain information GI to the threshold values in which the subband size N is used as part of the input index rather than to a separate threshold circuit.
In the illustrated embodiment, the denoising filter 214 is implemented as a wavelet-based denoising filter including a forward discrete wavelet transform filter 215, a threshold application circuit 217, and a inverse discrete wavelet transform filter 219. In this case, the processed image is provided to an input of the forward discrete wavelet transform filter 215, which receives the subband size N via another input and which outputs a series of wavelet (W) values collectively forming a wavelet transform representation of the processed image. The wavelet values W are provided to an input of the threshold application circuit 217, which receives the threshold value TH via another input and which provides adjusted wavelet values AW to an input of the inverse discrete wavelet transform filter 219. The inverse discrete wavelet transform filter 219 converts the adjusted wavelet values AW into the low lux filtered image. In one embodiment, the threshold application circuit 217 replaces each of the wavelet values AW that are less than the threshold value TH with a corresponding zero (0) value. The wavelet values W that are equal to or greater than the threshold value TH pass through the threshold application circuit 217 unmodified. As understood to those skilled in the art, the forward and inverse discrete wavelet transforms can be implemented as separable transforms, or as 2-Dimensional transformation, or as a filter bank.
FIG. 3 shows a table 300 mapping the light levels (lux), the individual color component values GR, GGr, GGb, and GB, and the corresponding total gain GT with the corresponding gamma value γ and select SEL values. In one embodiment, the amount of gamma is empirically determined at each of different light levels. The total gain calculation is then used to determine the corresponding location within the table 300. In one embodiment, if the actual determined total gain value falls between values in the table, the actual gamma value may be determined by interpolation. For example, if the total gain is about 19, then the gamma value is about 4. When the light level is at or above 300 lux corresponding to a total gain of about 6.7 or less, then the gamma value is one (1) and denoise filtering is bypassed. As shown, the SEL value for 300 lux or more is “0” indicating selection of the processed image rather than the filtered image. When the light level is low such as below 300 lux, then the gamma value is greater than one and denoise filtering is selected. As shown, the SEL value for light level less than 300 lux is “1” so that the filtered image is selected. It is noted that subband size N may be incorporated into the table 300 and that gain may also be mapped directly to the threshold value rather than to gamma values.
FIG. 4 is a block diagram illustrating a converter 401 implemented according to an alternative embodiment of the converter 210 which may be used as the converter 119. It has been determined that the total gain GT divided by the corresponding gamma value γ is relatively constant for certain configurations. The values of total gain GT divided by the corresponding gamma values γ from table 300, for example, results in a relatively constant value between about 4.48 and 4.84 having an average value of about k=4.71. Thus, the lookup table 211, may be replaced with a gamma conversion circuit 403 which divides the total gain GT from the index circuit 212 by the determined constant k to provide the gamma value γ. In another embodiment, the index circuit 212 may be incorporated into the gamma conversion circuit 403 providing a direct conversion between the gain information GI and the gamma value γ. As before, the gamma γ is provided to the threshold circuit 213 to determine the corresponding threshold value TH. In another embodiment, the conversion circuit 119 may be implemented as an arithmetic calculation circuit which converts the gain information GI directly to the gamma value γ and which converts the gamma value γ into the corresponding threshold value TH based on the provided subband size N. The gamma conversion circuit 403 also determines the appropriate value for SEL, such as by setting SEL=0 when the total gain GT is less than or equal to another constant value L and otherwise setting SEL=1. For example, as shown in table 300, L has a value of approximately 6.71. Thus, for values shown in the table 300, SEL=0 when the total gain is less than or equal to 6.71 and SEL=1 when total gain is above 6.71. The converter 401 has the advantage of replacing the memory circuitry implementing the lookup table 211 with a relatively simple arithmetic calculation circuit.
An image processing system according to one embodiment includes an image processor, a converter and a filter. The image processor receives first image information, processes the first image information into second image information, and extracts gain information from the first image information. The converter converts the gain information into a filter threshold. The filter filters the second image information using the filter threshold to provide filtered image information. The gain information is indicative of the amount of illumination of the first image information and thus the noise level of the input image. The gain information may include analog and digital gain information.
The converter may further provide a select value based on the gain information, where the select value is used to select between the second image information and the filtered image information. The second image information may be selected when the gain information indicates sufficient illumination. The converter may be a lookup table storing a filter threshold values based on the gain information. The converter may alternatively be a lookup table storing a noise characteristic estimates based on the gain information and a threshold circuit. The threshold circuit multiplies a selected noise characteristic estimate from the lookup table by a multiple based on a subband size to provide the filter threshold. The converter may alternatively be an arithmetic calculation circuit which converts the gain information into a total gain, and which converts the total gain into a noise characteristic estimate. Alternatively, the arithmetic calculation circuit may directly convert to the filter threshold.
The filter may be a wavelet-based denoising filter. In one embodiment, the filter includes a forward discrete wavelet transform filter, a threshold circuit, and an inverse discrete wavelet transform filter. The forward discrete wavelet transform filter provides wavelet values, the threshold circuit receives the wavelet values and provides adjusted wavelet values, and the inverse discrete wavelet transform filter receives the adjusted wavelet values and provides the filtered image information.
A method of processing image information according to one embodiment includes processing first image information into second image information, determining gain information from the first image information during processing, converting the gain information into a filter threshold, and filtering the second image information using the filter threshold to provide filtered image information.
The method may include selecting the filtered image information when the gain information indicates an illumination level below a predetermined illumination threshold, and selecting the second image information when the gain information indicates an illumination level above the predetermined threshold. The method may include providing the gain information to a lookup table storing filter thresholds. The method may include providing the gain information to a lookup table storing gamma values, and determining the filter threshold based on a selected gamma value and a subband size. The method may include determining a total gain value from the gain information and converting the total gain value into a gamma value.
The method may include transforming the second image information into wavelet values, replacing wavelet values less than the filter threshold with a zero value and otherwise passing the wavelet values to provide adjusted wavelet values, and transforming the adjusted wavelet values into the filtered image information.
Although the present invention has been described in considerable detail with reference to certain preferred versions thereof, other versions and variations are possible and contemplated. For example, circuits or logic blocks described herein may be implemented as discrete circuitry or integrated circuitry or software or any alternative configurations. Finally, those skilled in the art should appreciate that they can readily use the disclosed conception and specific embodiments as a basis for designing or modifying other structures for carrying out the same purposes of the present invention without departing from the spirit and scope of the invention as defined by the appended claims.

Claims (20)

1. An image processing system, comprising:
an image processor which receives first image information amplified using first gain information, which processes said first image information into second image information, which extracts second gain information from said first image information, and which updates said first gain information using said second gain information to provide updated gain information;
a converter which converts said updated gain information into a filter threshold; and
a filter which filters said second image information using said filter threshold to provide filtered image information.
2. The image processing system of claim 1, wherein said updated gain information comprises analog and digital gain information.
3. The image processing system of claim 1, wherein said image processor comprises:
a statistics circuit which determines color component statistics from said first image information;
a color processing circuit which determines luminance information from said first image information;
a luminance circuit which determines light intensity information from said luminance information; and
a white balance and exposure control circuit which uses said color component statistics and said light intensity information to update said first gain information.
4. The image processing system of claim 1, further comprising:
said converter further providing a select value based on said updated gain information;
select logic which selects between said second image information and said filtered image information based on said select value; and
wherein said select value causes said select logic to select said filtered image information when said gain information indicates an illumination level below an illumination threshold.
5. The image processing system of claim 1, wherein said converter comprises a lookup table storing a plurality of filter threshold values based on said updated gain information.
6. The image processing system of claim 1, wherein said converter comprises:
a lookup table storing a plurality of noise characteristic estimates based on said updated gain information; and
a threshold circuit which multiplies a selected one of said plurality of noise characteristic estimates provided from said lookup table by a multiple based on a subband size to provide said filter threshold.
7. The image processing system of claim 1, wherein said converter comprises an arithmetic calculation circuit which converts said updated gain information into a total gain, and which converts said total gain into a noise characteristic estimate.
8. The image processing system of claim 1, wherein said filter comprises a wavelet-based denoising filter.
9. The image processing system of claim 1, wherein said filter comprises:
a forward discrete wavelet transform filter having an input receiving said second image information and an output providing wavelet values;
a threshold circuit having a first input receiving said wavelet values, a second input receiving said filter threshold, and an output providing adjusted wavelet values; and
an inverse discrete wavelet transform filter having an input receiving said adjusted wavelet values and an output providing said filtered image information.
10. The image processing system of claim 9, wherein said threshold circuit replaces each wavelet value that is less than said filter threshold with a zero value coefficient.
11. A method of processing image information, comprising:
processing first image information amplified using first gain information into second image information;
during said processing, determining second gain information from the first image information;
updating the first gain information using the second gain information and providing updated gain information;
converting the updated gain information into a filter threshold; and
filtering the second image information using the filter threshold to provide filtered image information.
12. The method of claim 11, wherein said determining second gain information comprises determining analog gain information and digital gain information.
13. The method of claim 11, wherein said determining second gain information comprises:
determining color component statistics from the first image information;
determining luminance information from the first image information;
determining light intensity information from the luminance information; and
determining the second gain information from the color component statistics and the light intensity information.
14. The method of claim 11, further comprising:
selecting the filtered image information when the updated gain information indicates an illumination level below a predetermined illumination threshold; and
selecting the second image information when the updated gain information indicates an illumination level above the predetermined threshold.
15. The method of claim 11, wherein said converting comprises providing the updated gain information to a lookup table storing a plurality of filter thresholds.
16. The method of claim 11, wherein said converting comprises:
providing the updated gain information to a lookup table storing a plurality of gamma values; and
determining the filter threshold based on a selected gamma value and a subband size.
17. The method of claim 11, wherein said converting the updated gain information comprises determining a total gain value from the updated gain information and converting the total gain value into a gamma value.
18. The method of claim 11, wherein said filtering comprises:
transforming the second image information into wavelet values;
replacing wavelet values that are less than the filter threshold with a zero value and otherwise passing the wavelet values to provide adjusted wavelet values; and
transforming the adjusted wavelet values into the filtered image information.
19. An image processing system, comprising:
an image sensor providing raw image information;
gain circuitry which amplifies and digitizes said raw image information to provide gain adjusted image information using first gain information;
an image processor which processes said gain adjusted image information into processed image information, and which extracts second gain information from said gain adjusted image information, and which updates said first am information using said second gain information and provides updated gain information;
a converter which converts said updated gain information into a filter threshold; and
a denoising filter which filters said processed image information using said filter threshold to provide filtered image information.
20. A method of processing image information, comprising:
processing first image information into second image information;
during said processing, determining gain information from the first image information;
converting the gain information into a filter threshold;
filtering the second image information using the filter threshold to provide filtered image information;
selecting the filtered image information when the gain information indicates an illumination level below a predetermined illumination threshold; and
selecting the second image information when the gain information indicates an illumination level above the predetermined threshold.
US12/194,697 2008-08-20 2008-08-20 Gain controlled threshold in denoising filter for image signal processing Expired - Fee Related US8339474B2 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US12/194,697 US8339474B2 (en) 2008-08-20 2008-08-20 Gain controlled threshold in denoising filter for image signal processing

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US12/194,697 US8339474B2 (en) 2008-08-20 2008-08-20 Gain controlled threshold in denoising filter for image signal processing

Publications (2)

Publication Number Publication Date
US20100045820A1 US20100045820A1 (en) 2010-02-25
US8339474B2 true US8339474B2 (en) 2012-12-25

Family

ID=41696008

Family Applications (1)

Application Number Title Priority Date Filing Date
US12/194,697 Expired - Fee Related US8339474B2 (en) 2008-08-20 2008-08-20 Gain controlled threshold in denoising filter for image signal processing

Country Status (1)

Country Link
US (1) US8339474B2 (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20160071252A1 (en) * 2014-09-04 2016-03-10 Dong-Hoon Kim Image processing device, image processing system and method for image processing

Families Citing this family (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8436914B2 (en) * 2008-11-07 2013-05-07 Cisco Technology, Inc. Method for automatic exposure control within a video capture device
US7978231B2 (en) * 2008-11-07 2011-07-12 Cisco Technology, Inc. Method for automatic exposure control within a video capture device
JP5419659B2 (en) * 2009-12-04 2014-02-19 キヤノン株式会社 Imaging device
KR101669819B1 (en) 2010-11-11 2016-10-27 삼성전자주식회사 Filtering apparatus and method for processing depth image for high precision restoration
JP5992634B2 (en) * 2013-10-31 2016-09-14 富士フイルム株式会社 Signal processing apparatus, imaging apparatus, parameter generation method, signal processing method, and program
CN104504652A (en) * 2014-10-10 2015-04-08 中国人民解放军理工大学 Image denoising method capable of quickly and effectively retaining edge and directional characteristics
US10861127B1 (en) 2019-09-17 2020-12-08 Gopro, Inc. Image and video processing using multiple pipelines
US20220385841A1 (en) * 2021-05-28 2022-12-01 Samsung Electronics Co., Ltd. Image sensor including image signal processor and operating method of the image sensor
CN113487522A (en) * 2021-09-08 2021-10-08 深圳市诚识科技有限公司 Multi-channel switching noise reduction method for image communication
CN117351216B (en) * 2023-12-05 2024-02-02 成都宜图智享信息科技有限公司 Image self-adaptive denoising method based on supervised deep learning

Citations (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3971065A (en) 1975-03-05 1976-07-20 Eastman Kodak Company Color imaging array
US5530474A (en) * 1991-09-05 1996-06-25 Canon Kabushiki Kaisha White balance correction device with correction signal limiting device
US20020027604A1 (en) * 1999-12-20 2002-03-07 Ching-Yu Hung Digital still camera system and method
US20040234153A1 (en) * 2001-09-11 2004-11-25 Yoshihiro Nakami Image processing using object information
US20050036707A1 (en) * 2000-11-09 2005-02-17 Canon Kabushiki Kaisha Image processing apparatus and its method, program and storage medium
US7136095B2 (en) 2002-06-03 2006-11-14 Sharp Laboratories Of America, Inc. Digital image system and method for noise compensation
US7206455B1 (en) * 2003-08-20 2007-04-17 Eastman Kodak Company Adaptive setting of wavelet sub-band thresholds for low-light image denoising
US20080225147A1 (en) * 2003-10-31 2008-09-18 Masumi Dakemoto Image Pickup Apparatus
US20100328544A1 (en) * 2009-06-29 2010-12-30 Alan Hendrickson Digital Signal Processor (DSP) Architecture For A Hybrid Television Tuner

Family Cites Families (21)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5199165A (en) * 1991-12-13 1993-04-06 Hewlett-Packard Company Heat pipe-electrical interconnect integration method for chip modules
US5579207A (en) * 1994-10-20 1996-11-26 Hughes Electronics Three-dimensional integrated circuit stacking
US6088227A (en) * 1995-06-07 2000-07-11 Smiths Industries Aerospace And Defense Systems, Inc. Heat sink with integrated buss bar
SE511425C2 (en) * 1996-12-19 1999-09-27 Ericsson Telefon Ab L M Packing device for integrated circuits
US6351393B1 (en) * 1999-07-02 2002-02-26 International Business Machines Corporation Electronic package for electronic components and method of making same
US6215681B1 (en) * 1999-11-09 2001-04-10 Agile Systems Inc. Bus bar heat sink
JP4608763B2 (en) * 2000-11-09 2011-01-12 日本電気株式会社 Semiconductor device
US6800930B2 (en) * 2002-07-31 2004-10-05 Micron Technology, Inc. Semiconductor dice having back side redistribution layer accessed using through-silicon vias, and assemblies
US7012414B1 (en) * 2004-08-19 2006-03-14 Coldwatt, Inc. Vertically packaged switched-mode power converter
US7419852B2 (en) * 2004-08-27 2008-09-02 Micron Technology, Inc. Low temperature methods of forming back side redistribution layers in association with through wafer interconnects, semiconductor devices including same, and assemblies
US7271482B2 (en) * 2004-12-30 2007-09-18 Micron Technology, Inc. Methods for forming interconnects in microelectronic workpieces and microelectronic workpieces formed using such methods
TW200820402A (en) * 2006-10-26 2008-05-01 Chipmos Technologies Inc Stacked chip packaging with heat sink struct
US20080284037A1 (en) * 2007-05-15 2008-11-20 Andry Paul S Apparatus and Methods for Constructing Semiconductor Chip Packages with Silicon Space Transformer Carriers
US8586465B2 (en) * 2007-06-07 2013-11-19 United Test And Assembly Center Ltd Through silicon via dies and packages
US7592697B2 (en) * 2007-08-27 2009-09-22 Intel Corporation Microelectronic package and method of cooling same
US20090057867A1 (en) * 2007-08-30 2009-03-05 Vincent Hool Integrated Circuit Package with Passive Component
US8106505B2 (en) * 2007-10-31 2012-01-31 International Business Machines Corporation Assembly including plural through wafer vias, method of cooling the assembly and method of fabricating the assembly
US8110415B2 (en) * 2008-04-03 2012-02-07 International Business Machines Corporation Silicon based microchannel cooling and electrical package
US7939945B2 (en) * 2008-04-30 2011-05-10 Intel Corporation Electrically conductive fluid interconnects for integrated circuit devices
KR101025013B1 (en) * 2008-08-20 2011-03-25 한국전자통신연구원 Manufacturing method of stacked semiconductor package with the improved through via forming technology
JP5357510B2 (en) * 2008-10-31 2013-12-04 株式会社日立製作所 Semiconductor integrated circuit device

Patent Citations (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3971065A (en) 1975-03-05 1976-07-20 Eastman Kodak Company Color imaging array
US5530474A (en) * 1991-09-05 1996-06-25 Canon Kabushiki Kaisha White balance correction device with correction signal limiting device
US20020027604A1 (en) * 1999-12-20 2002-03-07 Ching-Yu Hung Digital still camera system and method
US20050036707A1 (en) * 2000-11-09 2005-02-17 Canon Kabushiki Kaisha Image processing apparatus and its method, program and storage medium
US20040234153A1 (en) * 2001-09-11 2004-11-25 Yoshihiro Nakami Image processing using object information
US7136095B2 (en) 2002-06-03 2006-11-14 Sharp Laboratories Of America, Inc. Digital image system and method for noise compensation
US7206455B1 (en) * 2003-08-20 2007-04-17 Eastman Kodak Company Adaptive setting of wavelet sub-band thresholds for low-light image denoising
US20080225147A1 (en) * 2003-10-31 2008-09-18 Masumi Dakemoto Image Pickup Apparatus
US20100328544A1 (en) * 2009-06-29 2010-12-30 Alan Hendrickson Digital Signal Processor (DSP) Architecture For A Hybrid Television Tuner

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20160071252A1 (en) * 2014-09-04 2016-03-10 Dong-Hoon Kim Image processing device, image processing system and method for image processing
US9595086B2 (en) * 2014-09-04 2017-03-14 Samsung Electronics Co., Ltd. Image processing device, image processing system and method for image processing

Also Published As

Publication number Publication date
US20100045820A1 (en) 2010-02-25

Similar Documents

Publication Publication Date Title
US8339474B2 (en) Gain controlled threshold in denoising filter for image signal processing
US7102669B2 (en) Digital color image pre-processing
US8471932B2 (en) Spatial filtering for image signal processing
JP4678218B2 (en) Imaging apparatus and image processing method
KR101099401B1 (en) Image processing apparatus and computer-readable medium
US8743233B2 (en) Sensitivity-settable image capture apparatus
EP3308534A1 (en) Color filter array scaler
US8154629B2 (en) Noise canceling circuit, noise canceling method, and solid-state imaging device
WO2007092937A2 (en) Adaptive image filter for filtering image information
JP2007094742A (en) Image signal processor and image signal processing program
US8411943B2 (en) Method and apparatus for image signal color correction with reduced noise
US8189066B2 (en) Image processing apparatus, image processing method, and computer-readable medium
US7538808B2 (en) Method and system for luminance noise filtering
WO2019104047A1 (en) Global tone mapping
JP5743918B2 (en) Image processing device
JP4637812B2 (en) Image signal processing apparatus, image signal processing program, and image signal processing method
US20130114895A1 (en) Joint Color Channel Image Noise Filtering and Edge Enhancement in the Bayer Domain
JP6047686B2 (en) Imaging device
EP4014479B1 (en) Adaptive image data linearization for hdr image sensors
JP4797949B2 (en) Imaging apparatus, image processing apparatus, method, and program
JP2015139082A (en) Image processor, image processing method, program and electronic apparatus
JP2006333113A (en) Imaging device
US8755622B2 (en) Image processing apparatus, image processing method, and program
JP2004048562A (en) Noise reduction circuit and imaging apparatus
WO2016200480A1 (en) Color filter array scaler

Legal Events

Date Code Title Description
AS Assignment

Owner name: FREESCALE SEMICONDUCTOR, INC.,TEXAS

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:PRIETO, YOLANDA;SAKAUYE, MILES A.;YAN, YONG;AND OTHERS;SIGNING DATES FROM 20080808 TO 20080814;REEL/FRAME:021415/0634

Owner name: FREESCALE SEMICONDUCTOR, INC., TEXAS

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:PRIETO, YOLANDA;SAKAUYE, MILES A.;YAN, YONG;AND OTHERS;SIGNING DATES FROM 20080808 TO 20080814;REEL/FRAME:021415/0634

AS Assignment

Owner name: CITIBANK, N.A.,NEW YORK

Free format text: SECURITY AGREEMENT;ASSIGNOR:FREESCALE SEMICONDUCTOR, INC.;REEL/FRAME:021936/0772

Effective date: 20081107

Owner name: CITIBANK, N.A., NEW YORK

Free format text: SECURITY AGREEMENT;ASSIGNOR:FREESCALE SEMICONDUCTOR, INC.;REEL/FRAME:021936/0772

Effective date: 20081107

AS Assignment

Owner name: CITIBANK, N.A., AS COLLATERAL AGENT,NEW YORK

Free format text: SECURITY AGREEMENT;ASSIGNOR:FREESCALE SEMICONDUCTOR, INC.;REEL/FRAME:024397/0001

Effective date: 20100413

Owner name: CITIBANK, N.A., AS COLLATERAL AGENT, NEW YORK

Free format text: SECURITY AGREEMENT;ASSIGNOR:FREESCALE SEMICONDUCTOR, INC.;REEL/FRAME:024397/0001

Effective date: 20100413

FEPP Fee payment procedure

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

STCF Information on status: patent grant

Free format text: PATENTED CASE

AS Assignment

Owner name: CITIBANK, N.A., AS NOTES COLLATERAL AGENT, NEW YOR

Free format text: SECURITY AGREEMENT;ASSIGNOR:FREESCALE SEMICONDUCTOR, INC.;REEL/FRAME:030633/0424

Effective date: 20130521

AS Assignment

Owner name: CITIBANK, N.A., AS NOTES COLLATERAL AGENT, NEW YOR

Free format text: SECURITY AGREEMENT;ASSIGNOR:FREESCALE SEMICONDUCTOR, INC.;REEL/FRAME:031591/0266

Effective date: 20131101

AS Assignment

Owner name: FREESCALE SEMICONDUCTOR, INC., TEXAS

Free format text: PATENT RELEASE;ASSIGNOR:CITIBANK, N.A., AS COLLATERAL AGENT;REEL/FRAME:037354/0757

Effective date: 20151207

Owner name: FREESCALE SEMICONDUCTOR, INC., TEXAS

Free format text: PATENT RELEASE;ASSIGNOR:CITIBANK, N.A., AS COLLATERAL AGENT;REEL/FRAME:037356/0553

Effective date: 20151207

AS Assignment

Owner name: MORGAN STANLEY SENIOR FUNDING, INC., MARYLAND

Free format text: ASSIGNMENT AND ASSUMPTION OF SECURITY INTEREST IN PATENTS;ASSIGNOR:CITIBANK, N.A.;REEL/FRAME:037486/0517

Effective date: 20151207

AS Assignment

Owner name: MORGAN STANLEY SENIOR FUNDING, INC., MARYLAND

Free format text: ASSIGNMENT AND ASSUMPTION OF SECURITY INTEREST IN PATENTS;ASSIGNOR:CITIBANK, N.A.;REEL/FRAME:037518/0292

Effective date: 20151207

AS Assignment

Owner name: NORTH STAR INNOVATIONS INC., CALIFORNIA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:FREESCALE SEMICONDUCTOR, INC.;REEL/FRAME:037694/0264

Effective date: 20151002

AS Assignment

Owner name: MORGAN STANLEY SENIOR FUNDING, INC., MARYLAND

Free format text: SECURITY AGREEMENT SUPPLEMENT;ASSIGNOR:NXP B.V.;REEL/FRAME:038017/0058

Effective date: 20160218

FPAY Fee payment

Year of fee payment: 4

AS Assignment

Owner name: MORGAN STANLEY SENIOR FUNDING, INC., MARYLAND

Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE APPLICATION 12092129 PREVIOUSLY RECORDED ON REEL 038017 FRAME 0058. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY AGREEMENT SUPPLEMENT;ASSIGNOR:NXP B.V.;REEL/FRAME:039361/0212

Effective date: 20160218

AS Assignment

Owner name: NXP B.V., NETHERLANDS

Free format text: PATENT RELEASE;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC.;REEL/FRAME:039707/0471

Effective date: 20160805

AS Assignment

Owner name: NXP, B.V., F/K/A FREESCALE SEMICONDUCTOR, INC., NETHERLANDS

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC.;REEL/FRAME:040925/0001

Effective date: 20160912

Owner name: NXP, B.V., F/K/A FREESCALE SEMICONDUCTOR, INC., NE

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC.;REEL/FRAME:040925/0001

Effective date: 20160912

AS Assignment

Owner name: NXP B.V., NETHERLANDS

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC.;REEL/FRAME:040928/0001

Effective date: 20160622

AS Assignment

Owner name: MORGAN STANLEY SENIOR FUNDING, INC., MARYLAND

Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE PATENTS 8108266 AND 8062324 AND REPLACE THEM WITH 6108266 AND 8060324 PREVIOUSLY RECORDED ON REEL 037518 FRAME 0292. ASSIGNOR(S) HEREBY CONFIRMS THE ASSIGNMENT AND ASSUMPTION OF SECURITY INTEREST IN PATENTS;ASSIGNOR:CITIBANK, N.A.;REEL/FRAME:041703/0536

Effective date: 20151207

AS Assignment

Owner name: MORGAN STANLEY SENIOR FUNDING, INC., MARYLAND

Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE APPLICATION 12681366 PREVIOUSLY RECORDED ON REEL 039361 FRAME 0212. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY AGREEMENT SUPPLEMENT;ASSIGNOR:NXP B.V.;REEL/FRAME:042762/0145

Effective date: 20160218

Owner name: MORGAN STANLEY SENIOR FUNDING, INC., MARYLAND

Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE APPLICATION 12681366 PREVIOUSLY RECORDED ON REEL 038017 FRAME 0058. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY AGREEMENT SUPPLEMENT;ASSIGNOR:NXP B.V.;REEL/FRAME:042985/0001

Effective date: 20160218

AS Assignment

Owner name: SHENZHEN XINGUODU TECHNOLOGY CO., LTD., CHINA

Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE TO CORRECT THE APPLICATION NO. FROM 13,883,290 TO 13,833,290 PREVIOUSLY RECORDED ON REEL 041703 FRAME 0536. ASSIGNOR(S) HEREBY CONFIRMS THE THE ASSIGNMENT AND ASSUMPTION OF SECURITYINTEREST IN PATENTS.;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC.;REEL/FRAME:048734/0001

Effective date: 20190217

AS Assignment

Owner name: NXP B.V., NETHERLANDS

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC.;REEL/FRAME:050745/0001

Effective date: 20190903

AS Assignment

Owner name: MORGAN STANLEY SENIOR FUNDING, INC., MARYLAND

Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE APPLICATION 12298143 PREVIOUSLY RECORDED ON REEL 042985 FRAME 0001. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY AGREEMENT SUPPLEMENT;ASSIGNOR:NXP B.V.;REEL/FRAME:051029/0001

Effective date: 20160218

Owner name: MORGAN STANLEY SENIOR FUNDING, INC., MARYLAND

Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE APPLICATION 12298143 PREVIOUSLY RECORDED ON REEL 042762 FRAME 0145. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY AGREEMENT SUPPLEMENT;ASSIGNOR:NXP B.V.;REEL/FRAME:051145/0184

Effective date: 20160218

Owner name: MORGAN STANLEY SENIOR FUNDING, INC., MARYLAND

Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE APPLICATION 12298143 PREVIOUSLY RECORDED ON REEL 039361 FRAME 0212. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY AGREEMENT SUPPLEMENT;ASSIGNOR:NXP B.V.;REEL/FRAME:051029/0387

Effective date: 20160218

Owner name: MORGAN STANLEY SENIOR FUNDING, INC., MARYLAND

Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE APPLICATION12298143 PREVIOUSLY RECORDED ON REEL 042985 FRAME 0001. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY AGREEMENT SUPPLEMENT;ASSIGNOR:NXP B.V.;REEL/FRAME:051029/0001

Effective date: 20160218

Owner name: MORGAN STANLEY SENIOR FUNDING, INC., MARYLAND

Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE APPLICATION12298143 PREVIOUSLY RECORDED ON REEL 039361 FRAME 0212. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY AGREEMENT SUPPLEMENT;ASSIGNOR:NXP B.V.;REEL/FRAME:051029/0387

Effective date: 20160218

Owner name: MORGAN STANLEY SENIOR FUNDING, INC., MARYLAND

Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE APPLICATION 12298143 PREVIOUSLY RECORDED ON REEL 038017 FRAME 0058. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY AGREEMENT SUPPLEMENT;ASSIGNOR:NXP B.V.;REEL/FRAME:051030/0001

Effective date: 20160218

Owner name: MORGAN STANLEY SENIOR FUNDING, INC., MARYLAND

Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE APPLICATION12298143 PREVIOUSLY RECORDED ON REEL 042762 FRAME 0145. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY AGREEMENT SUPPLEMENT;ASSIGNOR:NXP B.V.;REEL/FRAME:051145/0184

Effective date: 20160218

AS Assignment

Owner name: MORGAN STANLEY SENIOR FUNDING, INC., MARYLAND

Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE APPLICATION11759915 AND REPLACE IT WITH APPLICATION 11759935 PREVIOUSLY RECORDED ON REEL 037486 FRAME 0517. ASSIGNOR(S) HEREBY CONFIRMS THE ASSIGNMENT AND ASSUMPTION OF SECURITYINTEREST IN PATENTS;ASSIGNOR:CITIBANK, N.A.;REEL/FRAME:053547/0421

Effective date: 20151207

AS Assignment

Owner name: NXP B.V., NETHERLANDS

Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVEAPPLICATION 11759915 AND REPLACE IT WITH APPLICATION11759935 PREVIOUSLY RECORDED ON REEL 040928 FRAME 0001. ASSIGNOR(S) HEREBY CONFIRMS THE RELEASE OF SECURITYINTEREST;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC.;REEL/FRAME:052915/0001

Effective date: 20160622

AS Assignment

Owner name: NXP, B.V. F/K/A FREESCALE SEMICONDUCTOR, INC., NETHERLANDS

Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVEAPPLICATION 11759915 AND REPLACE IT WITH APPLICATION11759935 PREVIOUSLY RECORDED ON REEL 040925 FRAME 0001. ASSIGNOR(S) HEREBY CONFIRMS THE RELEASE OF SECURITYINTEREST;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC.;REEL/FRAME:052917/0001

Effective date: 20160912

FEPP Fee payment procedure

Free format text: MAINTENANCE FEE REMINDER MAILED (ORIGINAL EVENT CODE: REM.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

LAPS Lapse for failure to pay maintenance fees

Free format text: PATENT EXPIRED FOR FAILURE TO PAY MAINTENANCE FEES (ORIGINAL EVENT CODE: EXP.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

STCH Information on status: patent discontinuation

Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362

FP Lapsed due to failure to pay maintenance fee

Effective date: 20201225