US6816718B2 - DC offset correction using dummy amplifier - Google Patents

DC offset correction using dummy amplifier Download PDF

Info

Publication number
US6816718B2
US6816718B2 US10/072,361 US7236102A US6816718B2 US 6816718 B2 US6816718 B2 US 6816718B2 US 7236102 A US7236102 A US 7236102A US 6816718 B2 US6816718 B2 US 6816718B2
Authority
US
United States
Prior art keywords
lnas
primary
circuitry
differential
lna
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime, expires
Application number
US10/072,361
Other versions
US20030148750A1 (en
Inventor
Kelvin Kai Tuan Yan
Alexander Wayne Hietala
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Qorvo US Inc
Original Assignee
RF Micro Devices Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by RF Micro Devices Inc filed Critical RF Micro Devices Inc
Priority to US10/072,361 priority Critical patent/US6816718B2/en
Assigned to RF MICRO DEVICES, INC. reassignment RF MICRO DEVICES, INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: HIETALA, ALEXANDER WAYNE, YAN, KELVIN KAI TUAN
Publication of US20030148750A1 publication Critical patent/US20030148750A1/en
Application granted granted Critical
Publication of US6816718B2 publication Critical patent/US6816718B2/en
Assigned to BANK OF AMERICA, N.A., AS ADMINISTRATIVE AGENT reassignment BANK OF AMERICA, N.A., AS ADMINISTRATIVE AGENT NOTICE OF GRANT OF SECURITY INTEREST IN PATENTS Assignors: RF MICRO DEVICES, INC.
Assigned to RF MICRO DEVICES, INC. reassignment RF MICRO DEVICES, INC. TERMINATION AND RELEASE OF SECURITY INTEREST IN PATENTS (RECORDED 3/19/13 AT REEL/FRAME 030045/0831) Assignors: BANK OF AMERICA, N.A., AS ADMINISTRATIVE AGENT
Assigned to QORVO US, INC. reassignment QORVO US, INC. MERGER (SEE DOCUMENT FOR DETAILS). Assignors: RF MICRO DEVICES, INC.
Adjusted expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04BTRANSMISSION
    • H04B1/00Details of transmission systems, not covered by a single one of groups H04B3/00 - H04B13/00; Details of transmission systems not characterised by the medium used for transmission
    • H04B1/0003Software-defined radio [SDR] systems, i.e. systems wherein components typically implemented in hardware, e.g. filters or modulators/demodulators, are implented using software, e.g. by involving an AD or DA conversion stage such that at least part of the signal processing is performed in the digital domain
    • H04B1/0028Software-defined radio [SDR] systems, i.e. systems wherein components typically implemented in hardware, e.g. filters or modulators/demodulators, are implented using software, e.g. by involving an AD or DA conversion stage such that at least part of the signal processing is performed in the digital domain wherein the AD/DA conversion occurs at baseband stage
    • H04B1/0032Software-defined radio [SDR] systems, i.e. systems wherein components typically implemented in hardware, e.g. filters or modulators/demodulators, are implented using software, e.g. by involving an AD or DA conversion stage such that at least part of the signal processing is performed in the digital domain wherein the AD/DA conversion occurs at baseband stage with analogue quadrature frequency conversion to and from the baseband
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03DDEMODULATION OR TRANSFERENCE OF MODULATION FROM ONE CARRIER TO ANOTHER
    • H03D3/00Demodulation of angle-, frequency- or phase- modulated oscillations
    • H03D3/007Demodulation of angle-, frequency- or phase- modulated oscillations by converting the oscillations into two quadrature related signals
    • H03D3/008Compensating DC offsets
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04BTRANSMISSION
    • H04B1/00Details of transmission systems, not covered by a single one of groups H04B3/00 - H04B13/00; Details of transmission systems not characterised by the medium used for transmission
    • H04B1/005Details of transmission systems, not covered by a single one of groups H04B3/00 - H04B13/00; Details of transmission systems not characterised by the medium used for transmission adapting radio receivers, transmitters andtransceivers for operation on two or more bands, i.e. frequency ranges
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04BTRANSMISSION
    • H04B1/00Details of transmission systems, not covered by a single one of groups H04B3/00 - H04B13/00; Details of transmission systems not characterised by the medium used for transmission
    • H04B1/005Details of transmission systems, not covered by a single one of groups H04B3/00 - H04B13/00; Details of transmission systems not characterised by the medium used for transmission adapting radio receivers, transmitters andtransceivers for operation on two or more bands, i.e. frequency ranges
    • H04B1/0053Details of transmission systems, not covered by a single one of groups H04B3/00 - H04B13/00; Details of transmission systems not characterised by the medium used for transmission adapting radio receivers, transmitters andtransceivers for operation on two or more bands, i.e. frequency ranges with common antenna for more than one band
    • H04B1/006Details of transmission systems, not covered by a single one of groups H04B3/00 - H04B13/00; Details of transmission systems not characterised by the medium used for transmission adapting radio receivers, transmitters andtransceivers for operation on two or more bands, i.e. frequency ranges with common antenna for more than one band using switches for selecting the desired band
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04BTRANSMISSION
    • H04B1/00Details of transmission systems, not covered by a single one of groups H04B3/00 - H04B13/00; Details of transmission systems not characterised by the medium used for transmission
    • H04B1/06Receivers
    • H04B1/16Circuits
    • H04B1/30Circuits for homodyne or synchrodyne receivers
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04BTRANSMISSION
    • H04B1/00Details of transmission systems, not covered by a single one of groups H04B3/00 - H04B13/00; Details of transmission systems not characterised by the medium used for transmission
    • H04B1/38Transceivers, i.e. devices in which transmitter and receiver form a structural unit and in which at least one part is used for functions of transmitting and receiving
    • H04B1/40Circuits
    • H04B1/403Circuits using the same oscillator for generating both the transmitter frequency and the receiver local oscillator frequency
    • H04B1/406Circuits using the same oscillator for generating both the transmitter frequency and the receiver local oscillator frequency with more than one transmission mode, e.g. analog and digital modes

Definitions

  • the present invention relates to DC offset correction, and in particular, to providing DC offset correction in multiple mode or multiple band mobile terminals and the like.
  • Wireless communication systems support various access technologies, each of which can take numerous forms and be implemented in different frequency bands.
  • the standard analog access technology for U.S. cellular applications is advanced mobile phone system (AMPS), which uses a range of frequencies between 824 megahertz (MHz) and 894 MHz.
  • Digital cellular applications typically use frequency division multiple access (FDMA), time division multiple access (TDMA), or code division multiple access (CDMA) access technologies.
  • FDMA systems typically operate between 824 and 893 MHz.
  • TDMA systems normally operate at either 800 MHz (interim standard (IS)-54) or 1900 MHz (IS-136) frequency bands.
  • GSM global system for mobile communications
  • GSM operates in the 900 MHz and 1800 MHz bands in Europe and Asia, and in the 1900 MHz band in the United States.
  • TDMA is used in PCS (personal communication services)-based systems operating in the 1850 MHz to 1990 MHz bands.
  • CDMA systems typically operate in either the 800 MHz or 1900 MHz frequency bands.
  • mobile terminals such as mobile telephones, personal digital assistants, wireless modems, and the like, often need to communicate in different bands and operate in different modes, depending on the type of transmission technology used.
  • mobile terminals such as mobile telephones, personal digital assistants, wireless modems, and the like
  • newer phones are supporting multiple modes and frequency bands.
  • LNAS low-noise amplifiers
  • the down-conversion circuitry is configured to down-convert the received signals from various frequency bands and using various transmission technologies to an intermediate frequency (IF) or directly to a baseband level for baseband processing.
  • IF intermediate frequency
  • the mixers used in the down-conversion circuitry are driven by local oscillators having varying frequencies depending on the mode of operation.
  • the local oscillator energy can leak into the system and cause a DC offset in the down-converted signal.
  • the local oscillator energy may leak into the antenna, which results in a signal that is amplified by the LNA and mixed into the down-converted signal, resulting in a DC offset.
  • the local oscillator energy may also leak into the LNA inputs, causing the same result.
  • the local oscillator energy may leak into the input of the mixer, and ultimately be mixed with itself to create a DC offset.
  • DC offsets may also be caused by mismatched devices that create an imbalance among the differential signals or out-of-band signals from other mobile terminals, base stations, and the like. The DC offset is particularly detrimental in systems wherein the down-converted signals are represented as baseband signals.
  • the differential signals provided by the down-conversion circuitry should have a common DC level.
  • DC correction circuitry is used to sample the down-converted differential signals and adjust their DC levels to minimize the impact of any DC offset during baseband processing. For multiple band and multiple mode mobile terminals, switching from one mode or band to another typically affects the DC offsets associated with the differential signals, and requires a DC adjustment of these signals prior to receiving signals in each mode.
  • the antenna must be blocked so that the DC correction circuitry does not falsely lock onto an instantaneous signal level associated with a desired or interfering receive signal.
  • the first method is to use a transmit/receive switch or duplexer to effectively open the path between the LNA and the antenna, and thus avoid any signals being presented to the LNA inputs. This method has proven unacceptable, in that the switch or the duplexer cannot provide complete isolation, and thus allows signals appearing at the antenna to reach the LNA, which results in an almost random DC level at the outputs of the LNAs.
  • Another alternative is to selectively inject the RF path when more isolation is needed. This approach adds complexity and expense to the application.
  • Yet another method is to turn off the LNA, and thus block signals from reaching the down-conversion circuitry.
  • the DC offset correction takes place without compensating for LO leakage.
  • the LNA is reactivated, the DC offset caused by leakage signals is present.
  • the latter method corrects for circuit imperfections, but does not address DC offsets induced by leakage signals. Accordingly, there is a need for an improved architecture and process for addressing and correcting DC offset injected into down-converted signals due to signal leakage and the like.
  • the present invention facilitates improved DC offset correction in a radio frequency receiver, which is capable of receiving signals using any number of communication technologies.
  • multiple primary low noise amplifiers LNAs
  • LNAs low noise amplifiers
  • signals received at an antenna are coupled via a transmit-receive switch, duplexer, or like switching means, to a receive path leading to the inputs of the primary LNAs.
  • the appropriate primary LNA is activated and the signal is amplified by the primary LNA, down-converted, and then processed at baseband. Prior to receiving the signal, the down-converted signals typically require DC offset correction.
  • the present invention provides a dummy LNA and an associated resistive network.
  • the primary LNAs Prior to DC offset correction, the primary LNAs are deactivated and the antenna is decoupled from the receive path leading to the inputs of the primary LNAs.
  • a resistance is selected to provide a load at the input of the dummy LNA, wherein the load emulates the input load resistance seen by the primary LNA, which will be used to receive the incoming signal.
  • the output of the dummy LNA emulates the DC performance of the primary LNA used to receive the incoming signal to allow accurate DC offset correction.
  • the dummy and primary LNAs have differential inputs and differential outputs.
  • a filter preferably an acoustic wave filter, such as a surface acoustic wave filter, is placed between the switching means and the differential input of each primary LNA.
  • the dummy LNA has a differential input and output, and the resistive network provides selectable resistances across the differential input of the dummy LNA.
  • the output of the dummy and primary LNAs may be coupled together and to differential inputs of down-conversion circuitry.
  • the down-conversion circuitry provides quadrature-based down-conversion.
  • the outputs of the down-conversion circuitry are preferably differential in-phase and quadrature-phase intermediate frequency or very low intermediate frequency signals.
  • DC offset correction circuitry is provided to monitor the respective DC levels of the differential in-phase and differential quadrature-phase signals to adjust the DC levels of the respective signals to a substantially common level prior to baseband processing.
  • a differential embodiment is preferred, single ended LNA and filter embodiments also benefit from the present invention.
  • control logic such as a central control system, a serial data interface, part of the baseband processing, or a combination thereof, may be used to control DC offset correction.
  • the control logic functions to effect DC offset correction as follows. Upon determining the need to receive an incoming signal, the control logic will decouple the antenna from the receive path via the switching means, select an appropriate resistance of the resistive network for the input of the dummy LNA, and then activate the dummy LNA.
  • the control logic will instruct the DC offset correction circuitry to correct the DC levels of the respective differential in-phase and differential quadrature-phase signals provided by the down-conversion circuitry.
  • the dummy LNA is deactivated and the appropriate primary LNA is activated.
  • the switching means is instructed to couple the antenna to the receive path so that the incoming signal may be amplified by the appropriate primary LNA, down-converted, and processed at baseband in traditional fashion.
  • FIG. 1 is a block representation of a mobile terminal configured according to one embodiment of the present invention.
  • FIG. 2 is a flow diagram outlining a process for DC offset correction according to one embodiment of the present invention.
  • the present invention is preferably incorporated in a mobile terminal 20 , such a mobile telephone, personal digital assistant, or the like.
  • the basic architecture of a mobile terminal 20 is represented in FIG. 1 and may include a receiver front end 22 , a radio frequency transmitter section 24 , an antenna 26 , a duplexer or transmit/receive (TX/RX) switch 28 , a baseband processor 30 , a control system 32 , a frequency synthesizer 34 , and interface circuitry 36 .
  • the receiver front end 22 receives information bearing radio frequency (RF) signals from one or more remote transmitters provided by an access point, such as a base station (not illustrated).
  • RF radio frequency
  • the illustrated receiver front end 22 is configured to receive signals from a number of communication bands facilitating a number of communication techniques.
  • the TX/RX switch 28 is positioned to connect the antenna 26 to a receive path containing a number of filters 38 , which are individually connected to a primary low noise amplifier (LNA) 40 A- 40 D.
  • LNA low noise amplifier
  • Each communication band is associated with one filter 38 A- 38 D and one primary LNA 40 A- 40 D.
  • Filter 38 A and LNA 40 A operate when receiving signals in the US Cellular band; filter 38 B and LNA 40 B operate when receiving signals in the EGSM band; filter 38 C and LNA 40 C operate when receiving signals in the DCS band; and filter 38 D and LNA 40 D operate when receiving signals in the PCS band.
  • the filters 38 A- 38 D are surface acoustic wave (SAW) filters, or compatible filters, having a singled ended input and a differential output.
  • the filters 38 A- 38 D provide band-pass filtering about the corresponding communication band to minimize broadband interference and a differential output signal representative of the filtered RF signal.
  • the differential output signal for the given communication band is then sent to down-conversion circuitry 42 , which provides differential quadrature down-conversion in traditional fashion. Accordingly, the differential output signal is down-converted to differential in-phase signals, I+ and I ⁇ , and differential quadrature signals, Q+ and Q ⁇ , representing the in-phase and quadrature components of the received signal.
  • the in-phase and quadrature signals are down-converted to an intermediate frequency (IF), and preferably a very low IF (VLIF) or direct conversion (DCR), for baseband processing by the baseband processor 30 according to the communication band and technique used when generating the received signal.
  • IF intermediate frequency
  • VLIF very low IF
  • DCR direct conversion
  • the baseband processor 30 processes the differential in-phase and quadrature signals, I+, I ⁇ , Q+, and Q ⁇ to extract the information or data conveyed in the received signal.
  • the down-conversion circuitry 42 typically uses one or more mixing frequencies generated by the frequency synthesizer 34 to effect quadrature down-conversion. Since the baseband processing typically comprises demodulation, decoding, and error correction operations, the baseband processor 30 is generally implemented in one or more digital signal processors (DSPs).
  • DSPs digital signal processors
  • the baseband processor 30 receives digitized data, which may represent voice, data, or control information, from the control system 32 , which it encodes for transmission.
  • the encoded data is output to the transmitter 24 , where it is used by a modulator 44 to modulate a carrier signal that is at a desired transmit frequency.
  • the modulator 44 also uses one or more mixing frequencies generated by the frequency synthesizer 34 to effect modulation.
  • Power amplifier circuitry 46 amplifies the modulated carrier signal to a level appropriate for transmission from the antenna 26 .
  • the amplified signal is coupled to the antenna 26 via the TX/RX switch 28 and an output matching network 48 , which provides impedance matching between the power amplifier circuitry 46 and the antenna 26 and TX/RX switch 28 .
  • the present invention is directed to an improved structure and technique for addressing DC offset within the differential in-phase signals I+ and I ⁇ , and the DC offset between the differential quadrature signals Q+ and Q ⁇ when transitioning to a receive state for any communication band. Accordingly, the following outlines the general techniques for compensating for such DC offsets and will be followed by a detailed discussion of how to use an additional, or dummy, LNA 40 E to minimize DC offsets associated with leakage from the local oscillator in the frequency synthesizer 34 .
  • the differential in-phase and quadrature signals, I+, I ⁇ , Q+ and Q ⁇ are preferably filtered with filters 50 A- 50 D, respectively, and amplified with amplifiers 52 A and 52 B to a desired signal level.
  • the relative DC levels of each of the differential in-phase and quadrature signals, I+, I ⁇ , Q+, and Q ⁇ are monitored by DC correction circuitry 56 .
  • the DC correction circuitry determines the relative DC levels for the differential in-phase and quadrature signals, I+, I ⁇ , Q+, and Q ⁇ and provides corresponding level adjustment outputs to adjust the DC levels of the individual differential in-phase and quadrature signals, I+, I ⁇ , Q+, and Q ⁇ .
  • Each level adjustment output is summed with the corresponding one of the differential in-phase and quadrature signals, I+, I ⁇ , Q+, and Q ⁇ to effect DC offset correction using summing circuitry 54 A- 54 D.
  • the DC offset correction operates to force the DC levels of the differential in-phase signals I+ and I ⁇ to a common level, and the DC levels of the differential quadrature signals Q+ and Q ⁇ to a common level to reduce or eliminate distortion caused by having a DC offset between the respective differential signals.
  • the present invention incorporates a dummy LNA 40 E in additional to the LNAs 40 A- 40 D used to provide amplification for the various frequency bands.
  • all of the primary LNAs 40 A- 40 D and the dummy LNA 40 E are identically formed and configured on a common integrated circuit so as to provide uniform operation.
  • the dummy LNA 40 E has a differential input coupled to a resistive network, illustrated as comprising resistors 66 A- 66 C. During DC offset correction, the resistive network provides a selectable resistance across the differential input of the dummy LNA 40 E.
  • the selected resistance is chosen to emulate the impedance that is normally presented to the differential input of one of the LNAs 40 A- 40 D associated with the communication band that is going to be used for receiving the incoming signal.
  • the selected resistance will correlate to the equivalent resistance at the output of the corresponding filter 38 A- 38 D.
  • the resistance reflects that provided by the corresponding one of the filters 38 A- 38 D and any other residual resistance provided by elements between the input of the LNAs 40 A- 40 D and the receive leg of the TX/RX switch 28 .
  • the resistors 66 A- 66 C are selectively coupled across the differential input of the dummy LNA 40 E via switching transistor pairs, 68 - 70 , 72 - 74 , and 76 - 78 , respectively.
  • selectable resistive networks capable of controlling the resistance provided across the differential input of the dummy LNA 40 E.
  • control logic represented by the control system 32 , will control the TX/RX switch 28 using a TX/RX switch control signal 58 , control the operational state of the LNAs 40 A- 40 E using an LNA control signal 60 , select the resistor(s) to place across the differential input of the dummy LNA 40 E using a load control signal 62 , and control the DC correction circuitry 56 using a DC correction control signal 64 .
  • the TX/RX switch control signal 58 controls the position of the switch 28 .
  • the LNA control signal 60 is used to selectively activate and deactivate any of the LNAs 40 , including the dummy LNA 40 E.
  • the load control signal 62 may be used to selectively switch on the one or more transistor pairs 68 - 70 , 72 - 74 , and 76 - 78 to couple an appropriate resistance to the input of the dummy LNA 40 E.
  • the DC correction control signal 64 will preferably control when the DC correction circuitry 56 will operate to adjust the DC voltage levels of the differential in-phase and quadrature signals, I+, I ⁇ , Q+, and Q ⁇ .
  • the DC offset correction process for the disclosed embodiment of the present invention is outlined in FIG. 2 .
  • each of the LNAs 40 A- 40 E is initially deactivated.
  • the process begins (step 100 ) when a receive enable signal, or like signal, is received by the control system 32 to indicate there is a need to receive an incoming signal (step 102 ).
  • the control system 32 will next switch the TX/RX switch 28 away from the receive position or desired communication band (step 104 ).
  • the resultant position of the switch 28 may be such that the antenna 26 is coupled to the transmit path or placed in an open position.
  • the device is configured to decouple the antenna 26 from the input of the filter 38 associated with the communication band for the incoming signal.
  • the antenna 26 is not coupled to any of the filters 38 .
  • the control system 32 places an appropriate resistance across the differential input of the dummy LNA 40 E based on the communication band for the incoming signal (step 106 ) using the load control signal 62 .
  • the selected resistance corresponds to resistance normally seen at the input of the given LNA 40 A- 40 D used during reception of the signal for the given communication band.
  • the control system 32 will then activate the dummy LNA 40 E (step 108 ) and allow the system to settle for a defined period of time (step 110 ).
  • any differential output signals of the dummy LNA 40 E are likely caused by local oscillator leakage or relatively continuous environmental conditions affecting the differential outputs of any of the LNAs 40 A- 40 E.
  • control system 32 activates the DC correction circuitry 56 to monitor the levels of the differential in-phase and quadrature signals, I+, I ⁇ , Q+, and Q ⁇ and provide any necessary DC offset correction (step 110 ).
  • control system 32 will deactivate the dummy LNA 40 E (step 112 ) and select the appropriate LNA 40 A- 40 D associated with the communication band for the incoming signal (step 114 ).
  • control system 32 will switch the TX/RX switch 28 to the receive position, which will couple the antenna to the input of the appropriate filter 38 A- 38 D associated with the communication band of the incoming signal (step 116 ) to initiate reception and processing of the received signal in the appropriate communication band (step 118 ), wherein the DC offset correction process of the present invention ends (step 120 ).
  • control system 32 may be or may incorporate a serial data interface, as is known in the art to provide the functionality and control described in association with the TX/RX switch control signal 58 , the LNA control signal 60 , the load control signal 62 , and the DC correction control signal 64 .
  • various aspects of the control system 32 and the baseband processor 30 may be integrated in various degrees. Additional information relating to receiver front ends, LNAs, and down-conversion technology may be found in RF Microelectronics , by Behzad Razavi, 1998, which is incorporated herein by reference in its entirety.
  • a user may interact with the mobile terminal 20 via the interface 36 , which may include interface circuitry 80 associated with a microphone 82 , a speaker 84 , a keypad 86 , and a display 88 .
  • the interface circuitry 80 typically includes analog-to-digital converters, digital-to-analog converters, amplifiers, and the like. Additionally, it may include a voice encoder/decoder, in which case it may communicate directly with the baseband processor 30 .
  • the microphone 82 will typically convert audio input, such as the user's voice, into an electrical signal, which is then digitized and passed directly or indirectly to the baseband processor 30 . Audio information encoded in the received signal is recovered by the baseband processor 30 , and converted into an analog signal suitable for driving speaker 84 by the interface circuitry 80 .
  • the keypad 86 and display 88 enable the user to interact with the mobile terminal 20 , input numbers to be dialed, address book information, or the like, as well as monitor call progress information.
  • the communication bands represented in the above embodiment may vary in number and type.
  • the LNAs may have a singled ended input (non-differential), single ended output, or a combination thereof. All such improvements and modifications are considered within the scope of the concepts disclosed herein and the claims that follow.

Abstract

The present invention provides a dummy low noise amplifier (LNA) and an associated resistive network. Prior to DC offset correction, the primary LNAs are deactivated and the antenna is decoupled from the receive path leading to the inputs of the primary LNAs. A resistance is selected to provide a load at the input of the dummy LNA, wherein the load emulates the input load resistance seen by the primary LNA, which will be used to receive the incoming signal. Thus, the output of the dummy LNA emulates the performance of the primary LNA used to receive the incoming signal to allow accurate DC offset correction.

Description

FIELD OF THE INVENTION
The present invention relates to DC offset correction, and in particular, to providing DC offset correction in multiple mode or multiple band mobile terminals and the like.
BACKGROUND OF THE INVENTION
Wireless communication systems support various access technologies, each of which can take numerous forms and be implemented in different frequency bands. For example, the standard analog access technology for U.S. cellular applications is advanced mobile phone system (AMPS), which uses a range of frequencies between 824 megahertz (MHz) and 894 MHz. Digital cellular applications typically use frequency division multiple access (FDMA), time division multiple access (TDMA), or code division multiple access (CDMA) access technologies. FDMA systems typically operate between 824 and 893 MHz. TDMA systems normally operate at either 800 MHz (interim standard (IS)-54) or 1900 MHz (IS-136) frequency bands. TDMA technology is implemented in the global system for mobile communications (GSM) standard in three different frequency bands, depending on geography. For example, GSM operates in the 900 MHz and 1800 MHz bands in Europe and Asia, and in the 1900 MHz band in the United States. In addition to GSM, TDMA is used in PCS (personal communication services)-based systems operating in the 1850 MHz to 1990 MHz bands. CDMA systems typically operate in either the 800 MHz or 1900 MHz frequency bands.
Given the lack of standardization and the varying infrastructure for the above systems, mobile terminals, such as mobile telephones, personal digital assistants, wireless modems, and the like, often need to communicate in different bands and operate in different modes, depending on the type of transmission technology used. In addition to providing analog capability, newer phones are supporting multiple modes and frequency bands.
To support such operation, mobile terminals typically incorporate dedicated low-noise amplifiers (LNAS) and associated filtering for each frequency band supported. Further, the down-conversion circuitry is configured to down-convert the received signals from various frequency bands and using various transmission technologies to an intermediate frequency (IF) or directly to a baseband level for baseband processing. The mixers used in the down-conversion circuitry are driven by local oscillators having varying frequencies depending on the mode of operation.
Unfortunately, the local oscillator energy can leak into the system and cause a DC offset in the down-converted signal. The local oscillator energy may leak into the antenna, which results in a signal that is amplified by the LNA and mixed into the down-converted signal, resulting in a DC offset. The local oscillator energy may also leak into the LNA inputs, causing the same result. Further, the local oscillator energy may leak into the input of the mixer, and ultimately be mixed with itself to create a DC offset. DC offsets may also be caused by mismatched devices that create an imbalance among the differential signals or out-of-band signals from other mobile terminals, base stations, and the like. The DC offset is particularly detrimental in systems wherein the down-converted signals are represented as baseband signals. Even in the absence of leakage signals, the differential signals provided by the down-conversion circuitry should have a common DC level. Typically, DC correction circuitry is used to sample the down-converted differential signals and adjust their DC levels to minimize the impact of any DC offset during baseband processing. For multiple band and multiple mode mobile terminals, switching from one mode or band to another typically affects the DC offsets associated with the differential signals, and requires a DC adjustment of these signals prior to receiving signals in each mode.
During DC offset correction, the antenna must be blocked so that the DC correction circuitry does not falsely lock onto an instantaneous signal level associated with a desired or interfering receive signal. Traditionally, there have been three methods to isolate the antenna from the rest of the system. The first method is to use a transmit/receive switch or duplexer to effectively open the path between the LNA and the antenna, and thus avoid any signals being presented to the LNA inputs. This method has proven unacceptable, in that the switch or the duplexer cannot provide complete isolation, and thus allows signals appearing at the antenna to reach the LNA, which results in an almost random DC level at the outputs of the LNAs. Another alternative is to selectively inject the RF path when more isolation is needed. This approach adds complexity and expense to the application. Yet another method is to turn off the LNA, and thus block signals from reaching the down-conversion circuitry. In this method, where the LNAs are deactivated, the DC offset correction takes place without compensating for LO leakage. Thus, when the LNA is reactivated, the DC offset caused by leakage signals is present. In essence, the latter method corrects for circuit imperfections, but does not address DC offsets induced by leakage signals. Accordingly, there is a need for an improved architecture and process for addressing and correcting DC offset injected into down-converted signals due to signal leakage and the like.
SUMMARY OF THE INVENTION
The present invention facilitates improved DC offset correction in a radio frequency receiver, which is capable of receiving signals using any number of communication technologies. In the receiver front end, multiple primary low noise amplifiers (LNAs) are provided and individually selected depending on a communication technology associated with a signal to be received. During reception, signals received at an antenna are coupled via a transmit-receive switch, duplexer, or like switching means, to a receive path leading to the inputs of the primary LNAs. The appropriate primary LNA is activated and the signal is amplified by the primary LNA, down-converted, and then processed at baseband. Prior to receiving the signal, the down-converted signals typically require DC offset correction. The present invention provides a dummy LNA and an associated resistive network. Prior to DC offset correction, the primary LNAs are deactivated and the antenna is decoupled from the receive path leading to the inputs of the primary LNAs. A resistance is selected to provide a load at the input of the dummy LNA, wherein the load emulates the input load resistance seen by the primary LNA, which will be used to receive the incoming signal. Thus, the output of the dummy LNA emulates the DC performance of the primary LNA used to receive the incoming signal to allow accurate DC offset correction.
In one embodiment, the dummy and primary LNAs have differential inputs and differential outputs. Further, a filter, preferably an acoustic wave filter, such as a surface acoustic wave filter, is placed between the switching means and the differential input of each primary LNA. Similarly, the dummy LNA has a differential input and output, and the resistive network provides selectable resistances across the differential input of the dummy LNA. The output of the dummy and primary LNAs may be coupled together and to differential inputs of down-conversion circuitry. In the preferred embodiment, the down-conversion circuitry provides quadrature-based down-conversion. Further, the outputs of the down-conversion circuitry are preferably differential in-phase and quadrature-phase intermediate frequency or very low intermediate frequency signals. DC offset correction circuitry is provided to monitor the respective DC levels of the differential in-phase and differential quadrature-phase signals to adjust the DC levels of the respective signals to a substantially common level prior to baseband processing. Although a differential embodiment is preferred, single ended LNA and filter embodiments also benefit from the present invention.
In operation, control logic, such as a central control system, a serial data interface, part of the baseband processing, or a combination thereof, may be used to control DC offset correction. The control logic functions to effect DC offset correction as follows. Upon determining the need to receive an incoming signal, the control logic will decouple the antenna from the receive path via the switching means, select an appropriate resistance of the resistive network for the input of the dummy LNA, and then activate the dummy LNA.
After allowing the system to settle, the control logic will instruct the DC offset correction circuitry to correct the DC levels of the respective differential in-phase and differential quadrature-phase signals provided by the down-conversion circuitry. Once DC offset correction is complete, the dummy LNA is deactivated and the appropriate primary LNA is activated. Finally, the switching means is instructed to couple the antenna to the receive path so that the incoming signal may be amplified by the appropriate primary LNA, down-converted, and processed at baseband in traditional fashion.
Those skilled in the art will appreciate the scope of the present invention and realize additional aspects thereof after reading the following detailed description of the preferred embodiments in association with the accompanying drawing figures.
BRIEF DESCRIPTION OF THE DRAWING FIGURES
The accompanying drawing figures incorporated in and forming a part of this specification illustrate several aspects of the invention, and together with the description serve to explain the principles of the invention.
FIG. 1 is a block representation of a mobile terminal configured according to one embodiment of the present invention.
FIG. 2 is a flow diagram outlining a process for DC offset correction according to one embodiment of the present invention.
DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENTS
The embodiments set forth below represent the necessary information to enable those skilled in the art to practice the invention and illustrate the best mode of practicing the invention. Upon reading the following description in light of the accompanying drawing figures, those skilled in the art will understand the concepts of the invention and will recognize applications of these concepts not particularly addressed herein. It should be understood that these concepts and applications fall within the scope of the disclosure and the accompanying claims.
The present invention is preferably incorporated in a mobile terminal 20, such a mobile telephone, personal digital assistant, or the like. The basic architecture of a mobile terminal 20 is represented in FIG. 1 and may include a receiver front end 22, a radio frequency transmitter section 24, an antenna 26, a duplexer or transmit/receive (TX/RX) switch 28, a baseband processor 30, a control system 32, a frequency synthesizer 34, and interface circuitry 36. The receiver front end 22 receives information bearing radio frequency (RF) signals from one or more remote transmitters provided by an access point, such as a base station (not illustrated).
The illustrated receiver front end 22 is configured to receive signals from a number of communication bands facilitating a number of communication techniques. During reception of RF signals, the TX/RX switch 28 is positioned to connect the antenna 26 to a receive path containing a number of filters 38, which are individually connected to a primary low noise amplifier (LNA) 40A-40D. Each communication band is associated with one filter 38A-38D and one primary LNA 40A-40D. As illustrated in the disclosed example, there are four bands, corresponding to US Cellular, EGSM, DCS, and PCS. This exemplary configuration is only provided for the purposes of illustration and is not intended to limit the scope of the invention. Filter 38A and LNA 40A operate when receiving signals in the US Cellular band; filter 38B and LNA 40B operate when receiving signals in the EGSM band; filter 38C and LNA 40C operate when receiving signals in the DCS band; and filter 38D and LNA 40D operate when receiving signals in the PCS band. Preferably, the filters 38A-38D are surface acoustic wave (SAW) filters, or compatible filters, having a singled ended input and a differential output. The filters 38A-38D provide band-pass filtering about the corresponding communication band to minimize broadband interference and a differential output signal representative of the filtered RF signal.
The differential output signal for the given communication band is then sent to down-conversion circuitry 42, which provides differential quadrature down-conversion in traditional fashion. Accordingly, the differential output signal is down-converted to differential in-phase signals, I+ and I−, and differential quadrature signals, Q+ and Q−, representing the in-phase and quadrature components of the received signal. The in-phase and quadrature signals are down-converted to an intermediate frequency (IF), and preferably a very low IF (VLIF) or direct conversion (DCR), for baseband processing by the baseband processor 30 according to the communication band and technique used when generating the received signal. The baseband processor 30 processes the differential in-phase and quadrature signals, I+, I−, Q+, and Q− to extract the information or data conveyed in the received signal. The down-conversion circuitry 42 typically uses one or more mixing frequencies generated by the frequency synthesizer 34 to effect quadrature down-conversion. Since the baseband processing typically comprises demodulation, decoding, and error correction operations, the baseband processor 30 is generally implemented in one or more digital signal processors (DSPs).
On the transmit side, the baseband processor 30 receives digitized data, which may represent voice, data, or control information, from the control system 32, which it encodes for transmission. The encoded data is output to the transmitter 24, where it is used by a modulator 44 to modulate a carrier signal that is at a desired transmit frequency. The modulator 44 also uses one or more mixing frequencies generated by the frequency synthesizer 34 to effect modulation. Power amplifier circuitry 46 amplifies the modulated carrier signal to a level appropriate for transmission from the antenna 26. The amplified signal is coupled to the antenna 26 via the TX/RX switch 28 and an output matching network 48, which provides impedance matching between the power amplifier circuitry 46 and the antenna 26 and TX/RX switch 28.
The present invention is directed to an improved structure and technique for addressing DC offset within the differential in-phase signals I+ and I−, and the DC offset between the differential quadrature signals Q+ and Q− when transitioning to a receive state for any communication band. Accordingly, the following outlines the general techniques for compensating for such DC offsets and will be followed by a detailed discussion of how to use an additional, or dummy, LNA 40E to minimize DC offsets associated with leakage from the local oscillator in the frequency synthesizer 34.
Prior to baseband processing, the differential in-phase and quadrature signals, I+, I−, Q+ and Q− are preferably filtered with filters 50A-50D, respectively, and amplified with amplifiers 52A and 52B to a desired signal level. As illustrated, the relative DC levels of each of the differential in-phase and quadrature signals, I+, I−, Q+, and Q− are monitored by DC correction circuitry 56. The DC correction circuitry determines the relative DC levels for the differential in-phase and quadrature signals, I+, I−, Q+, and Q− and provides corresponding level adjustment outputs to adjust the DC levels of the individual differential in-phase and quadrature signals, I+, I−, Q+, and Q−. Each level adjustment output is summed with the corresponding one of the differential in-phase and quadrature signals, I+, I−, Q+, and Q− to effect DC offset correction using summing circuitry 54A-54D. The DC offset correction operates to force the DC levels of the differential in-phase signals I+ and I− to a common level, and the DC levels of the differential quadrature signals Q+ and Q− to a common level to reduce or eliminate distortion caused by having a DC offset between the respective differential signals.
As noted, the present invention incorporates a dummy LNA 40E in additional to the LNAs 40A-40D used to provide amplification for the various frequency bands. Preferably, all of the primary LNAs 40A-40D and the dummy LNA 40E are identically formed and configured on a common integrated circuit so as to provide uniform operation. The dummy LNA 40E has a differential input coupled to a resistive network, illustrated as comprising resistors 66A-66C. During DC offset correction, the resistive network provides a selectable resistance across the differential input of the dummy LNA 40E. The selected resistance is chosen to emulate the impedance that is normally presented to the differential input of one of the LNAs 40A-40D associated with the communication band that is going to be used for receiving the incoming signal. The selected resistance will correlate to the equivalent resistance at the output of the corresponding filter 38A-38D. Thus, the resistance reflects that provided by the corresponding one of the filters 38A-38D and any other residual resistance provided by elements between the input of the LNAs 40A-40D and the receive leg of the TX/RX switch 28. In one embodiment, the resistors 66A-66C are selectively coupled across the differential input of the dummy LNA 40E via switching transistor pairs, 68-70, 72-74, and 76-78, respectively. Those skilled in the art will recognize various types of selectable resistive networks capable of controlling the resistance provided across the differential input of the dummy LNA 40E.
For controlling DC offset correction according to the disclosed embodiment, control logic, represented by the control system 32, will control the TX/RX switch 28 using a TX/RX switch control signal 58, control the operational state of the LNAs 40A-40E using an LNA control signal 60, select the resistor(s) to place across the differential input of the dummy LNA 40E using a load control signal 62, and control the DC correction circuitry 56 using a DC correction control signal 64. The TX/RX switch control signal 58 controls the position of the switch 28. The LNA control signal 60 is used to selectively activate and deactivate any of the LNAs 40, including the dummy LNA 40E. The load control signal 62 may be used to selectively switch on the one or more transistor pairs 68-70, 72-74, and 76-78 to couple an appropriate resistance to the input of the dummy LNA 40E. The DC correction control signal 64 will preferably control when the DC correction circuitry 56 will operate to adjust the DC voltage levels of the differential in-phase and quadrature signals, I+, I−, Q+, and Q−.
The DC offset correction process for the disclosed embodiment of the present invention is outlined in FIG. 2. Assume that each of the LNAs 40A-40E is initially deactivated. The process begins (step 100) when a receive enable signal, or like signal, is received by the control system 32 to indicate there is a need to receive an incoming signal (step 102). The control system 32 will next switch the TX/RX switch 28 away from the receive position or desired communication band (step 104). The resultant position of the switch 28 may be such that the antenna 26 is coupled to the transmit path or placed in an open position. If a duplexer or like switching means is used in place of the TX/RX switch 28, the device is configured to decouple the antenna 26 from the input of the filter 38 associated with the communication band for the incoming signal. Preferably, the antenna 26 is not coupled to any of the filters 38.
Next, the control system 32 places an appropriate resistance across the differential input of the dummy LNA 40E based on the communication band for the incoming signal (step 106) using the load control signal 62. As noted, the selected resistance corresponds to resistance normally seen at the input of the given LNA 40A-40D used during reception of the signal for the given communication band. The control system 32 will then activate the dummy LNA 40E (step 108) and allow the system to settle for a defined period of time (step 110). At this point, any differential output signals of the dummy LNA 40E are likely caused by local oscillator leakage or relatively continuous environmental conditions affecting the differential outputs of any of the LNAs 40A-40E. These differential output signals of the LNAs 40A-40E result in DC offsets in the differential in-phase and quadrature signals, I+, I−, Q+, and Q− due to the mixing action with the LO signal in the down-conversion circuitry 42.
Thus, the control system 32 activates the DC correction circuitry 56 to monitor the levels of the differential in-phase and quadrature signals, I+, I−, Q+, and Q− and provide any necessary DC offset correction (step 110). After DC offset correction, the control system 32 will deactivate the dummy LNA 40E (step 112) and select the appropriate LNA 40A-40D associated with the communication band for the incoming signal (step 114). Next, the control system 32 will switch the TX/RX switch 28 to the receive position, which will couple the antenna to the input of the appropriate filter 38A-38D associated with the communication band of the incoming signal (step 116) to initiate reception and processing of the received signal in the appropriate communication band (step 118), wherein the DC offset correction process of the present invention ends (step 120).
Those skilled in the art will recognize various ways to implement the concepts of the present invention. For example, the control system 32 may be or may incorporate a serial data interface, as is known in the art to provide the functionality and control described in association with the TX/RX switch control signal 58, the LNA control signal 60, the load control signal 62, and the DC correction control signal 64. Further, various aspects of the control system 32 and the baseband processor 30 may be integrated in various degrees. Additional information relating to receiver front ends, LNAs, and down-conversion technology may be found in RF Microelectronics, by Behzad Razavi, 1998, which is incorporated herein by reference in its entirety.
A user may interact with the mobile terminal 20 via the interface 36, which may include interface circuitry 80 associated with a microphone 82, a speaker 84, a keypad 86, and a display 88. The interface circuitry 80 typically includes analog-to-digital converters, digital-to-analog converters, amplifiers, and the like. Additionally, it may include a voice encoder/decoder, in which case it may communicate directly with the baseband processor 30.
The microphone 82 will typically convert audio input, such as the user's voice, into an electrical signal, which is then digitized and passed directly or indirectly to the baseband processor 30. Audio information encoded in the received signal is recovered by the baseband processor 30, and converted into an analog signal suitable for driving speaker 84 by the interface circuitry 80. The keypad 86 and display 88 enable the user to interact with the mobile terminal 20, input numbers to be dialed, address book information, or the like, as well as monitor call progress information.
Those skilled in the art will recognize improvements and modifications to the preferred embodiments of the present invention. For example, the communication bands represented in the above embodiment may vary in number and type. Further, the LNAs may have a singled ended input (non-differential), single ended output, or a combination thereof. All such improvements and modifications are considered within the scope of the concepts disclosed herein and the claims that follow.

Claims (27)

What is claimed is:
1. Circuitry facilitating improved DC offset correction comprising:
a) a plurality of primary low noise amplifiers, LNAs, each of which comprises an input adapted to receive filtered signals associated with a unique communication technology via an associated input filter and an output for operatively coupling to down-conversion circuitry;
b) a dummy LNA comprising an input and an output operatively coupled to the outputs of the primary LNAs; and
c) a resistive network operatively coupled to the input of the dummy LNA and adapted to selectively provide one of a plurality of resistances at the input of the dummy LNA, each of the plurality of resistances corresponding to a resistance load at the input of one of the plurality of the primary LNAs,
wherein during DC offset correction, the one of the plurality of resistances associated with the one of the plurality of primary LNAs to use for receiving an incoming signal is selected, the plurality of primary LNAs are deactivated, and the dummy LNA is activated.
2. The circuitry of claim 1 wherein the output of the dummy LNA and the outputs of the plurality of primary LNAs are differential outputs.
3. The circuitry of claim 2 wherein the input of the dummy LNA and the inputs of the plurality of primary LNAs are differential inputs.
4. The circuitry of claim 3 further comprising a plurality of filters, each filter operatively and differentially coupled to the input of one of the plurality of primary LNAs and bearing on the value of a corresponding one of the plurality of resistances of the resistive network.
5. The circuitry of claim 4 wherein each of the plurality of filters is an acoustic wave filter.
6. The circuitry of claim 1 wherein each of the plurality of resistances is associated with at least one transistor operating in a switching mode and adapted to selectively couple the resistance to the input of the dummy LNA.
7. The circuitry of claim 1 further comprising down-conversion circuitry operatively coupled to the output of the dummy LNA and the outputs of the plurality of primary LNAs and adapted to facilitate a quadrature down-conversion of signals at the output of the dummy LNA and the outputs of the plurality of primary LNAs to provide differential in-phase signals and differential quadrature phase signals.
8. The circuitry of claim 7 further comprising DC offset correction circuitry adapted to monitor the DC levels of the differential in-phase signals and differential quadrature phase signals and provide an output to adjust the DC levels of the differential in-phase signals to a common level and to adjust the DC levels of the differential quadrature phase signals to a common level.
9. The circuitry of claim 8 further comprising control logic adapted to:
a) select the one of the plurality of resistances that is associated with the one of the plurality of primary LNAs to use for receiving an incoming signal;
b) deactivate any active ones of the plurality of primary LNAs;
c) activate the dummy LNA; and
d) trigger the DC offset correction circuitry to adjust the DC levels of the differential in-phase signals to a common level and to adjust the DC levels of the differential quadrature phase signals to a common level to effect the DC offset correction.
10. The circuitry of claim 9 wherein the control logic is further adapted to:
a) deactivate the dummy LNA; and
b) activate the one of the plurality of primary LNAs to use for receiving the incoming signal.
11. The circuitry of claim 10 wherein the control logic is further adapted to effect decoupling of an antenna from a receive path leading to the inputs of the plurality of primary LNAs prior to triggering the DC offset correction.
12. The circuitry of claim 11 wherein the control logic is further adapted to provide a delay after activating the dummy LNA to allow for component settling.
13. The circuitry of claim 11 wherein the control logic is further adapted to:
a) couple the antenna to the receive path leading to the inputs of the plurality of primary LNAs; and
b) receive the incoming signal via the one of the plurality of primary LNAs.
14. The circuitry of claim 9 wherein the control logic is further adapted to:
a) trigger the DC offset correction circuitry to stop offset correction;
b) deactivate the dummy LNA; and
c) activate the one of the plurality of primary LNAs to use for receiving the incoming signal.
15. The circuitry of claim 1 wherein the dummy LNA and the plurality of primary LNAs are fundamentally identical and formed on the same integrated circuit.
16. The circuitry of claim 1 wherein each of the primary LNAs is configured to operate only when receiving incoming signals for a corresponding one of a plurality of unique communication technologies.
17. A method comprising:
a) selecting one of a plurality of resistances to couple to an input of a dummy low noise amplifier (LNA), the one of the plurality of resistances selected emulating a resistance that is associated with an input load of one of a plurality of primary LNAs to use for receiving an incoming signal;
b) deactivating any active ones of the plurality of primary LNAs;
c) activating the dummy LNA; and
d) triggering DC offset correction to adjust DC levels of differential in-phase signals to a common level and to adjust the DC levels of differential quadrature phase signals to a common level to effect DC offset correction, the differential in-phase signals and differential quadrature phase signals created by a quadrature down-conversion process of output signals from the dummy LNA.
18. The method of claim 17 further comprising:
a) deactivating the dummy LNA; and
b) activating the one of the plurality of primary LNAs to use for receiving the incoming signal.
19. The method of claim 18 further comprising decoupling an antenna from a receive path leading to inputs of the plurality of primary LNAs prior to triggering the DC offset correction.
20. The method of claim 19 further comprising providing a delay after activating the dummy LNA to allow for component settling.
21. The method of claim 19 further comprising:
a) coupling the antenna to the receive path leading to the inputs of the plurality of primary LNAs; and
b) receiving the incoming signal via the one of the plurality of primary LNAs.
22. The method of claim 17 further comprising:
a) decoupling an antenna from a receive path leading to inputs of the plurality of primary LNAs prior to triggering the DC offset correction;
b) triggering the DC offset circuitry to stop offset correction;
c) deactivating the dummy LNA; and
d) activating the one of the plurality of primary LNAs to use for receiving the incoming signal.
23. The method of claim 17 wherein an output of the dummy LNA and outputs of the plurality of primary LNAs are differential outputs.
24. The method of claim 23 wherein an input of the dummy LNA and inputs of the plurality of primary LNAS are differential inputs.
25. The method of claim 24 wherein a receive path to each of the plurality of primary LNAs comprises a filter operatively and differentially coupled to the input of one of the plurality of primary LNAs and bearing on the value of a corresponding one of the plurality of resistances.
26. The method of claim 25 wherein each filter is an acoustic wave filter having a differential output.
27. Circuitry comprising:
a) means for selecting one of a plurality of resistances to couple to an input of a dummy low noise amplifier (LNA), the one of the plurality of resistances selected emulating a resistance that is associated with an input load of one of a plurality of primary LNAs to use for receiving an incoming signal;
b) means for deactivating any active ones of the plurality of primary LNAs;
c) means for activating the dummy LNA; and
d) means for triggering DC offset correction to adjust DC levels of differential in-phase signals to a common level and to adjust the DC levels of differential quadrature phase signals to a common level to effect the DC offset correction, the differential in-phase signals and differential quadrature phase signals created by a quadrature down-conversion process of output signals from the dummy LNA.
US10/072,361 2002-02-07 2002-02-07 DC offset correction using dummy amplifier Expired - Lifetime US6816718B2 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US10/072,361 US6816718B2 (en) 2002-02-07 2002-02-07 DC offset correction using dummy amplifier

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US10/072,361 US6816718B2 (en) 2002-02-07 2002-02-07 DC offset correction using dummy amplifier

Publications (2)

Publication Number Publication Date
US20030148750A1 US20030148750A1 (en) 2003-08-07
US6816718B2 true US6816718B2 (en) 2004-11-09

Family

ID=27659460

Family Applications (1)

Application Number Title Priority Date Filing Date
US10/072,361 Expired - Lifetime US6816718B2 (en) 2002-02-07 2002-02-07 DC offset correction using dummy amplifier

Country Status (1)

Country Link
US (1) US6816718B2 (en)

Cited By (34)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20020098820A1 (en) * 2001-01-24 2002-07-25 Dijkmans Eise Carel Front end and high frequency receiver having quadrature low noise amplifier
US20030215026A1 (en) * 2002-05-16 2003-11-20 Hietala Alexander Wayne AM to AM correction system for polar modulator
US20050094744A1 (en) * 2003-10-29 2005-05-05 Bala Ramachandran Multi-mode receiver
US6903606B1 (en) * 2003-08-25 2005-06-07 Rf Micro Devices, Inc. DC offset correction using unused LNA
US20070129038A1 (en) * 2005-12-05 2007-06-07 Ragan Lawrence H Low noise, low distortion radio receiver front-end
US7505744B1 (en) 2005-07-28 2009-03-17 Rf Micro Devices, Inc. DC offset correction using multiple configurable feedback loops
US20090085671A1 (en) * 2007-09-27 2009-04-02 Nanoamp Solutions Inc. (Cayman) Load inductor sharing
US20090085668A1 (en) * 2007-09-27 2009-04-02 Nanoamp Solutions Inc. (Cayman) Inductor Sharing in Radio Frequency Communications
US7529523B1 (en) 2004-08-23 2009-05-05 Rf Micro Devices, Inc. N-th order curve fit for power calibration in a mobile terminal
US7545880B1 (en) 2004-06-23 2009-06-09 Rf Micro Devices, Inc. Multiple polynomial digital predistortion
US7689182B1 (en) 2006-10-12 2010-03-30 Rf Micro Devices, Inc. Temperature compensated bias for AM/PM improvement
US7877060B1 (en) 2006-02-06 2011-01-25 Rf Micro Devices, Inc. Fast calibration of AM/PM pre-distortion
US7962108B1 (en) 2006-03-29 2011-06-14 Rf Micro Devices, Inc. Adaptive AM/PM compensation
US7991071B2 (en) 2002-05-16 2011-08-02 Rf Micro Devices, Inc. AM to PM correction system for polar modulator
US8009762B1 (en) 2007-04-17 2011-08-30 Rf Micro Devices, Inc. Method for calibrating a phase distortion compensated polar modulated radio frequency transmitter
US8224265B1 (en) 2005-06-13 2012-07-17 Rf Micro Devices, Inc. Method for optimizing AM/AM and AM/PM predistortion in a mobile terminal
US8489042B1 (en) 2009-10-08 2013-07-16 Rf Micro Devices, Inc. Polar feedback linearization
US8577305B1 (en) * 2007-09-21 2013-11-05 Marvell International Ltd. Circuits and methods for generating oscillating signals
US8600324B1 (en) 2008-06-27 2013-12-03 Marvell International Ltd Circuit and method for adjusting a digitally controlled oscillator
US8649734B1 (en) 2007-08-13 2014-02-11 Marvell International Ltd. Bluetooth scan modes
US8655279B2 (en) 2008-06-16 2014-02-18 Marvell World Trade Ltd. Short-range wireless communication
US8983557B1 (en) 2011-06-30 2015-03-17 Marvell International Ltd. Reducing power consumption of a multi-antenna transceiver
US9055460B1 (en) 2008-08-11 2015-06-09 Marvell International Ltd. Location-based detection of interference in cellular communications systems
US9066369B1 (en) 2009-09-16 2015-06-23 Marvell International Ltd. Coexisting radio communication
US9078108B1 (en) 2011-05-26 2015-07-07 Marvell International Ltd. Method and apparatus for off-channel invitation
US9125216B1 (en) 2011-09-28 2015-09-01 Marvell International Ltd. Method and apparatus for avoiding interference among multiple radios
US9131520B1 (en) 2009-04-06 2015-09-08 Marvell International Ltd. Packet exchange arbitration for coexisting radios
US9148200B1 (en) 2007-12-11 2015-09-29 Marvell International Ltd. Determining power over ethernet impairment
CN105099474A (en) * 2014-05-16 2015-11-25 美国亚德诺半导体公司 Offset compensation in a receiver
US9215708B2 (en) 2012-02-07 2015-12-15 Marvell World Trade Ltd. Method and apparatus for multi-network communication
US9294997B1 (en) 2010-05-11 2016-03-22 Marvell International Ltd. Wakeup beacons for mesh networks
US9332488B2 (en) 2010-10-20 2016-05-03 Marvell World Trade Ltd. Pre-association discovery
US9450649B2 (en) 2012-07-02 2016-09-20 Marvell World Trade Ltd. Shaping near-field transmission signals
US9655041B1 (en) 2008-12-31 2017-05-16 Marvell International Ltd. Discovery-phase power conservation

Families Citing this family (21)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7277688B2 (en) * 2003-06-17 2007-10-02 Broadcom Corporation DC offset correction for very low intermediate frequency receiver
US9026070B2 (en) 2003-12-18 2015-05-05 Qualcomm Incorporated Low-power wireless diversity receiver with multiple receive paths
DE602004025907D1 (en) * 2004-06-04 2010-04-22 Infineon Technologies Ag Device for DC compensation in a demodulator
US9450665B2 (en) 2005-10-19 2016-09-20 Qualcomm Incorporated Diversity receiver for wireless communication
US20070223615A1 (en) * 2006-03-24 2007-09-27 Sathwant Dosanjh Transceiver interface architecture
US8532225B2 (en) * 2008-03-19 2013-09-10 Freescale Semiconductor, Inc. DC compensation for VLIF signals
DE102010050581A1 (en) * 2010-11-05 2012-05-10 Epcos Ag Chip with four surface acoustic wave filters
US9178669B2 (en) 2011-05-17 2015-11-03 Qualcomm Incorporated Non-adjacent carrier aggregation architecture
US9252827B2 (en) 2011-06-27 2016-02-02 Qualcomm Incorporated Signal splitting carrier aggregation receiver architecture
US9154179B2 (en) 2011-06-29 2015-10-06 Qualcomm Incorporated Receiver with bypass mode for improved sensitivity
US8774334B2 (en) 2011-11-09 2014-07-08 Qualcomm Incorporated Dynamic receiver switching
US9172402B2 (en) 2012-03-02 2015-10-27 Qualcomm Incorporated Multiple-input and multiple-output carrier aggregation receiver reuse architecture
US9362958B2 (en) 2012-03-02 2016-06-07 Qualcomm Incorporated Single chip signal splitting carrier aggregation receiver architecture
US9118439B2 (en) 2012-04-06 2015-08-25 Qualcomm Incorporated Receiver for imbalanced carriers
US9154356B2 (en) 2012-05-25 2015-10-06 Qualcomm Incorporated Low noise amplifiers for carrier aggregation
US9867194B2 (en) 2012-06-12 2018-01-09 Qualcomm Incorporated Dynamic UE scheduling with shared antenna and carrier aggregation
US9300420B2 (en) 2012-09-11 2016-03-29 Qualcomm Incorporated Carrier aggregation receiver architecture
US9543903B2 (en) 2012-10-22 2017-01-10 Qualcomm Incorporated Amplifiers with noise splitting
US8995591B2 (en) 2013-03-14 2015-03-31 Qualcomm, Incorporated Reusing a single-chip carrier aggregation receiver to support non-cellular diversity
US10177722B2 (en) 2016-01-12 2019-01-08 Qualcomm Incorporated Carrier aggregation low-noise amplifier with tunable integrated power splitter
EP3696563B1 (en) * 2019-02-14 2023-06-07 IMEC vzw Transmitter-receiver leakage suppression in integrated radar systems

Citations (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5422889A (en) * 1992-10-28 1995-06-06 Alcatel N.V. Offset correction circuit
US6167247A (en) * 1998-07-15 2000-12-26 Lucent Technologies, Inc. Local oscillator leak cancellation circuit
US6204980B1 (en) * 1998-06-18 2001-03-20 Adaptec, Inc. High speed gain stage with DC offset cancellation for servo demodulator circuit
US20020094788A1 (en) * 2001-01-12 2002-07-18 Hitachi, Ltd. Signal processing semiconductor integrated circuit device and wireless communication system
US20020094792A1 (en) * 2001-01-12 2002-07-18 Hitachi, Ltd. Signal processing semiconductor integrated circuit device and wireless communication system
US6711396B1 (en) * 2000-11-13 2004-03-23 Nortel Networks Limited Method to reduce local oscillator or carrier leakage in frequency converting mixers
US6725024B1 (en) * 2000-11-07 2004-04-20 Telefonaktiebolaget Lm Ericsson (Publ) Offset local oscillator frequency
US6756924B2 (en) * 2002-05-16 2004-06-29 Integrant Technologies Inc. Circuit and method for DC offset calibration and signal processing apparatus using the same
US6760568B2 (en) * 2000-06-14 2004-07-06 Motorola, Inc. Circuit and method for reducing local oscillator frequency transmission in a radio transceiver
US6766157B1 (en) * 2001-01-03 2004-07-20 Kyocera Wireless Corp. Reducing LO leakage in a direct conversion receiver quadrature stage

Patent Citations (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5422889A (en) * 1992-10-28 1995-06-06 Alcatel N.V. Offset correction circuit
US6204980B1 (en) * 1998-06-18 2001-03-20 Adaptec, Inc. High speed gain stage with DC offset cancellation for servo demodulator circuit
US6167247A (en) * 1998-07-15 2000-12-26 Lucent Technologies, Inc. Local oscillator leak cancellation circuit
US6760568B2 (en) * 2000-06-14 2004-07-06 Motorola, Inc. Circuit and method for reducing local oscillator frequency transmission in a radio transceiver
US6725024B1 (en) * 2000-11-07 2004-04-20 Telefonaktiebolaget Lm Ericsson (Publ) Offset local oscillator frequency
US6711396B1 (en) * 2000-11-13 2004-03-23 Nortel Networks Limited Method to reduce local oscillator or carrier leakage in frequency converting mixers
US6766157B1 (en) * 2001-01-03 2004-07-20 Kyocera Wireless Corp. Reducing LO leakage in a direct conversion receiver quadrature stage
US20020094788A1 (en) * 2001-01-12 2002-07-18 Hitachi, Ltd. Signal processing semiconductor integrated circuit device and wireless communication system
US20020094792A1 (en) * 2001-01-12 2002-07-18 Hitachi, Ltd. Signal processing semiconductor integrated circuit device and wireless communication system
US6756924B2 (en) * 2002-05-16 2004-06-29 Integrant Technologies Inc. Circuit and method for DC offset calibration and signal processing apparatus using the same

Non-Patent Citations (2)

* Cited by examiner, † Cited by third party
Title
Razavi, Behzad, "Design Considerations for Direct-Conversion Receivers," IEEE Transactions On Circuits and Systems-II: Analog and Digital Signal Processing, vol. 44, No. 6, Jun. 1997, pp. 428-435.
Razavi, Behzad, "Design Considerations for Direct-Conversion Receivers," IEEE Transactions On Circuits and Systems—II: Analog and Digital Signal Processing, vol. 44, No. 6, Jun. 1997, pp. 428-435.

Cited By (47)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20020098820A1 (en) * 2001-01-24 2002-07-25 Dijkmans Eise Carel Front end and high frequency receiver having quadrature low noise amplifier
US7787847B2 (en) * 2001-01-24 2010-08-31 St-Ericsson Sa Front end and high frequency receiver having quadrature low noise amplifier
US20030215026A1 (en) * 2002-05-16 2003-11-20 Hietala Alexander Wayne AM to AM correction system for polar modulator
US7991071B2 (en) 2002-05-16 2011-08-02 Rf Micro Devices, Inc. AM to PM correction system for polar modulator
US7801244B2 (en) 2002-05-16 2010-09-21 Rf Micro Devices, Inc. Am to AM correction system for polar modulator
US6903606B1 (en) * 2003-08-25 2005-06-07 Rf Micro Devices, Inc. DC offset correction using unused LNA
US20050094744A1 (en) * 2003-10-29 2005-05-05 Bala Ramachandran Multi-mode receiver
US8149952B2 (en) * 2003-10-29 2012-04-03 Skyworks Solutions, Inc. Multi-mode receiver
US7551686B1 (en) 2004-06-23 2009-06-23 Rf Micro Devices, Inc. Multiple polynomial digital predistortion
US7545880B1 (en) 2004-06-23 2009-06-09 Rf Micro Devices, Inc. Multiple polynomial digital predistortion
US7529523B1 (en) 2004-08-23 2009-05-05 Rf Micro Devices, Inc. N-th order curve fit for power calibration in a mobile terminal
US8224265B1 (en) 2005-06-13 2012-07-17 Rf Micro Devices, Inc. Method for optimizing AM/AM and AM/PM predistortion in a mobile terminal
US7505744B1 (en) 2005-07-28 2009-03-17 Rf Micro Devices, Inc. DC offset correction using multiple configurable feedback loops
US7676206B2 (en) * 2005-12-05 2010-03-09 Sigmatel, Inc. Low noise, low distortion radio receiver front-end
US20070129038A1 (en) * 2005-12-05 2007-06-07 Ragan Lawrence H Low noise, low distortion radio receiver front-end
US7877060B1 (en) 2006-02-06 2011-01-25 Rf Micro Devices, Inc. Fast calibration of AM/PM pre-distortion
US7962108B1 (en) 2006-03-29 2011-06-14 Rf Micro Devices, Inc. Adaptive AM/PM compensation
US7689182B1 (en) 2006-10-12 2010-03-30 Rf Micro Devices, Inc. Temperature compensated bias for AM/PM improvement
US8009762B1 (en) 2007-04-17 2011-08-30 Rf Micro Devices, Inc. Method for calibrating a phase distortion compensated polar modulated radio frequency transmitter
US8649734B1 (en) 2007-08-13 2014-02-11 Marvell International Ltd. Bluetooth scan modes
US8897706B1 (en) 2007-08-13 2014-11-25 Marvell International Ltd. Bluetooth wideband scan mode
US9401737B1 (en) 2007-09-21 2016-07-26 Marvell International Ltd. Circuits and methods for generating oscillating signals
US8577305B1 (en) * 2007-09-21 2013-11-05 Marvell International Ltd. Circuits and methods for generating oscillating signals
WO2009042666A1 (en) * 2007-09-27 2009-04-02 Nanoamp Solutions, Inc. (Cayman) Load inductor sharing
US7705682B2 (en) 2007-09-27 2010-04-27 Nanoamp Mobile, Inc. Inductor sharing in radio frequency communications
US7649416B2 (en) 2007-09-27 2010-01-19 Nanoamp Mobile, Inc. Load inductor sharing
US20090085668A1 (en) * 2007-09-27 2009-04-02 Nanoamp Solutions Inc. (Cayman) Inductor Sharing in Radio Frequency Communications
US20090085671A1 (en) * 2007-09-27 2009-04-02 Nanoamp Solutions Inc. (Cayman) Load inductor sharing
US9148200B1 (en) 2007-12-11 2015-09-29 Marvell International Ltd. Determining power over ethernet impairment
US8989669B2 (en) 2008-06-16 2015-03-24 Marvell World Trade Ltd. Short-range wireless communication
US8655279B2 (en) 2008-06-16 2014-02-18 Marvell World Trade Ltd. Short-range wireless communication
US8923788B1 (en) 2008-06-27 2014-12-30 Marvell International Ltd. Circuit and method for adjusting a digitally controlled oscillator
US8600324B1 (en) 2008-06-27 2013-12-03 Marvell International Ltd Circuit and method for adjusting a digitally controlled oscillator
US9055460B1 (en) 2008-08-11 2015-06-09 Marvell International Ltd. Location-based detection of interference in cellular communications systems
US9655041B1 (en) 2008-12-31 2017-05-16 Marvell International Ltd. Discovery-phase power conservation
US9131520B1 (en) 2009-04-06 2015-09-08 Marvell International Ltd. Packet exchange arbitration for coexisting radios
US9066369B1 (en) 2009-09-16 2015-06-23 Marvell International Ltd. Coexisting radio communication
US8489042B1 (en) 2009-10-08 2013-07-16 Rf Micro Devices, Inc. Polar feedback linearization
US9294997B1 (en) 2010-05-11 2016-03-22 Marvell International Ltd. Wakeup beacons for mesh networks
US9332488B2 (en) 2010-10-20 2016-05-03 Marvell World Trade Ltd. Pre-association discovery
US9078108B1 (en) 2011-05-26 2015-07-07 Marvell International Ltd. Method and apparatus for off-channel invitation
US8983557B1 (en) 2011-06-30 2015-03-17 Marvell International Ltd. Reducing power consumption of a multi-antenna transceiver
US9125216B1 (en) 2011-09-28 2015-09-01 Marvell International Ltd. Method and apparatus for avoiding interference among multiple radios
US9215708B2 (en) 2012-02-07 2015-12-15 Marvell World Trade Ltd. Method and apparatus for multi-network communication
US9450649B2 (en) 2012-07-02 2016-09-20 Marvell World Trade Ltd. Shaping near-field transmission signals
CN105099474A (en) * 2014-05-16 2015-11-25 美国亚德诺半导体公司 Offset compensation in a receiver
CN105099474B (en) * 2014-05-16 2018-11-09 美国亚德诺半导体公司 Migration in receiver

Also Published As

Publication number Publication date
US20030148750A1 (en) 2003-08-07

Similar Documents

Publication Publication Date Title
US6816718B2 (en) DC offset correction using dummy amplifier
US7092676B2 (en) Shared functional block multi-mode multi-band communication transceivers
US8731099B2 (en) Wireless transmitters
US7783263B2 (en) Simplified digital predistortion in a time-domain duplexed transceiver
US7555271B2 (en) Single side band transmissions
US7593491B1 (en) Quadrature single-mixer multi-mode radio frequency receiver
US7603099B2 (en) Direct-conversion receiver system and method with quadrature balancing and DC offset removal
US20040081256A1 (en) DC offset correcting in a direct conversion or very low if receiver
EP0878917A2 (en) Dual band architectures for mobile stations
WO2004057768A1 (en) Transmission circuit and transmitter/receiver using same
US6903606B1 (en) DC offset correction using unused LNA
WO2007033264A1 (en) Multi-band radio frequency modulator
WO2004068700A2 (en) High linearity low noise amplifier
US9692470B2 (en) Low noise amplifier and notch filter
EP1421676A2 (en) Method and apparatus for conversion of radio frequency (rf) signals using aperiodic mixing signals
US6798294B2 (en) Amplifier with multiple inputs
KR20060130047A (en) Multi-mode receiver
KR100198042B1 (en) Transition generating between on and off states of a radio frequency transmitter
KR101053136B1 (en) Shared function block multimode multiband communication transceiver
US7505744B1 (en) DC offset correction using multiple configurable feedback loops
US7313376B1 (en) DC offset correction for a wireless communication system
JPH11261436A (en) Amplifier circuit, and transmission/reception device
US9172404B1 (en) Switch architecture for TDMA and FDD multiplexing
JP2003032133A (en) Signal demodulation circuit
JPH09252324A (en) Frequency converter

Legal Events

Date Code Title Description
AS Assignment

Owner name: RF MICRO DEVICES, INC., NORTH CAROLINA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:YAN, KELVIN KAI TUAN;HIETALA, ALEXANDER WAYNE;REEL/FRAME:012587/0805

Effective date: 20020206

STCF Information on status: patent grant

Free format text: PATENTED CASE

FPAY Fee payment

Year of fee payment: 4

FPAY Fee payment

Year of fee payment: 8

AS Assignment

Owner name: BANK OF AMERICA, N.A., AS ADMINISTRATIVE AGENT, TE

Free format text: NOTICE OF GRANT OF SECURITY INTEREST IN PATENTS;ASSIGNOR:RF MICRO DEVICES, INC.;REEL/FRAME:030045/0831

Effective date: 20130319

AS Assignment

Owner name: RF MICRO DEVICES, INC., NORTH CAROLINA

Free format text: TERMINATION AND RELEASE OF SECURITY INTEREST IN PATENTS (RECORDED 3/19/13 AT REEL/FRAME 030045/0831);ASSIGNOR:BANK OF AMERICA, N.A., AS ADMINISTRATIVE AGENT;REEL/FRAME:035334/0363

Effective date: 20150326

AS Assignment

Owner name: QORVO US, INC., NORTH CAROLINA

Free format text: MERGER;ASSIGNOR:RF MICRO DEVICES, INC.;REEL/FRAME:039196/0941

Effective date: 20160330

REMI Maintenance fee reminder mailed
FPAY Fee payment

Year of fee payment: 12

SULP Surcharge for late payment

Year of fee payment: 11