US6500774B1 - Method and apparatus for an increased throughput furnace nitride BARC process - Google Patents

Method and apparatus for an increased throughput furnace nitride BARC process Download PDF

Info

Publication number
US6500774B1
US6500774B1 US09/608,003 US60800300A US6500774B1 US 6500774 B1 US6500774 B1 US 6500774B1 US 60800300 A US60800300 A US 60800300A US 6500774 B1 US6500774 B1 US 6500774B1
Authority
US
United States
Prior art keywords
approximately
flow rate
gas
silicon nitride
furnace
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Fee Related
Application number
US09/608,003
Inventor
Jayendra D. Bhakta
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Advanced Micro Devices Inc
Original Assignee
Advanced Micro Devices Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Advanced Micro Devices Inc filed Critical Advanced Micro Devices Inc
Priority to US09/608,003 priority Critical patent/US6500774B1/en
Assigned to ADVANCED MICRO DEVICES, INC. reassignment ADVANCED MICRO DEVICES, INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: BHAKTA, JAYENDRA
Application granted granted Critical
Publication of US6500774B1 publication Critical patent/US6500774B1/en
Anticipated expiration legal-status Critical
Expired - Fee Related legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02107Forming insulating materials on a substrate
    • H01L21/02109Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates
    • H01L21/02112Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer
    • H01L21/02123Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing silicon
    • H01L21/0217Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing silicon the material being a silicon nitride not containing oxygen, e.g. SixNy or SixByNz
    • CCHEMISTRY; METALLURGY
    • C23COATING METALLIC MATERIAL; COATING MATERIAL WITH METALLIC MATERIAL; CHEMICAL SURFACE TREATMENT; DIFFUSION TREATMENT OF METALLIC MATERIAL; COATING BY VACUUM EVAPORATION, BY SPUTTERING, BY ION IMPLANTATION OR BY CHEMICAL VAPOUR DEPOSITION, IN GENERAL; INHIBITING CORROSION OF METALLIC MATERIAL OR INCRUSTATION IN GENERAL
    • C23CCOATING METALLIC MATERIAL; COATING MATERIAL WITH METALLIC MATERIAL; SURFACE TREATMENT OF METALLIC MATERIAL BY DIFFUSION INTO THE SURFACE, BY CHEMICAL CONVERSION OR SUBSTITUTION; COATING BY VACUUM EVAPORATION, BY SPUTTERING, BY ION IMPLANTATION OR BY CHEMICAL VAPOUR DEPOSITION, IN GENERAL
    • C23C16/00Chemical coating by decomposition of gaseous compounds, without leaving reaction products of surface material in the coating, i.e. chemical vapour deposition [CVD] processes
    • C23C16/22Chemical coating by decomposition of gaseous compounds, without leaving reaction products of surface material in the coating, i.e. chemical vapour deposition [CVD] processes characterised by the deposition of inorganic material, other than metallic material
    • C23C16/30Deposition of compounds, mixtures or solid solutions, e.g. borides, carbides, nitrides
    • C23C16/34Nitrides
    • C23C16/345Silicon nitride
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02107Forming insulating materials on a substrate
    • H01L21/02109Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates
    • H01L21/02205Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates the layer being characterised by the precursor material for deposition
    • H01L21/02208Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates the layer being characterised by the precursor material for deposition the precursor containing a compound comprising Si
    • H01L21/02211Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates the layer being characterised by the precursor material for deposition the precursor containing a compound comprising Si the compound being a silane, e.g. disilane, methylsilane or chlorosilane
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02107Forming insulating materials on a substrate
    • H01L21/02225Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer
    • H01L21/0226Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process
    • H01L21/02263Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process deposition from the gas or vapour phase
    • H01L21/02271Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process deposition from the gas or vapour phase deposition by decomposition or reaction of gaseous or vapour phase compounds, i.e. chemical vapour deposition
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/027Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34
    • H01L21/0271Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising organic layers
    • H01L21/0273Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising organic layers characterised by the treatment of photoresist layers
    • H01L21/0274Photolithographic processes
    • H01L21/0276Photolithographic processes using an anti-reflective coating
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic System or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/30Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
    • H01L21/31Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
    • H01L21/314Inorganic layers
    • H01L21/318Inorganic layers composed of nitrides
    • H01L21/3185Inorganic layers composed of nitrides of siliconnitrides

Definitions

  • the present invention relates generally to an integrated circuit (“IC”). More specifically, this invention relates to the fabrication of an integrated circuit having an improved method and apparatus for an increased throughput furnace nitride bottom anti-reflective coating (“BARC”) process.
  • BARC bottom anti-reflective coating
  • the present invention applies particularly to the fabrication of logic devices and integrated circuits.
  • integrated circuits include an EPROM, an EEPROM, a flash memory device, and a complementary metal oxide silicon (“CMOS”) type device.
  • CMOS complementary metal oxide silicon
  • An exemplary device may comprise a field-effect transistor (“FET”) containing a metal gate over thermal oxide over silicon (“MOSFET”), as well as other ultra-large-scale integrated-circuit (“ULSI”) systems.
  • FET field-effect transistor
  • MOSFET metal gate over thermal oxide over silicon
  • ULSI ultra-large-scale integrated-circuit
  • Integrated circuits are utilized in a wide variety of commercial and military electronic devices, including, e.g., hand held telephones, radios and digital cameras.
  • the market for these electronic devices continues to demand devices with a lower voltage, a lower power consumption and a decreased chip size.
  • the demand for greater functionality is driving the “design rule” lower, for example, into the sub-half micron range.
  • the sub-half micron range may comprise, e.g., decreasing from a 0.35-0.25 micron technology to a 0.18 micron or a 0.15 micron technology, or even lower.
  • polysilicon is preferably used for a conductive layer formation.
  • the conductive layer is utilized to form a gate structure.
  • polysilicon is first deposited upon a substrate.
  • a BARC layer is formed over the polysilicon.
  • a photoresist layer is spun onto the BARC layer.
  • a pressure of 100-600 mTorr is utilized.
  • a conventional gas flow comprises ammonia (“NH 3 ”) at a flow rate of 10-30 SCCM and Dichlorosilane (“DCS”) (SiH 2 Cl 2 ) at 300-450 SCCM.
  • NH 3 ammonia
  • DCS Dichlorosilane
  • the furnace deposition experiences a temperature in a first or top zone of 750-770° C., a second or center zone temperature of 720-730° C., and a third or bottom zone of 700-720° C.
  • the top, center and bottom zones comprise approximately equal volumetric divisions of the furnace deposition device.
  • the thickness, the refractive index (“RI”), the extinction coefficient (“k”) and the reflectivity are degraded.
  • the temperature gradient across the furnace deposition device causes problems with the uniformity of these factors and thus causes problems with uniformity of the deposition of the BARC layer across all of the full load of wafers.
  • a reduced load is run in the device so as to avoid the extremes of temperature, e.g., in the upper portions of the top zone and lower portion of the bottom zone. This reduced load, in turn, allows for a more uniform deposition of the BARC layer.
  • What is needed is a device and method for improving the throughput of a BARC layer furnace deposition device. What is also needed is a device and method for improving the ability of the BARC layer furnace deposition device to operate with a relatively reduced DCS flow. What is also needed is a device and method for improving the ability of the BARC layer furnace deposition device to operate with a reduced temperature gradient across the furnace device. What is also needed is a device and method for improving the maintenance and/or reducing the exhaust components and/or reducing the particulates of a BARC layer furnace deposition device.
  • an embodiment of the present invention comprises a device and a method that provides for an improved throughput of a BARC layer furnace deposition device. This improvement is achieved by providing for a higher flow rate of NH 3 during the BARC deposition process. Also, this improvement may be achieved by reducing the temperature gradient of the BARC layer furnace deposition device to approximately 715-750° C.
  • NH 3 diluted in at least one of Argon, Nitrogen, and Helium e.g., approximately a 1-10% blend of NH 3 in Ar
  • a higher flow rate may be utilized in the furnace deposition device, thus allowing for an increased load, and uniformity of the BARC layer thickness, refractive index, extinction coefficient, and reflectivity characteristics.
  • the NH 3 depletion is reduced and preferably eliminated due to the higher flow rate of the diluted NH 3 .
  • this diluted NH 3 allows for a reduced DCS requirement, thus reducing maintenance requirements, exhaust component contamination, and also allows for a lowering of the particulates.
  • the diluted NH 3 is preferably supplied at approximately 200-500 SCCM, and the DCS flow rate is preferably reduced to approximately 100-150 SCCM, at a pressure of approximately 100-600 mTorr and may also be supplied within a more narrow range of 200-350 mTorr.
  • FIG. 1 illustrates a cross-sectional representation of a portion of a polysilicon gate structure of a circuit device in accordance with the principles of an embodiment of the present invention
  • FIG. 2 illustrates a portion of the polysilicon gate structure of FIG. 1, that comprises a substrate formation, in accordance with the principles of an embodiment of the present invention
  • FIG. 3 illustrates a portion of the polysilicon gate structure of FIG. 1, that comprises a gate SiO 2 layer formation, in accordance with the principles of an embodiment of the present invention
  • FIG. 4 illustrates a portion of the polysilicon gate structure of FIG. 1, that comprises a first conductive layer formation, in accordance with the principles of an embodiment of the present invention
  • FIG. 5 illustrates a portion of the polysilicon gate structure of FIG. 1, that comprises a BARC layer formation in accordance with the principles of an embodiment of the present invention
  • FIG. 6 illustrates a portion of the polysilicon gate structure of FIG. 1, that comprises a photoresist layer formation, in accordance with the principles of an embodiment of the present invention
  • FIG. 7 illustrates a portion of the polysilicon gate structure of FIG. 1, that comprises a removal of a portion of the photoresist layer, in accordance with the principles of an embodiment of the present invention.
  • FIG. 8 illustrates a portion of the polysilicon gate structure of FIG. 1, that comprises a removal of portions of the gate SiO 2 layer, the first conductive layer, and the BARC layer, in accordance with the principles of an embodiment of the present invention.
  • FIGS. 1-8 illustrate various techniques in the practice of the embodiments of the present invention. It will be understood by one skilled in the art that various components of the present invention as illustrated in FIGS. 1-8 are not shown in order to simplify the illustrations.
  • FIG. 1 illustrates a cross-sectional view of a circuit device 10 that is comprised of a substrate 20 . However, the respective source and drain regions are not shown.
  • a gate oxide layer 22 is formed over the substrate 20 .
  • a first conductive layer, i.e., a polysilicon layer, 40 is then formed over the gate oxide layer 22 .
  • the first conductive layer 40 may be patterned, for example, by masking and etching. It is understood by one skilled in the art that additional steps in the formation of a logic device have been omitted for clarity, for example, a formation of a barrier layer, e.g., a silicon Nitride SN (“SN”) such as Si 3 N 4 .
  • SN silicon Nitride SN
  • Also illustrated in FIG. 1 is an exemplary indication of a line width portion 66 of the first conductive layer 40 for formation into a gate structure.
  • FIG. 1 The method of forming the structure shown in FIG. 1 will now be described with reference to FIGS. 2-8.
  • a substrate 20 is provided upon which the circuit device 10 will be fabricated.
  • a gate layer e.g., a gate oxide layer 22 that may comprise, e.g., SiO 2 at a thickness preferably of approximately 10-150 Angstroms is formed.
  • the gate layer or gate oxide layer 22 is grown upon the silicon substrate 20 .
  • This gate oxide layer may also comprise, e.g., a pad oxide, again, such as SiO 2 , that may be grown over the substrate 20 .
  • the oxide layer may be grown, for example, at a thickness of between 100-500 Angstroms. However, in this exemplary embodiment the oxide layer is grown to about 150 Angstroms in thickness.
  • the thickness of the gate oxide layer 22 may be between approximately 10-150 Angstroms, and the thickness is preferably about 100 Angstroms.
  • a first conductive layer 40 that preferably comprises polysilicon is formed upon the gate oxide layer 22 .
  • the thickness of the gate oxide layer 22 may be between approximately 10-50 Angstroms, and the thickness is preferably about 35 Angstroms.
  • the first polysilicon conductive layer 40 may be deposited at a temperature of approximately 620° C., utilizing a gas comprising SiH 4 that is provided at a flow rate of approximately 300 SCCM.
  • the first polysilicon conductive layer 40 is preferably deposited at a pressure of approximately 200 mTorr, and is preferably formed at an approximate thickness of between 1200-1600 Angstroms.
  • STI shallow trench isolation
  • MOSFET metal oxide semiconductor field effect transistor
  • the term “substrate” may include a silicon-based substrate 20 as shown in FIGS. 1-8 or, e.g., a doped silicon, a gallium arsenide (GaAs), a gallium arsenide phosphide (GaAsP), a germanium, or a silicon germanium (SiGe) substrate.
  • the “substrate” may also include any underlying material or materials that may be utilized, or upon which a device, a circuit, or an epitaxial layer may be formed.
  • this “substrate” may include, for example, a tunnel oxide layer, or more generally any SiO 2 or Nitride, e.g., Si 3 N 4 , layer in addition to the semiconductor substrate portion 20 .
  • the substrate 20 may also comprise the T ox layer 22 , while in other embodiments, the substrate 20 is considered to be separate from the T ox layer 22 .
  • the term “substrate” is being utilized to generally define the elements for layers that underlie a layer or portions of interest.
  • the “substrate” may be a superconductor base or any other base on which a layer is formed, for example, a metal layer.
  • a BARC layer 46 is formed upon the first polysilicon conductive layer 40 of the semiconductor device 10 .
  • the semiconductor device is placed within a block diagram representation of a furnace deposition device 110 .
  • the furnace deposition device has an input port 120 and an output port 130 for introducing and exhausting the gases utilized as a portion of the BARC layer deposition process.
  • a diluted NH 3 mixture is introduced to the furnace deposition device 110 at the input port 120 .
  • the diluted NH 3 mixture has first been diluted preferably in Ar, so as to form an approximately one percent to ten percent NH 3 to Ar blend.
  • the NH 3 may be diluted in alternate solutions, e.g., preferably an inert gas such as N 2 or He, rather than utilizing Ar.
  • the diluted NH 3 is introduced at a higher flow rate than for a conventional BARC layer deposition process.
  • the NH 3 may be provided at a flow rate of approximately 200 to 500 SCCM.
  • the diluted NH 3 mixture may be provided at an even lower flow rate, e.g., 150 SCCM, or even lower.
  • the diluted NH 3 mixture may be provided at an even higher flow rate, e.g., well above 500 SCCM, e.g., 500-750 SCCM, or even higher.
  • these higher flow rates are preferably only utilized at a dilution of less than 1% NH 3 mixture.
  • this mixture may be approximately a 5% NH 3 mixture or less, e.g., a 1% to 5% NH 3 solution in Ar. In a preferred arrangement, approximately inclusively a 1% to 2% solution of NH 3 in Ar may be utilized. It is understood that the dilution range of NH 3 is not limited to 1% to 10%. Instead, the dilution percent of NH 3 may be higher than 10%, and/or may be significantly lower than 1%, e.g., 0.1%, and still achieve an improved BARC layer. Of course, if the diluted NH 3 is significantly lower than 1%, e.g. 0.1%, then the flow rate and/or the pressure are adjusted upwardly as described above to compensate for the relatively low concentration of NH 3 .
  • a DCS gas is supplied at a relatively low flow rate of approximately 100 to 150 SCCM.
  • the furnace deposition device 110 is preferably maintained at a pressure of approximately 200 to 350 mTorr. In an alternate arrangement, the pressure may be maintained at approximately 100-600 mTorr.
  • the bottom anti-reflective coating may be formed to a thickness of between approximately 100 to 600 Angstroms, and is preferably formed to a thickness of between approximately 150 to 250 Angstroms.
  • a top zone 148 comprises approximately a 740 to 750° C. environment
  • the center zone 146 comprises a 725 to 730° C. environment
  • a bottom zone 144 comprises approximately a 715 to 725° C. environment.
  • the top zone 148 , the center zone 146 , and the bottom zone 144 portions of the furnace deposition device 110 each comprise approximately one-third of the volume of the furnace deposition device 110 .
  • the top, center and bottom zones 148 , 146 , and 144 are not necessarily equal in volume, nor in vertical thickness.
  • a vertical thickness may be illustrated as the distance between the top zone boundary 147 and the bottom zone boundary 145 , the distance therebetween comprising an approximate exemplary thickness of the center zone 146 , as illustrated in FIG. 5 .
  • a portion of the improvement of the BARC layer deposition of the present invention includes the ability to utilize a relatively smaller amount of NH 3 .
  • This is different than a conventional process that utilizes a relatively smaller amount of NH 3 and a larger amount of DCS.
  • This difference results because the NH 3 , in a conventional process, becomes a limiting free agent. This is because the NH 3 is conventionally initially injected from approximately the area of the bottom zone 144 , and by the time the NH 3 reaches the semiconductor devices located in the top zone 148 the NH 3 is in a depleted state. This results in a lack of uniformity in a deposition of a BARC layer in a conventional furnace deposition device.
  • the instant invention instead provides for utilization of preferably a significantly diluted NH 3 mixture as described above.
  • the building of the BARC layer is performed at a slower rate.
  • the NH 3 gas does not deplete in the same manner as it moves from zone to zone, because it is already at a 1% state and the flow rate is significantly increased.
  • a greater uniformity of the BARC layer is achieved on the semiconductor devices. Further, this allows the BARC layer to achieve a more uniform thickness, refractive index, extinction coefficient properties, and reflectivity characteristics than may be realized in the prior art.
  • the extinction coefficient (“k”) is equal to the sum of the absorption coefficient and the scattering coefficient.
  • the extinction coefficient is an indicator for the law or rule that indicates the characteristics of the BARC layer, as to how the BARC layer is actually absorbing the ultraviolet light that is utilized to later expose the photoresist layer.
  • this extinction coefficient or image component indicates how much of the ultraviolet light is being absorbed versus how much of the light is being reflected away and thus not being absorbed.
  • the reflection coefficient (“R”) is the fraction of the incident light that is reflected back from the substrate.
  • the reflection coefficient is given by the following expression:
  • n 1 and n 2 are the real parts of the refractive indices
  • k 1 and k 2 are the extinction coefficients of the first medium (1) and the second medium (2), respectively.
  • k is directly related to the absorption coefficient by the following expression:
  • is the wavelength of light in vacuum.
  • the amount of reflectivity or absorption of light of the BARC layer and the photoresist layer is important as it is utilized in essentially the most critical portion of the fabrication process, namely, the masking and patterning of the polysilicon layer.
  • FIGS. 1-8 a first or single polysilicon conductive layer 40 is illustrated, this same device and method may be utilized for any number of polysilicon layers, and/or any other adaptation of semiconductor fabrication that may require a BARC layer deposition.
  • an improved control of the critical dimensions of the fabrication process including control of the physical dimensions and the photolithography process may be better achieved by this BARC layer furnace deposition device and method. Also, by improving the BARC layer, a better margin of tolerance is provided in the photolithography and critical dimension formation process.
  • the photoresist layer 54 is spun onto the BARC layer 46 of the semiconductor device 10 as illustrated in FIG. 6 .
  • the photoresist layer 54 is exposed to ultraviolet light and developed so as to form a pattern upon the BARC layer 46 of the semiconductor device 10 as shown in FIG. 7 .
  • the photoresist portions 54 P are formed after an exposure to preferably a deep ultraviolet and developing process that is known in the art.
  • the photoresist portions 54 P will then allow the undesired portions of the BARC layer 46 , the first polysilicon conductive layer 40 and the gate oxide layer 22 to be removed preferably by a selective etching process that is known in the art.
  • the circuit device 10 is formed as shown in FIG. 8 .
  • FIGS. 7 and 8 as well as FIG. 1, an exemplary representation of a line width portion 66 is shown for clarity.
  • the BARC layer 46 portions are still retained on the remaining portions of the first polysilicon conductive layer 40 and the gate oxide layer 22 layers that form a portion of the gate element of the circuit device 10 .
  • any additional steps in the formation of the exemplary circuit device 10 e.g., a second conductive layer (if desired) gate patterning, are not shown for clarity.
  • embodiments of the present invention may comprise a device and method for improving the ability to form a BARC layer and for an improved throughput for a BARC furnace process and technique.
  • Embodiments of the present invention may also provide a device and method for improving the throughput of a BARC layer furnace deposition device.
  • Embodiments of the present invention may also provide a device and method for improving the ability of the BARC layer furnace deposition device to operate with a reduced DCS flow.
  • embodiments of the present invention may provide a device and method for improving the ability of the BARC layer furnace deposition device to operate with a reduced temperature gradient across the furnace device.
  • embodiments of the present invention may provide a device and method for improving the maintenance and/or reducing the exhaust components and/or reducing the particulates of a BARC layer furnace deposition device.

Abstract

Embodiments of the invention comprise a new device and technique to realize an improved throughput of a BARC layer furnace deposition device. This improvement is achieved by providing for a higher flow rate of NH3 during the BARC deposition process. Also, this improvement may be achieved by reducing the temperature gradient of the BARC layer furnace deposition device to approximately 715-750° C. For example, approximately a 1-10% blend of NH3 in at least one of Argon, Nitrogen, and Helium is utilized. By diluting the NH3, a higher flow rate may be utilized in the furnace deposition device, thus allowing for an increased load uniformity of the BARC layer thickness, refractive index, extinction coefficient, and reflectivity characteristics. Also, the NH3 depletion is reduced and preferably eliminated due to the higher flow rate of the diluted NH3. Further, this diluted NH3 allows for a reduced DCS requirement, thus reducing maintenance requirements, exhaust component contamination and allowing for a lowering of the particulates. The diluted NH3 is preferably supplied at approximately 200-500 SCCM, and the DCS flow rate is reduced to approximately 100-150 SCCM, at a pressure of approximately 200-350 mTorr.

Description

BACKGROUND OF THE INVENTION
The present invention relates generally to an integrated circuit (“IC”). More specifically, this invention relates to the fabrication of an integrated circuit having an improved method and apparatus for an increased throughput furnace nitride bottom anti-reflective coating (“BARC”) process.
DESCRIPTION OF THE PRIOR ART
The present invention applies particularly to the fabrication of logic devices and integrated circuits. Some examples of integrated circuits include an EPROM, an EEPROM, a flash memory device, and a complementary metal oxide silicon (“CMOS”) type device. An exemplary device may comprise a field-effect transistor (“FET”) containing a metal gate over thermal oxide over silicon (“MOSFET”), as well as other ultra-large-scale integrated-circuit (“ULSI”) systems.
Integrated circuits are utilized in a wide variety of commercial and military electronic devices, including, e.g., hand held telephones, radios and digital cameras. The market for these electronic devices continues to demand devices with a lower voltage, a lower power consumption and a decreased chip size. Also, the demand for greater functionality is driving the “design rule” lower, for example, into the sub-half micron range. The sub-half micron range may comprise, e.g., decreasing from a 0.35-0.25 micron technology to a 0.18 micron or a 0.15 micron technology, or even lower.
In fabricating a conventional circuit cell, polysilicon is preferably used for a conductive layer formation. The conductive layer is utilized to form a gate structure. In defining a conventional gate structure, polysilicon is first deposited upon a substrate. Next, a BARC layer is formed over the polysilicon. Then a photoresist layer is spun onto the BARC layer.
In order to form the conventional BARC layer, an Si-rich Nitride process is utilized to deposit the BARC layer in a furnace environment. However, for the conventional BARC process, a full furnace load cannot be utilized due to a process variation from the top to the bottom of the furnace deposition device. Thus, an inefficiency is caused in the production of semiconductor devices, because the full physical capacity of the furnace deposition devices cannot be utilized.
For example, in a conventional furnace deposition, a pressure of 100-600 mTorr is utilized. A conventional gas flow comprises ammonia (“NH3”) at a flow rate of 10-30 SCCM and Dichlorosilane (“DCS”) (SiH2Cl2) at 300-450 SCCM. Conventionally, the furnace deposition experiences a temperature in a first or top zone of 750-770° C., a second or center zone temperature of 720-730° C., and a third or bottom zone of 700-720° C. Conventionally, the top, center and bottom zones comprise approximately equal volumetric divisions of the furnace deposition device.
Because of the relatively low concentrations of NH3 utilized in the conventional BARC layer furnace deposition process, it is relatively difficult to obtain a uniform quality of the semiconductor devices if the entire furnace device is loaded, i.e., if the entire volume available is utilized or filled with a complete load of semiconductor devices, or wafers, to be coated with a BARC layer.
For example, if the device is utilized at a full load rate, then the thickness, the refractive index (“RI”), the extinction coefficient (“k”) and the reflectivity are degraded. Also, the temperature gradient across the furnace deposition device causes problems with the uniformity of these factors and thus causes problems with uniformity of the deposition of the BARC layer across all of the full load of wafers. Thus, a reduced load is run in the device so as to avoid the extremes of temperature, e.g., in the upper portions of the top zone and lower portion of the bottom zone. This reduced load, in turn, allows for a more uniform deposition of the BARC layer.
One solution conventionally practiced is to utilize a high, i.e., an excessive, flow rate of DCS in order to attempt to maintain load uniformity. However, utilizing these excessive DCS flow rates may cause, for example, a buildup of more byproducts on the exhaust components. Thus, not only is a full load not presently able to be utilized within the furnace deposition devices, but when nearly a full load is utilized with excessive flow rates of DCS, the maintenance requirements of the exhaust components becomes a problem. Also, with excessive DCS, an increased problem with particulates is encountered.
What is needed is a device and method for improving the throughput of a BARC layer furnace deposition device. What is also needed is a device and method for improving the ability of the BARC layer furnace deposition device to operate with a relatively reduced DCS flow. What is also needed is a device and method for improving the ability of the BARC layer furnace deposition device to operate with a reduced temperature gradient across the furnace device. What is also needed is a device and method for improving the maintenance and/or reducing the exhaust components and/or reducing the particulates of a BARC layer furnace deposition device.
SUMMARY OF THE INVENTION
Embodiments of the present invention are best understood by examining the detailed description and the appended claims with reference to the drawings. However, a brief summary of embodiments of the present invention follows.
Briefly described, an embodiment of the present invention comprises a device and a method that provides for an improved throughput of a BARC layer furnace deposition device. This improvement is achieved by providing for a higher flow rate of NH3 during the BARC deposition process. Also, this improvement may be achieved by reducing the temperature gradient of the BARC layer furnace deposition device to approximately 715-750° C.
For example, NH3 diluted in at least one of Argon, Nitrogen, and Helium, e.g., approximately a 1-10% blend of NH3 in Ar, may be utilized. By diluting the NH3, a higher flow rate may be utilized in the furnace deposition device, thus allowing for an increased load, and uniformity of the BARC layer thickness, refractive index, extinction coefficient, and reflectivity characteristics.
Also, the NH3 depletion is reduced and preferably eliminated due to the higher flow rate of the diluted NH3. Further, this diluted NH3 allows for a reduced DCS requirement, thus reducing maintenance requirements, exhaust component contamination, and also allows for a lowering of the particulates. The diluted NH3 is preferably supplied at approximately 200-500 SCCM, and the DCS flow rate is preferably reduced to approximately 100-150 SCCM, at a pressure of approximately 100-600 mTorr and may also be supplied within a more narrow range of 200-350 mTorr.
Other arrangements and modifications will be understood by examining the detailed description and the appended claims with reference to the drawings.
BRIEF DESCRIPTION OF THE DRAWINGS
Embodiments of the present invention are described in detail herein with reference to the drawings in which:
FIG. 1 illustrates a cross-sectional representation of a portion of a polysilicon gate structure of a circuit device in accordance with the principles of an embodiment of the present invention;
FIG. 2 illustrates a portion of the polysilicon gate structure of FIG. 1, that comprises a substrate formation, in accordance with the principles of an embodiment of the present invention;
FIG. 3 illustrates a portion of the polysilicon gate structure of FIG. 1, that comprises a gate SiO2 layer formation, in accordance with the principles of an embodiment of the present invention;
FIG. 4 illustrates a portion of the polysilicon gate structure of FIG. 1, that comprises a first conductive layer formation, in accordance with the principles of an embodiment of the present invention;
FIG. 5 illustrates a portion of the polysilicon gate structure of FIG. 1, that comprises a BARC layer formation in accordance with the principles of an embodiment of the present invention;
FIG. 6 illustrates a portion of the polysilicon gate structure of FIG. 1, that comprises a photoresist layer formation, in accordance with the principles of an embodiment of the present invention;
FIG. 7 illustrates a portion of the polysilicon gate structure of FIG. 1, that comprises a removal of a portion of the photoresist layer, in accordance with the principles of an embodiment of the present invention; and
FIG. 8 illustrates a portion of the polysilicon gate structure of FIG. 1, that comprises a removal of portions of the gate SiO2 layer, the first conductive layer, and the BARC layer, in accordance with the principles of an embodiment of the present invention.
The accompanying drawings, wherein like numerals denote like elements, are incorporated into and constitute a part of the specification, and illustrate presently preferred exemplary embodiments of the invention. However, it is understood that the drawings are for the purpose of illustration only, and are not intended as a definition of the limits of the invention. Thus, the drawings, together with the general description given above, and the detailed description of the preferred embodiments given below, together with the appended claims, serve to explain the principles of the invention.
DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENT
An embodiment of the present invention is illustrated utilizing an integrated circuit device. FIGS. 1-8 illustrate various techniques in the practice of the embodiments of the present invention. It will be understood by one skilled in the art that various components of the present invention as illustrated in FIGS. 1-8 are not shown in order to simplify the illustrations.
FIG. 1 illustrates a cross-sectional view of a circuit device 10 that is comprised of a substrate 20. However, the respective source and drain regions are not shown. A gate oxide layer 22 is formed over the substrate 20. A first conductive layer, i.e., a polysilicon layer, 40 is then formed over the gate oxide layer 22. The first conductive layer 40 may be patterned, for example, by masking and etching. It is understood by one skilled in the art that additional steps in the formation of a logic device have been omitted for clarity, for example, a formation of a barrier layer, e.g., a silicon Nitride SN (“SN”) such as Si3N4. Also illustrated in FIG. 1 is an exemplary indication of a line width portion 66 of the first conductive layer 40 for formation into a gate structure.
The method of forming the structure shown in FIG. 1 will now be described with reference to FIGS. 2-8.
First, as shown in FIG. 2, a substrate 20 is provided upon which the circuit device 10 will be fabricated. Next, as shown in FIG. 3, a gate layer, e.g., a gate oxide layer 22 that may comprise, e.g., SiO2 at a thickness preferably of approximately 10-150 Angstroms is formed. The gate layer or gate oxide layer 22 is grown upon the silicon substrate 20. This gate oxide layer may also comprise, e.g., a pad oxide, again, such as SiO2, that may be grown over the substrate 20. The oxide layer may be grown, for example, at a thickness of between 100-500 Angstroms. However, in this exemplary embodiment the oxide layer is grown to about 150 Angstroms in thickness. In another arrangement of the present invention, the thickness of the gate oxide layer 22 may be between approximately 10-150 Angstroms, and the thickness is preferably about 100 Angstroms.
Then, as illustrated in FIG. 4, a first conductive layer 40 that preferably comprises polysilicon is formed upon the gate oxide layer 22. In one arrangement of the present invention, the thickness of the gate oxide layer 22 may be between approximately 10-50 Angstroms, and the thickness is preferably about 35 Angstroms.
In an exemplary embodiment, the first polysilicon conductive layer 40 may be deposited at a temperature of approximately 620° C., utilizing a gas comprising SiH4 that is provided at a flow rate of approximately 300 SCCM. The first polysilicon conductive layer 40 is preferably deposited at a pressure of approximately 200 mTorr, and is preferably formed at an approximate thickness of between 1200-1600 Angstroms.
Of course, it is understood by one skilled in the art that various embodiments of the instant invention may comprise alternately, for example, a shallow trench isolation (“STI”) arrangement, or alternately may comprise a metal oxide semiconductor field effect transistor (“MOSFET”), a memory cell and other alternate devices. Also, as is clear from the detailed description herein, together with the drawings, embodiments of the present invention may be practiced by utilizing CMOS processes.
In alternate embodiments of the present invention, the term “substrate” may include a silicon-based substrate 20 as shown in FIGS. 1-8 or, e.g., a doped silicon, a gallium arsenide (GaAs), a gallium arsenide phosphide (GaAsP), a germanium, or a silicon germanium (SiGe) substrate. The “substrate” may also include any underlying material or materials that may be utilized, or upon which a device, a circuit, or an epitaxial layer may be formed. In other alternative embodiments, this “substrate” may include, for example, a tunnel oxide layer, or more generally any SiO2 or Nitride, e.g., Si3N4, layer in addition to the semiconductor substrate portion 20. For example, in some embodiments, the substrate 20 may also comprise the Tox layer 22, while in other embodiments, the substrate 20 is considered to be separate from the Tox layer 22. In this regard, the term “substrate” is being utilized to generally define the elements for layers that underlie a layer or portions of interest. Also, the “substrate” may be a superconductor base or any other base on which a layer is formed, for example, a metal layer.
Next, as shown in FIG. 5, a BARC layer 46 is formed upon the first polysilicon conductive layer 40 of the semiconductor device 10. Also, as illustrated in FIG. 5, the semiconductor device is placed within a block diagram representation of a furnace deposition device 110. The furnace deposition device has an input port 120 and an output port 130 for introducing and exhausting the gases utilized as a portion of the BARC layer deposition process.
In a preferred embodiment of the present invention as illustrated in FIG. 5, a diluted NH3 mixture is introduced to the furnace deposition device 110 at the input port 120. The diluted NH3 mixture has first been diluted preferably in Ar, so as to form an approximately one percent to ten percent NH3 to Ar blend. Further, in other alternate embodiments, the NH3 may be diluted in alternate solutions, e.g., preferably an inert gas such as N2 or He, rather than utilizing Ar.
The diluted NH3 is introduced at a higher flow rate than for a conventional BARC layer deposition process. For example, in one preferred arrangement, the NH3 may be provided at a flow rate of approximately 200 to 500 SCCM. In another alternate embodiment, the diluted NH3 mixture may be provided at an even lower flow rate, e.g., 150 SCCM, or even lower. In yet another alternate arrangement, the diluted NH3 mixture may be provided at an even higher flow rate, e.g., well above 500 SCCM, e.g., 500-750 SCCM, or even higher. However, these higher flow rates are preferably only utilized at a dilution of less than 1% NH3 mixture.
In another alternate arrangement, this mixture may be approximately a 5% NH3 mixture or less, e.g., a 1% to 5% NH3 solution in Ar. In a preferred arrangement, approximately inclusively a 1% to 2% solution of NH3 in Ar may be utilized. It is understood that the dilution range of NH3 is not limited to 1% to 10%. Instead, the dilution percent of NH3 may be higher than 10%, and/or may be significantly lower than 1%, e.g., 0.1%, and still achieve an improved BARC layer. Of course, if the diluted NH3 is significantly lower than 1%, e.g. 0.1%, then the flow rate and/or the pressure are adjusted upwardly as described above to compensate for the relatively low concentration of NH3.
Also, in combination with a preferred 1-2% diluted NH3 at 200-500 SCCM, a DCS gas is supplied at a relatively low flow rate of approximately 100 to 150 SCCM. When the diluted NH3 and the DCS gasses are supplied, the furnace deposition device 110 is preferably maintained at a pressure of approximately 200 to 350 mTorr. In an alternate arrangement, the pressure may be maintained at approximately 100-600 mTorr. The bottom anti-reflective coating may be formed to a thickness of between approximately 100 to 600 Angstroms, and is preferably formed to a thickness of between approximately 150 to 250 Angstroms.
The temperature of the furnace deposition device 110 is maintained so as to provide a temperature range of approximately 715 to 750° C. More specifically, in a preferred embodiment as shown in FIG. 5, a top zone 148 comprises approximately a 740 to 750° C. environment, the center zone 146 comprises a 725 to 730° C. environment, and a bottom zone 144 comprises approximately a 715 to 725° C. environment.
In one arrangement, the top zone 148, the center zone 146, and the bottom zone 144 portions of the furnace deposition device 110 each comprise approximately one-third of the volume of the furnace deposition device 110. However, in alternate arrangements, the top, center and bottom zones 148, 146, and 144, are not necessarily equal in volume, nor in vertical thickness. A vertical thickness, for example, may be illustrated as the distance between the top zone boundary 147 and the bottom zone boundary 145, the distance therebetween comprising an approximate exemplary thickness of the center zone 146, as illustrated in FIG. 5.
A portion of the improvement of the BARC layer deposition of the present invention includes the ability to utilize a relatively smaller amount of NH3. This is different than a conventional process that utilizes a relatively smaller amount of NH3 and a larger amount of DCS. This difference results because the NH3, in a conventional process, becomes a limiting free agent. This is because the NH3 is conventionally initially injected from approximately the area of the bottom zone 144, and by the time the NH3 reaches the semiconductor devices located in the top zone 148 the NH3 is in a depleted state. This results in a lack of uniformity in a deposition of a BARC layer in a conventional furnace deposition device.
Quite differently, the instant invention instead provides for utilization of preferably a significantly diluted NH3 mixture as described above.
By providing a diluted NH3 mixture, at an increased flow rate, the building of the BARC layer is performed at a slower rate. Thus, the NH3 gas does not deplete in the same manner as it moves from zone to zone, because it is already at a 1% state and the flow rate is significantly increased. Thus, a greater uniformity of the BARC layer is achieved on the semiconductor devices. Further, this allows the BARC layer to achieve a more uniform thickness, refractive index, extinction coefficient properties, and reflectivity characteristics than may be realized in the prior art.
The extinction coefficient (“k”) is equal to the sum of the absorption coefficient and the scattering coefficient. Thus, the extinction coefficient is an indicator for the law or rule that indicates the characteristics of the BARC layer, as to how the BARC layer is actually absorbing the ultraviolet light that is utilized to later expose the photoresist layer. In other words, this extinction coefficient or image component indicates how much of the ultraviolet light is being absorbed versus how much of the light is being reflected away and thus not being absorbed.
More specifically, the reflection coefficient (“R”) is the fraction of the incident light that is reflected back from the substrate. For light going from a first medium (1) to a second medium (2), the reflection coefficient is given by the following expression:
R=(n 1 −n 2 /n 1 +n 2)2
Here, n1 and n2 are the complex refractive indices of the first medium (1) and the second medium (2), such that n1=n1−ik1, and n2=n2−ik2. Thus, n1 and n2 are the real parts of the refractive indices, while k1 and k2 are the extinction coefficients of the first medium (1) and the second medium (2), respectively. Also, k is directly related to the absorption coefficient by the following expression:
α=4πκ/λ
where λ is the wavelength of light in vacuum.
The amount of reflectivity or absorption of light of the BARC layer and the photoresist layer is important as it is utilized in essentially the most critical portion of the fabrication process, namely, the masking and patterning of the polysilicon layer.
While in FIGS. 1-8 a first or single polysilicon conductive layer 40 is illustrated, this same device and method may be utilized for any number of polysilicon layers, and/or any other adaptation of semiconductor fabrication that may require a BARC layer deposition.
Thus, an improved control of the critical dimensions of the fabrication process, including control of the physical dimensions and the photolithography process may be better achieved by this BARC layer furnace deposition device and method. Also, by improving the BARC layer, a better margin of tolerance is provided in the photolithography and critical dimension formation process.
Next, as shown in FIG. 6, some remaining conventional steps are illustrated. Next, the photoresist layer 54 is spun onto the BARC layer 46 of the semiconductor device 10 as illustrated in FIG. 6.
Then as illustrated in FIG. 7, the photoresist layer 54 is exposed to ultraviolet light and developed so as to form a pattern upon the BARC layer 46 of the semiconductor device 10 as shown in FIG. 7. The photoresist portions 54P are formed after an exposure to preferably a deep ultraviolet and developing process that is known in the art. The photoresist portions 54P will then allow the undesired portions of the BARC layer 46, the first polysilicon conductive layer 40 and the gate oxide layer 22 to be removed preferably by a selective etching process that is known in the art. Thus, upon performing a selective etching, the circuit device 10 is formed as shown in FIG. 8. As also shown in FIGS. 7 and 8, as well as FIG. 1, an exemplary representation of a line width portion 66 is shown for clarity.
As shown in FIG. 8, the BARC layer 46 portions are still retained on the remaining portions of the first polysilicon conductive layer 40 and the gate oxide layer 22 layers that form a portion of the gate element of the circuit device 10.
Finally, the remaining BARC layer 46 portions are removed as illustrated in FIG. 1, so as to prepare the first polysilicon conductive layer 40 for further fabrication.
Any additional steps in the formation of the exemplary circuit device 10, e.g., a second conductive layer (if desired) gate patterning, are not shown for clarity.
Thus, embodiments of the present invention may comprise a device and method for improving the ability to form a BARC layer and for an improved throughput for a BARC furnace process and technique. Embodiments of the present invention may also provide a device and method for improving the throughput of a BARC layer furnace deposition device. Embodiments of the present invention may also provide a device and method for improving the ability of the BARC layer furnace deposition device to operate with a reduced DCS flow. Further, embodiments of the present invention may provide a device and method for improving the ability of the BARC layer furnace deposition device to operate with a reduced temperature gradient across the furnace device. Finally, embodiments of the present invention may provide a device and method for improving the maintenance and/or reducing the exhaust components and/or reducing the particulates of a BARC layer furnace deposition device.
The invention has been described in reference to particular embodiments as set forth above. However, only the preferred embodiments of the present invention, and several examples of its versatility are shown and described in the present disclosure. It is to be understood that the present invention is capable of use in various other combinations and environments, and is capable of changes or modifications within the scope of the inventive concept as expressed herein. Also, many modifications and alternatives will become apparent to one of skill in the art without departing from the principles of the invention as defined by the appended claims.

Claims (18)

What is claimed is:
1. A method of forming a silicon nitride layer for utilization in the fabrication of a semiconductor device, comprising the steps of:
inserting the semiconductor device into a furnace device, and
forming the silicon nitride layer over the semiconductor device by:
providing the furnace device with a first feed gas comprising ammonia that is carried by a mixture gas such that the ammonia comprises no more than approximately 10% of the first feed gas, and
providing the furnace device with a second feed gas comprising dichlorosilane in a proportion to the ammonia for forming silicon nitride,
the presence of the mixture gas in the first feed gas providing an increased gas flow rate in the furnace device that increases uniformity of silicon nitride thickness on the semiconductor device and reduces a temperature gradient within the furnace device.
2. A method as recited in claim 1, further comprising the steps of:
providing the first feed gas at a flow rate of at least approximately 200 SCCM, and at a pressure of more than approximately 100 mTorr, and
providing the second feed gas at a flow rate of at least approximately 100 SCCM.
3. A method as recited in claim 2, further comprising the step of:
providing the first feed gas at a pressure of less than approximately 600 mTorr.
4. A method as recited in claim 1, further comprising the step of:
operating the furnace device at a temperature range between approximately 715° C. and 750° C., when the first and second feed gases are provided to the furnace unit.
5. A method as recited in claim 1, further comprising the steps of:
operating the furnace device at a temperature range between approximately 715° C. and 750° C., when the first and second feed gases are provided to the furnace unit,
providing the first feed gas at a flow rate of less than approximately 500 SCCM, and at a pressure of less than approximately 350 mTorr, and
providing the second feed gas at a flow rate that is less than approximately 150 SCCM.
6. A method as recited in claim 1, further comprising the steps of:
prior to forming the silicon nitride layer, forming a conductive layer over a substrate of the semiconductor device, and
forming the silicon nitride layer over the conductive layer, wherein
the silicon nitride layer comprises an anti-reflective coating.
7. A method as recited in claim 1, wherein
the mixture gas comprises at least one of Argon, Nitrogen, and Helium.
8. A method as recited in claim 1, wherein
the first feed gas comprises ammonia that is diluted to approximately between 1% and 2% inclusively in the mixture gas that comprises at least one of Argon, Nitrogen, and Helium, and is provided at a flow rate of at least approximately 200 SCCM.
9. A method of fabricating a circuit device having a substrate with a conductive layer formed over the substrate, comprising the steps of:
forming a silicon nitride bottom anti-reflective coating over the conductive layer, wherein the coating is formed by the steps of:
providing a furnace device with a first feed gas comprising ammonia that is carried by a mixture gas comprising at least one of Argon, Nitrogen, and Helium, such that the ammonia comprises no more than approximately 10% of the first feed gas, and
providing the furnace device with a second feed gas comprising dichlorosilane in a proportion to the ammonia for forming silicon nitride,
the presence of the at least one of Argon, Nitrogen and Helium in the first feed gas providing an increased gas flow rate in the furnace device that increases uniformity of the silicon nitride bottom anti-reflective coating thickness and reduces a temperature gradient within the furnace device.
10. A method as recited in claim 9, wherein the first feed gas is provided to the furnace device at a flow rate of at least approximately 200 SCCM, and the second feed gas is provided to the furnace device at a flow rate of less than approximately 150 SCCM.
11. A method as recited in claim 10, wherein
the flow rate of the second feed gas is between approximately 100 and 150 SCCM.
12. A method as recited in claim 9, wherein the first feed gas comprises approximately 1% to 2% ammonia in at least one of Argon, Nitrogen, and Helium, and
wherein the first feed gas mixture is provided to the furnace device at a flow rate of approximately between 200 and 500 SCCM.
13. A method as recited in claim 9, wherein
the silicon nitride bottom anti-reflective coating is formed within the furnace device at a pressure of approximately 200-350 mTorr.
14. A method as recited in claim 9, wherein
the silicon nitride bottom anti-reflective coating is formed to a thickness of between approximately 100 to 600 Angstroms.
15. A method as recited in claim 9, wherein
the silicon nitride bottom anti-reflective coating is formed to a thickness of between approximately 150 to 250 Angstroms.
16. A method of fabricating silicon nitride in a furnace unit, comprising the steps of:
providing a gas mixture comprising approximately less than 10% ammonia in at least one of Argon, Nitrogen, and Helium, at a flow rate of at least approximately 200 SCCM,
providing a dichlorosilane gas in a proportion to the ammonia for forming silicon nitride at a flow rate that does not exceed approximately 150 SCCM, for at least a portion of a time period that said gas mixture is provided, and
maintaining an environmental pressure within the furnace unit that is at least approximately 200 mTorr when said gas mixture and the dichlorosilane gas are provided to the furnace unit,
the presence of the at least one of Argon, Nitrogen and Helium in said gas mixture providing an increased gas flow rate in the furnace device that increases uniformity of the silicon nitride thickness and reduces a temperature gradient within the furnace unit.
17. A method as recited in claim 16, further comprising the steps of:
operating the furnace unit at a temperature between approximately 715° C. and 750° C., and at a pressure of less than approximately 350 mTorr when said gas mixture and the dichlorosilane gases are provided to the furnace unit,
providing said gas mixture at a flow rate of approximately less than 500 SCCM, wherein ammonia comprises approximately 1% to 2% of said gas mixture, and
providing the dichlorosilane gas for at least a portion of a time period that said gas mixture is provided, at a flow rate that is at least approximately 100 SCCM.
18. A method as recited in claim 16, wherein:
the silicon nitride comprises a bottom anti-reflective coating.
US09/608,003 2000-06-30 2000-06-30 Method and apparatus for an increased throughput furnace nitride BARC process Expired - Fee Related US6500774B1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US09/608,003 US6500774B1 (en) 2000-06-30 2000-06-30 Method and apparatus for an increased throughput furnace nitride BARC process

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US09/608,003 US6500774B1 (en) 2000-06-30 2000-06-30 Method and apparatus for an increased throughput furnace nitride BARC process

Publications (1)

Publication Number Publication Date
US6500774B1 true US6500774B1 (en) 2002-12-31

Family

ID=24434626

Family Applications (1)

Application Number Title Priority Date Filing Date
US09/608,003 Expired - Fee Related US6500774B1 (en) 2000-06-30 2000-06-30 Method and apparatus for an increased throughput furnace nitride BARC process

Country Status (1)

Country Link
US (1) US6500774B1 (en)

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6645868B1 (en) * 1998-11-25 2003-11-11 Advanced Micro Devices, Inc. Method of forming shallow trench isolation using antireflection layer
US6821883B1 (en) 1998-11-25 2004-11-23 Advanced Micro Devices, Inc. Shallow trench isolation using antireflection layer
US7061075B1 (en) 1998-11-25 2006-06-13 Advanced Micro Devices, Inc. Shallow trench isolation using antireflection layer

Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5968611A (en) * 1997-11-26 1999-10-19 The Research Foundation Of State University Of New York Silicon nitrogen-based films and method of making the same
US6017144A (en) * 1996-03-05 2000-01-25 Applied Materials, Inc. Method and apparatus for depositing highly oriented and reflective crystalline layers using a low temperature seeding layer
US6291363B1 (en) * 1999-03-01 2001-09-18 Micron Technology, Inc. Surface treatment of DARC films to reduce defects in subsequent cap layers
US6294459B1 (en) * 1998-09-03 2001-09-25 Micron Technology, Inc. Anti-reflective coatings and methods for forming and using same
US6326321B1 (en) * 1998-04-07 2001-12-04 Micron Technology, Inc. Methods of forming a layer of silicon nitride in semiconductor fabrication processes

Patent Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6017144A (en) * 1996-03-05 2000-01-25 Applied Materials, Inc. Method and apparatus for depositing highly oriented and reflective crystalline layers using a low temperature seeding layer
US5968611A (en) * 1997-11-26 1999-10-19 The Research Foundation Of State University Of New York Silicon nitrogen-based films and method of making the same
US6326321B1 (en) * 1998-04-07 2001-12-04 Micron Technology, Inc. Methods of forming a layer of silicon nitride in semiconductor fabrication processes
US6294459B1 (en) * 1998-09-03 2001-09-25 Micron Technology, Inc. Anti-reflective coatings and methods for forming and using same
US6291363B1 (en) * 1999-03-01 2001-09-18 Micron Technology, Inc. Surface treatment of DARC films to reduce defects in subsequent cap layers

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6645868B1 (en) * 1998-11-25 2003-11-11 Advanced Micro Devices, Inc. Method of forming shallow trench isolation using antireflection layer
US6821883B1 (en) 1998-11-25 2004-11-23 Advanced Micro Devices, Inc. Shallow trench isolation using antireflection layer
US7061075B1 (en) 1998-11-25 2006-06-13 Advanced Micro Devices, Inc. Shallow trench isolation using antireflection layer

Similar Documents

Publication Publication Date Title
US6335235B1 (en) Simplified method of patterning field dielectric regions in a semiconductor device
US8557717B2 (en) Method for manufacturing a semiconductor device
US7034369B2 (en) Semiconductor device and method for manufacturing the same
US8669644B2 (en) Hydrogen passivation of integrated circuits
WO2015088731A1 (en) Complementary sonos integration into cmos flow
US9059142B2 (en) Semiconductor device having vertical gates and fabrication thereof
KR100278694B1 (en) Insulating film for semiconductor device and method of forming the same
TW201411734A (en) Semiconductor device and method for manufacturing the same and method for manufacturing transistor
US20090085120A1 (en) Method for Reduction of Resist Poisoning in Via-First Trench-Last Dual Damascene Process
US6645868B1 (en) Method of forming shallow trench isolation using antireflection layer
US20070013070A1 (en) Semiconductor devices and methods of manufacture thereof
US6500774B1 (en) Method and apparatus for an increased throughput furnace nitride BARC process
US20080315324A1 (en) Method to obtain uniform nitrogen profile in gate dielectrics
KR100682643B1 (en) Gate electrode stack, circuit device including the gate electrode stack and fabrication method therof
US10916438B2 (en) Method of multiple gate oxide forming with hard mask
US6534354B1 (en) Method of manufacturing MOS transistor with fluorine implantation at a low energy
TW200414360A (en) Manufacturing method for semiconductor integrated circuit device
US6261751B1 (en) Low temperature anti-reflective coating for IC lithography
US11398410B2 (en) Method for manufacturing a CMOS device
JP3288675B2 (en) Method for forming a nitrided interface on a semiconductor substrate
US6593182B2 (en) Method for forming multiple gate oxide layer with the plasma oxygen doping
US6566183B1 (en) Method of making a transistor, in particular spacers of the transistor
US6872664B2 (en) Dual gate nitride process
US6821883B1 (en) Shallow trench isolation using antireflection layer
US7790620B2 (en) Method for fabricating semiconductor device

Legal Events

Date Code Title Description
AS Assignment

Owner name: ADVANCED MICRO DEVICES, INC., CALIFORNIA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:BHAKTA, JAYENDRA;REEL/FRAME:010908/0752

Effective date: 20000615

FEPP Fee payment procedure

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

FPAY Fee payment

Year of fee payment: 4

FPAY Fee payment

Year of fee payment: 8

REMI Maintenance fee reminder mailed
LAPS Lapse for failure to pay maintenance fees
STCH Information on status: patent discontinuation

Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362

FP Lapsed due to failure to pay maintenance fee

Effective date: 20141231