US6281762B1 - SPST switch, SPDT switch, and communication apparatus using the SPDT switch - Google Patents

SPST switch, SPDT switch, and communication apparatus using the SPDT switch Download PDF

Info

Publication number
US6281762B1
US6281762B1 US09/369,561 US36956199A US6281762B1 US 6281762 B1 US6281762 B1 US 6281762B1 US 36956199 A US36956199 A US 36956199A US 6281762 B1 US6281762 B1 US 6281762B1
Authority
US
United States
Prior art keywords
terminal
fet
switch
capacitor element
capacitance
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
US09/369,561
Inventor
Motoyasu Nakao
Akihiro Sasabata
Hiroaki Tanaka
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Murata Manufacturing Co Ltd
Original Assignee
Murata Manufacturing Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Murata Manufacturing Co Ltd filed Critical Murata Manufacturing Co Ltd
Assigned to MURATA MANUFACTURING CO., LTD. reassignment MURATA MANUFACTURING CO., LTD. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: SASABATA, AKIHIRO, TANAKA, HIROAKI, NAKAO, MOTOYASU
Priority to US09/903,467 priority Critical patent/US6496684B2/en
Application granted granted Critical
Publication of US6281762B1 publication Critical patent/US6281762B1/en
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K17/00Electronic switching or gating, i.e. not by contact-making and –breaking
    • H03K17/51Electronic switching or gating, i.e. not by contact-making and –breaking characterised by the components used
    • H03K17/56Electronic switching or gating, i.e. not by contact-making and –breaking characterised by the components used by the use, as active elements, of semiconductor devices
    • H03K17/687Electronic switching or gating, i.e. not by contact-making and –breaking characterised by the components used by the use, as active elements, of semiconductor devices the devices being field-effect transistors
    • H03K17/693Switching arrangements with several input- or output-terminals, e.g. multiplexers, distributors
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K17/00Electronic switching or gating, i.e. not by contact-making and –breaking
    • H03K17/51Electronic switching or gating, i.e. not by contact-making and –breaking characterised by the components used
    • H03K17/56Electronic switching or gating, i.e. not by contact-making and –breaking characterised by the components used by the use, as active elements, of semiconductor devices
    • H03K17/687Electronic switching or gating, i.e. not by contact-making and –breaking characterised by the components used by the use, as active elements, of semiconductor devices the devices being field-effect transistors

Definitions

  • the present invention generally relates to a single pole single throw (SPST) switch, a single pole double throw (SPDT) switch, and a communication apparatus using the SPDT switch and, more particularly, to an SPST switch, an SPDT switch, as an antenna switch of a mobile communication apparatus and a communication apparatus using these switches.
  • SPST single pole single throw
  • SPDT single pole double throw
  • FIG. 11 shows a circuit diagram of an SPST switch having a basic configuration which is disclosed in Japanese Unexamined Patent Publication No. 9-191268 as a conventional SPST (Single Pole Single Throw) switch (switch for connecting and disconnecting two terminals to each other).
  • an SPST switch 1 includes a first terminal 2 , a second terminal 3 , a diode D 1 connected between the first terminal 2 and the second terminal 3 , an induction element L 1 and a capacitor element C 1 which are connected in series with each other and are connected in parallel with the diode D 1 , and a capacitor element C 2 connected in parallel with the diode D 1 .
  • the diode D 1 when a current flows in the diode D 1 , the diode D 1 is equivalent to a resistor having a small resistance (ON resistance), the first terminal 2 and the second terminal 3 are almost directly connected to each other, and the SPST switch 1 is turned on. At this time, the induction element L 1 or the capacitor elements C 1 and C 2 do not adversely affect a signal passing through the SPST switch 1 . In contrast, when no current flows in the diode D 1 , the diode D 1 is equivalent to a capacitor element having a small capacitance (OFF capacitance).
  • the diode D 1 may resonate at a signal frequency which is a function of the OFF capacitance in parallel with the induction element L 1 and the capacitor elements C 1 and C 2 .
  • An impedance between the first terminal 2 and the second terminal 3 becomes almost infinite, and the SPST switch 1 is turned off. In this manner, by controlling whether a current flows in the diode D 1 or not, the switch 1 exhibits the characteristics of an SPST switch.
  • FIG. 12 shows a circuit diagram of an SPST switch having a basic configuration which is disclosed as another conventional SPST switch in Japanese Unexamined Patent Publication No. 9-191268.
  • the same reference numerals as in FIG. 11 denote the same parts or similar parts in FIG. 12, and a detailed description thereof will be omitted.
  • an SPST switch 4 is arranged such that a first terminal 2 and a second terminal 3 are connected to each other in series through a diode D 2 and an induction element L 2 , and a capacitor element C 3 is connected in parallel to the diode D 2 and the induction element L 2 .
  • the diode D 2 when a current flows in the diode D 2 , the diode D 2 can be almost neglected because the diode D 2 is equivalent to a resistor having a small resistance (ON resistance).
  • the induction element L 2 and the capacitor element C 3 are connected in parallel with each other between the first terminal 2 and the second terminal 3 .
  • the values of the induction element L 2 and the capacitor element C 3 are set such that the induction element L 2 and the capacitor element C 3 resonate at a signal frequency, an impedance between the first terminal 2 and the second terminal 3 becomes almost infinite, and the SPST switch 4 is turned off.
  • the diode D 2 when no current flows in the diode D 2 , the diode D 2 is equivalent to a capacitor element having a small capacitance (OFF capacitance) and the impedance of the path through the diode D 2 and the induction element L 2 between the first terminal 2 and the second terminal 3 is high.
  • the capacitance of the capacitor element C 3 when the capacitance of the capacitor element C 3 is set to be a relatively large value, the impedance of the path through the capacitor element C 3 is low, the first terminal 2 and the second terminal 3 are almost directly connected to each other, and the SPST switch 4 is turned on. In this manner, the switch 4 exhibits the characteristics of an SPST switch by controlling whether a current flows in the diode D 2 or not.
  • the SPST switch 4 operates in reverse to the SPST switch 1 shown in FIG. 11 by controlling whether a current flows in the diode or not.
  • FIG. 13 shows a circuit diagram of an SPST switch having a basic configuration which is disclosed as still another conventional SPST switch in Japanese Unexamined Patent Publication No. 7-303001.
  • the same reference numerals as in FIG. 11 denote the same parts or similar parts in FIG. 13, and a detailed description thereof will be omitted.
  • an SPST switch 5 is arranged such that an induction element L 3 is connected to a first terminal 2 and a second terminal 3 , and a drain and a source of a FET Q 1 are connected to both terminals of the induction element L 3 , respectively.
  • the gate of the FET Q 1 is connected to a control terminal 6 .
  • a symbol D is added to only the drain, while symbols at the source and the gate are omitted.
  • the source-drain portion of the FET Q 1 is equivalent to a resistor having a small resistance (ON resistance). For this reason, the first terminal 2 and the second terminal 3 are almost directly connected to each other through the FET Q 1 , and the SPST switch 5 is turned on. In contrast, when the FET Q 1 is in an OFF state, the source-drain portion of the FET Q 1 is equivalent to a capacitor element having a small capacitance (OFF capacitance).
  • the OFF capacitance of the FET Q 1 operates to decrease the impedance between the first terminal 2 and the second terminal 3 .
  • the induction element L 3 may resonate in parallel with the OFF capacitance of the FET Q 1 at a signal frequency, the impedance between the first terminal 2 and the second terminal 3 can be made almost infinite, and the SPST switch 5 is turned off. In this manner, when the FET Q 1 is turned on or off, the switch 5 exhibits the characteristics of an SPST switch.
  • the combination can also be operated as an SPDT (Single Pole Double Throw) switch (switch having three terminals in which one (common) terminal may be connected to either one of the two remaining terminals).
  • SPDT Single Pole Double Throw
  • the present invention has as an object to solve the above problems and to provide: (i) an SPST switch having a small transmission loss and a small power consumption, (ii) an SPDT switch, and (iii) a communication apparatus using the SPDT switch.
  • an SPST switch includes first and second terminals, a control terminal, a FET, an induction element, and a capacitor element.
  • the drain and the source of the FET are connected to each other in series through the induction element and the capacitor element, one terminal of the capacitor element is connected to the first terminal, the other terminal is connected to the second terminal, the gate of the FET is connected to the control terminal, the capacitance of the capacitor element is made equal to the OFF capacitance of the FET, and the inductance of the induction element is set to be such a value that the induction element resonates at a signal frequency with the capacitor element.
  • An SPDT switch includes first, second, and third terminals, first and second control terminals, first and second FETs, first and second induction elements, and first and second capacitor elements.
  • the drain and the source of the first FET are connected to each other in series through the first induction element and the first capacitor element, the gate of the first FET is connected to the first control terminal, the capacitance of the first capacitor element is equal to the OFF capacitance of the first FET, and the inductance of the first induction element is set to be such a value that the first induction element resonates at a signal frequency with the first capacitor element.
  • the drain and the source of the second FET are connected to each other in series through the second induction element and the second capacitor element, the gate of the second FET is connected to the second control terminal, the capacitance of the second capacitor element is made equal to the OFF capacitance of the second FET, and the inductance of the second induction element is set to be such a value that the second induction element resonates at a signal frequency with the second capacitor element.
  • One terminal of each of the first and second capacitor elements are connected to each other and to the first terminal, the other terminal of the first capacitor element is connected to the second terminal, and the other terminal of the second capacitor element is connected to the third terminal.
  • An SPDT switch includes first, second, and third terminals, a control terminal, a FET, an induction element, a capacitor element, and a switch element having two signal terminals and a switching terminal.
  • the switch element is turned on/off to be interlocked with an ON/OFF operation of the FET.
  • the drain and the source of the FET are connected to each other in series through the induction element and the capacitor element, the gate of the FET is connected to the control terminal, the capacitance of the capacitor element is equal to the OFF capacitance of the FET, and the inductance of the induction element is set to be such a value that the induction element resonates at a signal frequency with the capacitor terminal.
  • the switching terminal of the switch element is connected to the control terminal, one terminal of the capacitor element is connected to the first terminal and the other terminal is connected to the second terminal, one of the two signal terminals of the switch element is connected to one terminal of the capacitor element and the other is connected to the third terminal.
  • FIG. 1 is a circuit diagram showing an embodiment of an SPST switch according to the present invention.
  • FIG. 2 is a circuit diagram showing an equivalent circuit in an OFF state of the SPST switch in FIG. 1 .
  • FIG. 3 is a circuit diagram showing an equivalent circuit in an ON state of the SPST switch in FIG. 1 .
  • FIG. 4 is a circuit diagram showing another embodiment of an SPST switch according to the present invention.
  • FIG. 5 is a graph showing transmission loss and isolation of the SPST switch in FIG. 4 .
  • FIG. 6 is a circuit diagram showing an embodiment of an SPDT switch according to the present invention.
  • FIG. 7 is a circuit diagram showing another embodiment of an SPDT switch according to the present invention.
  • FIG. 8 is a circuit diagram showing still another embodiment of an SPDT switch according to the present invention.
  • FIG. 9 is a circuit diagram showing still another embodiment of an SPDT switch according to the present invention.
  • FIG. 10 is a block diagram showing an embodiment of a communication apparatus according to the present invention.
  • FIG. 11 is a circuit diagram showing a conventional SPST switch.
  • FIG. 12 is a circuit diagram showing another conventional SPST switch.
  • FIG. 13 is a circuit diagram showing still another conventional SPST switch.
  • FIG. 1 shows an embodiment of an SPST switch according to the present invention.
  • an SPST switch 10 includes a first terminal 2 , a second terminal 3 , an FET Q 2 , an induction element L 4 , and a capacitor element C 4 .
  • a drain and a source of the FET Q 2 are connected to each other in series through the induction element L 4 and the capacitor element C 4 , one terminal of the capacitor element C 4 is connected to the first terminal 2 , and the other terminal is connected to the second terminal 3 .
  • a gate of the FET Q 2 is connected to a control terminal 11 .
  • the capacitance of the capacitor element C 4 is set to be equal to the value of a small capacitance (OFF capacitance Coff) between the drain and the source of the FET Q 2 in an OFF state.
  • the inductance of the induction element L 4 is set such that the induction element L 4 resonates at a signal frequency in parallel with the capacitor element C 4 , or the induction element L 4 resonates at a signal frequency in series with the OFF capacitance Coff of the FET Q 2 .
  • a symbol D is added to only the drain, and symbols at the source and the gate symbols are omitted.
  • source and gate symbols are omitted.
  • FIG. 2 and FIG. 3 an equivalent circuit in an ON state of the FET Q 2 and an equivalent circuit in an OFF state of the FET Q 2 are shown in FIG. 2 and FIG. 3, respectively.
  • the FET Q 2 is in an ON state, as shown in FIG. 2, the FET Q 2 is equivalent to a resistor having a small resistance (ON resistance Ron) and can be almost neglected.
  • the first terminal 2 and the second terminal 3 are connected in parallel to the induction element L 4 and the capacitor element C 4 . Since the induction element L 4 and the capacitor element C 4 are resonated in parallel at a signal frequency, the impedance between the first terminal 2 and the second terminal 3 becomes almost infinite, and the SPST switch 10 is turned off.
  • the FET Q 2 when the FET Q 2 is in an OFF state, as shown in FIG. 3, the FET Q 2 is equivalent to a capacitor element having a small capacitance (OFF capacitance Coff). Since the induction element L 4 and the capacitance Coff of the FET Q 2 resonate at a signal frequency in series with each other, the impedance between the first terminal 2 and the second terminal 3 becomes almost zero, and the SPST switch 10 is turned on. At this time, the impedance of the capacitor element C 4 does not adversely affect a signal passing through the SPST switch 10 .
  • the SPST switch 10 can sufficiently reduce transmission loss since the impedance between the first terminal 2 and the second terminal 3 becomes almost zero in an ON state. In contrast, since the impedance between the first terminal 2 and the second terminal 3 is almost infinite in an OFF state, isolation between the first terminal 2 and the second terminal 3 can be increased. In addition, since the SPST switch 10 is turned on in an OFF state of the FET Q 2 to cause a signal to flow, the electric power of the signal which can pass through the SPST switch 10 does not depend on the tolerable voltage property in the ON state of the FET Q 2 , and the SPST switch 10 allows relatively high electric power to pass therethrough.
  • the SPST switch 10 is turned on in an OFF state of the FET Q 2 to cause a signal to flow, the signal is not easily affected by nonlinearity (distortion or the like of an output signal with respect to an input signal) occurring when a current flows in the drain-source portion of the FET Q 2 in an ON state of the FET Q 2 , and the linearity of a passing signal can be maintained in the range of low electric power to high electric power.
  • the source of the FET Q 2 is connected to the induction element L 4
  • a configuration in which the drain and the source of the FET Q 2 are switched connecting the drain of the FET Q 2 to the induction element L 4 may be employed. This option can be similarly applied to the subsequent embodiments.
  • the SPST switch 10 When the SPST switch 10 is implemented as an actual electronic part, a configuration in which an FET, an induction element, and a capacitor element are mounted on a circuit board as respective parts to be connected to each other may be employed, or a configuration in which the SPST switch 10 is implemented as an integrated circuit (e.g., an MMIC) on one semiconductor substrate may be employed. Also, a configuration in which an integrated circuit obtained by integrating an active element such as a FET and a dielectric substrate having an induction element and a capacitor element formed thereon are combined with each other to be connected to each other may also be employed. In addition, a configuration in which respective FETs or integrated circuits obtained by integrating FETs are mounted on a laminated multi-layered substrate having an induction element or a capacitor element formed therein and are connected to each other may be employed.
  • FIG. 4 shows another embodiment of an SPST switch according to the present invention.
  • the same reference numerals as in FIG. 1 denote the same parts or similar parts in FIG. 4, and a detailed description thereof will be omitted.
  • a DC-cut capacitor element C 5 is connected between a first terminal 2 and the connection portion of the drain of a FET Q 2 and the capacitor element C 4 .
  • a DC-cut capacitor element C 6 is connected between a second terminal 3 and the connection portion between an induction element L 4 and the capacitor element C 4 .
  • the drain of the FET Q 2 is connected to a bias terminal 13 through a bias resistor Rbias.
  • a bias voltage is applied from the bias terminal 13 to the drain of the FET Q 2 .
  • the source of the FET Q 2 is open in a DC manner, a direct current does not flow in the drain-source portion of the FET Q 2 , and the drain and the source of the FET Q 2 are shifted up in a DC manner (kept at a positive voltage higher than 0 V).
  • the FET Q 2 can be switched by switching a voltage applied to the gate between a positive voltage and 0 V, and the SPST switch 12 can be driven by a positive power source.
  • the FET is a voltage-driven element, a control current need not flow in the gate, so that a reduction in power consumption can be achieved.
  • FIG. 5 shows a transmission loss (thr) and an isolation (iso) (transmission loss in an OFF state) of the SPST switch 12 shown in FIG. 4.
  • a simulation using a depletion-type GaAs FET having a total gate width of 600 ⁇ m as the FET Q 2 , a capacitor having 0.2 pF almost equal to the OFF capacitance of the FET Q 2 as the capacitor element C 4 , and an inductor L 4 having 3.9 nH set such that the inductor L 4 resonates in parallel at a signal frequency of 5.8 GHz with the capacitor element C 4 was performed.
  • a bias voltage was set at 3 V, and a control voltage was switched between 0 V and 3 V (positive power source driving).
  • the transmission loss (thr) obtained when the SPST switch 12 is turned on at a signal frequency of 5.8 GHz was ⁇ 0.23 dB
  • the isolation obtained when the SPST switch 12 is turned off was ⁇ 25.8 dB. Therefore, it is understood that a transmission loss can be reduced to obtain high isolation.
  • the SPST switch 12 is operated by only one positive power source, although a depletion-type FET is used.
  • FIG. 6 shows an embodiment of an SPDT switch according to the present invention.
  • an SPDT switch 20 includes a first terminal 21 , a second terminal 22 , a third terminal 23 , a first FET Q 3 , a first induction element L 5 , a first capacitor element C 7 , a first control terminal 24 , a second FET Q 4 , a second induction element L 6 , a second capacitor element C 8 , and a second control terminal 25 .
  • the drain and the source of the first FET Q 3 are connected to each other in series with the first induction element L 5 and the first capacitor element C 7 , and one terminal of the first capacitor element C 7 is connected to the second terminal 22 .
  • the drain and the source of the second FET Q 4 are connected to each other in series through the second induction element L 6 and the second capacitor element C 8 , and one terminal of the second capacitor element C 8 is connected to the third terminal 23 .
  • the other terminal of the first capacitor element C 7 i.e., the drain of the first FET Q 3
  • the other terminal i.e., the drain of the second FET Q 4
  • the gate of the first FET Q 3 is connected to the first control terminal 24
  • the gate of the second FET Q 4 is connected to the second control terminal 25 .
  • the capacitance of the first capacitor element C 7 is set to be equal to the value of a small capacitance (OFF capacitance Coff 1 ) of the drain-source portion of the first FET Q 3 in an OFF state, and the inductance of the first induction element L 5 is set such that the first induction element L 5 resonates at a signal frequency in parallel with the first capacitor element C 7 or the first induction element L 5 resonates in series with the OFF capacitance Coff 1 of the first FET Q 3 .
  • the capacitance of the second capacitor element C 8 is set to be equal to the value of a small capacitance (OFF capacitance Coff 2 ) of the drain-source portion of the second FET Q 4 in an OFF state, and the inductance of the second induction element L 6 is set such that the second induction element L 6 resonates at a signal frequency in parallel with the second capacitor element C 8 or resonates in series with the OFF capacitance Coff 2 of the second FET Q 4 .
  • the combinations are called an SPST section 26 and an SPST section 27 , respectively. More specifically, it is understood that the SPDT switch 20 has a configuration in which two SPST sections 26 , 27 each having the same configuration as that of the SPST switch 10 are connected to each other.
  • each SPST section is the same as that of the SPST switch 10 shown in FIG. 1, and a detailed description thereof will be omitted.
  • the SPST section 26 and the SPST section 27 are alternately turned on and off, a state in which the first terminal 21 and the second terminal 22 are connected to each other or a state in which the first terminal 21 and the third terminal 23 are connected to each other is achieved, and the switch 20 exhibits the characteristics of an SPDT switch.
  • the SPDT switch 20 has a small transmission loss and a large isolation, can withstand relatively high electric power, and can maintain the linearity of the signal up to high electric power.
  • FIG. 7 shows another embodiment of an SPDT switch according to the present invention.
  • the same reference numerals as in FIGS. 4 and 6 denote the same parts or similar parts in FIG. 7, and a detailed description thereof will be omitted.
  • a DC-cut capacitor element C 9 is connected between a second terminal 22 and the connection portion between an induction element L 5 and a capacitor element C 7
  • a DC-cut capacitor element C 10 is connected between a third terminal 23 and the connection portion between an induction element L 6 and a capacitor element C 8
  • a DC-cut capacitor element C 11 is connected between a first terminal 21 and the connection portion between the drain of a first FET Q 3 and the drain of a second FET Q 4 .
  • the drain of the first FET Q 3 and the drain of the second FET Q 4 are connected to a bias terminal 29 through a bias resistor bias.
  • the sources of the first FET Q 3 and the second FET Q 4 are open (in a DC manner), and a direct current does not flow in the drain-source portions of the first FET Q 3 and the second FET Q 4 . For this reason, the potentials of the drains and the sources are shifted up (in a DC manner).
  • an advantage that the SPDT switch 28 can be driven by a positive power source even when a depletion-type FET is used can also be obtained.
  • FIG. 8 shows still another embodiment of an SPDT switch according to the present invention.
  • an SPDT switch 30 is constituted by a first terminal 31 , a second terminal 32 , a third terminal 33 , an FET Q 5 , an induction element L 7 , a capacitor element C 12 , a control terminal 34 , and a FET Q 6 which is a switch element having a drain and a source serving as two signal terminals and a gate serving as a switching terminal.
  • the drain and the source of the FET Q 5 are connected to each other in series through the induction element L 7 and the capacitor element C 12 , and one terminal of the capacitor element C 12 is connected to the second terminal 32 .
  • the source of the FET Q 6 serving as one of the signal terminals, is connected to the third terminal 33 , the other terminal (i.e., the drain of the FET Q 5 ) of the capacitor element C 12 is connected to the drain of the FET Q 6 serving as the other signal terminal and to the first terminal 31 .
  • the gate of the FET Q 5 is connected to the gate of the FET Q 6 serving as the switching terminal and to the control terminal 34 .
  • the capacitance of the capacitor element C 12 is set to be equal to a small capacitance (OFF capacitance Coff 3 ) of the drain-source portion of the second FET Q 5 in an OFF state, and the inductance of the induction element L 7 is set such that the induction element L 7 resonates at a signal frequency in parallel with the capacitor element C 12 or resonates in series with the OFF capacitance Coff 3 of the second FET Q 5 .
  • the combination of the FET Q 5 , the induction element L 7 , and the capacitor element C 12 has basically the same configuration as that of the SPST switch 10 shown in FIG. 1, the combination is called an SPST section 35 . More specifically, it is understood that the SPDT switch 30 has a configuration in which the SPST section 35 having the same configuration as that of the SPST switch 10 is connected to the FET Q 6 serving as one switch element.
  • the operation of the SPST section 35 is the same as that of the SPST switch 10 shown in FIG. 1, and a detailed description thereof will be omitted.
  • these FETs are simultaneously turned on or off.
  • the FET Q 6 is in an ON state, the first terminal 31 and the third terminal 33 are connected to each other through a small resistance (ON resistance) of a drain-source portion in the FET Q 6 .
  • a path between the first terminal 31 and the second terminal 32 is turned off by the SPST section 35 when the first FET Q 5 is in an ON state, and is turned on when the first FET Q 5 is in an OFF state.
  • a connection destination of the first terminal 31 can be switched to the second terminal 32 or the third terminal 33 by one ON or OFF signal applied from the control terminal 34 .
  • the SPDT switch 30 requires only one control terminal.
  • the number of induction elements and the number of capacitor elements can be reduced by one each, and a cost reduction can be achieved.
  • the SPDT switch 30 is a switch using a simple FET, the SPDT switch 30 does not achieve the same merits as those in the SPST switch 10 according to the present invention shown in FIG. 1 .
  • the first terminal 31 is set on an antenna side
  • the second terminal 32 is set on an RX side which must receive a signal having low electric power
  • the third terminal 33 is set on a TX side which outputs relatively high electric power.
  • the FET Q 5 is turned on in a transmission state to conduct, the FET Q 5 can be prevented from being damaged by relatively high electric power in the transmission state. More specifically, even if the tolerable voltage of the FET Q 5 is small, the FET Q 5 can be used.
  • FIG. 9 shows still another embodiment of an SPDT switch according to the present invention.
  • the same reference numerals as in FIGS. 4 and 8 denote the same parts or similar parts in FIG. 9, and a detailed description thereof will he omitted.
  • a DC-cut capacitor element C 13 is connected between a second terminal 32 and the connection portion between an induction element L 7 and a capacitor element C 12
  • a DC-cut capacitor element C 14 is connected between a third terminal 33 and the source of an FET Q 6
  • a DC-cut capacitor element C 15 is connected between a first terminal 31 and the connection portion between the drain of an FET Q 5 and the drain of an FET Q 6 .
  • the drain of the FET Q 5 and the drain of the FET Q 6 are connected to a bias terminal 37 through a bias resistor Rbias.
  • the sources of the FET Q 5 and the FET Q 6 are open (in a DC manner), and a direct current does not flow in the drain-source portions of the FET Q 5 and the FET Q 6 . For this reason, the potentials of the drains and the sources are shifted up (in a DC manner).
  • an advantage that the SPDT switch 36 can be driven by a positive power source even if a depletion-type FET is used can also be obtained.
  • switch elements are not limited to FETs. Any switch element, e.g., an electric element such as a transistor or a vacuum tube or a mechanical element such as a relay, which is turned on/off to be interlocked with the FET Q 5 by the same signal as that of a control signal applied to the gate of the FET Q 5 , may be used.
  • any switch element e.g., an electric element such as a transistor or a vacuum tube or a mechanical element such as a relay, which is turned on/off to be interlocked with the FET Q 5 by the same signal as that of a control signal applied to the gate of the FET Q 5 , may be used.
  • the drain and the source are almost symmetrical with respect to the gate, the drain can also be used as a source, and the source can also be used as the drain.
  • the connection relationship between the drain and the source of each FET is not fixed, and a configuration in which the drain and the source are inter-changed with each other may be employed.
  • the source may be connected to the bias terminal, and the drain may be open (in a DC manner).
  • FIG. 10 shows a block diagram of an embodiment of a communication apparatus according to the present invention.
  • a communication apparatus 40 includes an antenna 41 , the SPDT switch 20 shown in FIG. 6, a receiving circuit 42 , a transmitting circuit 43 , and a control circuit 44 .
  • the antenna 41 is connected to a first terminal 21 of the SPDT switch 20 used as an antenna switch
  • a second terminal 22 of the SPDT switch 20 is connected to the receiving circuit 42
  • a third terminal 23 is connected to the transmitting circuit 43 .
  • the receiving circuit 42 and the transmitting circuit 43 are connected to the control circuit 44
  • the control circuit 44 is connected to a first control terminal 24 and a second control terminal 25 of the SPDT switch 20 .
  • control circuit 44 controls the first control terminal 24 and the second control terminal 25 of the SPDT switch 20 , so that the antenna 41 and the receiving circuit 42 can be connected to each other to establish a reception condition, or the antenna 41 and the transmitting circuit 43 can be connected to each other to establish a transmission condition.
  • the SPDT switch 20 according to the present invention When the SPDT switch 20 according to the present invention is used as an antenna switch, a reduction in loss and a reduction in power consumption of the communication apparatus 40 can be achieved.
  • the communication apparatus 40 is arranged by using the SPDT switch 20
  • communication apparatuses may be arranged by using the SPDT switches 28 , 30 , and 36 , and the same operation as described above can be achieved.
  • the drain and the source of an FET are connected to each other in series through an induction element and a capacitor element, one terminal of the capacitor element is connected to a first terminal, the other terminal is connected to a second terminal, and the gate of the FET is connected to a control terminal.
  • the capacitance of the capacitor element is made equal to the OFF capacitance of the FET, and the inductance of the induction element is set to be such a value that the induction element resonates at a signal frequency with the capacitor element.
  • the SPDT switch of the present invention when the SPDT switch is obtained using two of the SPST switches described above, the same advantage can be obtained.
  • the SPDT switch of the present invention is connected to a switch element which is turned on/off to be interlocked with an ON/OFF operation of the FET of the SPST switch, the gate of the FET of the SPST switch and the switching terminal of the switch element are connected to the control terminal.
  • an SPDT switch according to the present invention, a reduction in loss and a reduction in power consumption of the communication apparatus can be achieved.

Abstract

An SPST switch having a small transmission loss and a small power consumption is provided. The drain and the source of an FET are connected to each other in series through an induction element and a capacitor element, one terminal of the capacitor element is connected to a first terminal, the other terminal is connected to a second terminal, the gate of the FET is connected to a control terminal, the capacitance of the capacitor element is made equal to the OFF capacitance of the FET, and the inductance of the induction element is set to be such a value that the induction element resonates at a signal frequency with the capacitor element.

Description

BACKGROUND OF THE INVENTION
1. Field of the Invention
The present invention generally relates to a single pole single throw (SPST) switch, a single pole double throw (SPDT) switch, and a communication apparatus using the SPDT switch and, more particularly, to an SPST switch, an SPDT switch, as an antenna switch of a mobile communication apparatus and a communication apparatus using these switches.
2. Description of the Related Art
With a recent tendency to reduce the power consumption of mobile communication apparatuses, reductions in transmission loss and power consumption are required for an antenna switch.
FIG. 11 shows a circuit diagram of an SPST switch having a basic configuration which is disclosed in Japanese Unexamined Patent Publication No. 9-191268 as a conventional SPST (Single Pole Single Throw) switch (switch for connecting and disconnecting two terminals to each other). In FIG. 11, an SPST switch 1 includes a first terminal 2, a second terminal 3, a diode D1 connected between the first terminal 2 and the second terminal 3, an induction element L1 and a capacitor element C1 which are connected in series with each other and are connected in parallel with the diode D1, and a capacitor element C2 connected in parallel with the diode D1.
In the SPST switch 1 arranged as described above, when a current flows in the diode D1, the diode D1 is equivalent to a resistor having a small resistance (ON resistance), the first terminal 2 and the second terminal 3 are almost directly connected to each other, and the SPST switch 1 is turned on. At this time, the induction element L1 or the capacitor elements C1 and C2 do not adversely affect a signal passing through the SPST switch 1. In contrast, when no current flows in the diode D1, the diode D1 is equivalent to a capacitor element having a small capacitance (OFF capacitance). However, in this case, the diode D1 may resonate at a signal frequency which is a function of the OFF capacitance in parallel with the induction element L1 and the capacitor elements C1 and C2. An impedance between the first terminal 2 and the second terminal 3 becomes almost infinite, and the SPST switch 1 is turned off. In this manner, by controlling whether a current flows in the diode D1 or not, the switch 1 exhibits the characteristics of an SPST switch.
FIG. 12 shows a circuit diagram of an SPST switch having a basic configuration which is disclosed as another conventional SPST switch in Japanese Unexamined Patent Publication No. 9-191268. The same reference numerals as in FIG. 11 denote the same parts or similar parts in FIG. 12, and a detailed description thereof will be omitted. In FIG. 12, an SPST switch 4 is arranged such that a first terminal 2 and a second terminal 3 are connected to each other in series through a diode D2 and an induction element L2, and a capacitor element C3 is connected in parallel to the diode D2 and the induction element L2.
In the SPST switch 4 arranged as described above, when a current flows in the diode D2, the diode D2 can be almost neglected because the diode D2 is equivalent to a resistor having a small resistance (ON resistance). The induction element L2 and the capacitor element C3 are connected in parallel with each other between the first terminal 2 and the second terminal 3. When the values of the induction element L2 and the capacitor element C3 are set such that the induction element L2 and the capacitor element C3 resonate at a signal frequency, an impedance between the first terminal 2 and the second terminal 3 becomes almost infinite, and the SPST switch 4 is turned off. In contrast, when no current flows in the diode D2, the diode D2 is equivalent to a capacitor element having a small capacitance (OFF capacitance) and the impedance of the path through the diode D2 and the induction element L2 between the first terminal 2 and the second terminal 3 is high. However, when the capacitance of the capacitor element C3 is set to be a relatively large value, the impedance of the path through the capacitor element C3 is low, the first terminal 2 and the second terminal 3 are almost directly connected to each other, and the SPST switch 4 is turned on. In this manner, the switch 4 exhibits the characteristics of an SPST switch by controlling whether a current flows in the diode D2 or not. Note that the SPST switch 4 operates in reverse to the SPST switch 1 shown in FIG. 11 by controlling whether a current flows in the diode or not.
FIG. 13 shows a circuit diagram of an SPST switch having a basic configuration which is disclosed as still another conventional SPST switch in Japanese Unexamined Patent Publication No. 7-303001. The same reference numerals as in FIG. 11 denote the same parts or similar parts in FIG. 13, and a detailed description thereof will be omitted. In FIG. 13, an SPST switch 5 is arranged such that an induction element L3 is connected to a first terminal 2 and a second terminal 3, and a drain and a source of a FET Q1 are connected to both terminals of the induction element L3, respectively. In this case, the gate of the FET Q1 is connected to a control terminal 6. In FIG. 13, with respect to the terminals of the FET Q1, a symbol D is added to only the drain, while symbols at the source and the gate are omitted.
In the SPST switch 5 arranged as described above, when the FET Q1 is in an ON state, the source-drain portion of the FET Q1 is equivalent to a resistor having a small resistance (ON resistance). For this reason, the first terminal 2 and the second terminal 3 are almost directly connected to each other through the FET Q1, and the SPST switch 5 is turned on. In contrast, when the FET Q1 is in an OFF state, the source-drain portion of the FET Q1 is equivalent to a capacitor element having a small capacitance (OFF capacitance). In this case, when only the FET Q1 is connected between the first terminal 2 and the second terminal 3, the OFF capacitance of the FET Q1 operates to decrease the impedance between the first terminal 2 and the second terminal 3. However, when the induction element L3 is connected, it may resonate in parallel with the OFF capacitance of the FET Q1 at a signal frequency, the impedance between the first terminal 2 and the second terminal 3 can be made almost infinite, and the SPST switch 5 is turned off. In this manner, when the FET Q1 is turned on or off, the switch 5 exhibits the characteristics of an SPST switch.
When two SPST switches described above are combined with each other, the combination can also be operated as an SPDT (Single Pole Double Throw) switch (switch having three terminals in which one (common) terminal may be connected to either one of the two remaining terminals).
However, in the SPST switch 1 shown in FIG. 11, since the first terminal 2 and the second terminal 3 are connected to each other through the diode D1 when the SPST switch 1 is in an ON state, a transmission loss, although it is small, is disadvantageously generated due to the ON resistance of the diode D1. In the SPST switch 4 shown in FIG. 12, since the first terminal 2 and the second terminal 3 are connected to each other through the capacitor element C3 when the SPST switch 4 is in an ON state, a transmission loss is disadvantageously generated due to the impedance of the capacitor element C3. In any one of the SPST switches 1 and 4, a direct current must continuously flow in the switches 1 or 4 to turn the diode D1 or D2 on, and a relatively large power consumption is disadvantageously required.
Also in the SPST switch 5 shown in FIG. 13, since the first terminal 2 and the second terminal 3 are connected to each other through the FET Q1 when the SPST switch 5 is in an ON state, a transmission loss is disadvantageously generated due to the ON resistance of the FET Q1.
As in an SPDT switch, using the SPST switches described above, the same problems as described above are exhibited.
SUMMARY OF THE INVENTION
The present invention has as an object to solve the above problems and to provide: (i) an SPST switch having a small transmission loss and a small power consumption, (ii) an SPDT switch, and (iii) a communication apparatus using the SPDT switch.
In order to solve the above problems, an SPST switch according to an aspect of the present invention includes first and second terminals, a control terminal, a FET, an induction element, and a capacitor element. The drain and the source of the FET are connected to each other in series through the induction element and the capacitor element, one terminal of the capacitor element is connected to the first terminal, the other terminal is connected to the second terminal, the gate of the FET is connected to the control terminal, the capacitance of the capacitor element is made equal to the OFF capacitance of the FET, and the inductance of the induction element is set to be such a value that the induction element resonates at a signal frequency with the capacitor element.
An SPDT switch according to a second aspect of the present invention includes first, second, and third terminals, first and second control terminals, first and second FETs, first and second induction elements, and first and second capacitor elements. The drain and the source of the first FET are connected to each other in series through the first induction element and the first capacitor element, the gate of the first FET is connected to the first control terminal, the capacitance of the first capacitor element is equal to the OFF capacitance of the first FET, and the inductance of the first induction element is set to be such a value that the first induction element resonates at a signal frequency with the first capacitor element. The drain and the source of the second FET are connected to each other in series through the second induction element and the second capacitor element, the gate of the second FET is connected to the second control terminal, the capacitance of the second capacitor element is made equal to the OFF capacitance of the second FET, and the inductance of the second induction element is set to be such a value that the second induction element resonates at a signal frequency with the second capacitor element. One terminal of each of the first and second capacitor elements are connected to each other and to the first terminal, the other terminal of the first capacitor element is connected to the second terminal, and the other terminal of the second capacitor element is connected to the third terminal.
An SPDT switch according to a third aspect of the present invention includes first, second, and third terminals, a control terminal, a FET, an induction element, a capacitor element, and a switch element having two signal terminals and a switching terminal. The switch element is turned on/off to be interlocked with an ON/OFF operation of the FET. The drain and the source of the FET are connected to each other in series through the induction element and the capacitor element, the gate of the FET is connected to the control terminal, the capacitance of the capacitor element is equal to the OFF capacitance of the FET, and the inductance of the induction element is set to be such a value that the induction element resonates at a signal frequency with the capacitor terminal. The switching terminal of the switch element is connected to the control terminal, one terminal of the capacitor element is connected to the first terminal and the other terminal is connected to the second terminal, one of the two signal terminals of the switch element is connected to one terminal of the capacitor element and the other is connected to the third terminal.
With the configuration described above, in an SPST switch and an SPDT switch according to the present invention, a transmission loss and a power consumption can be reduced.
Also in a communication apparatus according to the present invention, reductions in transmission loss and power consumption can be achieved.
BRIEF DESCRIPTION OF THE DRAWINGS
FIG. 1 is a circuit diagram showing an embodiment of an SPST switch according to the present invention.
FIG. 2 is a circuit diagram showing an equivalent circuit in an OFF state of the SPST switch in FIG. 1.
FIG. 3 is a circuit diagram showing an equivalent circuit in an ON state of the SPST switch in FIG. 1.
FIG. 4 is a circuit diagram showing another embodiment of an SPST switch according to the present invention.
FIG. 5 is a graph showing transmission loss and isolation of the SPST switch in FIG. 4.
FIG. 6 is a circuit diagram showing an embodiment of an SPDT switch according to the present invention.
FIG. 7 is a circuit diagram showing another embodiment of an SPDT switch according to the present invention.
FIG. 8 is a circuit diagram showing still another embodiment of an SPDT switch according to the present invention.
FIG. 9 is a circuit diagram showing still another embodiment of an SPDT switch according to the present invention.
FIG. 10 is a block diagram showing an embodiment of a communication apparatus according to the present invention.
FIG. 11 is a circuit diagram showing a conventional SPST switch.
FIG. 12 is a circuit diagram showing another conventional SPST switch.
FIG. 13 is a circuit diagram showing still another conventional SPST switch.
DESCRIPTION OF THE PREFERRED EMBODIMENTS
FIG. 1 shows an embodiment of an SPST switch according to the present invention. The same reference numerals as in FIG. 11 denote the same parts or similar parts in FIG. 1. In FIG. 1, an SPST switch 10 includes a first terminal 2, a second terminal 3, an FET Q2, an induction element L4, and a capacitor element C4. In this case, a drain and a source of the FET Q2 are connected to each other in series through the induction element L4 and the capacitor element C4, one terminal of the capacitor element C4 is connected to the first terminal 2, and the other terminal is connected to the second terminal 3. A gate of the FET Q2 is connected to a control terminal 11. The capacitance of the capacitor element C4 is set to be equal to the value of a small capacitance (OFF capacitance Coff) between the drain and the source of the FET Q2 in an OFF state. The inductance of the induction element L4 is set such that the induction element L4 resonates at a signal frequency in parallel with the capacitor element C4, or the induction element L4 resonates at a signal frequency in series with the OFF capacitance Coff of the FET Q2. In FIG. 1, with respect to the terminals of the FET Q2, a symbol D is added to only the drain, and symbols at the source and the gate symbols are omitted. Similarly, in FIG. 2 and the subsequent drawings, source and gate symbols are omitted.
In the SPST switch 10 arranged as described above, an equivalent circuit in an ON state of the FET Q2 and an equivalent circuit in an OFF state of the FET Q2 are shown in FIG. 2 and FIG. 3, respectively. When the FET Q2 is in an ON state, as shown in FIG. 2, the FET Q2 is equivalent to a resistor having a small resistance (ON resistance Ron) and can be almost neglected. For this reason, the first terminal 2 and the second terminal 3 are connected in parallel to the induction element L4 and the capacitor element C4. Since the induction element L4 and the capacitor element C4 are resonated in parallel at a signal frequency, the impedance between the first terminal 2 and the second terminal 3 becomes almost infinite, and the SPST switch 10 is turned off.
In contract to this, when the FET Q2 is in an OFF state, as shown in FIG. 3, the FET Q2 is equivalent to a capacitor element having a small capacitance (OFF capacitance Coff). Since the induction element L4 and the capacitance Coff of the FET Q2 resonate at a signal frequency in series with each other, the impedance between the first terminal 2 and the second terminal 3 becomes almost zero, and the SPST switch 10 is turned on. At this time, the impedance of the capacitor element C4 does not adversely affect a signal passing through the SPST switch 10.
In this manner, the SPST switch 10 can sufficiently reduce transmission loss since the impedance between the first terminal 2 and the second terminal 3 becomes almost zero in an ON state. In contrast, since the impedance between the first terminal 2 and the second terminal 3 is almost infinite in an OFF state, isolation between the first terminal 2 and the second terminal 3 can be increased. In addition, since the SPST switch 10 is turned on in an OFF state of the FET Q2 to cause a signal to flow, the electric power of the signal which can pass through the SPST switch 10 does not depend on the tolerable voltage property in the ON state of the FET Q2, and the SPST switch 10 allows relatively high electric power to pass therethrough. Furthermore, similarly, since the SPST switch 10 is turned on in an OFF state of the FET Q2 to cause a signal to flow, the signal is not easily affected by nonlinearity (distortion or the like of an output signal with respect to an input signal) occurring when a current flows in the drain-source portion of the FET Q2 in an ON state of the FET Q2, and the linearity of a passing signal can be maintained in the range of low electric power to high electric power.
In the SPST switch 10 shown in FIG. 1, although the source of the FET Q2 is connected to the induction element L4, a configuration in which the drain and the source of the FET Q2 are switched connecting the drain of the FET Q2 to the induction element L4 may be employed. This option can be similarly applied to the subsequent embodiments.
When the SPST switch 10 is implemented as an actual electronic part, a configuration in which an FET, an induction element, and a capacitor element are mounted on a circuit board as respective parts to be connected to each other may be employed, or a configuration in which the SPST switch 10 is implemented as an integrated circuit (e.g., an MMIC) on one semiconductor substrate may be employed. Also, a configuration in which an integrated circuit obtained by integrating an active element such as a FET and a dielectric substrate having an induction element and a capacitor element formed thereon are combined with each other to be connected to each other may also be employed. In addition, a configuration in which respective FETs or integrated circuits obtained by integrating FETs are mounted on a laminated multi-layered substrate having an induction element or a capacitor element formed therein and are connected to each other may be employed.
FIG. 4 shows another embodiment of an SPST switch according to the present invention. The same reference numerals as in FIG. 1 denote the same parts or similar parts in FIG. 4, and a detailed description thereof will be omitted. In FIG. 4, in an SPST switch 12, a DC-cut capacitor element C5 is connected between a first terminal 2 and the connection portion of the drain of a FET Q2 and the capacitor element C4. A DC-cut capacitor element C6 is connected between a second terminal 3 and the connection portion between an induction element L4 and the capacitor element C4. The drain of the FET Q2 is connected to a bias terminal 13 through a bias resistor Rbias.
In the SPST switch 12 arranged as described above, a bias voltage is applied from the bias terminal 13 to the drain of the FET Q2. At this time, since the source of the FET Q2 is open in a DC manner, a direct current does not flow in the drain-source portion of the FET Q2, and the drain and the source of the FET Q2 are shifted up in a DC manner (kept at a positive voltage higher than 0 V). For this reason, when a depletion-type FET is used as the FET Q2, the FET Q2 can be switched by switching a voltage applied to the gate between a positive voltage and 0 V, and the SPST switch 12 can be driven by a positive power source. In addition, since the FET is a voltage-driven element, a control current need not flow in the gate, so that a reduction in power consumption can be achieved.
FIG. 5 shows a transmission loss (thr) and an isolation (iso) (transmission loss in an OFF state) of the SPST switch 12 shown in FIG. 4. A simulation using a depletion-type GaAs FET having a total gate width of 600 μm as the FET Q2, a capacitor having 0.2 pF almost equal to the OFF capacitance of the FET Q2 as the capacitor element C4, and an inductor L4 having 3.9 nH set such that the inductor L4 resonates in parallel at a signal frequency of 5.8 GHz with the capacitor element C4 was performed. A bias voltage was set at 3 V, and a control voltage was switched between 0 V and 3 V (positive power source driving). As a result, the transmission loss (thr) obtained when the SPST switch 12 is turned on at a signal frequency of 5.8 GHz was −0.23 dB, and the isolation obtained when the SPST switch 12 is turned off was −25.8 dB. Therefore, it is understood that a transmission loss can be reduced to obtain high isolation. In addition, it is understood that the SPST switch 12 is operated by only one positive power source, although a depletion-type FET is used.
FIG. 6 shows an embodiment of an SPDT switch according to the present invention. In FIG. 6, an SPDT switch 20 includes a first terminal 21, a second terminal 22, a third terminal 23, a first FET Q3, a first induction element L5, a first capacitor element C7, a first control terminal 24, a second FET Q4, a second induction element L6, a second capacitor element C8, and a second control terminal 25. In this case, the drain and the source of the first FET Q3 are connected to each other in series with the first induction element L5 and the first capacitor element C7, and one terminal of the first capacitor element C7 is connected to the second terminal 22. The drain and the source of the second FET Q4 are connected to each other in series through the second induction element L6 and the second capacitor element C8, and one terminal of the second capacitor element C8 is connected to the third terminal 23. In addition, the other terminal of the first capacitor element C7 (i.e., the drain of the first FET Q3) is connected to the other terminal (i.e., the drain of the second FET Q4) of the second capacitor element C8 and to the first terminal 21. The gate of the first FET Q3 is connected to the first control terminal 24, and the gate of the second FET Q4 is connected to the second control terminal 25. The capacitance of the first capacitor element C7 is set to be equal to the value of a small capacitance (OFF capacitance Coff1) of the drain-source portion of the first FET Q3 in an OFF state, and the inductance of the first induction element L5 is set such that the first induction element L5 resonates at a signal frequency in parallel with the first capacitor element C7 or the first induction element L5 resonates in series with the OFF capacitance Coff1 of the first FET Q3. In addition, the capacitance of the second capacitor element C8 is set to be equal to the value of a small capacitance (OFF capacitance Coff2) of the drain-source portion of the second FET Q4 in an OFF state, and the inductance of the second induction element L6 is set such that the second induction element L6 resonates at a signal frequency in parallel with the second capacitor element C8 or resonates in series with the OFF capacitance Coff2 of the second FET Q4.
Since the combination of the first FET Q3, the induction element L5, and the capacitor element C7 and the combination of the second FET Q4, the induction element L6, and the capacitor element C8 have basically the same configuration as that of the SPST switch 10 shown in FIG. 1, the combinations are called an SPST section 26 and an SPST section 27, respectively. More specifically, it is understood that the SPDT switch 20 has a configuration in which two SPST sections 26, 27 each having the same configuration as that of the SPST switch 10 are connected to each other.
In the SPDT switch 20 as described above, the operation of each SPST section is the same as that of the SPST switch 10 shown in FIG. 1, and a detailed description thereof will be omitted. However, when the SPST section 26 and the SPST section 27 are alternately turned on and off, a state in which the first terminal 21 and the second terminal 22 are connected to each other or a state in which the first terminal 21 and the third terminal 23 are connected to each other is achieved, and the switch 20 exhibits the characteristics of an SPDT switch. As is apparent from the fact that the SPST section having the same configuration as that of the SPST switch 10 shown in FIG. 1 is used, the SPDT switch 20 has a small transmission loss and a large isolation, can withstand relatively high electric power, and can maintain the linearity of the signal up to high electric power.
FIG. 7 shows another embodiment of an SPDT switch according to the present invention. The same reference numerals as in FIGS. 4 and 6 denote the same parts or similar parts in FIG. 7, and a detailed description thereof will be omitted. In FIG. 7, in an SPDT switch 28, a DC-cut capacitor element C9 is connected between a second terminal 22 and the connection portion between an induction element L5 and a capacitor element C7, a DC-cut capacitor element C10 is connected between a third terminal 23 and the connection portion between an induction element L6 and a capacitor element C8, and a DC-cut capacitor element C11 is connected between a first terminal 21 and the connection portion between the drain of a first FET Q3 and the drain of a second FET Q4. The drain of the first FET Q3 and the drain of the second FET Q4 are connected to a bias terminal 29 through a bias resistor bias.
In the SPDT switch 28 as described above, the sources of the first FET Q3 and the second FET Q4 are open (in a DC manner), and a direct current does not flow in the drain-source portions of the first FET Q3 and the second FET Q4. For this reason, the potentials of the drains and the sources are shifted up (in a DC manner). As in the SPST switch 12 shown in FIG. 4, in addition to the advantage of the SPDT switch 20 shown in FIG. 6, an advantage that the SPDT switch 28 can be driven by a positive power source even when a depletion-type FET is used can also be obtained.
FIG. 8 shows still another embodiment of an SPDT switch according to the present invention. In FIG. 8, an SPDT switch 30 is constituted by a first terminal 31, a second terminal 32, a third terminal 33, an FET Q5, an induction element L7, a capacitor element C12, a control terminal 34, and a FET Q6 which is a switch element having a drain and a source serving as two signal terminals and a gate serving as a switching terminal. In this case, the drain and the source of the FET Q5 are connected to each other in series through the induction element L7 and the capacitor element C12, and one terminal of the capacitor element C12 is connected to the second terminal 32. The source of the FET Q6, serving as one of the signal terminals, is connected to the third terminal 33, the other terminal (i.e., the drain of the FET Q5) of the capacitor element C12 is connected to the drain of the FET Q6 serving as the other signal terminal and to the first terminal 31. The gate of the FET Q5 is connected to the gate of the FET Q6 serving as the switching terminal and to the control terminal 34. The capacitance of the capacitor element C12 is set to be equal to a small capacitance (OFF capacitance Coff3) of the drain-source portion of the second FET Q5 in an OFF state, and the inductance of the induction element L7 is set such that the induction element L7 resonates at a signal frequency in parallel with the capacitor element C12 or resonates in series with the OFF capacitance Coff3 of the second FET Q5.
In this case, since the combination of the FET Q5, the induction element L7, and the capacitor element C12 has basically the same configuration as that of the SPST switch 10 shown in FIG. 1, the combination is called an SPST section 35. More specifically, it is understood that the SPDT switch 30 has a configuration in which the SPST section 35 having the same configuration as that of the SPST switch 10 is connected to the FET Q6 serving as one switch element.
In the SPDT switch 30 as described above, the operation of the SPST section 35 is the same as that of the SPST switch 10 shown in FIG. 1, and a detailed description thereof will be omitted. However, as is apparent from the fact that the gates of the FET Q5 and the FET Q6 are connected to the same control terminal 34, these FETs are simultaneously turned on or off. In this case, when the FET Q6 is in an ON state, the first terminal 31 and the third terminal 33 are connected to each other through a small resistance (ON resistance) of a drain-source portion in the FET Q6. In contrast to this, when the FET Q6 is in an OFF state, since the first terminal 31 and the third terminal 33 are connected to each other through a small capacitance (OFF capacitance) of a small drain-source portion in the FET Q6, an impedance between the first terminal 31 and the third terminal 33 increases to disconnect the first terminal 31 and the third terminal 33. More specifically, a path between the first terminal 31 and the third terminal 33 is turned on when the FET Q6 is in an ON state, and is turned off when the FET Q6 is in an OFF state. On the other hand, a path between the first terminal 31 and the second terminal 32 is turned off by the SPST section 35 when the first FET Q5 is in an ON state, and is turned on when the first FET Q5 is in an OFF state. In this manner, a connection destination of the first terminal 31 can be switched to the second terminal 32 or the third terminal 33 by one ON or OFF signal applied from the control terminal 34. For this reason, in comparison with the SPDT switch 20 shown in FIG. 6, the SPDT switch 30 requires only one control terminal. In addition, in comparison with the SPDT switch 20, the number of induction elements and the number of capacitor elements can be reduced by one each, and a cost reduction can be achieved.
In this case, with respect to the path between the first terminal 31 and the third terminal 33, the SPDT switch 30 is a switch using a simple FET, the SPDT switch 30 does not achieve the same merits as those in the SPST switch 10 according to the present invention shown in FIG. 1. However, for example, when the SPDT switch 30 is used as an antenna switch, the first terminal 31 is set on an antenna side, the second terminal 32 is set on an RX side which must receive a signal having low electric power, and the third terminal 33 is set on a TX side which outputs relatively high electric power. The FET Q5 is turned on in a transmission state to conduct, the FET Q5 can be prevented from being damaged by relatively high electric power in the transmission state. More specifically, even if the tolerable voltage of the FET Q5 is small, the FET Q5 can be used.
FIG. 9 shows still another embodiment of an SPDT switch according to the present invention. The same reference numerals as in FIGS. 4 and 8 denote the same parts or similar parts in FIG. 9, and a detailed description thereof will he omitted. In FIG. 9, in an SPDT switch 36, a DC-cut capacitor element C13 is connected between a second terminal 32 and the connection portion between an induction element L7 and a capacitor element C12, a DC-cut capacitor element C14 is connected between a third terminal 33 and the source of an FET Q6, and a DC-cut capacitor element C15 is connected between a first terminal 31 and the connection portion between the drain of an FET Q5 and the drain of an FET Q6. The drain of the FET Q5 and the drain of the FET Q6 are connected to a bias terminal 37 through a bias resistor Rbias.
In the SPDT switch 36 arranged as described above, the sources of the FET Q5 and the FET Q6 are open (in a DC manner), and a direct current does not flow in the drain-source portions of the FET Q5 and the FET Q6. For this reason, the potentials of the drains and the sources are shifted up (in a DC manner). As in the SPST switch 12 shown in FIG. 4, in addition to the advantage of the SPDT switch 20 shown in FIG. 6, an advantage that the SPDT switch 36 can be driven by a positive power source even if a depletion-type FET is used can also be obtained.
In the SPDT switches 30 and 36 shown in FIG. 8 and FIG. 9, respectively, although FETs are used as switch elements, the switch elements are not limited to FETs. Any switch element, e.g., an electric element such as a transistor or a vacuum tube or a mechanical element such as a relay, which is turned on/off to be interlocked with the FET Q5 by the same signal as that of a control signal applied to the gate of the FET Q5, may be used.
In general, in an FET, the drain and the source are almost symmetrical with respect to the gate, the drain can also be used as a source, and the source can also be used as the drain. For this reason, in each of the embodiments described above, the connection relationship between the drain and the source of each FET is not fixed, and a configuration in which the drain and the source are inter-changed with each other may be employed. With respect to a configuration in which a FET and a bias terminal are connected to each other, the source may be connected to the bias terminal, and the drain may be open (in a DC manner).
FIG. 10 shows a block diagram of an embodiment of a communication apparatus according to the present invention. In FIG. 10, a communication apparatus 40 includes an antenna 41, the SPDT switch 20 shown in FIG. 6, a receiving circuit 42, a transmitting circuit 43, and a control circuit 44. In this case, the antenna 41 is connected to a first terminal 21 of the SPDT switch 20 used as an antenna switch, a second terminal 22 of the SPDT switch 20 is connected to the receiving circuit 42, and a third terminal 23 is connected to the transmitting circuit 43. The receiving circuit 42 and the transmitting circuit 43 are connected to the control circuit 44, and the control circuit 44 is connected to a first control terminal 24 and a second control terminal 25 of the SPDT switch 20.
In the communication apparatus 40 as described above, the control circuit 44 controls the first control terminal 24 and the second control terminal 25 of the SPDT switch 20, so that the antenna 41 and the receiving circuit 42 can be connected to each other to establish a reception condition, or the antenna 41 and the transmitting circuit 43 can be connected to each other to establish a transmission condition.
When the SPDT switch 20 according to the present invention is used as an antenna switch, a reduction in loss and a reduction in power consumption of the communication apparatus 40 can be achieved.
In FIG. 10, although the communication apparatus 40 is arranged by using the SPDT switch 20, communication apparatuses may be arranged by using the SPDT switches 28, 30, and 36, and the same operation as described above can be achieved.
According to the SPST switch of the present invention, the drain and the source of an FET are connected to each other in series through an induction element and a capacitor element, one terminal of the capacitor element is connected to a first terminal, the other terminal is connected to a second terminal, and the gate of the FET is connected to a control terminal. The capacitance of the capacitor element is made equal to the OFF capacitance of the FET, and the inductance of the induction element is set to be such a value that the induction element resonates at a signal frequency with the capacitor element. With this configuration, isolation in an OFF state is increased, transmission loss in an ON state is reduced, high electric power can be passed, and the linearity of a passing signal can be maintained through a range of small electric power to high electric power.
According to the SPDT switch of the present invention, when the SPDT switch is obtained using two of the SPST switches described above, the same advantage can be obtained.
The SPDT switch of the present invention is connected to a switch element which is turned on/off to be interlocked with an ON/OFF operation of the FET of the SPST switch, the gate of the FET of the SPST switch and the switching terminal of the switch element are connected to the control terminal. With this configuration, the number of control terminals can be reduced by one, and a cost reduction can be achieved.
According to the communication apparatus of the present invention, by using an SPDT switch according to the present invention, a reduction in loss and a reduction in power consumption of the communication apparatus can be achieved.
Although the present invention has been described in relation to particular embodiments thereof, many other variations and modifications and other uses will become apparent to those skilled in the art. It is preferred, therefore, that the present invention be limited not by the specific disclosure herein, but only by the appended claims.

Claims (3)

What is claimed is:
1. A single pole single throw (SPST) switch, comprising:
a first, a second, and a control terminal;
a field effect transistor (FET) having a gate connected to the control terminal, a drain connected to the first terminal, and a source, the FET exhibiting an OFF capacitance from drain to source;
a capacitor element having a capacitance substantially equal to the OFF capacitance of the FET, the capacitor element having one end connected to the first terminal and another end connected to the second terminal; and
an induction element having one end connected to the source of the FET and another end connected to the second terminal, an inductance of the induction element being set such that it resonates with the capacitor element at a signal frequency.
2. A single pole double throw (SPDT) switch, comprising:
a first, a second, and a third terminal;
a first and a second control terminal;
a first field effect transistor (FET) having a gate connected to the first control terminal, a drain connected to the first terminal, and a source, the first FET exhibiting an OFF capacitance from drain to source;
a first capacitor element having a capacitance substantially equal to the OFF capacitance of the first FET, the capacitor element having one end connected to the first terminal and another end connected to the second terminal;
a first induction element having one end connected to the source of the first FET and another end connected to the second terminal, an inductance of the first induction element being set such that it resonates with the first capacitor element at a signal frequency
a second field effect transistor (FET) having a gate connected to the second control terminal, a drain connected to the first terminal, and a source, the second FET exhibiting an OFF capacitance from drain to source;
a second capacitor element having a capacitance substantially equal to the OFF capacitance of the second FET, the capacitor element having one end connected to the first terminal and another end connected to the third terminal; and
a second induction element having one end connected to the source of the second FET and another end connected to the third terminal, an inductance of the second induction element being set such that it resonates with the second capacitor element at a signal frequency.
3. A communication apparatus, comprising:
a single pole double throw (SPDT) switch, including:
a first, a second, and a third terminal;
a first and a second control terminal;
a first field effect transistor (FET) having a gate connected to the first control terminal, a drain connected to the first terminal, and a source, the first FET exhibiting an OFF capacitance from drain to source;
a first capacitor element having a capacitance substantially equal to the OFF capacitance of the first FET, the capacitor element having one end connected to the first terminal and another end connected to the second terminal;
a first induction element having one end connected to the source of the first FET and another end connected to the second terminal, an inductance of the first induction element being set such that it resonates with the first capacitor element at a signal frequency
a second field effect transistor (FET) having a gate connected to the second control terminal, a drain connected to the first terminal, and a source, the second FET exhibiting an OFF capacitance from drain to source;
a second capacitor element having a capacitance substantially equal to the OFF capacitance of the second FET, the capacitor element having one end connected to the first terminal and another end connected to the third terminal; and
a second induction element having one end connected to the source of the second FET and another end connected to the third terminal, an inductance of the second induction element being set such that it resonates with the second capacitor element at a signal frequency;
an antenna coupled to the first terminal;
a receiving circuit coupled to the second terminal;
a transmitting circuit coupled to the third terminal; and
a control circuit coupled to the first and second control terminals and being operable to provide switching signals to the first and second FETs such that the transmitting and receiving circuits are alternatively coupled to the antenna through the SPDT switch.
US09/369,561 1998-10-07 1999-08-06 SPST switch, SPDT switch, and communication apparatus using the SPDT switch Expired - Lifetime US6281762B1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US09/903,467 US6496684B2 (en) 1998-10-07 2001-07-11 SPST switch, SPDT switch, and communication apparatus using the SPDT switch

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
JP10-285549 1998-10-07
JP10285549A JP2000114950A (en) 1998-10-07 1998-10-07 Spst switch, spdt switch and communication equipment using them

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US09/903,467 Division US6496684B2 (en) 1998-10-07 2001-07-11 SPST switch, SPDT switch, and communication apparatus using the SPDT switch

Publications (1)

Publication Number Publication Date
US6281762B1 true US6281762B1 (en) 2001-08-28

Family

ID=17692988

Family Applications (2)

Application Number Title Priority Date Filing Date
US09/369,561 Expired - Lifetime US6281762B1 (en) 1998-10-07 1999-08-06 SPST switch, SPDT switch, and communication apparatus using the SPDT switch
US09/903,467 Expired - Lifetime US6496684B2 (en) 1998-10-07 2001-07-11 SPST switch, SPDT switch, and communication apparatus using the SPDT switch

Family Applications After (1)

Application Number Title Priority Date Filing Date
US09/903,467 Expired - Lifetime US6496684B2 (en) 1998-10-07 2001-07-11 SPST switch, SPDT switch, and communication apparatus using the SPDT switch

Country Status (3)

Country Link
US (2) US6281762B1 (en)
EP (1) EP0993120A3 (en)
JP (1) JP2000114950A (en)

Cited By (42)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20020024375A1 (en) * 2000-05-15 2002-02-28 Tetsuro Asano Compound semiconductor switching device for high frequency switching
US6407592B2 (en) * 2000-03-29 2002-06-18 Kawasaki Microelectronics, Inc. Sample-and-hold circuit
US6496684B2 (en) * 1998-10-07 2002-12-17 Murata Manufacturing Co., Ltd. SPST switch, SPDT switch, and communication apparatus using the SPDT switch
US6664870B2 (en) * 2001-10-30 2003-12-16 Raytheon Company Compact 180 degree phase shifter
US6720850B2 (en) * 2001-04-10 2004-04-13 Murata Manufacturing Co., Ltd. Variable attenuator
US20040232982A1 (en) * 2002-07-19 2004-11-25 Ikuroh Ichitsubo RF front-end module for wireless communication devices
US20040242995A1 (en) * 2003-03-21 2004-12-02 Michael Maschke Catheter for magnetic navigation
US20050030101A1 (en) * 2002-07-19 2005-02-10 Ikuroh Ichitsuho Temperature-compensated power sensing circuit for power amplifiers
US20050093026A1 (en) * 2003-09-19 2005-05-05 Kabushiki Kaisha Toshiba Semiconductor device, communication device, and semiconductor device inspecting method
US20050118961A1 (en) * 2002-02-25 2005-06-02 Koninklijke Philips Electronics N.V. High-frequency signal switching
US20050266617A1 (en) * 2004-03-18 2005-12-01 Ikuroh Ichitsubo Module with multiple power amplifiers and power sensors
US20050264352A1 (en) * 2002-07-19 2005-12-01 Ikuroh Ichitsubo Integrated power amplifier module with power sensor
US20060035614A1 (en) * 2004-08-16 2006-02-16 Shinsuke Inui Multi-port multi-band RF switch
US20060087387A1 (en) * 2004-10-25 2006-04-27 Kanya Kubota Frequency filtering circuit for wireless communication devices
US20060145779A1 (en) * 2002-08-06 2006-07-06 Takeshi Furuta High frequency circuit
US20060160505A1 (en) * 2005-01-19 2006-07-20 Micro Mobio System-in-package wireless communication device comprising prepackaged power amplifier
US20060160503A1 (en) * 2005-01-19 2006-07-20 Ikuroh Ichitsubo Multi-mode power amplifier module for wireless communication devices
US20060160504A1 (en) * 2005-01-19 2006-07-20 Ikuroh Ichitsubo System-in-package wireless communication device comprising prepackaged power amplifier
US20060158250A1 (en) * 2005-01-19 2006-07-20 Ikuroh Ichitsubo Multi-band power amplifier module for wireless communication devices
US20070063982A1 (en) * 2005-09-19 2007-03-22 Tran Bao Q Integrated rendering of sound and image on a display
US7221225B2 (en) 2004-12-03 2007-05-22 Micro-Mobio Dual band power amplifier module for wireless communication devices
US20070115054A1 (en) * 2005-01-19 2007-05-24 Micro Mobio Miniature dual band power amplifier with reserved pins
US20070152903A1 (en) * 2005-12-30 2007-07-05 Micro Mobio Printed circuit board based smart antenna
US20080012645A1 (en) * 2006-07-14 2008-01-17 Micro-Mobio Thermally distributed integrated power amplifier module
US7389090B1 (en) 2004-10-25 2008-06-17 Micro Mobio, Inc. Diplexer circuit for wireless communication devices
US20090002259A1 (en) * 2007-06-29 2009-01-01 Nokia Corporation Switch arrangement
US20090189718A1 (en) * 2008-01-25 2009-07-30 National Taiwan University Transistor single-pole-single-throw circuit device
US20140087673A1 (en) * 2012-09-23 2014-03-27 Dsp Group, Ltd. CMOS Based TX/RX Switch
US8686905B2 (en) 2007-01-08 2014-04-01 Ruckus Wireless, Inc. Pattern shaping of RF emission patterns
US8704720B2 (en) 2005-06-24 2014-04-22 Ruckus Wireless, Inc. Coverage antenna apparatus with selectable horizontal and vertical polarization elements
US8723741B2 (en) 2009-03-13 2014-05-13 Ruckus Wireless, Inc. Adjustment of radiation patterns utilizing a position sensor
US8756668B2 (en) 2012-02-09 2014-06-17 Ruckus Wireless, Inc. Dynamic PSK for hotspots
US8766727B2 (en) 2011-02-02 2014-07-01 Murata Manufacturing Co., Ltd. Power amplification circuit
US20140327495A1 (en) * 2011-11-28 2014-11-06 Nanyang Technological University Spst switch, spdt switch, spmt switch and communication device using the same
US9019165B2 (en) 2004-08-18 2015-04-28 Ruckus Wireless, Inc. Antenna with selectable elements for use in wireless communications
US9092610B2 (en) 2012-04-04 2015-07-28 Ruckus Wireless, Inc. Key assignment for a brand
US9379456B2 (en) 2004-11-22 2016-06-28 Ruckus Wireless, Inc. Antenna array
US20160241300A1 (en) * 2015-02-15 2016-08-18 Skyworks Solutions, Inc. Unpowered switching module
US9634403B2 (en) 2012-02-14 2017-04-25 Ruckus Wireless, Inc. Radio frequency emission pattern shaping
US20170303378A1 (en) * 2015-11-12 2017-10-19 Kimtron, Inc. Cascaded filament transformer within a resistive shroud
US10186750B2 (en) 2012-02-14 2019-01-22 Arris Enterprises Llc Radio frequency antenna array with spacing element
US10398011B2 (en) 2015-11-12 2019-08-27 Kimtron, Inc. Method and apparatus for active filament management

Families Citing this family (16)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP3637830B2 (en) * 2000-02-22 2005-04-13 株式会社村田製作所 SPDT switch and communication device using the same
JP3840361B2 (en) 2000-04-26 2006-11-01 東芝マイクロエレクトロニクス株式会社 Semiconductor integrated circuit
JP3702189B2 (en) * 2001-02-27 2005-10-05 三洋電機株式会社 Compound semiconductor switch circuit device
KR100816368B1 (en) * 2001-07-26 2008-03-24 (주) 텔트론 advanced linear CMOS inverter
JP3724450B2 (en) * 2002-04-23 2005-12-07 株式会社村田製作所 High frequency circuit for wireless communication and communication device including the same
JP2005124126A (en) 2003-09-24 2005-05-12 Seiko Epson Corp Impedance circuit network, and filter circuit, amplifier circuit, semiconductor integrated circuit, electronic component and wireless communications device using the same
JP2005311447A (en) * 2004-04-16 2005-11-04 Toshiba Corp Switch circuit
JP2008504565A (en) * 2004-06-22 2008-02-14 コーニンクレッカ フィリップス エレクトロニクス エヌ ヴィ Method for driving a liquid crystal display with a polarity reversal pattern
KR20080082917A (en) * 2007-03-09 2008-09-12 엘지전자 주식회사 A method and an apparatus for processing an audio signal
JP5114226B2 (en) * 2008-01-24 2013-01-09 新日本無線株式会社 Semiconductor switch circuit
US8909169B2 (en) * 2013-03-07 2014-12-09 Microchip Technology Incorporated Optimizing isolation and insertion loss of a radio frequency single pole-double-throw switch
GB2527638B (en) * 2014-04-30 2019-03-27 Skyworks Solutions Inc Bypass path loss reduction
US9847804B2 (en) 2014-04-30 2017-12-19 Skyworks Solutions, Inc. Bypass path loss reduction
WO2017189969A1 (en) * 2016-04-28 2017-11-02 Fluid Handling Llc E-11m switch assembly
CN110350900A (en) * 2019-06-27 2019-10-18 伍晶 A kind of single-pole single-throw switch (SPST) and single-pole double-throw switch (SPDT)
US11736102B1 (en) * 2022-01-18 2023-08-22 Psemi Corporation RF switch with improved isolation at target frequencies

Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH01202007A (en) * 1988-02-08 1989-08-15 Toshiba Corp Monolithic microwave phase shifter
US6118985A (en) * 1997-07-25 2000-09-12 Kabushiki Kaisha Toshiba High frequency switch device, front end unit and transceiver

Family Cites Families (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH0774604A (en) * 1993-09-01 1995-03-17 Murata Mfg Co Ltd Antenna transmission/reception changeover rf switch
JPH07303001A (en) * 1994-05-10 1995-11-14 Hitachi Ltd High frequency switch
JP3169775B2 (en) * 1994-08-29 2001-05-28 株式会社日立製作所 Semiconductor circuit, switch and communication device using the same
JPH08204530A (en) * 1995-01-23 1996-08-09 Sony Corp Switch circuit
JP3229949B2 (en) * 1996-01-10 2001-11-19 シャープ株式会社 Antenna switch circuit for transceiver
JPH09321829A (en) * 1996-05-27 1997-12-12 Sanyo Electric Co Ltd Transmission line changeover switching circuit
JP2000114950A (en) * 1998-10-07 2000-04-21 Murata Mfg Co Ltd Spst switch, spdt switch and communication equipment using them

Patent Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH01202007A (en) * 1988-02-08 1989-08-15 Toshiba Corp Monolithic microwave phase shifter
US6118985A (en) * 1997-07-25 2000-09-12 Kabushiki Kaisha Toshiba High frequency switch device, front end unit and transceiver

Cited By (72)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6496684B2 (en) * 1998-10-07 2002-12-17 Murata Manufacturing Co., Ltd. SPST switch, SPDT switch, and communication apparatus using the SPDT switch
US6407592B2 (en) * 2000-03-29 2002-06-18 Kawasaki Microelectronics, Inc. Sample-and-hold circuit
US6873828B2 (en) * 2000-05-15 2005-03-29 Sanyo Electric Co., Ltd. Compound semiconductor switching device for high frequency switching
US20020024375A1 (en) * 2000-05-15 2002-02-28 Tetsuro Asano Compound semiconductor switching device for high frequency switching
US6720850B2 (en) * 2001-04-10 2004-04-13 Murata Manufacturing Co., Ltd. Variable attenuator
US6664870B2 (en) * 2001-10-30 2003-12-16 Raytheon Company Compact 180 degree phase shifter
US20050118961A1 (en) * 2002-02-25 2005-06-02 Koninklijke Philips Electronics N.V. High-frequency signal switching
US7268606B2 (en) * 2002-02-25 2007-09-11 Nxp B.V. High-frequency signal switching
US20040232982A1 (en) * 2002-07-19 2004-11-25 Ikuroh Ichitsubo RF front-end module for wireless communication devices
US20050030101A1 (en) * 2002-07-19 2005-02-10 Ikuroh Ichitsuho Temperature-compensated power sensing circuit for power amplifiers
US20060202757A1 (en) * 2002-07-19 2006-09-14 Ikuroh Ichitsubo Power amplifier with integrated sensors
US20050264352A1 (en) * 2002-07-19 2005-12-01 Ikuroh Ichitsubo Integrated power amplifier module with power sensor
US7253681B2 (en) 2002-07-19 2007-08-07 Micro-Mobio Power amplifier with integrated sensors
US20060145779A1 (en) * 2002-08-06 2006-07-06 Takeshi Furuta High frequency circuit
US20040242995A1 (en) * 2003-03-21 2004-12-02 Michael Maschke Catheter for magnetic navigation
US20050093026A1 (en) * 2003-09-19 2005-05-05 Kabushiki Kaisha Toshiba Semiconductor device, communication device, and semiconductor device inspecting method
US7468543B2 (en) * 2003-09-19 2008-12-23 Kabushiki Kaisha Toshiba Semiconductor device, communication device, and semiconductor device inspecting method
US7741710B2 (en) 2004-03-18 2010-06-22 Micro Mobio Corporation Module with multiple power amplifiers and power sensors
US20050266617A1 (en) * 2004-03-18 2005-12-01 Ikuroh Ichitsubo Module with multiple power amplifiers and power sensors
US20060035614A1 (en) * 2004-08-16 2006-02-16 Shinsuke Inui Multi-port multi-band RF switch
US7254371B2 (en) * 2004-08-16 2007-08-07 Micro-Mobio, Inc. Multi-port multi-band RF switch
US9019165B2 (en) 2004-08-18 2015-04-28 Ruckus Wireless, Inc. Antenna with selectable elements for use in wireless communications
US9837711B2 (en) 2004-08-18 2017-12-05 Ruckus Wireless, Inc. Antenna with selectable elements for use in wireless communications
US7389090B1 (en) 2004-10-25 2008-06-17 Micro Mobio, Inc. Diplexer circuit for wireless communication devices
US20060087387A1 (en) * 2004-10-25 2006-04-27 Kanya Kubota Frequency filtering circuit for wireless communication devices
US7262677B2 (en) 2004-10-25 2007-08-28 Micro-Mobio, Inc. Frequency filtering circuit for wireless communication devices
US9379456B2 (en) 2004-11-22 2016-06-28 Ruckus Wireless, Inc. Antenna array
US7221225B2 (en) 2004-12-03 2007-05-22 Micro-Mobio Dual band power amplifier module for wireless communication devices
US9093758B2 (en) 2004-12-09 2015-07-28 Ruckus Wireless, Inc. Coverage antenna apparatus with selectable horizontal and vertical polarization elements
US7548111B2 (en) 2005-01-19 2009-06-16 Micro Mobio Corporation Miniature dual band power amplifier with reserved pins
US7769355B2 (en) 2005-01-19 2010-08-03 Micro Mobio Corporation System-in-package wireless communication device comprising prepackaged power amplifier
US20060160503A1 (en) * 2005-01-19 2006-07-20 Ikuroh Ichitsubo Multi-mode power amplifier module for wireless communication devices
US20060160504A1 (en) * 2005-01-19 2006-07-20 Ikuroh Ichitsubo System-in-package wireless communication device comprising prepackaged power amplifier
US20060158250A1 (en) * 2005-01-19 2006-07-20 Ikuroh Ichitsubo Multi-band power amplifier module for wireless communication devices
US20060160505A1 (en) * 2005-01-19 2006-07-20 Micro Mobio System-in-package wireless communication device comprising prepackaged power amplifier
US7493094B2 (en) 2005-01-19 2009-02-17 Micro Mobio Corporation Multi-mode power amplifier module for wireless communication devices
US20070115054A1 (en) * 2005-01-19 2007-05-24 Micro Mobio Miniature dual band power amplifier with reserved pins
US7580687B2 (en) 2005-01-19 2009-08-25 Micro Mobio Corporation System-in-package wireless communication device comprising prepackaged power amplifier
US9270029B2 (en) 2005-01-21 2016-02-23 Ruckus Wireless, Inc. Pattern shaping of RF emission patterns
US10056693B2 (en) 2005-01-21 2018-08-21 Ruckus Wireless, Inc. Pattern shaping of RF emission patterns
US8704720B2 (en) 2005-06-24 2014-04-22 Ruckus Wireless, Inc. Coverage antenna apparatus with selectable horizontal and vertical polarization elements
US8836606B2 (en) 2005-06-24 2014-09-16 Ruckus Wireless, Inc. Coverage antenna apparatus with selectable horizontal and vertical polarization elements
US20070063982A1 (en) * 2005-09-19 2007-03-22 Tran Bao Q Integrated rendering of sound and image on a display
US20070152903A1 (en) * 2005-12-30 2007-07-05 Micro Mobio Printed circuit board based smart antenna
US7477204B2 (en) 2005-12-30 2009-01-13 Micro-Mobio, Inc. Printed circuit board based smart antenna
US20080012645A1 (en) * 2006-07-14 2008-01-17 Micro-Mobio Thermally distributed integrated power amplifier module
US7477108B2 (en) 2006-07-14 2009-01-13 Micro Mobio, Inc. Thermally distributed integrated power amplifier module
US8686905B2 (en) 2007-01-08 2014-04-01 Ruckus Wireless, Inc. Pattern shaping of RF emission patterns
US20090002259A1 (en) * 2007-06-29 2009-01-01 Nokia Corporation Switch arrangement
US7642880B2 (en) * 2007-06-29 2010-01-05 Nokia Corporation Switch arrangement
US7675382B2 (en) * 2008-01-25 2010-03-09 National Taiwan University Transistor single-pole-single-throw circuit device
US20090189718A1 (en) * 2008-01-25 2009-07-30 National Taiwan University Transistor single-pole-single-throw circuit device
US8723741B2 (en) 2009-03-13 2014-05-13 Ruckus Wireless, Inc. Adjustment of radiation patterns utilizing a position sensor
US8766727B2 (en) 2011-02-02 2014-07-01 Murata Manufacturing Co., Ltd. Power amplification circuit
US20140327495A1 (en) * 2011-11-28 2014-11-06 Nanyang Technological University Spst switch, spdt switch, spmt switch and communication device using the same
US9324512B2 (en) * 2011-11-28 2016-04-26 Nanyang Technological University SPST switch, SPDT switch, SPMT switch and communication device using the same
US9226146B2 (en) 2012-02-09 2015-12-29 Ruckus Wireless, Inc. Dynamic PSK for hotspots
US8756668B2 (en) 2012-02-09 2014-06-17 Ruckus Wireless, Inc. Dynamic PSK for hotspots
US9634403B2 (en) 2012-02-14 2017-04-25 Ruckus Wireless, Inc. Radio frequency emission pattern shaping
US10734737B2 (en) 2012-02-14 2020-08-04 Arris Enterprises Llc Radio frequency emission pattern shaping
US10186750B2 (en) 2012-02-14 2019-01-22 Arris Enterprises Llc Radio frequency antenna array with spacing element
US9092610B2 (en) 2012-04-04 2015-07-28 Ruckus Wireless, Inc. Key assignment for a brand
US20140087673A1 (en) * 2012-09-23 2014-03-27 Dsp Group, Ltd. CMOS Based TX/RX Switch
US9312820B2 (en) * 2012-09-23 2016-04-12 Dsp Group Ltd. CMOS based TX/RX switch
US9294050B2 (en) 2012-09-23 2016-03-22 Dsp Group Ltd. CMOS based RF antenna switch
US20160241300A1 (en) * 2015-02-15 2016-08-18 Skyworks Solutions, Inc. Unpowered switching module
US10749487B2 (en) * 2015-02-15 2020-08-18 Skyworks Solutions, Inc. Unpowered switching module
US11387798B2 (en) 2015-02-15 2022-07-12 Skyworks Solutions, Inc. Devices related to unpowered switching module
US11750159B2 (en) 2015-02-15 2023-09-05 Skyworks Solutions, Inc. Devices and methods related to unpowered switching module
US20170303378A1 (en) * 2015-11-12 2017-10-19 Kimtron, Inc. Cascaded filament transformer within a resistive shroud
US10342107B2 (en) * 2015-11-12 2019-07-02 Kimtron, Inc. Cascaded filament transformer within a resistive shroud
US10398011B2 (en) 2015-11-12 2019-08-27 Kimtron, Inc. Method and apparatus for active filament management

Also Published As

Publication number Publication date
JP2000114950A (en) 2000-04-21
US6496684B2 (en) 2002-12-17
EP0993120A2 (en) 2000-04-12
US20010049265A1 (en) 2001-12-06
EP0993120A3 (en) 2003-07-09

Similar Documents

Publication Publication Date Title
US6281762B1 (en) SPST switch, SPDT switch, and communication apparatus using the SPDT switch
KR100296991B1 (en) Signal Switch
US6693498B1 (en) SPDT switch and communication unit using the same
US8729949B2 (en) Switching circuit
US7847655B2 (en) Switching circuit
JP6721472B2 (en) Receiver circuit, wireless communication module, wireless communication device
KR101301209B1 (en) CMOS switch for use in radio frequency switching and isolation enhancement method
US20070030101A1 (en) Switch circuit
US6774701B1 (en) Method and apparatus for electronic switching with low insertion loss and high isolation
US20060252394A1 (en) Switching circuit
JP3263798B2 (en) Semiconductor switch
US7633357B2 (en) SPST switch, SPDT switch and MPMT switch
JPH07303001A (en) High frequency switch
US7612633B2 (en) High-frequency switch
JP2002135095A (en) Ic switch
JP3473790B2 (en) Signal switching device and composite signal switching device
JP4534405B2 (en) High frequency switch circuit and electronic device using the same
US7254371B2 (en) Multi-port multi-band RF switch
US10756708B2 (en) SPDT switch with high linearity
JPH0722802A (en) Transmission line switch
US20030198091A1 (en) Semiconductor device
US20050190691A1 (en) High-frequency switch apparatus
JP5192900B2 (en) Switch semiconductor integrated circuit
JPH10209835A (en) High frequency semiconductor switch circuit and control method using it
JP2000068807A (en) Antenna switch semiconductor integrated circuit

Legal Events

Date Code Title Description
AS Assignment

Owner name: MURATA MANUFACTURING CO., LTD., JAPAN

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:NAKAO, MOTOYASU;SASABATA, AKIHIRO;TANAKA, HIROAKI;REEL/FRAME:010157/0268;SIGNING DATES FROM 19990722 TO 19990723

STCF Information on status: patent grant

Free format text: PATENTED CASE

FEPP Fee payment procedure

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

FPAY Fee payment

Year of fee payment: 4

FPAY Fee payment

Year of fee payment: 8

FPAY Fee payment

Year of fee payment: 12