US6071813A - Method and system for electrical coupling to copper interconnects - Google Patents

Method and system for electrical coupling to copper interconnects Download PDF

Info

Publication number
US6071813A
US6071813A US08/954,974 US95497497A US6071813A US 6071813 A US6071813 A US 6071813A US 95497497 A US95497497 A US 95497497A US 6071813 A US6071813 A US 6071813A
Authority
US
United States
Prior art keywords
copper
interconnect
impurities
copper interconnect
via hole
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
US08/954,974
Inventor
Takeshi Nogami
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Advanced Micro Devices Inc
Original Assignee
Advanced Micro Devices Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Advanced Micro Devices Inc filed Critical Advanced Micro Devices Inc
Priority to US08/954,974 priority Critical patent/US6071813A/en
Assigned to ADVANCED MICRO DEVICES reassignment ADVANCED MICRO DEVICES ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: NOGAMI, TAKESHI
Application granted granted Critical
Publication of US6071813A publication Critical patent/US6071813A/en
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic System or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/30Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
    • H01L21/31Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
    • H01L21/3105After-treatment
    • H01L21/311Etching the insulating layers by chemical or physical means
    • H01L21/31105Etching inorganic layers
    • H01L21/31111Etching inorganic layers by chemical means
    • H01L21/31116Etching inorganic layers by chemical means by dry-etching
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • H01L21/76838Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02041Cleaning
    • H01L21/02057Cleaning during device manufacture
    • H01L21/02068Cleaning during device manufacture during, before or after processing of conductive layers, e.g. polysilicon or amorphous silicon layers
    • H01L21/02071Cleaning during device manufacture during, before or after processing of conductive layers, e.g. polysilicon or amorphous silicon layers the processing being a delineation, e.g. RIE, of conductive layers
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10STECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10S438/00Semiconductor device manufacturing: process
    • Y10S438/906Cleaning of wafer as interim step

Landscapes

  • Engineering & Computer Science (AREA)
  • Computer Hardware Design (AREA)
  • Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Manufacturing & Machinery (AREA)
  • Chemical & Material Sciences (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • General Chemical & Material Sciences (AREA)
  • Inorganic Chemistry (AREA)
  • Chemical Kinetics & Catalysis (AREA)
  • Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)

Abstract

A system and method for providing electrical connection to a copper interconnect through a via hole is disclosed. The copper interconnect includes a surface having impurities. The method and system include chemically reducing the copper oxide and removing the carbon atoms at the surface. The chemical etching is performed using a reactive species. The reactive species reacts with the impurities on the surface of the copper interconnect to remove the impurities.

Description

FIELD OF THE INVENTION
The present invention relates to copper interconnect formation and more particularly to a method and system for electrically coupling to copper interconnects having improved electrical connection and reduced copper contamination.
BACKGROUND OF THE INVENTION
Typically, a damascene process is used to form interconnects for semiconductor processing. First, a trench is formed in a dielectric film on a substrate. A barrier metal is deposited to prevent the copper which will form the interconnect from diffusing through the dielectric layer. Subsequently, chemical polishing is performed on the copper interconnect and other layers are formed above the copper interconnect.
In order to provide an electrical connection to the interconnect, a via is used. A via hole is made in the layers above the copper interconnect to expose the copper interconnect. The via hole will be filled with some metal to provide an electrical connection. However, the surface of the copper in the interconnect may be oxidized or contain impurities due primarily to the chemical polishing. As a result, sufficient electrical contact cannot be made to the copper interconnect.
Conventional systems, such as those used in aluminum interconnection technology, sputter the surface of the interconnect metal. Sputtering causes copper and impurity atoms to be ejected from the exposed surface of the copper interconnect. Although the sputtering process removes the impurities from the surface of the copper interconnect, the impurities and copper are redeposited on the sides of the via hole. Because copper diffuses readily, the copper can diffuse through the layers above the copper interconnect. This diffusion can contaminate any junctions formed on the substrate.
Accordingly, what is needed is a system and method for providing sufficient electrical connection to the copper interconnect without introducing copper impurities to the circuit. The present invention addresses such a need.
SUMMARY OF THE INVENTION
The present invention provides a method and system for providing electrical connection to a copper interconnect through a via hole. The copper interconnect includes a surface having impurities. The method and system comprises chemically reducing copper compounds at the surface of the copper interconnect. The chemical etch etching is performed using a reactive species. The reactive species reacts with the impurities on the surface of the copper interconnect to remove the impurities.
According to the system and method disclosed herein, the present invention allows for electrical connection to a via without introducing significant copper impurities to other portions of the circuit, thereby increasing overall system performance.
BRIEF DESCRIPTION OF THE DRAWINGS
FIG. 1A is a block diagram of a copper interconnect and via hole formed using a conventional process.
FIG. 1B is a block diagram of a conventional via hole and copper interconnect.
FIG. 2 is a block diagram of a via hole and copper interconnect in accordance with the method and system.
DETAILED DESCRIPTION OF THE INVENTION
The present invention relates to an improvement in circuit performance through formation of vias whose via resistance is low and uniform in a chip. The following description is presented to enable one of ordinary skill in the art to make and use the invention and is provided in the context of a patent application and its requirements. Various modifications to the preferred embodiment will be readily apparent to those skilled in the art and the generic principles herein may be applied to other embodiments. Thus, the present invention is not intended to be limited to the embodiment shown but is to be accorded the widest scope consistent with the principles and features described herein.
FIG. 1A is a block diagram of a portion of a circuit 10 formed on a substrate 11. Typically, the substrate 11 is silicon. A damascene process has used to form an interconnect 16. First, a trench is formed in a dielectric layer 15 on the substrate 11. A barrier metal layer 14 is formed to prevent the copper which will form the interconnect from diffusing through the dielectric layer. The copper layer is then deposited to form the copper interconnect 16. Subsequently, chemical polishing is performed on the copper layer and a dielectric layer 17 and at least a second layer 19 are formed above the copper interconnect 16. The dielectric layer 17 is typically made of silicon dioxide.
In order to provide an electrical connection to the copper interconnect 14, a via is formed. To fabricate the via, a via hole 12 is made in the layers 17 and 19 above the copper interconnect 16 to expose the copper interconnect 16. The via hole 12 will be filled with some metal to provide an electrical connection. The metal in the via may be copper or tungsten. However, the exposed surface 18 of the copper in the interconnect may be oxidized or contain impurities due primarily to reactants used in the chemical polishing and due to reactants used in the etching of the dielectric film 17 to open the via. For example, the exposed surface 18 may include oxidized copper and carbon. As a result of these impurities, sufficient electrical contact cannot be made to the copper interconnect 16.
Conventional systems, such as those used in aluminum interconnection technology, sputter the surface of the interconnect metal. Typically in sputtering, an inert gas such as argon is used. FIG. 1B depicts the copper interconnect 16 and via hole 12 after sputtering. Sputtering causes ions of the inert gas, not shown, to strike the exposed surface 18 of the copper interconnect. The physical interaction between the inert gas ions causes the oxidized copper and impurity atoms to be ejected from the exposed surface 18 of the copper interconnect 16. As a result, the oxidized copper and impurity atoms are removed from the copper interconnect 16.
Although an electrical connection can be made through the via hole 12 to the copper interconnect 14, those with ordinary skill in the art will realize that the sputtering process causes the impurities and copper atoms, denoted generally at 20, to be redeposited on the sides of the via hole 12. Note that the number and exact placement of the redeposited copper atoms 20 are for illustration only. Consequently, any number of copper atoms 20 could be redeposited any place in the via hole 12. Because copper diffuses readily, the copper can diffuse through the layers above the copper interconnect. In particular, the copper atoms 20 in the dielectric layer 19 can diffuse through the dielectric layer 19. This diffusion through the dielectric layer 19 can contaminate the circuits formed on the substrate 11.
The present invention provides for a method and system for allowing electrical connection to a copper interconnect with reduced introduction of copper impurities to the layers above the copper interconnect. The present invention includes chemically removing the impurities on the surface of the copper interconnect to allow electrical connection to the copper interconnect. The present invention will be described in terms of the use of hydrogen gas to chemically remove the impurities. However, one of ordinary skill in the art will readily recognize that this method and system will operate effectively for other species which react with the impurities on the surface of the copper interconnect.
To more particularly illustrate the method and system in accordance with the present invention, refer now to FIG. 2 depicting a block diagram of one embodiment of such a system 100. The system 100 includes a copper interconnect 116, a barrier layer 114, a via hole 112, dielectric layers 115 and 117, and an additional layer 119 formed on the substrate 111. In a preferred embodiment, the substrate 11 is silicon and the dielectric layers 115 and 117 are silicon dioxide and silicon nitride, respectively. The dielectric layer 119 is silicon dioxide. In a preferred embodiment, the interconnect 116 and via hole 112 are formed as discussed above, leaving oxygen and carbon impurities on the surface of the copper interconnect 116.
Instead of removing the impurities using argon gas sputtering, the method and system use a gas which chemically reacts with the impurities. In a preferred embodiment, the method and system use hydrogen gas to form the plasma. As a result, a chemical interaction takes place between the oxidized copper and the hydrogen plasma and between the carbon and the hydrogen plasma. The hydrogen plasma reacts with the oxidized copper to form primarily copper, which remains in the copper interconnect 111, an oxygen-hydrogen radical and water. Similarly, the hydrogen plasma chemically reacts with the carbon. Thus, the hydrogen plasma chemically reduces the copper oxide and removes carbon atoms from the surface of the copper interconnect 116 through reduction. Consequently, copper atoms remain in the copper interconnect 116 and cannot be found on the side surfaces of the via hole 112. The via hole 112 can then be filled with copper to electrically couple to the copper interconnect 116 without introducing copper impurities which may diffuse through the dielectric layer 117.
A method and system has been disclosed for providing electrical connection to a copper interconnect with reduced copper contamination.
Although the present invention has been described in accordance with the embodiments shown, one of ordinary skill in the art will readily recognize that there could be variations to the embodiments and those variations would be within the spirit and scope of the present invention. Accordingly, many modifications may be made by one of ordinary skill in the art without departing from the spirit and scope of the appended claims.

Claims (4)

What is claimed is:
1. A method for providing electrical connection to a copper interconnect through a via hole, the copper interconnect including a surface having impurities, the method comprising the steps of:
causing a reaction between a reactive species in a plasma and the impurities on a portion of the surface of the copper interconnect exposed by the via hole to remove the impurities on the portion of the surface of the copper interconnect; and
depositing copper in the via hole.
2. The method of claim 1 wherein the reaction causing step further comprises the step of:
reducing copper oxide and reacting with carbon atoms on the surface of the copper interconnect.
3. The method of claim 2 wherein the reactive species further comprises hydrogen gas.
4. The method of claim 1 wherein the reaction causing step further comprises the step of:
chemically reducing the copper oxide and removing carbon atoms at the surface of the copper.
US08/954,974 1997-10-20 1997-10-20 Method and system for electrical coupling to copper interconnects Expired - Lifetime US6071813A (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US08/954,974 US6071813A (en) 1997-10-20 1997-10-20 Method and system for electrical coupling to copper interconnects

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US08/954,974 US6071813A (en) 1997-10-20 1997-10-20 Method and system for electrical coupling to copper interconnects

Publications (1)

Publication Number Publication Date
US6071813A true US6071813A (en) 2000-06-06

Family

ID=25496191

Family Applications (1)

Application Number Title Priority Date Filing Date
US08/954,974 Expired - Lifetime US6071813A (en) 1997-10-20 1997-10-20 Method and system for electrical coupling to copper interconnects

Country Status (1)

Country Link
US (1) US6071813A (en)

Cited By (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6140237A (en) * 1997-06-16 2000-10-31 Chartered Semiconductor Manufacturing Ltd. Damascene process for forming coplanar top surface of copper connector isolated by barrier layers in an insulating layer
US6174810B1 (en) * 1998-04-06 2001-01-16 Motorola, Inc. Copper interconnect structure and method of formation
US6309970B1 (en) * 1998-08-31 2001-10-30 Nec Corporation Method of forming multi-level copper interconnect with formation of copper oxide on exposed copper surface
US6342446B1 (en) * 1998-10-06 2002-01-29 Texas Instruments Incorporated Plasma process for organic residue removal from copper
KR100386159B1 (en) * 2001-02-16 2003-06-02 동부전자 주식회사 Method for providing a multi layer in a semiconductor device by using laser interferometer
US6700202B2 (en) * 1998-11-17 2004-03-02 Applied Materials, Inc. Semiconductor device having reduced oxidation interface
US20050233555A1 (en) * 2004-04-19 2005-10-20 Nagarajan Rajagopalan Adhesion improvement for low k dielectrics to conductive materials
US20060046479A1 (en) * 2004-04-19 2006-03-02 Applied Materials, Inc. Adhesion improvement for low k dielectrics to conductive materials
CN113690178A (en) * 2021-08-23 2021-11-23 长江先进存储产业创新中心有限责任公司 Method for manufacturing metal conductive structure

Citations (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5395650A (en) * 1992-09-16 1995-03-07 International Business Machines Corporation Selective, low-temperature chemical vapor deposition of gold

Patent Citations (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5395650A (en) * 1992-09-16 1995-03-07 International Business Machines Corporation Selective, low-temperature chemical vapor deposition of gold

Cited By (16)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6140237A (en) * 1997-06-16 2000-10-31 Chartered Semiconductor Manufacturing Ltd. Damascene process for forming coplanar top surface of copper connector isolated by barrier layers in an insulating layer
US6174810B1 (en) * 1998-04-06 2001-01-16 Motorola, Inc. Copper interconnect structure and method of formation
US6309970B1 (en) * 1998-08-31 2001-10-30 Nec Corporation Method of forming multi-level copper interconnect with formation of copper oxide on exposed copper surface
US6573607B2 (en) * 1998-08-31 2003-06-03 Nec Electronics Corporation Semiconductor device and manufacturing method thereof
US6342446B1 (en) * 1998-10-06 2002-01-29 Texas Instruments Incorporated Plasma process for organic residue removal from copper
US20090050902A1 (en) * 1998-11-17 2009-02-26 Huang Judy H Semiconductor device having silicon carbide and conductive pathway interface
US6700202B2 (en) * 1998-11-17 2004-03-02 Applied Materials, Inc. Semiconductor device having reduced oxidation interface
US20040046260A1 (en) * 1998-11-17 2004-03-11 Applied Materials, Inc. Plasma treatment for copper oxide reduction
US6946401B2 (en) 1998-11-17 2005-09-20 Applied Materials, Inc. Plasma treatment for copper oxide reduction
US8183150B2 (en) 1998-11-17 2012-05-22 Applied Materials, Inc. Semiconductor device having silicon carbide and conductive pathway interface
US20050263900A1 (en) * 1998-11-17 2005-12-01 Applied Materials, Inc. Semiconductor device having silicon carbide and conductive pathway interface
KR100386159B1 (en) * 2001-02-16 2003-06-02 동부전자 주식회사 Method for providing a multi layer in a semiconductor device by using laser interferometer
US7229911B2 (en) 2004-04-19 2007-06-12 Applied Materials, Inc. Adhesion improvement for low k dielectrics to conductive materials
US20060046479A1 (en) * 2004-04-19 2006-03-02 Applied Materials, Inc. Adhesion improvement for low k dielectrics to conductive materials
US20050233555A1 (en) * 2004-04-19 2005-10-20 Nagarajan Rajagopalan Adhesion improvement for low k dielectrics to conductive materials
CN113690178A (en) * 2021-08-23 2021-11-23 长江先进存储产业创新中心有限责任公司 Method for manufacturing metal conductive structure

Similar Documents

Publication Publication Date Title
US5899742A (en) Manufacturing method for self-aligned local interconnects and contacts simultaneously
EP1570517B1 (en) A method for depositing a metal layer on a semiconductor interconnect structure having a capping layer
US7145241B2 (en) Semiconductor device having a multilayer interconnection structure and fabrication process thereof
KR20020072996A (en) Method for forming a metal plug
US20040092095A1 (en) Side wall passivation films for damascene cu/low k electronic devices
EP1441390B1 (en) A method for forming a conductive copper structure
JPH1116912A (en) Manufacture of semiconductor integrated circuit device and manufacture device of semiconductor integrated circuit device
US6071813A (en) Method and system for electrical coupling to copper interconnects
US6645852B1 (en) Process for fabricating a semiconductor device having recess portion
US7645698B2 (en) Method for forming barrier layer
US6136691A (en) In situ plasma clean for tungsten etching back
US7179734B2 (en) Method for forming dual damascene pattern
KR20040025197A (en) Method for forming a contact
US6174793B1 (en) Method for enhancing adhesion between copper and silicon nitride
US8587128B2 (en) Damascene structure
KR19990072296A (en) Method and structure for contact to copper metallization in an insulating via on a semiconductor
US6291346B1 (en) Titanium silicide layer formation method
US6399505B2 (en) Method and system for copper interconnect formation
JP2004128499A (en) Method for avoiding copper contamination in via or dual damascene structure
US7442639B2 (en) Method of forming plug of semiconductor device
JP3696750B2 (en) Manufacturing method of semiconductor device
US20070010085A1 (en) Semiconductor device and fabrication method thereof
US20030092257A1 (en) Method for fabricating metal interconnects
JP2001176872A (en) Method for manufacturing semiconductor device
US20040242011A1 (en) Etching method and semiconductor device fabricating method

Legal Events

Date Code Title Description
AS Assignment

Owner name: ADVANCED MICRO DEVICES, CALIFORNIA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:NOGAMI, TAKESHI;REEL/FRAME:008888/0290

Effective date: 19971016

STCF Information on status: patent grant

Free format text: PATENTED CASE

FPAY Fee payment

Year of fee payment: 4

FPAY Fee payment

Year of fee payment: 8

FPAY Fee payment

Year of fee payment: 12