US5938756A - Central processing unit with integrated graphics functions - Google Patents

Central processing unit with integrated graphics functions Download PDF

Info

Publication number
US5938756A
US5938756A US08/635,350 US63535096A US5938756A US 5938756 A US5938756 A US 5938756A US 63535096 A US63535096 A US 63535096A US 5938756 A US5938756 A US 5938756A
Authority
US
United States
Prior art keywords
graphics
execution logic
graphics data
floating point
integer
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
US08/635,350
Inventor
Timothy J. Van Hook
Leslie Dean Kohn
Robert Yung
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Sun Microsystems Inc
Original Assignee
Sun Microsystems Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Sun Microsystems Inc filed Critical Sun Microsystems Inc
Priority to US08/635,350 priority Critical patent/US5938756A/en
Application granted granted Critical
Publication of US5938756A publication Critical patent/US5938756A/en
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F15/00Digital computers in general; Data processing equipment in general
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F9/00Arrangements for program control, e.g. control units
    • G06F9/06Arrangements for program control, e.g. control units using stored programs, i.e. using an internal store of processing equipment to receive or retain programs
    • G06F9/30Arrangements for executing machine instructions, e.g. instruction decode
    • G06F9/38Concurrent instruction execution, e.g. pipeline, look ahead
    • G06F9/3885Concurrent instruction execution, e.g. pipeline, look ahead using a plurality of independent parallel functional units
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F17/00Digital computing or data processing equipment or methods, specially adapted for specific functions
    • G06F17/10Complex mathematical operations
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06TIMAGE DATA PROCESSING OR GENERATION, IN GENERAL
    • G06T1/00General purpose image data processing
    • G06T1/20Processor architectures; Processor configuration, e.g. pipelining

Definitions

  • the present invention relates to the field of computer systems. More specifically, the present invention relates to a cost effective, high performance central processing unit (CPU) having integrated graphics capabilities.
  • CPU central processing unit
  • the first barrier is in floating point processing throughput. Graphics applications typically perform large amount of figure manipulation operations such as transformations and clippings using floating point data.
  • the second barrier is in integer or fixed point processing throughput. Graphics applications also typically perform large amount of display operations such as scan conversion and color interpolation using integer or fixed point data.
  • the third barrier is in memory references. The above described operations typically require large amount of memory references for reading from and writing into for example the frame and Z-buffers.
  • auxiliary display processors Some later prior art computer systems provide auxiliary display processors.
  • the auxiliary display processors would off load these later CPUs from some of the display related operations. However, these later CPUs would still be responsible for most of the graphics processing.
  • the bandwidth of the system buses of these later prior art computer systems are increased correspondingly to accommodate the increased amount of communications between the processors over the buses.
  • the auxiliary display processors may even be provided with their own memory to reduce the amount of memory contentions between the processors. While generally performance will increase, however, the approach is costly and complex.
  • auxiliary graphics processors with even richer graphics functions.
  • the auxiliary graphics processors would off load the CPUs of these later prior art computer systems from most of the graphics processing. Under this approach extensive dedicated hardware as well as sophisticated software interface between the CPUs and the auxiliary graphics processors will have to be provided. While performance will increase even more, however, the approach is even more costly and more complex than the display processor approach.
  • the present invention provides a cost effective, high performance CPU with integrated native graphics capabilities that advantageously overcomes much of these performance barriers and achieves the above described and other desired results.
  • the desired results are advantageously achieved by providing a graphics execution unit (GRU) to the central processing unit (CPU).
  • the GRU comprises a graphics status register (GSR) and at least one partitioned execution path.
  • the GSR is used to store a graphics data scaling factor and a graphics data alignment address offset.
  • the at least one partitioned execution path is used to execute a number of graphics operations on graphics data having a number of graphics data formats. Some of these graphic operations are partitioned operations operating simultaneously on multiple components of graphics data, including graphics operations operating in accordance to the graphics data scaling factor and alignment address offset.
  • the GRU comprises a first and a second partitioned execution path.
  • the two execution paths are independent of each other.
  • the first partitioned execution path is used to independently execute a number of partitioned addition and subtraction, expansion, merge, and logical operations on graphics data, and a number of alignment operations on graphics data using the alignment address offset.
  • the second partitioned execution path is used to independently execute a number of partitioned multiplication, a number of pixel distance computation, and compare operations on graphics data, and a number of data packing operations on graphics data using the scaling factor.
  • the integer execution unit (IEU) of the CPU is used to execute a number of edge handling operations on graphics data addresses, and enhanced with additional circuitry for 3-D array address conversions, while the load and store unit (LSU) of the CPU is also used to execute a number of graphics data load and store operations, including partial conditional store operations.
  • IEU integer execution unit
  • LSU load and store unit
  • FIG. 1 illustrates the CPU of an exemplary graphics computer system incorporating the teachings of the present invention.
  • FIG. 2 illustrates the relevant portions of one embodiment of the Graphics Execution Unit (GRU) in further detail.
  • GRU Graphics Execution Unit
  • FIG. 3 illustrates the Graphics Status Register (GSR) of the GRU in further detail.
  • GSR Graphics Status Register
  • FIG. 4 illustrates the first partitioned execution path of the GRU in further detail.
  • FIG. 5 illustrates the second partitioned execution path of the GRU in further detail.
  • FIGS. 6a-6c illustrate the graphics data formats, the graphics instruction formats, and the graphic instruction groups in further detail.
  • FIGS. 7a-7c illustrate the graphics data alignment instructions and circuitry in further detail.
  • FIGS. 8a-8g illustrate the graphics data packing instructions and circuitry in further detail.
  • FIGS. 9a-9b illustrate the graphics data pixel distance computation instruction and circuitry in further detail.
  • FIGS. 10a-10b illustrate the graphics data edge handling instructions in further detail.
  • FIGS. 11a-11b illustrate the graphics data 3-D array addressing instructions and circuitry in further detail.
  • the CPU 24 comprises a prefetch and dispatch unit (PDU) 46 including an instruction cache 40, an integer execution unit (IEU) 30, an integer register file 36, a floating point unit (FPU) 26, a floating point register file 38, and a graphics execution unit (GRU) 28, coupled to each other as shown.
  • the CPU 24 comprises two memory management units (IMMU & DMMU) 44a-44b, and a load and store unit (LSU) 48 including a data cache 42, coupled to each other and the previously described elements as shown. Together they fetch, dispatch, execute, and save execution results of instructions, including graphics instructions, in a pipelined manner.
  • the PDU 46 fetches instructions from memory and dispatches them to the IEU 30, the FPU 26, the GRU 28, and the LSU 48 accordingly. Prefetched instructions are stored in the instruction cache 40.
  • the IEU 30, the FPU 26, and the GRU 28 perform integer, floating point, and graphics operations respectively. In general, the integer operands/results are stored in the integer register file 36, whereas the floating point and graphics operands/results are stored in the floating point register file 38. Additionally, the IEU 30 also performs a number of graphics operations, and appends address space identifiers (ASI) to addresses of load/store instructions for the LSU 48, identifying the address spaces being accessed.
  • the LSU 48 generates addresses for all load and store operations.
  • the LSU 48 also supports a number of load and store operations, specifically designed for graphics data. Memory references are made in virtual addresses.
  • the MMUs 44a-44b map virtual addresses to physical addresses.
  • PDU 46, the IEU 30, the FPU 26, the integer and floating point register files 36 and 38, the MMUs 44a-44b, and the LSU 48 are coupled to each other.
  • some of these elements 46, 30, 26, 36, 38, 44a-44b, and 48 may be combined, while in other variations, some of these elements 46, 30, 26, 36, 38, 44a-44b, and 48, may perform other functions.
  • these elements 46, 30, 26, 36, 38, 44a-44b, and 48 are intended to represent a broad category of PDUs, IEUs, FPUs, integer and floating point register files, MMUs, and LSUs, found in many graphics and non-graphics CPUs. Their constitutions and functions are well known and will not be otherwise described further.
  • the teachings of the present invention incorporated in these elements 46, 30, 26, 36, 38, 44a-44b, and 48, and the GRU 28 will be described in further detail below.
  • the GRU 28 comprises a graphics status register (GSR) 50, a first and a second partitioned execution path 32 and 34.
  • the two execution paths 32 and 34 are independent of each other.
  • two graphics instructions can be independently issued into the two execution paths 32 and 34 at the same time. Together, they independently execute the graphics instructions, operating on graphics data.
  • the functions and constitutions of these elements 50, 32 and 34 will be described in further detail below with additional references to the remaining figures.
  • the GSR 50 is used to store the least significant three bits of a pixel address before alignment (alignaddr -- offset) 54, and a scaling factor to be used for pixel formatting (scale -- factor) 52.
  • the alignaddr -- offset 54 is stored in bits GSR 2:0!
  • the scale -- factor 52 is stored in bits GSR 6:3!.
  • RDASR and WRASR are provided for reading from and writing into the GSR 50.
  • the RDASR and WRASR instructions, and the usage of alignaddr -- offset 54 and scale -- factor 52 will be described in further detail below.
  • the first partitioned execution path 32 comprises a partitioned carry adder 37, a graphics data alignment circuit 39, a graphics data expand/merge circuit 60, and a graphics data logical operation circuitry 62, coupled to each other as shown. Additionally, the first partitioned execution path 32 further comprises a couple of registers 35a-35b, and a 4:1 multiplexor 43, coupled to each other and the previously described elements as shown.
  • the PDU 46 may dispatch either a graphics data partitioned add/subtract instruction, a graphics data alignment instruction, a graphics data expand/merge instruction or a graphics data logical operation to the first partitioned execution path 32.
  • the partitioned carry adder 37 executes the partitioned graphics data add/subtract instructions
  • the graphics data alignment circuit 39 executes the graphics data alignment instruction using the alignaddr -- offset stored in the GSR 50.
  • the graphics data expand/merge circuit 60 executes the graphics data merge/expand instructions.
  • the graphics data logical operation circuit 62 executes the graphics data logical operations.
  • partitioned carry adder 37 The functions and constitutions of the partitioned carry adder 37 are similar to simple carry adders found in many integer execution units known in the art, except the hardware are replicated multiple times to allow multiple additions/subtractions to be performed simultaneously on different partitioned portions of the operands. Additionally, the carry chain can be broken into two 16-bit chains. Thus, the partitioned carry adder 37 will not be further described.
  • the functions and constitutions of the graphics data expand/merge circuit 60, and the graphics data logical operation circuit 62 are similar to expand/merge and logical operation circuits found in many integer execution units known in the art, except the hardware are replicated multiple times to allow multiple expand/merge and logical operations to be performed simultaneously on different partitioned portions of the operands.
  • the graphics data expand/merge circuit 60, and the graphics data logical operation circuit 62 will also not be further described.
  • the graphics data partitioned add/subtract and the graphics data alignment instructions, and the graphics data alignment circuit 39 will be described in further detail below.
  • the second partitioned execution path 34 comprises a pixel distance computation circuit 36, a partitioned multiplier 58, a graphics data packing circuit 59, and a graphics data compare circuit 64, coupled to each other as shown. Additionally, the second partitioned execution path 34 further comprises a number of registers 55a-55c, a 4:1 multiplexor 53, coupled to each other and the previously described elements as shown.
  • the PDU 46 may dispatch either a pixel distance computation instruction, a graphics data partitioned multiplication instruction, a graphics data packing instruction, or a graphics data compare instruction to the second partitioned execution path 34.
  • the pixel distance computation circuit 56 executes the pixel distance computation instruction.
  • the partitioned multiplier 58 executes the graphics data partitioned multiplication instructions.
  • the graphics data packing circuit 59 executes the graphics data packing instructions.
  • the graphics data compare circuit 64 executes the graphics data compare instructions.
  • the functions and constitutions of the partitioned multiplier 58, and the graphics data compare circuit 64 are similar to simple multipliers, and compare circuits found in many integer execution units known in the art, except the hardware are replicated multiple times to allow multiple multiplications and comparison operations to be performed simultaneously on different partitioned portions of the operands. Additionally, multiple multiplexors are provided to the partitioned multiplier for rounding, and comparison masks are generated by the comparison circuit 64. Thus, the partitioned multiplier 58, and the graphics data compare circuit 64 will not be further described.
  • the pixel distance computation, graphics data partitioned multiplication, graphics data pack/expand/merge, graphics data logical operation, and graphics data compare instructions, the pixel distance circuit 56, and the graphics data pack circuit 59 will be described in further detail below.
  • FIGS. 6a-6c three diagrams illustrating the graphics data formats, the graphics instruction formats, and the graphics instructions are shown.
  • the exemplary CPU 24 supports three graphics data formats, an eight bit format (Pixel) 66a, a 16 bit format (Fixed16) 66b, and a 32 bit format (Fixed32) 66c.
  • Matel an eight bit format
  • 64 bit format a 32 bit format
  • Image components are stored in either the Pixel or the Fixed16 format 66a or 66b.
  • the intensity values of a pixel of an image e.g. the alpha, green, blue, and red values ( ⁇ , G, B, R) are stored in the Pixel format 66a. These intensity values may be stored in band interleaved where the various color components of a point in the image are stored together, or band sequential where all of the values for one component are stored together.
  • the Fixed16 and Fixed32 formats 66b-66c provide enough precision and dynamic range for storing intermediate data computed during filtering and other simple image manipulation operations performed on pixel data. Graphics data format conversions are performed using the graphics data pack, expand, merge, and multiply instructions described below.
  • the CPU 24 supports three graphics instruction formats 68a-68c. Regardless of the instruction format 68a-68c, the two most significant bits 31:30! 70a-70c provide the primary instruction format identification, and bits 24:19! 74a-74c provide the secondary instruction format identification for the graphics instructions. Additionally, bits 29:25! (rd) 72a-72c identify the destination (third source) register of a graphics (block/partial conditional store) instruction, whereas, bits 18:14! (rs1) 76a-76c identify the first source register of the graphics instruction. For the first graphics instruction format 68a, bits 13:5! (opf) and bits 4:0!
  • bits 13:5! (imm -- asi) and bits 13:0! (simm -- 13) may optionally identify the ASI.
  • bits 4:0! (rs2) further provide the second source register for a graphics instruction of the format (or a mask for a partial conditional store).
  • the CPU 24 supports a number of GSR related instructions 200, a number of partitioned add/subtract/multiplication instructions 202 and 208, a number of graphics data alignment instructions 204, a number of pixel distance computation instructions 206, a number of graphics data pack/expand/merge instructions 210 and 212, a number of graphics data logical and compare instructions 214 and 216, a number of edge handling and 3-D array access instructions 218 and 220, and a number of memory access instructions 222.
  • the GSR related instructions 200 include a RDASR and a WRASR instruction for reading and writing the alignaddr -- offset and the scale -- factor from and into the GSR 50.
  • the RDASR and WRASR instructions are executed by the IEU 30.
  • the RDASR and WRASR instructions are similar to other CPU control register read/write instructions, thus will not be further described.
  • the graphics data partitioned add/subtract instructions 202 include four partitioned graphics data addition instructions and four partitioned graphics data subtraction instructions for simultaneously adding and subtracting four 16-bit, two 16-bit, two 32-bit, and one 32-bit graphics data restively. These instructions add or subtract the corresponding fixed point values in the rs1 and rs2 registers, and correspondingly place the results in the rd register. As described earlier, the graphics data partitioned add/subtract instructions 202 are executed by the partitioned carry adder 37 in the first independent execution path 32 of the GRU 28.
  • the graphics data partitioned multiplication instructions 208 include seven partitioned graphics data multiplication instructions for simultaneously multiplying either two or four 8-bit graphics data with another two or four corresponding 16-bit graphics data.
  • a FMUL8 ⁇ 16 instruction multiplies four 8-bit graphics data in the rs1 register by four corresponding 16-bit graphics data in the rs2 register.
  • the upper 16 bits are stored in the corresponding positions of the rd register.
  • a FMUL8 ⁇ 16AU and a FMUL8 ⁇ 16AL instruction multiplies the four 8-bit graphics data in the rs1 register by the upper and the lower halves of the 32-bit graphics data in the rs2 register respectively.
  • the upper 16 bits are stored in the corresponding positions of the rd register.
  • a FMUL8SU ⁇ 16 instruction multiplies the four upper 8-bits of the four 16-bit graphics data in the rs1 register by the four corresponding 16-bit graphics data in the rs2 register. Likewise, for each product, the upper 16 bits are stored in the corresponding positions of the rd register.
  • a FMUL8UL ⁇ 16 instruction multiplies the four lower 8-bits of the four 16-bit graphics data in the rs1 register by the four corresponding 16-bit graphics data in the rs2 register. For each product, the sign extended upper 8 bits are stored in the corresponding positions of the rd register.
  • a FMULD8SU ⁇ 16 instruction multiplies the two upper 8-bits of the two 16-bit graphics data in the rs1 register by the two corresponding 16-bit graphics data in the rs2 register. For each product, the 24 bits are appended with 8-bit of zeroes and stored in the corresponding positions of the rd register.
  • a FMULD8UL ⁇ 16 instruction multiplies the two lower 8-bits of the two 16-bit graphics data in the rs1 register by the two corresponding 16-bit graphics data in the rs2 register. For each product, the 24 bits are sign extended and stored in the corresponding positions of the rd register.
  • the graphics data partitioned multiplication instructions 208 are executed by the partitioned multiplier 58 in the second independent execution path 34 of the GRU 28.
  • the graphics data expand and merge instructions 210 include a graphics data expansion instruction, and a graphics data merge instruction, for simultaneously expanding four 8-bit graphics data into four 16-bit graphics data, and interleavingly merging eight 8-bit graphics data into four 16-bit graphics data respectively.
  • a FEXPAND instruction takes four 8-bit graphics data in the rs2 register, left shifts each 8-bit graphics data by 4 bits, and then zero-extend each left shifted graphics data to 16-bits. The results are correspondingly placed In the rd register.
  • a FPMERGE instruction interleavingly merges four 8-bit graphics data from the rs1 register and four 8-bit graphics data from the rs2 register, into a 64 bit graphics datum in the rd register.
  • the graphics data expand and merge instructions 210 are executed by the expand/merge portions of the graphics data expand/merge circuit 60 in the first independent execution path 32 of the GRU 28.
  • the graphics data logical operation instructions 214 include thirty-two logical operation instructions for performing logical operations on graphics data. Four logical operations are provided for zeroes filling or ones filling the rd register in either single or double precision. Four logical operation instructions are provided for copying the content of either the rs1 or rs2 register into the rd register in either single or double precision. Four logical operation instructions are provided for negating the content of either the rs1 or rs2 register and storing the result into the rd register in either single or double precision. Some logical operations are provided to perform a number of Boolean operations against the content of the rs1 and rs2 registers in either single or double precision, and storing the Boolean results into the rd register.
  • these Boolean operations are performed after having either the content of the rs1 or the rs2 register negated first.
  • these graphics data logical operation instructions 214 are executed by the graphics data logical operation circuit 62 in the first independent execution path 32 of the GRU 28.
  • the graphics data compare instructions 216 include eight graphics data compare instructions for simultaneously comparing four pairs of 16-bit graphics data or two pairs of 32-bit graphics data.
  • the comparisons between the graphics data in the rs1 and rs2 registers include greater than, less than, not equal, and equal.
  • Four or two result bits are stored in the least significant bits in the rd register. Each result bit is set if the corresponding comparison is true.
  • Complimentary comparisons between the graphics data i.e., less than or equal to, and greater than or equal to, are performed by swapping the graphics data in the rs1 and rs2 registers. As described earlier, these graphics data compare instructions 216 are executed by the graphics data compare circuit 62 in the first independent execution path 32 of the GRU 28.
  • the graphics data memory reference instructions 222 include a partial (conditional) store, a short load, a short store, a block load and a block store instruction.
  • the graphics data load and store instructions are qualified by the imm -- asi and asi values to determine whether the graphics data load and store instructions 144 and 146 are to be performed simultaneously on 8-bit graphics data, 16-bit graphics data, and whether the operations are directed towards the primary or secondary address spaces in big or little endian format.
  • the imm -- asi and asi values further serve to determine whether the graphics data store operations are conditional.
  • a partial (conditional) store operation stores the appropriate number of values from the rd register to the addresses specified by the rs1 register using the mask specified (in the rs2 bit location).
  • Mask has the same format as the results generated by the pixel compare instructions. The most significant bit of the mask corresponds to the most significant part of the rs1 register.
  • a short 8-bit load operation may be performed against arbitrary byte addresses. For a short 16-bit load operation, the least significant bit of the address must be zero. Short loads are zero extended to fill the entire floating point destination register. Short stores access either the low order 8 or 16 bits of the floating point source register.
  • a block load/store operation transfers data between 8 contiguous 64-bit floating point registers and an aligned 64-byte block in memory.
  • these graphics data memory reference instructions 222 are executed by the LSU 48 of the CPU 24.
  • the graphics data alignment instructions 204, the pixel distance computation instructions 206, the graphics data pack instructions 212, the edge handling instructions 218, and the 3-D array accessing instructions 220 will be described in further detail below in conjunction with the pixel distance computation circuit 56 and the graphics data pack circuit 59 in the second independent execution path 34 of the GRU 28.
  • FIGS. 7a-7c the graphics data alignment instructions, and the relevant portions of one embodiment of the graphics data alignment circuit are illustrated.
  • FIG. 7a there are two graphics data address calculation instructions 98a-98b, and one graphics data alignment instruction 100 for calculating addresses of misaligned graphics data, and aligning misaligned graphics data
  • the ALIGNADDR instruction 98a adds the content of the rs1 and rs2 registers, and stores the result, except the least significant 3 bits are forced to zeroes, in the rd register. The least significant 3 bits of the result are stored in the alignaddr -- offset field of GSR 50.
  • the ALIGNADDRL instruction 98b is the same as the alignaddr instruction 98a, except twos complement of the least significant 3 bits of the result is stored in the alignaddr -- offset field of GSR 50.
  • the FALIGNDATA instruction 100 concatenates two 64-bit floating point values in the rs1 and rs2 registers to form a 16-byte value.
  • the floating point value in the rs1 register is used as the upper half of the concatenated value, whereas the floating point value in the rs2 register is used as the lower half of the concatenated value.
  • Bytes in the concatenated value are numbered from the most significant byte to the least significant byte, with the most significant byte being byte 0.
  • Eight bytes are extracted from the concatenated value, where the most significant byte of the extracted value is the byte whose number is specified by the alignaddr -- offset field of GSR 50. The result is stored as a 64 bit floating point value in the rd register.
  • a misaligned graphics data block 99a-99b can be aligned in a quick and efficient manner.
  • the graphics data alignment circuit 39 comprises a 64-bit multiplexors 51, coupled to each other and the floating point register file as shown.
  • the multiplexor 51 aligns misaligned graphics data as described above.
  • FIGS. 8a-8g the graphics data packing instructions, and the relevant portions of the packing portion of the graphics data pack/expand/merge circuit are illustrated.
  • FIGS. 8a-8d there are three graphics data packing instructions 106a-106c, for simultaneously packing four 16-bit graphics data into four 8-bit graphics data, two 32-bit graphics data into two 8-bit graphics data, and two 32-bit graphics data into two 16-bit graphics data.
  • the FPACK16 instruction 106a takes four 16-bit fixed values in the rs2 register, left shifts them in accordance to the scale -- factor in GSR 50 and maintaining the clipping information, then extracts and clips 8-bit values starting at the corresponding immediate bits left of the implicit binary positions (between bit 7 and bit 6 of each 16-bit value). If the extracted value is negative (i.e., msb is set), zero is delivered as the clipped value. If the extracted value is greater than 255, 255 is delivered. Otherwise, the extracted value is the final result. The clipped values are correspondingly placed in the rd register.
  • the FPACK32 instruction 106b takes two 32-bit fixed values in the rs2 register, lefts shifts them in accordance to the scale -- factor in GSR 50 and maintaining the clipping information, then extracts and clips 8-bit values starting at the immediate bits left of the implicit binary positions (i.e.,, between bit 23 and bit 22 of a 32-bit value). For each extracted value, clipping is performed in the same manner as described earlier. Additionally, the FPACK32 instruction 106b left shifts each 32-bit value in the rs1 register by 8 bits. Finally, the FPACK32 instruction 106b correspondingly merges the clipped values from the rs2 register with the shifted values from the rs2 register, with the clipped values occupying the least significant byte positions. The resulting values are correspondingly placed in the rd register.
  • the FPACKFIX instruction 106c takes two 32-bit fixed values in the rs2 register, left shifts each 32-bit value in accordance to the scale -- factor in GSR 50 maintaining the clipping information, then extracts and clips 16-bit values starting at the immediate bits left of the implicit binary positions (i.e., between bit 16 and bit 15 of a 32-bit value). If the extracted value is less than -32768, -32768 is delivered as the clipped value. If the extracted value is greater than 32767, 32767 is delivered. Otherwise, the extracted value is the final result.
  • the clipped values are correspondingly placed in the rd register.
  • the graphics data packing circuit 59 comprises circuitry 248, 258 and 268 for executing the FPACK16, FPACK32, and FPACKFIX instructions respectively.
  • the circuitry 248 for executing the FPACK16 instruction comprises four identical portions 240a-240d, one for each of the four corresponding 16-bit fixed values in the rs2 register.
  • Each portion 240a or 240d comprises a shifter 242a, . . . or 242d, an OR gate 244a, . . . or 244d, and a multiplexor 246a, . . . or 246d, coupled to each other as shown.
  • the shifter 242a, . . . or 242d shifts the corresponding 16-bit fixed value (excluding the sign bit) according to the scale factor stored in the GSR 50.
  • the sign bit and the logical OR of bits 29:15! of each of the shift results are used to control the corresponding multiplexor 246a, . . . or 246d. Either bits 14:7! of the shift result, the value 0 ⁇ FF or the value 0 ⁇ 00 are output.
  • the circuitry 258 for executing the FPACK32 instruction comprises two identical portions 250a-250b, one for each of the two corresponding 32-bit fixed values in the rs2 register.
  • Each portion 250a or 250b also comprises a shifter 252a or 252d, an OR gate 254a or 254b, and a multiplexor 256a or 256b, coupled to each other as shown.
  • the shifter 252a or 252d shifts the corresponding 32-bit fixed value (excluding the sign bit) according to the scale factor stored in the GSR 50.
  • the sign bit and the logical OR of bits 45:31! of each of the shift results are used to control the corresponding multiplexor 256a or 256b. Either bits 30:23! of the shift result, the value 0 ⁇ FF or the value 0 ⁇ 00 are output.
  • the output is further combined with either bits 55:32! or bits 23:0! of the rs1 register.
  • the circuitry 268 for executing the FPACKFIX instruction also comprises two identical portions 260a-260b, one for each of the two corresponding 32-bit fixed values in the rs2 register.
  • Each portion 260a or 260b also comprises a shifter 262a or 262d, a NAND gate 263a or 263b, a NOR gate 264a or 264b, two AND gates 265a-265b or 265c-265d, and a multiplexor 266a or 266b, coupled to each other as shown.
  • the shifter 262a or 262d shifts the corresponding 32-bit fixed value (excluding the sign bit) according to the scale factor stored in the GSR 50.
  • FIGS. 9a-9b the pixel distance computation instructions, and the pixel distance computation circuit are illustrated.
  • the PDIST instruction 138 subtracts eight 8-bit graphics data in the rs1 register from eight corresponding 8-bit graphics data in the rs2 register. The sum of the absolute values of the differences is added to the content of the rd register.
  • the PDIST instruction is typically used for motion estimation in video compression algorithms.
  • the pixel distance computation circuit 36 comprises eight pairs of 8 bit subtractors 57a-57h. Additionally, the pixel distance computation circuit 56 further comprises three 4:2 carry save adders 61a-61c, a 3:2 carry save adder 62, two registers 63a-63b, and a 11-bit carry propagate adder 65, coupled to each other as shown.
  • graphics data edge handling instructions 140a-140f for simultaneously generating eight 8-bit edge masks, four 16-bit edge masks, and two 32-bit edge masks in big or little endian format.
  • the masks are generated in accordance to the graphics data addresses in the rs1 and rs2 registers, where the addresses of the next series of pixels to render and the addresses of the last pixels of the scan line are stored respectively.
  • the generated masks are stored in the least significant bits of the rd register.
  • Each mask is computed from the left and right edge masks as follows:
  • the left edge mask is computed from the 3 least significant bits (LSBs) of the rs1 register, and the right edge mask is computed from the 3 (LSBs) of the rs2 register in accordance to FIG. 10b.
  • rd is set equal to the right edge mask ANDed with the left edge mask.
  • rd is set to the left edge mask.
  • a 32-bit overflow condition code is set if bit 31 (the sign) of rs1 and rs2 registers differ and bit 31 (the sign) of the difference differs from bit 31 (the sign) of rs1;
  • a 64-bit overflow condition code is set if bit 63 (the sign) of rs1 and rs2 registers differ and bit 63 (the sign) of the difference differs from bit 63 (the sign) of rs1.
  • a 32-bit negative condition code is set if bit 31 (the sign) of the difference is set; a 64-bit negative condition code is set if bit 63 (the sign) of the difference is set.
  • a 32-bit zero condition code is set if the 32-bit difference is zero; a 64-bit zero condition code is set if the 64-bit difference is zero.
  • the graphics edge handling instructions 140a-140f are executed by the IEU 30. No additional hardware is required by IEU 30.
  • FIGS. 11a-11b the 3-D array addressing instructions and circuitry are illustrated. As illustrated in FIG. 11a, there are three 3-D array addressing instructions 142a-142c for converting 8-bit, 16-bit, and 32-bit 3-D addresses to blocked byte addresses.
  • Each of these instructions 142a-142c converts 3-D fixed point addresses in the rs1 register to a blocked byte address, and store the resulting blocked byte address in the rd register.
  • These instructions 142a-142c are typically used for address interpolation for planar reformatting operations. Blocking is performed at the 64-byte level to maximize external cache block reuse, and at the 64k-byte level to maximize the data cache's translation lookaside buffer (TLB) entry reuse, regardless of the orientation of the address interpolation.
  • TLB translation lookaside buffer
  • the element size i.e., 8-bits, 16-bits, or 32-bit, is implied by the instruction.
  • the value of the rs2 register specifies the power of two sizes of the X and Y dimension of a 3D image array.
  • the legal values are from zero to five.
  • a value of zero specifies 64 elements, a value of one specifies 128 elements, and so on up to 2048 elements for the external cache block size specified through the value of five.
  • the integer parts of X, Y, and Z (rs1) are converted to either the 8-bit, the 16-bit, or the 32-bit format.
  • the bits above Z upper are set to zero.
  • the number of zeros in the least significant bits is determined by the element size.
  • An element size of eight bits has no zero, an element size of 16-bits has one zero, and an element size of 32-bits has two zeroes. Bits in X and Y above the size specified by the rs2 register is ignored.
  • FIG. 11b illustrates one embodiment of the additional circuitry provided to the IEU 30.
  • the additional circuitry 300 comprises two shift registers 308 and 310, and a number of multiplexors 304a-304b and 306, coupled to each other as shown.
  • the appropriate bits from the lower and middle integer portions of X, Y, and Z i.e. bits ⁇ 12:11>, ⁇ 34:33>, ⁇ 55>, ⁇ 16:13>, ⁇ 38:35>, and ⁇ 59:56>
  • the appropriate bits of the upper integer portion of Z i.e.
  • shift register B 310 ⁇ 63:60>
  • selected bits of the upper integer portions of Y and X are shifted into shift register B 310 in order, depending on the value of rs2.
  • zero, one, or two zero bits are shifted into shift register A 308, with the shift out bits shifted into shift register B 310, depending on the array element size (i.e. 8, 16, or 32 bits).

Abstract

The integer execution unit (IEU) of a central processing unit (CPU) is provided with a graphics status register (GSR) for storing a graphics data scaling factor and a graphics data alignment address offset. Additionally, the CPU is provided with a graphics execution unit (GRU) for executing a number of graphics operations in accordance to the graphics data scaling factor and alignment address offset, the graphics data having a number of graphics data formats. In one embodiment, the GRU is also used to execute a number of graphics data addition, subtraction, rounding, expansion, merge, alignment, multiplication, logical, compare, and pixel distance operations. The graphics data operations are categorized into a first and a second category, and the GRU concurrently executes one graphics operations from each category. Furthermore, under this embodiment, the IEU is also used to execute a number of graphics data edge handling and 3-D array addressing operations, while the load and store unit (LSU) of the CPU is also used to execute a number of graphics data load and store operations, including conditional store operations.

Description

This is a Continuation of application Ser. No. 08/236,572, filed Apr. 29, 1994 now abandoned.
BACKGROUND OF THE INVENTION
1. Field of the Invention
The present invention relates to the field of computer systems. More specifically, the present invention relates to a cost effective, high performance central processing unit (CPU) having integrated graphics capabilities.
2. Background
There are three major barriers to achieving high performance in graphics computer systems. The first barrier is in floating point processing throughput. Graphics applications typically perform large amount of figure manipulation operations such as transformations and clippings using floating point data. The second barrier is in integer or fixed point processing throughput. Graphics applications also typically perform large amount of display operations such as scan conversion and color interpolation using integer or fixed point data. The third barrier is in memory references. The above described operations typically require large amount of memory references for reading from and writing into for example the frame and Z-buffers.
Historically, the CPUs in early prior art computer systems are responsible for both graphics as well as non-graphics functions. No special hardware are provided to assist these early CPUs in performing the large amount of floating and fixed point processing, nor memory references. While the designs of these early prior art computer systems are simple, their performance are typically slow.
Some later prior art computer systems provide auxiliary display processors. The auxiliary display processors would off load these later CPUs from some of the display related operations. However, these later CPUs would still be responsible for most of the graphics processing. Typically, the bandwidth of the system buses of these later prior art computer systems are increased correspondingly to accommodate the increased amount of communications between the processors over the buses. The auxiliary display processors may even be provided with their own memory to reduce the amount of memory contentions between the processors. While generally performance will increase, however, the approach is costly and complex.
Other later prior art computer systems would provide auxiliary graphics processors with even richer graphics functions. The auxiliary graphics processors would off load the CPUs of these later prior art computer systems from most of the graphics processing. Under this approach extensive dedicated hardware as well as sophisticated software interface between the CPUs and the auxiliary graphics processors will have to be provided. While performance will increase even more, however, the approach is even more costly and more complex than the display processor approach.
In the case of microprocessors, as the technology continues to allow more and more circuitry to be packaged in a small area, it is increasingly more desirable to integrate the general purpose CPU with built-in graphics capabilities instead. Some modern prior art computer systems have begun to do that. However, the amount and nature of graphics functions integrated in these modern prior art computer systems typically are still very limited. Particular graphics functions known to have been integrated include only frame buffer checks, add with pixel merge, and add with z-buffer merge. Much of the graphics processing on these modern prior art systems remain being processed by the general purpose CPU without additional built-in graphics capabilities, or by the auxiliary display/graphics processors.
As will be disclosed, the present invention provides a cost effective, high performance CPU with integrated native graphics capabilities that advantageously overcomes much of these performance barriers and achieves the above described and other desired results.
SUMMARY OF THE INVENTION
Under the present invention, the desired results are advantageously achieved by providing a graphics execution unit (GRU) to the central processing unit (CPU). The GRU comprises a graphics status register (GSR) and at least one partitioned execution path. The GSR is used to store a graphics data scaling factor and a graphics data alignment address offset. The at least one partitioned execution path is used to execute a number of graphics operations on graphics data having a number of graphics data formats. Some of these graphic operations are partitioned operations operating simultaneously on multiple components of graphics data, including graphics operations operating in accordance to the graphics data scaling factor and alignment address offset.
In one embodiment, the GRU comprises a first and a second partitioned execution path. The two execution paths are independent of each other. The first partitioned execution path is used to independently execute a number of partitioned addition and subtraction, expansion, merge, and logical operations on graphics data, and a number of alignment operations on graphics data using the alignment address offset. The second partitioned execution path is used to independently execute a number of partitioned multiplication, a number of pixel distance computation, and compare operations on graphics data, and a number of data packing operations on graphics data using the scaling factor.
Additionally, under this embodiment, the integer execution unit (IEU) of the CPU is used to execute a number of edge handling operations on graphics data addresses, and enhanced with additional circuitry for 3-D array address conversions, while the load and store unit (LSU) of the CPU is also used to execute a number of graphics data load and store operations, including partial conditional store operations.
BRIEF DESCRIPTION OF THE DRAWINGS
FIG. 1 illustrates the CPU of an exemplary graphics computer system incorporating the teachings of the present invention.
FIG. 2 illustrates the relevant portions of one embodiment of the Graphics Execution Unit (GRU) in further detail.
FIG. 3 illustrates the Graphics Status Register (GSR) of the GRU in further detail.
FIG. 4 illustrates the first partitioned execution path of the GRU in further detail.
FIG. 5 illustrates the second partitioned execution path of the GRU in further detail.
FIGS. 6a-6c illustrate the graphics data formats, the graphics instruction formats, and the graphic instruction groups in further detail.
FIGS. 7a-7c illustrate the graphics data alignment instructions and circuitry in further detail.
FIGS. 8a-8g illustrate the graphics data packing instructions and circuitry in further detail.
FIGS. 9a-9b illustrate the graphics data pixel distance computation instruction and circuitry in further detail.
FIGS. 10a-10b illustrate the graphics data edge handling instructions in further detail.
FIGS. 11a-11b illustrate the graphics data 3-D array addressing instructions and circuitry in further detail.
DETAILED DESCRIPTION
In the following description, for purposes of explanation, specific numbers, materials and configurations are set forth in order to provide a thorough understanding of the present invention. However, it will be apparent to one skilled in the art that the present invention may be practiced without the specific details. In other instances, well known systems are shown in diagrammatic or block diagram form in order not to obscure the present invention.
Referring now to FIG. 1, a block diagram illustrating the CPU of an exemplary graphics computer system incorporating the teachings of the present invention is shown. As illustrated, the CPU 24 comprises a prefetch and dispatch unit (PDU) 46 including an instruction cache 40, an integer execution unit (IEU) 30, an integer register file 36, a floating point unit (FPU) 26, a floating point register file 38, and a graphics execution unit (GRU) 28, coupled to each other as shown. Additionally, the CPU 24 comprises two memory management units (IMMU & DMMU) 44a-44b, and a load and store unit (LSU) 48 including a data cache 42, coupled to each other and the previously described elements as shown. Together they fetch, dispatch, execute, and save execution results of instructions, including graphics instructions, in a pipelined manner.
The PDU 46 fetches instructions from memory and dispatches them to the IEU 30, the FPU 26, the GRU 28, and the LSU 48 accordingly. Prefetched instructions are stored in the instruction cache 40. The IEU 30, the FPU 26, and the GRU 28 perform integer, floating point, and graphics operations respectively. In general, the integer operands/results are stored in the integer register file 36, whereas the floating point and graphics operands/results are stored in the floating point register file 38. Additionally, the IEU 30 also performs a number of graphics operations, and appends address space identifiers (ASI) to addresses of load/store instructions for the LSU 48, identifying the address spaces being accessed. The LSU 48 generates addresses for all load and store operations. The LSU 48 also supports a number of load and store operations, specifically designed for graphics data. Memory references are made in virtual addresses. The MMUs 44a-44b map virtual addresses to physical addresses.
There are many variations to how the PDU 46, the IEU 30, the FPU 26, the integer and floating point register files 36 and 38, the MMUs 44a-44b, and the LSU 48, are coupled to each other. In some variations, some of these elements 46, 30, 26, 36, 38, 44a-44b, and 48, may be combined, while in other variations, some of these elements 46, 30, 26, 36, 38, 44a-44b, and 48, may perform other functions. Thus, except for the incorporated teachings of the present invention, these elements 46, 30, 26, 36, 38, 44a-44b, and 48, are intended to represent a broad category of PDUs, IEUs, FPUs, integer and floating point register files, MMUs, and LSUs, found in many graphics and non-graphics CPUs. Their constitutions and functions are well known and will not be otherwise described further. The teachings of the present invention incorporated in these elements 46, 30, 26, 36, 38, 44a-44b, and 48, and the GRU 28 will be described in further detail below.
Referring now to FIG. 2, a block diagram Illustrating the relevant portions of one embodiment of the GRU in further detail is shown. In this embodiment, the GRU 28 comprises a graphics status register (GSR) 50, a first and a second partitioned execution path 32 and 34. The two execution paths 32 and 34 are independent of each other. In other words, two graphics instructions can be independently issued into the two execution paths 32 and 34 at the same time. Together, they independently execute the graphics instructions, operating on graphics data. The functions and constitutions of these elements 50, 32 and 34 will be described in further detail below with additional references to the remaining figures.
Referring now to FIG. 3, a diagram illustrating the relevant portions of one embodiment of the graphics status register (GSR) is shown. In this embodiment, the GSR 50 is used to store the least significant three bits of a pixel address before alignment (alignaddr-- offset) 54, and a scaling factor to be used for pixel formatting (scale-- factor) 52. The alignaddr-- offset 54 is stored in bits GSR 2:0!, and the scale-- factor 52 is stored in bits GSR 6:3!. As will be described in more detail below, two special instructions RDASR and WRASR are provided for reading from and writing into the GSR 50. The RDASR and WRASR instructions, and the usage of alignaddr-- offset 54 and scale-- factor 52 will be described in further detail below.
Referring now to FIG. 4, a block diagram illustrating the relevant portions of one embodiment of the first partitioned execution path is shown. The first partitioned execution path 32 comprises a partitioned carry adder 37, a graphics data alignment circuit 39, a graphics data expand/merge circuit 60, and a graphics data logical operation circuitry 62, coupled to each other as shown. Additionally, the first partitioned execution path 32 further comprises a couple of registers 35a-35b, and a 4:1 multiplexor 43, coupled to each other and the previously described elements as shown. At each dispatch, the PDU 46 may dispatch either a graphics data partitioned add/subtract instruction, a graphics data alignment instruction, a graphics data expand/merge instruction or a graphics data logical operation to the first partitioned execution path 32. The partitioned carry adder 37 executes the partitioned graphics data add/subtract instructions, and the graphics data alignment circuit 39 executes the graphics data alignment instruction using the alignaddr-- offset stored in the GSR 50. The graphics data expand/merge circuit 60 executes the graphics data merge/expand instructions. The graphics data logical operation circuit 62 executes the graphics data logical operations.
The functions and constitutions of the partitioned carry adder 37 are similar to simple carry adders found in many integer execution units known in the art, except the hardware are replicated multiple times to allow multiple additions/subtractions to be performed simultaneously on different partitioned portions of the operands. Additionally, the carry chain can be broken into two 16-bit chains. Thus, the partitioned carry adder 37 will not be further described.
Similarly, the functions and constitutions of the graphics data expand/merge circuit 60, and the graphics data logical operation circuit 62 are similar to expand/merge and logical operation circuits found in many integer execution units known in the art, except the hardware are replicated multiple times to allow multiple expand/merge and logical operations to be performed simultaneously on different partitioned portions of the operands. Thus, the graphics data expand/merge circuit 60, and the graphics data logical operation circuit 62 will also not be further described.
The graphics data partitioned add/subtract and the graphics data alignment instructions, and the graphics data alignment circuit 39 will be described in further detail below.
Referring now to FIG. 5, a block diagram illustrating the relevant portion of one embodiment of the second partitioned execution path in further detail is shown. In this embodiment, the second partitioned execution path 34 comprises a pixel distance computation circuit 36, a partitioned multiplier 58, a graphics data packing circuit 59, and a graphics data compare circuit 64, coupled to each other as shown. Additionally, the second partitioned execution path 34 further comprises a number of registers 55a-55c, a 4:1 multiplexor 53, coupled to each other and the previously described elements as shown. At each dispatch, the PDU 46 may dispatch either a pixel distance computation instruction, a graphics data partitioned multiplication instruction, a graphics data packing instruction, or a graphics data compare instruction to the second partitioned execution path 34. The pixel distance computation circuit 56 executes the pixel distance computation instruction. The partitioned multiplier 58 executes the graphics data partitioned multiplication instructions. The graphics data packing circuit 59 executes the graphics data packing instructions. The graphics data compare circuit 64 executes the graphics data compare instructions.
The functions and constitutions of the partitioned multiplier 58, and the graphics data compare circuit 64 are similar to simple multipliers, and compare circuits found in many integer execution units known in the art, except the hardware are replicated multiple times to allow multiple multiplications and comparison operations to be performed simultaneously on different partitioned portions of the operands. Additionally, multiple multiplexors are provided to the partitioned multiplier for rounding, and comparison masks are generated by the comparison circuit 64. Thus, the partitioned multiplier 58, and the graphics data compare circuit 64 will not be further described.
The pixel distance computation, graphics data partitioned multiplication, graphics data pack/expand/merge, graphics data logical operation, and graphics data compare instructions, the pixel distance circuit 56, and the graphics data pack circuit 59 will be described in further detail below.
While the present invention is being described with an embodiment of the GRU 28 having two independent partitioned execution paths, and a particular allocation of graphics instruction execution responsibilities among the execution paths, based on the descriptions to follow, it will be appreciated that the present invention may be practiced with one or more independent partitioned execution paths, and the graphics instruction execution responsibilities allocated in any number of manners.
Referring now to FIGS. 6a-6c, three diagrams illustrating the graphics data formats, the graphics instruction formats, and the graphics instructions are shown. As illustrated in FIG. 6a, the exemplary CPU 24 supports three graphics data formats, an eight bit format (Pixel) 66a, a 16 bit format (Fixed16) 66b, and a 32 bit format (Fixed32) 66c. Thus, four pixel formatted graphics data are stored in a 32-bit word, 66a whereas either four Fixed16 or two Fixed32 formatted graphics data are stored in a 64- bit word 66b or 66c. Image components are stored in either the Pixel or the Fixed16 format 66a or 66b. Intermediate results are stored in either the Fixed16 or the Fixed32 format 66b or 6c. Typically, the intensity values of a pixel of an image, e.g. the alpha, green, blue, and red values (α, G, B, R), are stored in the Pixel format 66a. These intensity values may be stored in band interleaved where the various color components of a point in the image are stored together, or band sequential where all of the values for one component are stored together. The Fixed16 and Fixed32 formats 66b-66c provide enough precision and dynamic range for storing intermediate data computed during filtering and other simple image manipulation operations performed on pixel data. Graphics data format conversions are performed using the graphics data pack, expand, merge, and multiply instructions described below.
As illustrated in FIG. 6b, the CPU 24 supports three graphics instruction formats 68a-68c. Regardless of the instruction format 68a-68c, the two most significant bits 31:30! 70a-70c provide the primary instruction format identification, and bits 24:19! 74a-74c provide the secondary instruction format identification for the graphics instructions. Additionally, bits 29:25! (rd) 72a-72c identify the destination (third source) register of a graphics (block/partial conditional store) instruction, whereas, bits 18:14! (rs1) 76a-76c identify the first source register of the graphics instruction. For the first graphics instruction format 68a, bits 13:5! (opf) and bits 4:0! (rs2) 80 and 82a identify the op codes and the second source registers for a graphics instruction of the format. For the second and third graphics instruction formats 68b-68c, bits 13:5! (imm-- asi) and bits 13:0! (simm-- 13) may optionally identify the ASI. Lastly, for the second graphics instruction format 68b, bits 4:0! (rs2) further provide the second source register for a graphics instruction of the format (or a mask for a partial conditional store).
As illustrated in FIG. 6c, the CPU 24 supports a number of GSR related instructions 200, a number of partitioned add/subtract/ multiplication instructions 202 and 208, a number of graphics data alignment instructions 204, a number of pixel distance computation instructions 206, a number of graphics data pack/expand/merge instructions 210 and 212, a number of graphics data logical and compare instructions 214 and 216, a number of edge handling and 3-D array access instructions 218 and 220, and a number of memory access instructions 222.
The GSR related instructions 200 include a RDASR and a WRASR instruction for reading and writing the alignaddr-- offset and the scale-- factor from and into the GSR 50. The RDASR and WRASR instructions are executed by the IEU 30. The RDASR and WRASR instructions are similar to other CPU control register read/write instructions, thus will not be further described.
The graphics data partitioned add/subtract instructions 202 include four partitioned graphics data addition instructions and four partitioned graphics data subtraction instructions for simultaneously adding and subtracting four 16-bit, two 16-bit, two 32-bit, and one 32-bit graphics data restively. These instructions add or subtract the corresponding fixed point values in the rs1 and rs2 registers, and correspondingly place the results in the rd register. As described earlier, the graphics data partitioned add/subtract instructions 202 are executed by the partitioned carry adder 37 in the first independent execution path 32 of the GRU 28.
The graphics data partitioned multiplication instructions 208 include seven partitioned graphics data multiplication instructions for simultaneously multiplying either two or four 8-bit graphics data with another two or four corresponding 16-bit graphics data. A FMUL8×16 instruction multiplies four 8-bit graphics data in the rs1 register by four corresponding 16-bit graphics data in the rs2 register. For each product, the upper 16 bits are stored in the corresponding positions of the rd register. A FMUL8×16AU and a FMUL8×16AL instruction multiplies the four 8-bit graphics data in the rs1 register by the upper and the lower halves of the 32-bit graphics data in the rs2 register respectively. Similarly, for each product, the upper 16 bits are stored in the corresponding positions of the rd register.
A FMUL8SU×16 instruction multiplies the four upper 8-bits of the four 16-bit graphics data in the rs1 register by the four corresponding 16-bit graphics data in the rs2 register. Likewise, for each product, the upper 16 bits are stored in the corresponding positions of the rd register. A FMUL8UL×16 instruction multiplies the four lower 8-bits of the four 16-bit graphics data in the rs1 register by the four corresponding 16-bit graphics data in the rs2 register. For each product, the sign extended upper 8 bits are stored in the corresponding positions of the rd register.
A FMULD8SU×16 instruction multiplies the two upper 8-bits of the two 16-bit graphics data in the rs1 register by the two corresponding 16-bit graphics data in the rs2 register. For each product, the 24 bits are appended with 8-bit of zeroes and stored in the corresponding positions of the rd register. A FMULD8UL×16 instruction multiplies the two lower 8-bits of the two 16-bit graphics data in the rs1 register by the two corresponding 16-bit graphics data in the rs2 register. For each product, the 24 bits are sign extended and stored in the corresponding positions of the rd register.
As described earlier, the graphics data partitioned multiplication instructions 208 are executed by the partitioned multiplier 58 in the second independent execution path 34 of the GRU 28.
The graphics data expand and merge instructions 210 include a graphics data expansion instruction, and a graphics data merge instruction, for simultaneously expanding four 8-bit graphics data into four 16-bit graphics data, and interleavingly merging eight 8-bit graphics data into four 16-bit graphics data respectively. A FEXPAND instruction takes four 8-bit graphics data in the rs2 register, left shifts each 8-bit graphics data by 4 bits, and then zero-extend each left shifted graphics data to 16-bits. The results are correspondingly placed In the rd register. A FPMERGE instruction interleavingly merges four 8-bit graphics data from the rs1 register and four 8-bit graphics data from the rs2 register, into a 64 bit graphics datum in the rd register. As described earlier, the graphics data expand and merge instructions 210 are executed by the expand/merge portions of the graphics data expand/merge circuit 60 in the first independent execution path 32 of the GRU 28.
The graphics data logical operation instructions 214 include thirty-two logical operation instructions for performing logical operations on graphics data. Four logical operations are provided for zeroes filling or ones filling the rd register in either single or double precision. Four logical operation instructions are provided for copying the content of either the rs1 or rs2 register into the rd register in either single or double precision. Four logical operation instructions are provided for negating the content of either the rs1 or rs2 register and storing the result into the rd register in either single or double precision. Some logical operations are provided to perform a number of Boolean operations against the content of the rs1 and rs2 registers in either single or double precision, and storing the Boolean results into the rd register. Some of these Boolean operations are performed after having either the content of the rs1 or the rs2 register negated first. As described earlier, these graphics data logical operation instructions 214 are executed by the graphics data logical operation circuit 62 in the first independent execution path 32 of the GRU 28.
The graphics data compare instructions 216 include eight graphics data compare instructions for simultaneously comparing four pairs of 16-bit graphics data or two pairs of 32-bit graphics data. The comparisons between the graphics data in the rs1 and rs2 registers include greater than, less than, not equal, and equal. Four or two result bits are stored in the least significant bits in the rd register. Each result bit is set if the corresponding comparison is true. Complimentary comparisons between the graphics data, i.e., less than or equal to, and greater than or equal to, are performed by swapping the graphics data in the rs1 and rs2 registers. As described earlier, these graphics data compare instructions 216 are executed by the graphics data compare circuit 62 in the first independent execution path 32 of the GRU 28.
The graphics data memory reference instructions 222 include a partial (conditional) store, a short load, a short store, a block load and a block store instruction. The graphics data load and store instructions are qualified by the imm-- asi and asi values to determine whether the graphics data load and store instructions 144 and 146 are to be performed simultaneously on 8-bit graphics data, 16-bit graphics data, and whether the operations are directed towards the primary or secondary address spaces in big or little endian format. For the store operations, the imm-- asi and asi values further serve to determine whether the graphics data store operations are conditional.
A partial (conditional) store operation stores the appropriate number of values from the rd register to the addresses specified by the rs1 register using the mask specified (in the rs2 bit location). Mask has the same format as the results generated by the pixel compare instructions. The most significant bit of the mask corresponds to the most significant part of the rs1 register. A short 8-bit load operation may be performed against arbitrary byte addresses. For a short 16-bit load operation, the least significant bit of the address must be zero. Short loads are zero extended to fill the entire floating point destination register. Short stores access either the low order 8 or 16 bits of the floating point source register. A block load/store operation transfers data between 8 contiguous 64-bit floating point registers and an aligned 64-byte block in memory.
As described earlier, these graphics data memory reference instructions 222 are executed by the LSU 48 of the CPU 24.
The graphics data alignment instructions 204, the pixel distance computation instructions 206, the graphics data pack instructions 212, the edge handling instructions 218, and the 3-D array accessing instructions 220 will be described in further detail below in conjunction with the pixel distance computation circuit 56 and the graphics data pack circuit 59 in the second independent execution path 34 of the GRU 28.
Referring now to FIGS. 7a-7c, the graphics data alignment instructions, and the relevant portions of one embodiment of the graphics data alignment circuit are illustrated. As shown in FIG. 7a, there are two graphics data address calculation instructions 98a-98b, and one graphics data alignment instruction 100 for calculating addresses of misaligned graphics data, and aligning misaligned graphics data
The ALIGNADDR instruction 98a adds the content of the rs1 and rs2 registers, and stores the result, except the least significant 3 bits are forced to zeroes, in the rd register. The least significant 3 bits of the result are stored in the alignaddr-- offset field of GSR 50. The ALIGNADDRL instruction 98b is the same as the alignaddr instruction 98a, except twos complement of the least significant 3 bits of the result is stored in the alignaddr-- offset field of GSR 50.
The FALIGNDATA instruction 100 concatenates two 64-bit floating point values in the rs1 and rs2 registers to form a 16-byte value. The floating point value in the rs1 register is used as the upper half of the concatenated value, whereas the floating point value in the rs2 register is used as the lower half of the concatenated value. Bytes in the concatenated value are numbered from the most significant byte to the least significant byte, with the most significant byte being byte 0. Eight bytes are extracted from the concatenated value, where the most significant byte of the extracted value is the byte whose number is specified by the alignaddr-- offset field of GSR 50. The result is stored as a 64 bit floating point value in the rd register.
Thus, a illustrated in FIG. 7b, by using the ALIGNADDRESS {LITTLE} instruction to generate and store the alignaddr-- offset in the GSR 50 (step a), copying the two portions of a misaligned graphics data block 99a-99b from memory into the rs1 and rs2 registers, aligning and storing the aligned graphics data block into the rd register using the FALIGNDATA instruction, and then copying the aligned graphics data block 101 from the rd register into a new memory location, a misaligned graphics data block 99a-99b can be aligned in a quick and efficient manner.
As shown in FIG. 7c, in this embodiment, the graphics data alignment circuit 39 comprises a 64-bit multiplexors 51, coupled to each other and the floating point register file as shown. The multiplexor 51 aligns misaligned graphics data as described above.
Referring now to FIGS. 8a-8g, the graphics data packing instructions, and the relevant portions of the packing portion of the graphics data pack/expand/merge circuit are illustrated. As illustrated in FIGS. 8a-8d, there are three graphics data packing instructions 106a-106c, for simultaneously packing four 16-bit graphics data into four 8-bit graphics data, two 32-bit graphics data into two 8-bit graphics data, and two 32-bit graphics data into two 16-bit graphics data.
The FPACK16 instruction 106a takes four 16-bit fixed values in the rs2 register, left shifts them in accordance to the scale-- factor in GSR 50 and maintaining the clipping information, then extracts and clips 8-bit values starting at the corresponding immediate bits left of the implicit binary positions (between bit 7 and bit 6 of each 16-bit value). If the extracted value is negative (i.e., msb is set), zero is delivered as the clipped value. If the extracted value is greater than 255, 255 is delivered. Otherwise, the extracted value is the final result. The clipped values are correspondingly placed in the rd register.
The FPACK32 instruction 106b takes two 32-bit fixed values in the rs2 register, lefts shifts them in accordance to the scale-- factor in GSR 50 and maintaining the clipping information, then extracts and clips 8-bit values starting at the immediate bits left of the implicit binary positions (i.e.,, between bit 23 and bit 22 of a 32-bit value). For each extracted value, clipping is performed in the same manner as described earlier. Additionally, the FPACK32 instruction 106b left shifts each 32-bit value in the rs1 register by 8 bits. Finally, the FPACK32 instruction 106b correspondingly merges the clipped values from the rs2 register with the shifted values from the rs2 register, with the clipped values occupying the least significant byte positions. The resulting values are correspondingly placed in the rd register.
The FPACKFIX instruction 106c takes two 32-bit fixed values in the rs2 register, left shifts each 32-bit value in accordance to the scale-- factor in GSR 50 maintaining the clipping information, then extracts and clips 16-bit values starting at the immediate bits left of the implicit binary positions (i.e., between bit 16 and bit 15 of a 32-bit value). If the extracted value is less than -32768, -32768 is delivered as the clipped value. If the extracted value is greater than 32767, 32767 is delivered. Otherwise, the extracted value is the final result. The clipped values are correspondingly placed in the rd register.
As illustrated in FIGS. 8e-8g, in this embodiment, the graphics data packing circuit 59 comprises circuitry 248, 258 and 268 for executing the FPACK16, FPACK32, and FPACKFIX instructions respectively.
The circuitry 248 for executing the FPACK16 instruction comprises four identical portions 240a-240d, one for each of the four corresponding 16-bit fixed values in the rs2 register. Each portion 240a or 240d comprises a shifter 242a, . . . or 242d, an OR gate 244a, . . . or 244d, and a multiplexor 246a, . . . or 246d, coupled to each other as shown. The shifter 242a, . . . or 242d shifts the corresponding 16-bit fixed value (excluding the sign bit) according to the scale factor stored in the GSR 50. The sign bit and the logical OR of bits 29:15! of each of the shift results are used to control the corresponding multiplexor 246a, . . . or 246d. Either bits 14:7! of the shift result, the value 0×FF or the value 0×00 are output.
The circuitry 258 for executing the FPACK32 instruction comprises two identical portions 250a-250b, one for each of the two corresponding 32-bit fixed values in the rs2 register. Each portion 250a or 250b also comprises a shifter 252a or 252d, an OR gate 254a or 254b, and a multiplexor 256a or 256b, coupled to each other as shown. The shifter 252a or 252d shifts the corresponding 32-bit fixed value (excluding the sign bit) according to the scale factor stored in the GSR 50. The sign bit and the logical OR of bits 45:31! of each of the shift results are used to control the corresponding multiplexor 256a or 256b. Either bits 30:23! of the shift result, the value 0×FF or the value 0×00 are output. The output is further combined with either bits 55:32! or bits 23:0! of the rs1 register.
The circuitry 268 for executing the FPACKFIX instruction also comprises two identical portions 260a-260b, one for each of the two corresponding 32-bit fixed values in the rs2 register. Each portion 260a or 260b also comprises a shifter 262a or 262d, a NAND gate 263a or 263b, a NOR gate 264a or 264b, two AND gates 265a-265b or 265c-265d, and a multiplexor 266a or 266b, coupled to each other as shown. The shifter 262a or 262d shifts the corresponding 32-bit fixed value (excluding the sign bit) according to the scale factor stored in the GSR 50. The logical AND of the sign bit and the logical NAND of bits 45:32! of each of the shift results, and the logical AND of the inverted sign bit and the logical NOR of bits 45:32! of each of the shift results, are used to control the corresponding multiplexor 266a or 266b. Either bits 31:16! of the shift result, the value 0×EFFF or the value 0×8000 are output.
Referring now to FIGS. 9a-9b, the pixel distance computation instructions, and the pixel distance computation circuit are illustrated. As shown in FIG. 9a, there is one graphics data distance computation instruction 138 for simultaneously accumulating the absolute differences between graphics data, eight pairs at a time. The PDIST instruction 138 subtracts eight 8-bit graphics data in the rs1 register from eight corresponding 8-bit graphics data in the rs2 register. The sum of the absolute values of the differences is added to the content of the rd register. The PDIST instruction is typically used for motion estimation in video compression algorithms.
As shown in FIG. 9b, in this embodiment, the pixel distance computation circuit 36 comprises eight pairs of 8 bit subtractors 57a-57h. Additionally, the pixel distance computation circuit 56 further comprises three 4:2 carry save adders 61a-61c, a 3:2 carry save adder 62, two registers 63a-63b, and a 11-bit carry propagate adder 65, coupled to each other as shown. The eight pairs of 8 bit subtractors 57a-57h, the three 4:2 carry save adders 61a14 61c, the 3:2 carry save adder 62, the two registers 63a-63b, and the 11-bit carry propagate adder 65, cooperate to compute the absolute differences between eight pairs of 8-bit values, and aggregate the absolute differences into a 64-bit sum.
Referring now to FIGS. 10a-10b, the graphics data edge handling instructions are illustrated. As illustrated, there are six graphics edge handling instructions 140a-140f, for simultaneously generating eight 8-bit edge masks, four 16-bit edge masks, and two 32-bit edge masks in big or little endian format.
The masks are generated in accordance to the graphics data addresses in the rs1 and rs2 registers, where the addresses of the next series of pixels to render and the addresses of the last pixels of the scan line are stored respectively. The generated masks are stored in the least significant bits of the rd register.
Each mask is computed from the left and right edge masks as follows:
a) The left edge mask is computed from the 3 least significant bits (LSBs) of the rs1 register, and the right edge mask is computed from the 3 (LSBs) of the rs2 register in accordance to FIG. 10b.
b) If 32-bit address masking is disabled, i.e. 64-bit addressing, and the upper 61 bits of the rs1 register are equal to the corresponding bits of the rs2 register, then rd is set equal to the right edge mask ANDed with the left edge mask.
c) if 32-bit address masking is enabled, i.e. 32-bit addressing, and the upper 29 bits ( 26:2!) the rs1 register are equal to the corresponding bits of the rs2 register, then the rd register is set to the right edge mask ANDed with the left edge mask.
d) Otherwise, rd is set to the left edge mask.
Additionally, a number of conditions codes are modified as follows:
a) a 32-bit overflow condition code is set if bit 31 (the sign) of rs1 and rs2 registers differ and bit 31 (the sign) of the difference differs from bit 31 (the sign) of rs1; a 64-bit overflow condition code is set if bit 63 (the sign) of rs1 and rs2 registers differ and bit 63 (the sign) of the difference differs from bit 63 (the sign) of rs1.
b) a 32-bit negative condition code is set if bit 31 (the sign) of the difference is set; a 64-bit negative condition code is set if bit 63 (the sign) of the difference is set.
c) a 32-bit zero condition code is set if the 32-bit difference is zero; a 64-bit zero condition code is set if the 64-bit difference is zero.
As described earlier, the graphics edge handling instructions 140a-140f are executed by the IEU 30. No additional hardware is required by IEU 30.
Referring now to FIGS. 11a-11b, the 3-D array addressing instructions and circuitry are illustrated. As illustrated in FIG. 11a, there are three 3-D array addressing instructions 142a-142c for converting 8-bit, 16-bit, and 32-bit 3-D addresses to blocked byte addresses.
Each of these instructions 142a-142c converts 3-D fixed point addresses in the rs1 register to a blocked byte address, and store the resulting blocked byte address in the rd register. These instructions 142a-142c are typically used for address interpolation for planar reformatting operations. Blocking is performed at the 64-byte level to maximize external cache block reuse, and at the 64k-byte level to maximize the data cache's translation lookaside buffer (TLB) entry reuse, regardless of the orientation of the address interpolation. The element size, i.e., 8-bits, 16-bits, or 32-bit, is implied by the instruction. The value of the rs2 register specifies the power of two sizes of the X and Y dimension of a 3D image array. In the embodiment illustrated, the legal values are from zero to five. A value of zero specifies 64 elements, a value of one specifies 128 elements, and so on up to 2048 elements for the external cache block size specified through the value of five. The integer parts of X, Y, and Z (rs1) are converted to either the 8-bit, the 16-bit, or the 32-bit format. The bits above Z upper are set to zero. The number of zeros in the least significant bits is determined by the element size. An element size of eight bits has no zero, an element size of 16-bits has one zero, and an element size of 32-bits has two zeroes. Bits in X and Y above the size specified by the rs2 register is ignored.
As described earlier, the 3-D array addressing instructions 142a-140c are also executed by the IEU 30. FIG. 11b illustrates one embodiment of the additional circuitry provided to the IEU 30. The additional circuitry 300 comprises two shift registers 308 and 310, and a number of multiplexors 304a-304b and 306, coupled to each other as shown. The appropriate bits from the lower and middle integer portions of X, Y, and Z (i.e. bits<12:11>, <34:33>, <55>, <16:13>, <38:35>, and <59:56>) are first stored into shift register A 308. Similarly, the appropriate bits of the upper integer portion of Z (i.e. <63:60>) are stored into shift register B 310. Then, selected bits of the upper integer portions of Y and X are shifted into shift register B 310 in order, depending on the value of rs2. Finally, zero, one, or two zero bits are shifted into shift register A 308, with the shift out bits shifted into shift register B 310, depending on the array element size (i.e. 8, 16, or 32 bits).
While the present invention has been described in terms of presently preferred and alternate embodiments, those skilled in the art will recognize that the invention is not limited to the embodiments described. The method and apparatus of the present invention can be practiced with modification and alteration within the spirit and scope of the appended claims. The description is thus to be regarded as illustrative of, and not limiting the scope of the present invention.

Claims (9)

What is claimed is:
1. A microprocessor comprising:
an instruction fetch and dispatch unit;
at least two pipelined execution units connected in parallel to said instruction fetch and dispatch unit, including
integer execution logic,
floating point execution logic, and
graphics execution logic;
a first register file coupled solely to said integer execution logic and storing integer operands and results of operations performed in said integer execution logic; and
a second register file coupled solely to said floating point execution logic and said graphics execution logic, said second resister file storing floating point and graphics operands and results of operations performed in said floating point and graphics execution logic;
wherein said graphics execution logic comprises first and second graphics execution units, each separately coupled to said instruction fetch and dispatch unit;
wherein said first graphics execution unit includes an ALU, and said second graphics execution unit includes a multiplier;
wherein said second graphics execution unit further includes a pixel distance computation circuit configured to calculate and accumulate the difference between multiple pairs of pixels, said pixel distance computation circuit and said multiplier being configured in parallel such that only one can receive a decoded instruction from said fetch and dispatch unit in a given clock cycle.
2. The microprocessor of claim 1 wherein said pixel distance computation circuit comprises:
a subtractor configured to subtract multiple pixel values in parallel; and
a plurality of adders for providing a total absolute value sum of the subtraction operations on said multiple pixels.
3. A microprocessor comprising:
an instruction fetch and dispatch unit;
at least two pipelined execution units connected in parallel to said instruction fetch and dispatch unit, including
integer execution logic,
floating point execution logic, and
graphics execution logic;
a first register file coupled solely to said integer execution logic and storing integer operands and results of operations performed in said integer execution logic; and
a second register file coupled solely to said floating point execution logic and said graphics execution logic, said second register file storing floating point and graphics operands and results of operations performed in said floating point and graphics execution logic;
wherein said graphics execution logic comprises first and second graphics execution units, each separately coupled to said instruction fetch and dispatch unit;
wherein said first graphics execution unit includes an ALU, and said second graphics execution unit includes a multiplier;
wherein said second graphics execution unit further includes a pixel packing circuit configured to pack N-bit pixels into an M-bit format, where M is less than N, said pixel packing circuit being in parallel with said multiplier.
4. A microprocessor comprising:
an instruction fetch and dispatch unit;
at least two pipelined execution units connected in parallel to said instruction fetch and dispatch unit, including
integer execution logic,
floating point execution logic, and
graphics execution logic;
a first register file coupled solely to said integer execution logic and storing integer operands and results of operations performed in said integer execution logic; and
a second register file coupled solely to said floating point execution logic and said graphics execution logic, said second register file storing floating point and graphics operands and results of operations performed in said floating point and graphics execution logic;
wherein said graphics execution logic comprises first and second graphics execution units, each separately coupled to said instruction fetch and dispatch unit;
wherein said first graphics execution unit includes an ALU, and said second graphics execution unit includes a multiplier;
wherein said first graphics execution unit further includes a graphics alignment circuit in parallel with said ALU.
5. The microprocessor of claim 4 further comprising a graphics status register accessible by said first and second graphics execution units, and wherein said graphics alignment circuit comprises a multiplexer having inputs coupled to first and second registers in said floating point register files, and a control selection input circuit coupled to said graphics status register.
6. A microprocessor comprising:
an instruction fetch and dispatch unit;
at least two pipelined execution units connected in parallel to said instruction fetch and dispatch unit, including
integer execution logic,
floating point execution logic, and
graphics execution logic;
a first register file coupled solely to said integer execution logic and storing integer operands and results of operations performed in said integer execution logic; and
a second register file coupled solely to said floating point execution logic and said graphics execution logic, said second register file storing floating point and graphics operands and results of operations performed in said floating point and graphics execution logic;
wherein said microprocessor includes a cache memory, and said integer execution unit further comprises a dedicated block address conversion circuit, distinct from other integer operation circuitry, for converting pixel addresses from a 3D format having X, Y, and Z coordinates linearly set forth in an address to a blocked byte format having addresses with a less significant portion of said X, Y and Z coordinates followed by a more significant portion of said X, Y and Z coordinates.
7. The microprocessor of claim 6 wherein said blocked byte format further comprises a most significant portion of said X, Y and Z coordinates following said more significant portions, such that said blocked byte address consists of a low, middle and high portion of the X, Y and Z coordinates.
8. The microprocessor of claim 7 wherein said low portion corresponds to a cache line.
9. The microprocessor of claim 7 wherein all addresses specified by said middle portion correspond to a single page of an address for said microprocessor.
US08/635,350 1994-04-29 1996-04-19 Central processing unit with integrated graphics functions Expired - Lifetime US5938756A (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US08/635,350 US5938756A (en) 1994-04-29 1996-04-19 Central processing unit with integrated graphics functions

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US08/236,572 US5734874A (en) 1994-04-29 1994-04-29 Central processing unit with integrated graphics functions
US08/635,350 US5938756A (en) 1994-04-29 1996-04-19 Central processing unit with integrated graphics functions

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US08/236,572 Continuation US5734874A (en) 1994-04-29 1994-04-29 Central processing unit with integrated graphics functions

Publications (1)

Publication Number Publication Date
US5938756A true US5938756A (en) 1999-08-17

Family

ID=22890060

Family Applications (3)

Application Number Title Priority Date Filing Date
US08/236,572 Expired - Lifetime US5734874A (en) 1994-04-29 1994-04-29 Central processing unit with integrated graphics functions
US08/635,350 Expired - Lifetime US5938756A (en) 1994-04-29 1996-04-19 Central processing unit with integrated graphics functions
US08/635,271 Expired - Lifetime US5933157A (en) 1994-04-29 1996-04-19 Central processing unit with integrated graphics functions

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US08/236,572 Expired - Lifetime US5734874A (en) 1994-04-29 1994-04-29 Central processing unit with integrated graphics functions

Family Applications After (1)

Application Number Title Priority Date Filing Date
US08/635,271 Expired - Lifetime US5933157A (en) 1994-04-29 1996-04-19 Central processing unit with integrated graphics functions

Country Status (5)

Country Link
US (3) US5734874A (en)
EP (1) EP0680013B1 (en)
JP (1) JPH0844880A (en)
KR (1) KR950033886A (en)
DE (1) DE69527674D1 (en)

Cited By (20)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6326984B1 (en) * 1998-11-03 2001-12-04 Ati International Srl Method and apparatus for storing and displaying video image data in a video graphics system
US20020059355A1 (en) * 1995-08-31 2002-05-16 Intel Corporation Method and apparatus for performing multiply-add operations on packed data
US6516406B1 (en) * 1994-12-02 2003-02-04 Intel Corporation Processor executing unpack instruction to interleave data elements from two packed data
US20030030644A1 (en) * 2001-08-07 2003-02-13 Chun Wang System for testing multiple devices on a single system and method thereof
US20030030653A1 (en) * 2001-08-07 2003-02-13 Swan Philip L. Method and apparatus for processing video and graphics data
US20030031258A1 (en) * 2001-08-07 2003-02-13 Chun Wang Tiled memory configuration for mapping video data and method thereof
US20030056064A1 (en) * 2001-08-28 2003-03-20 Gschwind Michael K. Method and apparatus for aligning memory write data in a microprocessor
US6571328B2 (en) 2000-04-07 2003-05-27 Nintendo Co., Ltd. Method and apparatus for obtaining a scalar value directly from a vector register
US6591361B1 (en) 1999-12-28 2003-07-08 International Business Machines Corporation Method and apparatus for converting data into different ordinal types
US6681296B2 (en) 2000-04-07 2004-01-20 Nintendo Co., Ltd. Method and apparatus for software management of on-chip cache
US6701424B1 (en) 2000-04-07 2004-03-02 Nintendo Co., Ltd. Method and apparatus for efficient loading and storing of vectors
US6751725B2 (en) 1995-12-19 2004-06-15 Intel Corporation Methods and apparatuses to clear state for operation of a stack
US6791564B1 (en) * 2000-05-05 2004-09-14 Ipfirst, Llc Mechanism for clipping RGB value during integer transfer
US20050001768A1 (en) * 2003-05-29 2005-01-06 Masami Sekiguchi Surface mount antenna, and an antenna element mounting method
US20050038977A1 (en) * 1995-12-19 2005-02-17 Glew Andrew F. Processor with instructions that operate on different data types stored in the same single logical register file
US20080040584A1 (en) * 1995-08-16 2008-02-14 Craig Hansen Method and Apparatus for Performing Group Floating-Point Operations
US7516307B2 (en) 1998-03-31 2009-04-07 Intel Corporation Processor for computing a packed sum of absolute differences and packed multiply-add
US20090158012A1 (en) * 1995-08-16 2009-06-18 Microunity Systems Engineering, Inc. Method and Apparatus for Performing Improved Group Instructions
US20110169841A1 (en) * 2004-01-28 2011-07-14 Lucid Information Technology, Ltd. Silicon chip of a monolithic construction for use in implementing multiple graphic cores in a graphics processing and display subsystem
US11782132B2 (en) 2016-12-31 2023-10-10 Innovusion, Inc. 2D scanning high precision LiDAR using combination of rotating concave mirror and beam steering devices

Families Citing this family (51)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6396504B1 (en) * 1994-04-29 2002-05-28 Sun Microsystems, Inc. Graphical image data reformatting method and apparatus
US5790126A (en) * 1995-01-03 1998-08-04 Microsoft Corporation Method for rendering a spline for scan conversion of a glyph
US5798753A (en) * 1995-03-03 1998-08-25 Sun Microsystems, Inc. Color format conversion in a parallel processor
US5966529A (en) * 1995-05-15 1999-10-12 Zsp Corporation Processor having auxiliary operand register file and complementary arrangements for non-disruptively performing adjunct execution
US6295599B1 (en) 1995-08-16 2001-09-25 Microunity Systems Engineering System and method for providing a wide operand architecture
US7301541B2 (en) * 1995-08-16 2007-11-27 Microunity Systems Engineering, Inc. Programmable processor and method with wide operations
US7483935B2 (en) * 1995-08-16 2009-01-27 Microunity Systems Engineering, Inc. System and method to implement a matrix multiply unit of a broadband processor
US5953241A (en) * 1995-08-16 1999-09-14 Microunity Engeering Systems, Inc. Multiplier array processing system with enhanced utilization at lower precision for group multiply and sum instruction
US7395298B2 (en) * 1995-08-31 2008-07-01 Intel Corporation Method and apparatus for performing multiply-add operations on packed data
US5933160A (en) 1995-11-27 1999-08-03 Sun Microsystems High-performance band combine function
US5872729A (en) * 1995-11-27 1999-02-16 Sun Microsystems, Inc. Accumulation buffer method and apparatus for graphical image processing
US6487308B1 (en) * 1996-05-22 2002-11-26 Compaq Computer Corporation Method and apparatus for providing 64-bit YUV to RGB color conversion
US5850227A (en) * 1996-12-20 1998-12-15 Compaq Computer Corporation Bit map stretching using operand routing and operation selective multimedia extension unit
US6182188B1 (en) * 1997-04-06 2001-01-30 Intel Corporation Method of performing reliable updates in a symmetrically blocked nonvolatile memory having a bifurcated storage architecture
KR100245628B1 (en) * 1997-04-03 2000-03-02 홍성식 Air spray nozzle and fuel tank in oil heater
US5886712A (en) * 1997-05-23 1999-03-23 Sun Microsystems, Inc. Data channel extraction in a microprocessor
US5880746A (en) * 1997-06-20 1999-03-09 Sun Microsystems, Inc. Apparatus for forming a sum in a signal processing system
US5872965A (en) * 1997-06-30 1999-02-16 Sun Microsystems, Inc. System and method for performing multiway branches using a visual instruction set
US6260137B1 (en) * 1997-09-12 2001-07-10 Siemens Aktiengesellschaft Data processing unit with digital signal processing capabilities
US7197625B1 (en) 1997-10-09 2007-03-27 Mips Technologies, Inc. Alignment and ordering of vector elements for single instruction multiple data processing
US6108007A (en) * 1997-10-09 2000-08-22 Silicon Graphics, Inc. Method, system, and computer program product for increasing interpolation precision using multi-channel texture mapping
US5864703A (en) * 1997-10-09 1999-01-26 Mips Technologies, Inc. Method for providing extended precision in SIMD vector arithmetic operations
US5933650A (en) * 1997-10-09 1999-08-03 Mips Technologies, Inc. Alignment and ordering of vector elements for single instruction multiple data processing
US6061782A (en) * 1997-11-29 2000-05-09 Ip First Llc Mechanism for floating point to integer conversion with RGB bias multiply
KR100538605B1 (en) 1998-03-18 2005-12-22 코닌클리즈케 필립스 일렉트로닉스 엔.브이. Data processing device and method of computing the cosine transform of a matrix
US7392275B2 (en) * 1998-03-31 2008-06-24 Intel Corporation Method and apparatus for performing efficient transformations with horizontal addition and subtraction
US7395302B2 (en) * 1998-03-31 2008-07-01 Intel Corporation Method and apparatus for performing horizontal addition and subtraction
US6798417B1 (en) 1999-09-23 2004-09-28 International Business Machines Corporation Just in time graphics dispatching
JP2001175696A (en) * 1999-12-15 2001-06-29 Nec Corp Method and device for compressing cad data
US6778136B2 (en) * 2001-12-13 2004-08-17 Sirf Technology, Inc. Fast acquisition of GPS signal
FR2818145B1 (en) * 2000-12-18 2003-11-28 Oreal ANTISOLAR COSMETIC COMPOSITIONS BASED ON A SYNERGETIC MIXTURE OF FILTERS AND USES
US7162621B2 (en) 2001-02-21 2007-01-09 Mips Technologies, Inc. Virtual instruction expansion based on template and parameter selector information specifying sign-extension or concentration
US7181484B2 (en) * 2001-02-21 2007-02-20 Mips Technologies, Inc. Extended-precision accumulation of multiplier output
US7599981B2 (en) * 2001-02-21 2009-10-06 Mips Technologies, Inc. Binary polynomial multiplier
US7711763B2 (en) * 2001-02-21 2010-05-04 Mips Technologies, Inc. Microprocessor instructions for performing polynomial arithmetic operations
WO2003021423A2 (en) 2001-09-04 2003-03-13 Microunity Systems Engineering, Inc. System and method for performing multiplication
US7430578B2 (en) * 2001-10-29 2008-09-30 Intel Corporation Method and apparatus for performing multiply-add operations on packed byte data
US20030101280A1 (en) * 2001-11-27 2003-05-29 Chiu Kenneth Y. Fast jump address algorithm
US7392368B2 (en) * 2002-08-09 2008-06-24 Marvell International Ltd. Cross multiply and add instruction and multiply and subtract instruction SIMD execution on real and imaginary components of a plurality of complex data elements
JP2005535966A (en) * 2002-08-09 2005-11-24 インテル・コーポレーション Multimedia coprocessor control mechanism including alignment or broadcast instructions
US6986023B2 (en) * 2002-08-09 2006-01-10 Intel Corporation Conditional execution of coprocessor instruction based on main processor arithmetic flags
US8190669B1 (en) 2004-10-20 2012-05-29 Nvidia Corporation Multipurpose arithmetic functional unit
US8037119B1 (en) * 2006-02-21 2011-10-11 Nvidia Corporation Multipurpose functional unit with single-precision and double-precision operations
US8051123B1 (en) * 2006-12-15 2011-11-01 Nvidia Corporation Multipurpose functional unit with double-precision and filtering operations
US8106914B2 (en) * 2007-12-07 2012-01-31 Nvidia Corporation Fused multiply-add functional unit
US8633936B2 (en) * 2008-04-21 2014-01-21 Qualcomm Incorporated Programmable streaming processor with mixed precision instruction execution
JP5853177B2 (en) * 2011-04-08 2016-02-09 パナソニックIpマネジメント株式会社 Data processing apparatus and data processing method
DE112012007063B4 (en) 2012-12-26 2022-12-15 Intel Corp. Merge adjacent collect/scatter operations
US9779471B2 (en) * 2014-10-01 2017-10-03 Qualcomm Incorporated Transparent pixel format converter
US11803377B2 (en) * 2017-09-08 2023-10-31 Oracle International Corporation Efficient direct convolution using SIMD instructions
CN111080029B (en) * 2019-12-26 2022-09-06 山东大学 Urban traffic road speed prediction method and system based on multi-path segment space-time correlation

Citations (23)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO1988007235A1 (en) * 1987-03-16 1988-09-22 Fairchild Semiconductor Corporation Cellular addressing permutation bit map raster graphics architecture
EP0303752A1 (en) * 1987-08-20 1989-02-22 International Business Machines Corporation Memory access control device in a mixed data format system
EP0306305A2 (en) * 1987-09-03 1989-03-08 Minnesota Mining And Manufacturing Company Image processor with free flow pipeline bus
EP0380098A2 (en) * 1989-01-27 1990-08-01 Hughes Aircraft Company Signal processor
US4965752A (en) * 1987-04-24 1990-10-23 Intel Corporation Spatial transformation of node points in computer graphics using vector differences between their spatial coordinates
EP0395293A1 (en) * 1989-04-26 1990-10-31 BRITISH TELECOMMUNICATIONS public limited company Motion estimator
EP0395348A2 (en) * 1989-04-28 1990-10-31 Apple Computer, Inc. Method and apparatus for multi-gauge computation
US5081698A (en) * 1989-02-14 1992-01-14 Intel Corporation Method and apparatus for graphics display data manipulation
EP0485776A2 (en) * 1990-11-15 1992-05-20 Motorola, Inc. A method for executing graphics pixel packing instructions in a data processor
US5157388A (en) * 1989-02-14 1992-10-20 Intel Corporation Method and apparatus for graphics data interpolation
US5241636A (en) * 1990-02-14 1993-08-31 Intel Corporation Method for parallel instruction execution in a computer
GB2265065A (en) * 1992-03-02 1993-09-15 Sony Broadcast & Communication Motion compensated image processing
US5254979A (en) * 1988-03-12 1993-10-19 Dupont Pixel Systems Limited Raster operations
US5268995A (en) * 1990-11-21 1993-12-07 Motorola, Inc. Method for executing graphics Z-compare and pixel merge instructions in a data processor
WO1994008287A1 (en) * 1992-09-29 1994-04-14 Seiko Epson Corporation System and method for handling load and/or store operations in a superscalar microprocessor
US5394515A (en) * 1991-07-08 1995-02-28 Seiko Epson Corporation Page printer controller including a single chip superscalar microprocessor with graphics functional units
US5533185A (en) * 1991-11-27 1996-07-02 Seiko Epson Corporation Pixel modification unit for use as a functional unit in a superscalar microprocessor
US5546551A (en) * 1990-02-14 1996-08-13 Intel Corporation Method and circuitry for saving and restoring status information in a pipelined computer
US5560035A (en) * 1991-07-08 1996-09-24 Seiko Epson Corporation RISC microprocessor architecture implementing multiple typed register sets
US5574872A (en) * 1991-12-10 1996-11-12 Intel Corporation Method and apparatus for controlling the saving of pipelines in pipelined processors during trap handling
US5592679A (en) * 1994-11-14 1997-01-07 Sun Microsystems, Inc. Apparatus and method for distributed control in a processor architecture
US5594880A (en) * 1992-02-14 1997-01-14 Motorola Inc. System for executing a plurality of tasks within an instruction in different orders depending upon a conditional value
US5604909A (en) * 1993-12-15 1997-02-18 Silicon Graphics Computer Systems, Inc. Apparatus for processing instructions in a computing system

Patent Citations (23)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO1988007235A1 (en) * 1987-03-16 1988-09-22 Fairchild Semiconductor Corporation Cellular addressing permutation bit map raster graphics architecture
US4965752A (en) * 1987-04-24 1990-10-23 Intel Corporation Spatial transformation of node points in computer graphics using vector differences between their spatial coordinates
EP0303752A1 (en) * 1987-08-20 1989-02-22 International Business Machines Corporation Memory access control device in a mixed data format system
EP0306305A2 (en) * 1987-09-03 1989-03-08 Minnesota Mining And Manufacturing Company Image processor with free flow pipeline bus
US5254979A (en) * 1988-03-12 1993-10-19 Dupont Pixel Systems Limited Raster operations
EP0380098A2 (en) * 1989-01-27 1990-08-01 Hughes Aircraft Company Signal processor
US5081698A (en) * 1989-02-14 1992-01-14 Intel Corporation Method and apparatus for graphics display data manipulation
US5157388A (en) * 1989-02-14 1992-10-20 Intel Corporation Method and apparatus for graphics data interpolation
EP0395293A1 (en) * 1989-04-26 1990-10-31 BRITISH TELECOMMUNICATIONS public limited company Motion estimator
EP0395348A2 (en) * 1989-04-28 1990-10-31 Apple Computer, Inc. Method and apparatus for multi-gauge computation
US5241636A (en) * 1990-02-14 1993-08-31 Intel Corporation Method for parallel instruction execution in a computer
US5546551A (en) * 1990-02-14 1996-08-13 Intel Corporation Method and circuitry for saving and restoring status information in a pipelined computer
EP0485776A2 (en) * 1990-11-15 1992-05-20 Motorola, Inc. A method for executing graphics pixel packing instructions in a data processor
US5268995A (en) * 1990-11-21 1993-12-07 Motorola, Inc. Method for executing graphics Z-compare and pixel merge instructions in a data processor
US5394515A (en) * 1991-07-08 1995-02-28 Seiko Epson Corporation Page printer controller including a single chip superscalar microprocessor with graphics functional units
US5560035A (en) * 1991-07-08 1996-09-24 Seiko Epson Corporation RISC microprocessor architecture implementing multiple typed register sets
US5533185A (en) * 1991-11-27 1996-07-02 Seiko Epson Corporation Pixel modification unit for use as a functional unit in a superscalar microprocessor
US5574872A (en) * 1991-12-10 1996-11-12 Intel Corporation Method and apparatus for controlling the saving of pipelines in pipelined processors during trap handling
US5594880A (en) * 1992-02-14 1997-01-14 Motorola Inc. System for executing a plurality of tasks within an instruction in different orders depending upon a conditional value
GB2265065A (en) * 1992-03-02 1993-09-15 Sony Broadcast & Communication Motion compensated image processing
WO1994008287A1 (en) * 1992-09-29 1994-04-14 Seiko Epson Corporation System and method for handling load and/or store operations in a superscalar microprocessor
US5604909A (en) * 1993-12-15 1997-02-18 Silicon Graphics Computer Systems, Inc. Apparatus for processing instructions in a computing system
US5592679A (en) * 1994-11-14 1997-01-07 Sun Microsystems, Inc. Apparatus and method for distributed control in a processor architecture

Non-Patent Citations (10)

* Cited by examiner, † Cited by third party
Title
"i860 Microprocessor Architecture"; Intel. Neal Margulis; Osborne McGraw-Hill 1991, pp. 8-10, pp. 171-175, pp. 182-183.
"MC88110--Second Generation RISC Microprocessor User's Manual," Motorola 1991, pp. 1-4 to 1-17; 3-1 to 3-2/15; 5-1 to 5-25; 7-9; 7-14, 7-15; 7-19; 7-20, 7-21.
i860 Microprocessor Architecture ; Intel. Neal Margulis; Osborne McGraw Hill 1991, pp. 8 10, pp. 171 175, pp. 182 183. *
Mahon et al. "Hewlett-Packard Precision Architecture: The Processor" pp. 4-22, Aug. 1986.
Mahon et al. Hewlett Packard Precision Architecture: The Processor pp. 4 22, Aug. 1986. *
MC88110 Second Generation RISC Microprocessor User s Manual, Motorola 1991, pp. 1 4 to 1 17; 3 1 to 3 2/15; 5 1 to 5 25; 7 9; 7 14, 7 15; 7 19; 7 20, 7 21. *
O. Awsienko et al., "Boundary Aligner," IBM Technical Disclosure Bulletin, Dec. 1984, vol. 27, No. 7B, pp. 4247-4248.
O. Awsienko et al., Boundary Aligner, IBM Technical Disclosure Bulletin, Dec. 1984, vol. 27, No. 7B, pp. 4247 4248. *
Robert Tobias, "The LR33020 GraphX Processor: A Single Chip X-Terminal Controller," LSI Logic Corporation, IEEE, Feb. 24, 1992, p. 358 to p. 363.
Robert Tobias, The LR33020 GraphX Processor: A Single Chip X Terminal Controller, LSI Logic Corporation, IEEE, Feb. 24, 1992, p. 358 to p. 363. *

Cited By (73)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8601246B2 (en) 1994-12-02 2013-12-03 Intel Corporation Execution of instruction with element size control bit to interleavingly store half packed data elements of source registers in same size destination register
US20110093682A1 (en) * 1994-12-02 2011-04-21 Alexander Peleg Method and apparatus for packing data
US6516406B1 (en) * 1994-12-02 2003-02-04 Intel Corporation Processor executing unpack instruction to interleave data elements from two packed data
US9389858B2 (en) 1994-12-02 2016-07-12 Intel Corporation Orderly storing of corresponding packed bytes from first and second source registers in result register
US9361100B2 (en) 1994-12-02 2016-06-07 Intel Corporation Packing saturated lower 8-bit elements from two source registers of packed 16-bit elements
US9223572B2 (en) 1994-12-02 2015-12-29 Intel Corporation Interleaving half of packed data elements of size specified in instruction and stored in two source registers
US9182983B2 (en) 1994-12-02 2015-11-10 Intel Corporation Executing unpack instruction and pack instruction with saturation on packed data elements from two source operand registers
US9141387B2 (en) 1994-12-02 2015-09-22 Intel Corporation Processor executing unpack and pack instructions specifying two source packed data operands and saturation
US9116687B2 (en) 1994-12-02 2015-08-25 Intel Corporation Packing in destination register half of each element with saturation from two source packed data registers
US20030131219A1 (en) * 1994-12-02 2003-07-10 Alexander Peleg Method and apparatus for unpacking packed data
US9015453B2 (en) 1994-12-02 2015-04-21 Intel Corporation Packing odd bytes from two source registers of packed data
US8838946B2 (en) 1994-12-02 2014-09-16 Intel Corporation Packing lower half bits of signed data elements in two source registers in a destination register with saturation
US20110219214A1 (en) * 1994-12-02 2011-09-08 Alexander Peleg Microprocessor having novel operations
US8793475B2 (en) 1994-12-02 2014-07-29 Intel Corporation Method and apparatus for unpacking and moving packed data
US8190867B2 (en) 1994-12-02 2012-05-29 Intel Corporation Packing two packed signed data in registers with saturation
US7966482B2 (en) 1994-12-02 2011-06-21 Intel Corporation Interleaving saturated lower half of data elements from two source registers of packed data
US20060236076A1 (en) * 1994-12-02 2006-10-19 Alexander Peleg Method and apparatus for packing data
US8495346B2 (en) 1994-12-02 2013-07-23 Intel Corporation Processor executing pack and unpack instructions
US8639914B2 (en) 1994-12-02 2014-01-28 Intel Corporation Packing signed word elements from two source registers to saturated signed byte elements in destination register
US8521994B2 (en) 1994-12-02 2013-08-27 Intel Corporation Interleaving corresponding data elements from part of two source registers to destination register in processor operable to perform saturation
US20080065860A1 (en) * 1995-08-16 2008-03-13 Microunity Systems Engineering, Inc. Method and Apparatus for Performing Improved Data Handling Operations
US20090158012A1 (en) * 1995-08-16 2009-06-18 Microunity Systems Engineering, Inc. Method and Apparatus for Performing Improved Group Instructions
US7849291B2 (en) 1995-08-16 2010-12-07 Microunity Systems Engineering, Inc. Method and apparatus for performing improved group instructions
US7653806B2 (en) * 1995-08-16 2010-01-26 Microunity Systems Engineering, Inc. Method and apparatus for performing improved group floating-point operations
US20080104376A1 (en) * 1995-08-16 2008-05-01 Microunity Systems Engineering, Inc. Method and Apparatus for Performing Group Instructions
US20080072020A1 (en) * 1995-08-16 2008-03-20 Microunity Systems Engineering, Inc. Method and Apparatus for Programmable Processor
US20080065862A1 (en) * 1995-08-16 2008-03-13 Microunity Systems Engineering, Inc. Method and Apparatus for Performing Data Handling Operations
US20080040584A1 (en) * 1995-08-16 2008-02-14 Craig Hansen Method and Apparatus for Performing Group Floating-Point Operations
US20080059766A1 (en) * 1995-08-16 2008-03-06 Microunity Systems Engineering, Inc. Method and Apparatus for Improved Programmable Processor
US20080059767A1 (en) * 1995-08-16 2008-03-06 Microunity Systems Engineering, Inc. Method and Apparatus for Performing Improved Group Floating-Point Operations
US8626814B2 (en) 1995-08-31 2014-01-07 Intel Corporation Method and apparatus for performing multiply-add operations on packed data
US8495123B2 (en) 1995-08-31 2013-07-23 Intel Corporation Processor for performing multiply-add operations on packed data
US8745119B2 (en) 1995-08-31 2014-06-03 Intel Corporation Processor for performing multiply-add operations on packed data
US8396915B2 (en) 1995-08-31 2013-03-12 Intel Corporation Processor for performing multiply-add operations on packed data
US8793299B2 (en) 1995-08-31 2014-07-29 Intel Corporation Processor for performing multiply-add operations on packed data
US8725787B2 (en) 1995-08-31 2014-05-13 Intel Corporation Processor for performing multiply-add operations on packed data
US8185571B2 (en) 1995-08-31 2012-05-22 Intel Corporation Processor for performing multiply-add operations on packed data
US20020059355A1 (en) * 1995-08-31 2002-05-16 Intel Corporation Method and apparatus for performing multiply-add operations on packed data
US7149882B2 (en) 1995-12-19 2006-12-12 Intel Corporation Processor with instructions that operate on different data types stored in the same single logical register file
US7373490B2 (en) 1995-12-19 2008-05-13 Intel Corporation Emptying packed data state during execution of packed data instructions
US20040181649A1 (en) * 1995-12-19 2004-09-16 David Bistry Emptying packed data state during execution of packed data instructions
US20050038977A1 (en) * 1995-12-19 2005-02-17 Glew Andrew F. Processor with instructions that operate on different data types stored in the same single logical register file
US6751725B2 (en) 1995-12-19 2004-06-15 Intel Corporation Methods and apparatuses to clear state for operation of a stack
US7516307B2 (en) 1998-03-31 2009-04-07 Intel Corporation Processor for computing a packed sum of absolute differences and packed multiply-add
US6326984B1 (en) * 1998-11-03 2001-12-04 Ati International Srl Method and apparatus for storing and displaying video image data in a video graphics system
US6591361B1 (en) 1999-12-28 2003-07-08 International Business Machines Corporation Method and apparatus for converting data into different ordinal types
US7581084B2 (en) 2000-04-07 2009-08-25 Nintendo Co., Ltd. Method and apparatus for efficient loading and storing of vectors
US7739480B2 (en) 2000-04-07 2010-06-15 Nintendo Co., Ltd. Method and apparatus for obtaining a scalar value directly from a vector register
US6571328B2 (en) 2000-04-07 2003-05-27 Nintendo Co., Ltd. Method and apparatus for obtaining a scalar value directly from a vector register
US7908460B2 (en) 2000-04-07 2011-03-15 Nintendo Co., Ltd. Method and apparatus for obtaining a scalar value directly from a vector register
US6681296B2 (en) 2000-04-07 2004-01-20 Nintendo Co., Ltd. Method and apparatus for software management of on-chip cache
US20050125630A1 (en) * 2000-04-07 2005-06-09 Nintendo Co., Ltd. Method and apparatus for obtaining a scalar value directly from a vector register
US6859862B1 (en) 2000-04-07 2005-02-22 Nintendo Co., Ltd. Method and apparatus for software management of on-chip cache
US6857061B1 (en) 2000-04-07 2005-02-15 Nintendo Co., Ltd. Method and apparatus for obtaining a scalar value directly from a vector register
US20050021926A1 (en) * 2000-04-07 2005-01-27 Nintendo Co., Ltd. Method and apparatus for efficient loading and storing of vectors
US6701424B1 (en) 2000-04-07 2004-03-02 Nintendo Co., Ltd. Method and apparatus for efficient loading and storing of vectors
US6791564B1 (en) * 2000-05-05 2004-09-14 Ipfirst, Llc Mechanism for clipping RGB value during integer transfer
US6828987B2 (en) 2001-08-07 2004-12-07 Ati Technologies, Inc. Method and apparatus for processing video and graphics data
US20030030644A1 (en) * 2001-08-07 2003-02-13 Chun Wang System for testing multiple devices on a single system and method thereof
US20030030653A1 (en) * 2001-08-07 2003-02-13 Swan Philip L. Method and apparatus for processing video and graphics data
US20030031258A1 (en) * 2001-08-07 2003-02-13 Chun Wang Tiled memory configuration for mapping video data and method thereof
US7016418B2 (en) 2001-08-07 2006-03-21 Ati Technologies, Inc. Tiled memory configuration for mapping video data and method thereof
US7253818B2 (en) 2001-08-07 2007-08-07 Ati Technologies, Inc. System for testing multiple devices on a single system and method thereof
US7051168B2 (en) * 2001-08-28 2006-05-23 International Business Machines Corporation Method and apparatus for aligning memory write data in a microprocessor
US20030056064A1 (en) * 2001-08-28 2003-03-20 Gschwind Michael K. Method and apparatus for aligning memory write data in a microprocessor
US20050001768A1 (en) * 2003-05-29 2005-01-06 Masami Sekiguchi Surface mount antenna, and an antenna element mounting method
US8754897B2 (en) 2004-01-28 2014-06-17 Lucidlogix Software Solutions, Ltd. Silicon chip of a monolithic construction for use in implementing multiple graphic cores in a graphics processing and display subsystem
US20110169841A1 (en) * 2004-01-28 2011-07-14 Lucid Information Technology, Ltd. Silicon chip of a monolithic construction for use in implementing multiple graphic cores in a graphics processing and display subsystem
US9659340B2 (en) 2004-01-28 2017-05-23 Lucidlogix Technologies Ltd Silicon chip of a monolithic construction for use in implementing multiple graphic cores in a graphics processing and display subsystem
US10614545B2 (en) 2005-01-25 2020-04-07 Google Llc System on chip having processing and graphics units
US10867364B2 (en) 2005-01-25 2020-12-15 Google Llc System on chip having processing and graphics units
US11341602B2 (en) 2005-01-25 2022-05-24 Google Llc System on chip having processing and graphics units
US11782132B2 (en) 2016-12-31 2023-10-10 Innovusion, Inc. 2D scanning high precision LiDAR using combination of rotating concave mirror and beam steering devices

Also Published As

Publication number Publication date
KR950033886A (en) 1995-12-26
EP0680013A3 (en) 1997-04-02
JPH0844880A (en) 1996-02-16
US5933157A (en) 1999-08-03
US5734874A (en) 1998-03-31
EP0680013B1 (en) 2002-08-07
EP0680013A2 (en) 1995-11-02
DE69527674D1 (en) 2002-09-12

Similar Documents

Publication Publication Date Title
US5938756A (en) Central processing unit with integrated graphics functions
US5996066A (en) Partitioned multiply and add/subtract instruction for CPU with integrated graphics functions
US5001662A (en) Method and apparatus for multi-gauge computation
US7724261B2 (en) Processor having a compare extension of an instruction set architecture
US8745119B2 (en) Processor for performing multiply-add operations on packed data
US6577316B2 (en) Wide instruction word graphics processor
US4955024A (en) High speed image processing computer with error correction and logging
EP0655677A1 (en) Parallel shift and add circuit and method
EP0308124A2 (en) High speed image processing computer
EP0847552B1 (en) An apparatus for performing multiply-add operations on packed data
WO2001040934A1 (en) Pipelined data path circuit
JPH07271969A (en) Device conductiong storage in memory with condition attachedfrom registor pair
US6714197B1 (en) Processor having an arithmetic extension of an instruction set architecture
JPH087084A (en) Three-input arithmetic and logic unit for formation of sum of first boolean combination of first, second and third inputs plus second boolean combination of first, second and third inputs
JPH07287567A (en) Arithmetical logical unit with plural independent segments and register that stores result from each fraction
JPH086544A (en) Rotary register for orthogonal data conversion
EP0487814A2 (en) Overflow determination for three-operand alus in a scalable compound instruction set machine
US5767867A (en) Method for alpha blending images utilizing a visual instruction set
US5953240A (en) SIMD TCP/UDP checksumming in a CPU
US6732259B1 (en) Processor having a conditional branch extension of an instruction set architecture
US7647368B2 (en) Data processing apparatus and method for performing data processing operations on floating point data elements
US6275925B1 (en) Program execution method and program execution device
US6539408B1 (en) Preconditioning of source data for packed min/max instructions
EP1163591B1 (en) Processor having a compare extension of an instruction set architecture
Tang et al. Integrated partition integer execution unit for multimedia and conventional applications

Legal Events

Date Code Title Description
STCF Information on status: patent grant

Free format text: PATENTED CASE

FEPP Fee payment procedure

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

FPAY Fee payment

Year of fee payment: 4

FPAY Fee payment

Year of fee payment: 8

FPAY Fee payment

Year of fee payment: 12