US5543645A - Forward overvoltage protection circuit for a vertical semiconductor component - Google Patents

Forward overvoltage protection circuit for a vertical semiconductor component Download PDF

Info

Publication number
US5543645A
US5543645A US08/157,362 US15736293A US5543645A US 5543645 A US5543645 A US 5543645A US 15736293 A US15736293 A US 15736293A US 5543645 A US5543645 A US 5543645A
Authority
US
United States
Prior art keywords
well region
cells
doped well
low doped
power transistor
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
US08/157,362
Inventor
Jean Barret
Daniel Quessada
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
STMicroelectronics SA
Original Assignee
SGS Thomson Microelectronics SA
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by SGS Thomson Microelectronics SA filed Critical SGS Thomson Microelectronics SA
Assigned to SGS-THOMSON MICROELECTRONICS S.A. reassignment SGS-THOMSON MICROELECTRONICS S.A. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: QUESSADA, DANIEL, BARRET, JEAN
Priority to US08/479,511 priority Critical patent/US5563436A/en
Priority to US08/573,300 priority patent/US5780895A/en
Application granted granted Critical
Publication of US5543645A publication Critical patent/US5543645A/en
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/76Unipolar devices, e.g. field effect transistors
    • H01L29/772Field effect transistors
    • H01L29/78Field effect transistors with field effect produced by an insulated gate
    • H01L29/7801DMOS transistors, i.e. MISFETs with a channel accommodating body or base region adjoining a drain drift region
    • H01L29/7802Vertical DMOS transistors, i.e. VDMOS transistors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/02Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier
    • H01L27/0203Particular design considerations for integrated circuits
    • H01L27/0248Particular design considerations for integrated circuits for electrical or thermal protection, e.g. electrostatic discharge [ESD] protection
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/02Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier
    • H01L27/0203Particular design considerations for integrated circuits
    • H01L27/0248Particular design considerations for integrated circuits for electrical or thermal protection, e.g. electrostatic discharge [ESD] protection
    • H01L27/0251Particular design considerations for integrated circuits for electrical or thermal protection, e.g. electrostatic discharge [ESD] protection for MOS devices
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/02Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier
    • H01L27/0203Particular design considerations for integrated circuits
    • H01L27/0248Particular design considerations for integrated circuits for electrical or thermal protection, e.g. electrostatic discharge [ESD] protection
    • H01L27/0251Particular design considerations for integrated circuits for electrical or thermal protection, e.g. electrostatic discharge [ESD] protection for MOS devices
    • H01L27/0255Particular design considerations for integrated circuits for electrical or thermal protection, e.g. electrostatic discharge [ESD] protection for MOS devices using diodes as protective elements
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/76Unipolar devices, e.g. field effect transistors
    • H01L29/772Field effect transistors
    • H01L29/78Field effect transistors with field effect produced by an insulated gate
    • H01L29/7801DMOS transistors, i.e. MISFETs with a channel accommodating body or base region adjoining a drain drift region
    • H01L29/7802Vertical DMOS transistors, i.e. VDMOS transistors
    • H01L29/7803Vertical DMOS transistors, i.e. VDMOS transistors structurally associated with at least one other device
    • H01L29/7808Vertical DMOS transistors, i.e. VDMOS transistors structurally associated with at least one other device the other device being a breakdown diode, e.g. Zener diode
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/76Unipolar devices, e.g. field effect transistors
    • H01L29/772Field effect transistors
    • H01L29/78Field effect transistors with field effect produced by an insulated gate
    • H01L29/7801DMOS transistors, i.e. MISFETs with a channel accommodating body or base region adjoining a drain drift region
    • H01L29/7802Vertical DMOS transistors, i.e. VDMOS transistors
    • H01L29/7803Vertical DMOS transistors, i.e. VDMOS transistors structurally associated with at least one other device
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/0001Technical content checked by a classifier
    • H01L2924/0002Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00

Definitions

  • the present invention relates to high voltage vertical power transistors that are circuits vertically fabricated in a silicon wafer whose rear surface is connected to a high voltage.
  • the invention is directed to MOS-type vertical power transistors or insulated-gate bipolar transistors (IGBT's), and more particuLarly applies to Smart Power switches, that are circuits including on a same silicon chip vertical power components and logic circuits for controlling such components.
  • IGBT's insulated-gate bipolar transistors
  • Power transistors are designed to withstand a predetermined forward voltage (for example, 400 volts).
  • a predetermined forward voltage for example, 400 volts.
  • the application of a higher voltage to the circuit by the external circuit causes a breakdown of the device that can damage it.
  • the switching of an inductive load generates an overvoltage with a determined quantity of energy to be dissipated.
  • Such over-voltage is applied to the power switch that is off, or is in a transient off state.
  • One of the solutions to protect the transistor is to provide a signal onto its control electrode to briefly bring the transistor in a conductive state during a period long enough to dissipate the excess energy.
  • power MOS transistors are always referred to. However, it is clear that the whole description also applies to IGBT's whose structure is substantially identical, except for the fact that they include on the side of the rear surface a layer having a conductivity opposite to the conductivity of the layer forming the rear surface of a power MOS transistor.
  • FIG. 1 represents a cross-sectional view of an exemplary conventional dual structure including a vertical diffused MOS (VDMOS) transistor TP, two cells of which are represented.
  • VDMOS vertical diffused MOS
  • Such transistor is combined with logic circuits, including an N-channel MOS transistor TL of which is illustrated.
  • the vertical MOS transistor is comprised of a large number, for example 10,000, of identical cells.
  • a cell of the power MOS transistor TP includes a well 1 (1-1, 1-2) formed by a P-type diffusion in the substrate.
  • a well 1-1, 1-2 is formed an N + -type annular diffusion region that constitutes an element of the power transistor source.
  • Diffusions 2 are interconnected through a conductive layer 3 that is, for example, made of aluminum.
  • the surface peripheral areas of regions 1 form a channel region 4 of the power transistor.
  • each well 1 generally includes a deeper and more highly doped central portion 5 (5-1, 5-2).
  • Each cell of the power MOS transistor TP includes a gate 6, formed above the surface peripheral areas by a polycrystalline silicon layer. Gate 6 is separated from substrate 1 by an oxide layer 7. All the gates 6 are interconnected.
  • the rear surface 10 of substrate 1 includes an highly doped layer 11 of the first conductivity type which is coated with a drain metallization 12.
  • the MOS transistor TL of the logic portion also includes a P-type well 14 region formed in the substrate.
  • Well 14 includes two N + -type areas, the first area forming source 15 and the second area forming the drain 16 of transistor TL.
  • Transistor TL includes a gate 18 formed by a polycrystalline silicon layer above the well region. Gate 18 is separated from well 14 by an oxide layer 19.
  • the diffused areas forming source 15 and drain 16 are connected to a conductive line labeled 20, 21, respectively.
  • the conductive lines 20, 21 are for example of aluminum.
  • a P + -type area 23 connected to a conductive layer 24 is also provided in well 14. Area 23 and the conductive layer 24 connect well 14 to ground.
  • the metallization of the rear surface 12 is connected to a positive voltage
  • the front surface metallizations 3 of the power transistor are connected to a voltage that is negative with respect to the positive voltage, for example, a voltage close to the ground voltage.
  • the problem to be solved is to avoid a switching on, due to breakdown, of the power transistor cells, i.e. due to an avalanche phenomenon of the junction between substrate O and the P-type wells of the transistor cells (1-1, 1-2, 5-2) when the drain voltage increases while the transistor is off.
  • Such a switching on is undesirable because it may cause heating of this junction where the avalanche is generated due to excessive flow of current, and this heating can be destructive.
  • an avalanche breakdown may occur at the junction between the substrate and the wells of the logic component cells.
  • the structure is designed so that this latter junction breaks down after the junction of the power transistor cells.
  • Transistor TP includes a reverse conduction diode 30 which corresponds to the junction between P-type well 5 and the N-type substrate 0 of the transistor TP. The reverse breakdown of this diode corresponds to the avalanche breakdown of the power transistor cell TP.
  • An avalanche diode 31 can be connected between the drain and the gate and can be such that an avalanche voltage of diode 31 plus a forward voltage drop of a series diode 32 is less than the breakdown voltage of the power transistor and is therefore turned on before the power transistor enters the avalanche mode.
  • the series diode 32 is used to avoid the derivation of normal gate control signals.
  • the circuit of FIG. 2 is represented by way of example only because various alternative circuits for the triggering of a main transistor occurring after the triggering of a detection avalanche diode are known. It should be noted that, in most of these circuits, as illustrated in FIG. 2, the cathode of the avalanche diode is connected to the drain of the power transistor. This cathode or drain corresponds to the common terminal 12 of FIG. 1.
  • An object of the invention is to provide, in a vertical power transistor, a forward overvoltage protection structure that can be fabricated in a semiconductor wafer including a power transistor component without requiring any modification in the design of the cells of the power transistor.
  • Another object of the invention is to provide such a protection structure whose triggering threshold is accurately determined with respect to the avalanche threshold of the cells of the power transistor.
  • a further object of the invention is to provide such a protection structure that can be made without modification of the manufacturing method of the power transistor component including one or several power transistors and, possibly, a control logic circuit.
  • the invention provides a MOS or IGBT-type vertical power transistor having a bottom surface which constitutes a first main electrode and a top surface of a semiconductor substrate which includes a large number of identical cells that are parallel connected with a second main electrode and a control electrode.
  • Such vertical power transistor further includes at least one additional cell, formed in the top surface, having the same shape as the power transistor cells but a smaller lateral size than said identical power transistor cells, and means to turn on the power transistor when the additional cell goes to avalanche mode.
  • the invention provides a VDMOS or IGBT-type power transistor comprised of a plurality of identical active cells, each of which includes on the side of the upper surface of a substrate of a first conductivity type a low doped well of the second conductivity type, the low doped well having a deeper and more highly doped central portion, a region substantially peripheral and within each well having a highly doped level of the first conductivity type, a first main electrode contacting an upper surface of the central region and the peripheral region, a control electrode being disposed, with interposition of an insulating layer, over a periphery of each well, a second main electrode being formed on the lower surface of the substrate.
  • the vertical power MOS transistor further includes at least one additional cell fabricated according to the same technological steps as the active cells and disposed among them, each additional cell having a smaller lateral sized-low doped well region, at least at its deeper and more highly doped portion, than the identical cells, and its first main electrode being connected to a control circuit of the power transistor.
  • the cells of the power transistor are arranged in rows and columns, and the additional cells are disposed along a row arranged among the rows of the identical cells of the power transistor.
  • the protection structure according to the invention uses as a detecting element a cell that is identical to, but only smaller than, the cells of the power transistor, the triggering threshold of this cell is determined in a reliable and reproducible way with respect to the forward avalanche threshold of the identical cells of the power transistor. More particularly, if one of the manufacturing parameters varies, the variation is identical for the detection cells as for the cells of the power transistor, and the triggering threshold difference substantially remains the same.
  • FIG. 1 is a partial cross-sectional view of a prior art semiconductor component including a VDMOS transistor and logic components;
  • FIG. 2 schematically represents a circuit for protecting a power MOS transistor against forward over-voltages according to the prior art
  • FIG. 3 is a partial cross-sectional view of a VDMOS transistor, according to the present invention, including an element for detecting overvoltages;
  • FIG. 4 is a curve illustrating the breakdown voltage of a transistor cell as a function of its size.
  • FIG. 5 is a partial cross-sectional view of a specific embodiment of a VDMOS transistor according to the invention.
  • FIG. 6 is a partial cross-sectional view of another embodiment of the VDMOS transistor, according to the invention.
  • FIG. 3 is a partial cross-sectional view of a VDMOS power transistor including an overvoltage detecting component according to the present invention.
  • components identical to those of FIG. 1 are designated by same reference numerals.
  • the cells of the Dower transistor are formed in a substrate O, whose bottom surface includes an N + -type region 11 and which is coated with a metallization 12 that corresponds to the drain metallization of the MOS transistor.
  • P-type wells 1 including a P + -type highly doped central area 5.
  • Annular-shaped source diffusions 2 are formed in each well and laterally delineate a peripheral channel region 4 which is overlaid by a gate contact 6, with interposition of an insulating layer 7 between the gate contact and the top surface, the insulating layer is usually an oxide layer.
  • FIG. 3 also shows a layer of an insulating element 8, such as silicon dioxide, surrounding gate contact 6 to insulate this gate from the source metallization 3.
  • the source metallization 3 is, as above indicated, in contact both with the central upper surface of well region 1 and with the N + -type regions 2.
  • the present invention provides to the above described structure at least one additional cell whose elements 41-48 correspond to elements 1-8, respectively, of the cells of the power MOS transistor.
  • the sole difference is that at least some of the elements of the additional cell have reduced lateral sizes as compared to the elements of the cells of the power MOS transistor.
  • FIG. 3 also shows dotted lines in the substrate which are equipotential lines existing in substrate O when drain 12 is subject to a relatively high voltage with respect to the source metallizations 3, but where the transistor cell is still not conductive; this relatively high voltage is lower than the breakdown voltage between the N-type region of the substrate and the P + -type regions of the various cells. It should be noted that the smaller size and depth of the P + well of the additional cells causes a more accentuated curvature the field lines in the vicinity of these cells.
  • the additional cells have substantially the same shape but are smaller in size than the cells of the power transistor, the difference between the breakdown voltages of these additional cells and the cells of the power transistor is well defined and depends only on the size ratio between the additional cells and the cells of the power transistor.
  • FIG. 4 illustrates the value of the breakdown voltage BV as a function of the overall size of the power transistor cells that, in the present example, are supposed to be square-shaped as viewed from above. It is assumed that the size of the active cells corresponds to a value SO and the size of the additional cell to a value Sx. A size difference of a few micrometers causes variations in the breakdown voltage of approximately 20%.
  • the example of FIG. 4 corresponds to breakdown levels for a power component, in which the doping levels of the various layers are, for example, as follows;
  • region 11 >2 to 5 ⁇ 10 18 atoms/cm 3 ,
  • P wells 1 and 41 2 to 4 ⁇ 10 18 atoms/cm 3 ,
  • N + regions 2 and 42 2 to 4 ⁇ 10 19 atoms/cm 3 ,
  • additional detection cells such as the detection cell illustrated in FIG. 3.
  • the position of these cells with respect to the cells of the power transistor is selected by the circuit designers in order to reduce as much as possible the design task differences between a conventional component and a component including additional detection diodes according to the invention.
  • the additional cells can, for example, form a row of cells intercalated among the numerous rows of cells of the power component. All the metallization contacts 43 of the additional cells are connected in parallel, with each source connected to a common terminal 50.
  • the additional diodes according to the invention can, for example, then be connected in a circuit such as the circuit of FIG. 2, so as to cause the additional diodes to break down further to the occurrence of an overvoltage and before breakdown of the power transistor cells, thus providing a temporary conduction of the power transistor TP.
  • FIG. 5 shows similarly to FIG. 3 an embodiment of the invention in which areas 42 are eliminated in the additional cells.
  • FIG. 6 illustrates an embodiment of the VDMOS transistor in which the P + well region 45 of the additional cell has a smaller size and depth, at its deeper and more central portion, than the P + well region of the plurality of identical cells.

Abstract

A MOS-type vertical power transistor formed in a semiconductor layer having a bottom surface which constitutes a first electrode and a top surface, the transistor further includes a large number of identical cells that are connected in parallel with a second electrode and a control electrode formed on the top surface. The power transistor includes at least one additional cell, formed in the semiconductor layer, having the same shape as the identical cells but a smaller lateral size than the identical cells, and a circuit to turn on the power transistor when the additional cell reaches an avalanche mode.

Description

BACKGROUND OF THE INVENTION
1. Field of the Invention
The present invention relates to high voltage vertical power transistors that are circuits vertically fabricated in a silicon wafer whose rear surface is connected to a high voltage. The invention is directed to MOS-type vertical power transistors or insulated-gate bipolar transistors (IGBT's), and more particuLarly applies to Smart Power switches, that are circuits including on a same silicon chip vertical power components and logic circuits for controlling such components.
2. Discussion of the Related Art
Power transistors are designed to withstand a predetermined forward voltage (for example, 400 volts). The application of a higher voltage to the circuit by the external circuit causes a breakdown of the device that can damage it. For example, the switching of an inductive load generates an overvoltage with a determined quantity of energy to be dissipated. Such over-voltage is applied to the power switch that is off, or is in a transient off state. One of the solutions to protect the transistor is to provide a signal onto its control electrode to briefly bring the transistor in a conductive state during a period long enough to dissipate the excess energy.
It is therefore desirable to provide a device that goes to conduction state for a value slightly lower than the breakdown voltage of the power transistor(s) in order to, for example, trigger the conduction of the transistors before their breakdown threshold, thus avoiding damage.
In the following description, power MOS transistors are always referred to. However, it is clear that the whole description also applies to IGBT's whose structure is substantially identical, except for the fact that they include on the side of the rear surface a layer having a conductivity opposite to the conductivity of the layer forming the rear surface of a power MOS transistor.
In order to better illustrate the problem that the invention aims at solving, FIG. 1 represents a cross-sectional view of an exemplary conventional dual structure including a vertical diffused MOS (VDMOS) transistor TP, two cells of which are represented. Such transistor is combined with logic circuits, including an N-channel MOS transistor TL of which is illustrated. The vertical MOS transistor is comprised of a large number, for example 10,000, of identical cells.
The structure is fabricated in a substrate O of a first conductivity type, for example of the N-type. A cell of the power MOS transistor TP includes a well 1 (1-1, 1-2) formed by a P-type diffusion in the substrate. In each well 1-1, 1-2 is formed an N+ -type annular diffusion region that constitutes an element of the power transistor source. Diffusions 2 are interconnected through a conductive layer 3 that is, for example, made of aluminum. The surface peripheral areas of regions 1 form a channel region 4 of the power transistor. Additionally, each well 1 generally includes a deeper and more highly doped central portion 5 (5-1, 5-2).
Each cell of the power MOS transistor TP includes a gate 6, formed above the surface peripheral areas by a polycrystalline silicon layer. Gate 6 is separated from substrate 1 by an oxide layer 7. All the gates 6 are interconnected.
The rear surface 10 of substrate 1 includes an highly doped layer 11 of the first conductivity type which is coated with a drain metallization 12.
The MOS transistor TL of the logic portion also includes a P-type well 14 region formed in the substrate. Well 14 includes two N+ -type areas, the first area forming source 15 and the second area forming the drain 16 of transistor TL. Transistor TL includes a gate 18 formed by a polycrystalline silicon layer above the well region. Gate 18 is separated from well 14 by an oxide layer 19. The diffused areas forming source 15 and drain 16 are connected to a conductive line labeled 20, 21, respectively. The conductive lines 20, 21 are for example of aluminum.
Conventionally, a P+ -type area 23 connected to a conductive layer 24 is also provided in well 14. Area 23 and the conductive layer 24 connect well 14 to ground.
Under normal operation, the metallization of the rear surface 12 is connected to a positive voltage, and the front surface metallizations 3 of the power transistor are connected to a voltage that is negative with respect to the positive voltage, for example, a voltage close to the ground voltage.
The problem to be solved is to avoid a switching on, due to breakdown, of the power transistor cells, i.e. due to an avalanche phenomenon of the junction between substrate O and the P-type wells of the transistor cells (1-1, 1-2, 5-2) when the drain voltage increases while the transistor is off. Such a switching on is undesirable because it may cause heating of this junction where the avalanche is generated due to excessive flow of current, and this heating can be destructive. It should be also noted, in the case of the represented integrated circuit including a logic portion, that an avalanche breakdown may occur at the junction between the substrate and the wells of the logic component cells. Conventionally, the structure is designed so that this latter junction breaks down after the junction of the power transistor cells.
An avalanche diode, having a triggering threshold lower than the threshold of the active cells of the power MOS transistor can be conventionally used, for example as illustrated in FIG. 2 which represents the power transistor TP with its drain terminal D (12), source terminal S (3) and gate terminal G (6). Transistor TP includes a reverse conduction diode 30 which corresponds to the junction between P-type well 5 and the N-type substrate 0 of the transistor TP. The reverse breakdown of this diode corresponds to the avalanche breakdown of the power transistor cell TP. An avalanche diode 31 can be connected between the drain and the gate and can be such that an avalanche voltage of diode 31 plus a forward voltage drop of a series diode 32 is less than the breakdown voltage of the power transistor and is therefore turned on before the power transistor enters the avalanche mode. The series diode 32 is used to avoid the derivation of normal gate control signals. The circuit of FIG. 2 is represented by way of example only because various alternative circuits for the triggering of a main transistor occurring after the triggering of a detection avalanche diode are known. It should be noted that, in most of these circuits, as illustrated in FIG. 2, the cathode of the avalanche diode is connected to the drain of the power transistor. This cathode or drain corresponds to the common terminal 12 of FIG. 1.
A different approach is described in the U.S. Pat. No. 5,136,349 in which each individual cell of a power MOS transistor is specifically designed so as to include a central avalanche diode that goes to avalanche mode shortly before the cells of the power transistor. Such structure has two drawbacks. The first drawback is that a new design of all the cells of a power MOS transistor is required, whereas, normally, the manufacturers of power MOS transistors have already developed optimized cells. This new design involves a major task that does not take advantage of prior developments already made by manufacturers. The second drawback is that major adjustment tasks are required to design the shape of the avalanche diode so that its triggering threshold is adequately determined with respect to the avalanche threshold of the power transistor cells.
SUMMARY OF THE INVENTION
An object of the invention is to provide, in a vertical power transistor, a forward overvoltage protection structure that can be fabricated in a semiconductor wafer including a power transistor component without requiring any modification in the design of the cells of the power transistor.
Another object of the invention is to provide such a protection structure whose triggering threshold is accurately determined with respect to the avalanche threshold of the cells of the power transistor.
A further object of the invention is to provide such a protection structure that can be made without modification of the manufacturing method of the power transistor component including one or several power transistors and, possibly, a control logic circuit.
To achieve this object, the invention provides a MOS or IGBT-type vertical power transistor having a bottom surface which constitutes a first main electrode and a top surface of a semiconductor substrate which includes a large number of identical cells that are parallel connected with a second main electrode and a control electrode. Such vertical power transistor further includes at least one additional cell, formed in the top surface, having the same shape as the power transistor cells but a smaller lateral size than said identical power transistor cells, and means to turn on the power transistor when the additional cell goes to avalanche mode.
in other words, the invention provides a VDMOS or IGBT-type power transistor comprised of a plurality of identical active cells, each of which includes on the side of the upper surface of a substrate of a first conductivity type a low doped well of the second conductivity type, the low doped well having a deeper and more highly doped central portion, a region substantially peripheral and within each well having a highly doped level of the first conductivity type, a first main electrode contacting an upper surface of the central region and the peripheral region, a control electrode being disposed, with interposition of an insulating layer, over a periphery of each well, a second main electrode being formed on the lower surface of the substrate. The vertical power MOS transistor further includes at least one additional cell fabricated according to the same technological steps as the active cells and disposed among them, each additional cell having a smaller lateral sized-low doped well region, at least at its deeper and more highly doped portion, than the identical cells, and its first main electrode being connected to a control circuit of the power transistor.
According to an embodiment of the invention, the cells of the power transistor are arranged in rows and columns, and the additional cells are disposed along a row arranged among the rows of the identical cells of the power transistor.
Due to the fact that the protection structure according to the invention uses as a detecting element a cell that is identical to, but only smaller than, the cells of the power transistor, the triggering threshold of this cell is determined in a reliable and reproducible way with respect to the forward avalanche threshold of the identical cells of the power transistor. More particularly, if one of the manufacturing parameters varies, the variation is identical for the detection cells as for the cells of the power transistor, and the triggering threshold difference substantially remains the same.
The foregoing and other objects, features, aspects and advantages of the invention will become apparent from the following detailed description of the present invention when taken in conjunction with the accompanying drawings.
BRIEF DESCRIPTION OF DRAWINGS
FIG. 1 is a partial cross-sectional view of a prior art semiconductor component including a VDMOS transistor and logic components;
FIG. 2 schematically represents a circuit for protecting a power MOS transistor against forward over-voltages according to the prior art;
FIG. 3 is a partial cross-sectional view of a VDMOS transistor, according to the present invention, including an element for detecting overvoltages;
FIG. 4 is a curve illustrating the breakdown voltage of a transistor cell as a function of its size; and
FIG. 5 is a partial cross-sectional view of a specific embodiment of a VDMOS transistor according to the invention; and
FIG. 6 is a partial cross-sectional view of another embodiment of the VDMOS transistor, according to the invention.
DETAILED DESCRIPTION
FIG. 3 is a partial cross-sectional view of a VDMOS power transistor including an overvoltage detecting component according to the present invention. In FIG. 3, components identical to those of FIG. 1 are designated by same reference numerals. Thus, the cells of the Dower transistor are formed in a substrate O, whose bottom surface includes an N+ -type region 11 and which is coated with a metallization 12 that corresponds to the drain metallization of the MOS transistor. In a top surface of the cell are formed P-type wells 1 including a P+ -type highly doped central area 5. Annular-shaped source diffusions 2 are formed in each well and laterally delineate a peripheral channel region 4 which is overlaid by a gate contact 6, with interposition of an insulating layer 7 between the gate contact and the top surface, the insulating layer is usually an oxide layer. FIG. 3 also shows a layer of an insulating element 8, such as silicon dioxide, surrounding gate contact 6 to insulate this gate from the source metallization 3. The source metallization 3 is, as above indicated, in contact both with the central upper surface of well region 1 and with the N+ -type regions 2.
The present invention provides to the above described structure at least one additional cell whose elements 41-48 correspond to elements 1-8, respectively, of the cells of the power MOS transistor. The sole difference is that at least some of the elements of the additional cell have reduced lateral sizes as compared to the elements of the cells of the power MOS transistor.
FIG. 3 also shows dotted lines in the substrate which are equipotential lines existing in substrate O when drain 12 is subject to a relatively high voltage with respect to the source metallizations 3, but where the transistor cell is still not conductive; this relatively high voltage is lower than the breakdown voltage between the N-type region of the substrate and the P+ -type regions of the various cells. It should be noted that the smaller size and depth of the P+ well of the additional cells causes a more accentuated curvature the field lines in the vicinity of these cells. As a result, as known by those skilled in the art, when the drain voltage continues to be increased with respect to the source voltage, breakdown first occurs where the field lines have the more accentuated curvature, i.e., in the vicinity of the P+ doped well region of the additional cells. Thus, a detection diode that breaks down shortly before the power transistor cells is constituted by the additional smaller cells.
Since the additional cells have substantially the same shape but are smaller in size than the cells of the power transistor, the difference between the breakdown voltages of these additional cells and the cells of the power transistor is well defined and depends only on the size ratio between the additional cells and the cells of the power transistor.
FIG. 4 illustrates the value of the breakdown voltage BV as a function of the overall size of the power transistor cells that, in the present example, are supposed to be square-shaped as viewed from above. It is assumed that the size of the active cells corresponds to a value SO and the size of the additional cell to a value Sx. A size difference of a few micrometers causes variations in the breakdown voltage of approximately 20%. The example of FIG. 4 corresponds to breakdown levels for a power component, in which the doping levels of the various layers are, for example, as follows;
region 11: >2 to 5×1018 atoms/cm3,
substrate 0: 2 to 8×1014 atoms/cm3,
P+ regions 5 and 45: 2 to 4×1018 atoms/cm3,
P wells 1 and 41: 2 to 4×1018 atoms/cm3,
N+ regions 2 and 42: 2 to 4×1019 atoms/cm3,
According to the present invention, it is possible to use one or more additional detection cells such as the detection cell illustrated in FIG. 3. The position of these cells with respect to the cells of the power transistor is selected by the circuit designers in order to reduce as much as possible the design task differences between a conventional component and a component including additional detection diodes according to the invention. The additional cells can, for example, form a row of cells intercalated among the numerous rows of cells of the power component. All the metallization contacts 43 of the additional cells are connected in parallel, with each source connected to a common terminal 50. The additional diodes according to the invention can, for example, then be connected in a circuit such as the circuit of FIG. 2, so as to cause the additional diodes to break down further to the occurrence of an overvoltage and before breakdown of the power transistor cells, thus providing a temporary conduction of the power transistor TP.
As is apparent to those skilled in the art, various modifications can be made to the above disclosed preferred embodiments, in particular regarding the number and the arrangement of the additional cells according to the invention and the use of detection diodes formed by these cells in a circuit for turning on a main transistor that can be, as above indicated, a VDMOS transistor, an IGBT-type transistor, or any component having an analogous operation and structure.
According to an alternative embodiment of the invention, it is possible to eliminate the N+ -type doped areas 42 within the P+ doped well regions of the additional cells since, in these additional cells, the function of these areas is not preponderant for the operation of the circuit. FIG. 5 shows similarly to FIG. 3 an embodiment of the invention in which areas 42 are eliminated in the additional cells. FIG. 6 illustrates an embodiment of the VDMOS transistor in which the P+ well region 45 of the additional cell has a smaller size and depth, at its deeper and more central portion, than the P+ well region of the plurality of identical cells.
Having thus described one particular embodiment of the invention, various alterations, modifications, and improvements will readily occur to those skilled in the art. Such alterations, modifications, and improvements are intended to be part of this disclosure, and are intended to be within the spirit and scope of the invention. Accordingly, the foregoing description is by way of example only and is not intended as limiting. The invention is limited only as defined in the following claims and the equivalents thereto.

Claims (5)

What is claimed is:
1. A VDMOS or IGBT-type power transistor, comprising:
a plurality of identical active cells formed in an upper surface of a semiconductor substrate doped with a first conductivity type, each active cell including:
a low doped well region of a second conductivity type and having a deeper and more highly doped central portion;
source diffusion regions substantially peripheral to and within the low doped well region and having a highly doped level of the first conductivity type, the source diffusion regions thereby forming peripheral regions within the low doped well region;
a second electrode contacting an upper surface of the central portion of the low doped well region and the source diffusion regions;
a control electrode disposed on top of an insulating layer which is disposed over the peripheral regions; end
a first main electrode formed on a lower surface of the substrate; and
at least one additional cell manufactured according to the same steps as the active cells and disposed in parallel between the first main electrode and the control electrode, the at least one additional cell having a smaller lateral sized low doped well region than the identical cells such that the at least one additional cell has an avalanche threshold lower than an avalanche threshold of the plurality of identical active cells.
2. A power transistor, comprising:
a plurality of identical cells formed in an upper surface of a semiconductor substrate doped with a first conductivity type, each identical cell including:
a low doped well region of a second conductivity type, the low doped well region having a deeper and more highly doped central portion;
source diffusion regions substantially peripheral to and within the low doped well region and having a highly doped level of the first conductivity type, the source diffusion regions thereby defining a peripheral region within the low doped well region;
a second electrode contacting an upper surface of the central portion of the low doped well region and the source diffusion regions;
a control electrode disposed on top of an insulating layer which is formed over the peripheral region of the low doped well region; and
a first main electrode formed on a lower surface of the semiconductor substrate;
at least one additional cell formed in the upper surface of the semiconductor substrate, the additional cell including:
a main electrode formed on the lower surface of the semiconductor substrate and coupled to the main electrode of the plurality of identical cells;
a low doped well region of a second conductivity type, the low doped well region having a deeper and more highly doped central portion and having a smaller area than the low doped well region of the plurality of identical cells;
a second electrode formed on an upper surface of the central portion of the low doped well region of the additional cell and which is coupled to the control electrode of the plurality of identical cells; and
a control electrode disposed on top of an insulating layer formed over a peripheral region of the low doped well region of the additional cell.
3. The VDMOS or IGBT-type power transistor as claimed in claim 1, wherein the at least one additional cell is turned on, in response to a voltage across the first main electrode and the second main electrode of the plurality of identical active cells, before the plurality of identical active cells reach an avalanche threshold.
4. The power transistor as claimed in claim 2, wherein the at least one additional cell is turned on, in response to a voltage across the first main electrode and the second main electrode of the plurality of identical cells, before the plurality of identical cells reach an avalanche threshold.
5. The power transistor as claimed in claim 2, wherein the at least one additional cell has an avalanche threshold lower than an avalanche threshold of the plurality of identical cells.
US08/157,362 1992-10-24 1993-11-23 Forward overvoltage protection circuit for a vertical semiconductor component Expired - Lifetime US5543645A (en)

Priority Applications (2)

Application Number Priority Date Filing Date Title
US08/479,511 US5563436A (en) 1992-11-24 1995-06-07 Forward overvoltage protection circuit for a vertical semiconductor component
US08/573,300 US5780895A (en) 1992-10-24 1995-12-15 Forward overvoltage protection circuit for a vertical semiconductor component

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
FR9214478 1992-11-24
FR9214478A FR2698486B1 (en) 1992-11-24 1992-11-24 Direct overvoltage protection structure for vertical semiconductor component.

Related Child Applications (2)

Application Number Title Priority Date Filing Date
US08/479,511 Division US5563436A (en) 1992-11-24 1995-06-07 Forward overvoltage protection circuit for a vertical semiconductor component
US08/573,300 Continuation US5780895A (en) 1992-10-24 1995-12-15 Forward overvoltage protection circuit for a vertical semiconductor component

Publications (1)

Publication Number Publication Date
US5543645A true US5543645A (en) 1996-08-06

Family

ID=9436115

Family Applications (3)

Application Number Title Priority Date Filing Date
US08/157,362 Expired - Lifetime US5543645A (en) 1992-10-24 1993-11-23 Forward overvoltage protection circuit for a vertical semiconductor component
US08/479,511 Expired - Lifetime US5563436A (en) 1992-11-24 1995-06-07 Forward overvoltage protection circuit for a vertical semiconductor component
US08/573,300 Expired - Lifetime US5780895A (en) 1992-10-24 1995-12-15 Forward overvoltage protection circuit for a vertical semiconductor component

Family Applications After (2)

Application Number Title Priority Date Filing Date
US08/479,511 Expired - Lifetime US5563436A (en) 1992-11-24 1995-06-07 Forward overvoltage protection circuit for a vertical semiconductor component
US08/573,300 Expired - Lifetime US5780895A (en) 1992-10-24 1995-12-15 Forward overvoltage protection circuit for a vertical semiconductor component

Country Status (5)

Country Link
US (3) US5543645A (en)
EP (1) EP0599745B1 (en)
JP (1) JP3418436B2 (en)
DE (1) DE69330455T2 (en)
FR (1) FR2698486B1 (en)

Cited By (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5780895A (en) * 1992-10-24 1998-07-14 Sgs-Thomson Microelectronics S.A. Forward overvoltage protection circuit for a vertical semiconductor component
EP0881682A1 (en) * 1997-05-28 1998-12-02 STMicroelectronics S.A. Overvoltage protection for an integrated MOS power transmission
US6078077A (en) * 1996-06-12 2000-06-20 Intersil Corporation Power device
US6369425B1 (en) * 1994-07-04 2002-04-09 Sgs-Thomson Microelecttronica S.R.L. High-density power device
US20060163569A1 (en) * 2005-01-13 2006-07-27 Samsung Electronics Co., Ltd. Test structure of semiconductor device
US8932233B2 (en) 2004-05-21 2015-01-13 Devicor Medical Products, Inc. MRI biopsy device
US9638770B2 (en) 2004-05-21 2017-05-02 Devicor Medical Products, Inc. MRI biopsy apparatus incorporating an imageable penetrating portion
US9795365B2 (en) 2004-05-21 2017-10-24 Devicor Medical Products, Inc. MRI biopsy apparatus incorporating a sleeve and multi-function obturator

Families Citing this family (18)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP3216743B2 (en) * 1993-04-22 2001-10-09 富士電機株式会社 Protection diode for transistor
US5798554A (en) * 1995-02-24 1998-08-25 Consorzio Per La Ricerca Sulla Microelettronica Nel Mezzogiorno MOS-technology power device integrated structure and manufacturing process thereof
US5847429A (en) * 1995-07-31 1998-12-08 Integrated Device Technology, Inc. Multiple node ESD devices
EP0768714B1 (en) * 1995-10-09 2003-09-17 Consorzio per la Ricerca sulla Microelettronica nel Mezzogiorno - CoRiMMe Construction method for power devices with deep edge ring
EP0772242B1 (en) * 1995-10-30 2006-04-05 STMicroelectronics S.r.l. Single feature size MOS technology power device
EP0772241B1 (en) * 1995-10-30 2004-06-09 STMicroelectronics S.r.l. High density MOS technology power device
US6228719B1 (en) 1995-11-06 2001-05-08 Stmicroelectronics S.R.L. MOS technology power device with low output resistance and low capacitance, and related manufacturing process
EP0782201B1 (en) * 1995-12-28 2000-08-30 STMicroelectronics S.r.l. MOS-technology power device integrated structure
US5811338A (en) * 1996-08-09 1998-09-22 Micron Technology, Inc. Method of making an asymmetric transistor
FR2764735B1 (en) * 1997-06-17 1999-08-27 Sgs Thomson Microelectronics PROTECTION OF THE LOGIC BOX OF A COMPONENT INCLUDING AN INTEGRATED POWER MOS TRANSISTOR
US6781804B1 (en) 1997-06-17 2004-08-24 Sgs-Thomson Microelectronics S.A. Protection of the logic well of a component including an integrated MOS power transistor
EP0961325B1 (en) 1998-05-26 2008-05-07 STMicroelectronics S.r.l. High integration density MOS technology power device
FR2791193B1 (en) * 1999-03-16 2004-07-09 St Microelectronics Sa METHOD FOR CONTROLLING THE OPERATION OF A CAPACITIVE CHARGE PUMP AND CORRESPONDING CAPACITIVE CHARGE PUMP DEVICE
DE19918028A1 (en) * 1999-04-21 2000-11-02 Siemens Ag Semiconductor device
JP2001267431A (en) * 2000-03-17 2001-09-28 Nec Corp Semiconductor integrated circuit device and method of fabrication
DE602005016156D1 (en) * 2005-01-07 2009-10-01 Ami Semiconductor Belgium Bvba Hybrid ESD clamp
DE102006047243A1 (en) * 2006-05-15 2007-11-22 Infineon Technologies Ag On-board supply system for use in motor vehicle, has field-effect-controlled power transistor applying supply voltage of system to load by logic circuit, where power transistor is in form of lower reverse voltage class
US8093713B2 (en) * 2007-02-09 2012-01-10 Infineon Technologies Ag Module with silicon-based layer

Citations (12)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
DE3540433A1 (en) * 1984-11-20 1986-05-22 Mitsubishi Denki K.K., Tokio/Tokyo Integrated MOSFET component
JPS61137368A (en) * 1984-12-10 1986-06-25 Hitachi Ltd Semiconductor device
JPS61296770A (en) * 1985-06-25 1986-12-27 Nec Corp Insulated gate field effect type semiconductor device
JPS62144357A (en) * 1985-12-19 1987-06-27 Fuji Electric Co Ltd Semiconductor device for switching
JPH02128474A (en) * 1988-11-08 1990-05-16 Nec Corp Field effect transistor
JPH0397269A (en) * 1989-09-11 1991-04-23 Fuji Electric Co Ltd Conductivity modulation type mosfet provided with built-in current limiting circuit
JPH03105977A (en) * 1989-09-20 1991-05-02 Hitachi Ltd Semiconductor device
US5045902A (en) * 1989-07-17 1991-09-03 Sgs-Thomson Microelectronics S.A. VDMOS/logic integrated circuit comprising a vertical depleted MOS transistor and a zener diode and a method of making same
JPH04132266A (en) * 1990-09-21 1992-05-06 Fuji Electric Co Ltd Semiconductor device
US5119162A (en) * 1989-02-10 1992-06-02 Texas Instruments Incorporated Integrated power DMOS circuit with protection diode
US5136349A (en) * 1989-08-30 1992-08-04 Siliconix Incorporated Closed cell transistor with built-in voltage clamp
US5296723A (en) * 1991-07-12 1994-03-22 Matsushita Electric Works, Ltd. Low output capacitance, double-diffused field effect transistor

Family Cites Families (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS54112179A (en) * 1978-02-23 1979-09-01 Sony Corp Semiconductor device
JPH0685441B2 (en) * 1986-06-18 1994-10-26 日産自動車株式会社 Semiconductor device
IT1213411B (en) * 1986-12-17 1989-12-20 Sgs Microelettronica Spa POWER MOS STRUCTURE WITH PROTECTION DEVICE AGAINST OVERVOLTAGE AND PROCESS FOR LASUA MANUFACTURE.
JP2508826B2 (en) * 1987-11-24 1996-06-19 日本電気株式会社 Semiconductor device
JPH03156977A (en) * 1989-11-15 1991-07-04 Sanyo Electric Co Ltd Vertical mosfet
JPH03229469A (en) * 1990-02-05 1991-10-11 Matsushita Electron Corp Vertical mos field effect transistor
JP2692350B2 (en) * 1990-04-02 1997-12-17 富士電機株式会社 MOS type semiconductor device
JP3064457B2 (en) * 1991-03-08 2000-07-12 関西日本電気株式会社 Switch circuit and gate voltage clamp type semiconductor device
JP3111576B2 (en) * 1992-01-06 2000-11-27 富士電機株式会社 Semiconductor device
GB9207849D0 (en) * 1992-04-09 1992-05-27 Philips Electronics Uk Ltd A semiconductor device
FR2698486B1 (en) * 1992-11-24 1995-03-10 Sgs Thomson Microelectronics Direct overvoltage protection structure for vertical semiconductor component.

Patent Citations (12)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
DE3540433A1 (en) * 1984-11-20 1986-05-22 Mitsubishi Denki K.K., Tokio/Tokyo Integrated MOSFET component
JPS61137368A (en) * 1984-12-10 1986-06-25 Hitachi Ltd Semiconductor device
JPS61296770A (en) * 1985-06-25 1986-12-27 Nec Corp Insulated gate field effect type semiconductor device
JPS62144357A (en) * 1985-12-19 1987-06-27 Fuji Electric Co Ltd Semiconductor device for switching
JPH02128474A (en) * 1988-11-08 1990-05-16 Nec Corp Field effect transistor
US5119162A (en) * 1989-02-10 1992-06-02 Texas Instruments Incorporated Integrated power DMOS circuit with protection diode
US5045902A (en) * 1989-07-17 1991-09-03 Sgs-Thomson Microelectronics S.A. VDMOS/logic integrated circuit comprising a vertical depleted MOS transistor and a zener diode and a method of making same
US5136349A (en) * 1989-08-30 1992-08-04 Siliconix Incorporated Closed cell transistor with built-in voltage clamp
JPH0397269A (en) * 1989-09-11 1991-04-23 Fuji Electric Co Ltd Conductivity modulation type mosfet provided with built-in current limiting circuit
JPH03105977A (en) * 1989-09-20 1991-05-02 Hitachi Ltd Semiconductor device
JPH04132266A (en) * 1990-09-21 1992-05-06 Fuji Electric Co Ltd Semiconductor device
US5296723A (en) * 1991-07-12 1994-03-22 Matsushita Electric Works, Ltd. Low output capacitance, double-diffused field effect transistor

Non-Patent Citations (2)

* Cited by examiner, † Cited by third party
Title
Patent Abstracts of Japan, vol. 14, No. 362, (E 960), Aug. 6, 1990 & JP A 02 128 474 (NEC), May 16, 1990. *
Patent Abstracts of Japan, vol. 14, No. 362, (E-960), Aug. 6, 1990 & JP-4-21 28 474 (NEC), May 16, 1990.

Cited By (13)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5780895A (en) * 1992-10-24 1998-07-14 Sgs-Thomson Microelectronics S.A. Forward overvoltage protection circuit for a vertical semiconductor component
US6369425B1 (en) * 1994-07-04 2002-04-09 Sgs-Thomson Microelecttronica S.R.L. High-density power device
US6078077A (en) * 1996-06-12 2000-06-20 Intersil Corporation Power device
US6236083B1 (en) 1996-06-12 2001-05-22 Intersil Corporation Power device
US6054740A (en) * 1997-05-28 2000-04-25 Stmicroelectronics S.A. Protection against overvoltages of an integrated MOS power transistor
FR2764136A1 (en) * 1997-05-28 1998-12-04 Sgs Thomson Microelectronics PROTECTION AGAINST OVERVOLTAGES OF AN INTEGRATED POWER MOS TRANSISTOR
EP0881682A1 (en) * 1997-05-28 1998-12-02 STMicroelectronics S.A. Overvoltage protection for an integrated MOS power transmission
US8932233B2 (en) 2004-05-21 2015-01-13 Devicor Medical Products, Inc. MRI biopsy device
US9392999B2 (en) 2004-05-21 2016-07-19 Devicor Medical Products, Inc. MRI biopsy device
US9504453B2 (en) 2004-05-21 2016-11-29 Devicor Medical Products, Inc. MRI biopsy device
US9638770B2 (en) 2004-05-21 2017-05-02 Devicor Medical Products, Inc. MRI biopsy apparatus incorporating an imageable penetrating portion
US9795365B2 (en) 2004-05-21 2017-10-24 Devicor Medical Products, Inc. MRI biopsy apparatus incorporating a sleeve and multi-function obturator
US20060163569A1 (en) * 2005-01-13 2006-07-27 Samsung Electronics Co., Ltd. Test structure of semiconductor device

Also Published As

Publication number Publication date
DE69330455D1 (en) 2001-08-23
US5780895A (en) 1998-07-14
DE69330455T2 (en) 2002-04-18
JP3418436B2 (en) 2003-06-23
EP0599745B1 (en) 2001-07-18
US5563436A (en) 1996-10-08
FR2698486B1 (en) 1995-03-10
EP0599745A1 (en) 1994-06-01
JPH06224436A (en) 1994-08-12
FR2698486A1 (en) 1994-05-27

Similar Documents

Publication Publication Date Title
US5543645A (en) Forward overvoltage protection circuit for a vertical semiconductor component
US5079608A (en) Power MOSFET transistor circuit with active clamp
US4994904A (en) MOSFET having drain voltage detection function
US6919603B2 (en) Efficient protection structure for reverse pin-to-pin electrostatic discharge
US6936866B2 (en) Semiconductor component
US5426320A (en) Integrated structure protection device for protecting logic-level power MOS devices against electro-static discharges
US5191395A (en) Mos type semiconductor device with means to prevent parasitic bipolar transistor
US5932916A (en) Electrostatic discharge protection circuit
US4024564A (en) Semiconductor device having at least one PN junction and channel stopper surrounder by a protecture conducting layer
US5204988A (en) Mos semiconductor device having a surge protecting element
US5221850A (en) Conductivity-modulating mosfet
US5432371A (en) Monolithically integrated circuit
US5844280A (en) Device for protecting a semiconductor circuit
US5675469A (en) Integrated circuit with electrostatic discharge (ESD) protection and ESD protection circuit
EP0242383B1 (en) Protection of igfet integrated circuits from electrostatic discharge
US6348724B1 (en) Semiconductor device with ESD protection
US5530271A (en) Integrated structure active clamp for the protection of power semiconductor devices against overvoltages
US11227949B2 (en) Power semiconductor devices with low specific on-resistance
US11296071B2 (en) Device of protection against electrostatic discharges
JPH07122712A (en) Semiconductor device
US6680493B1 (en) ESD protective transistor
US5729044A (en) Protection diode for a vertical semiconductor component
US6144066A (en) Protection of the logic well of a component including an integrated MOS power transistor
US5373179A (en) Protective device for semiconductor IC
EP0606667A1 (en) Semiconductor device with an integrated circuit provided with over voltage protection means

Legal Events

Date Code Title Description
AS Assignment

Owner name: SGS-THOMSON MICROELECTRONICS S.A., FRANCE

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:BARRET, JEAN;QUESSADA, DANIEL;REEL/FRAME:006836/0727;SIGNING DATES FROM 19931227 TO 19931228

STCF Information on status: patent grant

Free format text: PATENTED CASE

FPAY Fee payment

Year of fee payment: 4

FPAY Fee payment

Year of fee payment: 8

FEPP Fee payment procedure

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

FPAY Fee payment

Year of fee payment: 12