US4729006A - Sidewall spacers for CMOS circuit stress relief/isolation and method for making - Google Patents

Sidewall spacers for CMOS circuit stress relief/isolation and method for making Download PDF

Info

Publication number
US4729006A
US4729006A US06/840,180 US84018086A US4729006A US 4729006 A US4729006 A US 4729006A US 84018086 A US84018086 A US 84018086A US 4729006 A US4729006 A US 4729006A
Authority
US
United States
Prior art keywords
sidewalls
mesas
sidewall spacers
channel
trenches
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Fee Related
Application number
US06/840,180
Inventor
Anthony J. Dally
Seiki Ogura
Jacob Riseman
Nivo Rovedo
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
International Business Machines Corp
Original Assignee
International Business Machines Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by International Business Machines Corp filed Critical International Business Machines Corp
Assigned to INTERNATIONAL BUSINESS MACHINES CORPORATION, A CORP. OF NEW YORK reassignment INTERNATIONAL BUSINESS MACHINES CORPORATION, A CORP. OF NEW YORK ASSIGNMENT OF ASSIGNORS INTEREST. Assignors: RISEMAN, JACOB, DALLY, ANTHONY J., OGURA, SEIKI, ROVEDO, NIVO
Priority to US06/840,180 priority Critical patent/US4729006A/en
Priority to JP62002007A priority patent/JPH0680724B2/en
Priority to DE87100962T priority patent/DE3784958T2/en
Priority to EP87100962A priority patent/EP0242506B1/en
Priority to CA000529768A priority patent/CA1245373A/en
Priority to BR8700839A priority patent/BR8700839A/en
Priority to AU69959/87A priority patent/AU579764B2/en
Publication of US4729006A publication Critical patent/US4729006A/en
Application granted granted Critical
Anticipated expiration legal-status Critical
Expired - Fee Related legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/76Making of isolation regions between components
    • H01L21/762Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers
    • H01L21/76224Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using trench refilling with dielectric materials

Definitions

  • the present invention relates to a method for forming fully recessed isolation regions in a semiconductor for the manufacture of CMOS integrated circuits, and the resulting fully isolated semiconductor structure.
  • CMOS integrated circuits In CMOS integrated circuits, a fully recessed oxide (ROX) type of isolation around active devices, in which the field oxide surface is approximately flush with the active Si device area surface, is desirable for several reasons.
  • ROX fully recessed oxide
  • the wafer surface resulting from the use of such a full ROX isolation is flat. Accordingly, there are no topography-related problems with the design or with later process steps.
  • the fully recessed, field oxide if deep enough, prevents latch-up in the CMOS circuits.
  • a significant problem with the use of fully recessed oxide type isolation is that the oxide isolation has a tendency to develop stress cracks.
  • the expansion coefficient for the oxide is generally different from that of the silicon mesas containing the active devices.
  • a TEOS isolation region has a lower coefficient of expansion than silicon and will attempt to expand more than a silicon mesa upon heating.
  • stress will be built into the TEOS film for large areas of the TEOS.
  • This built-in stress in the TEOS isolation layer can be quite substantial and can lead to stress cracks. These stress cracks permit contaminants to flow down into the device during subsequent chip processing steps thus causing chip failure.
  • the propensity of the chip for developing stress cracks in the oxide isolation region is significantly increased as the depth of the mesa trench adjacent to the mesa is increased. However, it is desirable to increase the depth of this trench and thus the length of the mesa sidewalls in order to increase the length of the electrical path that would have to be formed via surface inversion in order to obtain an electrical short between adjacent mesas. This trench deepening and sidewall lengthening is severely inhibited by the above described stress cracks that form in the oxide isolation region.
  • the above-referenced surface inversion i.e., inversion of the layer conductivity
  • inversion of the layer conductivity is a problem especially prevalent in devices using fully recessed oxide isolation. It tends to occur at the edges of channel devices which have the same doping conductivity as the underlying substrate and which are in adjacency with the isolation regions, and can be expected when the doping level for the devices is not sufficiently high.
  • surface inversion to an N conductivity type can occur in the P-mesa edges adjacent to the fully recessed oxide.
  • This surface inversion provides a current path from one N+ doped source or drain region of the N-channel device, along the inverted edge of the P- mesa, under the poly Si or metal gate, to the other N+ diffusion to cause an electrical short circuit.
  • the substrate doping is not high enough, it can leak charges to another device's diffusion.
  • Surface inversion is caused by a number of factors. First, there are typically increased surface states at the interface between an SiO 2 isolation region and Si mesa sidewalls. These extra surface states can capture charges and thus lower the threshold for surface inversion. A second factor leading to surface inversion is the prevalence of contaminants in the SiO 2 isolation region. Another cause of surface inversion is the difference between the work functions of the SiO 2 isolation region and the Si mesas and substrate (due to differences in the Fermi levels of these materials). This work function difference causes a rearrangement of charge at the SiO 2 -mesa interface which will make the mesa sidewall interface susceptible to depletion and inversion.
  • SiO 2 isolation regions are insulating, designers utilize the surface above those regions to run wiring lines for adjacent CMOS circuits. It is possible for the electric fields caused by the current running in these wiring lines to cause surface inversions on the bottoms of the trenches and on the sidewalls of the mesas which are adjacent to the SiO 2 isolation regions.
  • a P+ type doping layer is typically added to the mesa sidewall.
  • doping this mesa sidewall is very difficult because the surface is approximately vertical.
  • the doping technique utilized is normally by means of ion implantation with a beam of electrons impinging on the device at almost vertical incidence.
  • the sidewall In order to facilitate this ion implantation of the mesa sidewall, the sidewall must be angled to some significant degree, i.e., on the order of 45°.
  • a typical example of such mesa sidewall angling in order to facilitate the formation of the sidewall doped regions is shown in U.S. Pat. No. 4,054,895 by W. B. Ham.
  • the edge regions of a mesa containing an N channel IGFET are selectively doped in order to form P+ doping areas along the sidewalls to prevent inversion.
  • angled mesa sidewall provides a significant disadvantage because it forces the various mesas to be spread out further than would normally be the case with vertical mesa sidewalls. Accordingly, such angled mesa sidewalls have an adverse impact on the device density possible for a given CMOS chip. Additionally, ion implantation onto an angled surface has a low efficiency. Finally, forming the angled surface is not simple; typically requiring carefully controlled anisotropic wet etches.
  • the invention as claimed is intended to remedy the above described drawbacks. It solves the problem of stress cracks forming in the fully recessed oxide isolation regions while simultaneously permitting the formation of channel stops by means of diffusion into the mesa sidewalls.
  • the invention comprises a method for forming fully isolated semiconductor regions for the manufacture of CMOS integrated circuits, comprising the steps of forming trenches in designated areas of a semiconductor substrate having a first conductivity type, the trenches having a bottom, corners, and substantially vertical sidewalls, wherein the sidewalls form the walls of mesas with the mesas having top surfaces; forming sidewall spacers, comprised of an insulating material doped to have a low viscosity with a dopant of the first conductivity type, only on selected sidewalls which form mesas which have been designated to have channel devices formed therein of the opposite conductivity to the first conductivity type, and on a portion of the trenched bottom adjacent to the selected sidewalls; filling the trenches with an insulator material having a viscosity greater than the viscosity of the sidewall spacer material; and heating the structure until the sidewall spacer dopant diffuses from the sidewall spacer into the mesa walls to form channel stops in the
  • the sidewall spacer forming step comprises the steps of forming a first insulator layer on the sidewalls and bottoms of the trenches with a thickness sufficiently thin so that dopant diffusion can take place through the thin first insulator layer; and forming a second insulator layer including the dopant of the first conductivity type only on the first insulator layer formed on the selected trench sidewalls and on the portion of the trench bottoms adjacent to the selected trench sidewalls.
  • the substrate is P+ silicon and the dopant utilized for the second insulator layer is boron. It is preferred that this second insulator layer be of borosilicate glass with a boron doping concentration of 2-15 wt %.
  • the trench filling step will comprise the steps of growing a thin layer of SiO 2 in the trenches; filling the trenches with TEOS; and then planarizing the top surface of the mesas to remove any TEOS from above the mesa top surface.
  • the present invention also encompasses the device resulting from the above method.
  • the advantages offered by the present invention are that the relief of mechanical stress permits significantly deeper oxide isolation regions without the typically attendant stress cracking.
  • the deeper trenches are advantageous for preventing leakage.
  • the present invention permits the formation of vertical mesa sidewalls, thereby facilitating greater device density on the CMOS chips.
  • FIG. 1 is a cross-sectional view of an embodiment of the CMOS semiconductor regions of the present invention.
  • FIG. 2A-2E are cross-sectional views illustrating various steps in the method of forming the semiconductor region shown in FIG. 1.
  • FIG. 1 the fully isolated semiconductor regions utilized for the manufacture of CMOS integrated circuits are shown in FIG. 1. It should be noted at the outset that FIG. 1 and the following figures are not drawn to scale in order to facilitate the description and explanation of the present invention. It should also be noted that although FIG. 1 and following figures include specific conductivity type designations therein, these conductivity type designations are provided for explanation only, and there is no intent to limit the present invention to the conductivity types set forth in the Figures.
  • the device comprises a substrate 10 of doped semiconductor of a first conductivity type with an epitaxially grown semiconductor layer of the same conductivity but lower concentration on top of it, and a plurality of trenches 11, 12 and 13 formed in designated areas of the substrate 10.
  • the trench 11 has a sidewall 17 showing in FIG. 1.
  • the trench 12 has sidewalls 18 and 20 showing in FIG. 1.
  • the trench 13 has a sidewall 21 showing in FIG. 1. It can be seen that the sidewalls 17, 18, 20 and 21 are substantially vertical and form the walls of mesas 22 and 24. Both mesas 22 and 24 have top surfaces 26.
  • Sidewall spacers 30 are disposed only on selected sidewalls which form mesas which have been designated as mesas wherein channel devices of the opposite conductivity type to the first conductivity type are to be formed and also on a portion of the trench bottom adjacent to the selected sidewalls.
  • the mesa 24 has been designated to have a channel device with a conductivity type opposite to the first conductivity type for the substrate 10.
  • the substrate 10 may be doped with a P+ conductivity type. Accordingly, the designated mesa 24 will have an N channel device formed therein.
  • These sidewall spacers 30 are comprised of an insulating material doped to have a low viscosity with a dopant having the first conductivity type.
  • This insulator material may be a form of doped glass.
  • glass within the context of this description, includes those materials which typically exhibit only short-term ordering. It is intended to exclude the true crystalline substances which are the semiconductor materials commonly used in active electronic devices.
  • Doped glasses typically have a viscosity in excess of about 10 8 poise at 800° C. temperature. They are generally characterized by: (1) the existence of a single phase; (2) gradual softening and subsequent melting with increasing temperature, rather than sharp melting characteristics; (3) and the absence of crystalline X-ray diffraction peaks. In this example, borosilicate glass with a viscosity of approximately 10 8 poise at 800° C. may be utilized.
  • An insulator material 32 with a viscosity greater than the viscosity of the doped sidewall spacer material is disposed to fill the trenches up to the top surface 26 of the mesas 22 and 24.
  • SiO 2 formed from TEOS may be used as the insulator material 32.
  • SiO 2 requires 1600° C. to achieve a viscosity of 10 8 poise. Gittus, J. H. Creep, Visco-elasticity and Creep Fracture in Solids, Halsted Press, 1975, P. 438.
  • Channel stops 40 and 42 of the first conductivity type are formed in the selected sidewalls of the designated mesas by means of the diffusion of the dopant of the first conductivity type from the sidewall spacers 30 into the selected sidewalls 20 and 21 for the mesa 24. This diffusion of the dopant from the sidewall spacers is facilitated by a heating step to be described later.
  • a P dopant is utilized in the sidewall spacers 30.
  • the channel stop layer formed in the mesa sidewalls 20 and 21 comprises P doped layers 40 and 42.
  • the sidewall spacers comprise a first thin insulator layer 44 disposed on the selected sidewalls 20 and 21 and on portions of the trench bottoms adjacent to the selected sidewalls and having a thickness sufficiently thin so that dopant diffusion takes place therethrough upon heating.
  • a second insulator layer 46 including the dopant of the first conductivity type is disposed only on the first insulator layer 44.
  • the second insulator layer 46 comprises borosilicate glass doped to 2-15 weight percent (wt %) with a preferred doping of 10 wt %.
  • the sidewall spacers 30 shown in FIG. 1 reduce the occurrence of cracks in the insulator material filling the trenches by relieving internal mechanical stress therein, thereby permitting deeper trenches.
  • the sidewall trenches 30 also permit the formation of channel stops 40 and 42 via diffusion, thereby permitting the mesa sidewalls 20 and 21 to be substantially vertical. Typically these trench sidewalls form an angle from the trench bottom in the range of 80° to 93°.
  • a semiconductor substrate having a distinct conductivity type is preferred.
  • Such semiconductor substrates having a specific conductivity type can be biased to thereby adjust the threshold for the FETs formed therein.
  • the semiconductor substrates are highly doped in order to evenly distribute the biased voltage across the substrate. Such higher doping decreases the potential for latch-up by reducing the gain of any parasitic bipolar transistors.
  • semiconductor substrates having a high conductivity type decrease the soft error rate in devices fabricated on them. Soft errors are caused by alpha radiation which generate electron-hole pairs. These electrons and holes are collected at a diffusion region thereby reducing the charge at the diffusion region. By increasing the doping in the substrate, this increases the recombination rate in the material so that it is unlikely that such generated electron-hole pairs will reach the node for the device.
  • the substrates may have either a P or N conductivity with P+ or N+ conductivity being preferred.
  • this semiconductor wafer 10 be silicon, however, other semiconductor materials such a germanium, may be utilized.
  • a silicon wafer substrate 10 with a P+ type conductivity type is chosen.
  • This silicon wafer substrate 10 is of single crystal P+ silicon and has an orientation most likely of [100].
  • this silicon wafer substrate 10 will have a thickness of approximately 15 mil and a carrier concentration of about 1 ⁇ 10 21 cm -3 .
  • the substrate should have a doped epitaxial layer disposed thereover. In the example shown in FIG.
  • an epitaxial layer of single-crystal P- silicon is epitaxially grown on a polished top surface preferably substantially parallel to the [100] crystallographic plane of the substrate.
  • the single-crystal P- silicon is grown on the substrate surface, by way of example, with a [100] orientation by either liquid crystal epitaxy or by pyrolysis of silane at about 960° C. in H 2 .
  • this P- epi-layer is grown to a thickness of approximately 1-3 microns with a carrier concentration of about 10 14 cm -3 -10 16 atoms cm -3 .
  • the substrate 10 may be purchased with a P- epi-layer already grown thereon.
  • the first step in the present method for forming the fully isolated semiconductor regions comprises forming trenches 11, 12 and 13 in designated areas of the doped epi-layer of the semiconductor substrate 10, with the trenches having substantially vertical sidewalls 20 and 21.
  • These trenches 12 are formed by directionally etching the top surface of the doped silicon epi-layer of the substrate 10 in the designated areas by means of photolithographic techniques.
  • photolithographic techniques are well known in the art and include, by way of example, disposing an insulator of SiO 2 or some other etch-resistant material on the top surface of the silicon substrate 10.
  • This layer may be deposited or grown by any means known in the art, such as by oxidizing the semiconductor layer at 900° C. in steam or at 940° C. in wet oxygen.
  • this insulating layer of SiO 2 is removed by using a photo resist layer selectively exposed to UV radiation and then developed chemically to act as a mask for the SiO 2 , which is etched with a buffered hydrofluoridic acid solution, for example, leaving a remaining portion of the SiO 2 layer above the silicon surface where the mesas are to be formed. Then the directional etch is utilized in order to form the trenches with the vertical sidewalls 20 and 21.
  • Typical chemical directional etches are SF 6 CClF 2 in a plasma form. These etches etch mostly in one direction in a reactive ion etch mode and do not undercut the remaining mesas left in the substrate 10.
  • the P- epi-layer is directionally etched down to the original P+ substrate, i.e., to a depth of 1-3 microns or less, since subsequent hot steps move the P+/P- interface toward the surface of the substrate by diffusion.
  • the width of the trenches 11, 12, and 13 may be approximately 1 micron, with the width of the mesas 22 and 24 being approximately 2.5 microns.
  • the actual trench and mesa widths vary depending on the application and the desired device density on the chip.
  • a thin first insulator layer 44 is grown on the sidewalls and bottom of the trenches with a thickness sufficiently thin so that dopant diffusion can take place through this first insulator layer 44.
  • a layer 44 of SiO 2 is grown up to approximately 1000 ⁇ over the wafer substrate 10.
  • the grown SiO 2 layer 44 is desirable because it provides a good interface covering layer for sealing the surface of the silicon substrate 10. Again, this SiO 2 layer can be grown in dry oxygen or in steam, e.g., at 900° C.
  • the grown SiO 2 layer 44 has a minimal amount of contamination and thus will not provide any appreciable contamination to the surface of the silicon substrate 10. It should be noted that the SiO 2 grown layer is almost free of pin holes and contaminants. Additionally, this grown SiO 2 layer provides a more solid oxide. This is in contrast to deposited SiO 2 layers which are typically less clean and are susceptible to pin hole defects.
  • the next step in the present method is the forming of sidewall spacers 30 as shown in FIG. 2B.
  • These sidewall spacers are comprised of an insulating material doped to have a low viscosity with a dopant of the first conductivity type, disposed only on selected sidewalls which form mesas which have been designated to have channel devices formed therein of the opposite conductivity to the first conductivity type, and also to be deposited on a portion of the trench bottoms 14 adjacent to the selected sidewalls.
  • One purpose is to provide stress relief for the layer of insulating material to be used to fill the trenches 11, 12, and 13.
  • This stress relief function requires that the doped sidewall spacer material have a lower viscosity than the material that is to be used to fill the trenches 11, 12, and 13. This lower viscosity requirement permits the filling material in the trench 12 to expand, i.e., the sidewall spacers 30 act as cushions which will accommodate the pressure.
  • the second function of the sidewall spacers 30 is to provide a dopant with a conductivity of the first conductivity type, i.e., the conductivity type used in the substrate 10, in order to provide a doping diffusion source for forming the channel stops 40 and 42 in the vertical sidewalls 20 and 21 of the mesa 24.
  • these doped channel stops prevent the surface inversion of the vertical sidewalls 20 and 21, thereby preventing leakage between adjacent mesas.
  • the final function of the sidewall spacers 30 is that they should be insulators in order to prevent shorting of the mesas.
  • silicate glass which is doped either N+ or P+, i.e., to a doping of 10 17 -10 19 atoms/cm 3 , depending on the conductivity type of the substrate 10.
  • the doping of the silicate glass should be to a doping concentration of 2-15 wt % (10 wt % is preferred) in order to realize a sidewall spacer viscosity in the range of 10 4 -10 8 poises at 600° C. -1000° C. (10 8 poise at 800° C. is preferred).
  • the silicate glass has a low viscosity relative to such typical trench filler materials as TEOS, and also has the ability to withstand semiconductor process temperatures of on the order of 800° C.
  • An alternative to silicate glass is polysilicon.
  • the dopant utilized in the material of the sidewall spacers 30 depends on the conductivity type of the substrate 10.
  • typical dopants would be phosphorous, As or Sb.
  • the material for the sidewall spacers 30 would be phosphor silicate glass, for example, which would provide the required dopant to implement N+ channel stop regions in the sidewalls of the mesa 24.
  • a P conductivity dopant should be utilized such as boron, indium, gallium, or aluminum.
  • the material for the sidewall spacers 30 is borosilicate glass.
  • the borosilicate sidewall spacers 30 of the type shown in FIG. 1 may be formed by depositing on the substrate 10 a layer of borosilicate glass (BSG) to a thickness of on the order of 2000-3500 angstroms, with a 3000 angstrom thickness being preferred.
  • BSG borosilicate glass
  • Typical deposition parameters for BSG are a deposition pressure of 1 Torr, a temperature of 700°-800° C., in triethylborate and TEOS.
  • the doping for the BSG should be in the range of 2-15 wt % of boron with 10 wt % being preferred.
  • the next step in forming the sidewall spacers is to utilize a directional etch of the type described previously (e.g., CF 4 plus H 2 in vacuum) in order to remove the borosilicate sidewall spacer material from the horizontal regions comprising the mesa top surfaces 26 and the majority of the bottom surfaces 14 of the trenches. Because a directional etch is utilized, the sidewall spacer material will be left on the sidewalls 20 and 21 and 17 and 18 as shown in FIG. 2B.
  • a directional etch of the type described previously (e.g., CF 4 plus H 2 in vacuum) in order to remove the borosilicate sidewall spacer material from the horizontal regions comprising the mesa top surfaces 26 and the majority of the bottom surfaces 14 of the trenches. Because a directional etch is utilized, the sidewall spacer material will be left on the sidewalls 20 and 21 and 17 and 18 as shown in FIG. 2B.
  • P doped sidewall spacers 30 are desirable for forming channel stops in N channel mesas 24, such P doped sidewall spacers 30 are undesirable for P-channel mesas such as mesa 22.
  • P doped sidewall spacers 30 would act to form P+ channel stops along the sidewalls of these P-channel mesas and would thus act to short the P+ source and drain regions of the P-channel devices to the P+ substrate 10. Accordingly, the next step in forming the sidewall spacers 30 is to remove those spacers from around the P-channel device mesas, where P+ channel stops are not desired.
  • a block mask 50 of resist may be formed around the desired sidewall spacers 30 adjacent to the mesa 24. This removal step is shown in FIG. 2C.
  • a resist layer may be applied to the device and then the desired portions exposed to UV light, and removed in a developer solution.
  • a typical spacer removal etch such as BHF acid can be utilized to etch the undesirable spacers 30 from around the mesa 22. This BHF acid will not etch the resist block mask 50.
  • this N well implant step is accomplished by means of ion implantation into the mesa 22 of a standard N doping material such as phosphorous, As, or Sb to a doping level of on the order 10 16 -10 17 atoms/cm 3 .
  • the N type dopant from the ion implantation that lands in the trench bottoms 14 has a minimal effect on the conductivity of this surface bottom 14 because the background doping of the substrate is highly doped P+.
  • the ion implantation of the N dopant will effectively convert the P- epi mesa 22 to an N- conductivity.
  • the resist block mask 50 must then be removed. This removal step may be accomplished via a standard etching step such as, by way of example, with a wet chemical etch of hot H 2 SO 4 and HNO 3 at 100° C., or by dry etching in O 2 plasma.
  • a standard etching step such as, by way of example, with a wet chemical etch of hot H 2 SO 4 and HNO 3 at 100° C., or by dry etching in O 2 plasma.
  • the next step in the method is the filling of the trenches 12 with an insulator material.
  • This trench filling step is shown in FIG. 2D and may be accomplished simply by filling the trenches 12 with a standard insulator material such as SiO 2 derived from TEOS.
  • a thermal layer of SiO 2 is first grown in the trenches and on the top of the mesas.
  • This SiO 2 film is generally grown to a thickness of on the order of 500 ⁇ .
  • the purpose of the SiO 2 film 52 is to provide a clean solid interface of SiO 2 with the substrate 10 which is free of pin holes. This film, of course, does not grow on the borosilicate glass, but only on the exposed silicon.
  • the bulk insulating material layer 32 is deposited over the entire wafer.
  • insulating materials which may be utilized for the trench filler layer 32, with SiO 2 derived, for example, by deposition from TEOS being a preferred trench filler.
  • the TEOS layer 32 may be deposited to a thickness of 2.2 ⁇ m; it may be desired to heat to 1000° C. in an oxygen ambient atmosphere to fully convert the TEOS to SiO 2 and densify it. The thickness depends on trench depth, with the deposition thickness being slightly larger than the trench depth.
  • the next step required in the trench filling step is to planarize the device to yield a flat surface.
  • this planarization of the device can be accomplished by chemical-mechanical polishing and/or reactive ion etching.
  • the result of this planarization step is shown in FIG. 2E.
  • the method step of heating the structure until the dopant in the sidewall spacers 30 diffuses from the sidewall spacers 30 into the mesa walls 20 and 21 to form the respective channel stops 40 and 42 must then be performed.
  • This heating step may occur either before or after the planarization step.
  • the heating step drives in the boron from the doped sidewall spacers into the sidewalls 20 and 21 to thereby form channel stops to raise the threshold of these sidewalls and to prevent surface inversion, and therefore, leakage.
  • the channel stops 40 and 42 typically have a doping level of on the order of 5 ⁇ 10 16 -8 ⁇ 10 17 atoms/cm 3 .
  • This heating step may be performed at a temperature of 1000° C.
  • the trench filling step wherein TEOS layer 32 is utilized may require a heating densification step to approximately 1000° C. at atmospheric pressure and in an oxygen ambient atmosphere in order to convert the the TEOS to SiO 2 . Accordingly, this heating step for the TEOS conversion and the heating step for the boron diffusion may be combined into a single step.
  • a field effect transistor may be formed having source, drain and channel regions in a plurality of the designated mesas 24.
  • This field effect transistor for the mesa 24 is shown in FIG. 1 with the channel region 70, extending between the source region 72 and the drain region 74.
  • the source and drain regions 72 and 74 are formed adjacent respective channel stops 40 and 42.
  • FIG. 1 also discloses an insulator layer 76 disposed above the channel region 70 and a gate electrode 78 disposed on the insulating layer 76.
  • an insulating layer 76 is formed above the channel region 70.
  • This insulating layer 76 may typically be an SiO 2 layer and is grown on the mesa surface 26. Then, a gate electrode layer 78 may be deposited and patterned by means of standard photolithographic techniques on top of the SiO 2 layer 76. This gate layer 78 may be aluminum or doped polycrystalline silicon deposited by vapor deposition. If a polysilicon gate is utilized, it is highly doped to on the order of 10 21 atoms/cm 3 . Then, the source and drain regions 72 and 74 are formed. For the example shown in FIG. 1, the source and drain regions 72 and 74 could be implanted with an N+ dopant such as phosphorous, As, or Sb to approximately 10 19 -10 21 atoms/cm 3 .
  • an N+ dopant such as phosphorous, As, or Sb to approximately 10 19 -10 21 atoms/cm 3 .
  • these source and drain regions 72 and 75 are implanted via ion implantation using the gate electrode 78 as a mask. It should be noted that the complementary device to be formed in the mesa 22 should also be masked during this N+ implantation step.
  • the P channel devices may then be formed in a similar manner, but using a P type dopant for the source and drain regions.
  • conductive contacts may be formed on the source region 72, the drain region 74, and the gate 78, in a manner well known in the art.
  • the present invention discloses a method and the resulting device for providing stress relief to the trench filling layers 32 adjacent to the mesas in CMOS integrated circuits, using ROX isolation thereby preventing stress cracks.
  • the sidewall spacers of the present invention permit the insulating material in these trenches to expand, thereby effecting stress relief in that insulating layer. These stress cracks become common for insulating layer thicknesses of on the order of 2.2 microns or greater. The use of these sidewall spacers permits more reliable CMOS production and also permits deeper CMOS trenches.
  • the sidewall spacers are not found around the P-channel device mesas, since such P-channel mesas are typically surrounded by N-channel mesas. Accordingly, the sidewall spacers for N-channel mesas provide the required stress relief for the P-channel mesas.
  • these sidewall spacers permit highly efficient doping for channel stops in the N-channel mesas by means of dopant diffusion. Because the channel stops are formed by dopant diffusion from sidewall spacers, and not by means of ion implantation, the sidewalls of the mesas can be vertical, thereby permitting increased device density on the chips.

Abstract

A method for forming fully recessed (planar) isolation regions on a semiconductor for the manufacture of CMOS integrated circuits, and the resulting semiconductor structure, comprising in a P doped silicon substrate with mesas formed therein, forming low viscosity sidewall spacers of borosilicate glass in contact with the sidewalls of those mesas designated to have N-channel devices formed therein; then filling the trenches in the substrate adjacent to the mesas with TEOS; and heating the structure until the boron in the sidewall spacers diffuses into the sidewalls of the designated mesas to form channel stops. These sidewall spacers reduce the occurrence of cracks in the TEOS by relieving internal mechanical stress therein and permit the formation of channel stops via diffusion, thereby permitting mesa walls to be substantially vertical.

Description

TECHNICAL FIELD
The present invention relates to a method for forming fully recessed isolation regions in a semiconductor for the manufacture of CMOS integrated circuits, and the resulting fully isolated semiconductor structure.
In CMOS integrated circuits, a fully recessed oxide (ROX) type of isolation around active devices, in which the field oxide surface is approximately flush with the active Si device area surface, is desirable for several reasons. First, the wafer surface resulting from the use of such a full ROX isolation is flat. Accordingly, there are no topography-related problems with the design or with later process steps. Secondly, the fully recessed, field oxide, if deep enough, prevents latch-up in the CMOS circuits.
A significant problem with the use of fully recessed oxide type isolation is that the oxide isolation has a tendency to develop stress cracks. Typically, as the oxide isolation layer is heated, it will try to expand. However, the expansion coefficient for the oxide is generally different from that of the silicon mesas containing the active devices. For example, a TEOS isolation region has a lower coefficient of expansion than silicon and will attempt to expand more than a silicon mesa upon heating. Thus, after a heating cycle, stress will be built into the TEOS film for large areas of the TEOS. This built-in stress in the TEOS isolation layer can be quite substantial and can lead to stress cracks. These stress cracks permit contaminants to flow down into the device during subsequent chip processing steps thus causing chip failure.
The propensity of the chip for developing stress cracks in the oxide isolation region is significantly increased as the depth of the mesa trench adjacent to the mesa is increased. However, it is desirable to increase the depth of this trench and thus the length of the mesa sidewalls in order to increase the length of the electrical path that would have to be formed via surface inversion in order to obtain an electrical short between adjacent mesas. This trench deepening and sidewall lengthening is severely inhibited by the above described stress cracks that form in the oxide isolation region.
The above-referenced surface inversion, i.e., inversion of the layer conductivity, is a problem especially prevalent in devices using fully recessed oxide isolation. It tends to occur at the edges of channel devices which have the same doping conductivity as the underlying substrate and which are in adjacency with the isolation regions, and can be expected when the doping level for the devices is not sufficiently high. For example, for when an N-channel device in a P-doped mesa is disposed on a P+ doped substrate, surface inversion to an N conductivity type can occur in the P-mesa edges adjacent to the fully recessed oxide. This surface inversion provides a current path from one N+ doped source or drain region of the N-channel device, along the inverted edge of the P- mesa, under the poly Si or metal gate, to the other N+ diffusion to cause an electrical short circuit. In addition, if the substrate doping is not high enough, it can leak charges to another device's diffusion.
Surface inversion is caused by a number of factors. First, there are typically increased surface states at the interface between an SiO2 isolation region and Si mesa sidewalls. These extra surface states can capture charges and thus lower the threshold for surface inversion. A second factor leading to surface inversion is the prevalence of contaminants in the SiO2 isolation region. Another cause of surface inversion is the difference between the work functions of the SiO2 isolation region and the Si mesas and substrate (due to differences in the Fermi levels of these materials). This work function difference causes a rearrangement of charge at the SiO2 -mesa interface which will make the mesa sidewall interface susceptible to depletion and inversion. Additionally, because the SiO2 isolation regions are insulating, designers utilize the surface above those regions to run wiring lines for adjacent CMOS circuits. It is possible for the electric fields caused by the current running in these wiring lines to cause surface inversions on the bottoms of the trenches and on the sidewalls of the mesas which are adjacent to the SiO2 isolation regions.
In order to solve this surface inversion problem in an N channel device, a P+ type doping layer is typically added to the mesa sidewall. However, doping this mesa sidewall is very difficult because the surface is approximately vertical. The doping technique utilized is normally by means of ion implantation with a beam of electrons impinging on the device at almost vertical incidence.
In order to facilitate this ion implantation of the mesa sidewall, the sidewall must be angled to some significant degree, i.e., on the order of 45°. A typical example of such mesa sidewall angling in order to facilitate the formation of the sidewall doped regions is shown in U.S. Pat. No. 4,054,895 by W. B. Ham. In the Ham patent, the edge regions of a mesa containing an N channel IGFET are selectively doped in order to form P+ doping areas along the sidewalls to prevent inversion.
This type of angled mesa sidewall provides a significant disadvantage because it forces the various mesas to be spread out further than would normally be the case with vertical mesa sidewalls. Accordingly, such angled mesa sidewalls have an adverse impact on the device density possible for a given CMOS chip. Additionally, ion implantation onto an angled surface has a low efficiency. Finally, forming the angled surface is not simple; typically requiring carefully controlled anisotropic wet etches.
The invention as claimed is intended to remedy the above described drawbacks. It solves the problem of stress cracks forming in the fully recessed oxide isolation regions while simultaneously permitting the formation of channel stops by means of diffusion into the mesa sidewalls.
SUMMARY OF THE INVENTION
Briefly, the invention comprises a method for forming fully isolated semiconductor regions for the manufacture of CMOS integrated circuits, comprising the steps of forming trenches in designated areas of a semiconductor substrate having a first conductivity type, the trenches having a bottom, corners, and substantially vertical sidewalls, wherein the sidewalls form the walls of mesas with the mesas having top surfaces; forming sidewall spacers, comprised of an insulating material doped to have a low viscosity with a dopant of the first conductivity type, only on selected sidewalls which form mesas which have been designated to have channel devices formed therein of the opposite conductivity to the first conductivity type, and on a portion of the trenched bottom adjacent to the selected sidewalls; filling the trenches with an insulator material having a viscosity greater than the viscosity of the sidewall spacer material; and heating the structure until the sidewall spacer dopant diffuses from the sidewall spacer into the mesa walls to form channel stops in the designated mesa walls.
In a preferred embodiment, the sidewall spacer forming step comprises the steps of forming a first insulator layer on the sidewalls and bottoms of the trenches with a thickness sufficiently thin so that dopant diffusion can take place through the thin first insulator layer; and forming a second insulator layer including the dopant of the first conductivity type only on the first insulator layer formed on the selected trench sidewalls and on the portion of the trench bottoms adjacent to the selected trench sidewalls.
In the preferred embodiment, the substrate is P+ silicon and the dopant utilized for the second insulator layer is boron. It is preferred that this second insulator layer be of borosilicate glass with a boron doping concentration of 2-15 wt %.
Typically, the trench filling step will comprise the steps of growing a thin layer of SiO2 in the trenches; filling the trenches with TEOS; and then planarizing the top surface of the mesas to remove any TEOS from above the mesa top surface.
The present invention also encompasses the device resulting from the above method.
The advantages offered by the present invention are that the relief of mechanical stress permits significantly deeper oxide isolation regions without the typically attendant stress cracking. The deeper trenches are advantageous for preventing leakage. Additionally, the present invention permits the formation of vertical mesa sidewalls, thereby facilitating greater device density on the CMOS chips.
BRIEF DESCRIPTION OF THE DRAWINGS
One way of carrying out the invention is described in detail below with reference to the drawings which illustrate only one specific embodiment, in which:
FIG. 1 is a cross-sectional view of an embodiment of the CMOS semiconductor regions of the present invention.
FIG. 2A-2E are cross-sectional views illustrating various steps in the method of forming the semiconductor region shown in FIG. 1.
DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENT
Referring now to FIG. 1, the fully isolated semiconductor regions utilized for the manufacture of CMOS integrated circuits are shown in FIG. 1. It should be noted at the outset that FIG. 1 and the following figures are not drawn to scale in order to facilitate the description and explanation of the present invention. It should also be noted that although FIG. 1 and following figures include specific conductivity type designations therein, these conductivity type designations are provided for explanation only, and there is no intent to limit the present invention to the conductivity types set forth in the Figures. Referring now to FIG. 1, the device comprises a substrate 10 of doped semiconductor of a first conductivity type with an epitaxially grown semiconductor layer of the same conductivity but lower concentration on top of it, and a plurality of trenches 11, 12 and 13 formed in designated areas of the substrate 10. These trenches have bottom surfaces 14, corners 16, and sidewalls. The trench 11 has a sidewall 17 showing in FIG. 1. The trench 12 has sidewalls 18 and 20 showing in FIG. 1. The trench 13 has a sidewall 21 showing in FIG. 1. It can be seen that the sidewalls 17, 18, 20 and 21 are substantially vertical and form the walls of mesas 22 and 24. Both mesas 22 and 24 have top surfaces 26.
Sidewall spacers 30 are disposed only on selected sidewalls which form mesas which have been designated as mesas wherein channel devices of the opposite conductivity type to the first conductivity type are to be formed and also on a portion of the trench bottom adjacent to the selected sidewalls. In the particular example shown in FIG. 1, the mesa 24 has been designated to have a channel device with a conductivity type opposite to the first conductivity type for the substrate 10. By way of example, the substrate 10 may be doped with a P+ conductivity type. Accordingly, the designated mesa 24 will have an N channel device formed therein. These sidewall spacers 30 are comprised of an insulating material doped to have a low viscosity with a dopant having the first conductivity type. This insulator material may be a form of doped glass. The term glass within the context of this description, includes those materials which typically exhibit only short-term ordering. It is intended to exclude the true crystalline substances which are the semiconductor materials commonly used in active electronic devices. Doped glasses typically have a viscosity in excess of about 108 poise at 800° C. temperature. They are generally characterized by: (1) the existence of a single phase; (2) gradual softening and subsequent melting with increasing temperature, rather than sharp melting characteristics; (3) and the absence of crystalline X-ray diffraction peaks. In this example, borosilicate glass with a viscosity of approximately 108 poise at 800° C. may be utilized.
An insulator material 32 with a viscosity greater than the viscosity of the doped sidewall spacer material is disposed to fill the trenches up to the top surface 26 of the mesas 22 and 24. By way of example, SiO2 formed from TEOS may be used as the insulator material 32. SiO2 requires 1600° C. to achieve a viscosity of 108 poise. Gittus, J. H. Creep, Visco-elasticity and Creep Fracture in Solids, Halsted Press, 1975, P. 438.
Channel stops 40 and 42 of the first conductivity type are formed in the selected sidewalls of the designated mesas by means of the diffusion of the dopant of the first conductivity type from the sidewall spacers 30 into the selected sidewalls 20 and 21 for the mesa 24. This diffusion of the dopant from the sidewall spacers is facilitated by a heating step to be described later.
In the particular example shown in FIG. 1, a P dopant is utilized in the sidewall spacers 30. Accordingly, the channel stop layer formed in the mesa sidewalls 20 and 21 comprises P doped layers 40 and 42. In a preferred embodiment, the sidewall spacers comprise a first thin insulator layer 44 disposed on the selected sidewalls 20 and 21 and on portions of the trench bottoms adjacent to the selected sidewalls and having a thickness sufficiently thin so that dopant diffusion takes place therethrough upon heating. A second insulator layer 46 including the dopant of the first conductivity type is disposed only on the first insulator layer 44.
In the most preferred embodiment of the present invention, with the substrate comprising a P+ doped silicon, the second insulator layer 46 comprises borosilicate glass doped to 2-15 weight percent (wt %) with a preferred doping of 10 wt %.
The sidewall spacers 30 shown in FIG. 1 reduce the occurrence of cracks in the insulator material filling the trenches by relieving internal mechanical stress therein, thereby permitting deeper trenches. The sidewall trenches 30 also permit the formation of channel stops 40 and 42 via diffusion, thereby permitting the mesa sidewalls 20 and 21 to be substantially vertical. Typically these trench sidewalls form an angle from the trench bottom in the range of 80° to 93°.
A preferred method for making the device shown in FIG. 1 will now be described with reference to FIGS. 2A-2E. It is noted at the outset that a semiconductor substrate having a distinct conductivity type is preferred. Such semiconductor substrates having a specific conductivity type can be biased to thereby adjust the threshold for the FETs formed therein. Preferably, the semiconductor substrates are highly doped in order to evenly distribute the biased voltage across the substrate. Such higher doping decreases the potential for latch-up by reducing the gain of any parasitic bipolar transistors. Moreover, semiconductor substrates having a high conductivity type decrease the soft error rate in devices fabricated on them. Soft errors are caused by alpha radiation which generate electron-hole pairs. These electrons and holes are collected at a diffusion region thereby reducing the charge at the diffusion region. By increasing the doping in the substrate, this increases the recombination rate in the material so that it is unlikely that such generated electron-hole pairs will reach the node for the device.
Accordingly, the substrates may have either a P or N conductivity with P+ or N+ conductivity being preferred.
Referring now to FIG. 2A, there is shown a standard semiconductor wafer 10. It is preferred that this semiconductor wafer 10 be silicon, however, other semiconductor materials such a germanium, may be utilized. In order to form the device shown in FIG. 1, a silicon wafer substrate 10 with a P+ type conductivity type is chosen. This silicon wafer substrate 10 is of single crystal P+ silicon and has an orientation most likely of [100]. Typically, this silicon wafer substrate 10 will have a thickness of approximately 15 mil and a carrier concentration of about 1×1021 cm-3. The substrate should have a doped epitaxial layer disposed thereover. In the example shown in FIG. 1, an epitaxial layer of single-crystal P- silicon is epitaxially grown on a polished top surface preferably substantially parallel to the [100] crystallographic plane of the substrate. The single-crystal P- silicon is grown on the substrate surface, by way of example, with a [100] orientation by either liquid crystal epitaxy or by pyrolysis of silane at about 960° C. in H2. Typically, this P- epi-layer is grown to a thickness of approximately 1-3 microns with a carrier concentration of about 1014 cm-3 -1016 atoms cm-3. It should be noted that the substrate 10 may be purchased with a P- epi-layer already grown thereon.
The first step in the present method for forming the fully isolated semiconductor regions comprises forming trenches 11, 12 and 13 in designated areas of the doped epi-layer of the semiconductor substrate 10, with the trenches having substantially vertical sidewalls 20 and 21. These trenches 12 are formed by directionally etching the top surface of the doped silicon epi-layer of the substrate 10 in the designated areas by means of photolithographic techniques. Such photolithographic techniques are well known in the art and include, by way of example, disposing an insulator of SiO2 or some other etch-resistant material on the top surface of the silicon substrate 10. This layer may be deposited or grown by any means known in the art, such as by oxidizing the semiconductor layer at 900° C. in steam or at 940° C. in wet oxygen. A portion of this insulating layer of SiO2 is removed by using a photo resist layer selectively exposed to UV radiation and then developed chemically to act as a mask for the SiO2, which is etched with a buffered hydrofluoridic acid solution, for example, leaving a remaining portion of the SiO2 layer above the silicon surface where the mesas are to be formed. Then the directional etch is utilized in order to form the trenches with the vertical sidewalls 20 and 21. Typical chemical directional etches are SF6 CClF2 in a plasma form. These etches etch mostly in one direction in a reactive ion etch mode and do not undercut the remaining mesas left in the substrate 10. Typically, the P- epi-layer is directionally etched down to the original P+ substrate, i.e., to a depth of 1-3 microns or less, since subsequent hot steps move the P+/P- interface toward the surface of the substrate by diffusion. The width of the trenches 11, 12, and 13 may be approximately 1 micron, with the width of the mesas 22 and 24 being approximately 2.5 microns. However, the actual trench and mesa widths vary depending on the application and the desired device density on the chip.
In a preferred embodiment, a thin first insulator layer 44 is grown on the sidewalls and bottom of the trenches with a thickness sufficiently thin so that dopant diffusion can take place through this first insulator layer 44. In the example shown in FIG. 1, a layer 44 of SiO2 is grown up to approximately 1000Å over the wafer substrate 10. The grown SiO2 layer 44 is desirable because it provides a good interface covering layer for sealing the surface of the silicon substrate 10. Again, this SiO2 layer can be grown in dry oxygen or in steam, e.g., at 900° C. The grown SiO2 layer 44 has a minimal amount of contamination and thus will not provide any appreciable contamination to the surface of the silicon substrate 10. It should be noted that the SiO2 grown layer is almost free of pin holes and contaminants. Additionally, this grown SiO2 layer provides a more solid oxide. This is in contrast to deposited SiO2 layers which are typically less clean and are susceptible to pin hole defects.
The next step in the present method is the forming of sidewall spacers 30 as shown in FIG. 2B. These sidewall spacers are comprised of an insulating material doped to have a low viscosity with a dopant of the first conductivity type, disposed only on selected sidewalls which form mesas which have been designated to have channel devices formed therein of the opposite conductivity to the first conductivity type, and also to be deposited on a portion of the trench bottoms 14 adjacent to the selected sidewalls. As noted previously, there are two primary purposes for the sidewall spacers 30. One purpose is to provide stress relief for the layer of insulating material to be used to fill the trenches 11, 12, and 13. This stress relief function requires that the doped sidewall spacer material have a lower viscosity than the material that is to be used to fill the trenches 11, 12, and 13. This lower viscosity requirement permits the filling material in the trench 12 to expand, i.e., the sidewall spacers 30 act as cushions which will accommodate the pressure.
The second function of the sidewall spacers 30 is to provide a dopant with a conductivity of the first conductivity type, i.e., the conductivity type used in the substrate 10, in order to provide a doping diffusion source for forming the channel stops 40 and 42 in the vertical sidewalls 20 and 21 of the mesa 24. As noted previously, these doped channel stops prevent the surface inversion of the vertical sidewalls 20 and 21, thereby preventing leakage between adjacent mesas.
The final function of the sidewall spacers 30 is that they should be insulators in order to prevent shorting of the mesas.
There are a number of materials which may be utilized to implement the sidewall spacers 30. In a preferred embodiment, some form of silicate glass may be utilized which is doped either N+ or P+, i.e., to a doping of 1017 -1019 atoms/cm3, depending on the conductivity type of the substrate 10. The doping of the silicate glass should be to a doping concentration of 2-15 wt % (10 wt % is preferred) in order to realize a sidewall spacer viscosity in the range of 104 -108 poises at 600° C. -1000° C. (108 poise at 800° C. is preferred). The silicate glass has a low viscosity relative to such typical trench filler materials as TEOS, and also has the ability to withstand semiconductor process temperatures of on the order of 800° C. An alternative to silicate glass is polysilicon.
As noted above, the dopant utilized in the material of the sidewall spacers 30 depends on the conductivity type of the substrate 10. For a substrate 10 with a first conductivity type of N+, typical dopants would be phosphorous, As or Sb. Accordingly, the material for the sidewall spacers 30 would be phosphor silicate glass, for example, which would provide the required dopant to implement N+ channel stop regions in the sidewalls of the mesa 24.
In order to implement the example shown in FIG. 1 wherein a substrate of P+ silicon is utilized as the substrate 10, a P conductivity dopant should be utilized such as boron, indium, gallium, or aluminum. In a preferred embodiment, the material for the sidewall spacers 30 is borosilicate glass.
The borosilicate sidewall spacers 30 of the type shown in FIG. 1 may be formed by depositing on the substrate 10 a layer of borosilicate glass (BSG) to a thickness of on the order of 2000-3500 angstroms, with a 3000 angstrom thickness being preferred. Typical deposition parameters for BSG are a deposition pressure of 1 Torr, a temperature of 700°-800° C., in triethylborate and TEOS. The doping for the BSG should be in the range of 2-15 wt % of boron with 10 wt % being preferred.
The next step in forming the sidewall spacers is to utilize a directional etch of the type described previously (e.g., CF4 plus H2 in vacuum) in order to remove the borosilicate sidewall spacer material from the horizontal regions comprising the mesa top surfaces 26 and the majority of the bottom surfaces 14 of the trenches. Because a directional etch is utilized, the sidewall spacer material will be left on the sidewalls 20 and 21 and 17 and 18 as shown in FIG. 2B.
It should be noted that for a P+ substrate, although P doped sidewall spacers 30 are desirable for forming channel stops in N channel mesas 24, such P doped sidewall spacers 30 are undesirable for P-channel mesas such as mesa 22. Such P doped sidewall spacers 30 would act to form P+ channel stops along the sidewalls of these P-channel mesas and would thus act to short the P+ source and drain regions of the P-channel devices to the P+ substrate 10. Accordingly, the next step in forming the sidewall spacers 30 is to remove those spacers from around the P-channel device mesas, where P+ channel stops are not desired. In order to remove these undesirable sidewall spacers from around the P-channel mesas 22, standard photolithography steps may be utilized. By way of example, a block mask 50 of resist may be formed around the desired sidewall spacers 30 adjacent to the mesa 24. This removal step is shown in FIG. 2C. In order to form such a block mask of resist 50, a resist layer may be applied to the device and then the desired portions exposed to UV light, and removed in a developer solution. A typical spacer removal etch such as BHF acid can be utilized to etch the undesirable spacers 30 from around the mesa 22. This BHF acid will not etch the resist block mask 50. For further information on the formation of spacers, see the reference by P. J. Tsang et al, Journal of the Electrochemical Society, Vol. 128, Page 238C, 1981.
It should be noted that with the resist block mask 50 disposed around the N-channel mesa 24 as shown in FIG. 2C, it may be advantageous to perform the implanting of the N- wells in the exposed P channel mesa 22. If this N well implant step is performed now, no later masking step is required and an effective savings of one mask step is obtained. Typically, this N well implant step is accomplished by means of ion implantation into the mesa 22 of a standard N doping material such as phosphorous, As, or Sb to a doping level of on the the order 1016 -1017 atoms/cm3. It should be noted that the N type dopant from the ion implantation that lands in the trench bottoms 14 has a minimal effect on the conductivity of this surface bottom 14 because the background doping of the substrate is highly doped P+. However, the ion implantation of the N dopant will effectively convert the P- epi mesa 22 to an N- conductivity.
The resist block mask 50 must then be removed. This removal step may be accomplished via a standard etching step such as, by way of example, with a wet chemical etch of hot H2 SO4 and HNO3 at 100° C., or by dry etching in O2 plasma.
The next step in the method is the filling of the trenches 12 with an insulator material. This trench filling step is shown in FIG. 2D and may be accomplished simply by filling the trenches 12 with a standard insulator material such as SiO2 derived from TEOS. However, in a preferred embodiment a thermal layer of SiO2 is first grown in the trenches and on the top of the mesas. This SiO2 film is generally grown to a thickness of on the order of 500 Å . Again, the purpose of the SiO2 film 52 is to provide a clean solid interface of SiO2 with the substrate 10 which is free of pin holes. This film, of course, does not grow on the borosilicate glass, but only on the exposed silicon.
At this point, the bulk insulating material layer 32 is deposited over the entire wafer. There are a number of insulating materials which may be utilized for the trench filler layer 32, with SiO2 derived, for example, by deposition from TEOS being a preferred trench filler. The TEOS layer 32 may be deposited to a thickness of 2.2 μm; it may be desired to heat to 1000° C. in an oxygen ambient atmosphere to fully convert the TEOS to SiO2 and densify it. The thickness depends on trench depth, with the deposition thickness being slightly larger than the trench depth.
The next step required in the trench filling step is to planarize the device to yield a flat surface. Typically, this planarization of the device can be accomplished by chemical-mechanical polishing and/or reactive ion etching. The result of this planarization step is shown in FIG. 2E.
The method step of heating the structure until the dopant in the sidewall spacers 30 diffuses from the sidewall spacers 30 into the mesa walls 20 and 21 to form the respective channel stops 40 and 42 must then be performed. This heating step may occur either before or after the planarization step. In the present embodiment, the heating step drives in the boron from the doped sidewall spacers into the sidewalls 20 and 21 to thereby form channel stops to raise the threshold of these sidewalls and to prevent surface inversion, and therefore, leakage. After this heating step, the channel stops 40 and 42 typically have a doping level of on the order of 5×1016 -8×1017 atoms/cm3. This heating step may be performed at a temperature of 1000° C. It should be noted that the trench filling step wherein TEOS layer 32 is utilized may require a heating densification step to approximately 1000° C. at atmospheric pressure and in an oxygen ambient atmosphere in order to convert the the TEOS to SiO2. Accordingly, this heating step for the TEOS conversion and the heating step for the boron diffusion may be combined into a single step.
At this point, a field effect transistor may be formed having source, drain and channel regions in a plurality of the designated mesas 24. This field effect transistor for the mesa 24 is shown in FIG. 1 with the channel region 70, extending between the source region 72 and the drain region 74. As can be seen from the Figure, the source and drain regions 72 and 74 are formed adjacent respective channel stops 40 and 42. FIG. 1 also discloses an insulator layer 76 disposed above the channel region 70 and a gate electrode 78 disposed on the insulating layer 76. The formation of such a field effect transistor device is well known in a the art and will not be discussed in detail. Briefly, an insulating layer 76 is formed above the channel region 70. This insulating layer 76 may typically be an SiO2 layer and is grown on the mesa surface 26. Then, a gate electrode layer 78 may be deposited and patterned by means of standard photolithographic techniques on top of the SiO2 layer 76. This gate layer 78 may be aluminum or doped polycrystalline silicon deposited by vapor deposition. If a polysilicon gate is utilized, it is highly doped to on the order of 1021 atoms/cm3. Then, the source and drain regions 72 and 74 are formed. For the example shown in FIG. 1, the source and drain regions 72 and 74 could be implanted with an N+ dopant such as phosphorous, As, or Sb to approximately 1019 -1021 atoms/cm3. Typically, these source and drain regions 72 and 75 are implanted via ion implantation using the gate electrode 78 as a mask. It should be noted that the complementary device to be formed in the mesa 22 should also be masked during this N+ implantation step. The P channel devices (mesa 22) may then be formed in a similar manner, but using a P type dopant for the source and drain regions. Finally, conductive contacts may be formed on the source region 72, the drain region 74, and the gate 78, in a manner well known in the art. For further information on standard semiconductor processing steps, see the reference VLSI Technology McGraw-Hill, 1981, by S. Sze.
Accordingly, the present invention discloses a method and the resulting device for providing stress relief to the trench filling layers 32 adjacent to the mesas in CMOS integrated circuits, using ROX isolation thereby preventing stress cracks. In essence, the sidewall spacers of the present invention permit the insulating material in these trenches to expand, thereby effecting stress relief in that insulating layer. These stress cracks become common for insulating layer thicknesses of on the order of 2.2 microns or greater. The use of these sidewall spacers permits more reliable CMOS production and also permits deeper CMOS trenches. It should be noted that it does not matter that the sidewall spacers are not found around the P-channel device mesas, since such P-channel mesas are typically surrounded by N-channel mesas. Accordingly, the sidewall spacers for N-channel mesas provide the required stress relief for the P-channel mesas.
Additionally, the use of these sidewall spacers permit highly efficient doping for channel stops in the N-channel mesas by means of dopant diffusion. Because the channel stops are formed by dopant diffusion from sidewall spacers, and not by means of ion implantation, the sidewalls of the mesas can be vertical, thereby permitting increased device density on the chips.
While the invention has been illustrated and described with respect to preferred embodiments of this invention, it is to be understood that the invention is not limited to the precise construction herein disclosed and the right is reserved to all changes and modifications coming within the scope of the invention, as defined in the appended claims.

Claims (15)

What is claimed is:
1. Fully isolated semiconductor regions for the manufacture of integrated circuits, comprising:
a substrate of doped semiconductors of a first conductivity type;
a plurality of trenches formed in designated areas of said substrate, and said trenches having a bottom, corners, and substantially vertical sidewalls, wherein said sidewalls form the walls of mesas, said mesas having a top surface;
sidewall spacers disposed on selected sidewalls which form mesas wich have been designated as mesas wherein channel devices of the opposite conductivity type to said first conductivity type are to be formed and on a portion of said trench bottoms adjacent to said selected sidewalls, said sidewall spacers being comprised of an insulating material doped to have a low viscosity at an elevated temperature with a dopant having said first conductivity type, said spacers extending along the designated sidewalls with their greatest thickness at the trench bottoms;
an insulation material with a viscosity at said elevated temperature greater than the viscosity of said sidewall spacer doped material, said insulation material disposed to fill said trenches up to said top surface of said mesas; and
channel stops of said first conductivity type formed in said selected sidewalls of said designated mesas and formed around said trench corner and below said sidewall spacers by means of diffusion of said dopant of said first conductivity type from said sidewall spacers;
wherein said sidewall spacers reduce the occurrence of cracks in the insulator material filling said trenches by relieving internal mechanical stress therein thereby permitting deeper trenches, and allow the formation of channel stops via diffusion thereby permitting said mesa sidewalls to be substantially vertical.
2. Semiconductor regions as defined in claim 1, wherein said sidewall spacers comprise:
a thin first insulated layer disposed on said selected sidewalls and said portions of said trench bottoms adjacent to said selected sidewalls with a thickness sufficiently thin so that dopant diffusion takes place therethrough upon heating; and
a second insulator layer disposed only on said first insulator layer and including said dopant of said first conductivity type.
3. Semiconductor regions as defined in claim 2, wherein said first conductivity type is P type.
4. Semiconductor regions as defined in claim 3, wherein said substrate is P- epi-layer disposed on P+ doped silicon.
5. Semiconductor regions as defined in claim 4, wherein said dopant for said sidewall spacers is boron with a doping concentration of 2-15 wt %.
6. Semiconductor regions as defined in claim 5, wherein said second insulator layer is borosilicate glass.
7. Semiconductor regions as defined in claim 6, wherein said trench sidewalls form an angle from the trench bottom in the range 80°-93°.
8. Semiconductor regions as defined in claim 1, wherein said channel devices formed in a plurality of said designated mesas comprise field effect transistors having source, drain, and channel regions, wherein each of said channel regions is disposed in a mesa to extend between said source and drain regions, and said source and drain regions are adjacent respective channel stops.
9. Semiconductor regions as defined in claim 8 wherein said first conductivity type is P type.
10. Semiconductor regions as defined in claim 9, wherein said substrate is P- epi-layer disposed on P+ doped silicon.
11. Semiconductor regions as defined in claim 10, wherein said dopant for said sidewall spacers is boron.
12. Semiconductor regions as defined in claim 11, wherein said second insulator layer is borosilicate glass with a 2-15 wt % boron doping concentration.
13. Semiconductor regions as defined in claim 12, wherein said trench sidewalls form an angle from the trench bottom in the range 80°-93°.
14. Fully isolated semiconductor regions for the manufacture of CMOS integrated circuits, comprising:
a substrate of a P- epi-layer disposed on P+ silicon;
a plurality of trenches formed in predetermined areas of said substrate, said trenches having a bottom, corners, and substantially vertical sidewalls, wherein said sidewalls form the walls of mesas, said mesas having a top surface;
sidewall spacers of borosilicate glass doped to 2-15 wt % formed only on selected sidewalls which form mesas which have been designated to have N-channel devices formed therein, and on a portion of said trench bottoms adajcent to said selected sidewalls, said spacers extending along the designated sidewalls with their greatest thickness at the trench bottoms;
SiO2 disposed to fill said trenches up to said top surface of said mesas;
channel stops of P conductivity type formed in said selected sidewalls of said designated N-channel mesas and formed around said trench corners and below said sidewall spacers by means of diffusion of the dopant from said borosilicate glass from said sidewall spacers; and
means defining a field effect transistor having source, drain, and channel regions, on a plurality of said designated mesas, wherein said channel region is disposed in the mesa to extend between said source and drain regions, and said source and drain regions are adjacent respective channel stops;
wherein said sidewall spacers reduce the occurrence of cracks in the SiO2 filling said trenches by relieving internal mechanical stress therein thereby permitting deeper trenches, and allow the formation of channel stops via diffusion thereby permitting said mesa sidewalls to be substantially vertical.
15. Semiconductor regions as defind in claim 14, wherein said sidewall spacers include a first layer of SiO2 disposed between said doped borosilicate glass and the selected mesa sidewalls, and with a thickness sufficiently thin so that diffusion of the borosilicate glass dopant takes place therethrough into said selected mesa sidewalls.
US06/840,180 1986-03-17 1986-03-17 Sidewall spacers for CMOS circuit stress relief/isolation and method for making Expired - Fee Related US4729006A (en)

Priority Applications (7)

Application Number Priority Date Filing Date Title
US06/840,180 US4729006A (en) 1986-03-17 1986-03-17 Sidewall spacers for CMOS circuit stress relief/isolation and method for making
JP62002007A JPH0680724B2 (en) 1986-03-17 1987-01-09 Method of manufacturing isolated CMOS FET integrated device
DE87100962T DE3784958T2 (en) 1986-03-17 1987-01-23 Sidewall spacers for voltage absorption and isolation of CMOS circuits and manufacturing processes.
EP87100962A EP0242506B1 (en) 1986-03-17 1987-01-23 Sidewall spacers for cmos circuits stress relief/isolation and method for making
CA000529768A CA1245373A (en) 1986-03-17 1987-02-16 Sidewall spacers for cmos circuit stress relief/isolation and method for making
BR8700839A BR8700839A (en) 1986-03-17 1987-02-23 METHOD FOR THE MANUFACTURE OF CMOS INTEGRATED CIRCUITS, WITHOUT THE FORMATION OF CORRUGATED (NO OXIDE) IN THE INSULATION REGIONS
AU69959/87A AU579764B2 (en) 1986-03-17 1987-03-12 Sidewall spacers for CMOS circuit stress relief/isolation and method for making

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US06/840,180 US4729006A (en) 1986-03-17 1986-03-17 Sidewall spacers for CMOS circuit stress relief/isolation and method for making

Publications (1)

Publication Number Publication Date
US4729006A true US4729006A (en) 1988-03-01

Family

ID=25281647

Family Applications (1)

Application Number Title Priority Date Filing Date
US06/840,180 Expired - Fee Related US4729006A (en) 1986-03-17 1986-03-17 Sidewall spacers for CMOS circuit stress relief/isolation and method for making

Country Status (7)

Country Link
US (1) US4729006A (en)
EP (1) EP0242506B1 (en)
JP (1) JPH0680724B2 (en)
AU (1) AU579764B2 (en)
BR (1) BR8700839A (en)
CA (1) CA1245373A (en)
DE (1) DE3784958T2 (en)

Cited By (32)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO1989005517A1 (en) * 1987-12-02 1989-06-15 Advanced Micro Devices, Inc. Self-aligned, planarized contacts for semiconductor devices
US4855800A (en) * 1986-03-27 1989-08-08 Texas Instruments Incorporated EPROM with increased floating gate/control gate coupling
US4892840A (en) * 1986-03-27 1990-01-09 Texas Instruments Incorporated EPROM with increased floating gate/control gate coupling
US4905062A (en) * 1987-11-19 1990-02-27 Texas Instruments Incorporated Planar famos transistor with trench isolation
US4982269A (en) * 1988-05-10 1991-01-01 Thomson Hybrides Et Microondes Blanar-type microwave integrated circuit with at least one mesa component, method of fabrication thereof
US5008722A (en) * 1986-03-27 1991-04-16 Texas Instruments Incorporated Non-volatile memory
US5081516A (en) * 1987-12-02 1992-01-14 Advanced Micro Devices, Inc. Self-aligned, planarized contacts for semiconductor devices
US5132774A (en) * 1990-02-05 1992-07-21 Mitsubishi Denki Kabushiki Kaisha Semiconductor device including interlayer insulating film
US5160996A (en) * 1987-10-08 1992-11-03 Matsushita Electric Industrial Co., Inc. Structure and method of manufacture for semiconductor device
US5164813A (en) * 1988-06-24 1992-11-17 Unitrode Corporation New diode structure
US5248894A (en) * 1989-10-03 1993-09-28 Harris Corporation Self-aligned channel stop for trench-isolated island
US5250468A (en) * 1990-02-05 1993-10-05 Mitsubishi Denki Kabushiki Kaisha Method of manufacturing semiconductor device including interlaying insulating film
US5292671A (en) * 1987-10-08 1994-03-08 Matsushita Electric Industrial, Co., Ltd. Method of manufacture for semiconductor device by forming deep and shallow regions
US5340754A (en) * 1992-09-02 1994-08-23 Motorla, Inc. Method for forming a transistor having a dynamic connection between a substrate and a channel region
US5433794A (en) * 1992-12-10 1995-07-18 Micron Technology, Inc. Spacers used to form isolation trenches with improved corners
US5612233A (en) * 1994-03-22 1997-03-18 Siemens Aktiengesellschaft Method for manufacturing a single electron component
US5739574A (en) * 1994-12-19 1998-04-14 Sharp Kabushiki Kaisha SOI semiconductor device with low concentration of electric field around the mesa type silicon
US5763932A (en) * 1996-11-12 1998-06-09 Micron Technology, Inc. Isolation regions and methods of forming isolation regions
US5770504A (en) * 1997-03-17 1998-06-23 International Business Machines Corporation Method for increasing latch-up immunity in CMOS devices
EP0893824A3 (en) * 1997-07-25 1999-05-12 Samsung Electronics Co., Ltd. Method of forming a trench isolation structure utilizing composite oxide films
US5923992A (en) * 1997-02-11 1999-07-13 Advanced Micro Devices, Inc. Integrated circuit formed with shallow isolation structures having nitride placed on the trench dielectric
DE19920333A1 (en) * 1999-05-03 2000-11-16 Siemens Ag Method of manufacturing a semiconductor device
US6225230B1 (en) * 1996-05-28 2001-05-01 Kabushiki Kaisha Toshiba Method of manufacturing semiconductor device
US6239002B1 (en) * 1998-10-19 2001-05-29 Taiwan Semiconductor Manufacturing Company Thermal oxidizing method for forming with attenuated surface sensitivity ozone-teos silicon oxide dielectric layer upon a thermally oxidized silicon substrate layer
US6239476B1 (en) 1998-10-21 2001-05-29 Advanced Micro Devices, Inc. Integrated circuit isolation structure employing a protective layer and method for making same
US6281084B1 (en) 1999-08-31 2001-08-28 Infineon Technologies Corporation Disposable spacers for improved array gapfill in high density DRAMs
EP1211727A2 (en) * 2000-12-01 2002-06-05 Samsung Electronics Co., Ltd. Semiconductor device having shallow trench isolation structure and manufacturing method thereof
US6806584B2 (en) 2002-10-21 2004-10-19 International Business Machines Corporation Semiconductor device structure including multiple fets having different spacer widths
US20040262784A1 (en) * 2003-06-30 2004-12-30 International Business Machines Corporation High performance cmos device structures and method of manufacture
US6956266B1 (en) 2004-09-09 2005-10-18 International Business Machines Corporation Structure and method for latchup suppression utilizing trench and masked sub-collector implantation
US20060071294A1 (en) * 2002-11-12 2006-04-06 Koninklijke Philips Electronics N.V. Semiconductor device channel termination
US20070178638A1 (en) * 2006-01-13 2007-08-02 Sharp Kabushiki Kaisha Semiconductor device and fabrication method thereof

Families Citing this family (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4952524A (en) * 1989-05-05 1990-08-28 At&T Bell Laboratories Semiconductor device manufacture including trench formation
US7141836B1 (en) * 2005-05-31 2006-11-28 International Business Machines Corporation Pixel sensor having doped isolation structure sidewall

Citations (15)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3853633A (en) * 1972-12-04 1974-12-10 Motorola Inc Method of making a semi planar insulated gate field-effect transistor device with implanted field
US3890632A (en) * 1973-12-03 1975-06-17 Rca Corp Stabilized semiconductor devices and method of making same
US3969168A (en) * 1974-02-28 1976-07-13 Motorola, Inc. Method for filling grooves and moats used on semiconductor devices
US4054895A (en) * 1976-12-27 1977-10-18 Rca Corporation Silicon-on-sapphire mesa transistor having doped edges
US4056415A (en) * 1975-08-04 1977-11-01 International Telephone And Telegraph Corporation Method for providing electrical isolating material in selected regions of a semiconductive material
US4081823A (en) * 1974-11-15 1978-03-28 International Telephone And Telegraph Corporation Semiconductor device having porous anodized aluminum isolation between elements thereof
US4268321A (en) * 1978-08-23 1981-05-19 Hitachi, Ltd. Method of fabricating a semiconductor device having channel stoppers
US4419813A (en) * 1980-11-29 1983-12-13 Tokyo Shibaura Denki Kabushiki Kaisha Method for fabricating semiconductor device
US4433008A (en) * 1982-05-11 1984-02-21 Rca Corporation Doped-oxide diffusion of phosphorus using borophosphosilicate glass
US4471525A (en) * 1981-03-20 1984-09-18 Tokyo Shibaura Denki Kabushiki Kaisha Method for manufacturing semiconductor device utilizing two-step etch and selective oxidation to form isolation regions
US4498227A (en) * 1983-07-05 1985-02-12 Fairchild Camera & Instrument Corporation Wafer fabrication by implanting through protective layer
US4504333A (en) * 1981-06-10 1985-03-12 Tokyo Shibaura Denki Kabushiki Kaisha Method of making field oxide regions
US4514440A (en) * 1983-12-12 1985-04-30 Allied Corporation Spin-on dopant method
US4599789A (en) * 1984-06-15 1986-07-15 Harris Corporation Process of making twin well VLSI CMOS
US4613885A (en) * 1982-02-01 1986-09-23 Texas Instruments Incorporated High-voltage CMOS process

Family Cites Families (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4394196A (en) * 1980-07-16 1983-07-19 Tokyo Shibaura Denki Kabushiki Kaisha Method of etching, refilling and etching dielectric grooves for isolating micron size device regions
JPS59161046A (en) * 1983-03-04 1984-09-11 Fujitsu Ltd Wiring method in semiconductor device
JPS59169149A (en) * 1983-03-16 1984-09-25 Fujitsu Ltd Semiconductor device
JPS59175744A (en) * 1983-03-25 1984-10-04 Fujitsu Ltd Semiconductor device and manufacture thereof
JPS59182537A (en) * 1983-04-01 1984-10-17 Hitachi Ltd Manufacture of semiconductor device
JPS6020529A (en) * 1983-07-13 1985-02-01 Matsushita Electronics Corp Manufacture of semiconductor device
KR850700087A (en) * 1983-10-11 1985-10-21 아메리칸 텔리폰 앤드 텔레그라프 캄파니 Semiconductor integrated circuit
JPS60164335A (en) * 1984-02-06 1985-08-27 Nec Corp Manufacture of semiconductor device
US4556585A (en) * 1985-01-28 1985-12-03 International Business Machines Corporation Vertically isolated complementary transistors

Patent Citations (15)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3853633A (en) * 1972-12-04 1974-12-10 Motorola Inc Method of making a semi planar insulated gate field-effect transistor device with implanted field
US3890632A (en) * 1973-12-03 1975-06-17 Rca Corp Stabilized semiconductor devices and method of making same
US3969168A (en) * 1974-02-28 1976-07-13 Motorola, Inc. Method for filling grooves and moats used on semiconductor devices
US4081823A (en) * 1974-11-15 1978-03-28 International Telephone And Telegraph Corporation Semiconductor device having porous anodized aluminum isolation between elements thereof
US4056415A (en) * 1975-08-04 1977-11-01 International Telephone And Telegraph Corporation Method for providing electrical isolating material in selected regions of a semiconductive material
US4054895A (en) * 1976-12-27 1977-10-18 Rca Corporation Silicon-on-sapphire mesa transistor having doped edges
US4268321A (en) * 1978-08-23 1981-05-19 Hitachi, Ltd. Method of fabricating a semiconductor device having channel stoppers
US4419813A (en) * 1980-11-29 1983-12-13 Tokyo Shibaura Denki Kabushiki Kaisha Method for fabricating semiconductor device
US4471525A (en) * 1981-03-20 1984-09-18 Tokyo Shibaura Denki Kabushiki Kaisha Method for manufacturing semiconductor device utilizing two-step etch and selective oxidation to form isolation regions
US4504333A (en) * 1981-06-10 1985-03-12 Tokyo Shibaura Denki Kabushiki Kaisha Method of making field oxide regions
US4613885A (en) * 1982-02-01 1986-09-23 Texas Instruments Incorporated High-voltage CMOS process
US4433008A (en) * 1982-05-11 1984-02-21 Rca Corporation Doped-oxide diffusion of phosphorus using borophosphosilicate glass
US4498227A (en) * 1983-07-05 1985-02-12 Fairchild Camera & Instrument Corporation Wafer fabrication by implanting through protective layer
US4514440A (en) * 1983-12-12 1985-04-30 Allied Corporation Spin-on dopant method
US4599789A (en) * 1984-06-15 1986-07-15 Harris Corporation Process of making twin well VLSI CMOS

Cited By (51)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4855800A (en) * 1986-03-27 1989-08-08 Texas Instruments Incorporated EPROM with increased floating gate/control gate coupling
US4892840A (en) * 1986-03-27 1990-01-09 Texas Instruments Incorporated EPROM with increased floating gate/control gate coupling
US5008722A (en) * 1986-03-27 1991-04-16 Texas Instruments Incorporated Non-volatile memory
US5292671A (en) * 1987-10-08 1994-03-08 Matsushita Electric Industrial, Co., Ltd. Method of manufacture for semiconductor device by forming deep and shallow regions
US5160996A (en) * 1987-10-08 1992-11-03 Matsushita Electric Industrial Co., Inc. Structure and method of manufacture for semiconductor device
US4905062A (en) * 1987-11-19 1990-02-27 Texas Instruments Incorporated Planar famos transistor with trench isolation
US5081516A (en) * 1987-12-02 1992-01-14 Advanced Micro Devices, Inc. Self-aligned, planarized contacts for semiconductor devices
WO1989005517A1 (en) * 1987-12-02 1989-06-15 Advanced Micro Devices, Inc. Self-aligned, planarized contacts for semiconductor devices
US4982269A (en) * 1988-05-10 1991-01-01 Thomson Hybrides Et Microondes Blanar-type microwave integrated circuit with at least one mesa component, method of fabrication thereof
US5102822A (en) * 1988-05-10 1992-04-07 Thomson Hybrides Et Microondes Planar-type microwave integrated circuit with at least one mesa component, method of fabrication thereof
US5164813A (en) * 1988-06-24 1992-11-17 Unitrode Corporation New diode structure
US5248894A (en) * 1989-10-03 1993-09-28 Harris Corporation Self-aligned channel stop for trench-isolated island
US5250468A (en) * 1990-02-05 1993-10-05 Mitsubishi Denki Kabushiki Kaisha Method of manufacturing semiconductor device including interlaying insulating film
US5132774A (en) * 1990-02-05 1992-07-21 Mitsubishi Denki Kabushiki Kaisha Semiconductor device including interlayer insulating film
US5340754A (en) * 1992-09-02 1994-08-23 Motorla, Inc. Method for forming a transistor having a dynamic connection between a substrate and a channel region
US5393681A (en) * 1992-09-02 1995-02-28 Motorola, Inc. Method for forming a compact transistor structure
US5527723A (en) * 1992-09-02 1996-06-18 Motorola, Inc. Method for forming a dynamic contact which can be either on or off or switched therebetween
US5627395A (en) * 1992-09-02 1997-05-06 Motorola Inc. Vertical transistor structure
US5868870A (en) * 1992-12-10 1999-02-09 Micron Technology, Inc. Isolation structure of a shallow semiconductor device trench
US5433794A (en) * 1992-12-10 1995-07-18 Micron Technology, Inc. Spacers used to form isolation trenches with improved corners
US5733383A (en) * 1992-12-10 1998-03-31 Micron Technology, Inc. Spacers used to form isolation trenches with improved corners
US5966615A (en) * 1992-12-10 1999-10-12 Micron Technology, Inc. Method of trench isolation using spacers to form isolation trenches with protected corners
US5612233A (en) * 1994-03-22 1997-03-18 Siemens Aktiengesellschaft Method for manufacturing a single electron component
US5739574A (en) * 1994-12-19 1998-04-14 Sharp Kabushiki Kaisha SOI semiconductor device with low concentration of electric field around the mesa type silicon
US6225230B1 (en) * 1996-05-28 2001-05-01 Kabushiki Kaisha Toshiba Method of manufacturing semiconductor device
US5834358A (en) * 1996-11-12 1998-11-10 Micron Technology, Inc. Isolation regions and methods of forming isolation regions
US6066544A (en) * 1996-11-12 2000-05-23 Micron Technology, Inc. Isolation regions and methods of forming isolation regions
US6093953A (en) * 1996-11-12 2000-07-25 Micron Technology, Inc. Isolation regions and methods of forming isolation regions
US5763932A (en) * 1996-11-12 1998-06-09 Micron Technology, Inc. Isolation regions and methods of forming isolation regions
US5923992A (en) * 1997-02-11 1999-07-13 Advanced Micro Devices, Inc. Integrated circuit formed with shallow isolation structures having nitride placed on the trench dielectric
US5770504A (en) * 1997-03-17 1998-06-23 International Business Machines Corporation Method for increasing latch-up immunity in CMOS devices
EP0893824A3 (en) * 1997-07-25 1999-05-12 Samsung Electronics Co., Ltd. Method of forming a trench isolation structure utilizing composite oxide films
US6037237A (en) * 1997-07-25 2000-03-14 Samsung Electronics Co., Ltd. Trench isolation methods utilizing composite oxide films
US6239002B1 (en) * 1998-10-19 2001-05-29 Taiwan Semiconductor Manufacturing Company Thermal oxidizing method for forming with attenuated surface sensitivity ozone-teos silicon oxide dielectric layer upon a thermally oxidized silicon substrate layer
US6239476B1 (en) 1998-10-21 2001-05-29 Advanced Micro Devices, Inc. Integrated circuit isolation structure employing a protective layer and method for making same
DE19920333A1 (en) * 1999-05-03 2000-11-16 Siemens Ag Method of manufacturing a semiconductor device
US6281084B1 (en) 1999-08-31 2001-08-28 Infineon Technologies Corporation Disposable spacers for improved array gapfill in high density DRAMs
EP1211727A3 (en) * 2000-12-01 2003-09-03 Samsung Electronics Co., Ltd. Semiconductor device having shallow trench isolation structure and manufacturing method thereof
EP1211727A2 (en) * 2000-12-01 2002-06-05 Samsung Electronics Co., Ltd. Semiconductor device having shallow trench isolation structure and manufacturing method thereof
US6806584B2 (en) 2002-10-21 2004-10-19 International Business Machines Corporation Semiconductor device structure including multiple fets having different spacer widths
US7425752B2 (en) * 2002-11-12 2008-09-16 Royce Lowis Semiconductor device channel termination
US7829420B2 (en) 2002-11-12 2010-11-09 Nxp B.V. Method of forming a channel termination region using a trench and a channel stopper ring
US20090209077A1 (en) * 2002-11-12 2009-08-20 Nxp B.V. Semiconductor device channel termination
US20060071294A1 (en) * 2002-11-12 2006-04-06 Koninklijke Philips Electronics N.V. Semiconductor device channel termination
US7436029B2 (en) 2003-06-30 2008-10-14 International Business Machines Corporation High performance CMOS device structures and method of manufacture
US20080026522A1 (en) * 2003-06-30 2008-01-31 International Business Machines Corporation High performance cmos device structures and method of manufacture
US7279746B2 (en) 2003-06-30 2007-10-09 International Business Machines Corporation High performance CMOS device structures and method of manufacture
US20040262784A1 (en) * 2003-06-30 2004-12-30 International Business Machines Corporation High performance cmos device structures and method of manufacture
US6956266B1 (en) 2004-09-09 2005-10-18 International Business Machines Corporation Structure and method for latchup suppression utilizing trench and masked sub-collector implantation
US20070178638A1 (en) * 2006-01-13 2007-08-02 Sharp Kabushiki Kaisha Semiconductor device and fabrication method thereof
US7560781B2 (en) * 2006-01-13 2009-07-14 Sharp Kabushiki Kaisha Semiconductor device and fabrication method thereof

Also Published As

Publication number Publication date
EP0242506A2 (en) 1987-10-28
EP0242506B1 (en) 1993-03-24
DE3784958T2 (en) 1993-09-30
DE3784958D1 (en) 1993-04-29
BR8700839A (en) 1987-12-22
AU6995987A (en) 1987-09-24
JPS62219943A (en) 1987-09-28
JPH0680724B2 (en) 1994-10-12
AU579764B2 (en) 1988-12-08
CA1245373A (en) 1988-11-22
EP0242506A3 (en) 1990-03-14

Similar Documents

Publication Publication Date Title
US4729006A (en) Sidewall spacers for CMOS circuit stress relief/isolation and method for making
US5410176A (en) Integrated circuit with planarized shallow trench isolation
JP2974211B2 (en) SOI semiconductor device
US4637127A (en) Method for manufacturing a semiconductor device
US4502913A (en) Total dielectric isolation for integrated circuits
CA1244559A (en) Fabrication method for forming a self-aligned contact window and connection in an epitaxial layer and device structures employing the method
US5482871A (en) Method for forming a mesa-isolated SOI transistor having a split-process polysilicon gate
US4493740A (en) Method for formation of isolation oxide regions in semiconductor substrates
EP0083089B1 (en) Process for forming self-aligned metallization patterns for semiconductor devices
EP0724291B1 (en) Semiconductor device having an improved trench isolation and method for forming the same
US5401998A (en) Trench isolation using doped sidewalls
US5436190A (en) Method for fabricating semiconductor device isolation using double oxide spacers
EP0074541A2 (en) Method for the production of a semiconductor device comprising dielectrically isolating regions
JPH0344419B2 (en)
JPS6220696B2 (en)
US5457339A (en) Semiconductor device for element isolation and manufacturing method thereof
US5969393A (en) Semiconductor device and method of manufacture of the same
US5849625A (en) Planar field oxide isolation process for semiconductor integrated circuit devices using liquid phase deposition
US5104816A (en) Polysilicon self-aligned bipolar device including trench isolation and process of manufacturing same
KR100314347B1 (en) Semiconductor device and its manufacturing method
US6445043B1 (en) Isolated regions in an integrated circuit
US4026736A (en) Integrated semiconductor structure with combined dielectric and PN junction isolation including fabrication method therefor
KR880000483B1 (en) Fabricating semiconductor device with polysilicon protection layer during processing
KR950001146B1 (en) Poly silicon self-align bipolar device and manufacturing method thereof
US4056414A (en) Process for producing an improved dielectrically-isolated silicon crystal utilizing adjacent areas of different insulators

Legal Events

Date Code Title Description
AS Assignment

Owner name: INTERNATIONAL BUSINESS MACHINES CORPORATION, ARMON

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST.;ASSIGNORS:DALLY, ANTHONY J.;OGURA, SEIKI;RISEMAN, JACOB;AND OTHERS;REEL/FRAME:004532/0540;SIGNING DATES FROM 19860312 TO 19860313

FPAY Fee payment

Year of fee payment: 4

FPAY Fee payment

Year of fee payment: 8

REMI Maintenance fee reminder mailed
LAPS Lapse for failure to pay maintenance fees
FP Expired due to failure to pay maintenance fee

Effective date: 20000301

STCH Information on status: patent discontinuation

Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362