US20160148943A1 - Methods and apparatuses with vertical strings of memory cells and support circuitry - Google Patents

Methods and apparatuses with vertical strings of memory cells and support circuitry Download PDF

Info

Publication number
US20160148943A1
US20160148943A1 US15/011,819 US201615011819A US2016148943A1 US 20160148943 A1 US20160148943 A1 US 20160148943A1 US 201615011819 A US201615011819 A US 201615011819A US 2016148943 A1 US2016148943 A1 US 2016148943A1
Authority
US
United States
Prior art keywords
substrate
forming
memory cells
strings
diffusion region
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US15/011,819
Other versions
US10319729B2 (en
Inventor
Takehiro Hasegawa
Koji Sakui
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
US Bank NA
Original Assignee
US Bank NA
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Priority to US15/011,819 priority Critical patent/US10319729B2/en
Application filed by US Bank NA filed Critical US Bank NA
Assigned to U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT reassignment U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT SECURITY INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: MICRON TECHNOLOGY, INC.
Publication of US20160148943A1 publication Critical patent/US20160148943A1/en
Assigned to MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT reassignment MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT PATENT SECURITY AGREEMENT Assignors: MICRON TECHNOLOGY, INC.
Assigned to U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT reassignment U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT CORRECTIVE ASSIGNMENT TO CORRECT THE REPLACE ERRONEOUSLY FILED PATENT #7358718 WITH THE CORRECT PATENT #7358178 PREVIOUSLY RECORDED ON REEL 038669 FRAME 0001. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY INTEREST. Assignors: MICRON TECHNOLOGY, INC.
Assigned to JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT reassignment JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT SECURITY INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: MICRON SEMICONDUCTOR PRODUCTS, INC., MICRON TECHNOLOGY, INC.
Assigned to MICRON TECHNOLOGY, INC. reassignment MICRON TECHNOLOGY, INC. RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT
Priority to US16/418,743 priority patent/US10910389B2/en
Application granted granted Critical
Publication of US10319729B2 publication Critical patent/US10319729B2/en
Assigned to MICRON TECHNOLOGY, INC. reassignment MICRON TECHNOLOGY, INC. RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT
Assigned to MICRON SEMICONDUCTOR PRODUCTS, INC., MICRON TECHNOLOGY, INC. reassignment MICRON SEMICONDUCTOR PRODUCTS, INC. RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT
Priority to US17/164,375 priority patent/US11430798B2/en
Active legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Images

Classifications

    • H01L27/11531
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B41/00Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates
    • H10B41/40Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates characterised by the peripheral circuit region
    • H10B41/42Simultaneous manufacture of periphery and memory cells
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C16/00Erasable programmable read-only memories
    • G11C16/02Erasable programmable read-only memories electrically programmable
    • G11C16/04Erasable programmable read-only memories electrically programmable using variable threshold transistors, e.g. FAMOS
    • G11C16/0483Erasable programmable read-only memories electrically programmable using variable threshold transistors, e.g. FAMOS comprising cells having several storage transistors connected in series
    • H01L21/28273
    • H01L21/28282
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/02Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier
    • H01L27/04Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body
    • H01L27/06Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body including a plurality of individual components in a non-repetitive configuration
    • H01L27/0688Integrated circuits having a three-dimensional layout
    • H01L27/0694Integrated circuits having a three-dimensional layout comprising components formed on opposite sides of a semiconductor substrate
    • H01L27/11556
    • H01L27/11573
    • H01L27/11582
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/40Electrodes ; Multistep manufacturing processes therefor
    • H01L29/401Multistep manufacturing processes
    • H01L29/4011Multistep manufacturing processes for data storage electrodes
    • H01L29/40114Multistep manufacturing processes for data storage electrodes the electrodes comprising a conductor-insulator-conductor-insulator-semiconductor structure
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/40Electrodes ; Multistep manufacturing processes therefor
    • H01L29/401Multistep manufacturing processes
    • H01L29/4011Multistep manufacturing processes for data storage electrodes
    • H01L29/40117Multistep manufacturing processes for data storage electrodes the electrodes comprising a charge-trapping insulator
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/66007Multistep manufacturing processes
    • H01L29/66075Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
    • H01L29/66227Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
    • H01L29/66409Unipolar field-effect transistors
    • H01L29/66477Unipolar field-effect transistors with an insulated gate, i.e. MISFET
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/76Unipolar devices, e.g. field effect transistors
    • H01L29/772Field effect transistors
    • H01L29/78Field effect transistors with field effect produced by an insulated gate
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B41/00Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates
    • H10B41/20Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates characterised by three-dimensional arrangements, e.g. with cells on different height levels
    • H10B41/23Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates characterised by three-dimensional arrangements, e.g. with cells on different height levels with source and drain on different levels, e.g. with sloping channels
    • H10B41/27Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates characterised by three-dimensional arrangements, e.g. with cells on different height levels with source and drain on different levels, e.g. with sloping channels the channels comprising vertical portions, e.g. U-shaped channels
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B41/00Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates
    • H10B41/40Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates characterised by the peripheral circuit region
    • H10B41/42Simultaneous manufacture of periphery and memory cells
    • H10B41/49Simultaneous manufacture of periphery and memory cells comprising different types of peripheral transistor
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B43/00EEPROM devices comprising charge-trapping gate insulators
    • H10B43/20EEPROM devices comprising charge-trapping gate insulators characterised by three-dimensional arrangements, e.g. with cells on different height levels
    • H10B43/23EEPROM devices comprising charge-trapping gate insulators characterised by three-dimensional arrangements, e.g. with cells on different height levels with source and drain on different levels, e.g. with sloping channels
    • H10B43/27EEPROM devices comprising charge-trapping gate insulators characterised by three-dimensional arrangements, e.g. with cells on different height levels with source and drain on different levels, e.g. with sloping channels the channels comprising vertical portions, e.g. U-shaped channels
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B43/00EEPROM devices comprising charge-trapping gate insulators
    • H10B43/40EEPROM devices comprising charge-trapping gate insulators characterised by the peripheral circuit region
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B69/00Erasable-and-programmable ROM [EPROM] devices not provided for in groups H10B41/00 - H10B63/00, e.g. ultraviolet erasable-and-programmable ROM [UVEPROM] devices
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C5/00Details of stores covered by group G11C11/00
    • G11C5/14Power supply arrangements, e.g. power down, chip selection or deselection, layout of wirings or power grids, or multiple supply levels
    • G11C5/145Applications of charge pumps; Boosted voltage circuits; Clamp circuits therefor

Definitions

  • RAM random-access memory
  • ROM read only memory
  • DRAM dynamic random access memory
  • SDRAM synchronous dynamic random access memory
  • non-volatile memory e.g., flash
  • thermal budget e.g., total amount of thermal energy transferred to the wafer during an elevated temperature operation
  • This problem can be exacerbated by the thermal budget used in forming multiple layers of these pillars on the same wafer.
  • FIG. 1 illustrates a schematic diagram of an embodiment of a string of memory cells.
  • FIG. 2 illustrates a cross-sectional view of an embodiment of a semiconductor construction of a string of memory cells in accordance with FIG. 1 .
  • FIG. 3 illustrates a cross-sectional view of an embodiment of an apparatus having a plurality of strings of memory cells on a topside of a substrate and CMOS circuitry on a backside of the substrate.
  • FIG. 4 illustrates a schematic diagram of an embodiment of memory circuitry in accordance with the embodiment of FIG. 3 .
  • FIGS. 5A-5G illustrate a cross sectional view of a method for forming the apparatus in accordance with the embodiment of FIG. 3 .
  • FIG. 6 illustrates a cross-sectional view of another embodiment of the apparatus having surround substrate transistors.
  • FIG. 7 illustrates a schematic diagram of the apparatus in accordance with the embodiment of FIG. 6 .
  • FIG. 8 illustrates a cross-sectional view of another embodiment of the apparatus having surround substrate transistors.
  • FIGS. 9A-9C illustrate top and cross-sectional operational views of a plurality of surround substrate transistors.
  • FIGS. 10A-10B illustrate top and cross-sectional views of an embodiment of a compact surround substrate transistor.
  • FIGS. 11A-11H illustrate an embodiment of a method for forming a compact surround substrate transistor in accordance with the embodiment of FIGS. 10A-10B .
  • FIGS. 12A-12F illustrate another embodiment of a method for forming a compact surround substrate transistor.
  • FIG. 13 illustrates a cross-sectional view of an embodiment of an apparatus including a plurality of semiconductor pillars and a compact surround substrate transistor.
  • FIGS. 14A-14D illustrate top and cross-sectional operational views of surround substrate transistors using threshold voltage modulation.
  • FIG. 15 illustrates a plot of logarithmic drain current versus threshold voltage in accordance with the embodiment of FIGS. 14A-14D .
  • FIG. 16 illustrates a cross-sectional view of an embodiment of an apparatus including a plurality of semiconductor pillars and that incorporates threshold voltage modulation with surround substrate transistors.
  • FIG. 17 illustrates a schematic diagram of an embodiment of a charge pump circuit incorporating surround substrate transistors as transfer gates.
  • FIGS. 18A and 18B illustrate a schematic diagram of a charge pump circuit and an isometric depiction of surround substrate transistors as capacitors.
  • FIGS. 19A-19G illustrate an embodiment of a method for forming surround gate transistors in a substrate.
  • FIG. 20 illustrates a cross-sectional view of an embodiment of an apparatus incorporating the surround gate transistors in accordance with the embodiments of FIGS. 19A-19G .
  • FIG. 21 illustrates a cross-sectional view of an embodiment of an apparatus incorporating data lines and access lines on both sides of a substrate in an apparatus.
  • FIG. 22 illustrates a schematic diagram of an embodiment of the apparatus in accordance with the embodiment of FIG. 21 .
  • FIG. 23 illustrates a cross-sectional view of an embodiment of an apparatus having a data line on the bottom.
  • NAND non-volatile memory for the purposes of illustration only.
  • the present disclosure is not limited to any one type of memory.
  • the memory might include non-volatile memory (e.g., NAND Flash, NOR Flash, phase change memory (PCM), etc.) or volatile memory (e.g., DRAM, SRAM, etc.).
  • non-volatile memory e.g., NAND Flash, NOR Flash, phase change memory (PCM), etc.
  • volatile memory e.g., DRAM, SRAM, etc.
  • FIG. 1 illustrates a schematic diagram of an embodiment of a string of vertically stacked memory cells 100 formed above a substrate (shown in FIG. 3 ).
  • the string of memory cells 100 is shown having 16 memory cells 112 that can be formed in 16 memory cell tiers (e.g., layers) above the substrate.
  • Alternate embodiments can include more or less than 16 memory cells 112 and/or more or less memory cell tiers.
  • the string of memory cells 100 can include a source select device 120 that may be an n-channel transistor coupled between one of the memory cells 112 at one end of the string of memory cells 100 and a common source 126 .
  • the common source 126 may comprise, for example, a slot of commonly doped semiconductor material and/or other electrically conductive material.
  • the common source 126 can be coupled to a reference voltage V SS (e.g., ground) or a voltage source (e.g., a charge pump circuit not shown).
  • a drain select device 130 may be an n-channel transistor coupled between one of the memory cells 112 and a data line (e.g., bit line) 134 .
  • the data line 134 can eventually be coupled to sense circuitry (not shown) for sensing (e.g., reading) a state of a selected memory cell 112 .
  • Each memory cell 112 may comprise, for example, a floating gate transistor or a charge trap transistor.
  • Each memory cell 112 can be a single level cell (SLC) for storing two bits of data or a multiple level cell (MLC) for storing two or more bits of data.
  • SLC single level cell
  • MLC multiple level cell
  • the memory cells 112 , the source select gate transistor 120 , and the drain select gate transistor 130 can be controlled by signals on their respective control gates.
  • the signals on the control gates of the memory cells 112 can be provided on access lines (e.g., word lines) WL 0 -WL 15 .
  • the control gates of memory cells in a row of memory cells can at least partially form an access line.
  • the source select gate transistor 120 can receive a control signal that controls the source select gate transistor 120 to substantially control conduction between the string of memory cells 100 and the common source 126 .
  • the drain select gate transistor 130 can receive a control signal that controls the drain select gate transistor 130 so that the drain select gate transistor 130 can be used to select or deselect the string 100 .
  • the string 100 can be one of multiple strings of memory cells in a block of memory cells in a memory device, such as a NAND memory device.
  • FIG. 2 illustrates a cross-sectional view of an embodiment of semiconductor construction of the string of memory cells 100 of FIG. 1 .
  • the memory cells 112 , source select gate transistor 120 and the drain select gate transistor 130 at least partially surround (e.g., surround or partially surround) a semiconductor material 210 .
  • the semiconductor material 210 in one embodiment, can comprise a pillar of p-type polysilicon and can be used as a channel for the memory cells 112 , the source select gate transistor 120 and the drain select gate transistor 130 .
  • the memory cells 112 , the source select gate transistor 120 and the drain select gate transistor 130 can thus be associated with the pillar of semiconductor material 210 .
  • the pillar of semiconductor material 210 can extend between a source cap 220 (e.g., n+ type polysilicon) and a drain cap 230 (e.g., n+ type polysilicon).
  • the source cap 220 can be in electrical contact with the pillar of semiconductor material 210 and can form a p-n junction with the semiconductor material 210 .
  • the drain cap 230 can be in electrical contact with the pillar of semiconductor material 210 and can form a p-n junction with the semiconductor material 210 .
  • the source cap 220 can be a source for the pillar of semiconductor material 210 and the drain cap 230 can be a drain for the pillar of semiconductor material 210 .
  • the source cap 220 can be coupled to the common source 126 .
  • the drain cap 230 can be coupled to the data line 134 .
  • FIG. 3 illustrates a cross-sectional view of an embodiment of an apparatus having a plurality of strings of memory cells 300 formed along pillars on a topside of a substrate 301 and extending outward from the substrate 301 .
  • a plurality of strings of memory cells 300 as illustrated in FIG. 3 , can be formed on and extend outward from the substrate 301 .
  • At least one string of memory cells can be formed along each pillar.
  • the plurality of strings of memory cells 300 can comprise a plurality of groups (e.g., blocks) of strings of memory cells 320 - 323 formed horizontally across the topside of the substrate 301 as shown.
  • the plurality of groups of strings of memory cells 320 - 323 can be formed extending vertically in tiers (not shown) from the topside of the substrate 301 .
  • the substrate 301 can be a silicon substrate. Another embodiment can use other substrate materials, such as germanium, or combinations of substrate materials.
  • the substrate 301 can also include a silicon-on-insulator (SOI) construction.
  • the substrate 301 can include circuitry 302 (e.g., complementary metal-oxide semiconductor (CMOS) circuitry) on the backside of the substrate 301 .
  • This circuitry 302 can include support circuitry for the plurality of strings of memory cells 300 formed on the topside of the substrate 301 .
  • the support circuitry 302 can be CMOS circuitry 302 .
  • Other embodiments might use other integrated circuit fabrication technologies in constructing the support circuitry 302 that are different from the fabrication technology used to construct the plurality of strings of memory cells 300 .
  • Support circuitry 302 can be defined as any circuitry that may be used by or coupled to the plurality of strings of memory cells.
  • the support circuitry 302 on the backside of the substrate 301 can be coupled to the plurality of strings of memory cells 300 through vertical interconnects 304 (e.g., Through Silicon Vias (TSVs)).
  • these vertical interconnects 304 can include transistors 305 (e.g., high-voltage transistors) that can couple the support circuitry 302 to the plurality of strings of memory cells 300 .
  • the transistors 305 can also be referred to as surround substrate transistors 305 (SST).
  • a surround gate transistor can comprise a central semiconductor region that acts as the channel region with the source/drain regions on each end of the channel region.
  • a control gate can surround the central semiconductor region.
  • An SST is different in that it includes the control gate in the center of the transistor with the substrate surrounding the control gate. Thus, the channel region in an SST can surround the control gate.
  • the plurality of strings of memory cells 300 can be formed (e.g., fabricated) prior to forming the support circuitry 302 .
  • the support circuitry 302 may not be exposed to the total thermal budget generated from the fabrication of multiple groups (e.g., tiers) of strings of memory cells. Such a fabrication flow is illustrated in FIGS. 5A-5G and described subsequently.
  • FIG. 4 illustrates a schematic diagram of an embodiment of memory circuitry in accordance with the embodiment of FIG. 3 .
  • this figure shows only the circuitry associated with a single group of strings of memory cells 320 , support circuitry 302 , and surround substrate transistors 305 .
  • this circuitry can be duplicated for additional groups of strings of memory cells.
  • a group of strings of memory cells 320 of FIG. 3 is represented in FIG. 4 by a schematic of a memory cell array 320 that can be formed on the topside of the substrate 301 of FIG. 3 .
  • This memory cell array 320 can use support circuitry 302 formed on the backside of the substrate 301 .
  • the support circuitry 302 can include, for example, page buffers 401 - 406 and decoders 410 - 415 .
  • the memory cell array 320 can be coupled to the support circuitry 302 through individual surround substrate transistors 420 - 431 formed between the topside of the substrate 301 and the backside of the substrate 301 .
  • the surround substrate transistors 420 - 431 can be referred to as high voltage transistors due to their function of coupling relatively high voltages (e.g., 15V-20V) for memory operations (e.g., programming, erasing) to the memory array 320 .
  • FIGS. 5A-5G illustrate an embodiment of a process flow for fabrication of an apparatus having a plurality of strings of memory cells on the topside of the substrate 301 and support circuitry 302 on the backside of the substrate, as illustrated in FIG. 3 .
  • the process flow of FIGS. 5A-5G is for purposes of illustration only as other process flows can be used to accomplish the same or substantially similar results.
  • a substrate 500 can include a p-type substrate of silicon. Other embodiments might use other materials and other conductivity types. Openings (e.g., holes) 510 , 511 can be formed (e.g., directionally etched) in the substrate 500 and lined with an electrically insulative material 504 (e.g., oxide, SiO 2 ) and then filled with an electrically conductive material 503 (e.g., metal, polysilicon). The openings 510 , 511 can be formed such that they do not go all the way through the substrate 500 .
  • a diffusion region 501 e.g., n+ diffusion
  • the diffusion region 501 can be implanted having an opposite conductivity from the substrate conductivity.
  • FIG. 5B shows a plurality of strings of memory cells formed on the top of the substrate 500 .
  • the semiconductor pillars 520 - 525 of such strings can be coupled to the n+ diffusion 501 on the top of the substrate 500 .
  • the n+ diffusion 501 can operate as a source for the plurality of strings of memory cells.
  • the electrically conductive material in one opening 510 can be coupled to the n+ diffusion 501 through a conductor 527 .
  • the electrically conductive material in the other opening 511 can be coupled to a data line 528 through a conductor 526 .
  • the data line 528 can then be coupled to each of the semiconductor pillars 520 - 525 .
  • FIG. 5C shows a mechanical support substrate 530 formed over the plurality of pillars 520 - 525 and coupled to the substrate 500 .
  • the mechanical support substrate 530 can help protect and support the plurality of pillars 520 - 525 as well as other circuitry, especially during the substrate thinning process illustrated in FIG. 5D .
  • the mechanical support substrate 530 may be temporary and removed later or kept as permanent support as part of the apparatus.
  • FIG. 5D shows that the substrate 500 can then be thinned.
  • a grinding process on the backside of the substrate can be used to reduce the thickness.
  • the grinding process can be used to make a 2-10 ⁇ m thick substrate.
  • the electrically conductive material 503 in the openings 510 , 511 is now exposed on the backside in order to be accessible in subsequent fabrication steps.
  • the electrically conductive material 503 in the openings 510 , 511 can now act as vertical interconnects (e.g., TSV) between the topside strings of memory cells 300 and the backside support circuitry 302 (the electrically conductive material 503 in the openings 510 , 511 is sometimes referred to hereafter as vertical interconnects 510 , 511 ).
  • FIG. 5E shows different conductivity wells 531 - 533 being formed (e.g., doped) into the substrate 500 .
  • one n-well 531 and two p-wells 532 - 533 are formed in the substrate.
  • Other embodiments might form other quantities of wells having different conductivities.
  • FIG. 5F shows the various support circuitry (e.g., CMOS support circuitry) 302 as illustrated previously in FIG. 3 .
  • the diffusion regions for the support circuitry can be implanted in an associated well 531 - 533 .
  • the remaining elements of the support circuitry can be formed in the substrate as well or on the backside surface.
  • a first metal layer 540 and a second metal layer 541 can be formed during a CMOS fabrication method in order to form, for example, various CMOS decoders, buffers, and transistors of the support circuitry 302 .
  • Other embodiments may not use metal layers or the CMOS fabrication method.
  • FIG. 5G shows an embodiment where a transistor (e.g., HV transistor) 550 can be formed on the backside of the substrate 500 .
  • This transistor 550 can be used as a control gate driver for the control gates of the memory cells of the plurality of strings of memory cells.
  • the transistor 550 can be formed with a pair of source/drain regions 551 , 552 .
  • One of the source/drain regions 551 can be coupled to one of the vertical interconnects 510 with a conductor 553 .
  • the mechanical support substrate can be removed.
  • FIG. 6 illustrates a cross-sectional view of an embodiment of an apparatus where a vertical interconnect 510 is a SST 600 that acts as a control gate driver for control gates of the memory cells of the plurality of strings of memory cells.
  • the SST 600 can have a substantially similar structure as other vertical interconnects 511 , such as the electrically insulative material 504 and the electrically conductive material 503 .
  • the SST 600 can additionally have source/drain regions 601 , 602 that can create a channel 630 beneath the electrically insulative material 504 in the substrate 500 when properly biased.
  • the electrically conductive material 503 can act as the control gate of the SST 600 .
  • one source/drain region 602 on the topside of the substrate 500 can be coupled to a row of control gates for memory cells of the plurality of strings of memory cells.
  • the other source/drain region 601 on the backside of the substrate 500 can be coupled to one of the WL address signals.
  • the electrically conductive material 503 e.g., SST control gate
  • FIG. 7 illustrates a schematic diagram of an embodiment of the apparatus of FIG. 6 that can incorporate a SST 600 as a vertical interconnect.
  • the schematic shows a plurality of strings of memory cells 720 , 721 each coupled to a respective data line BL 0 , BL 1 .
  • a control gate of a particular memory cell 710 can be coupled to one source/drain connection (e.g., source drain region) of the SST 600 of FIG. 6 acting as a control gate driver of a plurality of control gate drivers 700 .
  • the other source/drain connection (e.g., source/drain region) of the SST 600 control gate driver can be coupled to a WL address signal S 0 .
  • a row decoder 701 for selecting a particular control gate driver of the plurality of control gate drivers 700 can be coupled to the control gates of the plurality of control gate drivers 700 .
  • a charge pump 702 can also be coupled to the control gates of the plurality of control gate drivers 700 for generating voltages to bias the control gate drivers.
  • FIG. 8 illustrates an embodiment similar to the SST 600 embodiment of FIG. 6 but the channel length of the SST 600 can be altered by direction etching of the substrate.
  • the etching can create a depression in which the SST 600 is formed in order to shorten the channel length and change the electrical characteristics of the SST 600 .
  • FIGS. 9A-9C illustrate top and cross-sectional operational views of an embodiment having a plurality of SSTs that are in relatively close proximity to each other such that their respective electrical fields generated during transistor operation can affect the electrical characteristics of the adjacent SSTs.
  • the apparatus of FIG. 3 can incorporate a plurality of the SSTs in relatively close proximity, as shown in the schematic of FIG. 7 and discussed previously.
  • FIG. 9A illustrates a top view of seven SST's 900 - 906 that can be formed in a substrate.
  • Each SST 900 - 906 can comprise a circular source/drain region 910 on a topside of the substrate and a circular source/drain region 913 on a backside of the substrate (see FIG. 9B ).
  • An electrically insulative material 911 e.g., oxide, SiO 2
  • FIG. 9B illustrates a cross-sectional view along axis X-X′ that runs through SSTs 900 , 903 , 906 of FIG. 9A .
  • This figure shows the fully depleted, low threshold channel region for the center SST 900 that can be created by the adjacent SSTs 901 - 906 as illustrated in the operational view of FIG. 9C .
  • the SSTs 900 , 903 , 906 can be separated by shallow trench isolation (STI) 960 .
  • STI shallow trench isolation
  • Other embodiments may use only top STI 960 , only bottom STI 960 , or no STI 960 on either the top or the bottom.
  • FIG. 9C illustrates a top operational view of the SSTs 900 - 906 of FIG. 9A .
  • the outer SSTs 901 - 906 e.g., assist gates
  • Approximately 120° of arc 921 of the depletion region 920 facing the center SST 900 has an effect on the channel region of the center SST 900 .
  • the depletion region arc 921 from each outer SST 901 - 906 can have a 360° depletion effect on the channel region of the center SST 900 . This can result in a reduced threshold voltage Vth for the channel region of the center SST 900 .
  • FIGS. 10A and 10B illustrate another embodiment of a transistor that can be incorporated into the apparatus of FIG. 3 .
  • This embodiment is a compact surround substrate transistor (C-SST).
  • C-SST compact surround substrate transistor
  • Such a transistor can be incorporated into the substrate so that less real estate may be used as compared to a transistor formed on the substrate.
  • FIG. 10A illustrates a drain 1001 formed in a substantially annular pattern (e.g., at least partially encircling) in the substrate 1000 .
  • An electrically insulative material e.g., gate insulator, oxide, SiO 2
  • a substantially annular patterned control gate 1003 e.g., metal, polysilicon
  • Another electrically insulative material 1005 e.g., oxide, SiO 2
  • the first electrically insulative material 1002 and the second electrically insulative material 1005 can be one continuous electrically insulative material.
  • FIG. 10B illustrates a cross-sectional view of the C-SST of FIG. 10A along the X-X′ axis.
  • This figure shows the addition of the source 1010 formed in the substrate 1000 and coupled to the metal plug 1004 .
  • the source 1010 can be accessible to the topside of the substrate 1000 through the metal plug 1004 used as a connection.
  • the substrate of the C-SST can be a p-type bulk silicon material or some other substrate material.
  • the drain 1001 and source 1010 can be N + doped regions if the substrate 1000 is a p-type material. In another embodiment, the drain 1001 and source 1010 can be p-type material if the substrate 1000 is an n-type material.
  • FIGS. 11A-11H illustrate an embodiment of a fabrication process for forming the C-SST of FIGS. 10A and 10B .
  • FIGS. 11A and 11B illustrate top and cross-sectional views, respectively, of an opening 1100 formed in a substrate 1101 .
  • An X-X′ axis is shown bisecting the opening 1100 and is used for illustrating cross-sectional views of subsequent steps of the fabrication process.
  • FIGS. 11B, 11D, 11F, and 11H illustrate cross-sectional views of the process along the X-X′ axis.
  • FIGS. 11C and 11D illustrate top and cross-sectional views, respectively, of the opening 1100 after the gate insulator 1102 (e.g., oxide, SiO 2 ) is formed lining the opening 1100 .
  • the control gate material 1103 e.g., polysilicon, metal
  • FIGS. 11E and 11F illustrate top and cross-sectional views, respectively, after the drain 1105 has been doped in an annular fashion in the substrate 1101 around the outer perimeter of the gate insulator 1102 .
  • An opening 1106 has been formed in the control gate material 1103 .
  • the source 1104 is doped into the substrate 1101 at the bottom of the opening 1106 .
  • FIGS. 11G and 11H illustrate top and cross-sectional views, respectively, after the sides of the opening in the gate material 1103 have been lined with an electrically insulative material (e.g., oxide, SiO 2 ) 1110 .
  • the bottom of the opening 1106 over the source 1104 is free from the electrically insulative material 1110 .
  • the metal plug 1111 is then formed in the opening 1106 such that it is in contact with the source 1104 and extends above the topside surface of the substrate 1101 .
  • the electrically insulative material 1110 can also extend above the topside surface of the substrate 1101 and substantially wrap around the extended outer surface of the metal plug 1111 .
  • FIGS. 12A-12F illustrate another embodiment of a C-SST.
  • This C-SST can be a ring-type C-SST where the source can be formed on the topside surface such that the metal plug of the previous embodiment is no longer needed.
  • FIGS. 12A and 12B illustrate top and cross-sectional views, respectively, after an annular ring opening 1201 is formed into the substrate 1200 .
  • the annular ring opening 1201 leaves a center pillar 1220 of the substrate material extending to the topside of the substrate 1200 .
  • FIGS. 12C and 12D illustrate top and cross-sectional views, respectively, after the annular ring 1201 has been lined with the gate insulator 1203 (e.g., oxide, SiO 2 ).
  • the annular ring 1201 within the gate insulator 1203 can then be filled with the gate material 1204 (e.g., metal, polysilicon).
  • FIGS. 12E and 12F illustrate top and cross-sectional views, respectively, after the drain 1210 has been doped in an annular fashion on the topside surface of the substrate 1200 around the annular ring 1201 .
  • the source 1211 can be doped in the top of the substrate pillar 1220 in the center of the annular ring 1201 .
  • the drain 1210 and source 1211 can be n-type areas when the substrate is a p-type material. In another embodiment, the drain 1210 and source 1211 can be p-type areas when the substrate is an n-type material.
  • FIG. 13 illustrates an embodiment of the C-SST 1400 as incorporated into an embodiment of the apparatus of FIG. 3 .
  • the C-SST 1300 can be used as a driver transistor (e.g., HV-Driver) for the select gates 1311 (e.g., select gate drain) used with the strings of memory cells 1312 .
  • the C-SST 1300 has been formed into the substrate 1301 such that the source is accessible to the plurality of strings of memory cells 1312 formed on the topside of the substrate 1301 .
  • the source of the C-SST 1300 is accessible through the metal plug as in the embodiment of FIGS. 10A and 10B .
  • Another embodiment might use the C-SST embodiment of FIGS. 12A-12F .
  • FIG. 13 shows a plurality of pillars 1310 that can be coupled to additional driver transistors (not shown) in substantially the same manner as the C-SST 1300 is shown coupled to the select gates 1311 .
  • These pillars 1310 can be used to couple the driver transistors to memory cell control gates and other select gates (e.g., source select gates).
  • This figure also shows the data lines 1313 coupled to the strings of memory cells through data line contacts 1314 .
  • FIGS. 14A-14D illustrate potential uses of the surround substrate transistors (SSTs) of the embodiments of FIGS. 6 and 8 , such as where the threshold voltage Vth of an SST 1452 can be modulated by neighboring SST's 1450 , 1451 (e.g., assist gates).
  • SSTs surround substrate transistors
  • the threshold voltage Vth of an SST 1452 can be modulated by neighboring SST's 1450 , 1451 (e.g., assist gates).
  • Such an embodiment can be used in the apparatus of FIG. 3 as data line clamp transistors.
  • the threshold voltage Vth of the data line clamp transistor could be modulated low.
  • the threshold voltage Vth can be modulated high, such as for charge sharing sensing.
  • FIGS. 14A and 14C illustrate top operational views of the SSTs that use two assist gates 1450 , 1451 .
  • FIGS. 14B and 14D illustrate cross-sectional operational views of the SSTs through the X-X′ axis.
  • the assist gates 1450 , 1451 do not have source/drain regions. This can result in a more compact layout area.
  • FIGS. 14A and 14B show the assist gates 1450 , 1451 disabled (e.g., turned off).
  • biasing of the center SST 1452 can use a higher threshold voltage Vth to create the depletion region 1460 around the center SST 1452 .
  • FIGS. 14C and 14D show the assist gates 1450 , 1451 enabled (e.g., turned on) by proper biasing.
  • the depletion regions 1461 , 1462 of the assist gates 1450 , 1451 can be fully depleted regions 1470 , 1471 , respectively, around the center SST 1452 such that a lower threshold voltage Vth can be used on the center SST 1452 .
  • FIG. 15 illustrates a logarithmic plot of drain current log(ID) along the y-axis versus threshold voltage Vth along the x-axis using data generated from silicon.
  • FIG. 16 illustrates a cross-sectional view of an embodiment of the apparatus of FIG. 3 that can incorporate the embodiments of FIGS. 14A-14D .
  • the illustrated embodiment of FIG. 16 can use the threshold voltage Vth modulation for the data line clamp transistor for data line pre-charge and sense operations.
  • FIG. 16 shows the data line clamp SST 1600 with its two assist gates 1601 , 1602 . Alternate embodiment may use more or less numbers of assist gates.
  • One of the drain/source regions 1610 of the data line clamp SST 1600 can be coupled to a data line 1620 by a conductor 1621 .
  • the other drain/source region 1611 of the data line clamp SST 1600 can be coupled to a drain/source region 1650 of a page buffer driver transistor 1660 .
  • the data line clamp SST 1600 can be used as a vertical interconnect in the substrate 1670 , such as to selectively couple the page buffer driver 1660 , that is part of the backside circuitry 302 , to the topside plurality of strings of memory cells 300 .
  • FIG. 16 is for purposes of illustration only.
  • the SSTs as disclosed herein can have other uses besides those illustrated in FIG. 16 .
  • an SST can be used as a transfer gate in a charge pump circuit as illustrated in FIG. 17 .
  • FIG. 17 shows a schematic diagram of an embodiment of a charge pump circuit using an SST 1700 - 1703 as transfer gates.
  • a lower threshold voltage Vth can be achieved as compared to a typical prior art charge pump transfer gate. This can result in relatively higher efficiency and lower power than typical prior art charge pumps.
  • FIGS. 18A and 18B illustrate yet another embodiment of the SSTs.
  • FIG. 18A shows a schematic diagram of the charge pump where the SSTs 1800 - 1803 can be used as capacitors. Also, the SSTs can be used as the diode connected transistors M 0 -M 4 .
  • the capacitors 1800 - 1803 and the diode connected transistors M 0 -M 4 are SSTs formed in the substrate 301 .
  • FIGS. 19A-19G illustrate a process flow for forming a surround gate transistor (SGT) in a substrate, such as a substrate for the apparatus of FIG. 3 .
  • the SGTs are formed such that their contacts are accessible through the topside of the substrate 1900 in order to be coupled to the plurality of strings of memory cells in subsequent steps.
  • the resulting transistors can be used as relatively high voltage (e.g., approximately 15-20V) surround gate transistors (HV-SGT) for program and erase voltages that can have relatively reduced real estate as compared to typical prior art SGTs.
  • the process can create trench isolation in the substrate 1900 by forming a plurality of openings (e.g., trenches 1910 - 1913 ) that can be filled with an electrically insulative material (e.g., oxide, SiO 2 ).
  • FIG. 19B shows various ion implantation and diffusion regions 1920 - 1923 formed in the substrate 1900 .
  • an n-channel HV-SGT gate 1920 can be formed between the first two isolation trenches 1910 , 1911 .
  • a p-channel HV-SGT gate 1921 can be formed between the second two isolation trenches 1912 , 1913 .
  • a p-well 1922 can be formed in one area for additional circuitry while an n-well 1923 can be formed in another area for additional circuitry.
  • FIG. 19C shows an opening (e.g., trench 1930 ) formed in the n-channel gate 1920 and an opening (e.g., trench 1931 ) formed in the p-channel gate 1921 .
  • the trenches 1930 , 1931 can be lined with an electrically insulative material 1932 , 1933 (e.g., oxide, SiO 2 ), respectively.
  • FIG. 19D shows the insulator-lined trenches 1930 , 1931 filled with a semiconductor material (e.g., polysilicon) having the opposite conductivity of the gate in which it is formed.
  • a semiconductor material e.g., polysilicon
  • the trench 1930 in the n-channel gate 1920 can be filled with a p-doped semiconductor material 1934 while the trench 1931 in the p-channel gate 1921 can be filled with an n-doped semiconductor material 1935 .
  • the semiconductor material 1934 , 1935 can eventually act as a channel region for each HV-SGT.
  • Sources 1936 , 1937 e.g., n + and p + , respectively
  • FIG. 19E shows the resulting HV-SGTs 1950 , 1951 formed in the substrate 1900 .
  • the plurality of strings of memory cells 300 can be formed over the substrate 1900 .
  • the plurality of strings of memory cells 300 can be formed over the p-well 1922 and n-well 1923 .
  • One of the HV-SGTs 1950 can be coupled through a conductor 1960 to the plurality of strings of memory cells 300 to be used as a driver transistor (e.g., control gate driver).
  • a mechanical support 1961 can be formed over the plurality of strings of memory cells 300 .
  • the mechanical support 1961 can be temporary or permanent.
  • FIG. 19F shows the result of a grinding process that removes a portion of the substrate 1900 .
  • This process exposes the backsides of the HV-SGTs 1950 , 1951 as well as the p-well 1922 and n-well 1923 .
  • the substrate 1900 can be reduced to approximately 2 ⁇ m. Other embodiments can use other thicknesses.
  • FIG. 19G shows drains 1970 , 1971 (e.g., n + and p + , respectively) can be formed in the exposed ends of the semiconductor material 1934 , 1935 of their respective HV-SGT 1950 , 1951 .
  • Gate contacts 1972 , 1973 e.g., p + and n + , respectively
  • Additional circuitry 1990 , 1991 can be formed on the backside of the substrate 1900 that can be accessed through the respective wells 1922 , 1923 .
  • FIG. 20 illustrates another embodiment of the HV-SGTs 1950 , 1951 of FIGS. 19A-19G .
  • an etch process e.g., directional etch
  • FIG. 21 illustrates a cross-sectional view of an embodiment where the data lines and access lines can be located on both sides of the substrate instead of just on the topside with the plurality of strings of memory cells 300 .
  • FIG. 21 shows that a local data line 2100 is coupled to a transistor 2102 (e.g., HV-SST), serving as a vertical interconnect, through a conductor 2101 coupled to the transistor's topside source/drain 2103 .
  • the transistor's backside source/drain 2104 is coupled to both a global data line (not shown) and a local data line latch 2106 .
  • FIG. 22 illustrates a schematic diagram of the cross-sectional view of FIG. 21 .
  • This view shows the global data line 2200 coupled to the local data line latch 2106 that is coupled to the plurality of strings of memory cells 300 .
  • the plurality of strings of memory cells 300 is on the topside of the substrate.
  • the latch 2106 and the global data line 2200 are on the backside of the substrate.
  • the latch 2106 on the backside of the substrate is coupled to the plurality of strings of memory cells by the HV-SST 2102 that is formed in the substrate.
  • Such an embodiment can enable multi-page read and program operations as well as sharing a global data line with multiple local data lines in the same sub-array.
  • FIG. 23 illustrates a cross-sectional view of a plurality of strings of memory cells formed on the topside of the substrate having a bottom data line architecture.
  • the source 2300 is shown on the top of the plurality of strings of memory cells furthest from the substrate while the data line 2301 is at the bottom of the plurality of strings of memory cells between the substrate and the plurality of strings of memory cells.
  • the data lines are coupled to the topside source/drain region 2304 of the HV-SST 2302 formed in the substrate.
  • the backside source/drain region 2305 is coupled to page buffer circuitry 2306 .
  • the control gate of the HV-SST 2307 is coupled to a data line clamp gate (not shown).
  • An apparatus may be, for example, circuitry, an integrated circuit die, a memory device, a memory array, or a system including such circuitry, die, device, or array, among other structures.
  • One or more embodiments include an apparatus with support circuitry on the backside of a substrate, which can, for example, help reduce the thermal budget experienced by the support circuitry. This can allow the plurality of strings of memory cells to be formed first and then the support circuitry (e.g., CMOS), which can be more heat sensitive, can be formed on the backside of the substrate.
  • CMOS complementary metal-oxide-semiconductor

Abstract

Apparatuses and methods have been disclosed. One such apparatus includes strings of memory cells formed on a topside of a substrate. Support circuitry is formed on the backside of the substrate and coupled to the strings of memory cells through vertical interconnects in the substrate. The vertical interconnects can be transistors, such as surround substrate transistors and/or surround gate transistors.

Description

    PRIORITY APPLICATION
  • This application is a divisional of U.S. application Ser. No. 14/161,170, filed Jan. 22, 2014, which is incorporated herein by reference in its entirety.
  • BACKGROUND
  • Memory devices are typically provided as internal, semiconductor, integrated circuits in computers or other electronic devices. There are many different types of memory including random-access memory (RAM), read only memory (ROM), dynamic random access memory (DRAM), synchronous dynamic random access memory (SDRAM), and non-volatile (e.g., flash) memory.
  • In a continuing process of forming ever increasing number of memory cells on an integrated circuit wafer, memory manufacturers have relatively recently begun development of three-dimensional (3D) memory formed using semiconductor pillars. The process of forming vertical strings of memory cells along such pillars can create a thermal budget (e.g., total amount of thermal energy transferred to the wafer during an elevated temperature operation) that can damage other circuitry on the wafer. This problem can be exacerbated by the thermal budget used in forming multiple layers of these pillars on the same wafer.
  • There are general needs to make more compact memory devices without damaging memory support circuitry.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIG. 1 illustrates a schematic diagram of an embodiment of a string of memory cells.
  • FIG. 2 illustrates a cross-sectional view of an embodiment of a semiconductor construction of a string of memory cells in accordance with FIG. 1.
  • FIG. 3 illustrates a cross-sectional view of an embodiment of an apparatus having a plurality of strings of memory cells on a topside of a substrate and CMOS circuitry on a backside of the substrate.
  • FIG. 4 illustrates a schematic diagram of an embodiment of memory circuitry in accordance with the embodiment of FIG. 3.
  • FIGS. 5A-5G illustrate a cross sectional view of a method for forming the apparatus in accordance with the embodiment of FIG. 3.
  • FIG. 6 illustrates a cross-sectional view of another embodiment of the apparatus having surround substrate transistors.
  • FIG. 7 illustrates a schematic diagram of the apparatus in accordance with the embodiment of FIG. 6.
  • FIG. 8 illustrates a cross-sectional view of another embodiment of the apparatus having surround substrate transistors.
  • FIGS. 9A-9C illustrate top and cross-sectional operational views of a plurality of surround substrate transistors.
  • FIGS. 10A-10B illustrate top and cross-sectional views of an embodiment of a compact surround substrate transistor.
  • FIGS. 11A-11H illustrate an embodiment of a method for forming a compact surround substrate transistor in accordance with the embodiment of FIGS. 10A-10B.
  • FIGS. 12A-12F illustrate another embodiment of a method for forming a compact surround substrate transistor.
  • FIG. 13 illustrates a cross-sectional view of an embodiment of an apparatus including a plurality of semiconductor pillars and a compact surround substrate transistor.
  • FIGS. 14A-14D illustrate top and cross-sectional operational views of surround substrate transistors using threshold voltage modulation.
  • FIG. 15 illustrates a plot of logarithmic drain current versus threshold voltage in accordance with the embodiment of FIGS. 14A-14D.
  • FIG. 16 illustrates a cross-sectional view of an embodiment of an apparatus including a plurality of semiconductor pillars and that incorporates threshold voltage modulation with surround substrate transistors.
  • FIG. 17 illustrates a schematic diagram of an embodiment of a charge pump circuit incorporating surround substrate transistors as transfer gates.
  • FIGS. 18A and 18B illustrate a schematic diagram of a charge pump circuit and an isometric depiction of surround substrate transistors as capacitors.
  • FIGS. 19A-19G illustrate an embodiment of a method for forming surround gate transistors in a substrate.
  • FIG. 20 illustrates a cross-sectional view of an embodiment of an apparatus incorporating the surround gate transistors in accordance with the embodiments of FIGS. 19A-19G.
  • FIG. 21 illustrates a cross-sectional view of an embodiment of an apparatus incorporating data lines and access lines on both sides of a substrate in an apparatus.
  • FIG. 22 illustrates a schematic diagram of an embodiment of the apparatus in accordance with the embodiment of FIG. 21.
  • FIG. 23 illustrates a cross-sectional view of an embodiment of an apparatus having a data line on the bottom.
  • DETAILED DESCRIPTION
  • In the following detailed description, reference is made to the accompanying drawings that form a part hereof and in which is shown, by way of illustration, specific embodiments. In the drawings, like numerals describe substantially similar components throughout the several views. Other embodiments may be utilized and structural, logical, and electrical changes may be made without departing from the scope of the present disclosure. The following detailed description is, therefore, not to be taken in a limiting sense.
  • The following disclosure refers to NAND non-volatile memory for the purposes of illustration only. The present disclosure is not limited to any one type of memory. For example, the memory might include non-volatile memory (e.g., NAND Flash, NOR Flash, phase change memory (PCM), etc.) or volatile memory (e.g., DRAM, SRAM, etc.).
  • FIG. 1 illustrates a schematic diagram of an embodiment of a string of vertically stacked memory cells 100 formed above a substrate (shown in FIG. 3). For purposes of illustration only, the string of memory cells 100 is shown having 16 memory cells 112 that can be formed in 16 memory cell tiers (e.g., layers) above the substrate. Alternate embodiments can include more or less than 16 memory cells 112 and/or more or less memory cell tiers.
  • The string of memory cells 100 can include a source select device 120 that may be an n-channel transistor coupled between one of the memory cells 112 at one end of the string of memory cells 100 and a common source 126. The common source 126 may comprise, for example, a slot of commonly doped semiconductor material and/or other electrically conductive material. The common source 126 can be coupled to a reference voltage VSS (e.g., ground) or a voltage source (e.g., a charge pump circuit not shown).
  • At the other end of the string of memory cells 100, a drain select device 130 may be an n-channel transistor coupled between one of the memory cells 112 and a data line (e.g., bit line) 134. The data line 134 can eventually be coupled to sense circuitry (not shown) for sensing (e.g., reading) a state of a selected memory cell 112.
  • Each memory cell 112 may comprise, for example, a floating gate transistor or a charge trap transistor. Each memory cell 112 can be a single level cell (SLC) for storing two bits of data or a multiple level cell (MLC) for storing two or more bits of data.
  • The memory cells 112, the source select gate transistor 120, and the drain select gate transistor 130 can be controlled by signals on their respective control gates. The signals on the control gates of the memory cells 112 can be provided on access lines (e.g., word lines) WL0-WL15. In an embodiment, the control gates of memory cells in a row of memory cells can at least partially form an access line.
  • The source select gate transistor 120 can receive a control signal that controls the source select gate transistor 120 to substantially control conduction between the string of memory cells 100 and the common source 126. The drain select gate transistor 130 can receive a control signal that controls the drain select gate transistor 130 so that the drain select gate transistor 130 can be used to select or deselect the string 100. The string 100 can be one of multiple strings of memory cells in a block of memory cells in a memory device, such as a NAND memory device.
  • FIG. 2 illustrates a cross-sectional view of an embodiment of semiconductor construction of the string of memory cells 100 of FIG. 1. The memory cells 112, source select gate transistor 120 and the drain select gate transistor 130 at least partially surround (e.g., surround or partially surround) a semiconductor material 210. The semiconductor material 210, in one embodiment, can comprise a pillar of p-type polysilicon and can be used as a channel for the memory cells 112, the source select gate transistor 120 and the drain select gate transistor 130. The memory cells 112, the source select gate transistor 120 and the drain select gate transistor 130 can thus be associated with the pillar of semiconductor material 210. The pillar of semiconductor material 210 can extend between a source cap 220 (e.g., n+ type polysilicon) and a drain cap 230 (e.g., n+ type polysilicon). The source cap 220 can be in electrical contact with the pillar of semiconductor material 210 and can form a p-n junction with the semiconductor material 210. The drain cap 230 can be in electrical contact with the pillar of semiconductor material 210 and can form a p-n junction with the semiconductor material 210. The source cap 220 can be a source for the pillar of semiconductor material 210 and the drain cap 230 can be a drain for the pillar of semiconductor material 210. The source cap 220 can be coupled to the common source 126. The drain cap 230 can be coupled to the data line 134.
  • FIG. 3 illustrates a cross-sectional view of an embodiment of an apparatus having a plurality of strings of memory cells 300 formed along pillars on a topside of a substrate 301 and extending outward from the substrate 301. For example, a plurality of strings of memory cells 300, as illustrated in FIG. 3, can be formed on and extend outward from the substrate 301. At least one string of memory cells can be formed along each pillar.
  • The plurality of strings of memory cells 300 can comprise a plurality of groups (e.g., blocks) of strings of memory cells 320-323 formed horizontally across the topside of the substrate 301 as shown. In another embodiment, the plurality of groups of strings of memory cells 320-323 can be formed extending vertically in tiers (not shown) from the topside of the substrate 301.
  • The substrate 301 can be a silicon substrate. Another embodiment can use other substrate materials, such as germanium, or combinations of substrate materials. The substrate 301 can also include a silicon-on-insulator (SOI) construction.
  • The substrate 301 can include circuitry 302 (e.g., complementary metal-oxide semiconductor (CMOS) circuitry) on the backside of the substrate 301. This circuitry 302 can include support circuitry for the plurality of strings of memory cells 300 formed on the topside of the substrate 301. In an embodiment, the support circuitry 302 can be CMOS circuitry 302. Other embodiments might use other integrated circuit fabrication technologies in constructing the support circuitry 302 that are different from the fabrication technology used to construct the plurality of strings of memory cells 300. Support circuitry 302 can be defined as any circuitry that may be used by or coupled to the plurality of strings of memory cells.
  • The support circuitry 302 on the backside of the substrate 301 can be coupled to the plurality of strings of memory cells 300 through vertical interconnects 304 (e.g., Through Silicon Vias (TSVs)). As described subsequently, these vertical interconnects 304 can include transistors 305 (e.g., high-voltage transistors) that can couple the support circuitry 302 to the plurality of strings of memory cells 300. In an embodiment, as described subsequently, the transistors 305 can also be referred to as surround substrate transistors 305 (SST).
  • As known by those skilled in the art, a surround gate transistor (SGT) can comprise a central semiconductor region that acts as the channel region with the source/drain regions on each end of the channel region. A control gate can surround the central semiconductor region. An SST is different in that it includes the control gate in the center of the transistor with the substrate surrounding the control gate. Thus, the channel region in an SST can surround the control gate.
  • In order to reduce the thermal budget to which the support circuitry 302 would be exposed, the plurality of strings of memory cells 300 can be formed (e.g., fabricated) prior to forming the support circuitry 302. Thus, the support circuitry 302 may not be exposed to the total thermal budget generated from the fabrication of multiple groups (e.g., tiers) of strings of memory cells. Such a fabrication flow is illustrated in FIGS. 5A-5G and described subsequently.
  • FIG. 4 illustrates a schematic diagram of an embodiment of memory circuitry in accordance with the embodiment of FIG. 3. For purposes of clarity, this figure shows only the circuitry associated with a single group of strings of memory cells 320, support circuitry 302, and surround substrate transistors 305. One skilled in the art would realize that this circuitry can be duplicated for additional groups of strings of memory cells.
  • A group of strings of memory cells 320 of FIG. 3 is represented in FIG. 4 by a schematic of a memory cell array 320 that can be formed on the topside of the substrate 301 of FIG. 3. This memory cell array 320 can use support circuitry 302 formed on the backside of the substrate 301. The support circuitry 302 can include, for example, page buffers 401-406 and decoders 410-415.
  • The memory cell array 320 can be coupled to the support circuitry 302 through individual surround substrate transistors 420-431 formed between the topside of the substrate 301 and the backside of the substrate 301. The surround substrate transistors 420-431 can be referred to as high voltage transistors due to their function of coupling relatively high voltages (e.g., 15V-20V) for memory operations (e.g., programming, erasing) to the memory array 320.
  • FIGS. 5A-5G illustrate an embodiment of a process flow for fabrication of an apparatus having a plurality of strings of memory cells on the topside of the substrate 301 and support circuitry 302 on the backside of the substrate, as illustrated in FIG. 3. The process flow of FIGS. 5A-5G is for purposes of illustration only as other process flows can be used to accomplish the same or substantially similar results.
  • Referring to FIG. 5A, a substrate 500 can include a p-type substrate of silicon. Other embodiments might use other materials and other conductivity types. Openings (e.g., holes) 510, 511 can be formed (e.g., directionally etched) in the substrate 500 and lined with an electrically insulative material 504 (e.g., oxide, SiO2) and then filled with an electrically conductive material 503 (e.g., metal, polysilicon). The openings 510, 511 can be formed such that they do not go all the way through the substrate 500. A diffusion region 501 (e.g., n+ diffusion) can be formed on top of the substrate 500. The diffusion region 501 can be implanted having an opposite conductivity from the substrate conductivity.
  • FIG. 5B shows a plurality of strings of memory cells formed on the top of the substrate 500. The semiconductor pillars 520-525 of such strings can be coupled to the n+ diffusion 501 on the top of the substrate 500. In an embodiment, the n+ diffusion 501 can operate as a source for the plurality of strings of memory cells.
  • The electrically conductive material in one opening 510 can be coupled to the n+ diffusion 501 through a conductor 527. The electrically conductive material in the other opening 511 can be coupled to a data line 528 through a conductor 526. The data line 528 can then be coupled to each of the semiconductor pillars 520-525.
  • FIG. 5C shows a mechanical support substrate 530 formed over the plurality of pillars 520-525 and coupled to the substrate 500. The mechanical support substrate 530 can help protect and support the plurality of pillars 520-525 as well as other circuitry, especially during the substrate thinning process illustrated in FIG. 5D. The mechanical support substrate 530 may be temporary and removed later or kept as permanent support as part of the apparatus.
  • FIG. 5D shows that the substrate 500 can then be thinned. A grinding process on the backside of the substrate can be used to reduce the thickness. For example, the grinding process can be used to make a 2-10 μm thick substrate.
  • During the grinding process, the electrically conductive material 503 in the openings 510, 511 is now exposed on the backside in order to be accessible in subsequent fabrication steps. The electrically conductive material 503 in the openings 510, 511 can now act as vertical interconnects (e.g., TSV) between the topside strings of memory cells 300 and the backside support circuitry 302 (the electrically conductive material 503 in the openings 510, 511 is sometimes referred to hereafter as vertical interconnects 510, 511).
  • FIG. 5E shows different conductivity wells 531-533 being formed (e.g., doped) into the substrate 500. In the illustrated embodiment, one n-well 531 and two p-wells 532-533 are formed in the substrate. Other embodiments might form other quantities of wells having different conductivities.
  • FIG. 5F shows the various support circuitry (e.g., CMOS support circuitry) 302 as illustrated previously in FIG. 3. The diffusion regions for the support circuitry can be implanted in an associated well 531-533. The remaining elements of the support circuitry can be formed in the substrate as well or on the backside surface. For example, a first metal layer 540 and a second metal layer 541 can be formed during a CMOS fabrication method in order to form, for example, various CMOS decoders, buffers, and transistors of the support circuitry 302. Other embodiments may not use metal layers or the CMOS fabrication method.
  • FIG. 5G shows an embodiment where a transistor (e.g., HV transistor) 550 can be formed on the backside of the substrate 500. This transistor 550 can be used as a control gate driver for the control gates of the memory cells of the plurality of strings of memory cells. The transistor 550 can be formed with a pair of source/ drain regions 551, 552. One of the source/drain regions 551 can be coupled to one of the vertical interconnects 510 with a conductor 553. After the support circuitry on the backside of the substrate 500 has been formed, the mechanical support substrate can be removed.
  • FIG. 6 illustrates a cross-sectional view of an embodiment of an apparatus where a vertical interconnect 510 is a SST 600 that acts as a control gate driver for control gates of the memory cells of the plurality of strings of memory cells. In such an embodiment, the SST 600 can have a substantially similar structure as other vertical interconnects 511, such as the electrically insulative material 504 and the electrically conductive material 503. However, the SST 600 can additionally have source/ drain regions 601, 602 that can create a channel 630 beneath the electrically insulative material 504 in the substrate 500 when properly biased. The electrically conductive material 503 can act as the control gate of the SST 600.
  • In the embodiment of FIG. 6, one source/drain region 602 on the topside of the substrate 500 can be coupled to a row of control gates for memory cells of the plurality of strings of memory cells. The other source/drain region 601 on the backside of the substrate 500 can be coupled to one of the WL address signals. The electrically conductive material 503 (e.g., SST control gate) can be coupled to other memory support circuitry not shown (e.g., row decoder).
  • One such implementation of the apparatus of FIG. 6 is illustrated in FIG. 7. FIG. 7 illustrates a schematic diagram of an embodiment of the apparatus of FIG. 6 that can incorporate a SST 600 as a vertical interconnect.
  • The schematic shows a plurality of strings of memory cells 720, 721 each coupled to a respective data line BL0, BL1. A control gate of a particular memory cell 710 can be coupled to one source/drain connection (e.g., source drain region) of the SST 600 of FIG. 6 acting as a control gate driver of a plurality of control gate drivers 700. The other source/drain connection (e.g., source/drain region) of the SST 600 control gate driver can be coupled to a WL address signal S0.
  • A row decoder 701 for selecting a particular control gate driver of the plurality of control gate drivers 700 can be coupled to the control gates of the plurality of control gate drivers 700. A charge pump 702 can also be coupled to the control gates of the plurality of control gate drivers 700 for generating voltages to bias the control gate drivers.
  • FIG. 8 illustrates an embodiment similar to the SST 600 embodiment of FIG. 6 but the channel length of the SST 600 can be altered by direction etching of the substrate. The etching can create a depression in which the SST 600 is formed in order to shorten the channel length and change the electrical characteristics of the SST 600.
  • FIGS. 9A-9C illustrate top and cross-sectional operational views of an embodiment having a plurality of SSTs that are in relatively close proximity to each other such that their respective electrical fields generated during transistor operation can affect the electrical characteristics of the adjacent SSTs. The apparatus of FIG. 3 can incorporate a plurality of the SSTs in relatively close proximity, as shown in the schematic of FIG. 7 and discussed previously.
  • FIG. 9A illustrates a top view of seven SST's 900-906 that can be formed in a substrate. Each SST 900-906 can comprise a circular source/drain region 910 on a topside of the substrate and a circular source/drain region 913 on a backside of the substrate (see FIG. 9B). An electrically insulative material 911 (e.g., oxide, SiO2) can line the sides of each opening and separate the electrically conductive material (e.g., control gate) 912 from the substrate and source/ drain regions 910, 913.
  • FIG. 9B illustrates a cross-sectional view along axis X-X′ that runs through SSTs 900, 903, 906 of FIG. 9A. This figure shows the fully depleted, low threshold channel region for the center SST 900 that can be created by the adjacent SSTs 901-906 as illustrated in the operational view of FIG. 9C.
  • The SSTs 900, 903, 906 can be separated by shallow trench isolation (STI) 960. Other embodiments may use only top STI 960, only bottom STI 960, or no STI 960 on either the top or the bottom.
  • FIG. 9C illustrates a top operational view of the SSTs 900-906 of FIG. 9A. When properly biased, the outer SSTs 901-906 (e.g., assist gates) each generate a respective depletion region 920 in a circular pattern around a center SST 900. Approximately 120° of arc 921 of the depletion region 920 facing the center SST 900 has an effect on the channel region of the center SST 900. Thus, with six of the SST's 901-906 surrounding the center SST 900, the depletion region arc 921 from each outer SST 901-906 can have a 360° depletion effect on the channel region of the center SST 900. This can result in a reduced threshold voltage Vth for the channel region of the center SST 900.
  • FIGS. 10A and 10B illustrate another embodiment of a transistor that can be incorporated into the apparatus of FIG. 3. This embodiment is a compact surround substrate transistor (C-SST). Such a transistor can be incorporated into the substrate so that less real estate may be used as compared to a transistor formed on the substrate.
  • FIG. 10A illustrates a drain 1001 formed in a substantially annular pattern (e.g., at least partially encircling) in the substrate 1000. An electrically insulative material (e.g., gate insulator, oxide, SiO2) is formed in a substantially annular pattern between the drain 1001 and a substantially annular patterned control gate 1003 (e.g., metal, polysilicon). Another electrically insulative material 1005 (e.g., oxide, SiO2) is formed in a substantially annular pattern between the control gate 1003 and a metal plug 1004 that can be formed as a circular pattern substantially in the center of the transistor. As shown in the cross-sectional view of FIG. 10B, the first electrically insulative material 1002 and the second electrically insulative material 1005 can be one continuous electrically insulative material.
  • FIG. 10B illustrates a cross-sectional view of the C-SST of FIG. 10A along the X-X′ axis. This figure shows the addition of the source 1010 formed in the substrate 1000 and coupled to the metal plug 1004. Thus, the source 1010 can be accessible to the topside of the substrate 1000 through the metal plug 1004 used as a connection.
  • The substrate of the C-SST can be a p-type bulk silicon material or some other substrate material. The drain 1001 and source 1010 can be N+ doped regions if the substrate 1000 is a p-type material. In another embodiment, the drain 1001 and source 1010 can be p-type material if the substrate 1000 is an n-type material.
  • FIGS. 11A-11H illustrate an embodiment of a fabrication process for forming the C-SST of FIGS. 10A and 10B. FIGS. 11A and 11B illustrate top and cross-sectional views, respectively, of an opening 1100 formed in a substrate 1101. An X-X′ axis is shown bisecting the opening 1100 and is used for illustrating cross-sectional views of subsequent steps of the fabrication process. For example, FIGS. 11B, 11D, 11F, and 11H illustrate cross-sectional views of the process along the X-X′ axis.
  • FIGS. 11C and 11D illustrate top and cross-sectional views, respectively, of the opening 1100 after the gate insulator 1102 (e.g., oxide, SiO2) is formed lining the opening 1100. The control gate material 1103 (e.g., polysilicon, metal) is formed within the gate insulator 1102 such that 1103 is surrounded by 1102.
  • FIGS. 11E and 11F illustrate top and cross-sectional views, respectively, after the drain 1105 has been doped in an annular fashion in the substrate 1101 around the outer perimeter of the gate insulator 1102. An opening 1106 has been formed in the control gate material 1103. The source 1104 is doped into the substrate 1101 at the bottom of the opening 1106.
  • FIGS. 11G and 11H illustrate top and cross-sectional views, respectively, after the sides of the opening in the gate material 1103 have been lined with an electrically insulative material (e.g., oxide, SiO2) 1110. The bottom of the opening 1106 over the source 1104 is free from the electrically insulative material 1110. The metal plug 1111 is then formed in the opening 1106 such that it is in contact with the source 1104 and extends above the topside surface of the substrate 1101. The electrically insulative material 1110 can also extend above the topside surface of the substrate 1101 and substantially wrap around the extended outer surface of the metal plug 1111.
  • FIGS. 12A-12F illustrate another embodiment of a C-SST. This C-SST can be a ring-type C-SST where the source can be formed on the topside surface such that the metal plug of the previous embodiment is no longer needed.
  • FIGS. 12A and 12B illustrate top and cross-sectional views, respectively, after an annular ring opening 1201 is formed into the substrate 1200. The annular ring opening 1201 leaves a center pillar 1220 of the substrate material extending to the topside of the substrate 1200.
  • FIGS. 12C and 12D illustrate top and cross-sectional views, respectively, after the annular ring 1201 has been lined with the gate insulator 1203 (e.g., oxide, SiO2). The annular ring 1201 within the gate insulator 1203 can then be filled with the gate material 1204 (e.g., metal, polysilicon).
  • FIGS. 12E and 12F illustrate top and cross-sectional views, respectively, after the drain 1210 has been doped in an annular fashion on the topside surface of the substrate 1200 around the annular ring 1201. The source 1211 can be doped in the top of the substrate pillar 1220 in the center of the annular ring 1201. The drain 1210 and source 1211 can be n-type areas when the substrate is a p-type material. In another embodiment, the drain 1210 and source 1211 can be p-type areas when the substrate is an n-type material.
  • FIG. 13 illustrates an embodiment of the C-SST 1400 as incorporated into an embodiment of the apparatus of FIG. 3. In the illustrated embodiment, the C-SST 1300 can be used as a driver transistor (e.g., HV-Driver) for the select gates 1311 (e.g., select gate drain) used with the strings of memory cells 1312. The C-SST 1300 has been formed into the substrate 1301 such that the source is accessible to the plurality of strings of memory cells 1312 formed on the topside of the substrate 1301. In the illustrated embodiment, the source of the C-SST 1300 is accessible through the metal plug as in the embodiment of FIGS. 10A and 10B. Another embodiment might use the C-SST embodiment of FIGS. 12A-12F.
  • The embodiment of FIG. 13 shows a plurality of pillars 1310 that can be coupled to additional driver transistors (not shown) in substantially the same manner as the C-SST 1300 is shown coupled to the select gates 1311. These pillars 1310 can be used to couple the driver transistors to memory cell control gates and other select gates (e.g., source select gates). This figure also shows the data lines 1313 coupled to the strings of memory cells through data line contacts 1314.
  • FIGS. 14A-14D illustrate potential uses of the surround substrate transistors (SSTs) of the embodiments of FIGS. 6 and 8, such as where the threshold voltage Vth of an SST 1452 can be modulated by neighboring SST's 1450, 1451 (e.g., assist gates). Such an embodiment can be used in the apparatus of FIG. 3 as data line clamp transistors. During a pre-charging operation of the data line, the threshold voltage Vth of the data line clamp transistor could be modulated low. During a sense operation of the data line, the threshold voltage Vth can be modulated high, such as for charge sharing sensing.
  • FIGS. 14A and 14C illustrate top operational views of the SSTs that use two assist gates 1450, 1451. FIGS. 14B and 14D illustrate cross-sectional operational views of the SSTs through the X-X′ axis. In the illustrated embodiment, the assist gates 1450, 1451 do not have source/drain regions. This can result in a more compact layout area.
  • FIGS. 14A and 14B show the assist gates 1450, 1451 disabled (e.g., turned off). Thus, biasing of the center SST 1452 can use a higher threshold voltage Vth to create the depletion region 1460 around the center SST 1452. FIGS. 14C and 14D show the assist gates 1450, 1451 enabled (e.g., turned on) by proper biasing. The depletion regions 1461, 1462 of the assist gates 1450, 1451 can be fully depleted regions 1470, 1471, respectively, around the center SST 1452 such that a lower threshold voltage Vth can be used on the center SST 1452.
  • FIG. 15 illustrates a logarithmic plot of drain current log(ID) along the y-axis versus threshold voltage Vth along the x-axis using data generated from silicon. This graph shows plots 1570, 1571 of log(ID) versus Vth for when the assist gates are disabled (e.g., bias=low) and when the assist gates are enabled (e.g., bias=high), respectively. It can be seen that the threshold voltage can be reduced when the assist gates are enabled.
  • FIG. 16 illustrates a cross-sectional view of an embodiment of the apparatus of FIG. 3 that can incorporate the embodiments of FIGS. 14A-14D. The illustrated embodiment of FIG. 16 can use the threshold voltage Vth modulation for the data line clamp transistor for data line pre-charge and sense operations.
  • FIG. 16 shows the data line clamp SST 1600 with its two assist gates 1601, 1602. Alternate embodiment may use more or less numbers of assist gates. One of the drain/source regions 1610 of the data line clamp SST 1600 can be coupled to a data line 1620 by a conductor 1621. The other drain/source region 1611 of the data line clamp SST 1600 can be coupled to a drain/source region 1650 of a page buffer driver transistor 1660. It can be seen that the data line clamp SST 1600 can be used as a vertical interconnect in the substrate 1670, such as to selectively couple the page buffer driver 1660, that is part of the backside circuitry 302, to the topside plurality of strings of memory cells 300.
  • The embodiment of FIG. 16 is for purposes of illustration only. The SSTs as disclosed herein can have other uses besides those illustrated in FIG. 16. For example, an SST can be used as a transfer gate in a charge pump circuit as illustrated in FIG. 17.
  • FIG. 17 shows a schematic diagram of an embodiment of a charge pump circuit using an SST 1700-1703 as transfer gates. Using the assist gate embodiment of FIG. 9A-9C, a lower threshold voltage Vth can be achieved as compared to a typical prior art charge pump transfer gate. This can result in relatively higher efficiency and lower power than typical prior art charge pumps.
  • FIGS. 18A and 18B illustrate yet another embodiment of the SSTs. FIG. 18A shows a schematic diagram of the charge pump where the SSTs 1800-1803 can be used as capacitors. Also, the SSTs can be used as the diode connected transistors M0-M4. In the embodiment of FIG. 18B, the capacitors 1800-1803 and the diode connected transistors M0-M4 are SSTs formed in the substrate 301.
  • FIGS. 19A-19G illustrate a process flow for forming a surround gate transistor (SGT) in a substrate, such as a substrate for the apparatus of FIG. 3. The SGTs are formed such that their contacts are accessible through the topside of the substrate 1900 in order to be coupled to the plurality of strings of memory cells in subsequent steps. The resulting transistors can be used as relatively high voltage (e.g., approximately 15-20V) surround gate transistors (HV-SGT) for program and erase voltages that can have relatively reduced real estate as compared to typical prior art SGTs.
  • As shown in FIG. 19A, the process can create trench isolation in the substrate 1900 by forming a plurality of openings (e.g., trenches 1910-1913) that can be filled with an electrically insulative material (e.g., oxide, SiO2). FIG. 19B shows various ion implantation and diffusion regions 1920-1923 formed in the substrate 1900. For example, between the first two isolation trenches 1910, 1911, an n-channel HV-SGT gate 1920 can be formed. Between the second two isolation trenches 1912, 1913, a p-channel HV-SGT gate 1921 can be formed. A p-well 1922 can be formed in one area for additional circuitry while an n-well 1923 can be formed in another area for additional circuitry.
  • FIG. 19C shows an opening (e.g., trench 1930) formed in the n-channel gate 1920 and an opening (e.g., trench 1931) formed in the p-channel gate 1921. The trenches 1930, 1931 can be lined with an electrically insulative material 1932, 1933 (e.g., oxide, SiO2), respectively.
  • FIG. 19D shows the insulator-lined trenches 1930, 1931 filled with a semiconductor material (e.g., polysilicon) having the opposite conductivity of the gate in which it is formed. In other words, the trench 1930 in the n-channel gate 1920 can be filled with a p-doped semiconductor material 1934 while the trench 1931 in the p-channel gate 1921 can be filled with an n-doped semiconductor material 1935. The semiconductor material 1934, 1935 can eventually act as a channel region for each HV-SGT. Sources 1936, 1937 (e.g., n+ and p+, respectively) can then be formed in the top portions of their respective semiconductor material 1934, 1935.
  • FIG. 19E shows the resulting HV- SGTs 1950, 1951 formed in the substrate 1900. The plurality of strings of memory cells 300 can be formed over the substrate 1900. In this case, the plurality of strings of memory cells 300 can be formed over the p-well 1922 and n-well 1923. One of the HV-SGTs 1950 can be coupled through a conductor 1960 to the plurality of strings of memory cells 300 to be used as a driver transistor (e.g., control gate driver). A mechanical support 1961 can be formed over the plurality of strings of memory cells 300. As in previous embodiments, the mechanical support 1961 can be temporary or permanent.
  • FIG. 19F shows the result of a grinding process that removes a portion of the substrate 1900. This process exposes the backsides of the HV- SGTs 1950, 1951 as well as the p-well 1922 and n-well 1923. In an embodiment, the substrate 1900 can be reduced to approximately 2 μm. Other embodiments can use other thicknesses.
  • FIG. 19G shows drains 1970, 1971 (e.g., n+ and p+, respectively) can be formed in the exposed ends of the semiconductor material 1934, 1935 of their respective HV- SGT 1950, 1951. Gate contacts 1972, 1973 (e.g., p+ and n+, respectively) can also be formed, such as those which can be used to bias the gates 1920, 1921 of their respective HV- SGT 1950, 1951. Additional circuitry 1990, 1991 can be formed on the backside of the substrate 1900 that can be accessed through the respective wells 1922, 1923.
  • FIG. 20 illustrates another embodiment of the HV- SGTs 1950, 1951 of FIGS. 19A-19G. In the embodiment of FIG. 20, an etch process (e.g., directional etch) can be used to shorten the channel region length prior to forming the backside drains 1970, 1971 and gate contacts 1972, 1973.
  • FIG. 21 illustrates a cross-sectional view of an embodiment where the data lines and access lines can be located on both sides of the substrate instead of just on the topside with the plurality of strings of memory cells 300. FIG. 21 shows that a local data line 2100 is coupled to a transistor 2102 (e.g., HV-SST), serving as a vertical interconnect, through a conductor 2101 coupled to the transistor's topside source/drain 2103. The transistor's backside source/drain 2104 is coupled to both a global data line (not shown) and a local data line latch 2106.
  • FIG. 22 illustrates a schematic diagram of the cross-sectional view of FIG. 21. This view shows the global data line 2200 coupled to the local data line latch 2106 that is coupled to the plurality of strings of memory cells 300. The plurality of strings of memory cells 300 is on the topside of the substrate. The latch 2106 and the global data line 2200 are on the backside of the substrate. The latch 2106 on the backside of the substrate is coupled to the plurality of strings of memory cells by the HV-SST 2102 that is formed in the substrate. Such an embodiment can enable multi-page read and program operations as well as sharing a global data line with multiple local data lines in the same sub-array.
  • FIG. 23 illustrates a cross-sectional view of a plurality of strings of memory cells formed on the topside of the substrate having a bottom data line architecture. The source 2300 is shown on the top of the plurality of strings of memory cells furthest from the substrate while the data line 2301 is at the bottom of the plurality of strings of memory cells between the substrate and the plurality of strings of memory cells. The data lines are coupled to the topside source/drain region 2304 of the HV-SST 2302 formed in the substrate. The backside source/drain region 2305 is coupled to page buffer circuitry 2306. The control gate of the HV-SST 2307 is coupled to a data line clamp gate (not shown).
  • An apparatus may be, for example, circuitry, an integrated circuit die, a memory device, a memory array, or a system including such circuitry, die, device, or array, among other structures.
  • CONCLUSION
  • One or more embodiments include an apparatus with support circuitry on the backside of a substrate, which can, for example, help reduce the thermal budget experienced by the support circuitry. This can allow the plurality of strings of memory cells to be formed first and then the support circuitry (e.g., CMOS), which can be more heat sensitive, can be formed on the backside of the substrate.
  • Although specific embodiments have been illustrated and described herein, it will be appreciated by those of ordinary skill in the art that any arrangement that is calculated to achieve the same purpose may be substituted for the specific embodiments shown. Many adaptations will be apparent to those of ordinary skill in the art. Accordingly, this application is intended to cover any adaptations or variations.

Claims (20)

What is claimed is:
1. A method comprising:
forming openings in a substrate;
forming electrically conductive material in the openings;
forming strings of memory cells on a topside of the substrate; and
forming support circuitry on a backside of the substrate, wherein the support circuitry is coupled to the strings of memory cells through the electrically conductive material formed in the openings.
2. The method of claim 1, further comprising implanting a diffusion region, having an opposite conductivity from a conductivity of the substrate, on the topside of the substrate.
3. The method of claim 2, wherein forming the strings of memory cells on the topside of the substrate comprises forming a plurality of semiconductor pillars extending outward from the substrate and coupled to the diffusion region.
4. The method of claim 1, further comprising:
lining the openings with an electrically insulative material before forming the electrically conductive material in the openings; and
removing a portion of the backside such that the electrically conductive material extends from the topside to the backside.
5. The method of claim 4, further comprising coupling a mechanical support to the substrate prior to removing the portion of the backside.
6. The method of claim 1, further comprising:
implanting a plurality of wells in the backside of the substrate;
implanting a plurality of diffusion regions, associated with the support circuitry, in each of the plurality of wells; and
forming the support circuitry on the plurality of wells and associated with the plurality of diffusion regions.
7. The method of claim 6, wherein forming the support circuitry comprises using a complementary metal oxide semiconductor (CMOS) fabrication method.
8. The method of claim 1, wherein forming the support circuitry is performed subsequent to forming the strings of memory cells.
9. An apparatus comprising:
a substrate having an opening;
an electrically insulative material lining the opening;
a electrically conductive material filling the opening lined with the electrically insulative material; and
a diffusion region in a substantially annular pattern around the opening.
10. The apparatus of claim 9, wherein the opening is open on both sides of the substrate.
11. The apparatus of claim 10, wherein the diffusion region is a first diffusion region around the opening on a topside of the substrate and further comprising a second diffusion region in a substantially annular pattern around the opening on a backside of the substrate.
12. The apparatus of claim 9, wherein the diffusion region is a first diffusion region and further comprising:
a second diffusion region implanted in the substrate at a bottom of the opening; and
a metal plug extending from the second diffusion region through the topside of the substrate.
13. The apparatus of claim 9, wherein the opening comprises an annular ring having a pillar of the substrate in the center of the annular ring and the diffusion region is a first diffusion region around the opening and further comprising a second diffusion region implanted in a top of the pillar.
14. The apparatus of claim 9, further comprising:
a plurality of strings of memory cells on a first side of the substrate; and
memory support circuitry on a second side of the substrate opposite the first side, wherein the memory support circuitry is coupled to the plurality of strings of memory cells through the electrically conductive material.
15. A method comprising:
forming a plurality of surround gate transistors in a substrate by:
forming openings through the substrate that couple a first side of the substrate to an opposite side of the substrate;
lining the openings with an insulative material; and
forming electrically conductive material in the openings;
forming strings of memory cells on the first side of the substrate; and
forming support circuitry on the opposite of the substrate, wherein the support circuitry is coupled to the strings of memory cells through the surround gate transistors.
16. The method of claim 15, wherein forming the openings through the substrate comprises: forming trenches into the first side of the substrate; and
removing a portion of the substrate to reduce a thickness of the substrate such that the trenches couple the first side to the opposite side.
17. The method of claim 16, further comprising:
forming a source in the electrically conductive material on the first side of the substrate; and
forming a drain in the electrically conductive material on the opposite side of the substrate.
18. The method of claim 17, wherein the electrically conductive material is a semiconductor material.
19. The method of claim 18, wherein the drain is doped into the semiconductor material after removal of the portion of the substrate exposes the semiconductor material on the opposite side.
20. The method of claim 16, further comprising:
forming p-wells or n-wells into the substrate on the first side such that the p-wells or n-wells are exposed on the opposite side of the substrate after removal of the portion of the substrate.
US15/011,819 2014-01-22 2016-02-01 Methods and apparatuses with vertical strings of memory cells and support circuitry Active US10319729B2 (en)

Priority Applications (3)

Application Number Priority Date Filing Date Title
US15/011,819 US10319729B2 (en) 2014-01-22 2016-02-01 Methods and apparatuses with vertical strings of memory cells and support circuitry
US16/418,743 US10910389B2 (en) 2014-01-22 2019-05-21 Methods and apparatuses with vertical strings of memory cells and support circuitry
US17/164,375 US11430798B2 (en) 2014-01-22 2021-02-01 Methods and apparatuses with vertical strings of memory cells and support circuitry

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US14/161,170 US9252148B2 (en) 2014-01-22 2014-01-22 Methods and apparatuses with vertical strings of memory cells and support circuitry
US15/011,819 US10319729B2 (en) 2014-01-22 2016-02-01 Methods and apparatuses with vertical strings of memory cells and support circuitry

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US14/161,170 Division US9252148B2 (en) 2014-01-22 2014-01-22 Methods and apparatuses with vertical strings of memory cells and support circuitry

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US16/418,743 Continuation US10910389B2 (en) 2014-01-22 2019-05-21 Methods and apparatuses with vertical strings of memory cells and support circuitry

Publications (2)

Publication Number Publication Date
US20160148943A1 true US20160148943A1 (en) 2016-05-26
US10319729B2 US10319729B2 (en) 2019-06-11

Family

ID=53545372

Family Applications (4)

Application Number Title Priority Date Filing Date
US14/161,170 Active 2034-03-13 US9252148B2 (en) 2014-01-22 2014-01-22 Methods and apparatuses with vertical strings of memory cells and support circuitry
US15/011,819 Active US10319729B2 (en) 2014-01-22 2016-02-01 Methods and apparatuses with vertical strings of memory cells and support circuitry
US16/418,743 Active US10910389B2 (en) 2014-01-22 2019-05-21 Methods and apparatuses with vertical strings of memory cells and support circuitry
US17/164,375 Active US11430798B2 (en) 2014-01-22 2021-02-01 Methods and apparatuses with vertical strings of memory cells and support circuitry

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US14/161,170 Active 2034-03-13 US9252148B2 (en) 2014-01-22 2014-01-22 Methods and apparatuses with vertical strings of memory cells and support circuitry

Family Applications After (2)

Application Number Title Priority Date Filing Date
US16/418,743 Active US10910389B2 (en) 2014-01-22 2019-05-21 Methods and apparatuses with vertical strings of memory cells and support circuitry
US17/164,375 Active US11430798B2 (en) 2014-01-22 2021-02-01 Methods and apparatuses with vertical strings of memory cells and support circuitry

Country Status (6)

Country Link
US (4) US9252148B2 (en)
EP (1) EP3097561A4 (en)
JP (1) JP6367956B2 (en)
KR (2) KR102193562B1 (en)
CN (2) CN110400589A (en)
WO (1) WO2015112557A1 (en)

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2019016728A1 (en) * 2017-07-19 2019-01-24 International Business Machines Corporation Back-side memory element with local memory select transistor
US10910389B2 (en) 2014-01-22 2021-02-02 Micron Technology, Inc. Methods and apparatuses with vertical strings of memory cells and support circuitry
WO2021208076A1 (en) 2020-04-17 2021-10-21 Yangtze Memory Technologies Co., Ltd. Memory device

Families Citing this family (23)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8797806B2 (en) 2011-08-15 2014-08-05 Micron Technology, Inc. Apparatus and methods including source gates
US10541029B2 (en) 2012-08-01 2020-01-21 Micron Technology, Inc. Partial block memory operations
US9698153B2 (en) * 2013-03-12 2017-07-04 Sandisk Technologies Llc Vertical NAND and method of making thereof using sequential stack etching and self-aligned landing pad
KR20150122369A (en) * 2014-04-22 2015-11-02 삼성전자주식회사 Semiconductor Device
KR102135181B1 (en) * 2014-05-12 2020-07-17 삼성전자주식회사 Semiconductor devices and methods of manufacturing the same
JP6203152B2 (en) 2014-09-12 2017-09-27 東芝メモリ株式会社 Manufacturing method of semiconductor memory device
US9780112B2 (en) * 2015-10-26 2017-10-03 Sandisk Technologies Llc Methods and apparatus for three-dimensional NAND non-volatile memory devices with side source line and mechanical support
KR102604053B1 (en) 2016-05-09 2023-11-20 삼성전자주식회사 Vertical memory devices
KR102342853B1 (en) * 2017-07-21 2021-12-23 삼성전자주식회사 Integrated circuit device including vertical memory device
CN107527918B (en) 2017-08-31 2019-02-12 长江存储科技有限责任公司 A kind of 3D nand memory memory cell structure and its manufacturing method
KR102566771B1 (en) 2018-01-31 2023-08-14 삼성전자주식회사 Three-dimensional semiconductor device
JP2020047814A (en) * 2018-09-20 2020-03-26 キオクシア株式会社 Semiconductor storage device
KR20200046576A (en) * 2018-10-25 2020-05-07 삼성전자주식회사 Nonvolatile memory device, vertical NAND flash memory device and SSD device including the same
KR102334784B1 (en) * 2018-12-31 2021-12-07 마이크론 테크놀로지, 인크. 3D Dynamic Random Access Memory Array
US10734388B1 (en) * 2019-01-15 2020-08-04 Micron Technology, Inc. Integrated assemblies having threshold-voltage-inducing-structures proximate gated-channel-regions, and methods of forming integrated assemblies
KR102286428B1 (en) * 2019-01-22 2021-08-05 서울대학교 산학협력단 3D stacked memory and Vertical interconnect structures for 3D stacked memory
JP7414411B2 (en) * 2019-06-14 2024-01-16 キオクシア株式会社 semiconductor storage device
US11094704B2 (en) 2019-10-31 2021-08-17 Sandisk Technologies Llc Method of forming a three-dimensional memory device and a driver circuit on opposite sides of a substrate
JP2021150511A (en) * 2020-03-19 2021-09-27 キオクシア株式会社 Semiconductor storage device
KR20210117728A (en) 2020-03-20 2021-09-29 삼성전자주식회사 Vertical memory devices
KR20210121335A (en) 2020-03-26 2021-10-08 삼성전자주식회사 Semiconductor device
US11538827B2 (en) * 2020-07-23 2022-12-27 Macronix International Co., Ltd. Three-dimensional memory device with increased memory cell density
KR20220043315A (en) * 2020-09-29 2022-04-05 삼성전자주식회사 A memory device

Citations (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20120018885A1 (en) * 2010-07-26 2012-01-26 Go Eun Lee Semiconductor apparatus having through vias

Family Cites Families (53)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH02194560A (en) * 1989-01-23 1990-08-01 Oki Electric Ind Co Ltd Semiconductor device
GB9023096D0 (en) 1990-10-24 1990-12-05 Int Computers Ltd Database search processor
JP3289101B2 (en) 1996-01-25 2002-06-04 東京エレクトロン株式会社 Method and apparatus for initializing flash disk system
JPH11177071A (en) * 1997-12-11 1999-07-02 Toshiba Corp Nonvolatile semiconductor storage device
JP2001140133A (en) 1999-11-11 2001-05-22 Murata Mach Ltd Spinning apparatus
US6516380B2 (en) 2001-02-05 2003-02-04 International Business Machines Corporation System and method for a log-based non-volatile write cache in a storage controller
KR100422412B1 (en) * 2001-12-20 2004-03-11 동부전자 주식회사 Cylindrical type transistor having vertical silicon-on-insulator structure and fabrication method thereof
JP2004140133A (en) * 2002-10-17 2004-05-13 Seiko Epson Corp Semiconductor integrated circuit and its manufacturing method
US7498652B2 (en) 2004-04-26 2009-03-03 Texas Instruments Incorporated Non-uniformly doped high voltage drain-extended transistor and method of manufacture thereof
US7442976B2 (en) * 2004-09-01 2008-10-28 Micron Technology, Inc. DRAM cells with vertical transistors
US7120046B1 (en) * 2005-05-13 2006-10-10 Micron Technology, Inc. Memory array with surrounding gate access transistors and capacitors with global and staggered local bit lines
US7687400B2 (en) * 2005-06-14 2010-03-30 John Trezza Side stacking apparatus and method
US7534722B2 (en) 2005-06-14 2009-05-19 John Trezza Back-to-front via process
US7902598B2 (en) * 2005-06-24 2011-03-08 Micron Technology, Inc. Two-sided surround access transistor for a 4.5F2 DRAM cell
KR101088061B1 (en) * 2005-10-24 2011-11-30 삼성전자주식회사 Non-volatile memory devices having a flating gate and methods of forming the same
KR100673020B1 (en) * 2005-12-20 2007-01-24 삼성전자주식회사 Semiconductor having a field effcet source/drain region
US7902643B2 (en) 2006-08-31 2011-03-08 Micron Technology, Inc. Microfeature workpieces having interconnects and conductive backplanes, and associated systems and methods
US7657705B2 (en) 2006-09-27 2010-02-02 Lsi Corporation Method and apparatus of a RAID configuration module
US8285707B2 (en) 2006-11-08 2012-10-09 International Business Machines Corporation Method of querying relational database management systems
JP5016928B2 (en) 2007-01-10 2012-09-05 株式会社東芝 Nonvolatile semiconductor memory device and manufacturing method thereof
KR100886429B1 (en) * 2007-05-14 2009-03-02 삼성전자주식회사 Semiconductor device and method for manufacturing the same
KR20090037690A (en) * 2007-10-12 2009-04-16 삼성전자주식회사 Non-volatile memory device, method of operating the same and method of fabricating the same
JP2009146942A (en) * 2007-12-11 2009-07-02 Toshiba Corp Nonvolatile semiconductor storage device
JP2009212280A (en) * 2008-03-04 2009-09-17 Toshiba Corp Nonvolatile semiconductor storage device and manufacturing method thereof
JP5370802B2 (en) 2008-03-25 2013-12-18 株式会社大一商会 Game machine
US7977962B2 (en) 2008-07-15 2011-07-12 Micron Technology, Inc. Apparatus and methods for through substrate via test
US7964912B2 (en) 2008-09-18 2011-06-21 Power Integrations, Inc. High-voltage vertical transistor with a varied width silicon pillar
KR101502585B1 (en) * 2008-10-09 2015-03-24 삼성전자주식회사 Vertical type semiconductor device and forming method of the same
US20100157644A1 (en) * 2008-12-19 2010-06-24 Unity Semiconductor Corporation Configurable memory interface to provide serial and parallel access to memories
JP5388600B2 (en) 2009-01-22 2014-01-15 株式会社東芝 Method for manufacturing nonvolatile semiconductor memory device
US8334704B2 (en) * 2009-02-20 2012-12-18 Apple Inc. Systems and methods for providing a system-on-a-substrate
US8456856B2 (en) 2009-03-30 2013-06-04 Megica Corporation Integrated circuit chip using top post-passivation technology and bottom structure technology
US9711407B2 (en) 2009-04-14 2017-07-18 Monolithic 3D Inc. Method of manufacturing a three dimensional integrated circuit by transfer of a mono-crystalline layer
US7986042B2 (en) 2009-04-14 2011-07-26 Monolithic 3D Inc. Method for fabrication of a semiconductor device and structure
JP2011003833A (en) * 2009-06-22 2011-01-06 Toshiba Corp Nonvolatile semiconductor storage device and method of manufacturing the same
JP2011023687A (en) * 2009-07-21 2011-02-03 Toshiba Corp Nonvolatile semiconductor memory device
US8101438B2 (en) 2009-07-27 2012-01-24 Silverbrook Research Pty Ltd Method of fabricating printhead integrated circuit with backside electrical connections
JP2011142276A (en) * 2010-01-08 2011-07-21 Toshiba Corp Nonvolatile semiconductor memory device and method of manufacturing the same
US8288795B2 (en) * 2010-03-02 2012-10-16 Micron Technology, Inc. Thyristor based memory cells, devices and systems including the same and methods for forming the same
JP5144698B2 (en) 2010-03-05 2013-02-13 株式会社東芝 Semiconductor memory device and manufacturing method thereof
JP2011204829A (en) * 2010-03-25 2011-10-13 Toshiba Corp Semiconductor memory device
KR101688598B1 (en) * 2010-05-25 2017-01-02 삼성전자주식회사 Three dimensional semiconductor memory device
US8803214B2 (en) * 2010-06-28 2014-08-12 Micron Technology, Inc. Three dimensional memory and methods of forming the same
KR101703106B1 (en) * 2011-01-04 2017-02-06 삼성전자주식회사 Non-volatile memory device of performing partial-erase operation and apparatuses having the same
JP2012159903A (en) 2011-01-31 2012-08-23 Fujitsu Semiconductor Ltd Data processing system, data-processing device and data processing method
US8478736B2 (en) 2011-02-08 2013-07-02 International Business Machines Corporation Pattern matching accelerator
KR101855169B1 (en) * 2011-10-13 2018-05-09 삼성전자주식회사 Nonvolatile memory device, programming method of nonvolatile memory device and memory system including nonvolatile memory device
US20130173655A1 (en) 2012-01-04 2013-07-04 International Business Machines Corporation Selective fetching of search results
KR20130100459A (en) 2012-03-02 2013-09-11 삼성전자주식회사 Semiconductor device and method for fabricating the same
US8519516B1 (en) 2012-03-12 2013-08-27 Micron Technology, Inc. Semiconductor constructions
KR102008422B1 (en) * 2012-12-17 2019-08-08 에스케이하이닉스 주식회사 Nonvolatile memory device and method for fabricating the same
US20150060971A1 (en) * 2013-09-03 2015-03-05 Kabushiki Kaisha Toshiba Nonvolatile semiconductor memory device and method of manufacturing the same
US9252148B2 (en) 2014-01-22 2016-02-02 Micron Technology, Inc. Methods and apparatuses with vertical strings of memory cells and support circuitry

Patent Citations (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20120018885A1 (en) * 2010-07-26 2012-01-26 Go Eun Lee Semiconductor apparatus having through vias

Cited By (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US10910389B2 (en) 2014-01-22 2021-02-02 Micron Technology, Inc. Methods and apparatuses with vertical strings of memory cells and support circuitry
US11430798B2 (en) 2014-01-22 2022-08-30 Micron Technology, Inc. Methods and apparatuses with vertical strings of memory cells and support circuitry
WO2019016728A1 (en) * 2017-07-19 2019-01-24 International Business Machines Corporation Back-side memory element with local memory select transistor
US10446606B2 (en) 2017-07-19 2019-10-15 International Business Machines Corporation Back-side memory element with local memory select transistor
CN110892531A (en) * 2017-07-19 2020-03-17 国际商业机器公司 Rear memory element with local memory selection transistor
GB2579729A (en) * 2017-07-19 2020-07-01 Ibm Back-side memory element with local memory select transistor
US11101318B2 (en) 2017-07-19 2021-08-24 International Business Machines Corporation Back-side memory element with local memory select transistor
GB2579729B (en) * 2017-07-19 2022-06-08 Ibm Back-side memory element with local memory select transistor
WO2021208076A1 (en) 2020-04-17 2021-10-21 Yangtze Memory Technologies Co., Ltd. Memory device
EP3924967A4 (en) * 2020-04-17 2022-08-03 Yangtze Memory Technologies Co., Ltd. Memory device
US11557329B2 (en) 2020-04-17 2023-01-17 Yangtze Memory Technologies Co., Ltd. Memory device

Also Published As

Publication number Publication date
US10910389B2 (en) 2021-02-02
US11430798B2 (en) 2022-08-30
JP6367956B2 (en) 2018-08-01
JP2017504217A (en) 2017-02-02
US20150206587A1 (en) 2015-07-23
CN110400589A (en) 2019-11-01
US9252148B2 (en) 2016-02-02
US20210265370A1 (en) 2021-08-26
US20190341394A1 (en) 2019-11-07
CN106104693A (en) 2016-11-09
KR101939109B1 (en) 2019-04-11
EP3097561A4 (en) 2018-01-03
US10319729B2 (en) 2019-06-11
CN106104693B (en) 2019-07-26
EP3097561A1 (en) 2016-11-30
KR102193562B1 (en) 2020-12-23
KR20160111978A (en) 2016-09-27
KR20180107316A (en) 2018-10-01
WO2015112557A1 (en) 2015-07-30

Similar Documents

Publication Publication Date Title
US11430798B2 (en) Methods and apparatuses with vertical strings of memory cells and support circuitry
US9385138B2 (en) Memory devices including vertical pillars and methods of manufacturing and operating the same
US7816728B2 (en) Structure and method of fabricating high-density trench-based non-volatile random access SONOS memory cells for SOC applications
US5610419A (en) Semiconductor integrated circuit device with elements isolated by trenches
US8120095B2 (en) High-density, trench-based non-volatile random access SONOS memory SOC applications
US9608081B2 (en) Simple and cost-free MTP structure
TW201448234A (en) Nonvolatile memory structure
US20210098465A1 (en) Semiconductor device and method of fabricating the same
US10177163B1 (en) SOI-based floating gate memory cell
WO2020263635A1 (en) Capacitor structures
US10388660B2 (en) Semiconductor device and method for manufacturing the same
TWI594401B (en) Simple and cost-free mtp structure
WO2023130203A1 (en) Semiconductor devices, memory devices, and methods for forming the same

Legal Events

Date Code Title Description
AS Assignment

Owner name: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT, CALIFORNIA

Free format text: SECURITY INTEREST;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:038669/0001

Effective date: 20160426

Owner name: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGEN

Free format text: SECURITY INTEREST;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:038669/0001

Effective date: 20160426

AS Assignment

Owner name: MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT, MARYLAND

Free format text: PATENT SECURITY AGREEMENT;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:038954/0001

Effective date: 20160426

Owner name: MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL

Free format text: PATENT SECURITY AGREEMENT;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:038954/0001

Effective date: 20160426

AS Assignment

Owner name: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT, CALIFORNIA

Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REPLACE ERRONEOUSLY FILED PATENT #7358718 WITH THE CORRECT PATENT #7358178 PREVIOUSLY RECORDED ON REEL 038669 FRAME 0001. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY INTEREST;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:043079/0001

Effective date: 20160426

Owner name: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGEN

Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REPLACE ERRONEOUSLY FILED PATENT #7358718 WITH THE CORRECT PATENT #7358178 PREVIOUSLY RECORDED ON REEL 038669 FRAME 0001. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY INTEREST;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:043079/0001

Effective date: 20160426

AS Assignment

Owner name: JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT, ILLINOIS

Free format text: SECURITY INTEREST;ASSIGNORS:MICRON TECHNOLOGY, INC.;MICRON SEMICONDUCTOR PRODUCTS, INC.;REEL/FRAME:047540/0001

Effective date: 20180703

Owner name: JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT, IL

Free format text: SECURITY INTEREST;ASSIGNORS:MICRON TECHNOLOGY, INC.;MICRON SEMICONDUCTOR PRODUCTS, INC.;REEL/FRAME:047540/0001

Effective date: 20180703

AS Assignment

Owner name: MICRON TECHNOLOGY, INC., IDAHO

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT;REEL/FRAME:047243/0001

Effective date: 20180629

STPP Information on status: patent application and granting procedure in general

Free format text: NOTICE OF ALLOWANCE MAILED -- APPLICATION RECEIVED IN OFFICE OF PUBLICATIONS

STCF Information on status: patent grant

Free format text: PATENTED CASE

AS Assignment

Owner name: MICRON TECHNOLOGY, INC., IDAHO

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT;REEL/FRAME:050937/0001

Effective date: 20190731

AS Assignment

Owner name: MICRON SEMICONDUCTOR PRODUCTS, INC., IDAHO

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT;REEL/FRAME:051028/0001

Effective date: 20190731

Owner name: MICRON TECHNOLOGY, INC., IDAHO

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT;REEL/FRAME:051028/0001

Effective date: 20190731

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Year of fee payment: 4