US20140203409A1 - Integrated Circuit Structures, Semiconductor Structures, And Semiconductor Die - Google Patents

Integrated Circuit Structures, Semiconductor Structures, And Semiconductor Die Download PDF

Info

Publication number
US20140203409A1
US20140203409A1 US14/221,655 US201414221655A US2014203409A1 US 20140203409 A1 US20140203409 A1 US 20140203409A1 US 201414221655 A US201414221655 A US 201414221655A US 2014203409 A1 US2014203409 A1 US 2014203409A1
Authority
US
United States
Prior art keywords
foundation
level
circuitry
foundation material
periphery
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US14/221,655
Inventor
Gurtej S. Sandhu
Kristina K. Parat
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Micron Technology Inc
Original Assignee
Micron Technology Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Micron Technology Inc filed Critical Micron Technology Inc
Priority to US14/221,655 priority Critical patent/US20140203409A1/en
Publication of US20140203409A1 publication Critical patent/US20140203409A1/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic System or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/20Deposition of semiconductor materials on a substrate, e.g. epitaxial growth solid phase epitaxy
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/52Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
    • H01L23/538Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames the interconnection structure between a plurality of semiconductor chips being formed on, or in, insulating substrates
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/76Making of isolation regions between components
    • H01L21/762Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers
    • H01L21/7624Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using semiconductor on insulator [SOI] technology
    • H01L21/76251Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using semiconductor on insulator [SOI] technology using bonding techniques
    • H01L21/76254Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using semiconductor on insulator [SOI] technology using bonding techniques with separation/delamination along an ion implanted layer, e.g. Smart-cut, Unibond
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/77Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
    • H01L21/78Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
    • H01L21/82Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
    • H01L21/822Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
    • H01L21/8221Three dimensional integrated circuits stacked in different levels
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/28Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
    • H01L23/31Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
    • H01L23/3157Partial encapsulation or coating
    • H01L23/3185Partial encapsulation or coating the coating covering also the sidewalls of the semiconductor body
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L25/00Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
    • H01L25/03Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes
    • H01L25/04Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers
    • H01L25/041Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H01L31/00
    • H01L25/043Stacked arrangements of devices
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L25/00Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
    • H01L25/03Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes
    • H01L25/04Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers
    • H01L25/065Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H01L27/00
    • H01L25/0657Stacked arrangements of devices
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L25/00Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
    • H01L25/03Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes
    • H01L25/04Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers
    • H01L25/07Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H01L29/00
    • H01L25/074Stacked arrangements of non-apertured devices
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/02Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier
    • H01L27/04Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body
    • H01L27/06Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body including a plurality of individual components in a non-repetitive configuration
    • H01L27/0688Integrated circuits having a three-dimensional layout
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/77Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
    • H01L21/78Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/0001Technical content checked by a classifier
    • H01L2924/0002Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/095Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00 with a principal constituent of the material being a combination of two or more materials provided in the groups H01L2924/013 - H01L2924/0715
    • H01L2924/097Glass-ceramics, e.g. devitrified glass
    • H01L2924/09701Low temperature co-fired ceramic [LTCC]

Definitions

  • the present invention in various embodiments, relates generally to methods for fabricating integrated circuit devices, such as memory, logic or application specific integrated circuits (ASICs) without consuming an acceptor semiconductor substrate on which the integrated circuit devices are formed. More specifically, embodiments of the invention include integrated circuit fabrication methods in which semiconductor material is provided for fabrication of integrated circuits at one or more levels over an acceptor substrate having no circuitry thereon. In addition, embodiments of the present invention comprise multi-level integrated circuits.
  • 3D integrated circuit (IC) devices have been fabricated to improve chip density, by initially forming individual circuit devices and subsequently stacking and bonding the chips together to form a multi-level chip stack or assembly. Consequently, the time, materials and process acts expended in carrying out individual chip fabrication, forming an assembly and electrically connecting the chips results in undesirably high cost. Moreover, stacking and electrical connection of the individually fabricated chips may lead to increased resistance and signal delay in the overall circuit due to undesirably long signal paths. Further, transmission of signals through wiring of one layer of the assembly may electrically interfere with wiring on other layers, e.g., cross-talk.
  • bottom-up approach Another technique that has been suggested to increase chip density, for minimization of design dimension, is a so-called “bottom-up” approach.
  • circuits are fabricated conventionally on a base substrate, such as a silicon-on-insulator (SOI) wafer, followed by growth of successive layers of silicon on the wafer to provide an active surface and fabrication of additional circuit levels on each successive silicon layer prior to growth of the next-higher level. The process is repeated to create a device having a desired number of layers.
  • SOI silicon-on-insulator
  • One of the difficulties of this approach is that each circuit level, other than the last fabricated, is exposed to multiple thermal cycles as subsequent levels are formed. Further, due to the thermal cycling required by a bottom-up approach, suitable material choices for circuit structures are limited. Additionally, this approach requires an excessive amount of time as a consequence of growing each new layer of silicon on the base substrate.
  • FIGS. 1A through 1I comprise schematic representations of semiconductor structures formed during a process flow according to an embodiment of the present invention for fabrication of an integrated circuit
  • FIG. 2 is a schematic side sectional illustration of a semiconductor die according to an embodiment of the invention.
  • FIGS. 3A-3C are partial, enlarged side cross-sectional representations of a multi-level circuit under fabrication in accordance with an embodiment of the present invention
  • FIG. 4 is a partial, enlarged side cross-sectional representation of the multi-level circuit of FIG. 3C after performance of a spacer etch.
  • FIG. 5 is a partial, enlarged side cross-sectional representation of another embodiment of a multi-level circuit under fabrication in accordance with an embodiment of the present invention.
  • the present invention comprises embodiments of methods of fabricating integrated circuit devices on an acceptor substrate without consumption thereof, as well as resulting integrated circuit devices, which may comprise multiple levels of integrated circuitry sequentially fabricated on superposed levels of semiconductor foundation material.
  • three-dimensional integrated circuit means and includes a plurality of integrated circuits arranged in planes or levels disposed vertically, one above another.
  • form and “forming” as used herein, encompass both disposition of a material as a final material or components thereof, and in situ formation of a material.
  • another as used herein, means and includes both a component or structure used a plurality of times, as well as an additional occurrence of fabrication of a type of component or structure.
  • a sacrificial material 102 is formed on a base substrate, which may also be characterized as an acceptor substrate 100 .
  • a passivation material 104 is then formed on sacrificial material 102 , followed by another, dielectric material 106 .
  • Acceptor substrate 100 may comprise, by way of non-limiting example, monocrystalline silicon, and may comprise a new wafer or a reject wafer on which defective semiconductor devices have been fabricated.
  • Acceptor substrate 100 may also comprise a substrate of another material, such as a ceramic, having a coefficient of thermal expansion (CTE) similar to that of a semiconductor material of a donor substrate to be bonded thereto as described below, to which sacrificial material 102 may bond, and highly resistant to an etchant for sacrificial material 102 .
  • acceptor substrate 100 may be of sufficient thickness and structural integrity to withstand mechanical stresses thereon without detectable deformation during handling and processing.
  • Sacrificial material 102 may comprise a material which may be etched selective to silicon such as, by way of example, a silicon oxide (SiOx, e.g., SiO or SiO2), and may comprise a thickness of, for example, between about 2000 ⁇ and 2 ⁇ m.
  • Passivation material 104 may comprise, for example, silicon nitride (Si3N4), and comprise a thickness of, for example, between about 1000 ⁇ and about 5000 ⁇ .
  • Dielectric material 106 may also comprise a silicon oxide (SiOx) and comprise a thickness, for example, between about 2000 ⁇ and 2 ⁇ m.
  • CVD chemical vapor deposition
  • TEOS thermal decomposition of tetraethyl orthosilicate
  • Silicon nitride may be deposited, for example, by CVD or atomic layer deposition (ALD).
  • a donor substrate 200 is processed.
  • the donor substrate 200 may comprise any structure that includes a layer of semiconductor type material including, for example, silicon, germanium, gallium arsenide, indium phosphide, and other III-V or II-VI type semiconductor materials.
  • the donor substrate 200 may comprise silicon.
  • the donor substrate 200 will be used to dispose a semiconductor foundation material over acceptor substrate 100 , as described in further detail below.
  • the foundation semiconductor material may be placed on acceptor substrate 100 by a process described herein using a modification of so-called SMART-CUT® technology.
  • SMART-CUT® technology Such processes are described in detail in, for example, U.S. Pat. No. RE 39,484 to Bruel, U.S. Pat. No. 6,303,468 to Aspar et al., U.S. Pat. No. 6,335,258 to Aspar et al., U.S. Pat. No. 6,756,286 to Moriceau et al., U.S. Pat. No. 6,809,044 to Aspar et al., U.S. Pat. No. 6,946,365 to Aspar et al., and U.S.
  • Patent Application Publication No. 2006/0099776 to Dupont may also be used, if sufficiently low processes temperatures are maintained.
  • donor and acceptor wafers are bonded together using a high temperature anneal, on the order of about 1000° C. to about 1300° C. Such temperatures are unacceptable for use when a substrate already bears circuitry fabricated thereon. For example, processing temperatures should not exceed about 800° C. when flash memory is fabricated.
  • an additional plasma activation act may be integrated into a conventional SMART-CUT® technology fabrication process to lower a required substrate bonding temperature, as described in detail below.
  • a plurality of ions of rare gases e.g., neon, argon, krypton, or xenon
  • hydrogen, or helium may be implanted into the donor substrate 200 to form an implanted region 202 .
  • a conventional ion source (not shown) may be used to implant the plurality of ions into the donor substrate 200 in a direction substantially perpendicular to a major surface 206 of the donor substrate 200 to create the implanted region 202 , which may also be characterized as a transfer region, the inner boundary 208 of which is shown in the donor substrate 200 in broken lines.
  • the depth to which the ions are implanted into the donor substrate 200 is at least partially a function of the energy with which the ions are implanted. Generally, ions implanted with less energy will be implanted at relatively lesser depths, while ions implanted with higher energy will be implanted at relatively greater depths.
  • the inner boundary 208 of implanted region 202 lies substantially parallel to the major surface 206 of the donor substrate 200 and is at a preselected depth which is dependent on selected parameters of the atomic species implant process, as is well known to one of ordinary skill in the art.
  • hydrogen ions may be implanted into the donor substrate with an energy selected to form the inner boundary 208 at a depth D of between about eighty nanometers (80 nm) and about five hundred nanometers (500 nm) (about 800 ⁇ to about 5000 ⁇ ), and more particularly, of about two hundred nanometers (200 nm) (about 2000 ⁇ ) within the donor substrate 200 .
  • the inner boundary 208 of implanted region 202 comprises a layer of microbubbles or microcavities (not shown) comprising the implanted ion species, and provides a weakened structure within donor substrate 200 .
  • the donor substrate 200 may then be thermally treated at a temperature above that at which ion implantation is effected, in accordance with the disclosures of the patent documents in the preceding paragraph, to effect crystalline rearrangement in the semiconductor material of the donor substrate 200 and coalescence of the microbubbles or microcavities.
  • An attachment surface 210 to be bonded to dielectric material 106 on acceptor substrate 100 may be formed on donor substrate 200 by exposing the major surface 206 of the donor substrate 200 to a reactive ion etching (RIE) plasma including hydrogen or an inert gas (e.g., argon, oxygen, or nitrogen) to form a plasma-activated major surface 206 ′.
  • RIE reactive ion etching
  • the plasma-activated major surface 206 ′ increases the kinetics of a subsequent bonding act in the form of an oxide reaction with an adjacent surface of the dielectric material 106 overlying the acceptor substrate 100 due to the increased mobility and reactivity of the ionic species (e.g., hydrogen) created on attachment surface 210 .
  • the wafer bonding process may be performed at temperatures of less than about four hundred degrees Celsius (400° C.).
  • Plasma-activated bonding is described in U.S. Pat. No. 6,180,496 to Farrens et al., assigned to Silicon Genesis Corporation.
  • the donor substrate 200 is disposed on the dielectric material 106 carried by acceptor substrate 100 and may be bonded to the dielectric material 106 using an annealing process.
  • the plasma-activated major surface 206 ′ enables annealing at a substantially reduced temperature, as noted above, in comparison to those employed in conventional wafer bonding techniques.
  • the hydrogen or other ions implanted in ion implanted region 202 to the depth of inner boundary 208 makes the silicon in the thermally treated donor substrate 200 susceptible to breakage substantially along inner boundary 208 when a shear force is applied substantially parallel to the major plane of the donor substrate 200 .
  • the portion of the donor substrate 200 on the side of the inner boundary 208 opposing the dielectric material 106 may be cleaved or fractured by applying a shearing force to the donor substrate 200 .
  • the portion of the donor substrate 200 below the inner boundary 208 of a thickness, for example, of between about eighty nanometers (80 nm) (about 800 ⁇ ) and about four hundred nanometers (400 nm) (about 4000 ⁇ ), for example, about two hundred nanometers (200 nm) (about 2000 ⁇ ), is detached from the remainder of donor substrate 200 and remains bonded to the acceptor substrate 100 through dielectric material 106 , passivation material 104 and sacrificial material 102 to form a foundation material 212 , as shown in FIG. 1D .
  • Donor substrate 200 may then have its new major surface 206 n, which is substantially at the location of former inner boundary 208 of implanted region 202 , smoothed as desired, ion-implanted and plasma-activated in preparation for transfer of another thickness of semiconductor material for use as a foundation material 212 . It is contemplated that each donor substrate 200 , if comprising a silicon wafer of conventional initial thickness, may be used to donate foundation material 212 at least about ten times, if about a 2000 ⁇ thickness of silicon is transferred each time a layer of silicon is donated.
  • a carrier to the back surface of donor substrate 200 to maintain mechanical integrity of the donor substrate 200 during handling, ion implantation, plasma activation, bonding to an acceptor substrate 100 and shearing of each transfer region therefrom.
  • an exposed surface 214 of the foundation material 212 may be undesirably rough for fabrication of integrated circuitry thereon.
  • the exposed surface 214 of the foundation material 212 may be smoothed to a desired degree in order to facilitate further processing as described below, according to techniques known in the art such as, for example, one or more of grinding, wet etching, and chemical-mechanical polishing (CMP).
  • the foundation material 212 may be used as a substrate on which to form a level of circuitry 216 , as depicted in broken lines, which may, for example, include a plurality of memory devices such as two-dimensional arrays of NAND flash memory, in accordance with processes known to those of ordinary skill in the art. It is contemplated, however that, as previously mentioned, logic or ASIC circuitry may also be fabricated. In any case, conventional circuitry fabrication techniques may be employed to fabricate integrated circuitry on foundation material 212 in the same manner as employed on a conventional semiconductor substrate such as, for example, a monocrystalline silicon wafer.
  • an oxide material 218 (SiOx) is formed or disposed thereover, as by a spin-on-glass technique, a chemical vapor deposition (CVD) technique, such as low pressure CVD or plasma-enhanced CVD, or a spin-on deposition technique.
  • a donor substrate 200 (not shown) (which may comprise the same or another donor substrate 200 ) which has been ion-implanted, annealed and plasma-treated to enhance bonding is then disposed over and bonded to oxide material 218 , and sheared to leave another foundation material 212 ′ bonded to oxide material 218 .
  • Another level of circuitry 216 ′ may then be formed over foundation material 212 ′. This process may be continued, level-by-level, to form a 3D integrated circuit structure 300 . Inter-level signal paths may be formed by techniques known to those of ordinary skill in the art, to each level of circuitry 216 through the underlying foundation material 212 and oxide material 218 of the next subsequent level. The number of circuitry levels 216 which may be formed is largely dictated by the number and complexity of required inter-level signal paths.
  • a 3D circuit comprising three circuit levels 216 , 216 ′ and 216 ′′ may be respectively fabricated on three levels of foundation material 212 , 212 ′ and 212 ′′, although such number of circuit levels is not limiting of the scope of the invention.
  • FIG. 1G depicts three such circuit levels 216 , 216 ′ and 216 ′′.
  • the circuitry of 3D integrated circuit structure 300 may then be probe tested in a conventional manner from the top thereof and, as also depicted in FIG. 1G in broken lines, silicon nitride 222 is formed over all of the circuit levels 216 , 216 ′ and 216 ′′ and the lateral peripheries thereof, to contact with passivation material 104 which, as noted above, also comprises silicon nitride.
  • passivation material 104 which, as noted above, also comprises silicon nitride.
  • the entire 3D integrated circuit structure 300 is encapsulated on its top, bottom and sides in silicon nitride passivation material 104 and silicon nitride 222 .
  • a carrier substrate 400 may then be bonded to the 3D integrated circuit structure 300 opposite acceptor substrate 100 .
  • Such bonding may comprise adhesive bonding
  • carrier substrate 400 may comprise, for example, a glass, silicon or a ceramic. It may be desirable to employ a material for carrier substrate 400 , which is transparent to ultraviolet (UV) radiation
  • acceptor substrate 100 may then be removed from 3D integrated circuit structure 300 by a wet chemical etch which is highly selective to etch silicon oxide that is between the silicon of acceptor substrate 100 and silicon nitride passivation material 104 and silicon nitride 222 , which encapsulates the levels of circuitry 216 , 216 ′ and 216 ′′.
  • the wet chemical etch may include, but is not limited to a hydrofluoric acid (HF)-based etchant, such as an etchant including water, HF, and ammonium fluoride or water, HF, ammonium fluoride, and isopropyl alcohol.
  • HF hydrofluoric acid
  • the acceptor substrate 100 may then be reused by formation of another sacrificial material 102 thereon, followed by another passivation material 104 and a dielectric material 106 ( FIG. 1A ). Consequently, the acceptor substrate 100 may be employed a large number of times, as little, if any, of the substrate material is consumed during each fabrication sequence.
  • the 3D integrated circuit structure 300 with optional carrier substrate 400 bonded thereto may then be inverted, as depicted in FIG. 1I , individual, multi-level semiconductor dice 500 ( FIG. 2 ) singulated therefrom as known in the art, and removed from carrier substrate 400 in a conventional pick-and-place sequence.
  • a UV-transparent material for carrier substrate 400 may be employed, enabling the use of an adhesive which is UV-sensitive and of the type conventionally employed to adhere a semiconductor wafer to a film for singulation to be used to bond carrier substrate 400 to 3D integrated circuit structure 300 .
  • singulation may be effected using a conventional wafer saw and the UV-sensitive adhesive then exposed through the carrier substrate 400 to permit release of the singulated semiconductor dice 500 therefrom.
  • Semiconductor dice 500 may be mutually electrically interconnected and connected to a permanent carrier substrate through edge-connect techniques well-known to those of ordinary skill in the art using conductive contacts 502 at one or more circuit levels exposed at their lateral peripheries by the singulation process. In other words, conductive traces may be formed across streets between locations of individual semiconductor dice, to be severed during singulation and expose ends thereof.
  • Electrical connections may also be established between 3D integrated circuit structure 300 and an end-product or intermediate product carrier substrate such as a card or board bearing circuitry and, optionally, other semiconductor dice and other components thereon, through conductive vias on the bottom of the 3D integrated circuit structure 300 formed during circuit fabrication.
  • the vias may be exposed by masking and etching the overlying silicon nitride while 3D integrated circuit structure 300 is still secured to carrier substrate 400 , a redistribution layer of circuit traces formed and discrete conductive elements (e.g., solder bumps, or conductive or conductor-filled polymer bumps, columns, studs, etc.) formed or disposed on terminal pads of the circuit traces.
  • lowermost foundation material 212 may be set back from the periphery of acceptor substrate 100 , while each of the levels of foundation material 212 , 212 ′ and 212 ′′ may be peripherally coextensive.
  • each foundation material 212 , 212 ′ and 212 ′′ may comprise a periphery that is set back from the next lower foundation material, and the lowermost foundation material 212 set back from the periphery of acceptor substrate 100 , as depicted in FIG. 5 .
  • Either such architecture may be achieved by selectively treating the major surface 206 of a donor substrate 200 so that ion implantation is not effected to the outer lateral periphery thereof.
  • ion implantation is effected only within a selected boundary inward of the outer lateral periphery of a donor substrate 200 .
  • acceptor substrate 100 having sacrificial material 102 , passivation material 104 and dielectric material 106 disposed thereon is located in proximity to a donor substrate 200 which has been ion-implanted in a region of major surface 206 interior of the periphery.
  • donor wafer 200 is bonded by an anneal to dielectric material 106 , a strong bond therebetween is formed only in the region of ion implantation.
  • donor substrate 200 is sheared to release a foundation material 212 , as depicted in FIG.
  • the unimplanted peripheral region of donor substrate 200 adjacent to acceptor substrate 100 remains attached to donor wafer 200 .
  • the dielectric layer 106 may, if desired, optionally be formed inwardly of the periphery of acceptor substrate 100 as shown in FIG. 3A , by masking and etching dielectric layer 106 after formation of passivation layer 104 .
  • a periphery of donor substrate 200 may be slightly beveled, as shown in broken lines in FIG. 3A , to a depth less than that to which ions are implanted. Such beveling may be effected when major surface 206 of donor substrate 200 may be smoothed, as by polishing, prior to ion implantation after a transfer region thereof has been bonded to a acceptor substrate 100 or a prior foundation material 212 .
  • the lowermost foundation material 212 may be set back from passivation layer 104 on acceptor substrate 100 to form a ledge 220 . Then, as illustrated, each subsequent foundation material 212 ′ and 212 ′′ is then sized and aligned over foundation material 212 to be peripherally coextensive therewith.
  • Silicon nitride 222 is then formed by, for example, CVD or atomic layer deposition (ALD) over the structure, covering the upper surface of foundation material 212 ′′ and, optionally, an oxide material 218 thereover, as well as the lateral periphery of the multi-level structure, extending down the vertical side of 3D integrated circuit structure 300 along the sides of foundation materials 212 , 212 ′ and 212 ′′, to and over ledge 220 and in contact with passivation material 104 .
  • Peripheral, exposed dielectric material 106 outside of the footprint of the stacked foundation materials 212 , 212 ′ and 212 ′′ may be removed using a spacer etch prior to deposition of silicon nitride 222 .
  • an optional spacer etch of the silicon nitride 222 may be performed to expose a peripheral portion of passivation material 104 .
  • each of the levels of foundation material 212 , 212 ′ and 212 ′′ may be stepped back from the next lowermost foundation material 212 , as depicted in FIG. 5 , with silicon nitride 222 covering the sides of foundation materials 212 , 212 ′ and 212 ′′ of 3D integrated circuit structure 300 and extending over intervening ledges 220 to and over silicon nitride passivation material 104 .
  • Embodiments of the present invention comprise methods of circuit fabrication on an acceptor substrate having no circuitry thereon.
  • One or more levels of circuitry may be respectively and sequentially formed on levels of foundation material severed from a donor substrate after bonding to the acceptor substrate.
  • the resulting integrated circuit, encapsulated in a passivation material is removed from the acceptor substrate.
  • a sacrificial material interposed between the circuitry and the acceptor substrate may be removed, as by etching with an etchant selective to the sacrificial material over the circuitry encapsulant and the acceptor substrate.
  • Embodiments of the invention comprise 3D integrated circuits, which may be singulated into individual semiconductor dice.

Abstract

Methods for fabricating integrated circuit devices on an acceptor substrate devoid of circuitry are disclosed. Integrated circuit devices are formed by sequentially disposing one or more levels of semiconductor material on an acceptor substrate, and fabricating circuitry on each level of semiconductor material before disposition of a next-higher level. After encapsulation of the circuitry, the acceptor substrate is removed and semiconductor dice are singulated. Integrated circuit devices formed by the methods are also disclosed.

Description

    RELATED PATENT DATA
  • This patent resulted from a continuation application of U.S. patent application Ser. No. 13/471,048, filed May 14, 2012, entitled “Integrated Circuit Structures, Semiconductor Structures, And Semiconductor Die”, naming Gurtej S. Sandhu and Krishna Parrat as inventors, which is a divisional application of U.S. patent application Ser. No. 12/392,742, filed Feb. 25, 2009, now U.S. Pat. No. 8,198,172, entitled “Methods of Forming Integrated Circuits Using Donor And Acceptor Substrates”, naming Gurtej S. Sandhu and Krishna Parrat as inventors, the disclosures of which are incorporated by reference.
  • TECHNICAL FIELD
  • The present invention, in various embodiments, relates generally to methods for fabricating integrated circuit devices, such as memory, logic or application specific integrated circuits (ASICs) without consuming an acceptor semiconductor substrate on which the integrated circuit devices are formed. More specifically, embodiments of the invention include integrated circuit fabrication methods in which semiconductor material is provided for fabrication of integrated circuits at one or more levels over an acceptor substrate having no circuitry thereon. In addition, embodiments of the present invention comprise multi-level integrated circuits.
  • BACKGROUND
  • Conventionally, three-dimensional (3D) integrated circuit (IC) devices have been fabricated to improve chip density, by initially forming individual circuit devices and subsequently stacking and bonding the chips together to form a multi-level chip stack or assembly. Consequently, the time, materials and process acts expended in carrying out individual chip fabrication, forming an assembly and electrically connecting the chips results in undesirably high cost. Moreover, stacking and electrical connection of the individually fabricated chips may lead to increased resistance and signal delay in the overall circuit due to undesirably long signal paths. Further, transmission of signals through wiring of one layer of the assembly may electrically interfere with wiring on other layers, e.g., cross-talk.
  • Another technique that has been suggested to increase chip density, for minimization of design dimension, is a so-called “bottom-up” approach. In this approach, circuits are fabricated conventionally on a base substrate, such as a silicon-on-insulator (SOI) wafer, followed by growth of successive layers of silicon on the wafer to provide an active surface and fabrication of additional circuit levels on each successive silicon layer prior to growth of the next-higher level. The process is repeated to create a device having a desired number of layers. One of the difficulties of this approach is that each circuit level, other than the last fabricated, is exposed to multiple thermal cycles as subsequent levels are formed. Further, due to the thermal cycling required by a bottom-up approach, suitable material choices for circuit structures are limited. Additionally, this approach requires an excessive amount of time as a consequence of growing each new layer of silicon on the base substrate.
  • Further, the foregoing approaches to multi-level circuit fabrication each require the use, and consumption, of a silicon wafer or other bulk substrate, which bulk substrate comprises a significant portion of the total cost of the fabrication process, on the order of twenty to thirty percent.
  • Accordingly, there are needs for processes to make 3D integrated circuits more efficiently and with reduced expense, while facilitating minimization of the overall dimensions of the device.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • In the drawings, in which various features of embodiments of the present invention are depicted:
  • FIGS. 1A through 1I comprise schematic representations of semiconductor structures formed during a process flow according to an embodiment of the present invention for fabrication of an integrated circuit;
  • FIG. 2 is a schematic side sectional illustration of a semiconductor die according to an embodiment of the invention;
  • FIGS. 3A-3C are partial, enlarged side cross-sectional representations of a multi-level circuit under fabrication in accordance with an embodiment of the present invention;
  • FIG. 4 is a partial, enlarged side cross-sectional representation of the multi-level circuit of FIG. 3C after performance of a spacer etch; and
  • FIG. 5 is a partial, enlarged side cross-sectional representation of another embodiment of a multi-level circuit under fabrication in accordance with an embodiment of the present invention.
  • DETAILED DESCRIPTION
  • The illustrations presented herein are not meant to be actual views of any particular memory devices, logic devices, ASIC devices, or other semiconductor devices, but are merely idealized representations which are employed to describe the present invention in various embodiments. Further, the relative dimensions of some elements of the drawings, such as for example thicknesses of various materials, may be exaggerated for clarity. Additionally, elements common between figures may retain the same or similar numerical designation.
  • The present invention comprises embodiments of methods of fabricating integrated circuit devices on an acceptor substrate without consumption thereof, as well as resulting integrated circuit devices, which may comprise multiple levels of integrated circuitry sequentially fabricated on superposed levels of semiconductor foundation material. The term “three-dimensional integrated circuit” as used herein, means and includes a plurality of integrated circuits arranged in planes or levels disposed vertically, one above another. The terms “form” and “forming” as used herein, encompass both disposition of a material as a final material or components thereof, and in situ formation of a material. The term “another” as used herein, means and includes both a component or structure used a plurality of times, as well as an additional occurrence of fabrication of a type of component or structure.
  • An embodiment of a process for fabricating a multi-level integrated circuit according to the present invention is described. In FIG. 1A, a sacrificial material 102 is formed on a base substrate, which may also be characterized as an acceptor substrate 100. A passivation material 104 is then formed on sacrificial material 102, followed by another, dielectric material 106. Acceptor substrate 100 may comprise, by way of non-limiting example, monocrystalline silicon, and may comprise a new wafer or a reject wafer on which defective semiconductor devices have been fabricated. Acceptor substrate 100 may also comprise a substrate of another material, such as a ceramic, having a coefficient of thermal expansion (CTE) similar to that of a semiconductor material of a donor substrate to be bonded thereto as described below, to which sacrificial material 102 may bond, and highly resistant to an etchant for sacrificial material 102. In any case, acceptor substrate 100 may be of sufficient thickness and structural integrity to withstand mechanical stresses thereon without detectable deformation during handling and processing. Sacrificial material 102 may comprise a material which may be etched selective to silicon such as, by way of example, a silicon oxide (SiOx, e.g., SiO or SiO2), and may comprise a thickness of, for example, between about 2000 Å and 2 μm. Passivation material 104 may comprise, for example, silicon nitride (Si3N4), and comprise a thickness of, for example, between about 1000 Å and about 5000 Å. Dielectric material 106 may also comprise a silicon oxide (SiOx) and comprise a thickness, for example, between about 2000 Å and 2 μm. Techniques for deposition and in situ growth of silicon oxides and silicon nitride are well known to those of ordinary skill in the art. The silicon oxide may be formed, for example, by chemical vapor deposition (CVD), such as low pressure CVD or plasma enhanced CVD, spin-on deposition, thermal decomposition of tetraethyl orthosilicate (TEOS), or may be thermally grown. Silicon nitride may be deposited, for example, by CVD or atomic layer deposition (ALD).
  • As shown in FIG. 1B and independent of the foregoing process described in association with FIG. 1A, a donor substrate 200 is processed. The donor substrate 200 may comprise any structure that includes a layer of semiconductor type material including, for example, silicon, germanium, gallium arsenide, indium phosphide, and other III-V or II-VI type semiconductor materials. By way of non-limiting example, the donor substrate 200 may comprise silicon. The donor substrate 200 will be used to dispose a semiconductor foundation material over acceptor substrate 100, as described in further detail below.
  • As a non-limiting example, the foundation semiconductor material may be placed on acceptor substrate 100 by a process described herein using a modification of so-called SMART-CUT® technology. Such processes are described in detail in, for example, U.S. Pat. No. RE 39,484 to Bruel, U.S. Pat. No. 6,303,468 to Aspar et al., U.S. Pat. No. 6,335,258 to Aspar et al., U.S. Pat. No. 6,756,286 to Moriceau et al., U.S. Pat. No. 6,809,044 to Aspar et al., U.S. Pat. No. 6,946,365 to Aspar et al., and U.S. Patent Application Publication No. 2006/0099776 to Dupont. However, other processes suitable for fabricating a semiconductor material on the surface of acceptor substrate 100 may also be used, if sufficiently low processes temperatures are maintained. In conventional implementation of SMART-CUT® technology, donor and acceptor wafers are bonded together using a high temperature anneal, on the order of about 1000° C. to about 1300° C. Such temperatures are unacceptable for use when a substrate already bears circuitry fabricated thereon. For example, processing temperatures should not exceed about 800° C. when flash memory is fabricated. However, an additional plasma activation act may be integrated into a conventional SMART-CUT® technology fabrication process to lower a required substrate bonding temperature, as described in detail below.
  • In an embodiment, a plurality of ions of rare gases (e.g., neon, argon, krypton, or xenon), hydrogen, or helium may be implanted into the donor substrate 200 to form an implanted region 202. As represented by directional arrows 204, a conventional ion source (not shown) may be used to implant the plurality of ions into the donor substrate 200 in a direction substantially perpendicular to a major surface 206 of the donor substrate 200 to create the implanted region 202, which may also be characterized as a transfer region, the inner boundary 208 of which is shown in the donor substrate 200 in broken lines. As known in the art, the depth to which the ions are implanted into the donor substrate 200 is at least partially a function of the energy with which the ions are implanted. Generally, ions implanted with less energy will be implanted at relatively lesser depths, while ions implanted with higher energy will be implanted at relatively greater depths. The inner boundary 208 of implanted region 202 lies substantially parallel to the major surface 206 of the donor substrate 200 and is at a preselected depth which is dependent on selected parameters of the atomic species implant process, as is well known to one of ordinary skill in the art. As a non-limiting example, hydrogen ions may be implanted into the donor substrate with an energy selected to form the inner boundary 208 at a depth D of between about eighty nanometers (80 nm) and about five hundred nanometers (500 nm) (about 800 Å to about 5000 Å), and more particularly, of about two hundred nanometers (200 nm) (about 2000 Å) within the donor substrate 200.
  • The inner boundary 208 of implanted region 202 comprises a layer of microbubbles or microcavities (not shown) comprising the implanted ion species, and provides a weakened structure within donor substrate 200. The donor substrate 200 may then be thermally treated at a temperature above that at which ion implantation is effected, in accordance with the disclosures of the patent documents in the preceding paragraph, to effect crystalline rearrangement in the semiconductor material of the donor substrate 200 and coalescence of the microbubbles or microcavities.
  • An attachment surface 210 to be bonded to dielectric material 106 on acceptor substrate 100 (FIG. 1A) may be formed on donor substrate 200 by exposing the major surface 206 of the donor substrate 200 to a reactive ion etching (RIE) plasma including hydrogen or an inert gas (e.g., argon, oxygen, or nitrogen) to form a plasma-activated major surface 206′. The plasma-activated major surface 206′ increases the kinetics of a subsequent bonding act in the form of an oxide reaction with an adjacent surface of the dielectric material 106 overlying the acceptor substrate 100 due to the increased mobility and reactivity of the ionic species (e.g., hydrogen) created on attachment surface 210. By utilizing a plasma-activated material, the wafer bonding process may be performed at temperatures of less than about four hundred degrees Celsius (400° C.). Plasma-activated bonding is described in U.S. Pat. No. 6,180,496 to Farrens et al., assigned to Silicon Genesis Corporation.
  • As shown in FIG. 1C, the donor substrate 200 is disposed on the dielectric material 106 carried by acceptor substrate 100 and may be bonded to the dielectric material 106 using an annealing process. The plasma-activated major surface 206′ enables annealing at a substantially reduced temperature, as noted above, in comparison to those employed in conventional wafer bonding techniques. Further, the hydrogen or other ions implanted in ion implanted region 202 to the depth of inner boundary 208 makes the silicon in the thermally treated donor substrate 200 susceptible to breakage substantially along inner boundary 208 when a shear force is applied substantially parallel to the major plane of the donor substrate 200. After attaching the donor substrate 200 to the dielectric material 106 on acceptor substrate 100, the portion of the donor substrate 200 on the side of the inner boundary 208 opposing the dielectric material 106 may be cleaved or fractured by applying a shearing force to the donor substrate 200. The portion of the donor substrate 200 below the inner boundary 208, of a thickness, for example, of between about eighty nanometers (80 nm) (about 800 Å) and about four hundred nanometers (400 nm) (about 4000 Å), for example, about two hundred nanometers (200 nm) (about 2000 Å), is detached from the remainder of donor substrate 200 and remains bonded to the acceptor substrate 100 through dielectric material 106, passivation material 104 and sacrificial material 102 to form a foundation material 212, as shown in FIG. 1D.
  • Donor substrate 200 may then have its new major surface 206 n, which is substantially at the location of former inner boundary 208 of implanted region 202, smoothed as desired, ion-implanted and plasma-activated in preparation for transfer of another thickness of semiconductor material for use as a foundation material 212. It is contemplated that each donor substrate 200, if comprising a silicon wafer of conventional initial thickness, may be used to donate foundation material 212 at least about ten times, if about a 2000 Å thickness of silicon is transferred each time a layer of silicon is donated. It is further contemplated that, as thicknesses of semiconductor material are removed from the donor substrate 200, it may be desirable to bond a carrier to the back surface of donor substrate 200 to maintain mechanical integrity of the donor substrate 200 during handling, ion implantation, plasma activation, bonding to an acceptor substrate 100 and shearing of each transfer region therefrom.
  • Referring still to FIG. 1D, after the foundation material 212 is separated from the donor substrate 200 and bonded to the dielectric material 106, an exposed surface 214 of the foundation material 212 may be undesirably rough for fabrication of integrated circuitry thereon. To remedy this deficiency, the exposed surface 214 of the foundation material 212 may be smoothed to a desired degree in order to facilitate further processing as described below, according to techniques known in the art such as, for example, one or more of grinding, wet etching, and chemical-mechanical polishing (CMP).
  • As shown in FIG. 1E, the foundation material 212 may be used as a substrate on which to form a level of circuitry 216, as depicted in broken lines, which may, for example, include a plurality of memory devices such as two-dimensional arrays of NAND flash memory, in accordance with processes known to those of ordinary skill in the art. It is contemplated, however that, as previously mentioned, logic or ASIC circuitry may also be fabricated. In any case, conventional circuitry fabrication techniques may be employed to fabricate integrated circuitry on foundation material 212 in the same manner as employed on a conventional semiconductor substrate such as, for example, a monocrystalline silicon wafer.
  • As shown in FIG. 1F, after the level of circuitry 216 is fabricated over foundation material 212, an oxide material 218 (SiOx) is formed or disposed thereover, as by a spin-on-glass technique, a chemical vapor deposition (CVD) technique, such as low pressure CVD or plasma-enhanced CVD, or a spin-on deposition technique. A donor substrate 200 (not shown) (which may comprise the same or another donor substrate 200) which has been ion-implanted, annealed and plasma-treated to enhance bonding is then disposed over and bonded to oxide material 218, and sheared to leave another foundation material 212′ bonded to oxide material 218. Another level of circuitry 216′ may then be formed over foundation material 212′. This process may be continued, level-by-level, to form a 3D integrated circuit structure 300. Inter-level signal paths may be formed by techniques known to those of ordinary skill in the art, to each level of circuitry 216 through the underlying foundation material 212 and oxide material 218 of the next subsequent level. The number of circuitry levels 216 which may be formed is largely dictated by the number and complexity of required inter-level signal paths. For NAND flash memory, it is contemplated that a 3D circuit comprising three circuit levels 216, 216′ and 216″ may be respectively fabricated on three levels of foundation material 212, 212′ and 212″, although such number of circuit levels is not limiting of the scope of the invention. FIG. 1G depicts three such circuit levels 216, 216′ and 216″.
  • The circuitry of 3D integrated circuit structure 300 may then be probe tested in a conventional manner from the top thereof and, as also depicted in FIG. 1G in broken lines, silicon nitride 222 is formed over all of the circuit levels 216, 216′ and 216″ and the lateral peripheries thereof, to contact with passivation material 104 which, as noted above, also comprises silicon nitride. Thus, the entire 3D integrated circuit structure 300 is encapsulated on its top, bottom and sides in silicon nitride passivation material 104 and silicon nitride 222. Optionally, as depicted in FIG. 1H, a carrier substrate 400 may then be bonded to the 3D integrated circuit structure 300 opposite acceptor substrate 100. Such bonding may comprise adhesive bonding, and carrier substrate 400 may comprise, for example, a glass, silicon or a ceramic. It may be desirable to employ a material for carrier substrate 400, which is transparent to ultraviolet (UV) radiation, for reasons noted below.
  • As also shown in FIG. 1H, acceptor substrate 100 may then be removed from 3D integrated circuit structure 300 by a wet chemical etch which is highly selective to etch silicon oxide that is between the silicon of acceptor substrate 100 and silicon nitride passivation material 104 and silicon nitride 222, which encapsulates the levels of circuitry 216, 216′ and 216″. The wet chemical etch may include, but is not limited to a hydrofluoric acid (HF)-based etchant, such as an etchant including water, HF, and ammonium fluoride or water, HF, ammonium fluoride, and isopropyl alcohol. The acceptor substrate 100 may then be reused by formation of another sacrificial material 102 thereon, followed by another passivation material 104 and a dielectric material 106 (FIG. 1A). Consequently, the acceptor substrate 100 may be employed a large number of times, as little, if any, of the substrate material is consumed during each fabrication sequence.
  • The 3D integrated circuit structure 300 with optional carrier substrate 400 bonded thereto may then be inverted, as depicted in FIG. 1I, individual, multi-level semiconductor dice 500 (FIG. 2) singulated therefrom as known in the art, and removed from carrier substrate 400 in a conventional pick-and-place sequence. As noted above, a UV-transparent material for carrier substrate 400 may be employed, enabling the use of an adhesive which is UV-sensitive and of the type conventionally employed to adhere a semiconductor wafer to a film for singulation to be used to bond carrier substrate 400 to 3D integrated circuit structure 300. After removal of acceptor substrate 100 and inversion of 3D integrated circuit structure 300 with carrier substrate 400, singulation may be effected using a conventional wafer saw and the UV-sensitive adhesive then exposed through the carrier substrate 400 to permit release of the singulated semiconductor dice 500 therefrom. Semiconductor dice 500, to the extent circuit levels 216, 216′ and 216″ are not internally connected, may be mutually electrically interconnected and connected to a permanent carrier substrate through edge-connect techniques well-known to those of ordinary skill in the art using conductive contacts 502 at one or more circuit levels exposed at their lateral peripheries by the singulation process. In other words, conductive traces may be formed across streets between locations of individual semiconductor dice, to be severed during singulation and expose ends thereof. Electrical connections may also be established between 3D integrated circuit structure 300 and an end-product or intermediate product carrier substrate such as a card or board bearing circuitry and, optionally, other semiconductor dice and other components thereon, through conductive vias on the bottom of the 3D integrated circuit structure 300 formed during circuit fabrication. The vias may be exposed by masking and etching the overlying silicon nitride while 3D integrated circuit structure 300 is still secured to carrier substrate 400, a redistribution layer of circuit traces formed and discrete conductive elements (e.g., solder bumps, or conductive or conductor-filled polymer bumps, columns, studs, etc.) formed or disposed on terminal pads of the circuit traces.
  • In a further embodiment depicted in FIG. 3C, lowermost foundation material 212 may be set back from the periphery of acceptor substrate 100, while each of the levels of foundation material 212, 212′ and 212″ may be peripherally coextensive. Alternatively, each foundation material 212, 212′ and 212″ may comprise a periphery that is set back from the next lower foundation material, and the lowermost foundation material 212 set back from the periphery of acceptor substrate 100, as depicted in FIG. 5. Either such architecture may be achieved by selectively treating the major surface 206 of a donor substrate 200 so that ion implantation is not effected to the outer lateral periphery thereof. In other words, ion implantation is effected only within a selected boundary inward of the outer lateral periphery of a donor substrate 200. For example, as shown in enlarged detail in FIG. 3A, acceptor substrate 100 having sacrificial material 102, passivation material 104 and dielectric material 106 disposed thereon is located in proximity to a donor substrate 200 which has been ion-implanted in a region of major surface 206 interior of the periphery. As donor wafer 200 is bonded by an anneal to dielectric material 106, a strong bond therebetween is formed only in the region of ion implantation. Thus, when donor substrate 200 is sheared to release a foundation material 212, as depicted in FIG. 3B, the unimplanted peripheral region of donor substrate 200 adjacent to acceptor substrate 100 remains attached to donor wafer 200. To further prevent peripheral bonding between donor substrate 200 and acceptor substrate 100 the dielectric layer 106 may, if desired, optionally be formed inwardly of the periphery of acceptor substrate 100 as shown in FIG. 3A, by masking and etching dielectric layer 106 after formation of passivation layer 104. Alternatively, a periphery of donor substrate 200 may be slightly beveled, as shown in broken lines in FIG. 3A, to a depth less than that to which ions are implanted. Such beveling may be effected when major surface 206 of donor substrate 200 may be smoothed, as by polishing, prior to ion implantation after a transfer region thereof has been bonded to a acceptor substrate 100 or a prior foundation material 212.
  • As depicted in FIG. 3C, the lowermost foundation material 212 may be set back from passivation layer 104 on acceptor substrate 100 to form a ledge 220. Then, as illustrated, each subsequent foundation material 212′ and 212″ is then sized and aligned over foundation material 212 to be peripherally coextensive therewith. Silicon nitride 222 is then formed by, for example, CVD or atomic layer deposition (ALD) over the structure, covering the upper surface of foundation material 212″ and, optionally, an oxide material 218 thereover, as well as the lateral periphery of the multi-level structure, extending down the vertical side of 3D integrated circuit structure 300 along the sides of foundation materials 212, 212′ and 212″, to and over ledge 220 and in contact with passivation material 104. Peripheral, exposed dielectric material 106 outside of the footprint of the stacked foundation materials 212, 212′ and 212″ may be removed using a spacer etch prior to deposition of silicon nitride 222. As depicted in FIG. 4, an optional spacer etch of the silicon nitride 222 may be performed to expose a peripheral portion of passivation material 104.
  • In another embodiment, each of the levels of foundation material 212, 212′ and 212″ may be stepped back from the next lowermost foundation material 212, as depicted in FIG. 5, with silicon nitride 222 covering the sides of foundation materials 212, 212′ and 212″ of 3D integrated circuit structure 300 and extending over intervening ledges 220 to and over silicon nitride passivation material 104.
  • Although the foregoing description includes many specifics, these are not limiting of the scope of the present invention but, merely, as providing illustrations of some of embodiments. Similarly, other embodiments of the invention may be devised which are encompassed by the scope of the invention. Features from different embodiments may be employed in combination. The scope of the invention is, therefore, indicated and limited only by the appended claims and their legal equivalents, rather than by the foregoing description. All additions, deletions, and modifications to the invention as disclosed herein which fall within the meaning and scope of the claims are to be embraced thereby.
  • CONCLUSION
  • Embodiments of the present invention comprise methods of circuit fabrication on an acceptor substrate having no circuitry thereon. One or more levels of circuitry may be respectively and sequentially formed on levels of foundation material severed from a donor substrate after bonding to the acceptor substrate. After a desired number of levels of circuitry are formed, the resulting integrated circuit, encapsulated in a passivation material, is removed from the acceptor substrate. To effect the removal, a sacrificial material interposed between the circuitry and the acceptor substrate may be removed, as by etching with an etchant selective to the sacrificial material over the circuitry encapsulant and the acceptor substrate.
  • Embodiments of the invention comprise 3D integrated circuits, which may be singulated into individual semiconductor dice.

Claims (16)

1-24. (canceled)
25. An integrated circuit structure, comprising:
a plurality of superimposed levels of integrated circuitry, each level separated from at least one other level by dielectric material;
silicon nitride encapsulating the plurality of superimposed levels of integrated circuitry; and
each level of the plurality of superimposed levels of integrated circuitry residing on a foundation material separated from a donor wafer.
26. A semiconductor die, comprising:
a plurality of superimposed circuit levels, each being fabricated relative to a segment comprising semiconductive material sheared from a wafer;
dielectric material located between each circuit level and a semiconductive material-containing segment of a next-higher circuit level;
dielectric material located below a lowermost circuit level; and
silicon nitride under the dielectric material located below the lowermost circuit level, silicon nitride over an uppermost circuit level.
27. The semiconductor die of claim 26, wherein sides of the semiconductor die are devoid of silicon nitride.
28. The semiconductor die of claim 27, wherein at least one circuit level of the plurality of circuit levels comprises conductive contacts exposed on at least one side thereof.
29. An integrated circuit structure, comprising:
a plurality of superimposed levels of integrated circuitry, each level separated from at least one other level by dielectric material, each level comprising multiple un-singulated die sites;
an acceptor substrate; and
silicon nitride encapsulating the plurality of superimposed levels of integrated circuitry and between the acceptor substrate and a lowermost circuit level of the superimposed levels.
30. The structure of claim 29, wherein each level of the plurality of superimposed levels of integrated circuitry resides on a foundation material separated from a donor wafer, and a foundation material on which a lowermost level of integrated circuitry resides is bonded to a silicon oxide within the silicon nitride.
31. A semiconductor structure, comprising:
an acceptor substrate comprising a surface;
a foundation material bearing circuitry having a dielectric material thereover and positioned on the surface of the acceptor substrate to leave a periphery thereof exposed, the foundation level bearing circuitry comprising multiple un-singulated die sites;
at least one other foundation material bearing circuitry and positioned on the dielectric material over the foundation material to leave a periphery thereof exposed, the at least one other foundation level bearing circuitry comprising multiple un-singulated die sites; and
silicon nitride extending over the circuitry borne by the at least one other foundation material and the exposed periphery of the dielectric material covering the circuitry borne by the foundation material to and in contact with silicon nitride that is part of the acceptor substrate.
32. The structure of claim 31, wherein the foundation material and the at least one other foundation material comprise at least three foundation materials, wherein all but a lowermost and an uppermost of the at least three foundation materials resides on a lower foundation material bearing circuitry covered by a dielectric material.
33. A semiconductor structure, comprising:
an acceptor substrate having a periphery;
a lowest-most foundation material bearing circuitry and having dielectric material thereover and positioned on the surface of the acceptor substrate to leave a periphery thereof exposed;
a highest-most foundation material bearing circuitry and having dielectric material thereover and having a periphery thereof exposed;
at least one intervening level of foundation material bearing circuitry and having dielectric material thereover and having a periphery thereof exposed, the at least one intervening level of foundation material being elevationally between the lowest-most and highest-most foundation materials;
the periphery of the lowest-most foundation material being set back from the acceptor substrate periphery, the periphery of each intervening level of foundation material being set back from the periphery of the next lower foundation material; and
silicon nitride extending over the exposed peripheries of the highest-most foundation material and the at least one intervening level of foundation material to and in contact with silicon nitride that is part of the acceptor substrate.
34. The structure of claim 33 wherein the acceptor substrate comprises ceramic material.
35. The structure of claim 33 wherein the acceptor substrate comprises defective semiconductor devices.
36. The structure of claim 33 wherein the acceptor substrate comprises monocrystalline silicon.
37. The structure of claim 20 wherein the lowest-most foundation material, the at least one intervening level of foundation material, and the highest-most foundation material bear circuitry comprising multiple un-singulated die sites.
38. A semiconductor structure, comprising:
an acceptor substrate having a periphery;
a lowest-most foundation material bearing circuitry and having dielectric material thereover and positioned on the surface of the acceptor substrate to leave a periphery thereof exposed;
a highest-most foundation material bearing circuitry and having dielectric material thereover and having a periphery thereof exposed;
at least one intervening level of foundation material bearing circuitry and having dielectric material thereover and having a periphery thereof exposed, the at least one intervening level of foundation material being elevationally between the lowest-most and highest-most foundation materials;
the periphery of the lowest-most foundation material being set back from the acceptor substrate periphery, the periphery of each intervening level of foundation material and the highest-most foundation material being peripherally coextensive; and
silicon nitride extending over the exposed peripheries of the highest-most foundation material and the at least one intervening level of foundation material to and in contact with the silicon nitride on the acceptor substrate surface.
39. The structure of claim 38 wherein the lowest-most foundation material, the at least one intervening level of foundation material, and the highest-most foundation material bear circuitry comprising multiple un-singulated die sites.
US14/221,655 2009-02-25 2014-03-21 Integrated Circuit Structures, Semiconductor Structures, And Semiconductor Die Abandoned US20140203409A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US14/221,655 US20140203409A1 (en) 2009-02-25 2014-03-21 Integrated Circuit Structures, Semiconductor Structures, And Semiconductor Die

Applications Claiming Priority (3)

Application Number Priority Date Filing Date Title
US12/392,742 US8198172B2 (en) 2009-02-25 2009-02-25 Methods of forming integrated circuits using donor and acceptor substrates
US13/471,048 US8816489B2 (en) 2009-02-25 2012-05-14 Integrated circuit structures, semiconductor structures, and semiconductor die
US14/221,655 US20140203409A1 (en) 2009-02-25 2014-03-21 Integrated Circuit Structures, Semiconductor Structures, And Semiconductor Die

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US13/471,048 Continuation US8816489B2 (en) 2009-02-25 2012-05-14 Integrated circuit structures, semiconductor structures, and semiconductor die

Publications (1)

Publication Number Publication Date
US20140203409A1 true US20140203409A1 (en) 2014-07-24

Family

ID=42630239

Family Applications (3)

Application Number Title Priority Date Filing Date
US12/392,742 Active 2029-12-06 US8198172B2 (en) 2009-02-25 2009-02-25 Methods of forming integrated circuits using donor and acceptor substrates
US13/471,048 Active US8816489B2 (en) 2009-02-25 2012-05-14 Integrated circuit structures, semiconductor structures, and semiconductor die
US14/221,655 Abandoned US20140203409A1 (en) 2009-02-25 2014-03-21 Integrated Circuit Structures, Semiconductor Structures, And Semiconductor Die

Family Applications Before (2)

Application Number Title Priority Date Filing Date
US12/392,742 Active 2029-12-06 US8198172B2 (en) 2009-02-25 2009-02-25 Methods of forming integrated circuits using donor and acceptor substrates
US13/471,048 Active US8816489B2 (en) 2009-02-25 2012-05-14 Integrated circuit structures, semiconductor structures, and semiconductor die

Country Status (5)

Country Link
US (3) US8198172B2 (en)
KR (1) KR101372018B1 (en)
CN (1) CN102326230B (en)
TW (1) TWI419260B (en)
WO (1) WO2010099072A2 (en)

Families Citing this family (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8198172B2 (en) 2009-02-25 2012-06-12 Micron Technology, Inc. Methods of forming integrated circuits using donor and acceptor substrates
US8367519B2 (en) * 2009-12-30 2013-02-05 Memc Electronic Materials, Inc. Method for the preparation of a multi-layered crystalline structure
US8735902B2 (en) 2010-05-10 2014-05-27 Micron Technology, Inc. Memories with memory arrays extending in opposite directions from a semiconductor and their formation
US8446767B2 (en) 2010-07-02 2013-05-21 Micron Technology, Inc. Memories and their formation
US8338294B2 (en) 2011-03-31 2012-12-25 Soitec Methods of forming bonded semiconductor structures including two or more processed semiconductor structures carried by a common substrate, and semiconductor structures formed by such methods
TWI509713B (en) * 2011-03-31 2015-11-21 Soitec Silicon On Insulator Methods of forming bonded semiconductor structures, and semiconductor structures formed by such methods
US20120248621A1 (en) * 2011-03-31 2012-10-04 S.O.I.Tec Silicon On Insulator Technologies Methods of forming bonded semiconductor structures, and semiconductor structures formed by such methods
FR2973938A1 (en) * 2011-04-08 2012-10-12 Soitec Silicon On Insulator Forming bonded semiconductor structure e.g. chips, comprises bonding second semiconductor structure to first semiconductor structure, and forming through-interconnect through second structure and into first structure to device structure
US20160131702A1 (en) * 2014-11-10 2016-05-12 Teradyne, Inc. Assembling devices for probe card testing

Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5675180A (en) * 1994-06-23 1997-10-07 Cubic Memory, Inc. Vertical interconnect process for silicon segments
US7358602B2 (en) * 2003-01-15 2008-04-15 Seiko Epson Corporation Semiconductor chip, and semiconductor wafer including a variable thickness insulating layer
US20080142990A1 (en) * 2006-12-19 2008-06-19 Chen-Hua Yu Three-dimensional integrated circuits with protection layers
US8816489B2 (en) * 2009-02-25 2014-08-26 Micron Technology, Inc. Integrated circuit structures, semiconductor structures, and semiconductor die

Family Cites Families (40)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US591813A (en) * 1897-10-19 campbell
US5131979A (en) 1991-05-21 1992-07-21 Lawrence Technology Semiconductor EPI on recycled silicon wafers
FR2681472B1 (en) 1991-09-18 1993-10-29 Commissariat Energie Atomique PROCESS FOR PRODUCING THIN FILMS OF SEMICONDUCTOR MATERIAL.
US5426072A (en) 1993-01-21 1995-06-20 Hughes Aircraft Company Process of manufacturing a three dimensional integrated circuit from stacked SOI wafers using a temporary silicon substrate
US5951813A (en) 1996-05-02 1999-09-14 Raytheon Company Top of die chip-on-board encapsulation
FR2755537B1 (en) 1996-11-05 1999-03-05 Commissariat Energie Atomique METHOD FOR MANUFACTURING A THIN FILM ON A SUPPORT AND STRUCTURE THUS OBTAINED
SG65697A1 (en) 1996-11-15 1999-06-22 Canon Kk Process for producing semiconductor article
JP4032454B2 (en) 1997-06-27 2008-01-16 ソニー株式会社 Manufacturing method of three-dimensional circuit element
FR2767416B1 (en) 1997-08-12 1999-10-01 Commissariat Energie Atomique PROCESS FOR PRODUCING A THIN FILM OF SOLID MATERIAL
US5882987A (en) 1997-08-26 1999-03-16 International Business Machines Corporation Smart-cut process for the production of thin semiconductor material films
EP1018153A1 (en) 1997-08-29 2000-07-12 Sharon N. Farrens In situ plasma wafer bonding method
FR2773261B1 (en) 1997-12-30 2000-01-28 Commissariat Energie Atomique METHOD FOR THE TRANSFER OF A THIN FILM COMPRISING A STEP OF CREATING INCLUSIONS
JP3500063B2 (en) 1998-04-23 2004-02-23 信越半導体株式会社 Method for recycling peeled wafer and silicon wafer for reuse
JP3456521B2 (en) * 1998-05-12 2003-10-14 三菱住友シリコン株式会社 Method for manufacturing SOI substrate
FR2795865B1 (en) 1999-06-30 2001-08-17 Commissariat Energie Atomique METHOD FOR MAKING A THIN FILM USING PRESSURIZATION
JP3943782B2 (en) 1999-11-29 2007-07-11 信越半導体株式会社 Reclaimed wafer reclaim processing method and reclaimed peeled wafer
US6346488B1 (en) 2000-06-27 2002-02-12 Lsi Logic Corporation Process to provide enhanced resistance to cracking and to further reduce the dielectric constant of a low dielectric constant dielectric film of an integrated circuit structure by implantation with hydrogen ions
FR2818010B1 (en) 2000-12-08 2003-09-05 Commissariat Energie Atomique METHOD OF MAKING A THIN LAYER INVOLVING THE INTRODUCTION OF GAS SPECIES
US6719188B2 (en) * 2001-07-24 2004-04-13 International Business Machines Corporation Rework methods for lead BGA/CGA
US6489237B1 (en) * 2001-12-04 2002-12-03 Taiwan Semiconductor Manufacturing Company Method of patterning lines in semiconductor devices
FR2834820B1 (en) 2002-01-16 2005-03-18 METHOD FOR CLEAVING LAYERS OF A MATERIAL WAFER
FR2835095B1 (en) * 2002-01-22 2005-03-18 PROCESS FOR PREPARING SEPARABLE SEMICONDUCTOR ASSEMBLIES, IN PARTICULAR FOR FORMING SUBSTRATES FOR ELECTRONICS, OPTOELECTRIC, AND OPTICS
US20040178463A1 (en) * 2002-03-20 2004-09-16 Foveon, Inc. Vertical color filter sensor group with carrier-collection elements of different size and method for fabricating such a sensor group
JP4081666B2 (en) * 2002-09-24 2008-04-30 セイコーエプソン株式会社 Semiconductor device and manufacturing method thereof, circuit board, and electronic apparatus
US6693047B1 (en) 2002-12-19 2004-02-17 Taiwan Semiconductor Manufacturing Co. Ltd. Method for recycling semiconductor wafers having carbon doped low-k dielectric layers
JP4554152B2 (en) * 2002-12-19 2010-09-29 株式会社半導体エネルギー研究所 Manufacturing method of semiconductor chip
FR2892228B1 (en) 2005-10-18 2008-01-25 Soitec Silicon On Insulator METHOD FOR RECYCLING AN EPITAXY DONOR PLATE
TWI240434B (en) 2003-06-24 2005-09-21 Osram Opto Semiconductors Gmbh Method to produce semiconductor-chips
FR2858875B1 (en) 2003-08-12 2006-02-10 Soitec Silicon On Insulator METHOD FOR MAKING THIN LAYERS OF SEMICONDUCTOR MATERIAL FROM A DONOR WAFER
US7563697B2 (en) 2003-09-05 2009-07-21 Sumco Corporation Method for producing SOI wafer
US7312487B2 (en) 2004-08-16 2007-12-25 International Business Machines Corporation Three dimensional integrated circuit
US7179719B2 (en) 2004-09-28 2007-02-20 Sharp Laboratories Of America, Inc. System and method for hydrogen exfoliation
EP1962340A3 (en) 2004-11-09 2009-12-23 S.O.I. TEC Silicon Method for manufacturing compound material wafers
KR100634528B1 (en) * 2004-12-03 2006-10-16 삼성전자주식회사 Fabrication method of single crystal Si film
KR100619549B1 (en) 2005-09-13 2006-09-01 (주)한비젼 Photodiode and its contact implementation of layered image sensor
US7528494B2 (en) 2005-11-03 2009-05-05 International Business Machines Corporation Accessible chip stack and process of manufacturing thereof
EP1835533B1 (en) 2006-03-14 2020-06-03 Soitec Method for manufacturing compound material wafers and method for recycling a used donor substrate
US7385283B2 (en) 2006-06-27 2008-06-10 Taiwan Semiconductor Manufacturing Co., Ltd. Three dimensional integrated circuit and method of making the same
JP2008053250A (en) 2006-08-22 2008-03-06 Sony Corp Process for fabricating semiconductor device
JP4937842B2 (en) * 2007-06-06 2012-05-23 ルネサスエレクトロニクス株式会社 Semiconductor device and manufacturing method thereof

Patent Citations (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5675180A (en) * 1994-06-23 1997-10-07 Cubic Memory, Inc. Vertical interconnect process for silicon segments
US6188126B1 (en) * 1994-06-23 2001-02-13 Cubic Memory Inc. Vertical interconnect process for silicon segments
US7358602B2 (en) * 2003-01-15 2008-04-15 Seiko Epson Corporation Semiconductor chip, and semiconductor wafer including a variable thickness insulating layer
US20080142990A1 (en) * 2006-12-19 2008-06-19 Chen-Hua Yu Three-dimensional integrated circuits with protection layers
US20120032348A1 (en) * 2006-12-19 2012-02-09 Taiwan Semiconductor Manufacturing Company, Ltd. Three-dimensional integrated circuits with protection layers
US20120187576A1 (en) * 2006-12-19 2012-07-26 Taiwan Semiconductor Manufacturing Company, Ltd. Three-Dimensional Integrated Circuits with Protection Layers
US8816489B2 (en) * 2009-02-25 2014-08-26 Micron Technology, Inc. Integrated circuit structures, semiconductor structures, and semiconductor die

Also Published As

Publication number Publication date
TWI419260B (en) 2013-12-11
US8198172B2 (en) 2012-06-12
TW201041092A (en) 2010-11-16
US8816489B2 (en) 2014-08-26
US20100213578A1 (en) 2010-08-26
CN102326230A (en) 2012-01-18
KR20110110352A (en) 2011-10-06
KR101372018B1 (en) 2014-03-14
WO2010099072A3 (en) 2011-02-17
WO2010099072A2 (en) 2010-09-02
US20120223409A1 (en) 2012-09-06
CN102326230B (en) 2014-07-16

Similar Documents

Publication Publication Date Title
US8816489B2 (en) Integrated circuit structures, semiconductor structures, and semiconductor die
US6291858B1 (en) Multistack 3-dimensional high density semiconductor device and method for fabrication
US10128142B2 (en) Semiconductor structures including carrier wafers and attached device wafers, and methods of forming such semiconductor structures
JP2008085226A (en) Semiconductor wafer, its manufacturing method, and method of manufacturing semiconductor device
WO2013045985A1 (en) Methods of transferring layers of material in 3d integration processes and related structures and devices
US20120061794A1 (en) Methods of forming through wafer interconnects in semiconductor structures using sacrificial material, and semiconductor structures formed by such methods
US8673733B2 (en) Methods of transferring layers of material in 3D integration processes and related structures and devices
WO2012062060A1 (en) Stacked semiconductor device and manufacturing method thereof
JP2013537363A (en) Method for forming a through-wafer interconnect in a semiconductor structure using a sacrificial material, and a semiconductor structure formed by such a method
CN115376931A (en) Manufacturing method of three-dimensional system single chip and three-dimensional system single chip
CN109196627B (en) Method for manufacturing semiconductor structure comprising interposer without any through hole
CN113921467A (en) Method for semiconductor die edge protection and semiconductor die separation
US8841742B2 (en) Low temperature layer transfer process using donor structure with material in recesses in transfer layer, semiconductor structures fabricated using such methods
KR20170040226A (en) Semiconductor structure with multiple active layers in an soi wafer
US8557677B2 (en) Stack-type semiconductor device and method for manufacturing the same
TWI818460B (en) Method for manufacturing 3d soc
US20230139175A1 (en) Semiconductor device assemblies including monolithic silicon structures for thermal dissipation and methods of making the same
US20230139914A1 (en) Semiconductor device assemblies including monolithic silicon structures for thermal dissipation and methods of making the same
US20230136202A1 (en) Semiconductor device assemblies including monolithic silicon structures for thermal dissipation and methods of making the same
WO2021013097A1 (en) Packaging structure and formation method thereof
CN115763347A (en) Method for manufacturing semiconductor device structure
KR20120112270A (en) Methods of forming bonded semiconductor structures including two or more processed semiconductor structures carried by a common substrate, and semiconductor structures formed by such methods

Legal Events

Date Code Title Description
STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO PAY ISSUE FEE