US20110316048A1 - Semiconductor device and method for fabricating the same - Google Patents
Semiconductor device and method for fabricating the same Download PDFInfo
- Publication number
- US20110316048A1 US20110316048A1 US13/225,299 US201113225299A US2011316048A1 US 20110316048 A1 US20110316048 A1 US 20110316048A1 US 201113225299 A US201113225299 A US 201113225299A US 2011316048 A1 US2011316048 A1 US 2011316048A1
- Authority
- US
- United States
- Prior art keywords
- insulating film
- trench
- layer
- carrier
- semiconductor device
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
- 239000004065 semiconductor Substances 0.000 title claims abstract description 55
- 238000000034 method Methods 0.000 title abstract description 58
- 150000004767 nitrides Chemical class 0.000 claims abstract description 10
- 239000010410 layer Substances 0.000 claims description 147
- 239000011229 interlayer Substances 0.000 claims description 21
- 239000000758 substrate Substances 0.000 abstract description 34
- 239000010408 film Substances 0.000 description 174
- 238000002161 passivation Methods 0.000 description 38
- JMASRVWKEDWRBT-UHFFFAOYSA-N Gallium nitride Chemical compound [Ga]#N JMASRVWKEDWRBT-UHFFFAOYSA-N 0.000 description 23
- 229910002601 GaN Inorganic materials 0.000 description 21
- 239000000463 material Substances 0.000 description 18
- QGZKDVFQNNGYKY-UHFFFAOYSA-N Ammonia Chemical compound N QGZKDVFQNNGYKY-UHFFFAOYSA-N 0.000 description 16
- 229910052581 Si3N4 Inorganic materials 0.000 description 11
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 description 11
- KRHYYFGTRYWZRS-UHFFFAOYSA-N Fluorane Chemical compound F KRHYYFGTRYWZRS-UHFFFAOYSA-N 0.000 description 10
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 9
- 238000005530 etching Methods 0.000 description 9
- 229910052814 silicon oxide Inorganic materials 0.000 description 9
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 8
- 229910021529 ammonia Inorganic materials 0.000 description 8
- PMHQVHHXPFUNSP-UHFFFAOYSA-M copper(1+);methylsulfanylmethane;bromide Chemical compound Br[Cu].CSC PMHQVHHXPFUNSP-UHFFFAOYSA-M 0.000 description 8
- 230000005684 electric field Effects 0.000 description 8
- 239000010936 titanium Substances 0.000 description 8
- 229910052710 silicon Inorganic materials 0.000 description 7
- 229910045601 alloy Inorganic materials 0.000 description 6
- 239000000956 alloy Substances 0.000 description 6
- 239000004020 conductor Substances 0.000 description 6
- 239000005001 laminate film Substances 0.000 description 6
- 239000010703 silicon Substances 0.000 description 6
- 238000001039 wet etching Methods 0.000 description 6
- 229910002704 AlGaN Inorganic materials 0.000 description 5
- 230000000694 effects Effects 0.000 description 5
- 239000007789 gas Substances 0.000 description 5
- BASFCYQUMIYNBI-UHFFFAOYSA-N platinum Chemical compound [Pt] BASFCYQUMIYNBI-UHFFFAOYSA-N 0.000 description 5
- JLTRXTDYQLMHGR-UHFFFAOYSA-N trimethylaluminium Chemical compound C[Al](C)C JLTRXTDYQLMHGR-UHFFFAOYSA-N 0.000 description 5
- 239000010931 gold Substances 0.000 description 4
- 229910052751 metal Inorganic materials 0.000 description 4
- 239000002184 metal Substances 0.000 description 4
- XCZXGTMEAKBVPV-UHFFFAOYSA-N trimethylgallium Chemical compound C[Ga](C)C XCZXGTMEAKBVPV-UHFFFAOYSA-N 0.000 description 4
- 230000005533 two-dimensional electron gas Effects 0.000 description 4
- IJGRMHOSHXDMSA-UHFFFAOYSA-N Atomic nitrogen Chemical compound N#N IJGRMHOSHXDMSA-UHFFFAOYSA-N 0.000 description 3
- BLRPTPMANUNPDV-UHFFFAOYSA-N Silane Chemical compound [SiH4] BLRPTPMANUNPDV-UHFFFAOYSA-N 0.000 description 3
- 239000000969 carrier Substances 0.000 description 3
- 230000015556 catabolic process Effects 0.000 description 3
- 238000010586 diagram Methods 0.000 description 3
- 229910001873 dinitrogen Inorganic materials 0.000 description 3
- 239000002019 doping agent Substances 0.000 description 3
- 238000001312 dry etching Methods 0.000 description 3
- 238000001704 evaporation Methods 0.000 description 3
- 125000005842 heteroatom Chemical group 0.000 description 3
- 239000012535 impurity Substances 0.000 description 3
- 239000011810 insulating material Substances 0.000 description 3
- 238000004519 manufacturing process Methods 0.000 description 3
- POFFJVRXOKDESI-UHFFFAOYSA-N 1,3,5,7-tetraoxa-4-silaspiro[3.3]heptane-2,6-dione Chemical compound O1C(=O)O[Si]21OC(=O)O2 POFFJVRXOKDESI-UHFFFAOYSA-N 0.000 description 2
- KZBUYRJDOAKODT-UHFFFAOYSA-N Chlorine Chemical compound ClCl KZBUYRJDOAKODT-UHFFFAOYSA-N 0.000 description 2
- 229910052782 aluminium Inorganic materials 0.000 description 2
- PNEYBMLMFCGWSK-UHFFFAOYSA-N aluminium oxide Inorganic materials [O-2].[O-2].[O-2].[Al+3].[Al+3] PNEYBMLMFCGWSK-UHFFFAOYSA-N 0.000 description 2
- 239000007864 aqueous solution Substances 0.000 description 2
- 239000003989 dielectric material Substances 0.000 description 2
- 239000007772 electrode material Substances 0.000 description 2
- 239000000395 magnesium oxide Substances 0.000 description 2
- CPLXHLVBOLITMK-UHFFFAOYSA-N magnesium oxide Inorganic materials [Mg]=O CPLXHLVBOLITMK-UHFFFAOYSA-N 0.000 description 2
- AXZKOIWUVFPNLO-UHFFFAOYSA-N magnesium;oxygen(2-) Chemical compound [O-2].[Mg+2] AXZKOIWUVFPNLO-UHFFFAOYSA-N 0.000 description 2
- 238000000059 patterning Methods 0.000 description 2
- 238000000206 photolithography Methods 0.000 description 2
- 239000010409 thin film Substances 0.000 description 2
- 229910052719 titanium Inorganic materials 0.000 description 2
- PIGFYZPCRLYGLF-UHFFFAOYSA-N Aluminum nitride Chemical compound [Al]#N PIGFYZPCRLYGLF-UHFFFAOYSA-N 0.000 description 1
- JBRZTFJDHDCESZ-UHFFFAOYSA-N AsGa Chemical compound [As]#[Ga] JBRZTFJDHDCESZ-UHFFFAOYSA-N 0.000 description 1
- YCKRFDGAMUMZLT-UHFFFAOYSA-N Fluorine atom Chemical compound [F] YCKRFDGAMUMZLT-UHFFFAOYSA-N 0.000 description 1
- GYHNNYVSQQEPJS-UHFFFAOYSA-N Gallium Chemical compound [Ga] GYHNNYVSQQEPJS-UHFFFAOYSA-N 0.000 description 1
- GEIAQOFPUVMAGM-UHFFFAOYSA-N Oxozirconium Chemical compound [Zr]=O GEIAQOFPUVMAGM-UHFFFAOYSA-N 0.000 description 1
- 229910001069 Ti alloy Inorganic materials 0.000 description 1
- RTAQQCXQSZGOHL-UHFFFAOYSA-N Titanium Chemical compound [Ti] RTAQQCXQSZGOHL-UHFFFAOYSA-N 0.000 description 1
- XLOMVQKBTHCTTD-UHFFFAOYSA-N Zinc monoxide Chemical compound [Zn]=O XLOMVQKBTHCTTD-UHFFFAOYSA-N 0.000 description 1
- TWRSDLOICOIGRH-UHFFFAOYSA-N [Si].[Si].[Hf] Chemical compound [Si].[Si].[Hf] TWRSDLOICOIGRH-UHFFFAOYSA-N 0.000 description 1
- XAGFODPZIPBFFR-UHFFFAOYSA-N aluminium Chemical compound [Al] XAGFODPZIPBFFR-UHFFFAOYSA-N 0.000 description 1
- -1 base materials Chemical compound 0.000 description 1
- WUKWITHWXAAZEY-UHFFFAOYSA-L calcium difluoride Chemical compound [F-].[F-].[Ca+2] WUKWITHWXAAZEY-UHFFFAOYSA-L 0.000 description 1
- 238000005229 chemical vapour deposition Methods 0.000 description 1
- 229910052593 corundum Inorganic materials 0.000 description 1
- 230000003247 decreasing effect Effects 0.000 description 1
- 238000000151 deposition Methods 0.000 description 1
- 238000011161 development Methods 0.000 description 1
- 230000018109 developmental process Effects 0.000 description 1
- AJNVQOSZGJRYEI-UHFFFAOYSA-N digallium;oxygen(2-) Chemical compound [O-2].[O-2].[O-2].[Ga+3].[Ga+3] AJNVQOSZGJRYEI-UHFFFAOYSA-N 0.000 description 1
- 230000002708 enhancing effect Effects 0.000 description 1
- 230000008020 evaporation Effects 0.000 description 1
- 230000005669 field effect Effects 0.000 description 1
- 229910052731 fluorine Inorganic materials 0.000 description 1
- 239000011737 fluorine Substances 0.000 description 1
- 239000010436 fluorite Substances 0.000 description 1
- 229910052733 gallium Inorganic materials 0.000 description 1
- PCHJSUWPFVWCPO-UHFFFAOYSA-N gold Chemical compound [Au] PCHJSUWPFVWCPO-UHFFFAOYSA-N 0.000 description 1
- 229910052737 gold Inorganic materials 0.000 description 1
- CJNBYAVZURUTKZ-UHFFFAOYSA-N hafnium(iv) oxide Chemical compound O=[Hf]=O CJNBYAVZURUTKZ-UHFFFAOYSA-N 0.000 description 1
- 230000012447 hatching Effects 0.000 description 1
- 239000012212 insulator Substances 0.000 description 1
- 150000002739 metals Chemical class 0.000 description 1
- 238000005268 plasma chemical vapour deposition Methods 0.000 description 1
- 229910052697 platinum Inorganic materials 0.000 description 1
- 238000005498 polishing Methods 0.000 description 1
- 239000011347 resin Substances 0.000 description 1
- 229920005989 resin Polymers 0.000 description 1
- 229910052594 sapphire Inorganic materials 0.000 description 1
- 239000010980 sapphire Substances 0.000 description 1
- 229910000077 silane Inorganic materials 0.000 description 1
- 239000000243 solution Substances 0.000 description 1
- 238000004544 sputter deposition Methods 0.000 description 1
- 230000000087 stabilizing effect Effects 0.000 description 1
- 239000000126 substance Substances 0.000 description 1
- WFKWXMTUELFFGS-UHFFFAOYSA-N tungsten Chemical compound [W] WFKWXMTUELFFGS-UHFFFAOYSA-N 0.000 description 1
- 229910052721 tungsten Inorganic materials 0.000 description 1
- 239000010937 tungsten Substances 0.000 description 1
- 229910001845 yogo sapphire Inorganic materials 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/778—Field effect transistors with two-dimensional charge carrier gas channel, e.g. HEMT ; with two-dimensional charge-carrier layer formed at a heterojunction interface
- H01L29/7786—Field effect transistors with two-dimensional charge carrier gas channel, e.g. HEMT ; with two-dimensional charge-carrier layer formed at a heterojunction interface with direct single heterostructure, i.e. with wide bandgap layer formed on top of active layer, e.g. direct single heterostructure MIS-like HEMT
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/40—Electrodes ; Multistep manufacturing processes therefor
- H01L29/41—Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions
- H01L29/423—Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions not carrying the current to be rectified, amplified or switched
- H01L29/42312—Gate electrodes for field effect devices
- H01L29/42316—Gate electrodes for field effect devices for field-effect transistors
- H01L29/4232—Gate electrodes for field effect devices for field-effect transistors with insulated gate
- H01L29/42356—Disposition, e.g. buried gate electrode
- H01L29/4236—Disposition, e.g. buried gate electrode within a trench, e.g. trench gate electrode, groove gate electrode
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/66007—Multistep manufacturing processes
- H01L29/66075—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
- H01L29/66227—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
- H01L29/66409—Unipolar field-effect transistors
- H01L29/66446—Unipolar field-effect transistors with an active layer made of a group 13/15 material, e.g. group 13/15 velocity modulation transistor [VMT], group 13/15 negative resistance FET [NERFET]
- H01L29/66462—Unipolar field-effect transistors with an active layer made of a group 13/15 material, e.g. group 13/15 velocity modulation transistor [VMT], group 13/15 negative resistance FET [NERFET] with a heterojunction interface channel or gate, e.g. HFET, HIGFET, SISFET, HJFET, HEMT
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/02—Semiconductor bodies ; Multistep manufacturing processes therefor
- H01L29/12—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by the materials of which they are formed
- H01L29/20—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by the materials of which they are formed including, apart from doping materials or other impurities, only AIIIBV compounds
- H01L29/2003—Nitride compounds
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/40—Electrodes ; Multistep manufacturing processes therefor
- H01L29/41—Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions
- H01L29/423—Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions not carrying the current to be rectified, amplified or switched
- H01L29/42312—Gate electrodes for field effect devices
- H01L29/42316—Gate electrodes for field effect devices for field-effect transistors
- H01L29/4232—Gate electrodes for field effect devices for field-effect transistors with insulated gate
- H01L29/42372—Gate electrodes for field effect devices for field-effect transistors with insulated gate characterised by the conducting layer, e.g. the length, the sectional shape or the lay-out
- H01L29/42376—Gate electrodes for field effect devices for field-effect transistors with insulated gate characterised by the conducting layer, e.g. the length, the sectional shape or the lay-out characterised by the length or the sectional shape
Definitions
- the present invention relates to a semiconductor device and a method for fabricating the same and more specifically to a semiconductor device using gallium nitride (GaN) semiconductor materials and a method for fabricating the same.
- GaN gallium nitride
- gallium nitride (GaN) semiconductor materials have a large band gap energy as compared to gallium arsenide (GaAs) materials and have an excellent heat resistance property, so that they may be operated in high temperature. Due to such merits, developments of semiconductor devices using the GaN semiconductor materials and GaN/AlGaN (gallium aluminum nitride) semiconductor materials in particular are actively conducted lately.
- FETs Field Effect Transistor
- MIS Metal Insulator Semiconductor
- Patent Document 1 Japanese Patent Application Laid-Open No. Hei. 11-261052.
- a HEMT High Electron Mobility Transistor
- the GaN semiconductor element having the HEMT structure (hereinafter referred to simply as a GaN HEMT) can utilize two-dimensional electron gas that is generated around a hetero junction interface as carriers, so that it is capable of reducing on resistance.
- the GaN HEMT uses a schottky electrode for its gate structure, so that it is capable of enhancing its withstanding characteristic.
- the on resistance described above refers to a resistance between a source and a drain during operation.
- the GaN HEMT has a problem that a drain current remarkably reduces when an influence of a current collapse between the gate and the drain increases and the on resistance increases.
- the present invention seeks to provide a semiconductor device and a method for fabricating the same whose withstanding characteristic may be enhanced and on resistance may be reduced.
- a semiconductor device includes a carrier traveling layer made of a group-III nitride semiconductor and formed on a supporting substrate, a carrier supplying layer formed on the carrier traveling layer and made of a group-III nitride semiconductor whose band gap energy is greater than that of the carrier traveling layer, source and drain electrodes that ohmically contact with the carrier supplying layer, an insulating film formed on the carrier supplying layer and a gate electrode formed on the insulating film.
- the insulating film includes a first trench formed in a region interposed between the source and the drain electrodes, the first trench has a shape whose cross-section is inverted trapezoidal in which an upper opening is wider than a bottom thereof and the gate electrode is formed at least from the bottom of the first trench onto the insulating film on the side of the drain electrode.
- the insulating film includes a first insulating film formed on the carrier supplying layer and having an aperture formed between the source and drain electrodes and a second insulating film that covers at least an upper surface of the carrier supplying layer exposed by the aperture.
- the bottom of the first trench is formed at least by a surface of the second insulating film formed within the aperture.
- an angle formed between the respective sides of the first trench and the bottom thereof is 90 degrees or more.
- the insulating film at least at the bottom of the first trench is a nitride film.
- the semiconductor device also includes an interlayer film formed on the insulating film and an electrode that contacts with the source electrode and whose part extends on the interlayer insulating film above the gate electrode.
- the first trench reaches to the inside of the carrier traveling layer and the carrier traveling layer has a second trench formed on an upper side of the carrier traveling layer itself and the first trench includes the second trench under the first trench itself.
- the trench portion of the first trench positioned within the carrier traveling layer is called as the second trench.
- the second trench is formed when the first trench reaches to the inside of the carrier traveling layer. Accordingly, when the first trench is formed in contact with the surface of the carrier traveling layer without reaching to the inside of the carrier traveling layer, the first trench does not include the second trench and the semiconductor device contains only the first trench.
- a method for fabricating a semiconductor device includes steps of forming an insulating film having a first trench on a carrier supplying layer of a supporting substrate having a carrier traveling layer, the carrier supplying layer formed on the carrier traveling layer and source and drain electrodes that ohmically contact with the carrier traveling layer and forming a gate electrode at least from a bottom of the first trench onto the insulating film on the side of the drain electrode.
- the first trench is formed in a region interposed between the source and drain electrodes so as to have a shape whose cross-section is inverted trapezoidal in which an upper opening is wider than a bottom thereof.
- the insulating film forming step includes steps of forming a first insulating film on the carrier supplying layer, forming an aperture that exposes the carrier supplying layer in the first insulating film interposed between the source and drain electrodes and forming a second insulating film that covers the first insulating film and a surface of the aperture.
- the first trench is formed so that it becomes a trench formed by the surface of the second insulating film formed within the aperture.
- the insulating film forming step includes steps of forming a first insulating film on the carrier supplying layer, forming a second insulating film on the first insulating film and forming an aperture that exposes the first insulating film in the second insulating film between the source and drain electrodes.
- the first trench is formed so that it becomes a trench formed by side surfaces and an upper surface of the first insulating film within the aperture.
- the first trench is formed by removing at least part of the insulating film by wet etching.
- the insulating film forming step includes a step of forming a second trench that reaches to an upper part of the carrier traveling layer itself under the aperture formed in the aperture forming step and an under part of the first trench itself is composed of the second trench.
- FIG. 1 is a section view showing a schematic structure of a MIS-type HEMT according to a first embodiment of the invention
- FIGS. 2A , 2 B and 2 C are process diagrams (part I) showing a method for fabricating the MIS-type HEMT according to the first or second embodiment of the invention
- FIGS. 3A , 3 B and 3 C are process diagrams (part II) showing the method for fabricating the MIS-type HEMT according to the first or second embodiment of the invention
- FIG. 4 is a section view showing a modified example of the MIS-type HEMT of the first embodiment of the invention.
- FIG. 5 is a section view showing another modified example of the MIS-type HEMT of the first embodiment of the invention.
- FIG. 6 is a section view showing a schematic structure of the MIS-type HEMT according to the second embodiment of the invention.
- each drawing merely schematically shows shapes, sizes and positional relationships of parts to a degree that allows one to understand the contents of the invention and accordingly, the invention is not limited only to the shapes, sizes and positional relationships illustrated in each drawing. Still more, part of hatching of a cross-section is omitted in each drawing to clearly show the structure. Further, numerical values described later are merely suitable examples of the invention, so that the invention is not limited to such exemplified numerical values.
- a MIS-type HEMT 1 as a semiconductor device using a GaN semiconductor material of a first embodiment of the invention will be explained in detail below with reference to the drawings.
- FIG. 1 is a section view showing a schematic structure of the MIS type HEMT 1 of the first embodiment. It is noted that FIG. 1 shows a cross-sectional structure when the MIS-type HEMT 1 is cut along a plane along a gate length direction (or referred to also as a channel length direction) and vertically to a supporting substrate 10 .
- a gate length direction or referred to also as a channel length direction
- the MIS-type HEMT 1 has the supporting substrate 10 , a carrier traveling layer 12 formed on the supporting substrate 10 , a buffer layer 11 disposed between the supporting substrate 10 and the carrier traveling layer 12 , a carrier supplying layer 13 formed on the carrier traveling layer 12 , source and drain electrodes 22 s and 22 d disposed separately on the carrier supplying layer 13 , a passivation film 14 covering the source and drain electrodes 22 s and 22 d and having an aperture a 14 formed between the source and drain electrodes 22 s and 22 d, a gate insulating film 15 covering an upper surface of the passivation film 14 and an inner surface of the aperture a 14 and a gate electrode 21 formed at least on a bottom of a trench t 15 formed by a surface of the gate insulating film 15 within the aperture a 14 .
- the MIS-type HEMT 1 also has an interlayer insulating film 16 formed so as to cover the gate electrode 21 on the gate insulating film 15 and a field plate (FP) electrode 23 that electrically leads out the source electrode 22 s on the interlayer insulating film 16 .
- FP field plate
- a silicon (111) substrate may be used for the supporting substrate 10 .
- the invention is not limited to the silicon substrate and may use any substrate as long as the substrate allows the carrier traveling layer 12 (or the buffer layer 11 ) to be crystallized thereon, such as a sapphire substrate, a silicon carbonate (SiC) substrate, a magnesium oxide (MgO) substrate and a zinc oxide (ZnO) substrate for example.
- a so-called undoped GaN layer containing no impurity as a dopant for example may be used for the carrier traveling layer 12 .
- the invention is not limited to that and may use any layer as long as it is made of a group-III nitride semiconductor whose band gap energy is smaller than that of the carrier supplying layer 13 described later, such as AlGaN, InGaN and others for example.
- a so-called undoped AlGaN layer containing no impurity as a dopant for example may be used for the carrier supplying layer 13 .
- the carrier supplying layer 13 may be modified variously corresponding to a combination with the carrier traveling layer 12 described above, such as AlGaN, BAlGaN and InBAlN containing n-type impurities as the dopant.
- the MIS-type HEMT 1 of the present embodiment can use the two-dimensional electron gas 2DEG as carriers, so that it can realize low-on resistance as compared to a FET and the like for example.
- the buffer layer 11 assures adhesion between the supporting substrate 10 and the carrier traveling layer 12 .
- An aluminum nitride (AlN) film and the like may be used for the buffer layer 11 .
- AlN aluminum nitride
- the invention is not limited to that and its component and layer structure may be appropriately modified depending on the materials used for the supporting substrate 10 and the carrier traveling layer 12 , such as a laminate film in which MN thin films and GaN thin films are alternately formed for example.
- the source and drain electrodes 22 s and 22 d that ohmically contact with the carrier supplying layer 13 are disposed by keeping a certain distance on the carrier supplying layer 13 or on a low-resistance layer contacting with the carrier traveling layer 12 .
- the source and drain electrodes 22 s and 22 d are formed by using conductors that ohmically contact with the carrier supplying layer 13 . It is possible to reduce resistance between the source and the drain of the MIS-type HEMT 1 and to reduce the on resistance further by using the ohmically contactable conductors.
- an alloy of titanium (Ti), aluminum (Al) and silicon (Si) as such an electrode material.
- the invention is not limited to this alloy or to other ohmically contactable metals and may use any material as long as the material is a conductor material whose resistance formed at a junction interface with the carrier supplying layer 13 is fully small. It is also possible to form a tungsten (W) film for example over the source and drain electrodes 22 s and 22 d to lower their resistance.
- W tungsten
- the passivation film 14 is formed on the carrier supplying layer 13 so as to cover the source and drain electrodes 22 s and 22 d.
- the passivation film 14 may be formed by using silicon oxide (SiO 2 ) for example.
- the invention is not limited to that and the passivation film 14 may be formed by using various insulating materials such as silicon nitride (SiN) and high dielectric materials such as gallium oxide (Ga 2 O 3 ), hafnium oxide (HfO 2 ), hafnium silicide oxide nitride (HfSiON), alumina (Al 2 O 3 ) and zirconium oxide (ZrO) for example.
- the passivation film 14 it is preferable to form the passivation film 14 by a SiN film whose refractive index is around 2.0 to 2.2 for example because it brings about an effect of reducing the current collapse in the semiconductor layers (the carrier traveling layer 12 and the carrier supplying layer 13 ) under the passivation film 14 .
- the aperture a 14 that exposes the carrier supplying layer 13 as described above is formed at part of the passivation film 14 (first insulating film) positioned between the source and drain electrodes 22 s and 22 d.
- the aperture a 14 has a cross-section of an inverted trapezoidal shape whose upper opening is wider than a lower opening.
- an angle formed between the both sides of the aperture a 14 is preferable to be more than 90 degrees and more preferably to be more than 135 degrees.
- the trench t 15 formed by side and bottom surfaces of the gate insulating film 15 (second insulating film) formed within the aperture a 14 to have the cross-section of the inverted trapezoidal shape whose angle formed by the both sides and the bottom of the trench t 15 is similarly widely opened upward by more than 90 degrees.
- This angle is preferable to be 135 degrees or more because it is more effective in terms of decreasing a concentration of electric field and others.
- the gate insulating film 15 is formed so as to cover at least the upper surface of the carrier supplying layer 13 exposed by the aperture a 14 of the passivation film 14 . It is noted that the gate insulating film 15 may extend over the side surfaces of the aperture a 14 and the upper surface of the passivation film 14 as shown in FIG. 1 . It is preferable to form the gate insulating film 15 by SiN having a relatively high refractive index of around 2.0 to 2.2 for example.
- the invention is not limited to that and may form the gate insulating film 15 by using various insulating materials such as SiN whose refractive index is not around 2.0 to 2.2, SiO 2 and the high dielectric materials as described above for example.
- the trench t 15 is formed by a surface of the gate insulating film 15 within an aperture a 15 by forming the gate insulating film 15 within the aperture a 14 of the passivation film 14 .
- This trench t 15 has the inverted trapezoidal shape whose cross-section is widely opened upward such that the angle formed between the both sides and the bottom is 90 degrees or more as described above. It becomes possible to reduce the concentration of electric field that is otherwise generated at a corner formed in the gate electrode 21 by a corner of the trench t 15 while suppressing the device from being enlarged by the gate electrode 21 formed from the bottom of the trench t 15 toward the drain electrode 22 d by forming the trench t 15 as described above.
- a more preferable shape of the trench t 15 is a shape having an angle (tapered angle), formed by the respective side surfaces of the trench t 15 and the upper surface of the passivation film 14 , of around 150 degrees.
- the invention is not limited to such a degree and may be modified variously as long as the angle permits to fully reduce the concentration of electric field generated at the corner formed in the gate electrode 21 by the trench t 15 as described later. That is, it will do if the tapered angle formed between the side surfaces and the bottom of the trench t 15 is greater than 90 degrees and specifically it is desirable to be 135 degrees or more.
- the gate electrode 21 is formed on the gate insulating film 15 within the aperture a 14 of the passivation film 14 .
- the MIS-type HEMT 1 of the present embodiment has the so-called MIS structure in which the gate insulating film 15 (I) is disposed on the semiconductor layer (S) composed of the carrier traveling layer 12 and the carrier supplying layer 13 and the gate electrode 21 (M) is disposed further on the gate insulating film 15 (I). Because this structure permits to reduce the influence of the current collapse and the gate leak current, it becomes possible to realize the enhanced withstanding characteristic and the reduction of the on resistance. Still more, because the tapered angle of the trench t 15 is larger than 90 degrees as described above, the concentration of electric field caused at the corner formed in the gate electrode 21 is reduced.
- the gate electrode 21 it is preferable to form the gate electrode 21 by using conductors whose electrical conductivity is relatively large, such as titanium (Ti), platinum (Pt) and gold (Au).
- conductors whose electrical conductivity is relatively large, such as titanium (Ti), platinum (Pt) and gold (Au).
- Ti titanium
- Pt platinum
- Au gold
- a conductor film having a multi-layered structure in which a Ti film, a Pt film, an Au film and a Ti film are superimposed one after another is used in the present embodiment.
- the gate electrode 21 includes a field plate (FP) portion 21 a formed on the gate insulating film 15 from the inside of the aperture a 14 toward the drain electrode 22 d. It becomes possible to reduce the influence of the current collapse and to realize a greater drain current by providing the FP portion 21 a because an electric field caused by driving voltage may be generated under the FP portion 21 a.
- FP field plate
- the interlayer insulating film 16 for example covers the gate insulating film 15 on which the gate electrode 21 is formed.
- the interlayer insulating film 16 is a layer for electrically separating the semiconductor element (the HEMT in the present embodiment) formed on the semiconductor layer composed of the carrier traveling layer 12 and the carrier supplying layer 13 from an upper element, wires and the like.
- This interlayer insulating film 16 may be formed of SiO 2 for example.
- the invention is not limited to that and may form the interlayer insulating film 16 by using various insulating materials such as SiN for example.
- the MIS-type HEMT 1 of the present embodiment has the FP electrode 23 for leading out the source electrode 22 s on the carrier supplying layer 13 above the interlayer insulating film 16 .
- the FP electrode 23 is formed of a contact portion 23 b that penetrates through the interlayer insulating film 16 , the gate insulating film 15 and the passivation film 14 and a field plate (FP) portion 23 a formed on the interlayer insulating film 16 . At least a part of the FP portion 23 a extends above the gate electrode 21 . Thereby, it becomes possible to relax a difference of potential generated between the gate and the source and to enhance the withstanding characteristic as a result even when a relatively large current such as a surge current flows into the side of the source electrode 22 s.
- the FP electrode 23 may be formed by using a metal or an alloy such as Al. However, the invention is not limited to that and may form the FP electrode 23 by using various conductive materials.
- the MIS-type HEMT 1 of the present embodiment has the insulating films formed of the passivation film 14 (corresponding to the first insulating film for example) and the gate insulating film 15 (corresponding to the second insulating film for example) on the carrier supplying layer 13 . Still more, the inverted trapezoidal trench t 15 having the cross-section whose upper opening is wider than the bottom surface is formed in the region of the insulating films interposed between the source and drain electrodes 22 s and 22 d and the gate electrode 21 is formed from the bottom of the trench t 15 to the insulating film on the side of the drain electrode 22 d.
- the MIS-type HEMT 1 of the present embodiment can enhance the withstanding characteristic further and reduce the on resistance further because it is possible to reduce the current collapse and the gate leak current by the MIS structure and to reduce the current collapse further by the gate field plate structure in the semiconductor device having the HEMT structure that is capable of realizing excellent high temperature operating characteristics and a large driving current. Still more, because the tapered angle of the side surfaces of the trench t 15 is 90 degrees or more, it is possible to reduce the concentration of electric field otherwise generated at the corner of the gate electrode 21 . As a result, it becomes possible to suppress the damage of the element otherwise caused by the dielectric breakdown and to enhance the withstanding characteristics of the element.
- FIGS. 2A through 3C are process diagrams showing the method for fabricating the MIS-type HEMT 1 of the present embodiment. It is noted that FIGS. 2A through 3C show cross-sections corresponding to FIG. 1 .
- the supporting substrate 10 i.e., the silicon (111) substrate
- a MOCVD (Metal Organic Chemical Vapor Deposition) apparatus at first and then the MOCVD apparatus is vacuumed by a turbo pump in this state to depressurize a chamber of the apparatus around to 1 ⁇ 10 ⁇ 6 hPa or less.
- ammonia is introduced, the pressure within the chamber of the MOCVD apparatus is boosted around to 100 hPa and substrate temperature is increased up to 1,050 C.
- trimethyl aluminum (TMA) and ammonia i.e., base materials, are introduced on the upper surface of the supporting substrate 10 while rotating the supporting substrate 10 at 900 rpm.
- TMA is introduced with a flow rate of 10 cm 3 /min and ammonia is introduced with a flow rate of 12 liters/min for example.
- a growth time may be around four minutes for example.
- AlN aluminum nitride film
- a GaN layer around 20 nm thick for example is formed by using the MOCVD apparatus in the same manner and an AlN layer around 5 nm thick for example is formed on the GaN layer to form a laminate film (hereinafter referred to as an AlN/GaN laminate film) formed of the GaN and AlN layers.
- the laminate film is formed on the AlN layer formed as described above.
- the buffer layer 11 whose total thickness is around 1,550 nm for example is formed by superimposing the AlN/GaN laminate films by about 60 layers.
- trimethyl gallium i.e., a base material
- TMG trimethyl gallium
- a growth time at this time may be 2,000 seconds for example.
- the carrier traveling layer 12 formed of the undoped GaN layer of around 3,000 nm thick for example is formed on the buffer layer 11 .
- trimethyl aluminum (TA), trimethyl gallium (TMG) and ammonia are introduced on the upper surface of the carrier traveling layer 12 with flow rates of 50 cm 3 /min, 100 cm 3 /min and 12 liters/min, respectively, while keeping the abovementioned substrate temperature.
- the carrier supplying layer 13 composed of undoped Al 0.25 Ga 0.75 N of around 20 nm thick is formed on the carrier traveling layer 12 .
- a growth time at this time may be around 40 seconds for example.
- the buffer layer 11 , the carrier traveling layer 12 and the carrier supplying layer 13 are grown sequentially on the supporting substrate 10 as shown in FIG. 2A .
- elements of an active region including the carrier supplying layer 13 and the carrier traveling layer 12 are separated by etching the supporting substrate 10 from the surface of the carrier supplying layer 13 by means of photolithography for example. It is noted that it is possible to apply dry etching using chlorine gas for example in etching the carrier supplying layer 13 , the carrier traveling layer 12 , the buffer layer 11 and the supporting substrate 10 . Preferably, a trench for separating the elements formed in this process reaches at least to the upper layer of the supporting substrate 10 .
- the source and drain electrodes 22 s and 22 d that ohmically contact with the carrier supplying layer 13 are formed on the carrier supplying layer 13 on which the elements are separated by using a lift-off method for example.
- a silicon oxide film is used for a sacrifice layer used in the lift-off for example and a hydrofluoric acid aqueous solution (hereinafter referred to as buffered hydrofluoric acid) whose pH is modified by ammonia and the like for example is used to remove the sacrifice layer.
- An alloy containing Ti, Al and Si for example is used for the electrode material.
- a resistance value on the upper surface of the alloy film is reduced by evaporating W on the alloy film. It is noted that preferably the lift-off of the unnecessary alloy film by the removal of the sacrifice layer is carried out after evaporating W for example because it becomes possible to omit a process of removing the unnecessary W film.
- the passivation film 14 whose thickness is around 300 nm and that covers the source and drain electrodes 22 s and 22 d is formed on the carrier supplying layer 13 as shown in FIG. 2B by forming SiO 2 on the carrier supplying layer 13 by using a PCVD (Plasma CVD) method for example (a first insulating film forming process).
- a PCVD Pulsma CVD
- the thickness of the passivation film 14 is 300 nm here, it may be in a range from 100 nm to 500 nm.
- the aperture a 14 that exposes the carrier supplying layer 13 is formed in the region where the gate electrode 21 is to be formed as shown in FIG. 2C by patterning the passivation film 14 by a photolithographic method for example (aperture forming process). It is noted that it is preferable to apply wet etching using the buffered hydrofluoric acid as described above for example in etching the passivation film 14 . A silicon oxide film, a photosensitive resin film or the like may be used for example for a mask film R 1 at this time. Because the wet etching using the buffered hydrofluoric acid allows isotropic etching to be carried out, it is possible to etch the aperture a 14 so that its tapered angle is smaller than 90 degrees. It is noted that pH of the buffered hydrofluoric acid used in the wet etching is modified so that the tapered angle formed between a horizontal part and a tapered part of the aperture becomes around 150 degrees for example.
- the gate insulating film 15 made of SiN whose thickness is around 50 nm for example and which covers the carrier supplying layer 13 that is exposed out of the aperture a 14 is formed on the passivation film 14 and within the aperture a 14 as shown in FIG. 3A by using the PCVD method for example (second insulating film forming process).
- the thickness of the gate insulating film 15 is 50 nm here, it may be in a range from 20 nm to 80 nm.
- mixed gas of silane (SiH 4 ) gas and nitrogen gas or mixed gas of SiH 4 gas, nitrogen gas and ammonia may be used in the PCVD method for forming SiN. It is possible to form the gate insulating film 15 having the refractive index of around 2.0 to 2.2 by arranging so that a flow rate of the nitrogen gas and/or ammonia is adjusted to form SiN in a silicon-rich state.
- the passivation film 14 , the aperture a 14 and the gate insulating film 15 described above are interposed between the source and drain electrodes 22 s and 22 d provided on the carrier supplying layer 13 that is formed on the carrier traveling layer 12 for example. Then, the processes for forming the passivation film 14 , the aperture a 14 and the gate insulating film 15 correspond to the process for forming the insulating films ( 14 and 15 ) having the inverted trapezoidal trench t 15 whose cross-section of the upper opening is wider than that of the bottom.
- the gate electrode 21 is formed at least on the gate insulating film 15 within the aperture a 14 as shown in FIG. 3B by using the lift-off method for example (gate electrode forming process). It is noted that the same materials used in forming the source electrode 22 s and 22 d described above may be use for the sacrifice layer and its removing solution used in the lift-off. However, the gate electrode 21 is formed of the laminate film of the Ti film, Pt film, Au film and Ti film formed by means of evaporation in the present embodiment. Still more, the gate electrode 21 is formed so as to include the FP portion 21 a that extends from the gate insulating film 15 within the aperture a 14 to that on the passivation film 14 on the side of the drain electrode 22 d.
- the interlayer insulating film 16 that covers the gate electrode 21 is formed on the gate insulating film 15 by depositing SiO 2 by using a sputtering method for example. It is noted that the upper surface of the interlayer insulating film 16 may be flattened by means of a CMP (Chemical and Mechanical Polishing) for example.
- CMP Chemical and Mechanical Polishing
- the aperture a 23 that exposes the upper surface of the source electrode 22 s is formed as shown in FIG. 3C by sequentially etching the interlayer insulating film 16 , the gate insulating film 15 and the passivation film 14 by using a photolithographic method using a photo-resist R 2 for example. It is noted that it is preferable to use anisotropic dry etching using fluorine gas for example in etching the interlayer insulating film 16 , the gate insulating film 15 and the passivation film 14 .
- the FP electrode 23 that electrically leads out the source electrode 22 s above the interlayer insulating film 16 is formed within the aperture a 23 and on the interlayer insulating film 16 by using a lift-off method for example.
- the FP electrode 23 includes the contact portion 23 b within the aperture a 23 and the FP portion 23 a whose part extends at least above the gate electrode 21 as described above. Al for example may be used as a material of this electrode.
- the MIS-type HEMT 1 shown in FIG. 1 is formed through the processes described above. It is noted that the sequence for forming the respective layers of the invention is not limited to the sequence described above and it is needless to say that it may be appropriately changed.
- the MIS-type HEMT 1 of the present embodiment has the structure in which the gate insulating film 15 is disposed under the gate electrode 21 . It allows the influence caused by the current collapse to be reduced in the present embodiment as compared to the HEMT structured by the conventional schottky electrode.
- the MIS-type HEMT 1 of the present embodiment has the structure in which the part (the FP portion 21 a ) of the gate electrode 21 extends toward the drain electrode 22 d, so that the influence caused by the current collapse may be reduced even more.
- a result shows that while on resistance increases due to the influence of the current collapse and others by about 200 V in the HEMT structured by the conventional schottky electrode, on resistance does not increase until about 800 V in the HEMT having the MIS structure and the gate field plate structure of the present embodiment (the MIS type HEMT 1 ).
- the MIS-type HEMT 1 of the present embodiment has the structure (MIS structure) in which the gate electrode 21 does not directly contact with the carrier supplying layer 13 , i.e., the semiconductor layer, so that it is possible to reduce the gate leak current.
- the gate leak current could be reduced by around triple digits in the MIS-type HEMT 1 of the present embodiment as compared to the HEMT structured by the conventional schottky electrode. As a result, it becomes possible to realize the remarkably improved withstanding characteristic as compared to that of the conventional HEMT.
- the present embodiment it is possible to reduce the influence of the current collapse and the gate leak current by the MIS structure and to reduce the current collapse further by the gate field plate structure in the source electrode having the HEMT structure that is capable of realizing the excellent high temperature operating characteristics and the large driving current, so that the semiconductor device whose withstanding characteristic is enhanced further and whose on resistance is reduced further may be realized.
- FIG. 4 shows a MIS-type HEMT 1 A as a first modified example of the MIS-type HEMT 1 of the present embodiment.
- the MIS-type HEMT 1 of the present embodiment is different from the MIS-type HEMT 1 A of the modified example in that a sequence for forming the passivation film 14 and the gate insulating film 15 is switched.
- the gate insulating film 15 is formed on the carrier supplying layer 13 on which the source and drain electrodes 22 s and 22 d are formed (first insulating film forming process), then the passivation film 14 is formed on the gate insulating film 15 (second insulating film forming process) and the aperture a 14 (corresponds to the trench t 15 ) that exposes the gate insulating film 15 is formed in the region where the gate electrode 21 is to be formed by patterning the passivation film 14 (aperture forming process).
- the process of forming the passivation film 14 has been the first insulating film forming process and the process of forming the gate insulating film 15 is the second insulating film forming process in the first embodiment
- the process of forming the gate insulating film 15 is the first insulating film forming process
- the process of forming the passivation film 14 is the second insulating film forming process in this modified example due to the difference of the structures of the semiconductor devices in FIG. 1 and FIG. 4 .
- etch the passivation film 14 by adopting a condition that permits a fully large selectivity with respect to the gate insulating film 15 in forming the aperture a 14 . That is, when the gate insulating film 15 is a silicon-rich SiN film and the passivation film 14 is a SiO 2 film for example, it is possible to etch the passivation film 14 while keeping the enough selectivity with respect to the gate insulating film 15 by wet etching using a fluorite aqueous solution as an etchant.
- the MIS-type HEMT 1 A having the modified structure as described above may have the same effect with the MIS-type HEMT 1 shown in FIG. 1 .
- FIG. 5 shows a MIS-type HEMT 1 B as a second modified example of the MIS-type HEMT 1 of the present embodiment.
- the MIS-type HEMT 1 of the present embodiment is different from the MIS-type HEMT 1 B of the modified example in that the multi-layer insulating film composed of the passivation film 14 and the gate insulating film 15 is replaced with a single insulating film 24 .
- the insulating film 24 is formed by using the same material with the gate insulating film 15 for example.
- a trench t 24 that corresponds to the trench t 15 in the MIS-type HEMT 1 is formed in the insulating film 24 .
- This trench t 24 may be formed by means of wet etching whose etchant concentration and etching time are controlled.
- the MIS-type HEMT 1 B having the modified structure as described above may have the same effect with the MIS-type HEMT 1 shown in FIG. 1 .
- FIG. 6 is a section view showing a schematic structure of the MIS-type HEMT 2 of the second embodiment. It is noted that FIG. 6 shows a cross-sectional structure when the MIS-type HEMT 2 is cut along a plane along a gate length direction and vertically to the supporting substrate 10 .
- the MIS-type HEMT 2 of the second embodiment has a structure in which a trench t 13 that continues to the aperture a 14 of the passivation film 14 is formed at an upper part of the very carrier traveling layer 12 . That is, the second embodiment has the structure in which the trench t 15 in the first embodiment reaches to the upper part of the very carrier traveling layer 12 .
- the MIS-type HEMT 2 of the second embodiment has a so-called gate recess structure in which the gate having the MIS structure is recessed by the trench t 13 .
- the MIS-type HEMT 2 of the second embodiment has the so-called gate recess structure in which the gate insulating film 15 and the gate electrode 21 are formed in the trench t 15 (the trench composed of the aperture a 14 and the trench t 13 formed at the upper part of the carrier traveling layer 12 ) that penetrates through the carrier supplying layer 13 and reaches to the upper layer part of the carrier traveling layer 12 , a normally-off-type element may be structured.
- the buffer layer 11 , the carrier traveling layer 12 and the carrier supplying layer 13 are formed sequentially on the supporting substrate 10 by using the same processes with those explained in the first embodiment of the invention (see FIG. 2A ).
- the trench t 13 for recessing the gate is formed by etching the carrier supplying layer 13 and the upper layer part of the carrier traveling layer 12 by means of photolithography for example (trench forming process).
- the trench t 13 (second trench) that reaches to the upper layer part of the carrier traveling layer 12 is formed under the aperture a 14 formed in the process (aperture forming process) explained by using FIG. 2C in the first embodiment of the invention.
- dry etching using chlorine gas for example may be used in etching the carrier supplying layer 13 .
- the trench t 13 is formed so that its cross-section is inverted trapezoidal in order to continue a side surface of the trench t 13 with a side surface of the aperture a 14 of the passivation film 14 that is formed in the later process as much as possible, i.e., in order to create no step on the side surface of the trench t 15 (first trench) composed of the aperture a 14 and the trench t 13 (second trench) formed on the upper layer part of the carrier traveling layer 12 .
- the source and drain electrodes 22 s and 22 d, the passivation film 14 having the aperture a 14 , the gate insulating film 15 , the gate electrode 21 , the interlayer insulating film 16 and the FP electrode 23 may be formed sequentially in this fabrication method by using the same processes with those explained in the first embodiment by using FIGS. 2C through 3C . Thereby, the MIS-type HEMT 2 shown in FIG. 6 is fabricated. It is noted that the sequence for forming the respective layers is not limited to the sequence described above and it is needless to say that the sequence may be appropriately changed.
- the MIS-type HEMT 2 of the second embodiment can bring about the same effect with the MIS-type HEMT 1 of the first embodiment. Still more, because the MIS-type HEMT 2 of the second embodiment has the gate recess structure, it becomes possible to enhance an electric field formed in the semiconductor layers ( 12 and 13 ) under the gate electrode 21 . As a result, it becomes possible to increase a concentration of carriers under the gate electrode 21 and to reduce the on resistance during operation further.
- the semiconductor device having the HEMT structure in which the carrier traveling layer and the carrier supplying layer are laminated has the so-called MIS structure interposing the gate insulating film under the gate electrode, so that the current collapse and the gate leak current may be reduced by the MIS structure in the semiconductor device having the HEMT that can realize the excellent high temperature operating characteristics and the large driving current due to the low on resistance.
- the semiconductor device of the invention has the so-called gate field plate structure in which the gate electrode extends toward the drain electrode, it becomes possible to reduce the current collapse further and to reduce the on resistance further.
- the semiconductor device of the invention has the trench (first trench) having the inverted trapezoidal shape whose cross-section is widened upward, it is possible to reduce the concentration of electric field generated at the corner of the gate electrode 21 . As a result, it becomes possible to suppress the damage of the element otherwise caused by the dielectric breakdown and to enhance the withstanding characteristics of the element further. Still more, the invention permits to realize the method for fabricating the semiconductor device that brings about the effects described above.
Abstract
There is provided a semiconductor device and a method for fabricating the same whose withstanding characteristic may be enhanced and whose ON resistance may be reduced. A MIS-type HEMT includes a carrier traveling layer made of a group-III nitride semiconductor and formed on a supporting substrate, a carrier supplying layer made of a group-III nitride semiconductor and formed on the carrier traveling layer, source and drain electrodes formed on the carrier supplying layer, insulating films formed on the carrier supplying layer and a gate electrode formed on the insulating films. The insulating film is formed in a region interposed between the source and drain electrodes and has a trench whose cross-section is inverted trapezoidal and whose upper opening is wider than a bottom thereof. The gate electrode is formed at least from the bottom of the trench onto the insulating films on the side of the drain electrode.
Description
- This application is a continuation of U.S. patent application Ser. No. 12/580,015, filed on Oct. 15, 2009, entitled “SEMICONDUCTOR DEVICE AND METHOD FOR FABRICATING THE SAME”, and claims priority to Japanese patent application No. 2008-291475, filed on Nov. 13, 2008, the entire content of which applications are incorporated herein by reference.
- 1. Field of the Invention
- The present invention relates to a semiconductor device and a method for fabricating the same and more specifically to a semiconductor device using gallium nitride (GaN) semiconductor materials and a method for fabricating the same.
- 2. Description of the Related Art
- Conventionally, gallium nitride (GaN) semiconductor materials have a large band gap energy as compared to gallium arsenide (GaAs) materials and have an excellent heat resistance property, so that they may be operated in high temperature. Due to such merits, developments of semiconductor devices using the GaN semiconductor materials and GaN/AlGaN (gallium aluminum nitride) semiconductor materials in particular are actively conducted lately.
- Still more, FETs (Field Effect Transistor) using a MIS (Metal Insulator Semiconductor) structure for a gate structure of a transistor using the GaN/AlGaN semiconductor material are being developed lately for the purpose of reducing a gate leak current as disclosed in Japanese Patent Application Laid-Open No. Hei. 11-261052, for example.
- [Patent Document 1] Japanese Patent Application Laid-Open No. Hei. 11-261052.
- By the way, there is one having a HEMT (High Electron Mobility Transistor) structure as a lateral-type semiconductor element using the late GaN semiconductor material. The GaN semiconductor element having the HEMT structure (hereinafter referred to simply as a GaN HEMT) can utilize two-dimensional electron gas that is generated around a hetero junction interface as carriers, so that it is capable of reducing on resistance. Still more, the GaN HEMT uses a schottky electrode for its gate structure, so that it is capable of enhancing its withstanding characteristic. It is noted that the on resistance described above refers to a resistance between a source and a drain during operation.
- However, due to a structure of the schottky electrode, its gate leak current is greater than that of the semiconductor element having the MIS structure, so that there has been a problem that it is difficult to use the GaN HEMT for a semiconductor element that is required to have a relatively high withstanding characteristic.
- Still more, the GaN HEMT has a problem that a drain current remarkably reduces when an influence of a current collapse between the gate and the drain increases and the on resistance increases.
- It is conceivable to apply the MIS structure disclosed by Japanese Patent Application Laid-Open No. Hei. 11-261052 described above to the GaN HEMT as a method for solving such a problem. However, the structure disclosed by Japanese Patent Application Laid-Open No. Hei. 11-261052 has not fully improved the influence of the current collapse between the gate and the drain. Due to that, it has been unable to realize a degree of high withstanding characteristic and low-on resistance required by late power transistors and others by the conventional GaN HEMT.
- Accordingly, in view of the problems described above, the present invention seeks to provide a semiconductor device and a method for fabricating the same whose withstanding characteristic may be enhanced and on resistance may be reduced.
- According to one aspect of the invention, a semiconductor device includes a carrier traveling layer made of a group-III nitride semiconductor and formed on a supporting substrate, a carrier supplying layer formed on the carrier traveling layer and made of a group-III nitride semiconductor whose band gap energy is greater than that of the carrier traveling layer, source and drain electrodes that ohmically contact with the carrier supplying layer, an insulating film formed on the carrier supplying layer and a gate electrode formed on the insulating film. The insulating film includes a first trench formed in a region interposed between the source and the drain electrodes, the first trench has a shape whose cross-section is inverted trapezoidal in which an upper opening is wider than a bottom thereof and the gate electrode is formed at least from the bottom of the first trench onto the insulating film on the side of the drain electrode.
- Preferably, the insulating film includes a first insulating film formed on the carrier supplying layer and having an aperture formed between the source and drain electrodes and a second insulating film that covers at least an upper surface of the carrier supplying layer exposed by the aperture. The bottom of the first trench is formed at least by a surface of the second insulating film formed within the aperture.
- Preferably, an angle formed between the respective sides of the first trench and the bottom thereof is 90 degrees or more.
- Preferably, the insulating film at least at the bottom of the first trench is a nitride film.
- Preferably, the semiconductor device also includes an interlayer film formed on the insulating film and an electrode that contacts with the source electrode and whose part extends on the interlayer insulating film above the gate electrode.
- According to another aspect of the invention, the first trench reaches to the inside of the carrier traveling layer and the carrier traveling layer has a second trench formed on an upper side of the carrier traveling layer itself and the first trench includes the second trench under the first trench itself.
- It is noted that in the invention, the trench portion of the first trench positioned within the carrier traveling layer is called as the second trench. The second trench is formed when the first trench reaches to the inside of the carrier traveling layer. Accordingly, when the first trench is formed in contact with the surface of the carrier traveling layer without reaching to the inside of the carrier traveling layer, the first trench does not include the second trench and the semiconductor device contains only the first trench.
- A method for fabricating a semiconductor device includes steps of forming an insulating film having a first trench on a carrier supplying layer of a supporting substrate having a carrier traveling layer, the carrier supplying layer formed on the carrier traveling layer and source and drain electrodes that ohmically contact with the carrier traveling layer and forming a gate electrode at least from a bottom of the first trench onto the insulating film on the side of the drain electrode. The first trench is formed in a region interposed between the source and drain electrodes so as to have a shape whose cross-section is inverted trapezoidal in which an upper opening is wider than a bottom thereof.
- In the method, preferably the insulating film forming step includes steps of forming a first insulating film on the carrier supplying layer, forming an aperture that exposes the carrier supplying layer in the first insulating film interposed between the source and drain electrodes and forming a second insulating film that covers the first insulating film and a surface of the aperture. The first trench is formed so that it becomes a trench formed by the surface of the second insulating film formed within the aperture.
- In the method, preferably the insulating film forming step includes steps of forming a first insulating film on the carrier supplying layer, forming a second insulating film on the first insulating film and forming an aperture that exposes the first insulating film in the second insulating film between the source and drain electrodes. The first trench is formed so that it becomes a trench formed by side surfaces and an upper surface of the first insulating film within the aperture.
- Preferably, the first trench is formed by removing at least part of the insulating film by wet etching.
- Preferably, the insulating film forming step includes a step of forming a second trench that reaches to an upper part of the carrier traveling layer itself under the aperture formed in the aperture forming step and an under part of the first trench itself is composed of the second trench.
-
FIG. 1 is a section view showing a schematic structure of a MIS-type HEMT according to a first embodiment of the invention; -
FIGS. 2A , 2B and 2C are process diagrams (part I) showing a method for fabricating the MIS-type HEMT according to the first or second embodiment of the invention; -
FIGS. 3A , 3B and 3C are process diagrams (part II) showing the method for fabricating the MIS-type HEMT according to the first or second embodiment of the invention; -
FIG. 4 is a section view showing a modified example of the MIS-type HEMT of the first embodiment of the invention; -
FIG. 5 is a section view showing another modified example of the MIS-type HEMT of the first embodiment of the invention; and -
FIG. 6 is a section view showing a schematic structure of the MIS-type HEMT according to the second embodiment of the invention. - 1, 1A, 1B, 2: MIS-type HEMT
- 10: supporting substrate
- 11: buffer layer
- 12: carrier traveling layer
- 13: carrier supplying layer
- 14: passivation film
- 15: gate insulating film
- 16: interlayer insulating film
- 21: gate electrode
- 21 a, 23 a: FP portion
- 22 s: source electrode
- 22 d: drain electrode
- 23: FP electrode
- 23 b: contact portion
- 24: insulating film
- a14, a23: aperture
- t13, t15, t24: trench
- 2DEG: two-dimensional electron gas
- The best modes for carrying out the invention will be explained below with reference to the drawings. It is noted that the embodiments described below should not be construed to limit the invention. Still more, each drawing merely schematically shows shapes, sizes and positional relationships of parts to a degree that allows one to understand the contents of the invention and accordingly, the invention is not limited only to the shapes, sizes and positional relationships illustrated in each drawing. Still more, part of hatching of a cross-section is omitted in each drawing to clearly show the structure. Further, numerical values described later are merely suitable examples of the invention, so that the invention is not limited to such exemplified numerical values.
- A MIS-
type HEMT 1 as a semiconductor device using a GaN semiconductor material of a first embodiment of the invention will be explained in detail below with reference to the drawings. -
FIG. 1 is a section view showing a schematic structure of theMIS type HEMT 1 of the first embodiment. It is noted thatFIG. 1 shows a cross-sectional structure when the MIS-type HEMT 1 is cut along a plane along a gate length direction (or referred to also as a channel length direction) and vertically to a supportingsubstrate 10. - As shown in
FIG. 1 , the MIS-type HEMT 1 has the supportingsubstrate 10, acarrier traveling layer 12 formed on the supportingsubstrate 10, abuffer layer 11 disposed between the supportingsubstrate 10 and thecarrier traveling layer 12, acarrier supplying layer 13 formed on thecarrier traveling layer 12, source and drainelectrodes carrier supplying layer 13, apassivation film 14 covering the source and drainelectrodes electrodes gate insulating film 15 covering an upper surface of thepassivation film 14 and an inner surface of the aperture a14 and agate electrode 21 formed at least on a bottom of a trench t15 formed by a surface of thegate insulating film 15 within the aperture a14. The MIS-type HEMT 1 also has aninterlayer insulating film 16 formed so as to cover thegate electrode 21 on thegate insulating film 15 and a field plate (FP)electrode 23 that electrically leads out thesource electrode 22 s on theinterlayer insulating film 16. - In this structure, a silicon (111) substrate may be used for the supporting
substrate 10. However, the invention is not limited to the silicon substrate and may use any substrate as long as the substrate allows the carrier traveling layer 12 (or the buffer layer 11) to be crystallized thereon, such as a sapphire substrate, a silicon carbonate (SiC) substrate, a magnesium oxide (MgO) substrate and a zinc oxide (ZnO) substrate for example. - A so-called undoped GaN layer containing no impurity as a dopant for example may be used for the
carrier traveling layer 12. However, the invention is not limited to that and may use any layer as long as it is made of a group-III nitride semiconductor whose band gap energy is smaller than that of thecarrier supplying layer 13 described later, such as AlGaN, InGaN and others for example. - A so-called undoped AlGaN layer containing no impurity as a dopant for example may be used for the
carrier supplying layer 13. However, the invention is not limited to that and thecarrier supplying layer 13 may be modified variously corresponding to a combination with thecarrier traveling layer 12 described above, such as AlGaN, BAlGaN and InBAlN containing n-type impurities as the dopant. - It becomes possible to form a hetero junction interface by junctioning the
carrier supplying layer 13 made of the semiconductor whose band gap energy is greater than that of thecarrier traveling layer 12 on the upper surface of thecarrier traveling layer 12 as described above. As a result, two-dimensional electron gas 2DEG is generated in thecarrier traveling layer 12 around the hetero junction interface as shown inFIG. 1 . The MIS-type HEMT 1 of the present embodiment can use the two-dimensional electron gas 2DEG as carriers, so that it can realize low-on resistance as compared to a FET and the like for example. - The
buffer layer 11 assures adhesion between the supportingsubstrate 10 and thecarrier traveling layer 12. An aluminum nitride (AlN) film and the like may be used for thebuffer layer 11. However, the invention is not limited to that and its component and layer structure may be appropriately modified depending on the materials used for the supportingsubstrate 10 and thecarrier traveling layer 12, such as a laminate film in which MN thin films and GaN thin films are alternately formed for example. - The source and drain
electrodes carrier supplying layer 13 are disposed by keeping a certain distance on thecarrier supplying layer 13 or on a low-resistance layer contacting with thecarrier traveling layer 12. Preferably, the source and drainelectrodes carrier supplying layer 13. It is possible to reduce resistance between the source and the drain of the MIS-type HEMT 1 and to reduce the on resistance further by using the ohmically contactable conductors. There exists an alloy of titanium (Ti), aluminum (Al) and silicon (Si) as such an electrode material. However, the invention is not limited to this alloy or to other ohmically contactable metals and may use any material as long as the material is a conductor material whose resistance formed at a junction interface with thecarrier supplying layer 13 is fully small. It is also possible to form a tungsten (W) film for example over the source and drainelectrodes - The
passivation film 14 is formed on thecarrier supplying layer 13 so as to cover the source and drainelectrodes passivation film 14 may be formed by using silicon oxide (SiO2) for example. However, the invention is not limited to that and thepassivation film 14 may be formed by using various insulating materials such as silicon nitride (SiN) and high dielectric materials such as gallium oxide (Ga2O3), hafnium oxide (HfO2), hafnium silicide oxide nitride (HfSiON), alumina (Al2O3) and zirconium oxide (ZrO) for example. It is preferable to form thepassivation film 14 by a SiN film whose refractive index is around 2.0 to 2.2 for example because it brings about an effect of reducing the current collapse in the semiconductor layers (thecarrier traveling layer 12 and the carrier supplying layer 13) under thepassivation film 14. - The aperture a14 that exposes the
carrier supplying layer 13 as described above is formed at part of the passivation film 14 (first insulating film) positioned between the source and drainelectrodes - The
gate insulating film 15 is formed so as to cover at least the upper surface of thecarrier supplying layer 13 exposed by the aperture a14 of thepassivation film 14. It is noted that thegate insulating film 15 may extend over the side surfaces of the aperture a14 and the upper surface of thepassivation film 14 as shown inFIG. 1 . It is preferable to form thegate insulating film 15 by SiN having a relatively high refractive index of around 2.0 to 2.2 for example. It becomes possible to realize a lower on resistance because it is possible to suppress the reduction of the drain current caused by the current collapse by forming at least the bottom of the trench t15 formed in the insulating films (14, 15) on thecarrier supplying layer 13 by thegate insulating film 15 formed of SiN whose refractive index is around 2.0 to 2.2. However, the invention is not limited to that and may form thegate insulating film 15 by using various insulating materials such as SiN whose refractive index is not around 2.0 to 2.2, SiO2 and the high dielectric materials as described above for example. - The trench t15 is formed by a surface of the
gate insulating film 15 within an aperture a15 by forming thegate insulating film 15 within the aperture a14 of thepassivation film 14. This trench t15 has the inverted trapezoidal shape whose cross-section is widely opened upward such that the angle formed between the both sides and the bottom is 90 degrees or more as described above. It becomes possible to reduce the concentration of electric field that is otherwise generated at a corner formed in thegate electrode 21 by a corner of the trench t15 while suppressing the device from being enlarged by thegate electrode 21 formed from the bottom of the trench t15 toward thedrain electrode 22 d by forming the trench t15 as described above. As a result, it becomes possible to suppress a damage of the element otherwise caused by a dielectric breakdown and to improve its withstanding characteristic. It is noted that a more preferable shape of the trench t15 is a shape having an angle (tapered angle), formed by the respective side surfaces of the trench t15 and the upper surface of thepassivation film 14, of around 150 degrees. However, the invention is not limited to such a degree and may be modified variously as long as the angle permits to fully reduce the concentration of electric field generated at the corner formed in thegate electrode 21 by the trench t15 as described later. That is, it will do if the tapered angle formed between the side surfaces and the bottom of the trench t15 is greater than 90 degrees and specifically it is desirable to be 135 degrees or more. - The
gate electrode 21 is formed on thegate insulating film 15 within the aperture a14 of thepassivation film 14. Thus, the MIS-type HEMT 1 of the present embodiment has the so-called MIS structure in which the gate insulating film 15 (I) is disposed on the semiconductor layer (S) composed of thecarrier traveling layer 12 and thecarrier supplying layer 13 and the gate electrode 21 (M) is disposed further on the gate insulating film 15 (I). Because this structure permits to reduce the influence of the current collapse and the gate leak current, it becomes possible to realize the enhanced withstanding characteristic and the reduction of the on resistance. Still more, because the tapered angle of the trench t15 is larger than 90 degrees as described above, the concentration of electric field caused at the corner formed in thegate electrode 21 is reduced. - It is preferable to form the
gate electrode 21 by using conductors whose electrical conductivity is relatively large, such as titanium (Ti), platinum (Pt) and gold (Au). Thus, a conductor film having a multi-layered structure in which a Ti film, a Pt film, an Au film and a Ti film are superimposed one after another is used in the present embodiment. - The
gate electrode 21 includes a field plate (FP)portion 21 a formed on thegate insulating film 15 from the inside of the aperture a14 toward thedrain electrode 22 d. It becomes possible to reduce the influence of the current collapse and to realize a greater drain current by providing theFP portion 21 a because an electric field caused by driving voltage may be generated under theFP portion 21 a. - The
interlayer insulating film 16 for example covers thegate insulating film 15 on which thegate electrode 21 is formed. Theinterlayer insulating film 16 is a layer for electrically separating the semiconductor element (the HEMT in the present embodiment) formed on the semiconductor layer composed of thecarrier traveling layer 12 and thecarrier supplying layer 13 from an upper element, wires and the like. Thisinterlayer insulating film 16 may be formed of SiO2 for example. However, the invention is not limited to that and may form theinterlayer insulating film 16 by using various insulating materials such as SiN for example. - The MIS-
type HEMT 1 of the present embodiment has theFP electrode 23 for leading out thesource electrode 22 s on thecarrier supplying layer 13 above theinterlayer insulating film 16. TheFP electrode 23 is formed of acontact portion 23 b that penetrates through theinterlayer insulating film 16, thegate insulating film 15 and thepassivation film 14 and a field plate (FP)portion 23 a formed on theinterlayer insulating film 16. At least a part of theFP portion 23 a extends above thegate electrode 21. Thereby, it becomes possible to relax a difference of potential generated between the gate and the source and to enhance the withstanding characteristic as a result even when a relatively large current such as a surge current flows into the side of thesource electrode 22 s. It is noted that theFP electrode 23 may be formed by using a metal or an alloy such as Al. However, the invention is not limited to that and may form theFP electrode 23 by using various conductive materials. - As described above, the MIS-
type HEMT 1 of the present embodiment has the insulating films formed of the passivation film 14 (corresponding to the first insulating film for example) and the gate insulating film 15 (corresponding to the second insulating film for example) on thecarrier supplying layer 13. Still more, the inverted trapezoidal trench t15 having the cross-section whose upper opening is wider than the bottom surface is formed in the region of the insulating films interposed between the source and drainelectrodes gate electrode 21 is formed from the bottom of the trench t15 to the insulating film on the side of thedrain electrode 22 d. Having such a structure, the MIS-type HEMT 1 of the present embodiment can enhance the withstanding characteristic further and reduce the on resistance further because it is possible to reduce the current collapse and the gate leak current by the MIS structure and to reduce the current collapse further by the gate field plate structure in the semiconductor device having the HEMT structure that is capable of realizing excellent high temperature operating characteristics and a large driving current. Still more, because the tapered angle of the side surfaces of the trench t15 is 90 degrees or more, it is possible to reduce the concentration of electric field otherwise generated at the corner of thegate electrode 21. As a result, it becomes possible to suppress the damage of the element otherwise caused by the dielectric breakdown and to enhance the withstanding characteristics of the element. - Next, a method for fabricating the MIS-
type HEMT 1 of the present embodiment will be explained in detail with reference to the drawings.FIGS. 2A through 3C are process diagrams showing the method for fabricating the MIS-type HEMT 1 of the present embodiment. It is noted thatFIGS. 2A through 3C show cross-sections corresponding toFIG. 1 . - According to the method, the supporting
substrate 10, i.e., the silicon (111) substrate, is introduced into a MOCVD (Metal Organic Chemical Vapor Deposition) apparatus at first and then the MOCVD apparatus is vacuumed by a turbo pump in this state to depressurize a chamber of the apparatus around to 1×10−6 hPa or less. In succession, ammonia is introduced, the pressure within the chamber of the MOCVD apparatus is boosted around to 100 hPa and substrate temperature is increased up to 1,050 C. After stabilizing the substrate temperature, trimethyl aluminum (TMA) and ammonia, i.e., base materials, are introduced on the upper surface of the supportingsubstrate 10 while rotating the supportingsubstrate 10 at 900 rpm. At this time, TMA is introduced with a flow rate of 10 cm3/min and ammonia is introduced with a flow rate of 12 liters/min for example. A growth time may be around four minutes for example. Thereby, an aluminum nitride film (AlN) around 50 nm thick for example is formed on the supportingsubstrate 10. Next, a GaN layer around 20 nm thick for example is formed by using the MOCVD apparatus in the same manner and an AlN layer around 5 nm thick for example is formed on the GaN layer to form a laminate film (hereinafter referred to as an AlN/GaN laminate film) formed of the GaN and AlN layers. The laminate film is formed on the AlN layer formed as described above. Thebuffer layer 11 whose total thickness is around 1,550 nm for example is formed by superimposing the AlN/GaN laminate films by about 60 layers. - Next, trimethyl gallium (TMG), i.e., a base material, is introduced with a flow rate of 300 cm3/min for example when the substrate temperature is stabilized at 1,050 C while introducing ammonia with a flow rate of 12 liters/min for example within the same chamber. A growth time at this time may be 2,000 seconds for example. Thereby, the
carrier traveling layer 12 formed of the undoped GaN layer of around 3,000 nm thick for example is formed on thebuffer layer 11. - Next, trimethyl aluminum (TA), trimethyl gallium (TMG) and ammonia are introduced on the upper surface of the
carrier traveling layer 12 with flow rates of 50 cm3/min, 100 cm3/min and 12 liters/min, respectively, while keeping the abovementioned substrate temperature. Thereby, thecarrier supplying layer 13 composed of undoped Al0.25Ga0.75N of around 20 nm thick is formed on thecarrier traveling layer 12. A growth time at this time may be around 40 seconds for example. - Through the processes described above, the
buffer layer 11, thecarrier traveling layer 12 and thecarrier supplying layer 13 are grown sequentially on the supportingsubstrate 10 as shown inFIG. 2A . - Next, elements of an active region including the
carrier supplying layer 13 and thecarrier traveling layer 12 are separated by etching the supportingsubstrate 10 from the surface of thecarrier supplying layer 13 by means of photolithography for example. It is noted that it is possible to apply dry etching using chlorine gas for example in etching thecarrier supplying layer 13, thecarrier traveling layer 12, thebuffer layer 11 and the supportingsubstrate 10. Preferably, a trench for separating the elements formed in this process reaches at least to the upper layer of the supportingsubstrate 10. - Next, the source and drain
electrodes carrier supplying layer 13 are formed on thecarrier supplying layer 13 on which the elements are separated by using a lift-off method for example. A silicon oxide film is used for a sacrifice layer used in the lift-off for example and a hydrofluoric acid aqueous solution (hereinafter referred to as buffered hydrofluoric acid) whose pH is modified by ammonia and the like for example is used to remove the sacrifice layer. An alloy containing Ti, Al and Si for example is used for the electrode material. A resistance value on the upper surface of the alloy film is reduced by evaporating W on the alloy film. It is noted that preferably the lift-off of the unnecessary alloy film by the removal of the sacrifice layer is carried out after evaporating W for example because it becomes possible to omit a process of removing the unnecessary W film. - Next, the
passivation film 14 whose thickness is around 300 nm and that covers the source and drainelectrodes carrier supplying layer 13 as shown inFIG. 2B by forming SiO2 on thecarrier supplying layer 13 by using a PCVD (Plasma CVD) method for example (a first insulating film forming process). Although the thickness of thepassivation film 14 is 300 nm here, it may be in a range from 100 nm to 500 nm. - Next, the aperture a14 that exposes the
carrier supplying layer 13 is formed in the region where thegate electrode 21 is to be formed as shown inFIG. 2C by patterning thepassivation film 14 by a photolithographic method for example (aperture forming process). It is noted that it is preferable to apply wet etching using the buffered hydrofluoric acid as described above for example in etching thepassivation film 14. A silicon oxide film, a photosensitive resin film or the like may be used for example for a mask film R1 at this time. Because the wet etching using the buffered hydrofluoric acid allows isotropic etching to be carried out, it is possible to etch the aperture a14 so that its tapered angle is smaller than 90 degrees. It is noted that pH of the buffered hydrofluoric acid used in the wet etching is modified so that the tapered angle formed between a horizontal part and a tapered part of the aperture becomes around 150 degrees for example. - Next, the
gate insulating film 15 made of SiN whose thickness is around 50 nm for example and which covers thecarrier supplying layer 13 that is exposed out of the aperture a14 is formed on thepassivation film 14 and within the aperture a14 as shown inFIG. 3A by using the PCVD method for example (second insulating film forming process). Although the thickness of thegate insulating film 15 is 50 nm here, it may be in a range from 20 nm to 80 nm. It is noted that mixed gas of silane (SiH4) gas and nitrogen gas or mixed gas of SiH4 gas, nitrogen gas and ammonia may be used in the PCVD method for forming SiN. It is possible to form thegate insulating film 15 having the refractive index of around 2.0 to 2.2 by arranging so that a flow rate of the nitrogen gas and/or ammonia is adjusted to form SiN in a silicon-rich state. - It is noted that the
passivation film 14, the aperture a14 and thegate insulating film 15 described above are interposed between the source and drainelectrodes carrier supplying layer 13 that is formed on thecarrier traveling layer 12 for example. Then, the processes for forming thepassivation film 14, the aperture a14 and thegate insulating film 15 correspond to the process for forming the insulating films (14 and 15) having the inverted trapezoidal trench t15 whose cross-section of the upper opening is wider than that of the bottom. - Next, the
gate electrode 21 is formed at least on thegate insulating film 15 within the aperture a14 as shown inFIG. 3B by using the lift-off method for example (gate electrode forming process). It is noted that the same materials used in forming thesource electrode gate electrode 21 is formed of the laminate film of the Ti film, Pt film, Au film and Ti film formed by means of evaporation in the present embodiment. Still more, thegate electrode 21 is formed so as to include theFP portion 21 a that extends from thegate insulating film 15 within the aperture a14 to that on thepassivation film 14 on the side of thedrain electrode 22 d. - Next, the
interlayer insulating film 16 that covers thegate electrode 21 is formed on thegate insulating film 15 by depositing SiO2 by using a sputtering method for example. It is noted that the upper surface of theinterlayer insulating film 16 may be flattened by means of a CMP (Chemical and Mechanical Polishing) for example. - Next, the aperture a23 that exposes the upper surface of the
source electrode 22 s is formed as shown inFIG. 3C by sequentially etching theinterlayer insulating film 16, thegate insulating film 15 and thepassivation film 14 by using a photolithographic method using a photo-resist R2 for example. It is noted that it is preferable to use anisotropic dry etching using fluorine gas for example in etching theinterlayer insulating film 16, thegate insulating film 15 and thepassivation film 14. - Next, the
FP electrode 23 that electrically leads out thesource electrode 22 s above theinterlayer insulating film 16 is formed within the aperture a23 and on theinterlayer insulating film 16 by using a lift-off method for example. TheFP electrode 23 includes thecontact portion 23 b within the aperture a23 and theFP portion 23 a whose part extends at least above thegate electrode 21 as described above. Al for example may be used as a material of this electrode. The MIS-type HEMT 1 shown inFIG. 1 is formed through the processes described above. It is noted that the sequence for forming the respective layers of the invention is not limited to the sequence described above and it is needless to say that it may be appropriately changed. - As described above, the MIS-
type HEMT 1 of the present embodiment has the structure in which thegate insulating film 15 is disposed under thegate electrode 21. It allows the influence caused by the current collapse to be reduced in the present embodiment as compared to the HEMT structured by the conventional schottky electrode. - Still more, the MIS-
type HEMT 1 of the present embodiment has the structure in which the part (theFP portion 21 a) of thegate electrode 21 extends toward thedrain electrode 22 d, so that the influence caused by the current collapse may be reduced even more. - For instance, a result shows that while on resistance increases due to the influence of the current collapse and others by about 200 V in the HEMT structured by the conventional schottky electrode, on resistance does not increase until about 800 V in the HEMT having the MIS structure and the gate field plate structure of the present embodiment (the MIS type HEMT 1).
- Still more, the MIS-
type HEMT 1 of the present embodiment has the structure (MIS structure) in which thegate electrode 21 does not directly contact with thecarrier supplying layer 13, i.e., the semiconductor layer, so that it is possible to reduce the gate leak current. For instance, the gate leak current could be reduced by around triple digits in the MIS-type HEMT 1 of the present embodiment as compared to the HEMT structured by the conventional schottky electrode. As a result, it becomes possible to realize the remarkably improved withstanding characteristic as compared to that of the conventional HEMT. - As described above, according to the present embodiment, it is possible to reduce the influence of the current collapse and the gate leak current by the MIS structure and to reduce the current collapse further by the gate field plate structure in the source electrode having the HEMT structure that is capable of realizing the excellent high temperature operating characteristics and the large driving current, so that the semiconductor device whose withstanding characteristic is enhanced further and whose on resistance is reduced further may be realized.
-
FIG. 4 shows a MIS-type HEMT 1A as a first modified example of the MIS-type HEMT 1 of the present embodiment. As it is apparent whenFIG. 4 is compared withFIG. 1 , the MIS-type HEMT 1 of the present embodiment is different from the MIS-type HEMT 1A of the modified example in that a sequence for forming thepassivation film 14 and thegate insulating film 15 is switched. That is, thegate insulating film 15 is formed on thecarrier supplying layer 13 on which the source and drainelectrodes passivation film 14 is formed on the gate insulating film 15 (second insulating film forming process) and the aperture a14 (corresponds to the trench t15) that exposes thegate insulating film 15 is formed in the region where thegate electrode 21 is to be formed by patterning the passivation film 14 (aperture forming process). - While the process of forming the
passivation film 14 has been the first insulating film forming process and the process of forming thegate insulating film 15 is the second insulating film forming process in the first embodiment, the process of forming thegate insulating film 15 is the first insulating film forming process and the process of forming thepassivation film 14 is the second insulating film forming process in this modified example due to the difference of the structures of the semiconductor devices inFIG. 1 andFIG. 4 . - Note that it is preferable to etch the
passivation film 14 by adopting a condition that permits a fully large selectivity with respect to thegate insulating film 15 in forming the aperture a14. That is, when thegate insulating film 15 is a silicon-rich SiN film and thepassivation film 14 is a SiO2 film for example, it is possible to etch thepassivation film 14 while keeping the enough selectivity with respect to thegate insulating film 15 by wet etching using a fluorite aqueous solution as an etchant. - Even the MIS-
type HEMT 1A having the modified structure as described above may have the same effect with the MIS-type HEMT 1 shown inFIG. 1 . -
FIG. 5 shows a MIS-type HEMT 1B as a second modified example of the MIS-type HEMT 1 of the present embodiment. As it is apparent whenFIG. 5 is compared withFIG. 1 , the MIS-type HEMT 1 of the present embodiment is different from the MIS-type HEMT 1B of the modified example in that the multi-layer insulating film composed of thepassivation film 14 and thegate insulating film 15 is replaced with a single insulatingfilm 24. - The insulating
film 24 is formed by using the same material with thegate insulating film 15 for example. A trench t24 that corresponds to the trench t15 in the MIS-type HEMT 1 is formed in the insulatingfilm 24. This trench t24 may be formed by means of wet etching whose etchant concentration and etching time are controlled. - Even the MIS-
type HEMT 1B having the modified structure as described above may have the same effect with the MIS-type HEMT 1 shown inFIG. 1 . - Next, a MIS-
type HEMT 2 as a semiconductor device using the GaN semiconductor material of a second embodiment of the invention will be explained in detail with reference to the drawings. -
FIG. 6 is a section view showing a schematic structure of the MIS-type HEMT 2 of the second embodiment. It is noted thatFIG. 6 shows a cross-sectional structure when the MIS-type HEMT 2 is cut along a plane along a gate length direction and vertically to the supportingsubstrate 10. - As it is apparent when
FIG. 6 is compared withFIG. 1 , the MIS-type HEMT 2 of the second embodiment has a structure in which a trench t13 that continues to the aperture a14 of thepassivation film 14 is formed at an upper part of the verycarrier traveling layer 12. That is, the second embodiment has the structure in which the trench t15 in the first embodiment reaches to the upper part of the verycarrier traveling layer 12. Thus, the MIS-type HEMT 2 of the second embodiment has a so-called gate recess structure in which the gate having the MIS structure is recessed by the trench t13. - Because the MIS-
type HEMT 2 of the second embodiment has the so-called gate recess structure in which thegate insulating film 15 and thegate electrode 21 are formed in the trench t15 (the trench composed of the aperture a14 and the trench t13 formed at the upper part of the carrier traveling layer 12) that penetrates through thecarrier supplying layer 13 and reaches to the upper layer part of thecarrier traveling layer 12, a normally-off-type element may be structured. - It is noted that the other structures of the second embodiment are the same with those of the MIS-
type HEMT 1 of the first embodiment, so that its detailed explanation will be omitted here. - Next, a method for fabricating the MIS-
type HEMT 2 of the second embodiment will be explained in detail. Thebuffer layer 11, thecarrier traveling layer 12 and thecarrier supplying layer 13 are formed sequentially on the supportingsubstrate 10 by using the same processes with those explained in the first embodiment of the invention (seeFIG. 2A ). - Next, the trench t13 for recessing the gate is formed by etching the
carrier supplying layer 13 and the upper layer part of thecarrier traveling layer 12 by means of photolithography for example (trench forming process). Thereby, the trench t13 (second trench) that reaches to the upper layer part of thecarrier traveling layer 12 is formed under the aperture a14 formed in the process (aperture forming process) explained by usingFIG. 2C in the first embodiment of the invention. It is noted that dry etching using chlorine gas for example may be used in etching thecarrier supplying layer 13. At this time, the trench t13 is formed so that its cross-section is inverted trapezoidal in order to continue a side surface of the trench t13 with a side surface of the aperture a14 of thepassivation film 14 that is formed in the later process as much as possible, i.e., in order to create no step on the side surface of the trench t15 (first trench) composed of the aperture a14 and the trench t13 (second trench) formed on the upper layer part of thecarrier traveling layer 12. - When the trench t13 is formed through the
carrier supplying layer 13 as described above, the source and drainelectrodes passivation film 14 having the aperture a14, thegate insulating film 15, thegate electrode 21, theinterlayer insulating film 16 and theFP electrode 23 may be formed sequentially in this fabrication method by using the same processes with those explained in the first embodiment by usingFIGS. 2C through 3C . Thereby, the MIS-type HEMT 2 shown inFIG. 6 is fabricated. It is noted that the sequence for forming the respective layers is not limited to the sequence described above and it is needless to say that the sequence may be appropriately changed. - Having the structure as described above, the MIS-
type HEMT 2 of the second embodiment can bring about the same effect with the MIS-type HEMT 1 of the first embodiment. Still more, because the MIS-type HEMT 2 of the second embodiment has the gate recess structure, it becomes possible to enhance an electric field formed in the semiconductor layers (12 and 13) under thegate electrode 21. As a result, it becomes possible to increase a concentration of carriers under thegate electrode 21 and to reduce the on resistance during operation further. - It is obvious from the above description that the embodiments described above are merely exemplary cases for carrying out the invention, that the invention is not limited to those embodiments and that the invention may be modified variously corresponding to specifications and others within a scope of the invention.
- As described above, according to the invention, the semiconductor device having the HEMT structure in which the carrier traveling layer and the carrier supplying layer are laminated has the so-called MIS structure interposing the gate insulating film under the gate electrode, so that the current collapse and the gate leak current may be reduced by the MIS structure in the semiconductor device having the HEMT that can realize the excellent high temperature operating characteristics and the large driving current due to the low on resistance. Further, because the semiconductor device of the invention has the so-called gate field plate structure in which the gate electrode extends toward the drain electrode, it becomes possible to reduce the current collapse further and to reduce the on resistance further. Still more, because the semiconductor device of the invention has the trench (first trench) having the inverted trapezoidal shape whose cross-section is widened upward, it is possible to reduce the concentration of electric field generated at the corner of the
gate electrode 21. As a result, it becomes possible to suppress the damage of the element otherwise caused by the dielectric breakdown and to enhance the withstanding characteristics of the element further. Still more, the invention permits to realize the method for fabricating the semiconductor device that brings about the effects described above.
Claims (7)
1. A semiconductor device, comprising:
a carrier traveling layer made of a group-III nitride semiconductor;
a carrier supplying layer formed on the carrier traveling layer and made of a group-III nitride semiconductor whose band gap energy is greater than that of the carrier traveling layer;
source and drain electrodes that ohmically contact with the carrier supplying layer;
an insulating film formed on the carrier supplying layer; and
a gate electrode formed on the insulating film,
wherein the insulating film includes a first trench formed in a region interposed between the source and the drain electrodes,
the first trench has a shape in which an upper opening is wider than a bottom thereof, and
the gate electrode is formed at least from the bottom of the first trench onto the insulating film on the side of the drain electrode.
2. The semiconductor device according to claim 1 , wherein the insulating film includes a first insulating film formed on the carrier supplying layer and having an aperture formed between the source and drain electrodes and a second insulating film that covers at least an upper surface of the carrier supplying layer exposed by the aperture, and
the bottom of the first trench is fanned at least by a surface of the second insulating film formed within the aperture,
3. The semiconductor device according to claim 1 , wherein an angle formed between the respective sides of the first trench and the bottom thereof is 90 degrees or more.
4. The semiconductor device according to claim 1 , wherein the insulating film at least at the bottom or the first trench is a nitride film.
5. The semiconductor device according to claim 1 , further comprising:
an interlayer film formed on the insulating film; and
an electrode that contacts with the source electrode and whose part extends on the interlayer insulating film above the gate electrode.
6. The semiconductor device according to claim 1 , wherein the first trench reaches to the inside of the carrier traveling layer, and the carrier traveling layer has a second trench formed on an upper side of the carrier traveling layer itself and the first trench includes the second trench under the first trench itself.
7. The semiconductor device according to claim 1 , wherein the shape of the first trench in cross-section is inverted trapezoid.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US13/225,299 US20110316048A1 (en) | 2008-11-13 | 2011-09-02 | Semiconductor device and method for fabricating the same |
Applications Claiming Priority (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2008291475A JP2010118556A (en) | 2008-11-13 | 2008-11-13 | Semiconductor device and its manufacturing method |
JP2008-291475 | 2008-11-13 | ||
US12/580,015 US8035128B2 (en) | 2008-11-13 | 2009-10-15 | Semiconductor device and method for fabricating the same |
US13/225,299 US20110316048A1 (en) | 2008-11-13 | 2011-09-02 | Semiconductor device and method for fabricating the same |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US12/580,015 Continuation US8035128B2 (en) | 2008-11-13 | 2009-10-15 | Semiconductor device and method for fabricating the same |
Publications (1)
Publication Number | Publication Date |
---|---|
US20110316048A1 true US20110316048A1 (en) | 2011-12-29 |
Family
ID=42164399
Family Applications (3)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US12/580,015 Active 2030-02-27 US8035128B2 (en) | 2008-11-13 | 2009-10-15 | Semiconductor device and method for fabricating the same |
US13/225,299 Abandoned US20110316048A1 (en) | 2008-11-13 | 2011-09-02 | Semiconductor device and method for fabricating the same |
US13/225,314 Abandoned US20110318913A1 (en) | 2008-11-13 | 2011-09-02 | Semiconductor device and method for fabricating the same |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US12/580,015 Active 2030-02-27 US8035128B2 (en) | 2008-11-13 | 2009-10-15 | Semiconductor device and method for fabricating the same |
Family Applications After (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US13/225,314 Abandoned US20110318913A1 (en) | 2008-11-13 | 2011-09-02 | Semiconductor device and method for fabricating the same |
Country Status (2)
Country | Link |
---|---|
US (3) | US8035128B2 (en) |
JP (1) | JP2010118556A (en) |
Cited By (19)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20070051979A1 (en) * | 2005-09-02 | 2007-03-08 | The Furukawa Electric Co, Ltd. | Semiconductor device |
US20100308373A1 (en) * | 2009-06-09 | 2010-12-09 | Tetsuzo Nagahisa | Field-effect transistor |
CN103663344A (en) * | 2012-09-12 | 2014-03-26 | 快捷半导体(苏州)有限公司 | Improved through silicon via including multi-material fill |
US20140353720A1 (en) * | 2013-06-03 | 2014-12-04 | Renesas Electronics Corporation | Semiconductor device and method of manufacturing semiconductor device |
US9202906B2 (en) | 2013-03-14 | 2015-12-01 | Northrop Grumman Systems Corporation | Superlattice crenelated gate field effect transistor |
US9278845B2 (en) | 2010-09-18 | 2016-03-08 | Fairchild Semiconductor Corporation | MEMS multi-axis gyroscope Z-axis electrode structure |
US9278846B2 (en) | 2010-09-18 | 2016-03-08 | Fairchild Semiconductor Corporation | Micromachined monolithic 6-axis inertial sensor |
US9352961B2 (en) | 2010-09-18 | 2016-05-31 | Fairchild Semiconductor Corporation | Flexure bearing to reduce quadrature for resonating micromachined devices |
US9368359B2 (en) | 2012-07-10 | 2016-06-14 | Fujitsu Limited | Method of manufacturing compound semiconductor device |
US9444404B2 (en) | 2012-04-05 | 2016-09-13 | Fairchild Semiconductor Corporation | MEMS device front-end charge amplifier |
US9488693B2 (en) | 2012-04-04 | 2016-11-08 | Fairchild Semiconductor Corporation | Self test of MEMS accelerometer with ASICS integrated capacitors |
US9586813B2 (en) | 2010-09-18 | 2017-03-07 | Fairchild Semiconductor Corporation | Multi-die MEMS package |
US9618361B2 (en) | 2012-04-05 | 2017-04-11 | Fairchild Semiconductor Corporation | MEMS device automatic-gain control loop for mechanical amplitude drive |
US9625272B2 (en) | 2012-04-12 | 2017-04-18 | Fairchild Semiconductor Corporation | MEMS quadrature cancellation and signal demodulation |
US9856132B2 (en) | 2010-09-18 | 2018-01-02 | Fairchild Semiconductor Corporation | Sealed packaging for microelectromechanical systems |
US10050155B2 (en) | 2010-09-18 | 2018-08-14 | Fairchild Semiconductor Corporation | Micromachined monolithic 3-axis gyroscope with single drive |
US10060757B2 (en) | 2012-04-05 | 2018-08-28 | Fairchild Semiconductor Corporation | MEMS device quadrature shift cancellation |
US10065851B2 (en) | 2010-09-20 | 2018-09-04 | Fairchild Semiconductor Corporation | Microelectromechanical pressure sensor including reference capacitor |
US20220376097A1 (en) * | 2020-12-02 | 2022-11-24 | Innoscience (suzhou) Semiconductor Co., Ltd. | Semiconductor device structures and methods of manufacturing the same |
Families Citing this family (57)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2010118556A (en) * | 2008-11-13 | 2010-05-27 | Furukawa Electric Co Ltd:The | Semiconductor device and its manufacturing method |
JP5653607B2 (en) * | 2008-11-26 | 2015-01-14 | 古河電気工業株式会社 | GaN-based field effect transistor and manufacturing method thereof |
US20110227082A1 (en) * | 2010-03-19 | 2011-09-22 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device |
CN105789321B (en) | 2010-03-26 | 2019-08-20 | 株式会社半导体能源研究所 | The manufacturing method of semiconductor device |
JP5731244B2 (en) * | 2010-03-26 | 2015-06-10 | 株式会社半導体エネルギー研究所 | Method for manufacturing semiconductor device |
WO2011118741A1 (en) | 2010-03-26 | 2011-09-29 | Semiconductor Energy Laboratory Co., Ltd. | Method for manufacturing semiconductor device |
JP5638846B2 (en) * | 2010-06-14 | 2014-12-10 | 古河電気工業株式会社 | Field effect transistor |
KR101652403B1 (en) * | 2010-08-13 | 2016-08-31 | 삼성전자주식회사 | Power electronic device and manufacturing method of the same |
JP2012109366A (en) * | 2010-11-17 | 2012-06-07 | Sharp Corp | Nitride semiconductor device |
JP5724339B2 (en) * | 2010-12-03 | 2015-05-27 | 富士通株式会社 | Compound semiconductor device and manufacturing method thereof |
KR20120120825A (en) * | 2011-04-25 | 2012-11-02 | 삼성전기주식회사 | Nitride semiconductor device and manufacturing method thereof |
KR20120120828A (en) * | 2011-04-25 | 2012-11-02 | 삼성전기주식회사 | Nitride semiconductor device and manufacturing method thereof |
JP2013048212A (en) * | 2011-07-28 | 2013-03-07 | Sony Corp | Semiconductor device and semiconductor device manufacturing method |
US9112048B2 (en) | 2011-08-17 | 2015-08-18 | Ramgoss Inc. | Vertical field effect transistor on oxide semiconductor substrate |
US9111904B2 (en) * | 2011-11-29 | 2015-08-18 | Taiwan Semiconductor Manufacturing Company, Ltd. | Substrate breakdown voltage improvement for group III-nitride on a silicon substrate |
US10002957B2 (en) * | 2011-12-21 | 2018-06-19 | Power Integrations, Inc. | Shield wrap for a heterostructure field effect transistor |
WO2013109628A1 (en) | 2012-01-17 | 2013-07-25 | Ramgoss, Inc. | Rotated channel semiconductor field effect transistor |
US9000484B2 (en) | 2012-05-23 | 2015-04-07 | Hrl Laboratories, Llc | Non-uniform lateral profile of two-dimensional electron gas charge density in type III nitride HEMT devices using ion implantation through gray scale mask |
US9379195B2 (en) | 2012-05-23 | 2016-06-28 | Hrl Laboratories, Llc | HEMT GaN device with a non-uniform lateral two dimensional electron gas profile and method of manufacturing the same |
US10700201B2 (en) | 2012-05-23 | 2020-06-30 | Hrl Laboratories, Llc | HEMT GaN device with a non-uniform lateral two dimensional electron gas profile and method of manufacturing the same |
US8680536B2 (en) | 2012-05-23 | 2014-03-25 | Hrl Laboratories, Llc | Non-uniform two dimensional electron gas profile in III-Nitride HEMT devices |
US9443941B2 (en) * | 2012-06-04 | 2016-09-13 | Infineon Technologies Austria Ag | Compound semiconductor transistor with self aligned gate |
CN103474335B (en) * | 2012-06-07 | 2016-04-13 | 上海华虹宏力半导体制造有限公司 | The preparation method of small wire wide slot formula power MOS transistor |
JP2014072379A (en) * | 2012-09-28 | 2014-04-21 | Fujitsu Ltd | Compound semiconductor device and manufacturing method of the same |
JP2014078561A (en) * | 2012-10-09 | 2014-05-01 | Rohm Co Ltd | Nitride semiconductor schottky barrier diode |
JP2014168048A (en) * | 2013-02-01 | 2014-09-11 | Sharp Corp | Field effect transistor and method of manufacturing field effect transistor |
JP5940481B2 (en) | 2013-03-22 | 2016-06-29 | 株式会社東芝 | Semiconductor device |
JP6136571B2 (en) * | 2013-05-24 | 2017-05-31 | 富士通株式会社 | Semiconductor device and manufacturing method of semiconductor device |
US9373691B2 (en) * | 2013-08-07 | 2016-06-21 | GlobalFoundries, Inc. | Transistor with bonded gate dielectric |
JP6220188B2 (en) * | 2013-08-15 | 2017-10-25 | ルネサスエレクトロニクス株式会社 | Semiconductor device |
JP6214978B2 (en) * | 2013-09-17 | 2017-10-18 | 株式会社東芝 | Semiconductor device |
JP6240460B2 (en) * | 2013-10-02 | 2017-11-29 | トランスフォーム・ジャパン株式会社 | Field effect type compound semiconductor device and manufacturing method thereof |
US9166006B1 (en) * | 2013-12-08 | 2015-10-20 | Iman Rezanezhad Gatabi | Methods to improve the performance of compound semiconductor devices and field effect transistors |
JP6436342B2 (en) * | 2014-11-12 | 2018-12-12 | サンケン電気株式会社 | Semiconductor device |
JP6935479B2 (en) * | 2015-08-10 | 2021-09-15 | ローム株式会社 | Nitride semiconductor device |
ITUB20155862A1 (en) | 2015-11-24 | 2017-05-24 | St Microelectronics Srl | NORMALLY OFF TYPE TRANSISTOR WITH REDUCED RESISTANCE IN THE STATE ON AND RELATIVE MANUFACTURING METHOD |
JP6669559B2 (en) * | 2016-03-30 | 2020-03-18 | ルネサスエレクトロニクス株式会社 | Semiconductor device and method of manufacturing semiconductor device |
US20170301780A1 (en) * | 2016-04-15 | 2017-10-19 | Macom Technology Solutions Holdings, Inc. | High-voltage gan high electron mobility transistors with reduced leakage current |
US10651317B2 (en) | 2016-04-15 | 2020-05-12 | Macom Technology Solutions Holdings, Inc. | High-voltage lateral GaN-on-silicon Schottky diode |
JP6772579B2 (en) | 2016-06-23 | 2020-10-21 | 富士通株式会社 | Semiconductor devices and methods for manufacturing semiconductor devices |
KR102059690B1 (en) * | 2017-04-20 | 2019-12-26 | 광운대학교 산학협력단 | III-V semiconductor device and method of manufacturing the same |
IT201700064155A1 (en) * | 2017-06-09 | 2018-12-09 | St Microelectronics Srl | HEMT TRANSISTOR WITH HIGH STRESS RESISTANCE IN THE STATE OFF AND RELATIVE MANUFACTURING METHOD |
JP2017208556A (en) * | 2017-06-27 | 2017-11-24 | 株式会社東芝 | Semiconductor device |
WO2019139621A1 (en) * | 2018-01-12 | 2019-07-18 | Intel Corporation | Transistors including first and second semiconductor materials between source and drain regions and methods of manufacturing the same |
US11233047B2 (en) | 2018-01-19 | 2022-01-25 | Macom Technology Solutions Holdings, Inc. | Heterolithic microwave integrated circuits including gallium-nitride devices on highly doped regions of intrinsic silicon |
US10950598B2 (en) | 2018-01-19 | 2021-03-16 | Macom Technology Solutions Holdings, Inc. | Heterolithic microwave integrated circuits including gallium-nitride devices formed on highly doped semiconductor |
US11056483B2 (en) | 2018-01-19 | 2021-07-06 | Macom Technology Solutions Holdings, Inc. | Heterolithic microwave integrated circuits including gallium-nitride devices on intrinsic semiconductor |
JP7208167B2 (en) * | 2018-01-19 | 2023-01-18 | ローム株式会社 | Semiconductor device and its manufacturing method |
US20190363198A1 (en) * | 2018-05-25 | 2019-11-28 | Qualcomm Incorporated | Gallium-nitride-based transcaps for millimeter wave applications |
JP7446727B2 (en) | 2019-07-04 | 2024-03-11 | 株式会社東芝 | semiconductor equipment |
CN112349773A (en) * | 2019-08-07 | 2021-02-09 | 苏州能讯高能半导体有限公司 | Semiconductor device and preparation method thereof |
CN114175272A (en) * | 2019-08-09 | 2022-03-11 | 索尼半导体解决方案公司 | Semiconductor device, semiconductor module, and electronic apparatus |
WO2021195506A1 (en) | 2020-03-26 | 2021-09-30 | Macom Technology Solutions Holdings, Inc. | Microwave integrated circuits including gallium-nitride devices on silicon |
CN111987156A (en) * | 2020-08-31 | 2020-11-24 | 厦门市三安集成电路有限公司 | Epitaxial structure of gallium nitride-based transistor device, preparation method of epitaxial structure and device |
WO2023141749A1 (en) * | 2022-01-25 | 2023-08-03 | Innoscience (suzhou) Semiconductor Co., Ltd. | GaN-BASED SEMICONDUCTOR DEVICE WITH REDUCED LEAKAGE CURRENT AND METHOD FOR MANUFACTURING THE SAME |
WO2024030127A1 (en) * | 2022-08-03 | 2024-02-08 | Vishay Siliconix Llc | P-gan high electron mobility transistor field plating |
CN115763558A (en) * | 2022-11-11 | 2023-03-07 | 英诺赛科(苏州)半导体有限公司 | Semiconductor device and forming method thereof |
Citations (16)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6521961B1 (en) * | 2000-04-28 | 2003-02-18 | Motorola, Inc. | Semiconductor device using a barrier layer between the gate electrode and substrate and method therefor |
US20080124852A1 (en) * | 2005-11-29 | 2008-05-29 | Electronics And Telecommunications Research Institute | Method of forming T- or gamma-shaped electrode |
US20090057720A1 (en) * | 2007-08-29 | 2009-03-05 | Sanken Electric Co., Ltd. | Field-Effect Semiconductor Device, and Method of Fabrication |
US20110018040A1 (en) * | 2009-07-27 | 2011-01-27 | Smith R Peter | Methods of fabricating transistors including self-aligned gate electrodes and source/drain regions |
US20110049526A1 (en) * | 2009-08-28 | 2011-03-03 | Transphorm Inc. | Semiconductor Devices with Field Plates |
US20110057257A1 (en) * | 2009-09-08 | 2011-03-10 | Samsung Electro-Mechanics Co., Ltd. | Semiconductor device and method for manufacturing the same |
US20110089468A1 (en) * | 2008-06-13 | 2011-04-21 | Naiqian Zhang | HEMT Device and a Manufacturing of the HEMT Device |
US20110127604A1 (en) * | 2009-11-30 | 2011-06-02 | Ken Sato | Semiconductor device |
US8035128B2 (en) * | 2008-11-13 | 2011-10-11 | Furukawa Electric Co., Ltd. | Semiconductor device and method for fabricating the same |
US8049252B2 (en) * | 2006-01-17 | 2011-11-01 | Cree, Inc. | Methods of fabricating transistors including dielectrically-supported gate electrodes and related devices |
US20120061727A1 (en) * | 2010-09-14 | 2012-03-15 | Jae-Hoon Lee | Gallium nitride based semiconductor devices and methods of manufacturing the same |
US20120223319A1 (en) * | 2011-03-04 | 2012-09-06 | Transphorm Inc. | Semiconductor diodes with low reverse bias currents |
US20120267640A1 (en) * | 2008-12-10 | 2012-10-25 | Transphorm Inc. | Semiconductor heterostructure diodes |
US20130230951A1 (en) * | 2009-05-26 | 2013-09-05 | Bae Systems Information And Electronics Systems Integration Inc. | Asymmetrically recessed high-power and high-gain ultra-short gate hemt device |
US20130252386A1 (en) * | 2005-07-20 | 2013-09-26 | Cree, Inc. | Methods of fabricating nitride-based transistors with an etch stop layer |
US20130316502A1 (en) * | 2008-04-23 | 2013-11-28 | Transphorm Inc. | Enhancement Mode III-N HEMTs |
Family Cites Families (14)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP3351691B2 (en) * | 1996-09-02 | 2002-12-03 | 株式会社東芝 | Semiconductor device |
JP3439111B2 (en) | 1998-03-09 | 2003-08-25 | 古河電気工業株式会社 | High mobility transistor |
US7104869B2 (en) * | 2001-07-13 | 2006-09-12 | Applied Materials, Inc. | Barrier removal at low polish pressure |
US6649990B2 (en) * | 2002-03-29 | 2003-11-18 | Intel Corporation | Method and apparatus for incorporating a low contrast interface and a high contrast interface into an optical device |
JP2004047621A (en) * | 2002-07-10 | 2004-02-12 | Sony Corp | Semiconductor device and manufacturing method thereof |
US7719054B2 (en) * | 2006-05-31 | 2010-05-18 | Advanced Analogic Technologies, Inc. | High-voltage lateral DMOS device |
US7112860B2 (en) * | 2003-03-03 | 2006-09-26 | Cree, Inc. | Integrated nitride-based acoustic wave devices and methods of fabricating integrated nitride-based acoustic wave devices |
JP4768996B2 (en) * | 2005-02-14 | 2011-09-07 | 富士通株式会社 | Field effect transistor and method of manufacturing the same |
JP4890899B2 (en) * | 2006-03-17 | 2012-03-07 | 日本電信電話株式会社 | Heterostructure field effect transistor using nitride semiconductor |
JP5065616B2 (en) * | 2006-04-21 | 2012-11-07 | 株式会社東芝 | Nitride semiconductor device |
JP2008112868A (en) * | 2006-10-30 | 2008-05-15 | Eudyna Devices Inc | Semiconductor device, and its manufacturing method |
JP2008172055A (en) * | 2007-01-12 | 2008-07-24 | Sharp Corp | Nitride semiconductor device and power conversion device using it |
US7838904B2 (en) * | 2007-01-31 | 2010-11-23 | Panasonic Corporation | Nitride based semiconductor device with concave gate region |
JP2008263140A (en) * | 2007-04-13 | 2008-10-30 | Toshiba Corp | Nitride semiconductor device |
-
2008
- 2008-11-13 JP JP2008291475A patent/JP2010118556A/en active Pending
-
2009
- 2009-10-15 US US12/580,015 patent/US8035128B2/en active Active
-
2011
- 2011-09-02 US US13/225,299 patent/US20110316048A1/en not_active Abandoned
- 2011-09-02 US US13/225,314 patent/US20110318913A1/en not_active Abandoned
Patent Citations (17)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6521961B1 (en) * | 2000-04-28 | 2003-02-18 | Motorola, Inc. | Semiconductor device using a barrier layer between the gate electrode and substrate and method therefor |
US20130252386A1 (en) * | 2005-07-20 | 2013-09-26 | Cree, Inc. | Methods of fabricating nitride-based transistors with an etch stop layer |
US20080124852A1 (en) * | 2005-11-29 | 2008-05-29 | Electronics And Telecommunications Research Institute | Method of forming T- or gamma-shaped electrode |
US8049252B2 (en) * | 2006-01-17 | 2011-11-01 | Cree, Inc. | Methods of fabricating transistors including dielectrically-supported gate electrodes and related devices |
US20090057720A1 (en) * | 2007-08-29 | 2009-03-05 | Sanken Electric Co., Ltd. | Field-Effect Semiconductor Device, and Method of Fabrication |
US20130316502A1 (en) * | 2008-04-23 | 2013-11-28 | Transphorm Inc. | Enhancement Mode III-N HEMTs |
US20110089468A1 (en) * | 2008-06-13 | 2011-04-21 | Naiqian Zhang | HEMT Device and a Manufacturing of the HEMT Device |
US8035128B2 (en) * | 2008-11-13 | 2011-10-11 | Furukawa Electric Co., Ltd. | Semiconductor device and method for fabricating the same |
US20120267640A1 (en) * | 2008-12-10 | 2012-10-25 | Transphorm Inc. | Semiconductor heterostructure diodes |
US20130230951A1 (en) * | 2009-05-26 | 2013-09-05 | Bae Systems Information And Electronics Systems Integration Inc. | Asymmetrically recessed high-power and high-gain ultra-short gate hemt device |
US20110018040A1 (en) * | 2009-07-27 | 2011-01-27 | Smith R Peter | Methods of fabricating transistors including self-aligned gate electrodes and source/drain regions |
US8390000B2 (en) * | 2009-08-28 | 2013-03-05 | Transphorm Inc. | Semiconductor devices with field plates |
US20110049526A1 (en) * | 2009-08-28 | 2011-03-03 | Transphorm Inc. | Semiconductor Devices with Field Plates |
US20110057257A1 (en) * | 2009-09-08 | 2011-03-10 | Samsung Electro-Mechanics Co., Ltd. | Semiconductor device and method for manufacturing the same |
US20110127604A1 (en) * | 2009-11-30 | 2011-06-02 | Ken Sato | Semiconductor device |
US20120061727A1 (en) * | 2010-09-14 | 2012-03-15 | Jae-Hoon Lee | Gallium nitride based semiconductor devices and methods of manufacturing the same |
US20120223319A1 (en) * | 2011-03-04 | 2012-09-06 | Transphorm Inc. | Semiconductor diodes with low reverse bias currents |
Cited By (28)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20070051979A1 (en) * | 2005-09-02 | 2007-03-08 | The Furukawa Electric Co, Ltd. | Semiconductor device |
US8525225B2 (en) * | 2005-09-02 | 2013-09-03 | The Furukawa Electric Co., Ltd. | Semiconductor device |
US20100308373A1 (en) * | 2009-06-09 | 2010-12-09 | Tetsuzo Nagahisa | Field-effect transistor |
US8258544B2 (en) * | 2009-06-09 | 2012-09-04 | Sharp Kabushiki Kaisha | Field-effect transistor |
US10050155B2 (en) | 2010-09-18 | 2018-08-14 | Fairchild Semiconductor Corporation | Micromachined monolithic 3-axis gyroscope with single drive |
US9586813B2 (en) | 2010-09-18 | 2017-03-07 | Fairchild Semiconductor Corporation | Multi-die MEMS package |
US9856132B2 (en) | 2010-09-18 | 2018-01-02 | Fairchild Semiconductor Corporation | Sealed packaging for microelectromechanical systems |
US9278845B2 (en) | 2010-09-18 | 2016-03-08 | Fairchild Semiconductor Corporation | MEMS multi-axis gyroscope Z-axis electrode structure |
US9278846B2 (en) | 2010-09-18 | 2016-03-08 | Fairchild Semiconductor Corporation | Micromachined monolithic 6-axis inertial sensor |
US9352961B2 (en) | 2010-09-18 | 2016-05-31 | Fairchild Semiconductor Corporation | Flexure bearing to reduce quadrature for resonating micromachined devices |
US10065851B2 (en) | 2010-09-20 | 2018-09-04 | Fairchild Semiconductor Corporation | Microelectromechanical pressure sensor including reference capacitor |
US9488693B2 (en) | 2012-04-04 | 2016-11-08 | Fairchild Semiconductor Corporation | Self test of MEMS accelerometer with ASICS integrated capacitors |
US9444404B2 (en) | 2012-04-05 | 2016-09-13 | Fairchild Semiconductor Corporation | MEMS device front-end charge amplifier |
US10060757B2 (en) | 2012-04-05 | 2018-08-28 | Fairchild Semiconductor Corporation | MEMS device quadrature shift cancellation |
US9618361B2 (en) | 2012-04-05 | 2017-04-11 | Fairchild Semiconductor Corporation | MEMS device automatic-gain control loop for mechanical amplitude drive |
US9625272B2 (en) | 2012-04-12 | 2017-04-18 | Fairchild Semiconductor Corporation | MEMS quadrature cancellation and signal demodulation |
US9368359B2 (en) | 2012-07-10 | 2016-06-14 | Fujitsu Limited | Method of manufacturing compound semiconductor device |
US9425328B2 (en) | 2012-09-12 | 2016-08-23 | Fairchild Semiconductor Corporation | Through silicon via including multi-material fill |
CN103663344A (en) * | 2012-09-12 | 2014-03-26 | 快捷半导体(苏州)有限公司 | Improved through silicon via including multi-material fill |
US9802814B2 (en) | 2012-09-12 | 2017-10-31 | Fairchild Semiconductor Corporation | Through silicon via including multi-material fill |
US9202906B2 (en) | 2013-03-14 | 2015-12-01 | Northrop Grumman Systems Corporation | Superlattice crenelated gate field effect transistor |
US9984884B2 (en) | 2013-06-03 | 2018-05-29 | Renesas Electronics Corporation | Method of manufacturing semiconductor device with a multi-layered gate dielectric |
US9559183B2 (en) * | 2013-06-03 | 2017-01-31 | Renesas Electronics Corporation | Semiconductor device with varying thickness of insulating film between electrode and gate electrode and method of manufacturing semiconductor device |
CN104218079A (en) * | 2013-06-03 | 2014-12-17 | 瑞萨电子株式会社 | Semiconductor device and method of manufacturing a semiconductor device |
US20140353720A1 (en) * | 2013-06-03 | 2014-12-04 | Renesas Electronics Corporation | Semiconductor device and method of manufacturing semiconductor device |
US10410868B2 (en) | 2013-06-03 | 2019-09-10 | Renesas Electronics Corporation | Semiconductor device and method of manufacturing semiconductor device |
CN104218079B (en) * | 2013-06-03 | 2021-04-23 | 瑞萨电子株式会社 | Semiconductor device and method of manufacturing semiconductor device |
US20220376097A1 (en) * | 2020-12-02 | 2022-11-24 | Innoscience (suzhou) Semiconductor Co., Ltd. | Semiconductor device structures and methods of manufacturing the same |
Also Published As
Publication number | Publication date |
---|---|
US8035128B2 (en) | 2011-10-11 |
US20100117146A1 (en) | 2010-05-13 |
JP2010118556A (en) | 2010-05-27 |
US20110318913A1 (en) | 2011-12-29 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US8035128B2 (en) | Semiconductor device and method for fabricating the same | |
EP2763179B1 (en) | High Electron Mobility Transistor (HEMT) | |
US7750369B2 (en) | Nitride semiconductor device | |
JP5200936B2 (en) | Field effect transistor and manufacturing method thereof | |
JP4691060B2 (en) | GaN-based semiconductor devices | |
US9590071B2 (en) | Manufacturing method of semiconductor device and semiconductor device | |
WO2011148443A1 (en) | Field effect transistor | |
US10243070B2 (en) | Semiconductor device and method for manufacturing the same | |
US10804361B2 (en) | Nitride semiconductor device | |
US20080308908A1 (en) | Nitride semiconductor device and method for producing nitride semiconductor device | |
US11626323B2 (en) | Semiconductor device | |
US10243049B2 (en) | Nitride semiconductor device | |
US20240038886A1 (en) | Semiconductor device and method for manufacturing the same | |
US9917187B2 (en) | Semiconductor device and manufacturing method | |
JP2007096203A (en) | Field-effect transistor having 2-dimensional carrier gas layer | |
WO2023019436A1 (en) | Semiconductor device and method for manufacturing the same | |
US20190237551A1 (en) | Nitride semiconductor device | |
US10872967B2 (en) | Manufacturing method of semiconductor device | |
JP2011181702A (en) | Field-effect transistor and method of manufacturing the same | |
US20240038883A1 (en) | Semiconductor device and method for manufacturing the same | |
JP2010010412A (en) | Semiconductor element, and manufacturing method thereof | |
JP2002270618A (en) | GaN-BASED FIELD EFFECT TRANSISTOR | |
JP2023179139A (en) | Nitride semiconductor device and semiconductor package |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: FURUKAWA ELECTRIC CO., LTD, JAPAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:IKEDA, NARIAKI;KAYA, SHUSUKE;REEL/FRAME:026853/0983 Effective date: 20091008 |
|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |