US20110037110A1 - Capacitor and method for fabricationg the same, and semiconductor device and method for fabricating the same - Google Patents

Capacitor and method for fabricationg the same, and semiconductor device and method for fabricating the same Download PDF

Info

Publication number
US20110037110A1
US20110037110A1 US12/912,265 US91226510A US2011037110A1 US 20110037110 A1 US20110037110 A1 US 20110037110A1 US 91226510 A US91226510 A US 91226510A US 2011037110 A1 US2011037110 A1 US 2011037110A1
Authority
US
United States
Prior art keywords
contact hole
film
forming
upper electrode
isolation region
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US12/912,265
Inventor
Makoto Yasuda
Akiyoshi Watanabe
Yoshihiro Matsuoka
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Fujitsu Semiconductor Ltd
Original Assignee
Fujitsu Semiconductor Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Fujitsu Semiconductor Ltd filed Critical Fujitsu Semiconductor Ltd
Priority to US12/912,265 priority Critical patent/US20110037110A1/en
Publication of US20110037110A1 publication Critical patent/US20110037110A1/en
Priority to US13/554,789 priority patent/US8772104B2/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/02Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier
    • H01L27/04Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body
    • H01L27/06Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body including a plurality of individual components in a non-repetitive configuration
    • H01L27/0611Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body including a plurality of individual components in a non-repetitive configuration integrated circuits having a two-dimensional layout of components without a common active region
    • H01L27/0617Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body including a plurality of individual components in a non-repetitive configuration integrated circuits having a two-dimensional layout of components without a common active region comprising components of the field-effect type
    • H01L27/0629Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body including a plurality of individual components in a non-repetitive configuration integrated circuits having a two-dimensional layout of components without a common active region comprising components of the field-effect type in combination with diodes, or resistors, or capacitors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/02Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier
    • H01L27/04Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body
    • H01L27/08Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body including only semiconductor components of a single kind
    • H01L27/0805Capacitors only
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/66007Multistep manufacturing processes
    • H01L29/66075Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
    • H01L29/66083Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by variation of the electric current supplied or the electric potential applied, to one or more of the electrodes carrying the current to be rectified, amplified, oscillated or switched, e.g. two-terminal devices
    • H01L29/66181Conductor-insulator-semiconductor capacitors, e.g. trench capacitors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/86Types of semiconductor device ; Multistep manufacturing processes therefor controllable only by variation of the electric current supplied, or only the electric potential applied, to one or more of the electrodes carrying the current to be rectified, amplified, oscillated or switched
    • H01L29/92Capacitors with potential-jump barrier or surface barrier
    • H01L29/94Metal-insulator-semiconductors, e.g. MOS

Definitions

  • the present invention relates to a capacitor and a method for fabricating the capacitor, and a semiconductor device including the capacitor and a method for fabricating the semiconductor device.
  • semiconductor devices including semiconductor elements, such as transistors, etc., and capacitors formed on one and the same substrates are noted.
  • a capacitor comprising a lower electrode of a heavily doped impurity diffused layer buried in a semiconductor substrate, a dielectric film formed by thermally oxidizing the surface of the semiconductor substrate, and an upper electrode formed on the dielectric film is known.
  • a semiconductor device having semiconductor elements and the capacitors formed on one and the same substrate can remove noises by the capacitors without leading the interconnections outside the semiconductor device and accordingly can realize more stable operation.
  • An object of the present invention is to provide a capacitor of high reliability and a method for fabricating the capacitor, a semiconductor device using the capacitor and a method for fabricating the semiconductor device.
  • a capacitor comprising: a device isolation region formed on a semiconductor substrate; a lower electrode formed in a device region defined by the device isolation region, and formed of an impurity diffused layer; a dielectric film formed of a thermal oxide film formed over the lower electrode; an upper electrode formed over the dielectric film; an insulation layer formed over the semiconductor substrate, covering the upper electrode; a first conductor plug buried in a first contact hole which is down to the lower electrode; and a second conductor plug buried in a second contact hole which is down to the upper electrode, the upper electrode being not formed over the device isolation region.
  • a semiconductor device comprising: a device isolation region formed in a semiconductor substrate; a transistor including a gate insulation film formed of a thermal oxide film formed in a first device region defined by the device isolation region, and a gate electrode formed over the gate insulation film and the device isolation region; a capacitor including a lower electrode formed in a second device region defined by the device isolation region, a dielectric film formed over the lower electrode and formed of a thermal oxide film thicker than the gate insulation film; and an upper electrode formed over the dielectric film; an insulation film formed over the semiconductor substrate, covering the transistor and the capacitor; a first conductor plug buried in a first contact hole which is down to the lower electrode; a second conductor plug buried in a second contact hole which is down to the upper electrode; and a third conductor plug buried in a third contact hole which is down to the gate electrode, the upper electrode of the capacitor being not formed over the device isolation region.
  • a method for fabricating a capacitor comprising the steps of: forming a device isolation region in a semiconductor substrate; forming a sacrifice oxidation film on the surface of the device region defined by the device isolation region; implanting an impurity in a region containing the device region to form a lower electrode of an impurity diffused layer: etching off the sacrifice oxidation film; forming a dielectric film on the surface of the impurity diffused layer by thermal oxidation; forming an upper electrode over the dielectric film; forming an insulation layer, covering the upper electrode; etching the insulation layer to form a first contact hole down to the lower electrode and a second contact hole down to the upper electrode; and burying the first conductor plug in the first contact hole and burying the second conductor plug in the second contact hole, in the step of forming the upper electrode, the upper electrode is not formed over the device isolation region.
  • a method for fabricating a semiconductor device comprising the steps of: forming a device isolation region in a semiconductor substrate; forming a sacrifice oxidation film on the surface of a device region defined by the device isolation region and the surface of another device region defined by the device isolation region; implanting an impurity into a region containing said another device region to form a lower electrode of a impurity diffused layer; etching off the sacrifice oxidation film; forming a gate insulation film on the surface of the device region, and a dielectric film thicker than the gate insulation film on the surface of the impurity diffused layer, by thermal oxidation; forming a gate electrode over the gate insulation film and the device isolation region, and an upper electrode over the dielectric film; forming an insulation layer, covering the gate electrode and the upper electrode; etching the insulation layer to form a first contact hole down to the lower electrode, a second contact hole down to the first electrode and a third contact hole down to the gate electrode; and burying
  • the upper electrode is not formed in the device isolation region, whereby the short-circuit between the upper electrode and the lower electrode in the cavity can be prevented.
  • the present invention can provide a capacitor of high reliability.
  • the present invention can provide a capacitor of high reliability, and accordingly can provide a semiconductor device of high reliability.
  • FIGS. 1A and 1B are a sectional view and a plane view of the capacitor according to a first embodiment of the present invention.
  • FIG. 2 is a graph of relationships between the density of contacts and the yield.
  • FIG. 3 is a graph of the failure rate of the capacitor according to the first embodiment of the present invention.
  • FIGS. 4A to 4C are sectional views of the capacitor according to the first embodiment of the present invention in the steps of the method for fabricating the capacitor, which illustrate the method (Part 1).
  • FIGS. 5A to 5C are sectional views of the capacitor according to the first embodiment of the present invention in the steps of the method for fabricating the capacitor, which illustrate the method (Part 2).
  • FIGS. 6A to 6C are sectional views of the capacitor according to the first embodiment of the present invention in the steps of the method for fabricating the capacitor, which illustrate the method (Part 3).
  • FIGS. 7A and 7B are a sectional view and a plane view of the semiconductor device according to a second embodiment of the present invention.
  • FIGS. 8A and 8B are sectional views of the semiconductor device in the steps of the semiconductor device fabricating method according to the second embodiment of the present invention (Part 1).
  • FIGS. 9A and 9B are sectional views of the semiconductor device in the steps of the semiconductor device fabricating method according to the second embodiment of the present invention (Part 2).
  • FIGS. 10A and 10B are sectional views of the semiconductor device in the steps of the semiconductor device fabricating method according to the second embodiment of the present invention (Part 3).
  • FIGS. 11A and 11B are sectional views of the semiconductor device in the steps of the semiconductor device fabricating method according to the second embodiment of the present invention (Part 4).
  • FIGS. 12A and 12B are diagrammatic views of the proposed capacitor.
  • FIG. 13 is a graph of the failure rate of the proposed capacitor.
  • FIGS. 14A to 14C are sectional views of the proposed capacitor in the steps of the method for fabricating the capacitor, which illustrate the method (Part 1).
  • FIGS. 15A and 15B are sectional views of the proposed capacitor in the steps of the method for fabricating the capacitor, which illustrate the method (Part 2).
  • FIGS. 12A and 12B are diagrammatic views of the proposed capacitor.
  • FIG. 12A is a sectional view of the proposed capacitor.
  • FIG. 12B is a plane view of the proposed capacitor.
  • a device isolation region 114 is formed in a silicon substrate 110 .
  • a lower electrode 116 of a heavily doped impurity diffused layer is formed in a device region 112 defined by the device isolation region 114 .
  • a dielectric film 118 is formed on the lower electrode 116 .
  • the dielectric film 118 is formed by thermally oxidizing the surface of the heavily doped impurity diffused layer 116 .
  • the heavily doped impurity diffused layer 116 is thermally oxidized, the phenomena that the oxidation advances due to the presence of the dopant impurity. This phenomena is called accelerating oxidation. Because of the accelerating oxidation taking place when the dielectric film 118 is formed, the dielectric film 118 is formed relatively thick.
  • An upper electrode 120 of polysilicon is formed on the dielectric film 118 .
  • the upper electrode 120 is formed not only over the device region 112 but also over the device isolation region 114 .
  • the lower electrode 116 , the dielectric film 118 and the upper electrode 120 form a capacitor 122 .
  • An inter-layer insulation film 126 is formed on a silicon substrate 110 with the upper electrode 120 , etc. formed on.
  • a contact hole 128 b and a contact hole 128 a are formed respectively down to the upper electrode 120 and down to the lower electrode 116 .
  • Conductor plugs 130 a , 130 b are buried respectively in the contact holes 128 a , 128 b.
  • the proposed capacitor 132 is constituted.
  • an impurity is heavily doped in the lower electrode 116 , which makes it difficult for the lower electrode 116 to be depleted when a voltage is applied to the upper electrode 120 . Because of the dielectric film 118 which is formed relatively thick by the accelerating oxidation, the electric field between the lower electrode 116 and the upper electrode 120 is relatively small.
  • the proposed capacitor 132 in which the lower electrode 116 is not easily depleted, and the electric field between the lower electrode 116 and the upper electrode 120 is relatively small, can have relatively low voltage dependency.
  • FIG. 13 is a graph of the failure rate of the proposed capacitor. The graph is shown in Weibull plot. On the horizontal axis, the total charge injection amount QBD required until the dielectric breakdown takes place. The failure rates ln(1/1 ⁇ F(t)) are taken on the vertical axis. F(t) is a failure rate distribution function.
  • the dielectric breakdown took place below the total charge injection amount of 1 C/cm 2 .
  • the total charge injection amount QBD required until the dielectric breakdown took place are largely dispersed.
  • the inventors of the present application have investigated causes for the low reliability of the proposed capacitor.
  • FIGS. 14A to 15B are sectional views of the proposed capacitor in the steps of the method for fabricating the proposed capacitor, which illustrate the method.
  • the device isolation region 114 is formed in the silicon substrate 110 by, e.g., STI.
  • the device isolation region 114 defines the device region 112 .
  • a sacrifice oxidation film 134 is formed on the surface of the semiconductor substrate 110 .
  • a photoresist film 136 is formed on the entire surface.
  • an opening 138 for exposing the device region 112 is formed in the photoresist film 136 .
  • a dopant impurity is heavily implanted.
  • the lower electrode 116 of the heavily doped impurity diffused layer is formed (see FIG. 14B ).
  • the sacrifice oxidation film 134 is etched off by using, e.g., hydrofluoric acid.
  • the dopant impurity is more heavily implanted, and the etching advances at higher rate.
  • a cavity 115 is formed in the device isolation region 114 nearer to the device region 112 (see FIG. 14C ).
  • the dielectric film 118 of a silicon oxide film is formed on the surface of the silicon substrate 110 by thermal oxidation.
  • the dielectric film 118 which is formed by thermally oxidizing the heavily doped impurity diffused layer, is formed of the silicon oxide film 118 of a relatively thick film thickness due to the accelerating oxidation caused by the presence of the dopant impurity.
  • the accelerating oxidation is oxidation which advances at high rates due to the presence of an impurity.
  • the accelerating oxidation does not occur in the region where the dopant impurity is not been heavily implanted, and the film thickness of the silicon oxide film there is relatively small.
  • the accelerating oxidation occurs in the region where the dopant impurity is heavily implanted, and the film thickness of the silicon oxide film there is relatively large.
  • the upper electrode 120 of a polysilicon film with a dopant impurity implanted is formed.
  • the inter-layer insulation film 126 is formed on the entire surface.
  • the opening 128 b and the opening 128 a are formed in the inter-layer insulation film 126 respectively down to the upper electrode 120 and the lower electrode 116 by photolithography.
  • the conductor plugs 130 a , 130 b are buried respectively in the openings 128 a , 128 b.
  • the capacitor 132 including the lower electrode 116 , the dielectric film 118 and the upper electrode 120 is formed (see FIG. 15B ).
  • the film thickness of the dielectric film 118 in the cavity 115 is very small. Furthermore, the dielectric film 118 , which is formed by oxidizing the heavily doped impurity diffused layer 118 , will not have good film quality. Accordingly, in the proposed capacitor 132 , the dielectric breakdown occurs in the cavity 115 , which will be a cause for the low reliability.
  • the inventors of the present application has had an idea that the absence of the upper electrode 120 in the cavity 115 prevents the short-circuit between the upper electrode 120 and the lower electrode 116 , which improve the reliability of the capacitor.
  • FIG. 1A is a sectional view of the capacitor according to the present embodiment.
  • FIG. 1B is a plane view of the capacitor according to the present embodiment.
  • a device isolation region 14 for defining a device region 12 is formed in a semiconductor substrate 10 .
  • the semiconductor substrate 10 is, e.g., a p type semiconductor substrate, more specifically a p type silicon substrate.
  • the device isolation region 14 is formed by, e.g., STI (Shallow Trench Isolation).
  • a cavity 15 is formed in the device isolation region 14 near the device region 12 .
  • a P type well (not illustrated) is formed in the device region 12 .
  • a lower electrode 16 of, e.g., an N + type heavily doped impurity diffused layer is formed.
  • the dopant impurity is, e.g., arsenic (As + ).
  • the lower electrode 16 is formed in contact with the device isolation region 14 .
  • the peak value of the concentration of the dopant impurity in the lower electrode 16 is, e.g., 1 ⁇ 10 20 cm ⁇ 3 or more.
  • the impurity concentration of the lower electrode 16 is set to be so high so as to prevent the depletion of the lower electrode 16 .
  • a dielectric film (capacitor dielectric film) 18 is formed on the lower electrode 16 .
  • the dielectric film 18 is formed by thermally oxidizing the N + type heavily doped impurity diffused layer 16 .
  • the oxidation of the region 16 where the dopant impurity is heavily implanted advances at a higher rate than the oxidation of the region where the dopant impurity is not heavily implanted.
  • the oxidation of the former advances at a higher rate because the dopant impurity advances the oxidation.
  • the film thickness of the oxide film 18 formed on the surface of the region 16 is larger than the film thickness of the oxide film formed on the surface of the region where the dopant impurity is not heavily implanted.
  • the oxide film of, e.g., an about 14 nm-thickness is formed on the surface of the silicon substrate where the dopant impurity is heavily implanted.
  • the oxide film thus formed is called an accelerating oxide film.
  • the dielectric film 18 of a sufficient thickness can be formed by the accelerating oxidation.
  • An upper electrode 20 is formed on the dielectric film 18 of the accelerating oxide film.
  • the upper electrode 20 is, e.g., a polysilicon film with an impurity implanted (doped polysilicon film).
  • the upper electrode 20 is not formed over the device isolation region. In the present embodiment, the upper electrode 20 is not formed over the device isolation region 14 so as to prevent the short-circuit between the lower electrode 16 and the upper electrode 20 in the cavity 15 .
  • the lower electrode 16 , the dielectric film 18 and the upper electrode 20 form a capacitor 22 .
  • An etching stopper film 24 is formed on the semiconductor substrate 10 with the capacitor 22 formed on.
  • the etching stopper film 24 is, e.g., silicon nitride film.
  • An inter-layer insulation film 26 is formed on the semiconductor substrate 10 with the etching stopper film 24 formed on.
  • the inter-layer insulation film 26 e.g., a silicon oxide film.
  • a contact hole 28 a and a contact hole 28 b are formed respectively down to the lower electrode 16 and the upper electrode 20 .
  • Conductor plugs 30 a , 30 b are buried respectively in the contact holes 28 a , 28 b .
  • the material of the conductor plugs 30 a , 30 b is tungsten.
  • FIG. 2 is a graph of relationships between the density of the contacts and the yield.
  • the densities of the contacts by means of the conductor plug 30 a are taken.
  • the yields are taken.
  • the density of the contacts by means of the conductor plugs 30 a is set, e.g., at 0.01 contacts/ ⁇ m 2 or less.
  • the capacitor 32 according to the present embodiment is thus constituted.
  • FIG. 3 is a graph of the failure rate of the capacitor according to the present embodiment.
  • the graph is shown in Weibull plot. On the horizontal axis total charge injection amount QBD (C/cm 2 ) required until the dielectric breakdown took place. On the vertical axis, the failure rates ln(1/1 ⁇ F(t)) are taken. The F(t) is the failure distribution function.
  • the total charge injection amount QBD required to cause the dielectric breakdown is above about 10 C/cm 2 .
  • the dispersion of the total charge injection amount QBD required to cause the dielectric breakdowns are very small. Based on this, it can be seen that the capacitor according to the present embodiment can have high reliability.
  • FIGS. 4A to 6C are sectional views of the capacitor according to the present embodiment in the steps of the method for fabricating the capacitor, which illustrate the method.
  • the device isolation region 14 is formed on the semiconductor substrate 10 by, e.g., STI.
  • the semiconductor substrate 10 is, e.g., a silicon substrate.
  • the device isolation region 14 defines the device region 12 .
  • the sacrifice oxidation film 34 is formed on the surface of the semiconductor substrate 10 by thermal oxidation.
  • a dopant impurity is implanted into the device region 12 to thereby form, e.g., the P type well (not illustrated) in the semiconductor substrate 10 .
  • a photoresist film 36 is formed on the entire surface by, e.g., spin coating.
  • the opening 38 is formed in the photoresist film 36 by photolithography.
  • the opening 38 is formed, exposing not only the device region 12 but also the device isolation region 14 around the device region 12 .
  • an N type dopant impurity is heavily implanted in the device region 12 by, e.g., ion implantation.
  • the dopant impurity is implanted also into the device isolation region 14 around the device region 12 .
  • the dopant impurity is implanted into the semiconductor substrate 10 through the sacrifice oxidation film 34 .
  • the dopant impurity is, e.g. arsenic (As + ).
  • Conditions for the ion implantation are, e.g., a 60 keV acceleration voltage and a 1.0 ⁇ 10 15 cm ⁇ 2 dose.
  • the lower electrode 16 of the heavily doped impurity diffused layer is thus formed in the device region 12 .
  • the sacrifice oxidation film 34 on the surface of the semiconductor substrate 10 is etched off by using, e.g., a hydrofluoric acid solution.
  • a hydrofluoric acid solution e.g., a hydrofluoric acid solution.
  • the dielectric film 18 of a silicon oxide film 18 is formed by thermal oxidation.
  • the film thickness of the dielectric film 18 is about 14 nm.
  • the temperature of the inside of the film forming chamber for forming the dielectric film 18 is about 800° C.
  • the atmosphere inside the film forming chamber is an atmosphere mixing steam and DCE (Dichloroethane).
  • the region 16 where the dopant impurity is heavily implanted is thermally oxidized to thereby form the dielectric film 18 , in which the presence of the dopant impurity causes the accelerating oxidation, and the film thickness of the dielectric film 18 becomes relatively large.
  • a polysilicon film with a dopant impurity implanted in is formed by, e.g., CVD.
  • a condition for forming the polysilicon film is, e.g., about 620° C.
  • the polysilicon film is patterned by photolithography.
  • the polysilicon film is pattered not be present over the device isolation region 14 .
  • the upper electrode 20 is thus formed of the polysilicon film (see FIG. 5B ).
  • a silicon nitride film 24 is formed on the entire surface by, e.g., plasma-enhanced CVD.
  • the film thickness of the silicon nitride film 24 is, e.g., about 50 nm.
  • the silicon nitride film 24 functions as an etching stopper film.
  • the inter-layer insulation film 26 of, e.g., a silicon oxide film is formed on the entire surface by, e.g., CVD.
  • the film thickness of the inter-layer insulation film 26 is, e.g., about 950 nm.
  • the surface of the inter-layer insulation film 26 is polished. The surface of the inter-layer insulation film 26 is thus flattened.
  • the contact holes 28 a , 28 b are formed in the inter-layer insulation film 26 by photolithography. Dry etching is used to form the contact holes 28 a , 28 b in the inter-layer insulation film 26 .
  • the etching gas is, e.g., a CF-based etching gas.
  • the etching system is, e.g., a high density plasma etching system.
  • the inter-layer insulation film 26 is etched with a high selectivity ratio to the silicon nitride film 24 , whereby the etching can be stopped by the silicon nitride film 24 without failure.
  • the silicon nitride film 24 , etc. exposed in the contact holes 28 a , 28 b are etched.
  • the contact hole 28 b and the contact hole 28 a are thus formed respectively down to the upper electrode 20 and the lower electrode 16 .
  • a titanium film (not illustrated) and a titanium nitride film (not illustrated) are sequentially formed by, e.g., CVD.
  • a barrier metal film (not illustrated) is thus formed of the titanium film and titanium nitride film.
  • the film thickness of the titanium film is, e.g., about 10 nm.
  • the film thickness of the titanium nitride film is, e.g., about 20 nm.
  • a tungsten film is formed by, e.g., CVD.
  • the film thickness of the tungsten film is, e.g., about 300 nm.
  • the tungsten film and the barrier metal film are polished by, e.g., CMP until the surface of the inter-layer insulation film 26 is exposed.
  • the conductor plugs (contact plugs) of the tungsten are buried in the contact holes 28 a , 28 b (see FIG. 6C ).
  • the semiconductor device according to the present embodiment is fabricated.
  • One main characteristics of the capacitor according to the present embodiment is that the lower electrode 16 is formed in contact with the device isolation region 14 , while the upper electrode 20 is not formed over the device isolation region 14 .
  • the upper electrode 20 is not formed over the device isolation region 14 , which can prevent the short-circuit between the upper electrode 20 and the lower electrode 16 in the cavity 15 of the device isolation region 14 .
  • the capacitor according to the present embodiment can have high reliability.
  • Another main characteristic of the capacitor according to the present embodiment is that the etching stopper film 24 is formed, covering the capacitor 22 .
  • the inter-layer insulation film 26 is etched with the silicon nitride film 24 as the etching stopper film and with a high selectivity, whereby the silicon nitride film 24 can stop the etching without failure.
  • the silicon nitride film 24 , etc. to be removed are so thin that the etching rate can be very easily controlled.
  • the lower electrode 16 and the upper electrode 20 are prevented from being damaged. Accordingly, the capacitor according to the present embodiment can have higher reliability.
  • FIG. 7A is a sectional view of the semiconductor device according to the present embodiment.
  • FIG. 7B is a plane view of the semiconductor device according to the present embodiment.
  • the same members of the present embodiment as those of the capacitor according to the first embodiment and the method for fabricating the capacitor illustrated in FIGS. 1A to 6C are represented by the same reference numbers not to repeat or to simplify their explanation.
  • the semiconductor device according to the present embodiment is characterized mainly in that semiconductor elements, such as a transistor 40 , etc. and the capacitor 32 according to the first embodiment are formed on one and the same semiconductor substrate 10 .
  • a gate insulation film 18 a is formed on the surface of a device region 12 a defined by the device isolation region 14 .
  • the film thickness of the gate insulation film 18 a is smaller than the film thickness of the dielectric film 18 .
  • the film thickness of the gate insulation film 18 a is, e.g., 7 nm.
  • the gate insulation film 18 a of the transistor 40 is formed thinner than the dielectric film 18 of the capacitor 32 , because the device region 12 a where a dopant impurity is not heavily implanted in the device region 12 a for the transistor 40 to be formed in, and the accelerating diffusion does to take place.
  • the gate insulation film 18 a formed in the device region 12 a without a heavily dopant implantation has good quality.
  • a gate electrode 20 a is formed over the device region 12 a and the device isolation region 14 .
  • the gate electrode 20 a is formed of, e.g., polysilicon film with a dopant impurity implanted in.
  • the upper electrode of the capacitor 32 and the gate electrode 20 a of the transistor 40 are formed of the one and the same conducting film.
  • a sidewall insulation film 42 is formed on the side wall of the gate electrode 20 a .
  • the sidewall insulation film 42 is formed of, e.g., a silicon oxide film.
  • a source/drain diffused layer (not illustrated) is formed in the device region 12 a on both side of the gate electrode 20 a with the sidewall insulation film 42 formed on.
  • the etching stopper film 24 is formed on the transistor 40 and the capacitor 32 .
  • the inter-layer insulation film 26 is formed on the etching stopper film 24 .
  • a contact hole 28 c is formed in the inter-layer insulation film 26 and the etching stopper film 24 down to the gate electrode 20 a.
  • a conductor plug 30 c is buried in the contact hole 28 c.
  • the semiconductor device according to the present embodiment is fabricated.
  • FIGS. 8A to 11B are sectional views of the semiconductor device according to the present embodiment in the steps of the method for fabricating the semiconductor device, which illustrate the method.
  • the device isolation region 14 for defining the device regions 12 , 12 a is formed by, e.g., STI.
  • the device region 12 for the capacitor 32 to be formed in, and the device region 12 for the transistor 40 to be formed in are defined by the device isolation region 14 .
  • the sacrifice oxidation film 34 is formed on the surface of the semiconductor substrate 10 by thermal oxidation.
  • a dopant impurity is implanted in the device regions 12 , 12 a to form, e.g., P type wells (not illustrated) in the semiconductor substrate 10 .
  • a photoresist film 36 is formed on the entire surface by spin coating.
  • the opening 38 is formed in the photoresist film 36 by photolithography.
  • the opening 38 is formed, exposing not only the device region 12 but also the device isolation region 14 around the device region 12 .
  • a dopant impurity is implanted in the device region 12 by, e.g., ion implantation.
  • the dopant impurity is implanted also in the device isolation region 14 around the device region 12 .
  • the dopant impurity is implanted into the semiconductor substrate 10 through the sacrifice oxidation film 34 .
  • the dopant impurity is, e.g., arsenic (As + ).
  • Conditions for the ion implantation are, e.g., 60 keV acceleration voltage and 1.0 ⁇ 10 15 cm ⁇ 2 dose.
  • the sacrifice oxidation film 34 on the surface of the semiconductor substrate 10 is etched off by using, e.g., a hydrofluoric acid solution.
  • the silicon oxide film 18 , 18 a are formed on the surface of the semiconductor substrate 10 by thermal oxidation.
  • the silicon oxide film 18 formed in the device region 12 is to be the dielectric film of the capacitor 32 .
  • the silicon oxide film 18 a formed in the device region 12 a is to the gate insulation film 18 a of the transistor 40 .
  • the dielectric film 18 and the gate insulation film 18 a are formed at an about 800° C. internal temperature of the film forming chamber.
  • the atmosphere in the film forming chamber is an atmosphere mixing steam and DCE (Dichloroethane).
  • the dielectric film 18 which is formed by thermally oxidizing the surface of the heavily doped impurity diffused layer 16 , has a relatively large film thickness d 1 due to the accelerating oxidation caused by the presence of the dopant impurity.
  • the film thickness d 2 of the gate insulation film 18 a is relatively small.
  • the film thickness d 1 of the dielectric film 18 is about 14 nm, and the film thickness d 2 of the gate insulation film 18 a is, e.g., 7 nm.
  • a polysilicon film is formed by, e.g., CVD.
  • a condition for forming the polysilicon film is, e.g., about 620° C.
  • the polysilicon film is patterned by photolithography to form the upper electrode 18 and the gate electrode 18 a .
  • the polysilicon film is patterned for the upper electrode 18 not to present over the device isolation region 14 .
  • the gate electrode 18 a the polysilicon film is patterned for the gate electrode 18 a to be positioned over the device region 12 and the device isolation region 14 (see FIG. 9B ).
  • the cavity 15 is not formed in the device isolation region 14 near the device isolation region 12 a , whereby the gate electrode 18 a formed over the device isolation region 14 can be prevented from short-circuiting with the device region 12 a.
  • the silicon nitride film 24 is formed on the entire surface by, e.g., plasma-enhanced CVD.
  • the film thickness of the silicon nitride film 24 is, e.g., about 50 nm.
  • the silicon nitride film 24 functions as the etching stopper film.
  • the inter-layer insulation film 26 is formed on the entire surface by, e.g., CVD.
  • the film thickness of the inter-layer insulation film 26 is, e.g., about 950 nm.
  • the surface of the inter-layer insulation film 26 is polished.
  • the surface of the inter-layer insulation film 26 is thus planarized.
  • the contact holes 28 a - 28 c are formed in the inter-layer insulation film 26 by photolithography.
  • the contact holes 28 a - 28 c are formed in the inter-layer insulation film 26 by dry etching.
  • the etchant gas is, e.g., a CF-based etching gas.
  • the etching system is, e.g., a high density plasma etching system.
  • the inter-layer insulation film 26 is etched with a high selectivity ratio to the silicon nitride film 24 , whereby the silicon nitride film 24 can stop the etching without failure.
  • the silicon nitride film 24 , etc. exposed in the contact holes 28 a - 28 c are etched.
  • the contact hole 28 b , the contact hole 28 a and the contact hole 28 c are thus formed respectively down to the upper electrode 20 , the lower electrode 16 and the gate electrode 20 a.
  • the titanium film (not illustrated) and the titanium nitride film (not illustrated) are sequentially formed by, e.g., CVD.
  • the barrier metal film (not illustrated) of the titanium film and titanium nitride film is formed.
  • the film thickness of the titanium film is, e.g., about 10 nm.
  • the film thickness of the titanium nitride film is, e.g., about 20 nm.
  • a tungsten film is formed by, e.g., CVD.
  • the film thickness of the tungsten film is, e.g., about 300 nm.
  • the tungsten film and the barrier metal film are polished by, e.g., CMP until the surface of the inter-layer insulation film 26 is exposed.
  • the conductor plugs 30 a - 30 c of tungsten are thus buried in the contact holes 28 a - 28 c.
  • the semiconductor device according to the present embodiment is fabricated (see FIG. 11B ).
  • the semiconductor device according to the present embodiment is characterized mainly in that, as described above, the transistor 40 , and the capacitor 32 according to the first embodiment are formed on one and the same semiconductor substrate 10 .
  • the capacitor 32 has high reliability, accordingly the semiconductor device can have high reliability.
  • the lower electrode is of N + conduction type.
  • the lower electrode is not essentially of N + conduction type.

Abstract

The semiconductor device comprises a device isolation region 14 formed in a semiconductor substrate 10, a lower electrode 16 formed in a device region 12 defined by the device isolation region and formed of an impurity diffused layer, a dielectric film 18 of a thermal oxide film formed on the lower electrode, an upper electrode 20 formed on the dielectric film, an insulation layer 26 formed on the semiconductor substrate, covering the upper electrode, a first conductor plug 30 a buried in a first contact hole 28 a formed down to the lower electrode, and a second conductor plug 30 b buried in a second contact hole 28 b formed down to the upper electrode, the upper electrode being not formed in the device isolation region. The upper electrode 20 is not formed in the device isolation region 14, whereby the short-circuit between the upper electrode 20 and the lower electrode 16 in the cavity can be prevented. Thus, a capacitor of high reliability can be provided.

Description

    CROSS-REFERENCE TO RELATED APPLICATION
  • This application is a divisional of U.S. application Ser. No. 10/924,956, filed on Aug. 25, 2004, which is based upon and claims priority of Japanese Patent Application No. 2004-73018, filed on Mar. 15, 2004, the contents being incorporated herein by reference.
  • BACKGROUND OF THE INVENTION
  • The present invention relates to a capacitor and a method for fabricating the capacitor, and a semiconductor device including the capacitor and a method for fabricating the semiconductor device.
  • Recently, semiconductor devices including semiconductor elements, such as transistors, etc., and capacitors formed on one and the same substrates are noted.
  • For example, a capacitor comprising a lower electrode of a heavily doped impurity diffused layer buried in a semiconductor substrate, a dielectric film formed by thermally oxidizing the surface of the semiconductor substrate, and an upper electrode formed on the dielectric film is known.
  • A semiconductor device having semiconductor elements and the capacitors formed on one and the same substrate can remove noises by the capacitors without leading the interconnections outside the semiconductor device and accordingly can realize more stable operation.
  • Following references disclose the background art of the present invention.
  • [Patent Reference 1]
  • Specification of Japanese Patent Application Unexamined Publication No. 2003-218224
  • [Patent Reference 2]
  • Specification of Japanese Patent Application Unexamined Publication No. 2003-60097
  • [Patent Reference 3]
  • Specification of Japanese Patent No. 2826149
  • However, such capacitors do not have high reliability.
  • SUMMARY OF THE INVENTION
  • An object of the present invention is to provide a capacitor of high reliability and a method for fabricating the capacitor, a semiconductor device using the capacitor and a method for fabricating the semiconductor device.
  • According to one aspect of the present invention, there is provided a capacitor comprising: a device isolation region formed on a semiconductor substrate; a lower electrode formed in a device region defined by the device isolation region, and formed of an impurity diffused layer; a dielectric film formed of a thermal oxide film formed over the lower electrode; an upper electrode formed over the dielectric film; an insulation layer formed over the semiconductor substrate, covering the upper electrode; a first conductor plug buried in a first contact hole which is down to the lower electrode; and a second conductor plug buried in a second contact hole which is down to the upper electrode, the upper electrode being not formed over the device isolation region.
  • According to another aspect of the present invention, there is provided a semiconductor device comprising: a device isolation region formed in a semiconductor substrate; a transistor including a gate insulation film formed of a thermal oxide film formed in a first device region defined by the device isolation region, and a gate electrode formed over the gate insulation film and the device isolation region; a capacitor including a lower electrode formed in a second device region defined by the device isolation region, a dielectric film formed over the lower electrode and formed of a thermal oxide film thicker than the gate insulation film; and an upper electrode formed over the dielectric film; an insulation film formed over the semiconductor substrate, covering the transistor and the capacitor; a first conductor plug buried in a first contact hole which is down to the lower electrode; a second conductor plug buried in a second contact hole which is down to the upper electrode; and a third conductor plug buried in a third contact hole which is down to the gate electrode, the upper electrode of the capacitor being not formed over the device isolation region.
  • According to further another aspect of the present invention, there is provided a method for fabricating a capacitor comprising the steps of: forming a device isolation region in a semiconductor substrate; forming a sacrifice oxidation film on the surface of the device region defined by the device isolation region; implanting an impurity in a region containing the device region to form a lower electrode of an impurity diffused layer: etching off the sacrifice oxidation film; forming a dielectric film on the surface of the impurity diffused layer by thermal oxidation; forming an upper electrode over the dielectric film; forming an insulation layer, covering the upper electrode; etching the insulation layer to form a first contact hole down to the lower electrode and a second contact hole down to the upper electrode; and burying the first conductor plug in the first contact hole and burying the second conductor plug in the second contact hole, in the step of forming the upper electrode, the upper electrode is not formed over the device isolation region.
  • According to further another aspect of the present invention, there is provided a method for fabricating a semiconductor device comprising the steps of: forming a device isolation region in a semiconductor substrate; forming a sacrifice oxidation film on the surface of a device region defined by the device isolation region and the surface of another device region defined by the device isolation region; implanting an impurity into a region containing said another device region to form a lower electrode of a impurity diffused layer; etching off the sacrifice oxidation film; forming a gate insulation film on the surface of the device region, and a dielectric film thicker than the gate insulation film on the surface of the impurity diffused layer, by thermal oxidation; forming a gate electrode over the gate insulation film and the device isolation region, and an upper electrode over the dielectric film; forming an insulation layer, covering the gate electrode and the upper electrode; etching the insulation layer to form a first contact hole down to the lower electrode, a second contact hole down to the first electrode and a third contact hole down to the gate electrode; and burying a first conductor plug, a second conductor plug and a third conductor plug respectively in the first contact hole, the second contact hole and the third contact hole, in the step of forming the upper electrode, the upper electrode being not formed over the device isolation region.
  • According to the present invention, the upper electrode is not formed in the device isolation region, whereby the short-circuit between the upper electrode and the lower electrode in the cavity can be prevented. Thus, the present invention can provide a capacitor of high reliability.
  • The present invention can provide a capacitor of high reliability, and accordingly can provide a semiconductor device of high reliability.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIGS. 1A and 1B are a sectional view and a plane view of the capacitor according to a first embodiment of the present invention.
  • FIG. 2 is a graph of relationships between the density of contacts and the yield.
  • FIG. 3 is a graph of the failure rate of the capacitor according to the first embodiment of the present invention.
  • FIGS. 4A to 4C are sectional views of the capacitor according to the first embodiment of the present invention in the steps of the method for fabricating the capacitor, which illustrate the method (Part 1).
  • FIGS. 5A to 5C are sectional views of the capacitor according to the first embodiment of the present invention in the steps of the method for fabricating the capacitor, which illustrate the method (Part 2).
  • FIGS. 6A to 6C are sectional views of the capacitor according to the first embodiment of the present invention in the steps of the method for fabricating the capacitor, which illustrate the method (Part 3).
  • FIGS. 7A and 7B are a sectional view and a plane view of the semiconductor device according to a second embodiment of the present invention.
  • FIGS. 8A and 8B are sectional views of the semiconductor device in the steps of the semiconductor device fabricating method according to the second embodiment of the present invention (Part 1).
  • FIGS. 9A and 9B are sectional views of the semiconductor device in the steps of the semiconductor device fabricating method according to the second embodiment of the present invention (Part 2).
  • FIGS. 10A and 10B are sectional views of the semiconductor device in the steps of the semiconductor device fabricating method according to the second embodiment of the present invention (Part 3).
  • FIGS. 11A and 11B are sectional views of the semiconductor device in the steps of the semiconductor device fabricating method according to the second embodiment of the present invention (Part 4).
  • FIGS. 12A and 12B are diagrammatic views of the proposed capacitor.
  • FIG. 13 is a graph of the failure rate of the proposed capacitor.
  • FIGS. 14A to 14C are sectional views of the proposed capacitor in the steps of the method for fabricating the capacitor, which illustrate the method (Part 1).
  • FIGS. 15A and 15B are sectional views of the proposed capacitor in the steps of the method for fabricating the capacitor, which illustrate the method (Part 2).
  • DETAILED DESCRIPTION OF THE INVENTION Principle of the Present Invention
  • A proposed capacitor will be explained with reference to FIGS. 12A and 12B. FIGS. 12A and 12B are diagrammatic views of the proposed capacitor. FIG. 12A is a sectional view of the proposed capacitor. FIG. 12B is a plane view of the proposed capacitor.
  • As illustrated in FIGS. 12A and 12B, a device isolation region 114 is formed in a silicon substrate 110. In a device region 112 defined by the device isolation region 114, a lower electrode 116 of a heavily doped impurity diffused layer is formed.
  • A dielectric film 118 is formed on the lower electrode 116. The dielectric film 118 is formed by thermally oxidizing the surface of the heavily doped impurity diffused layer 116. When the heavily doped impurity diffused layer 116 is thermally oxidized, the phenomena that the oxidation advances due to the presence of the dopant impurity. This phenomena is called accelerating oxidation. Because of the accelerating oxidation taking place when the dielectric film 118 is formed, the dielectric film 118 is formed relatively thick.
  • An upper electrode 120 of polysilicon is formed on the dielectric film 118. The upper electrode 120 is formed not only over the device region 112 but also over the device isolation region 114. The lower electrode 116, the dielectric film 118 and the upper electrode 120 form a capacitor 122.
  • An inter-layer insulation film 126 is formed on a silicon substrate 110 with the upper electrode 120, etc. formed on. In the inter-layer insulation film 126, a contact hole 128 b and a contact hole 128 a are formed respectively down to the upper electrode 120 and down to the lower electrode 116. Conductor plugs 130 a, 130 b are buried respectively in the contact holes 128 a, 128 b.
  • Thus, the proposed capacitor 132 is constituted.
  • In the proposed capacitor, an impurity is heavily doped in the lower electrode 116, which makes it difficult for the lower electrode 116 to be depleted when a voltage is applied to the upper electrode 120. Because of the dielectric film 118 which is formed relatively thick by the accelerating oxidation, the electric field between the lower electrode 116 and the upper electrode 120 is relatively small. The proposed capacitor 132, in which the lower electrode 116 is not easily depleted, and the electric field between the lower electrode 116 and the upper electrode 120 is relatively small, can have relatively low voltage dependency.
  • However, the reliability of the proposed capacitor is not so high.
  • FIG. 13 is a graph of the failure rate of the proposed capacitor. The graph is shown in Weibull plot. On the horizontal axis, the total charge injection amount QBD required until the dielectric breakdown takes place. The failure rates ln(1/1−F(t)) are taken on the vertical axis. F(t) is a failure rate distribution function.
  • As seen in FIG. 13, the dielectric breakdown took place below the total charge injection amount of 1 C/cm2. The total charge injection amount QBD required until the dielectric breakdown took place are largely dispersed.
  • Thus, the reliability of the proposed capacitor is not so high.
  • The inventors of the present application have investigated causes for the low reliability of the proposed capacitor.
  • FIGS. 14A to 15B are sectional views of the proposed capacitor in the steps of the method for fabricating the proposed capacitor, which illustrate the method.
  • First, as illustrated in FIG. 14A, the device isolation region 114 is formed in the silicon substrate 110 by, e.g., STI. The device isolation region 114 defines the device region 112. Then, a sacrifice oxidation film 134 is formed on the surface of the semiconductor substrate 110.
  • Then, a photoresist film 136 is formed on the entire surface. Next, an opening 138 for exposing the device region 112 is formed in the photoresist film 136. Then, with the photoresist film 136 as the mask a dopant impurity is heavily implanted. Thus, the lower electrode 116 of the heavily doped impurity diffused layer is formed (see FIG. 14B).
  • Next, the sacrifice oxidation film 134 is etched off by using, e.g., hydrofluoric acid. In the device isolation region 114 nearer to the device region 112, the dopant impurity is more heavily implanted, and the etching advances at higher rate. Thus, a cavity 115 is formed in the device isolation region 114 nearer to the device region 112 (see FIG. 14C).
  • Then, as illustrated in FIG. 15A, the dielectric film 118 of a silicon oxide film is formed on the surface of the silicon substrate 110 by thermal oxidation. The dielectric film 118, which is formed by thermally oxidizing the heavily doped impurity diffused layer, is formed of the silicon oxide film 118 of a relatively thick film thickness due to the accelerating oxidation caused by the presence of the dopant impurity. The accelerating oxidation is oxidation which advances at high rates due to the presence of an impurity. The accelerating oxidation does not occur in the region where the dopant impurity is not been heavily implanted, and the film thickness of the silicon oxide film there is relatively small. The accelerating oxidation occurs in the region where the dopant impurity is heavily implanted, and the film thickness of the silicon oxide film there is relatively large.
  • Next, the upper electrode 120 of a polysilicon film with a dopant impurity implanted is formed.
  • Then, the inter-layer insulation film 126 is formed on the entire surface.
  • Then, the opening 128 b and the opening 128 a are formed in the inter-layer insulation film 126 respectively down to the upper electrode 120 and the lower electrode 116 by photolithography.
  • Then, the conductor plugs 130 a, 130 b are buried respectively in the openings 128 a, 128 b.
  • Thus, the capacitor 132 including the lower electrode 116, the dielectric film 118 and the upper electrode 120 is formed (see FIG. 15B).
  • As illustrated in FIG. 15B, the film thickness of the dielectric film 118 in the cavity 115 is very small. Furthermore, the dielectric film 118, which is formed by oxidizing the heavily doped impurity diffused layer 118, will not have good film quality. Accordingly, in the proposed capacitor 132, the dielectric breakdown occurs in the cavity 115, which will be a cause for the low reliability.
  • Based on the above-described results of the investigation, the inventors of the present application has had an idea that the absence of the upper electrode 120 in the cavity 115 prevents the short-circuit between the upper electrode 120 and the lower electrode 116, which improve the reliability of the capacitor.
  • A First Embodiment
  • The capacitor according to a first embodiment of the present invention and a method for fabricating the capacitor will be explained with reference to FIGS. 1A to 6C. FIG. 1A is a sectional view of the capacitor according to the present embodiment. FIG. 1B is a plane view of the capacitor according to the present embodiment.
  • (The Capacitor)
  • First, the capacitor according to the present embodiment will be explained with reference to FIGS. 1A and 1B.
  • As illustrated in FIGS. 1A and 1B, a device isolation region 14 for defining a device region 12 is formed in a semiconductor substrate 10. The semiconductor substrate 10 is, e.g., a p type semiconductor substrate, more specifically a p type silicon substrate. The device isolation region 14 is formed by, e.g., STI (Shallow Trench Isolation).
  • A cavity 15 is formed in the device isolation region 14 near the device region 12.
  • A P type well (not illustrated) is formed in the device region 12.
  • In the device region 12, a lower electrode 16 of, e.g., an N+ type heavily doped impurity diffused layer is formed. The dopant impurity is, e.g., arsenic (As+). The lower electrode 16 is formed in contact with the device isolation region 14. The peak value of the concentration of the dopant impurity in the lower electrode 16 is, e.g., 1×1020 cm˜3 or more. The impurity concentration of the lower electrode 16 is set to be so high so as to prevent the depletion of the lower electrode 16.
  • A dielectric film (capacitor dielectric film) 18 is formed on the lower electrode 16. The dielectric film 18 is formed by thermally oxidizing the N+ type heavily doped impurity diffused layer 16. The oxidation of the region 16 where the dopant impurity is heavily implanted advances at a higher rate than the oxidation of the region where the dopant impurity is not heavily implanted. The oxidation of the former advances at a higher rate because the dopant impurity advances the oxidation. Accordingly, when the region 16 where the dopant impurity is heavily implanted and the region where the dopant impurity is not heavily implanted are thermally oxidized concurrently, the film thickness of the oxide film 18 formed on the surface of the region 16 is larger than the film thickness of the oxide film formed on the surface of the region where the dopant impurity is not heavily implanted. Under conditions for forming the oxide film of, e.g., an about 7 nm-thickness on the surface of the silicon substrate where the dopant impurity is not heavily implanted, the oxide film of, e.g., an about 14 nm-thickness is formed on the surface of the silicon substrate where the dopant impurity is heavily implanted. Such phenomena is called an accelerating oxidation, and the oxide film thus formed is called an accelerating oxide film. With the peak value of the concentration of the dopant impurity in the lower electrode 16 being, e.g., 1×1020 cm−3 or more, the dielectric film 18 of a sufficient thickness can be formed by the accelerating oxidation.
  • An upper electrode 20 is formed on the dielectric film 18 of the accelerating oxide film. The upper electrode 20 is, e.g., a polysilicon film with an impurity implanted (doped polysilicon film). The upper electrode 20 is not formed over the device isolation region. In the present embodiment, the upper electrode 20 is not formed over the device isolation region 14 so as to prevent the short-circuit between the lower electrode 16 and the upper electrode 20 in the cavity 15.
  • The lower electrode 16, the dielectric film 18 and the upper electrode 20 form a capacitor 22.
  • An etching stopper film 24 is formed on the semiconductor substrate 10 with the capacitor 22 formed on. The etching stopper film 24 is, e.g., silicon nitride film.
  • An inter-layer insulation film 26 is formed on the semiconductor substrate 10 with the etching stopper film 24 formed on. The inter-layer insulation film 26, e.g., a silicon oxide film.
  • In the inter-layer insulation film 26 and the etching stopper film 24, a contact hole 28 a and a contact hole 28 b are formed respectively down to the lower electrode 16 and the upper electrode 20.
  • Conductor plugs 30 a, 30 b are buried respectively in the contact holes 28 a, 28 b. The material of the conductor plugs 30 a, 30 b is tungsten.
  • FIG. 2 is a graph of relationships between the density of the contacts and the yield. On the horizontal axis, the densities of the contacts by means of the conductor plug 30 a are taken. On the vertical axis, the yields are taken. As seen in FIG. 2, preferably, the density of the contacts by means of the conductor plugs 30 a is set, e.g., at 0.01 contacts/μm2 or less.
  • The capacitor 32 according to the present embodiment is thus constituted.
  • (Evaluation Result)
  • The result of evaluating the capacitor according to the present embodiment will be explained with reference to FIG. 3. FIG. 3 is a graph of the failure rate of the capacitor according to the present embodiment. The graph is shown in Weibull plot. On the horizontal axis total charge injection amount QBD (C/cm2) required until the dielectric breakdown took place. On the vertical axis, the failure rates ln(1/1−F(t)) are taken. The F(t) is the failure distribution function.
  • As seen in FIG. 3, the total charge injection amount QBD required to cause the dielectric breakdown is above about 10 C/cm2. The dispersion of the total charge injection amount QBD required to cause the dielectric breakdowns are very small. Based on this, it can be seen that the capacitor according to the present embodiment can have high reliability.
  • (The Method for Fabricating the Capacitor)
  • Next, the capacitor according to the present embodiment will be explained with reference to FIGS. 4A to 6C. FIGS. 4A to 6C are sectional views of the capacitor according to the present embodiment in the steps of the method for fabricating the capacitor, which illustrate the method.
  • As illustrated in FIG. 4A, the device isolation region 14 is formed on the semiconductor substrate 10 by, e.g., STI. The semiconductor substrate 10 is, e.g., a silicon substrate. The device isolation region 14 defines the device region 12.
  • Next, the sacrifice oxidation film 34 is formed on the surface of the semiconductor substrate 10 by thermal oxidation.
  • Next, a dopant impurity is implanted into the device region 12 to thereby form, e.g., the P type well (not illustrated) in the semiconductor substrate 10.
  • Then, a photoresist film 36 is formed on the entire surface by, e.g., spin coating.
  • Next, as illustrated in FIG. 4B, the opening 38 is formed in the photoresist film 36 by photolithography. The opening 38 is formed, exposing not only the device region 12 but also the device isolation region 14 around the device region 12.
  • Then, with the photoresist film 36 as the mask, an N type dopant impurity is heavily implanted in the device region 12 by, e.g., ion implantation. The dopant impurity is implanted also into the device isolation region 14 around the device region 12. The dopant impurity is implanted into the semiconductor substrate 10 through the sacrifice oxidation film 34. The dopant impurity is, e.g. arsenic (As+). Conditions for the ion implantation are, e.g., a 60 keV acceleration voltage and a 1.0×1015 cm−2 dose. The lower electrode 16 of the heavily doped impurity diffused layer is thus formed in the device region 12.
  • Next, as illustrated in FIG. 4C, the sacrifice oxidation film 34 on the surface of the semiconductor substrate 10 is etched off by using, e.g., a hydrofluoric acid solution. When the sacrifice oxidation film 34 is removed, the device isolation region 14 around the device region 12, where the dopant impurity is heavily implanted, is etched more deeply. The cavity 15 is thus formed in the device isolation region 14 around the device region 12.
  • Next, as illustrated in FIG. 5A, the dielectric film 18 of a silicon oxide film 18 is formed by thermal oxidation. The film thickness of the dielectric film 18 is about 14 nm. The temperature of the inside of the film forming chamber for forming the dielectric film 18 is about 800° C. The atmosphere inside the film forming chamber is an atmosphere mixing steam and DCE (Dichloroethane). The region 16 where the dopant impurity is heavily implanted is thermally oxidized to thereby form the dielectric film 18, in which the presence of the dopant impurity causes the accelerating oxidation, and the film thickness of the dielectric film 18 becomes relatively large.
  • Next, a polysilicon film with a dopant impurity implanted in is formed by, e.g., CVD. A condition for forming the polysilicon film is, e.g., about 620° C.
  • Then, the polysilicon film is patterned by photolithography. The polysilicon film is pattered not be present over the device isolation region 14. The upper electrode 20 is thus formed of the polysilicon film (see FIG. 5B).
  • Then, as illustrated in FIG. 5C, a silicon nitride film 24 is formed on the entire surface by, e.g., plasma-enhanced CVD. The film thickness of the silicon nitride film 24 is, e.g., about 50 nm. The silicon nitride film 24 functions as an etching stopper film.
  • Next, the inter-layer insulation film 26 of, e.g., a silicon oxide film is formed on the entire surface by, e.g., CVD. The film thickness of the inter-layer insulation film 26 is, e.g., about 950 nm.
  • Then, the surface of the inter-layer insulation film 26 is polished. The surface of the inter-layer insulation film 26 is thus flattened.
  • Then, as illustrated in FIG. 6A, with the silicon nitride film 24 as the etching stopper, the contact holes 28 a, 28 b are formed in the inter-layer insulation film 26 by photolithography. Dry etching is used to form the contact holes 28 a, 28 b in the inter-layer insulation film 26. The etching gas is, e.g., a CF-based etching gas. The etching system is, e.g., a high density plasma etching system. The inter-layer insulation film 26 is etched with a high selectivity ratio to the silicon nitride film 24, whereby the etching can be stopped by the silicon nitride film 24 without failure.
  • Next, as illustrated in FIG. 6B, the silicon nitride film 24, etc. exposed in the contact holes 28 a, 28 b are etched. The contact hole 28 b and the contact hole 28 a are thus formed respectively down to the upper electrode 20 and the lower electrode 16.
  • Then, a titanium film (not illustrated) and a titanium nitride film (not illustrated) are sequentially formed by, e.g., CVD. A barrier metal film (not illustrated) is thus formed of the titanium film and titanium nitride film. The film thickness of the titanium film is, e.g., about 10 nm. The film thickness of the titanium nitride film is, e.g., about 20 nm.
  • Then, a tungsten film is formed by, e.g., CVD. The film thickness of the tungsten film is, e.g., about 300 nm.
  • Next, the tungsten film and the barrier metal film are polished by, e.g., CMP until the surface of the inter-layer insulation film 26 is exposed. Thus, the conductor plugs (contact plugs) of the tungsten are buried in the contact holes 28 a, 28 b (see FIG. 6C).
  • Thus, the semiconductor device according to the present embodiment is fabricated.
  • One main characteristics of the capacitor according to the present embodiment is that the lower electrode 16 is formed in contact with the device isolation region 14, while the upper electrode 20 is not formed over the device isolation region 14.
  • According to the present embodiment, the upper electrode 20 is not formed over the device isolation region 14, which can prevent the short-circuit between the upper electrode 20 and the lower electrode 16 in the cavity 15 of the device isolation region 14. The capacitor according to the present embodiment can have high reliability.
  • Another main characteristic of the capacitor according to the present embodiment is that the etching stopper film 24 is formed, covering the capacitor 22.
  • In the first step of the etching for forming the contact holes 28 a, 28 b, the inter-layer insulation film 26 is etched with the silicon nitride film 24 as the etching stopper film and with a high selectivity, whereby the silicon nitride film 24 can stop the etching without failure. In the second step of the etching for forming the contact holes 28 a, 28 b, the silicon nitride film 24, etc. to be removed are so thin that the etching rate can be very easily controlled. Thus, according to the present embodiment, the lower electrode 16 and the upper electrode 20 are prevented from being damaged. Accordingly, the capacitor according to the present embodiment can have higher reliability.
  • The technique of the invention of the present application that the short-circuit between the upper electrode and the lower electrode in the cavity of the device isolation region can be prevented is neither disclosed nor suggested in any one of Patent Reference 1 to 3.
  • The technique of the invention of the present application that the upper electrode and the lower electrode are prevented from being damaged by using the etching stopper film whereby improve the reliability of the capacitor is neither disclosed nor suggested in any one of Patent Reference 1 to 3.
  • A Second Embodiment
  • The semiconductor device according to a second embodiment of the present invention and the method for fabricating the semiconductor device will be explained with reference to FIGS. 7A to 11B. FIG. 7A is a sectional view of the semiconductor device according to the present embodiment. FIG. 7B is a plane view of the semiconductor device according to the present embodiment. The same members of the present embodiment as those of the capacitor according to the first embodiment and the method for fabricating the capacitor illustrated in FIGS. 1A to 6C are represented by the same reference numbers not to repeat or to simplify their explanation.
  • (The Semiconductor Device)
  • The semiconductor device according to the present embodiment is characterized mainly in that semiconductor elements, such as a transistor 40, etc. and the capacitor 32 according to the first embodiment are formed on one and the same semiconductor substrate 10.
  • As illustrated in FIGS. 7A and 7B, a gate insulation film 18 a is formed on the surface of a device region 12 a defined by the device isolation region 14. The film thickness of the gate insulation film 18 a is smaller than the film thickness of the dielectric film 18. The film thickness of the gate insulation film 18 a is, e.g., 7 nm. The gate insulation film 18 a of the transistor 40 is formed thinner than the dielectric film 18 of the capacitor 32, because the device region 12 a where a dopant impurity is not heavily implanted in the device region 12 a for the transistor 40 to be formed in, and the accelerating diffusion does to take place. The gate insulation film 18 a formed in the device region 12 a without a heavily dopant implantation has good quality.
  • A gate electrode 20 a is formed over the device region 12 a and the device isolation region 14. The gate electrode 20 a is formed of, e.g., polysilicon film with a dopant impurity implanted in. The upper electrode of the capacitor 32 and the gate electrode 20 a of the transistor 40 are formed of the one and the same conducting film.
  • A sidewall insulation film 42 is formed on the side wall of the gate electrode 20 a. The sidewall insulation film 42 is formed of, e.g., a silicon oxide film.
  • A source/drain diffused layer (not illustrated) is formed in the device region 12 a on both side of the gate electrode 20 a with the sidewall insulation film 42 formed on.
  • The etching stopper film 24 is formed on the transistor 40 and the capacitor 32.
  • The inter-layer insulation film 26 is formed on the etching stopper film 24.
  • A contact hole 28 c is formed in the inter-layer insulation film 26 and the etching stopper film 24 down to the gate electrode 20 a.
  • A conductor plug 30 c is buried in the contact hole 28 c.
  • Thus, the semiconductor device according to the present embodiment is fabricated.
  • (The Method for Fabricating the Semiconductor Device)
  • Next, the method for fabricating the semiconductor device according to the present embodiment will be explained with reference to FIGS. 8A to 11B. FIGS. 8A to 11B are sectional views of the semiconductor device according to the present embodiment in the steps of the method for fabricating the semiconductor device, which illustrate the method.
  • First, as illustrated in FIG. 8A, the device isolation region 14 for defining the device regions 12, 12 a is formed by, e.g., STI. Thus, the device region 12 for the capacitor 32 to be formed in, and the device region 12 for the transistor 40 to be formed in are defined by the device isolation region 14.
  • Next, the sacrifice oxidation film 34 is formed on the surface of the semiconductor substrate 10 by thermal oxidation.
  • Next, a dopant impurity is implanted in the device regions 12, 12 a to form, e.g., P type wells (not illustrated) in the semiconductor substrate 10.
  • Next, as illustrated in FIG. 8B, a photoresist film 36 is formed on the entire surface by spin coating.
  • Next, the opening 38 is formed in the photoresist film 36 by photolithography. The opening 38 is formed, exposing not only the device region 12 but also the device isolation region 14 around the device region 12.
  • Next, with the photoresist film 36 as the mask, a dopant impurity is implanted in the device region 12 by, e.g., ion implantation. At this time, the dopant impurity is implanted also in the device isolation region 14 around the device region 12. The dopant impurity is implanted into the semiconductor substrate 10 through the sacrifice oxidation film 34. The dopant impurity is, e.g., arsenic (As+). Conditions for the ion implantation are, e.g., 60 keV acceleration voltage and 1.0×1015 cm−2 dose.
  • Then, the sacrifice oxidation film 34 on the surface of the semiconductor substrate 10 is etched off by using, e.g., a hydrofluoric acid solution.
  • Then, as illustrated in FIG. 9A, the silicon oxide film 18, 18 a are formed on the surface of the semiconductor substrate 10 by thermal oxidation. The silicon oxide film 18 formed in the device region 12 is to be the dielectric film of the capacitor 32. The silicon oxide film 18 a formed in the device region 12 a is to the gate insulation film 18 a of the transistor 40. The dielectric film 18 and the gate insulation film 18 a are formed at an about 800° C. internal temperature of the film forming chamber. The atmosphere in the film forming chamber is an atmosphere mixing steam and DCE (Dichloroethane). In the device region 12, the dielectric film 18, which is formed by thermally oxidizing the surface of the heavily doped impurity diffused layer 16, has a relatively large film thickness d1 due to the accelerating oxidation caused by the presence of the dopant impurity. On the other hand, in the device region 12 a, where the dopant impurity is not heavily implanted, the accelerating oxidation does not take place, and the film thickness d2 of the gate insulation film 18 a is relatively small. The film thickness d1 of the dielectric film 18 is about 14 nm, and the film thickness d2 of the gate insulation film 18 a is, e.g., 7 nm.
  • Then, a polysilicon film is formed by, e.g., CVD. A condition for forming the polysilicon film is, e.g., about 620° C.
  • Next, the polysilicon film is patterned by photolithography to form the upper electrode 18 and the gate electrode 18 a. The polysilicon film is patterned for the upper electrode 18 not to present over the device isolation region 14. On the other hand, as for the gate electrode 18 a, the polysilicon film is patterned for the gate electrode 18 a to be positioned over the device region 12 and the device isolation region 14 (see FIG. 9B). The cavity 15 is not formed in the device isolation region 14 near the device isolation region 12 a, whereby the gate electrode 18 a formed over the device isolation region 14 can be prevented from short-circuiting with the device region 12 a.
  • Next, as illustrated in FIG. 10A, the silicon nitride film 24 is formed on the entire surface by, e.g., plasma-enhanced CVD. The film thickness of the silicon nitride film 24 is, e.g., about 50 nm. The silicon nitride film 24 functions as the etching stopper film.
  • Then, the inter-layer insulation film 26 is formed on the entire surface by, e.g., CVD. The film thickness of the inter-layer insulation film 26 is, e.g., about 950 nm.
  • Next, the surface of the inter-layer insulation film 26 is polished. The surface of the inter-layer insulation film 26 is thus planarized.
  • Then, as illustrated in FIG. 10B, with the silicon nitride film 24 as the etching stopper, the contact holes 28 a-28 c are formed in the inter-layer insulation film 26 by photolithography. The contact holes 28 a-28 c are formed in the inter-layer insulation film 26 by dry etching. The etchant gas is, e.g., a CF-based etching gas. The etching system is, e.g., a high density plasma etching system. The inter-layer insulation film 26 is etched with a high selectivity ratio to the silicon nitride film 24, whereby the silicon nitride film 24 can stop the etching without failure.
  • Then, as illustrated in FIG. 11A, the silicon nitride film 24, etc. exposed in the contact holes 28 a-28 c are etched. The contact hole 28 b, the contact hole 28 a and the contact hole 28 c are thus formed respectively down to the upper electrode 20, the lower electrode 16 and the gate electrode 20 a.
  • Next, the titanium film (not illustrated) and the titanium nitride film (not illustrated) are sequentially formed by, e.g., CVD. Thus, the barrier metal film (not illustrated) of the titanium film and titanium nitride film is formed. The film thickness of the titanium film is, e.g., about 10 nm. The film thickness of the titanium nitride film is, e.g., about 20 nm.
  • Next, a tungsten film is formed by, e.g., CVD. The film thickness of the tungsten film is, e.g., about 300 nm.
  • Then, the tungsten film and the barrier metal film are polished by, e.g., CMP until the surface of the inter-layer insulation film 26 is exposed. The conductor plugs 30 a-30 c of tungsten are thus buried in the contact holes 28 a-28 c.
  • Thus, the semiconductor device according to the present embodiment is fabricated (see FIG. 11B).
  • The semiconductor device according to the present embodiment is characterized mainly in that, as described above, the transistor 40, and the capacitor 32 according to the first embodiment are formed on one and the same semiconductor substrate 10.
  • According to the present embodiment, the capacitor 32 has high reliability, accordingly the semiconductor device can have high reliability.
  • Modified Embodiments
  • The present invention is not limited to the above-described embodiments and can cover other various modifications.
  • For example, in the above-described embodiments, the lower electrode is of N+ conduction type. However, the lower electrode is not essentially of N+ conduction type. For example, it is possible that an N type well is formed in the device region 12, and a P+ type lower electrode is formed in the N type well.

Claims (14)

1. A semiconductor device comprising:
a device isolation region formed in a semiconductor substrate;
a transistor including a gate insulation film formed of a thermal oxide film formed in a first device region defined by the device isolation region, and a gate electrode formed over the gate insulation film and the device isolation region;
a capacitor including a lower electrode formed in a second device region defined by the device isolation region, a dielectric film formed over the lower electrode and formed of a thermal oxide film thicker than the gate insulation film; and an upper electrode formed over the dielectric film;
an insulation film formed over the semiconductor substrate, covering the transistor and the capacitor;
a first conductor plug buried in a first contact hole which is down to the lower electrode;
a second conductor plug buried in a second contact hole which is down to the upper electrode; and
a third conductor plug buried in a third contact hole which is down to the gate electrode,
the upper electrode of the capacitor being not formed over the device isolation region.
2. A semiconductor device according to claim 1, wherein
a cavity is formed in the device isolation region near the second device region.
3. A semiconductor device according to claim 1, wherein
the device isolation region is buried in a trench formed in the semiconductor substrate.
4. A semiconductor device according to claim 1, wherein
a peak value of a impurity concentration in the lower electrode is 1×1020 cm−3 or more.
5. A semiconductor device according to claim 1, further comprising
an etching stopper film formed below the insulation layer and having etching characteristics different from those of the insulation layer.
6. A semiconductor device according to claim 1, wherein the semiconductor substrate is a silicon substrate, and the upper electrode is formed of polysilicon.
7. A method for fabricating a capacitor comprising the steps of:
forming a device isolation region in a semiconductor substrate;
forming a sacrifice oxidation film on the surface of the device region defined by the device isolation region;
implanting an impurity in a region containing the device region to form a lower electrode of an impurity diffused layer:
etching off the sacrifice oxidation film;
forming a dielectric film on the surface of the impurity diffused layer by thermal oxidation;
forming an upper electrode over the dielectric film;
forming an insulation layer, covering the upper electrode;
etching the insulation layer to form a first contact hole down to the lower electrode and a second contact hole down to the upper electrode; and
burying the first conductor plug in the first contact hole and burying the second conductor plug in the second contact hole,
in the step of forming the upper electrode, the upper electrode is not formed over the device isolation region.
8. A method for fabricating a capacitor according to claim 7, wherein
the step of forming the device isolation region includes the step of forming a trench in the semiconductor substrate, the step of forming another insulation layer in the trench and over the semiconductor substrate, and the step of polishing said another insulation layer except in the trench to form the device isolation region of said another insulation layer.
9. A method for fabricating a capacitor according to claim 7, wherein
in the step of forming the lower electrode, the impurity is implanted with a peak value thereof being 1×1020 cm−3 or more.
10. A method for fabricating a capacitor according to claim 7,
which further comprises, after the step of forming the upper electrode and before the step of forming the insulation layer, the step of forming an etching stopper film having etching characteristics different from those of the insulation layer, covering the upper electrode, and
in which the step of forming the first contact hole and the second contact hole includes the step of etching the insulation layer at a high selectivity ratio to the etching stopper film to form the first contact hole and the second contact hole down to the etching stopper film, and the step of etching off the etching stopper film exposed in the first contact hole and the second contact hole to form the first contact hole down to the upper electrode and the second contact hole down to the lower electrode.
11. A method for fabricating a semiconductor device comprising the steps of:
forming a device isolation region in a semiconductor substrate;
forming a sacrifice oxidation film on the surface of a device region defined by the device isolation region and the surface of another device region defined by the device isolation region;
implanting an impurity into a region containing said another device region to form a lower electrode of a impurity diffused layer;
etching off the sacrifice oxidation film;
forming a gate insulation film on the surface of the device region, and a dielectric film thicker than the gate insulation film on the surface of the impurity diffused layer, by thermal oxidation;
forming a gate electrode over the gate insulation film and the device isolation region, and an upper electrode over the dielectric film;
forming an insulation layer, covering the gate electrode and the upper electrode;
etching the insulation layer to form a first contact hole down to the lower electrode, a second contact hole down to the first electrode and a third contact hole down to the gate electrode; and
burying a first conductor plug, a second conductor plug and a third conductor plug respectively in the first contact hole, the second contact hole and the third contact hole,
in the step of forming the upper electrode, the upper electrode being not formed over the device isolation region.
12. A method for fabricating a capacitor according to claim 11, wherein
the step of forming the device isolation region includes the step of forming a trench in the semiconductor substrate, the step of forming another insulation layer in the trench and over the semiconductor substrate, and the step of polishing said another insulation layer except in the trench to form the device isolation region of said another insulation layer.
13. A method for fabricating a capacitor according to claim 11, wherein
in the step of forming the lower electrode, the impurity is implanted with a peak value thereof being 1×1020 cm−3 or more.
14. A method for fabricating a capacitor according to claim 11,
which further comprises, after the step of forming the gate electrode and the upper electrode, and before the step of forming the insulation layer, the step of forming an etching stopper film having etching characteristics different from those of the insulation layer, covering the gate electrode and the upper electrode, and
in which the step of forming the first contact hole, the second contact hole and the third contact hole includes the step of etching the insulation layer at a high selectivity ratio to the etching stopper film to form the first contact hole, the second contact hole and the third contact hole down to the etching stopper film, and the step of etching off the etching stopper film exposed in the first contact hole, second contact hole and the third contact hole to form the first contact hole down to the upper electrode, the second contact hole down to the lower electrode and the third contact hole down to the gate electrode.
US12/912,265 2004-03-15 2010-10-26 Capacitor and method for fabricationg the same, and semiconductor device and method for fabricating the same Abandoned US20110037110A1 (en)

Priority Applications (2)

Application Number Priority Date Filing Date Title
US12/912,265 US20110037110A1 (en) 2004-03-15 2010-10-26 Capacitor and method for fabricationg the same, and semiconductor device and method for fabricating the same
US13/554,789 US8772104B2 (en) 2004-03-15 2012-07-20 Capacitor and method for fabricating the same, and semiconductor device and method for fabricating the same

Applications Claiming Priority (4)

Application Number Priority Date Filing Date Title
JP2004073018A JP2005260163A (en) 2004-03-15 2004-03-15 Capacitance element and its manufacturing method, semiconductor device and its manufacturing method
JP2004-73018 2004-03-15
US10/924,956 US7843034B2 (en) 2004-03-15 2004-08-25 Capacitor having upper electrode not formed over device isolation region
US12/912,265 US20110037110A1 (en) 2004-03-15 2010-10-26 Capacitor and method for fabricationg the same, and semiconductor device and method for fabricating the same

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US10/924,956 Division US7843034B2 (en) 2004-03-15 2004-08-25 Capacitor having upper electrode not formed over device isolation region

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US13/554,789 Division US8772104B2 (en) 2004-03-15 2012-07-20 Capacitor and method for fabricating the same, and semiconductor device and method for fabricating the same

Publications (1)

Publication Number Publication Date
US20110037110A1 true US20110037110A1 (en) 2011-02-17

Family

ID=34918645

Family Applications (3)

Application Number Title Priority Date Filing Date
US10/924,956 Active US7843034B2 (en) 2004-03-15 2004-08-25 Capacitor having upper electrode not formed over device isolation region
US12/912,265 Abandoned US20110037110A1 (en) 2004-03-15 2010-10-26 Capacitor and method for fabricationg the same, and semiconductor device and method for fabricating the same
US13/554,789 Active US8772104B2 (en) 2004-03-15 2012-07-20 Capacitor and method for fabricating the same, and semiconductor device and method for fabricating the same

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US10/924,956 Active US7843034B2 (en) 2004-03-15 2004-08-25 Capacitor having upper electrode not formed over device isolation region

Family Applications After (1)

Application Number Title Priority Date Filing Date
US13/554,789 Active US8772104B2 (en) 2004-03-15 2012-07-20 Capacitor and method for fabricating the same, and semiconductor device and method for fabricating the same

Country Status (2)

Country Link
US (3) US7843034B2 (en)
JP (1) JP2005260163A (en)

Families Citing this family (13)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2010239001A (en) * 2009-03-31 2010-10-21 Sony Corp Capacitive element, method of manufacturing the same, solid-state image pickup device, and imaging device
KR101665669B1 (en) * 2010-03-04 2016-10-13 삼성전자주식회사 Semiconductor devices and methods of forming the same
CN103094361B (en) * 2011-11-03 2015-12-09 上海华虹宏力半导体制造有限公司 PIS capacitor in a kind of SiGe HBT technique and manufacture method thereof
JP2013149710A (en) * 2012-01-18 2013-08-01 Fujitsu Ltd Semiconductor device
JP5737373B2 (en) * 2013-11-29 2015-06-17 ソニー株式会社 Capacitive element, solid-state imaging device, and imaging device
US9825040B2 (en) * 2013-12-31 2017-11-21 Taiwan Semiconductor Manufacturing Company Limited Semiconductor arrangement with capacitor and method of fabricating the same
JP2019071468A (en) * 2014-03-28 2019-05-09 ローム株式会社 Discrete capacitor and manufacturing method thereof
JP2015195337A (en) * 2014-03-28 2015-11-05 ローム株式会社 Discrete capacitor and manufacturing method of the same
JP2016162904A (en) * 2015-03-03 2016-09-05 ルネサスエレクトロニクス株式会社 Semiconductor device manufacturing method
US10134831B2 (en) * 2016-03-11 2018-11-20 International Business Machines Corporation Deformable and flexible capacitor
US9847293B1 (en) 2016-08-18 2017-12-19 Qualcomm Incorporated Utilization of backside silicidation to form dual side contacted capacitor
CN109712980B (en) * 2018-11-21 2023-08-08 长江存储科技有限责任公司 Manufacturing method of 3D memory device and 3D memory device
JP7095615B2 (en) * 2019-02-12 2022-07-05 株式会社デンソー Semiconductor device

Citations (16)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4397077A (en) * 1981-12-16 1983-08-09 Inmos Corporation Method of fabricating self-aligned MOS devices and independently formed gate dielectrics and insulating layers
US4466177A (en) * 1983-06-30 1984-08-21 International Business Machines Corporation Storage capacitor optimization for one device FET dynamic RAM cell
US4914546A (en) * 1989-02-03 1990-04-03 Micrel Incorporated Stacked multi-polysilicon layer capacitor
US5640041A (en) * 1994-02-14 1997-06-17 United Microelectronics Corporation Stress relaxation in dielectric before metallization
US5825068A (en) * 1997-03-17 1998-10-20 Integrated Device Technology, Inc. Integrated circuits that include a barrier layer reducing hydrogen diffusion into a polysilicon resistor
US5960289A (en) * 1998-06-22 1999-09-28 Motorola, Inc. Method for making a dual-thickness gate oxide layer using a nitride/oxide composite region
US6171928B1 (en) * 1999-08-13 2001-01-09 Worldwide Semiconductor Manufacturing Corp. Method of fabricating shallow trench insolation
US6465866B2 (en) * 1999-10-12 2002-10-15 Samsung Electronics Co., Ltd. Trench isolation regions having trench liners with recessed ends
US6495416B1 (en) * 1997-06-14 2002-12-17 Kabushiki Kaisha Toshiba Semiconductor integrated circuit device with MOS transistor and MOS capacitor and method for manufacturing the same
US20030006442A1 (en) * 2000-01-24 2003-01-09 Tomotaka Fujisawa Semiconductor device and manufacture thereof
US20030038316A1 (en) * 2001-08-23 2003-02-27 Hideaki Tsuchiko LDMOS field effect transistor with improved ruggedness in narrow curved areas
US20030104668A1 (en) * 2001-12-03 2003-06-05 Samsung Electronics Co., Ltd. Capacitor structure of semiconductor device and method for forming the same
US6603807B1 (en) * 1998-02-27 2003-08-05 Hitachi, Ltd. Isolator and a modem device using the isolator
US20030183880A1 (en) * 2002-03-27 2003-10-02 Yoshiro Goto Semiconductor device covering transistor and resistance with capacitor material
US20040192000A1 (en) * 2003-03-26 2004-09-30 Sony Corporation Method of producing semiconductor device and semiconductor device
US6989313B2 (en) * 2003-03-10 2006-01-24 Samsung Electronics, Co., Ltd. Metal-insulator-metal capacitor and method for manufacturing the same

Family Cites Families (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS60145638A (en) 1984-01-10 1985-08-01 Toshiba Corp Manufacture of semiconductor device
JPH01140653A (en) * 1987-11-27 1989-06-01 Hitachi Ltd Semiconductor device and its manufacture
JP3016340B2 (en) 1994-09-30 2000-03-06 日本ビクター株式会社 Semiconductor device and manufacturing method thereof
JPH1041463A (en) 1996-07-26 1998-02-13 Mitsubishi Electric Corp Mos capacitor and its formation
JP3972486B2 (en) 1998-09-18 2007-09-05 株式会社デンソー Manufacturing method of semiconductor device
JP2000208608A (en) 1999-01-13 2000-07-28 Nec Corp Semiconductor device and production thereof
JP2001351917A (en) 2000-06-05 2001-12-21 Toshiba Corp Semiconductor device and its manufacturing method
JP2003060097A (en) 2001-08-17 2003-02-28 Mitsubishi Electric Corp Semiconductor device and method of manufacturing the same
JP2003218224A (en) 2002-01-25 2003-07-31 Sony Corp Semiconductor device and manufacturing method thereof

Patent Citations (19)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4397077A (en) * 1981-12-16 1983-08-09 Inmos Corporation Method of fabricating self-aligned MOS devices and independently formed gate dielectrics and insulating layers
US4466177A (en) * 1983-06-30 1984-08-21 International Business Machines Corporation Storage capacitor optimization for one device FET dynamic RAM cell
US4914546A (en) * 1989-02-03 1990-04-03 Micrel Incorporated Stacked multi-polysilicon layer capacitor
US5640041A (en) * 1994-02-14 1997-06-17 United Microelectronics Corporation Stress relaxation in dielectric before metallization
US5825068A (en) * 1997-03-17 1998-10-20 Integrated Device Technology, Inc. Integrated circuits that include a barrier layer reducing hydrogen diffusion into a polysilicon resistor
US6495416B1 (en) * 1997-06-14 2002-12-17 Kabushiki Kaisha Toshiba Semiconductor integrated circuit device with MOS transistor and MOS capacitor and method for manufacturing the same
US6603807B1 (en) * 1998-02-27 2003-08-05 Hitachi, Ltd. Isolator and a modem device using the isolator
US5960289A (en) * 1998-06-22 1999-09-28 Motorola, Inc. Method for making a dual-thickness gate oxide layer using a nitride/oxide composite region
US6171928B1 (en) * 1999-08-13 2001-01-09 Worldwide Semiconductor Manufacturing Corp. Method of fabricating shallow trench insolation
US6465866B2 (en) * 1999-10-12 2002-10-15 Samsung Electronics Co., Ltd. Trench isolation regions having trench liners with recessed ends
US20030006442A1 (en) * 2000-01-24 2003-01-09 Tomotaka Fujisawa Semiconductor device and manufacture thereof
US6649958B2 (en) * 2000-01-24 2003-11-18 Sony Corporation Semiconductor device with MIS capacitors sharing dielectric film
US20030038316A1 (en) * 2001-08-23 2003-02-27 Hideaki Tsuchiko LDMOS field effect transistor with improved ruggedness in narrow curved areas
US20030104668A1 (en) * 2001-12-03 2003-06-05 Samsung Electronics Co., Ltd. Capacitor structure of semiconductor device and method for forming the same
US6621111B2 (en) * 2001-12-03 2003-09-16 Samsung Electronics Co., Ltd. Capacitor structure of semiconductor device and method for forming the same
US20030183880A1 (en) * 2002-03-27 2003-10-02 Yoshiro Goto Semiconductor device covering transistor and resistance with capacitor material
US6989313B2 (en) * 2003-03-10 2006-01-24 Samsung Electronics, Co., Ltd. Metal-insulator-metal capacitor and method for manufacturing the same
US20040192000A1 (en) * 2003-03-26 2004-09-30 Sony Corporation Method of producing semiconductor device and semiconductor device
US7205619B2 (en) * 2003-03-26 2007-04-17 Sony Corporation Method of producing semiconductor device and semiconductor device

Also Published As

Publication number Publication date
US8772104B2 (en) 2014-07-08
JP2005260163A (en) 2005-09-22
US20050199933A1 (en) 2005-09-15
US7843034B2 (en) 2010-11-30
US20120302033A1 (en) 2012-11-29

Similar Documents

Publication Publication Date Title
US8772104B2 (en) Capacitor and method for fabricating the same, and semiconductor device and method for fabricating the same
US7626234B2 (en) Semiconductor device with shallow trench isolation and its manufacture method
US6524931B1 (en) Method for forming a trench isolation structure in an integrated circuit
US5786263A (en) Method for forming a trench isolation structure in an integrated circuit
US6872627B2 (en) Selective formation of metal gate for dual gate oxide application
US7772649B2 (en) SOI field effect transistor with a back gate for modulating a floating body
US5406111A (en) Protection device for an intergrated circuit and method of formation
US6350655B2 (en) Semiconductor device and a method of manufacturing the same
US6268637B1 (en) Method of making air gap isolation by making a lateral EPI bridge for low K isolation advanced CMOS fabrication
US6320225B1 (en) SOI CMOS body contact through gate, self-aligned to source- drain diffusions
US5994736A (en) Semiconductor device having buried gate electrode with silicide layer and manufacture method thereof
US5554554A (en) Process for fabricating two loads having different resistance levels in a common layer of polysilicon
US6953744B2 (en) Methods of fabricating integrated circuit devices providing improved short prevention
US6797551B2 (en) Semiconductor device having contact electrode to semiconductor substrate
US6255218B1 (en) Semiconductor device and fabrication method thereof
US6222230B1 (en) Method of making an elevated source/drain with enhanced graded sidewalls for transistor scaling integrated with spacer formation
US6245638B1 (en) Trench and gate dielectric formation for semiconductor devices
US6214743B1 (en) Method and structure for making self-aligned contacts
JPH08162635A (en) Semiconductor device and manufacture thereof
US6511890B2 (en) Method of fabricating a semiconductor device
JPH098135A (en) Manufacture of semiconductor device
US6287982B1 (en) Method of removing a portion of a silicon oxide form over stacked polysilicon and silicide layers by using hydrofluorine (HF) solution
JPH11121716A (en) Semiconductor device and its manufacture method
JPH1197529A (en) Manufacture of semiconductor device
JPH0715938B2 (en) Semiconductor device and manufacturing method thereof

Legal Events

Date Code Title Description
STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION