US20110007234A1 - Tft-lcd array substrate and manufacturing method thereof - Google Patents
Tft-lcd array substrate and manufacturing method thereof Download PDFInfo
- Publication number
- US20110007234A1 US20110007234A1 US12/835,019 US83501910A US2011007234A1 US 20110007234 A1 US20110007234 A1 US 20110007234A1 US 83501910 A US83501910 A US 83501910A US 2011007234 A1 US2011007234 A1 US 2011007234A1
- Authority
- US
- United States
- Prior art keywords
- photoresist
- layer
- region
- semiconductor layer
- via hole
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
- 239000000758 substrate Substances 0.000 title claims abstract description 114
- 238000004519 manufacturing process Methods 0.000 title claims description 25
- 239000004065 semiconductor Substances 0.000 claims abstract description 165
- 239000010409 thin film Substances 0.000 claims abstract description 29
- 238000004381 surface treatment Methods 0.000 claims abstract description 26
- 239000004973 liquid crystal related substance Substances 0.000 claims abstract description 7
- 238000000034 method Methods 0.000 claims description 219
- 239000010408 film Substances 0.000 claims description 128
- 238000000059 patterning Methods 0.000 claims description 108
- 229920002120 photoresistant polymer Polymers 0.000 claims description 69
- 230000000903 blocking effect Effects 0.000 claims description 60
- 229910052751 metal Inorganic materials 0.000 claims description 51
- 239000002184 metal Substances 0.000 claims description 51
- 238000005530 etching Methods 0.000 claims description 43
- 238000000151 deposition Methods 0.000 claims description 25
- 238000004380 ashing Methods 0.000 claims description 16
- 238000002161 passivation Methods 0.000 claims description 13
- 230000003247 decreasing effect Effects 0.000 claims description 10
- 230000000717 retained effect Effects 0.000 claims description 2
- 239000007789 gas Substances 0.000 description 10
- 239000000203 mixture Substances 0.000 description 10
- 238000000623 plasma-assisted chemical vapour deposition Methods 0.000 description 8
- 230000015572 biosynthetic process Effects 0.000 description 7
- 238000001755 magnetron sputter deposition Methods 0.000 description 6
- 150000002739 metals Chemical class 0.000 description 6
- 238000002207 thermal evaporation Methods 0.000 description 6
- 229910003818 SiH2Cl2 Inorganic materials 0.000 description 5
- BLRPTPMANUNPDV-UHFFFAOYSA-N Silane Chemical compound [SiH4] BLRPTPMANUNPDV-UHFFFAOYSA-N 0.000 description 5
- 239000003990 capacitor Substances 0.000 description 5
- 238000003860 storage Methods 0.000 description 5
- 239000000956 alloy Substances 0.000 description 3
- 229910045601 alloy Inorganic materials 0.000 description 3
- 229910052782 aluminium Inorganic materials 0.000 description 3
- 229910052804 chromium Inorganic materials 0.000 description 3
- 229910052802 copper Inorganic materials 0.000 description 3
- 229910052750 molybdenum Inorganic materials 0.000 description 3
- 150000004767 nitrides Chemical class 0.000 description 3
- 229910052715 tantalum Inorganic materials 0.000 description 3
- 229910052719 titanium Inorganic materials 0.000 description 3
- 229910052721 tungsten Inorganic materials 0.000 description 3
- 229910021417 amorphous silicon Inorganic materials 0.000 description 2
- JAONJTDQXUSBGG-UHFFFAOYSA-N dialuminum;dizinc;oxygen(2-) Chemical compound [O-2].[O-2].[O-2].[O-2].[O-2].[Al+3].[Al+3].[Zn+2].[Zn+2] JAONJTDQXUSBGG-UHFFFAOYSA-N 0.000 description 2
- 238000001312 dry etching Methods 0.000 description 2
- 238000005516 engineering process Methods 0.000 description 2
- 239000000463 material Substances 0.000 description 2
- 238000007796 conventional method Methods 0.000 description 1
- 230000008021 deposition Effects 0.000 description 1
- 238000005265 energy consumption Methods 0.000 description 1
- AMGQUBHHOARCQH-UHFFFAOYSA-N indium;oxotin Chemical compound [In].[Sn]=O AMGQUBHHOARCQH-UHFFFAOYSA-N 0.000 description 1
- 230000000873 masking effect Effects 0.000 description 1
- 229910044991 metal oxide Inorganic materials 0.000 description 1
- 150000004706 metal oxides Chemical class 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 230000005855 radiation Effects 0.000 description 1
- YVTHLONGBIQYBO-UHFFFAOYSA-N zinc indium(3+) oxygen(2-) Chemical compound [O--].[Zn++].[In+3] YVTHLONGBIQYBO-UHFFFAOYSA-N 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/02—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier
- H01L27/12—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being other than a semiconductor body, e.g. an insulating body
- H01L27/1214—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being other than a semiconductor body, e.g. an insulating body comprising a plurality of TFTs formed on a non-semiconducting substrate, e.g. driving circuits for AMLCDs
- H01L27/1259—Multistep manufacturing methods
- H01L27/1288—Multistep manufacturing methods employing particular masking sequences or specially adapted masks, e.g. half-tone mask
-
- G—PHYSICS
- G02—OPTICS
- G02F—OPTICAL DEVICES OR ARRANGEMENTS FOR THE CONTROL OF LIGHT BY MODIFICATION OF THE OPTICAL PROPERTIES OF THE MEDIA OF THE ELEMENTS INVOLVED THEREIN; NON-LINEAR OPTICS; FREQUENCY-CHANGING OF LIGHT; OPTICAL LOGIC ELEMENTS; OPTICAL ANALOGUE/DIGITAL CONVERTERS
- G02F1/00—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics
- G02F1/01—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour
- G02F1/13—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour based on liquid crystals, e.g. single liquid crystal display cells
- G02F1/133—Constructional arrangements; Operation of liquid crystal cells; Circuit arrangements
- G02F1/136—Liquid crystal cells structurally associated with a semi-conducting layer or substrate, e.g. cells forming part of an integrated circuit
- G02F1/1362—Active matrix addressed cells
- G02F1/136286—Wiring, e.g. gate line, drain line
-
- G—PHYSICS
- G02—OPTICS
- G02F—OPTICAL DEVICES OR ARRANGEMENTS FOR THE CONTROL OF LIGHT BY MODIFICATION OF THE OPTICAL PROPERTIES OF THE MEDIA OF THE ELEMENTS INVOLVED THEREIN; NON-LINEAR OPTICS; FREQUENCY-CHANGING OF LIGHT; OPTICAL LOGIC ELEMENTS; OPTICAL ANALOGUE/DIGITAL CONVERTERS
- G02F1/00—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics
- G02F1/01—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour
- G02F1/13—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour based on liquid crystals, e.g. single liquid crystal display cells
- G02F1/133—Constructional arrangements; Operation of liquid crystal cells; Circuit arrangements
- G02F1/136—Liquid crystal cells structurally associated with a semi-conducting layer or substrate, e.g. cells forming part of an integrated circuit
- G02F1/1362—Active matrix addressed cells
- G02F1/1368—Active matrix addressed cells in which the switching element is a three-electrode device
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/027—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34
- H01L21/0271—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising organic layers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic System or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/31—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
- H01L21/3105—After-treatment
- H01L21/311—Etching the insulating layers by chemical or physical means
- H01L21/31105—Etching inorganic layers
- H01L21/31111—Etching inorganic layers by chemical means
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic System or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/31—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
- H01L21/3105—After-treatment
- H01L21/311—Etching the insulating layers by chemical or physical means
- H01L21/31127—Etching organic layers
- H01L21/31133—Etching organic layers by chemical means
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/02—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier
- H01L27/12—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being other than a semiconductor body, e.g. an insulating body
- H01L27/1214—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being other than a semiconductor body, e.g. an insulating body comprising a plurality of TFTs formed on a non-semiconducting substrate, e.g. driving circuits for AMLCDs
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/66007—Multistep manufacturing processes
- H01L29/66075—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
- H01L29/66227—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
- H01L29/66409—Unipolar field-effect transistors
- H01L29/66477—Unipolar field-effect transistors with an insulated gate, i.e. MISFET
- H01L29/66742—Thin film unipolar transistors
- H01L29/6675—Amorphous silicon or polysilicon transistors
- H01L29/66765—Lateral single gate single channel transistors with inverted structure, i.e. the channel layer is formed after the gate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
- H01L29/786—Thin film transistors, i.e. transistors with a channel being at least partly a thin film
- H01L29/78606—Thin film transistors, i.e. transistors with a channel being at least partly a thin film with supplementary region or layer in the thin film or in the insulated bulk substrate supporting it for controlling or increasing the safety of the device
- H01L29/78618—Thin film transistors, i.e. transistors with a channel being at least partly a thin film with supplementary region or layer in the thin film or in the insulated bulk substrate supporting it for controlling or increasing the safety of the device characterised by the drain or the source properties, e.g. the doping structure, the composition, the sectional shape or the contact structure
-
- G—PHYSICS
- G02—OPTICS
- G02F—OPTICAL DEVICES OR ARRANGEMENTS FOR THE CONTROL OF LIGHT BY MODIFICATION OF THE OPTICAL PROPERTIES OF THE MEDIA OF THE ELEMENTS INVOLVED THEREIN; NON-LINEAR OPTICS; FREQUENCY-CHANGING OF LIGHT; OPTICAL LOGIC ELEMENTS; OPTICAL ANALOGUE/DIGITAL CONVERTERS
- G02F1/00—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics
- G02F1/01—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour
- G02F1/13—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour based on liquid crystals, e.g. single liquid crystal display cells
- G02F1/133—Constructional arrangements; Operation of liquid crystal cells; Circuit arrangements
- G02F1/136—Liquid crystal cells structurally associated with a semi-conducting layer or substrate, e.g. cells forming part of an integrated circuit
- G02F1/1362—Active matrix addressed cells
- G02F1/136231—Active matrix addressed cells for reducing the number of lithographic steps
- G02F1/136236—Active matrix addressed cells for reducing the number of lithographic steps using a grey or half tone lithographic process
-
- G—PHYSICS
- G02—OPTICS
- G02F—OPTICAL DEVICES OR ARRANGEMENTS FOR THE CONTROL OF LIGHT BY MODIFICATION OF THE OPTICAL PROPERTIES OF THE MEDIA OF THE ELEMENTS INVOLVED THEREIN; NON-LINEAR OPTICS; FREQUENCY-CHANGING OF LIGHT; OPTICAL LOGIC ELEMENTS; OPTICAL ANALOGUE/DIGITAL CONVERTERS
- G02F1/00—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics
- G02F1/01—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour
- G02F1/13—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour based on liquid crystals, e.g. single liquid crystal display cells
- G02F1/133—Constructional arrangements; Operation of liquid crystal cells; Circuit arrangements
- G02F1/136—Liquid crystal cells structurally associated with a semi-conducting layer or substrate, e.g. cells forming part of an integrated circuit
- G02F1/1362—Active matrix addressed cells
- G02F1/136286—Wiring, e.g. gate line, drain line
- G02F1/136295—Materials; Compositions; Manufacture processes
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/40—Electrodes ; Multistep manufacturing processes therefor
- H01L29/43—Electrodes ; Multistep manufacturing processes therefor characterised by the materials of which they are formed
- H01L29/49—Metal-insulator-semiconductor electrodes, e.g. gates of MOSFET
- H01L29/4908—Metal-insulator-semiconductor electrodes, e.g. gates of MOSFET for thin film semiconductor, e.g. gate of TFT
Definitions
- Embodiments of the present invention relate to a thin film transistor liquid crystal display (TFT-LCD) array substrate and a method of manufacturing the same.
- TFT-LCD thin film transistor liquid crystal display
- TFT-LCDs Thin film transistor liquid crystal displays
- the performance, yield and cost are mainly determined by an array substrate of a TFT-LCD and a manufacturing method thereof.
- the process of manufacturing a TFT-LCD array substrate is gradually simplified from the initial 7-mask process to the present 4-mask process employing a half-tone mask or a gray-tone mask.
- the manufacture of a TFT-LCD array substrate can be performed by forming a series of thin film patterns through a series of patterning process.
- one layer of thin film pattern is formed through one patterning process.
- an active layer, a date line, a source electrode, a drain electrode and a TFT channel region can be formed by one patterning process with a half-tone mask or a gray-tone mask.
- the active layer comprises a semiconductor film and a doped semiconductor film (ohmic contact film) that are stacked in order.
- the doped semiconductor film is etched by a dry etching process.
- the semiconductor film In order to etch away the doped semiconductor film in the TFT channel region and realize the uniformity and selectivity of such etch, an over-etching process is performed until a portion of the semiconductor film provided below the doped semiconductor film is etched.
- the semiconductor film must have a large thickness, such as 1500 ⁇ -3000 ⁇ .
- the turn-off current of the thin film transistor is proportional to the thickness of the semiconductor film.
- the turn-off current of the thin film transistor is increased with the increase of the thickness of the semiconductor film. Because of the increased turn-off current of the thin film transistor, the leakage current is increased, the period, during which the voltage of a pixel electrode is held, is shortened, and thus the performance of the TFT-LCD array substrate comprising the thin film transistor as a switch element for a pixel is degraded.
- the surface of the semiconductor film in the TFT channel region is roughed due to the physical bombing, and thus the performance of the TFT-LCD array substrate is further degraded.
- failures for example, the short circuit between the source electrode and the drain electrode, the open circuit of the channel region, and the like
- the yield is severely reduced.
- a thin film transistor liquid crystal display (TFT-LCD) array substrate comprising a gate line, a data line, a pixel electrode and a thin film transistor, wherein the pixel electrode and the thin film transistor are formed in a pixel region defined by intersecting of the gate line and the data line, and the thin film transistor comprises a gate electrode, a semiconductor layer, a source electrode and a drain electrode, and wherein two separate parts of the surface of the semiconductor layer are treated by a surface treatment to form into an ohmic contact layer, and the source electrode and the drain electrode are connected with the semiconductor layer through the ohmic contact layer in the two separate parts, respectively.
- TFT-LCD thin film transistor liquid crystal display
- a method of manufacturing a thin film transistor liquid crystal display (TFT-LCD) array substrate comprising: Step 1 of sequentially depositing a transparent conductive film and a gate metal film on a substrate, and patterning the transparent conductive film and the gate metal film to form a pixel electrode, a gate line and a gate electrode; Step 2 of depositing a gate insulating layer and a semiconductor film on the substrate after the Step 1 and patterning the semiconductor film to form a semiconductor layer, wherein two separate parts of the surface of the semiconductor layer is treated by a surface treatment process to form into an ohmic contact layer; and Step 3 of depositing a source/drain metal film on the substrate after the Step 2, and patterning the source/drain metal film to form a data line, a source electrode and a drain electrode by a patterning process, wherein the source electrode and the drain electrode respectively are connected with the semiconductor layer through the ohmic contact layer in the two separate parts.
- TFT-LCD thin film transistor liquid crystal display
- FIG. 1 is a plan view showing a first embodiment of a TFT-LCD array substrate according to the invention
- FIG. 2 is a sectional view taken along line A 1 -A 1 in FIG. 1 ;
- FIG. 3 is a plan view after a first patterning process of the first embodiment of the TFT-LCD array substrate according to the invention
- FIG. 4 is a sectional view taken along the line A 2 -A 2 in FIG. 3 ;
- FIG. 5 is a sectional view taken along the line A 2 -A 2 after exposing and developing a photoresist layer in the first patterning process of the first embodiment of the TFT-LCD array substrate according to the invention
- FIG. 6 is a sectional view taken along the line A 2 -A 2 after a first etching process in the first patterning process of the first embodiment of the TFT-LCD array substrate according to the invention
- FIG. 7 is a sectional view taken along the line A 2 -A 2 after an ashing process in the first patterning process of the first embodiment of the TFT-LCD array substrate according to the invention
- FIG. 8 is a sectional view taken along the line A 2 -A 2 after a second etching process in the first patterning process of the first embodiment of the TFT-LCD array substrate according to the invention
- FIG. 9 is a plan view after a second patterning process of the first embodiment of the TFT-LCD array substrate according to the invention.
- FIG. 10 is a sectional view taken along line A 3 -A 3 in FIG. 9 ;
- FIG. 11 is a plan view after a third patterning process of the first embodiment of the TFT-LCD array substrate according to the invention.
- FIG. 12 is a sectional view taken along line A 4 -A 4 in FIG. 11 ;
- FIG. 13 is a plan view showing a second embodiment of a TFT-LCD array substrate according to the invention.
- FIG. 14 is a sectional view taken along line B 1 -B 1 in FIG. 1 ;
- FIG. 15 is a plan view after a second patterning process of the second embodiment of the TFT-LCD array substrate according to the invention.
- FIG. 16 is a sectional view taken along line B 3 -B 3 in FIG. 15 ;
- FIG. 17 is a sectional view taken along the line B 3 -B 3 after exposing and developing a photoresist layer in the second patterning process of the second embodiment of the TFT-LCD array substrate according to the invention
- FIG. 18 is a sectional view taken along the line B 3 -B 3 after a first etching process in the second patterning process of the second embodiment of the TFT-LCD array substrate according to the invention.
- FIG. 19 is a sectional view taken along the line B 3 -B 3 after a first ashing process in the second patterning process of the second embodiment of the TFT-LCD array substrate according to the invention.
- FIG. 20 is a sectional view taken along the line B 3 -B 3 after a second etching process in the second patterning process of the second embodiment of the TFT-LCD array substrate according to the invention
- FIG. 21 is a sectional view taken along the line B 3 -B 3 after a second ashing process in the second patterning process of the second embodiment of the TFT-LCD array substrate according to the invention.
- FIG. 22 is a sectional view taken along the line B 3 -B 3 after a third etching process in the second patterning process of the second embodiment of the TFT-LCD array substrate according to the invention.
- FIG. 23 is a sectional view taken along the line B 3 -B 3 after a surface treatment process in the second patterning process of the second embodiment of the TFT-LCD array substrate according to the invention.
- FIG. 1 is a plan view showing a first embodiment of a TFT-LCD array substrate according to the invention
- FIG. 2 is a sectional view taken along line A 1 -A 1 in FIG. 1 .
- the TFT-LCD array substrate comprises gate lines 10 , data lines 11 , common electrode lines 12 , pixel electrodes 9 and thin film transistors.
- a pixel region is defined by intersecting of one gate line 10 and one data line 11 perpendicular to each other.
- One thin film transistor and one pixel electrode are formed in each pixel region.
- the gate line 10 is used to supply the turn-on (“ON”) signals to the thin film transistor
- the data line 11 is used to supply the data signals to the pixel electrode 9
- the common electrode line 12 is used to constitute storage capacitor with the pixel electrode 9 .
- the TFT-LCD array substrate comprises a gate electrode 2 , the gate line 10 and the pixel electrode 9 , which are all formed on a substrate 1 .
- the gate electrode 2 is connected with the gate line 10 .
- the pixel electrode 9 is formed on the substrate 1 and within the pixel region.
- a gate insulating layer 3 is formed on the gate electrode 2 , the gate line 10 and the pixel electrode 9 to cover the entirety of the substrate 1 .
- a semiconductor layer 4 is formed on the gate insulating layer 3 and positioned over the gate electrode 2 .
- a passivation layer 8 is formed on the semiconductor layer 4 to cover the entirety of the substrate 1 .
- a first via hole 8 a, a second via hole 8 b and a third via hole 8 c are provided in the passivation layer 8 .
- the first via hole 8 a is provided on the pixel electrode 9 and exposes a portion of the surface of the pixel electrode 9 .
- the second via hole 8 b and the third via hole 8 c are provided on the semiconductor layer 4 and each expose a portion of the surface of the semiconductor layer 4 .
- the surface of the semiconductor layer 4 exposed by the second via hole 8 b and the third via hole 8 c comprises an ohmic contact layer 4 a formed by surface treatment as described below.
- the data line 11 , the common electrode line 12 , the source electrode 6 and the drain electrode 7 are formed on the passivation layer 8 .
- One end of the source electrode 6 is connected with the data line 11 , the other end thereof is positioned over the semiconductor layer 4 and connected with the semiconductor layer 4 through the ohmic contact layer 4 a in the third via hole 8 c.
- One end of the drain electrode 7 is connected with the pixel electrode 9 through the first via hole 8 a, the other end thereof is positioned over the semiconductor layer 4 and connected with the semiconductor layer 4 through the ohmic contact layer 4 a in the second via hole 8 b.
- a TFT channel region is formed between the source electrode 6 and the drain electrode 7 .
- the common electrode line 12 is not formed.
- the thickness of the semiconductor layer 4 is about 500-1500 ⁇ , and preferably is about 500-1000 ⁇ .
- the surface treatment to the semiconductor layer 4 is a phosphorizing treatment using PH 3 gas, in which the RF power is about 5-12 KW, the atmospheric pressure is about 100-400 mT and the flow rate is about 1000-4000 sccm.
- the gate electrode 2 , the gate line 10 and the pixel electrode 9 may be formed in a single patterning process or in different patterning processes.
- FIG. 3 to FIG. 12 are schematic views showing the manufacture process of the first embodiment of the TFT-LCD array substrate according to the invention.
- the described patterning process may comprise the processes of applying photoresist, masking, exposing and developing of photoresist, etching, removing remaining photoresist, and the like.
- a positive photoresist is used as an example in a patterning process.
- FIG. 3 is a plan view after a first patterning process of the first embodiment of the TFT-LCD array substrate according to the invention
- FIG. 4 is a sectional view taken along the line A 2 -A 2 in FIG. 3 .
- a transparent conductive film with a thickness of about 300-600 ⁇ and a gate metal film with a thickness of about 500-4000 ⁇ are deposited on the substrate 1 by a magnetron sputtering method, a thermal evaporation method or other film formation method.
- the transparent conductive film may be formed by indium tin oxide (ITO), indium zinc oxide (IZO), aluminum zinc oxide (AZO) and the like or by other metal or metal oxide.
- the gate metal film may be formed by a metal such as Cr, W, Ti, Ta, Mo, Al, Cu and the like or an alloy of the above metals.
- the gate metal film may have a multi-layer structure formed by any combination of the above metals.
- the gate electrode 2 , the gate line 10 and the pixel electrode 9 are formed on the substrate, as shown in FIG. 3 and FIG. 4 .
- Such patterning process is described in detail as follows.
- FIG. 5 is a sectional view taken along the line A 2 -A 2 after exposing and developing a photoresist layer in the first patterning process of the first embodiment of the TFT-LCD array substrate according to the invention.
- a photoresist layer 30 is applied on the gate metal film 22 .
- the photoresist layer 30 is exposed by using a half-tone mask or a gray tone mask to form a completely exposed region A, an unexposed region B and a partially exposed region C.
- the unexposed region B corresponds to the regions of the gate line and the gate electrode
- the partially exposed region C corresponds to the region of the pixel electrode
- the completely exposed region A corresponds to the region other than the above regions.
- the thickness of the photoresist in the unexposed region B is not substantially changed to form a photoresist-completely-retained region
- the photoresist in the completely exposed region A is completely removed to form a photoresist-completely-removed region
- the thickness of the photoresist in the partially exposed region C is decreased to form a photoresist-partially-retained region, as shown in FIG. 5 .
- FIG. 6 is a sectional view taken along the line A 2 -A 2 after a first etching process in the first patterning process of the first embodiment of the TFT-LCD array substrate according to the invention.
- the gate metal film 22 and the transparent conductive film 21 in the completely exposed region A are etched away so that the gate line 10 and the gate electrode 2 are formed, as shown in FIG. 6 .
- FIG. 7 is a sectional view taken along the line A 2 -A 2 after an aching process in the first patterning process of the first embodiment of the TFT-LCD array substrate according to the invention.
- the thickness of the photoresist layer 30 is decreased so that the photoresist in the partially exposed region C is completely removed to expose the gate metal film 22 in this region, as shown in FIG. 7 . Since the thickness of photoresist in the unexposed region B is bigger than that in the partially exposed region C, the unexposed region B is still covered by remaining photoresist with a certain thickness after the ashing process.
- FIG. 8 is a sectional view taken along the line A 2 -A 2 after a second etching process in the first patterning process of the first embodiment of the TFT-LCD array substrate according to the invention.
- the gate metal film in the partially exposed region C is etched so that in this region the gate metal film is etched away and the transparent conductive film is exposed, and thus the exposed transparent conductive film in this region forms the pixel electrode 9 , as shown in FIG. 8 .
- the remaining photoresist is removed to complete the first patterning process of the TFT-LCD array substrate in this embodiment.
- the pixel electrode is formed on the substrate 1 and the transparent conductive film is retained below the gate line 10 and the gate electrode 2 after the first patterning process.
- FIG. 9 is a plan view after a second patterning process of the first embodiment of the TFT-LCD array substrate according to the invention
- FIG. 10 is a sectional view taken along line A 3 -A 3 in FIG. 9 .
- the gate insulating layer 3 with a thickness of about 3000-5000 ⁇ and a semiconductor film with a thickness of about 500-1500 ⁇ are sequentially deposited by a plasma enhanced chemical vapor deposition (PECVD) method or other film formation method.
- PECVD plasma enhanced chemical vapor deposition
- the gate insulating layer 3 may be formed of an oxide, a nitride or an oxynitride, and the corresponding source gas thereof may be a mixture of SiH 4 , NH 3 and N 2 or a mixture of SiH 2 Cl 2 , NH 3 and N 2 .
- the semiconductor film may be an amorphous silicon film, and the corresponding source gases thereof may be a mixture of SiH 4 and H 2 or a mixture of SiH 2 Cl 2 and H 2 .
- the semiconductor layer 4 is formed by a patterning process using a normal mask, as shown in FIG. 9 and FIG. 10 .
- the gate insulating layer 3 is formed on the gate electrode 2 , the gate line 10 and the pixel electrode 9 to cover the entirety of the substrate 1 , and the semiconductor layer 4 is formed on the gate insulating layer 3 and positioned over the gate electrode 2 .
- FIG. 11 is a plan view after a third patterning process of the first embodiment of the TFT-LCD array substrate according to the invention
- FIG. 12 is a sectional view taken along line A 4 -A 4 in FIG. 11 .
- the passivation layer 8 with a thickness of about 700-2000 ⁇ is deposited by a PECVD method or other film formation method.
- the passivation layer 8 may be formed by an oxide, a nitride or an oxynitride, and the corresponding source gas thereof may be a mixture of SiH 4 , NH 3 and N 2 or a mixture of SiH 2 Cl 2 , NH 3 and N 2 .
- the first via hole 8 a, the second via hole 8 b and the third via hole 8 c are formed by a patterning process using a normal mask.
- the first via hole 8 a is provided on the pixel electrode 9 and near the gate electrode 2 .
- the passivation layer 8 and the gate insulating layer 3 in the first via hole 8 a are etched away to expose the surface of the pixel electrode 9 in the first via hole 8 a.
- the second via hole 8 b and the third via hole 8 c are provided on the semiconductor layer 4 .
- the passivation layer 8 in both the second via hole 8 b and the third via hole 8 c are etched away to exposed the surface of the semiconductor layer in the second via hole 8 b and the third via hole 8 c.
- the surface of the semiconductor layer 4 exposed in the second via hole 8 b and the third via hole 8 c is treated with a surface treatment process so that the surface of the semiconductor layer 4 in the second via hole 8 b and the third via hole 8 c is formed into the ohmic contact layer 4 a, as shown in FIG. 11 and FIG. 12 .
- the gate pad via hole (not shown) may be simultaneously formed in the gate pad region.
- the structure of the gate pad via hole are well-known to those skilled in the art and detailed descriptions thereof are omitted here for simplicity.
- the surface treatment in this embodiment is a phosphorizing treatment using PH 3 gas, in which the RF power is about 5-12 KW, the atmospheric pressure is about 100-400 mT and the flow rate is about 1000-4000 seem.
- the second via hole 8 b and the third via hole 8 c may be provided on both sides of the semiconductor layer 4 over the gate electrode 2 (as shown this embodiment), or on both sides of the semiconductor layer 4 outside of the gate electrode 2 .
- the shape of the via holes may be rectangular, elliptical or circular, and the length, width and other geometrical parameters thereof may be determined depending on the practical requirements.
- a source/drain metal film with a thickness of about 2000-3000 ⁇ is deposited on the substrate with the pattern shown in FIG. 12 by using a magnetron sputtering method, a thermal evaporation method or other film formation method.
- the source/drain metal film may be formed by a metal such as Cr, W, Ti, Ta, Mo, Al, Cu and the like or an alloy of the above metals.
- the source/drain metal film may have a multi-layer structure formed by any combination of the above metals.
- the data line 11 , the common electrode line 12 , the source electrode 6 and the drain electrode 7 are formed by a patterning process using a normal mask, as shown in FIG. 1 and FIG. 2 .
- one end of the source electrode 6 is connected with the data line 11 , the other end thereof is positioned over the semiconductor layer 4 and connected with the semiconductor layer 4 through the ohmic contact layer 4 a in the third via hole 8 c.
- One end of the drain electrode 7 is connected with the pixel electrode 9 through the first via hole 8 a, the other end thereof is positioned over the semiconductor layer 4 and connected with the semiconductor layer 4 through the ohmic contact layer 4 a in the second via hole 8 b.
- the TFT channel region is formed between the source electrode 6 and the drain electrode 7 .
- the common electrode line 12 is formed in the pixel region and constitutes the storage capacitor with the pixel electrode 9 .
- the pixel electrode, the gate line and the gate electrode are formed by the first patterning process; the semiconductor layer is formed by the second patterning process; the first via hole, the second via hole and the third via hole are formed by the third patterning process, and the surface of the semiconductor layer exposed in the second via hole and the third via hole is treated by a surface treatment process so that the surface of the semiconductor layer in the second via hole and the third via hole is formed into the ohmic contact layer; the data line, the common electrode line, the source electrode and the drain electrode are formed by the fourth patterning process.
- the TFT-LCD array substrate in this embodiment has the following advantages.
- the TFT channel region is formed by a patterning process using a normal mask after the semiconductor layer is formed, and the semiconductor layer is not over-etched, unlike the conventional process.
- the semiconductor layer in this embodiment can have a small thickness of about 500-1500 ⁇ , preferably about 500-1000 ⁇ .
- the thickness of the semiconductor layer is decreased, the turn-off current of the thin film transistor can be significantly reduced, the period of holding the voltage of the pixel electrode can be increased and the performance of the TFT-LCD array substrate can be improved.
- the thickness of the semiconductor layer is decreased, the contact resistance can be reduced and the carrier mobility in the TFT channel region can be improved.
- the semiconductor layer is kept from being physically bombed during the TFT channel region is formed, and thus the surface of the semiconductor layer is not damaged and the performance of the TFT-LCD array substrate can be further improved.
- the failures generated during the TFT channel region is formed by the conventional multiple-step etching process with a half-tone mask or a gray-tone mask can be avoided by forming the TFT channel region through a patterning process with a normal mask, and thus the product yield can be improved.
- the surface of the semiconductor layer in the second via hole and the third via hole is treated and formed into the ohmic contact layer.
- deposition of the conventional doped semiconductor layer can be omitted. That is, the process of depositing the doped semiconductor layer is omitted.
- the manufacture cost can be reduced, the process period can be shortened and the production efficiency can be improved.
- FIG. 13 is a plan view showing a second embodiment of a TFT-LCD array substrate according to the invention
- FIG. 14 is a sectional view taken along line B 1 -B 1 in FIG. 1 .
- the TFT-LCD array substrate in this embodiment is manufactured by a different production process, in which the structures of the gate line 10 , the data line 11 , the common electrode line 12 , the pixel electrode 9 and the like are similar to those in the first embodiment except for the structure of the thin film transistor.
- the TFT-LCD array substrate comprises the gate electrode 2 , the gate line 10 and the pixel electrode 9 , which are all formed on a substrate 1 .
- the gate electrode 2 is connected with the gate line 10 .
- the pixel electrode 9 is formed on the substrate 1 and within the pixel region.
- the gate insulating layer 3 is formed on the gate electrode 2 , the gate line 10 and the pixel electrode 9 to cover the entirety of the substrate 1 .
- the first via hole 8 a is provided in the gate insulating layer 3 and positioned on the pixel electrode 9 .
- the semiconductor layer 4 is formed on the gate insulating layer 3 and over the gate electrode 2 .
- a blocking layer 5 is provided on the semiconductor layer 4 , and the surface of the semiconductor layer 4 on both sides of the blocking layer 5 is treated with a surface treatment process to form into the ohmic contact layer 4 a.
- One end of the source electrode 6 is connected with the data line 11 , and the other end thereof is positioned on the ohmic contact layer 4 a on one side of the blocking layer 5 and connected with the semiconductor layer 4 through the ohmic contact layer 4 a.
- One end of the drain electrode 7 is connected with the pixel electrode 9 through the first via hole 8 a, and the other end thereof is positioned on the ohmic contact layer 4 a on the other side of the blocking layer 5 and connected with the semiconductor layer 4 through the ohmic contact layer 4 a.
- the TFT channel region is formed between the source electrode 6 and the drain electrode 7 , and the blocking layer 5 is formed to cover the TFT channel region.
- FIG. 15 to FIG. 23 are schematic views showing the manufacture process of the second embodiment of the TFT-LCD array substrate according to the invention.
- the first patterning process and the structural patterns formed in this embodiment are similar to those shown in FIG. 3 and FIG. 4 of the first embodiment, so the detailed descriptions thereof are omitted here for simplicity.
- FIG. 15 is a plan view after a second patterning process of the second embodiment of the TFT-LCD array substrate according to the invention
- FIG. 16 is a sectional view taken along line B 3 -B 3 in FIG. 15 .
- the gate insulating layer 3 with a thickness of about 3000-5000 ⁇ , the semiconductor film with a thickness of about 500-1500 ⁇ and a blocking film with a thickness of about 1000-3000 ⁇ are sequentially deposited by a PECVD method or other film formation method.
- the gate insulating layer and the blocking film may be formed by an oxide, nitride or oxynitride, and the corresponding source gases thereof may be a mixture of SiH 4 , NH 3 and N 2 or a mixture of SiH 2 Cl 2 , NH 3 and N 2 .
- the semiconductor film may be an amorphous silicon film, and the corresponding source gases thereof may be a mixture of SiH 4 and H 2 or a mixture of SiH 2 Cl 2 and H 2 .
- the semiconductor layer 4 , the blocking layer 5 and the first via hole 8 a are formed by a patterning process with a triple-tone mask, and then the surface of the semiconductor layer 4 on both sides of the blocking layer 5 is treated by a surface treatment process and therefore formed into the ohmic contact layer, as shown in FIG. 15 and FIG. 16 .
- the semiconductor layer 4 is formed on the gate insulating layer 3 and over the gate electrode 2 .
- the blocking layer 5 is formed on the semiconductor layer 4 and exposes the semiconductor layer 4 on both sides thereof.
- the first via hole 8 a is provided at the pixel electrode 9 and near the gate electrode 2 .
- the gate pad via hole (not shown) can be simultaneously formed in the gate pad region.
- the structure of the gate pad via hole are well-known to those skilled in the art and the detailed descriptions thereof are omitted here. This patterning process will be described in detail as follows.
- FIG. 17 is a sectional view taken along the line B 3 -B 3 after exposing and developing a phororesist layer in the second patterning process of the second embodiment of the TFT-LCD array substrate according to the invention.
- the gate insulating layer 3 , the semiconductor film 23 and the blocking film 24 are sequentially deposited by a PECVD method or other film formation method.
- a photoresist layer 30 is applied on the blocking film 24 .
- the photoresist layer 30 is exposed by using a triple-tone mask to form a completely exposed region A, an unexposed region B, a first partially exposed region C and a second partially exposed region D.
- the completely exposed region A corresponds to the region of the first via hole
- the unexposed region B corresponds to the region of the blocking layer
- the second partially exposed region D corresponds to the region of the semiconductor layer
- the first partially exposed region C corresponds to the region other than the above regions.
- the thickness of the photoresist in both of the first partially exposed region C and the second partially exposed region D is decreased to form a first photoresist-partially-retained region and a second photoresist-partially-retained region.
- the thickness of the photoresist in the second photoresist-partially-retained region is larger than that in the first photoresist-partially-retained region but smaller than that in the photoresist-completely-retained region, as shown in FIG. 17 .
- the employed triple-tone mask has three regions with different transmissivities and an opaque region, and thus four regions with different exposure levels can be obtained by using the triple-tone mask.
- Various forms of tripe-tone mask such as a half-tone mask with a slit, can be used in this patterning process.
- FIG. 18 is a sectional view taken along the line B 3 -B 3 after a first etching process in the second patterning process of the second embodiment of the TFT-LCD array substrate according to the invention.
- the blocking film 24 , the semiconductor film 23 and the gate insulating layer 3 in the completely exposed region A is etched away to form the first via hole 8 a.
- the first via hole 8 a is provided on the pixel electrode 9 and near the gate electrode 2 .
- the blocking film 24 , the semiconductor film 23 and the gate insulating layer 3 in the first via hole 8 a are etched away to expose the pixel electrode 9 in first via hole 8 a, as shown in FIG. 18 .
- the gate pad via hole can be simultaneously formed in the gate pad region.
- FIG. 19 is a sectional view taken along the line B 3 -B 3 after a first ashing process in the second patterning process of the second embodiment of the TFT-LCD array substrate according to the invention.
- the photoresist layer 30 in the first partially exposed region C is completely removed to expose the blocking film 24 in this region, as shown in FIG. 19 . Since the thickness of the photoresist in the unexposed region B and the second partially exposed region D is larger than that in the first partially exposed region C, the unexposed region B and the second partially exposed region D are still covered by the remaining photoresist after this ashing process, and the thickness of the photoresist in the unexposed region B is still larger than that in the second partially exposed region D.
- FIG. 20 is a sectional view taken along the line B 3 -B 3 after a second etching process in the second patterning process of the second embodiment of the TFT-LCD array substrate according to the invention.
- the blocking film 24 and the semiconductor film 23 in the first partially exposed region C are etched away to form the semiconductor layer 4 .
- the semiconductor layer 4 is formed on the gate insulating layer 3 and positioned over the gate electrode 2 , as shown in FIG. 20 .
- FIG. 21 is a sectional view taken along the line B 3 -B 3 after a second ashing process in the second patterning process of the second embodiment of the TFT-LCD array substrate according to the invention.
- the photoresist layer 30 in the second partially exposed region D is completely removed to expose the blocking film 24 in this region, as shown in FIG. 21 . Since the thickness of the photoresist in the unexposed region B is larger than that in the second partially exposed region D, the unexposed region B is still covered by the remaining photoresist with a certain thickness after this process.
- FIG. 22 is a sectional view taken along the line B 3 -B 3 after a third etching process in the second patterning process of the second embodiment of the TFT-LCD array substrate according to the invention.
- the blocking film 24 in the second partially exposed region D is etched away to form the blocking layer 5 .
- the blocking layer 5 is formed on semiconductor layer 4 , and the semiconductor layer 4 is exposed on both sides of the blocking layer 5 .
- FIG. 23 is a sectional view taken along the line B 3 -B 3 after a surface treatment process in the second patterning process of the second embodiment of the TFT-LCD array substrate according to the invention.
- the surface treatment in this embodiment is a phosphorizing treatment using PH 3 gas, in which the RF power is about 5-12 KW, the atmospheric pressure is about 100-400 mT, and the flow rate is about 1000-4000 sccm.
- the remaining phororesist is removed to complete the manufacture process of the TFT-LCD array substrate in this embodiment.
- the semiconductor layer 4 is formed on the gate insulating layer 3 and positioned over the gate electrode 2 , the blocking layer 5 is formed on the semiconductor layer 4 , the semiconductor layer 4 exposed on both sides of the blocking layer 5 is formed into the ohmic contact layer 4 a, the first via hole 8 a is provided on the pixel electrode 9 and near the gate electrode, and the gate pad via hole (not shown) is formed in the gate pad region.
- the remaining photoresist may be removed before the surface treatment process is performed.
- the source/drain metal film with a thickness of about 2000-3000 ⁇ is deposited by using a magnetron sputtering method, a thermal evaporation method or other film formation method.
- the source/drain metal film may be formed by a metal such as Cr, W, Ti, Ta, Mo, Al, Cu and the like or an alloy of the above metals.
- the source/drain metal film may have a multi-layer structure formed by any combination of the above metals.
- the data line 11 , the common electrode line 12 , the source electrode 6 and the drain electrode 7 are formed by a patterning process using a normal mask, as shown in FIG. 13 and FIG. 14 .
- one end of the source electrode 6 is connected with the data line 11 , and the other end thereof is positioned on the ohmic contact layer 4 a on one side of the blocking layer 5 and connected with the semiconductor layer 4 through the ohmic contact layer 4 a.
- One end of the drain electrode 7 is connected with the pixel electrode 9 through the first via hole 8 a, and the other end thereof is positioned on the ohmic contact layer 4 a on the other side of the blocking layer 5 and connected with the semiconductor layer 4 through the ohmic contact layer 4 a.
- the TFT channel region is formed between the source electrode 6 and the drain electrode 7 and covered by the blocking layer 5 .
- the common electrode line 12 is formed in the pixel region and constitutes the storage capacitor with the pixel electrode 9 . In addition, the common electrode line may not be formed.
- the pixel electrode, the gate line and the gate electrode are formed by the first patterning process; the semiconductor layer, the blocking layer and the first via hole are formed by the second patterning process; and the data line, the common electrode line, the source electrode and the drain electrode are formed by the third patterning process. Since the over-etching process and the physical bombing in the conventional technology are avoided in this embodiment, the TFT-LCD array substrate has the advantages similar to those in the first embodiment. In addition, since only three patterning processes are employed in this embodiment, the manufacture cost can be reduced and the production period can be shortened compared with the conventional technology with four patterning processes. Therefore, the production efficiency can be significantly improved.
- the TFT-LCD array substrate of the invention can be manufactured by increasing the number of the patterning processes and selecting different materials or material combinations.
- the patterns formed in the first patterning process according to the embodiment may be completed by two patterning processes, that is, the pixel electrode is formed by a patterning process with a normal mask, the gate electrode and the gate line are formed by another patterning process with another normal mask, and the details of the two patterning processes are omitted here for simplicity.
- the embodiment of a method of manufacturing a TFT-LCD array substrate may comprise the following steps:
- Step 1 sequentially depositing a transparent conductive film and a gate metal film on a substrate, and forming a pixel electrode, a gate line and a gate electrode by a patterning process;
- Step 2 depositing a gate insulating layer and a semiconductor film and forming a semiconductor layer by performing patterning processes on the substrate after the Step 1, wherein two separate parts of the surface of the semiconductor layer is treated by a surface treatment process to form into an ohmic contact layer;
- Step 3 depositing a source/drain metal film on the substrate after the Step 2, and forming a data line, a source electrode and a drain electrode by a patterning process, wherein the source electrode and the drain electrode respectively are connected with the semiconductor layer through the ohmic contact layer.
- the surface treatment to the semiconductor layer is a phosphorizing treatment using PH3 gas, in which the RF power is about 5-12 KW, the atmospheric pressure is about 100-400 mT and the flow rate is about 1000-4000 sccm.
- the thickness of the semiconductor layer is about 500-1500 ⁇ , and preferably is about 500-1000 ⁇ .
- a first example of the method of manufacturing the TFT-LCD array substrate may comprise the following steps.
- Step 11 sequentially depositing the transparent conductive film and the gate metal film on the substrate, and forming the pixel electrode, the gate line and the gate electrode by a patterning process;
- Step 12 sequentially depositing the gate insulating layer and a semiconductor film by a PECVD method
- Step 13 forming the semiconductor layer by a patterning process with a normal mask, wherein the semiconductor layer is positioned over the gate electrode;
- Step 14 depositing a passivation layer by a PECVD method
- Step 15 forming a first via hole, a second via hole and a third via hole by a patterning process with a normal mask, wherein the first via hole is provided on the pixel electrode and exposes the pixel electrode therein, and the second via hole and the third via hole are provided on the semiconductor layer;
- Step 16 treating the surface of the semiconductor layer exposed in the second via hole and the third via hole so that the surface of the semiconductor layer in the second via hole and the third via hole is formed into the ohmic contact layer;
- Step 17 depositing the source/drain metal film by a magnetron sputtering method or a thermal evaporation method.
- Step 18 forming the data line, the source electrode and the drain electrode by a patterning process with a normal mask, wherein one end of the source electrode is connected with the data line, and the other end thereof is connected with the semiconductor layer through the ohmic contact layer in the third via hole; one end of the drain electrode is connected with pixel electrode through the first via hole, and the other end thereof is connected with the semiconductor layer through the ohmic contact layer in the second via hole; and a TFT channel region is formed between the source electrode and the drain electrode.
- a common electrode line may be formed in the Step 18.
- the common electrode line and the pixel electrode can constitute a storage capacitor.
- the TFT-LCD array substrate is manufactured by four patterning process, in which the pixel electrode, the gate line and the gate electrode are formed by the first patterning process; the semiconductor layer is formed by the second patterning process; the first via hole, the second via hole and the third via hole are formed by the third patterning process, and the surface of the semiconductor layer exposed in the second via hole and the third via hole is treated so that the surface of the semiconductor layer in the second via hole and the third via hole is formed into the ohmic contact layer; the data line, the source electrode and the drain electrode are formed by the fourth patterning process.
- the manufacture process of this example has been described in detail with reference FIG. 3 to FIG. 12 .
- a second example of the method of manufacturing the TFT-LCD array substrate may comprise the following step.
- Step 21 sequentially depositing the transparent conductive film and the gate metal film on the substrate, and forming the pixel electrode, the gate line and the gate electrode by a patterning process;
- Step 22 sequentially depositing the gate insulating layer, a semiconductor film and a blocking film by a PECVD method
- Step 23 applying a photoresist layer on the blocking film, exposing the photoresist layer with a triple-tone mask to form a photoresist-completely-removed region, a photoresist-completely-retained region, a first photoresist-partially-retained region and a second photoresist-partially-retained region, wherein the photoresist-completely-removed region corresponds to the region of the first via hole to be formed, the photoresist-completely-retained region corresponds to the region of a blocking layer to be formed, the second photoresist-partially-retained region corresponds to the region of the semiconductor layer to be formed, and the first photoresist-partially-retained region corresponds to the region other than the above regions, and wherein after performing a developing process, the thickness of the photoresist in the photoresist-completely-retained region is not changed, the photoresist in the photoresist-completely-re
- Step 24 etching away the blocking film, the semiconductor film and the gate insulating layer in the photoresist-completely-removed region by a first etching process to form the first via hole;
- Step 25 completely removing the photoresist in the first photoresist-partially-retained region by a first ashing process to expose the blocking film in this region, and retaining the photoresist in the second photoresist-partially-retained region and the photoresist-completely-retained region;
- Step 26 etching away the blocking film and the semiconductor film in the first photoresist-partially-retained region by a second etching process to form the semiconductor layer, wherein the semiconductor layer is positioned over the gate electrode;
- Step 27 completely removing the photoresist in the second photoresist-partially-retained region by a second ashing process to expose the blocking film in this region, and retaining the photoresist in the photoresist-completely-retained region;
- Step 28 etching away the blocking film in the second photoresist-partially-retained region by a third etching process to form the blocking layer, wherein the semiconductor layer is exposed on both sides of the blocking layer;
- Step 29 treating the exposed surface of the semiconductor layer so that the surface of the semiconductor layer exposed on both sides of the blocking layer is formed into an ohmic contact layer, and removing the remaining photoresist;
- Step 30 depositing the source/drain metal film by a magnetron sputtering method or a thermal evaporation method, and forming the data line, the source electrode and the drain electrode by a patterning process with a normal mask, wherein one end of the source electrode is connected with the data line, and the other end thereof is connected with the semiconductor layer through the ohmic contact layer on one side of the blocking layer; one end of the drain electrode is connected with pixel electrode through the first via hole, and the other end thereof is connected with the semiconductor layer through the ohmic contact layer on the other side of the blocking layer; and a TFT channel region is formed between the source electrode and the drain electrode.
- a common electrode line may be formed in the Step 30.
- the common electrode line and the pixel electrode constitute a storage capacitor.
- the TFT-LCD array substrate is manufactured by three patterning process, in which the pixel electrode, the gate line and the gate electrode are formed by the first patterning process; the semiconductor layer, the blocking layer and the first via hole are formed by the second patterning process; and the data line, the source electrode and the drain electrode are formed by the third patterning process.
- the manufacture process of this example has been described in detail with reference FIG. 15 to FIG. 23 .
- the surface treatment to the semiconductor layer is a phosphorizing treatment using PH 3 gas, in which the RF power is about 5-12 KW, the atmospheric pressure is about 100-400 mT and the flow rate is about 1000-4000 sccm.
- Step 1 (comprising the Step 11 or the Step 21) may be performed as follows:
- the photoresist-completely-retained region corresponds to the region of the gate line and the gate electrode
- the photoresist-partially-retained region corresponds to the region of the pixel electrode
- the photoresist-completely-removed region corresponds to the region other than the above regions, and wherein after performing a developing process, the thickness of the photoresist in the photoresist-completely-retained region is not changed, the photoresist in the photoresist-completely-removed region is completely removed, and the thickness of the photoresist in the photoresist-partially-retained region is decreased;
- Step 1 the pixel electrode, the gate line and the gate electrode are simultaneously formed in a same patterning process by multi-step etching process.
- the manufacture process of the Step 1 has been described in detail with reference FIG. 5 to FIG. 8 .
- the conventional over-etching process and the conventional physical bombing to the semiconductor layer can be avoided, and the multi-step etching process during forming the conventional TFT channel region can also be avoided, thus the semiconductor layer can have a small thickness such as 500-1500 ⁇ . Therefore, the turn-off current of the thin film transistor can be significantly decreased, the period of holding the voltage of the pixel electrode can be increased, the performance of the TFT-LCD array substrate can be improved and the product yield can be increased.
- the cost can be further reduced and the production period can be further shorted compared to the conventional method employing four patterning processes.
Abstract
A thin film transistor liquid crystal display (TFT-LCD) array substrate comprises a gate line, a data line, a pixel electrode and a thin film transistor. The pixel electrode and the thin film transistor are formed in a pixel region defined by intersecting of the gate line and the data line, and the thin film transistor comprises a gate electrode, a semiconductor layer, a source electrode and a drain electrode. Two separate parts of the surface of the semiconductor layer are treated by a surface treatment to form into an ohmic contact layer, and the source electrode and the drain electrode are connected with the semiconductor layer through the ohmic contact layer in the two separate parts, respectively.
Description
- Embodiments of the present invention relate to a thin film transistor liquid crystal display (TFT-LCD) array substrate and a method of manufacturing the same.
- Thin film transistor liquid crystal displays (TFT-LCDs) device have the advantages of small volume, low energy consumption, low radiation and the like, and thus have prevailed in the flat plate display market. As for TFT-LCDs, the performance, yield and cost are mainly determined by an array substrate of a TFT-LCD and a manufacturing method thereof. In order to effectively reduce the cost and improve the yield, the process of manufacturing a TFT-LCD array substrate is gradually simplified from the initial 7-mask process to the present 4-mask process employing a half-tone mask or a gray-tone mask.
- Presently, the manufacture of a TFT-LCD array substrate can be performed by forming a series of thin film patterns through a series of patterning process. Generally, one layer of thin film pattern is formed through one patterning process. In the 4-mask process, an active layer, a date line, a source electrode, a drain electrode and a TFT channel region can be formed by one patterning process with a half-tone mask or a gray-tone mask. The active layer comprises a semiconductor film and a doped semiconductor film (ohmic contact film) that are stacked in order. During forming the TFT channel region, the doped semiconductor film is etched by a dry etching process. In order to etch away the doped semiconductor film in the TFT channel region and realize the uniformity and selectivity of such etch, an over-etching process is performed until a portion of the semiconductor film provided below the doped semiconductor film is etched. Thus, the semiconductor film must have a large thickness, such as 1500 Å-3000 Å.
- According to the definition of the turn-off current of a thin film transistor, the turn-off current of the thin film transistor is proportional to the thickness of the semiconductor film. The turn-off current of the thin film transistor is increased with the increase of the thickness of the semiconductor film. Because of the increased turn-off current of the thin film transistor, the leakage current is increased, the period, during which the voltage of a pixel electrode is held, is shortened, and thus the performance of the TFT-LCD array substrate comprising the thin film transistor as a switch element for a pixel is degraded. Furthermore, during etching the doped semiconductor film and the semiconductor film through a conventional dry etching process, the surface of the semiconductor film in the TFT channel region is roughed due to the physical bombing, and thus the performance of the TFT-LCD array substrate is further degraded. In addition, during forming the TFT channel region by using the half-tone mask or the gray-tone mask, failures (for example, the short circuit between the source electrode and the drain electrode, the open circuit of the channel region, and the like) are caused by the multiple-step etching process, and thus the yield is severely reduced.
- According to an embodiment of the invention, a thin film transistor liquid crystal display (TFT-LCD) array substrate comprising a gate line, a data line, a pixel electrode and a thin film transistor, wherein the pixel electrode and the thin film transistor are formed in a pixel region defined by intersecting of the gate line and the data line, and the thin film transistor comprises a gate electrode, a semiconductor layer, a source electrode and a drain electrode, and wherein two separate parts of the surface of the semiconductor layer are treated by a surface treatment to form into an ohmic contact layer, and the source electrode and the drain electrode are connected with the semiconductor layer through the ohmic contact layer in the two separate parts, respectively.
- According to another embodiment of the invention, a method of manufacturing a thin film transistor liquid crystal display (TFT-LCD) array substrate comprising:
Step 1 of sequentially depositing a transparent conductive film and a gate metal film on a substrate, and patterning the transparent conductive film and the gate metal film to form a pixel electrode, a gate line and a gate electrode;Step 2 of depositing a gate insulating layer and a semiconductor film on the substrate after theStep 1 and patterning the semiconductor film to form a semiconductor layer, wherein two separate parts of the surface of the semiconductor layer is treated by a surface treatment process to form into an ohmic contact layer; andStep 3 of depositing a source/drain metal film on the substrate after theStep 2, and patterning the source/drain metal film to form a data line, a source electrode and a drain electrode by a patterning process, wherein the source electrode and the drain electrode respectively are connected with the semiconductor layer through the ohmic contact layer in the two separate parts. - Further scope of applicability of the present invention will become apparent from the detailed description given hereinafter. However, it should be understood that the detailed description and specific examples, while indicating preferred embodiments of the invention, are given by way of illustration only, since various changes and modifications within the spirit and scope of the invention will become apparent to those skilled in the art from the following detailed description.
- The present invention will become more fully understood from the detailed description given hereinafter and the accompanying drawings which are given by way of illustration only, and thus are not limitative of the present invention and wherein:
-
FIG. 1 is a plan view showing a first embodiment of a TFT-LCD array substrate according to the invention; -
FIG. 2 is a sectional view taken along line A1-A1 inFIG. 1 ; -
FIG. 3 is a plan view after a first patterning process of the first embodiment of the TFT-LCD array substrate according to the invention; -
FIG. 4 is a sectional view taken along the line A2-A2 inFIG. 3 ; -
FIG. 5 is a sectional view taken along the line A2-A2 after exposing and developing a photoresist layer in the first patterning process of the first embodiment of the TFT-LCD array substrate according to the invention; -
FIG. 6 is a sectional view taken along the line A2-A2 after a first etching process in the first patterning process of the first embodiment of the TFT-LCD array substrate according to the invention; -
FIG. 7 is a sectional view taken along the line A2-A2 after an ashing process in the first patterning process of the first embodiment of the TFT-LCD array substrate according to the invention; -
FIG. 8 is a sectional view taken along the line A2-A2 after a second etching process in the first patterning process of the first embodiment of the TFT-LCD array substrate according to the invention; -
FIG. 9 is a plan view after a second patterning process of the first embodiment of the TFT-LCD array substrate according to the invention; -
FIG. 10 is a sectional view taken along line A3-A3 inFIG. 9 ; -
FIG. 11 is a plan view after a third patterning process of the first embodiment of the TFT-LCD array substrate according to the invention; -
FIG. 12 is a sectional view taken along line A4-A4 inFIG. 11 ; -
FIG. 13 is a plan view showing a second embodiment of a TFT-LCD array substrate according to the invention; -
FIG. 14 is a sectional view taken along line B1-B1 inFIG. 1 ; -
FIG. 15 is a plan view after a second patterning process of the second embodiment of the TFT-LCD array substrate according to the invention; -
FIG. 16 is a sectional view taken along line B3-B3 inFIG. 15 ; -
FIG. 17 is a sectional view taken along the line B3-B3 after exposing and developing a photoresist layer in the second patterning process of the second embodiment of the TFT-LCD array substrate according to the invention; -
FIG. 18 is a sectional view taken along the line B3-B3 after a first etching process in the second patterning process of the second embodiment of the TFT-LCD array substrate according to the invention; -
FIG. 19 is a sectional view taken along the line B3-B3 after a first ashing process in the second patterning process of the second embodiment of the TFT-LCD array substrate according to the invention; -
FIG. 20 is a sectional view taken along the line B3-B3 after a second etching process in the second patterning process of the second embodiment of the TFT-LCD array substrate according to the invention; -
FIG. 21 is a sectional view taken along the line B3-B3 after a second ashing process in the second patterning process of the second embodiment of the TFT-LCD array substrate according to the invention; -
FIG. 22 is a sectional view taken along the line B3-B3 after a third etching process in the second patterning process of the second embodiment of the TFT-LCD array substrate according to the invention; and -
FIG. 23 is a sectional view taken along the line B3-B3 after a surface treatment process in the second patterning process of the second embodiment of the TFT-LCD array substrate according to the invention. - Hereinafter, the embodiments of the invention will be described in detail with the accompanying drawings.
-
FIG. 1 is a plan view showing a first embodiment of a TFT-LCD array substrate according to the invention, andFIG. 2 is a sectional view taken along line A1-A1 inFIG. 1 . - As shown in
FIG. 1 andFIG. 2 , the TFT-LCD array substrate according to this embodiment comprisesgate lines 10,data lines 11,common electrode lines 12,pixel electrodes 9 and thin film transistors. A pixel region is defined by intersecting of onegate line 10 and onedata line 11 perpendicular to each other. One thin film transistor and one pixel electrode are formed in each pixel region. Thegate line 10 is used to supply the turn-on (“ON”) signals to the thin film transistor, thedata line 11 is used to supply the data signals to thepixel electrode 9, and thecommon electrode line 12 is used to constitute storage capacitor with thepixel electrode 9. - Specifically, the TFT-LCD array substrate according to this embodiment comprises a
gate electrode 2, thegate line 10 and thepixel electrode 9, which are all formed on asubstrate 1. Thegate electrode 2 is connected with thegate line 10. Thepixel electrode 9 is formed on thesubstrate 1 and within the pixel region. Agate insulating layer 3 is formed on thegate electrode 2, thegate line 10 and thepixel electrode 9 to cover the entirety of thesubstrate 1. Asemiconductor layer 4 is formed on thegate insulating layer 3 and positioned over thegate electrode 2. Apassivation layer 8 is formed on thesemiconductor layer 4 to cover the entirety of thesubstrate 1. Afirst via hole 8 a, asecond via hole 8 b and a third viahole 8 c are provided in thepassivation layer 8. Thefirst via hole 8 a is provided on thepixel electrode 9 and exposes a portion of the surface of thepixel electrode 9. Thesecond via hole 8 b and the third viahole 8 c are provided on thesemiconductor layer 4 and each expose a portion of the surface of thesemiconductor layer 4. The surface of thesemiconductor layer 4 exposed by thesecond via hole 8 b and the third viahole 8 c comprises anohmic contact layer 4 a formed by surface treatment as described below. Thedata line 11, thecommon electrode line 12, thesource electrode 6 and thedrain electrode 7 are formed on thepassivation layer 8. One end of thesource electrode 6 is connected with thedata line 11, the other end thereof is positioned over thesemiconductor layer 4 and connected with thesemiconductor layer 4 through theohmic contact layer 4 a in the third viahole 8 c. One end of thedrain electrode 7 is connected with thepixel electrode 9 through the first viahole 8 a, the other end thereof is positioned over thesemiconductor layer 4 and connected with thesemiconductor layer 4 through theohmic contact layer 4 a in the second viahole 8 b. A TFT channel region is formed between thesource electrode 6 and thedrain electrode 7. In another embodiment, thecommon electrode line 12 is not formed. - In this embodiment, the thickness of the
semiconductor layer 4 is about 500-1500 Å, and preferably is about 500-1000 Å. The surface treatment to thesemiconductor layer 4 is a phosphorizing treatment using PH3 gas, in which the RF power is about 5-12 KW, the atmospheric pressure is about 100-400 mT and the flow rate is about 1000-4000 sccm. In addition, thegate electrode 2, thegate line 10 and thepixel electrode 9 may be formed in a single patterning process or in different patterning processes. -
FIG. 3 toFIG. 12 are schematic views showing the manufacture process of the first embodiment of the TFT-LCD array substrate according to the invention. Hereinafter, the described patterning process may comprise the processes of applying photoresist, masking, exposing and developing of photoresist, etching, removing remaining photoresist, and the like. For example, a positive photoresist is used as an example in a patterning process. -
FIG. 3 is a plan view after a first patterning process of the first embodiment of the TFT-LCD array substrate according to the invention, andFIG. 4 is a sectional view taken along the line A2-A2 inFIG. 3 . - A transparent conductive film with a thickness of about 300-600 Å and a gate metal film with a thickness of about 500-4000 Å are deposited on the
substrate 1 by a magnetron sputtering method, a thermal evaporation method or other film formation method. The transparent conductive film may be formed by indium tin oxide (ITO), indium zinc oxide (IZO), aluminum zinc oxide (AZO) and the like or by other metal or metal oxide. The gate metal film may be formed by a metal such as Cr, W, Ti, Ta, Mo, Al, Cu and the like or an alloy of the above metals. In addition, the gate metal film may have a multi-layer structure formed by any combination of the above metals. By a patterning process using a half-tone mask or a gray-tone mask, thegate electrode 2, thegate line 10 and thepixel electrode 9 are formed on the substrate, as shown inFIG. 3 andFIG. 4 . Such patterning process is described in detail as follows. -
FIG. 5 is a sectional view taken along the line A2-A2 after exposing and developing a photoresist layer in the first patterning process of the first embodiment of the TFT-LCD array substrate according to the invention. - After the transparent
conductive film 21 and thegate metal film 22 are sequentially deposited on thesubstrate 1, aphotoresist layer 30 is applied on thegate metal film 22. Thephotoresist layer 30 is exposed by using a half-tone mask or a gray tone mask to form a completely exposed region A, an unexposed region B and a partially exposed region C. The unexposed region B corresponds to the regions of the gate line and the gate electrode, the partially exposed region C corresponds to the region of the pixel electrode, and the completely exposed region A corresponds to the region other than the above regions. After the developing process is performed, the thickness of the photoresist in the unexposed region B is not substantially changed to form a photoresist-completely-retained region, the photoresist in the completely exposed region A is completely removed to form a photoresist-completely-removed region, and the thickness of the photoresist in the partially exposed region C is decreased to form a photoresist-partially-retained region, as shown inFIG. 5 . -
FIG. 6 is a sectional view taken along the line A2-A2 after a first etching process in the first patterning process of the first embodiment of the TFT-LCD array substrate according to the invention. By the first etching process, thegate metal film 22 and the transparentconductive film 21 in the completely exposed region A are etched away so that thegate line 10 and thegate electrode 2 are formed, as shown inFIG. 6 . -
FIG. 7 is a sectional view taken along the line A2-A2 after an aching process in the first patterning process of the first embodiment of the TFT-LCD array substrate according to the invention. By the ashing process, the thickness of thephotoresist layer 30 is decreased so that the photoresist in the partially exposed region C is completely removed to expose thegate metal film 22 in this region, as shown inFIG. 7 . Since the thickness of photoresist in the unexposed region B is bigger than that in the partially exposed region C, the unexposed region B is still covered by remaining photoresist with a certain thickness after the ashing process. -
FIG. 8 is a sectional view taken along the line A2-A2 after a second etching process in the first patterning process of the first embodiment of the TFT-LCD array substrate according to the invention. By the second patterning process, the gate metal film in the partially exposed region C is etched so that in this region the gate metal film is etched away and the transparent conductive film is exposed, and thus the exposed transparent conductive film in this region forms thepixel electrode 9, as shown inFIG. 8 . - Then, the remaining photoresist is removed to complete the first patterning process of the TFT-LCD array substrate in this embodiment. As shown in
FIG. 3 andFIG. 4 , the pixel electrode is formed on thesubstrate 1 and the transparent conductive film is retained below thegate line 10 and thegate electrode 2 after the first patterning process. -
FIG. 9 is a plan view after a second patterning process of the first embodiment of the TFT-LCD array substrate according to the invention, andFIG. 10 is a sectional view taken along line A3-A3 inFIG. 9 . - On the
substrate 1 with the pattern shown inFIG. 3 , thegate insulating layer 3 with a thickness of about 3000-5000 Å and a semiconductor film with a thickness of about 500-1500 Å are sequentially deposited by a plasma enhanced chemical vapor deposition (PECVD) method or other film formation method. Thegate insulating layer 3 may be formed of an oxide, a nitride or an oxynitride, and the corresponding source gas thereof may be a mixture of SiH4, NH3 and N2 or a mixture of SiH2Cl2, NH3 and N2. The semiconductor film may be an amorphous silicon film, and the corresponding source gases thereof may be a mixture of SiH4 and H2 or a mixture of SiH2Cl2 and H2. Then, thesemiconductor layer 4 is formed by a patterning process using a normal mask, as shown inFIG. 9 andFIG. 10 . After the second patterning process, thegate insulating layer 3 is formed on thegate electrode 2, thegate line 10 and thepixel electrode 9 to cover the entirety of thesubstrate 1, and thesemiconductor layer 4 is formed on thegate insulating layer 3 and positioned over thegate electrode 2. -
FIG. 11 is a plan view after a third patterning process of the first embodiment of the TFT-LCD array substrate according to the invention, andFIG. 12 is a sectional view taken along line A4-A4 inFIG. 11 . - On the substrate with the pattern shown in
FIG. 9 , thepassivation layer 8 with a thickness of about 700-2000 Å is deposited by a PECVD method or other film formation method. Thepassivation layer 8 may be formed by an oxide, a nitride or an oxynitride, and the corresponding source gas thereof may be a mixture of SiH4, NH3 and N2 or a mixture of SiH2Cl2, NH3 and N2. The first viahole 8 a, the second viahole 8 b and the third viahole 8 c are formed by a patterning process using a normal mask. The first viahole 8 a is provided on thepixel electrode 9 and near thegate electrode 2. Thepassivation layer 8 and thegate insulating layer 3 in the first viahole 8 a are etched away to expose the surface of thepixel electrode 9 in the first viahole 8 a. The second viahole 8 b and the third viahole 8 c are provided on thesemiconductor layer 4. Thepassivation layer 8 in both the second viahole 8 b and the third viahole 8 c are etched away to exposed the surface of the semiconductor layer in the second viahole 8 b and the third viahole 8 c. The surface of thesemiconductor layer 4 exposed in the second viahole 8 b and the third viahole 8 c is treated with a surface treatment process so that the surface of thesemiconductor layer 4 in the second viahole 8 b and the third viahole 8 c is formed into theohmic contact layer 4 a, as shown inFIG. 11 andFIG. 12 . In the third patterning process, the gate pad via hole (not shown) may be simultaneously formed in the gate pad region. The structure of the gate pad via hole are well-known to those skilled in the art and detailed descriptions thereof are omitted here for simplicity. The surface treatment in this embodiment is a phosphorizing treatment using PH3 gas, in which the RF power is about 5-12 KW, the atmospheric pressure is about 100-400 mT and the flow rate is about 1000-4000 seem. The second viahole 8 b and the third viahole 8 c may be provided on both sides of thesemiconductor layer 4 over the gate electrode 2 (as shown this embodiment), or on both sides of thesemiconductor layer 4 outside of thegate electrode 2. The shape of the via holes may be rectangular, elliptical or circular, and the length, width and other geometrical parameters thereof may be determined depending on the practical requirements. - Finally, a source/drain metal film with a thickness of about 2000-3000 Å is deposited on the substrate with the pattern shown in
FIG. 12 by using a magnetron sputtering method, a thermal evaporation method or other film formation method. The source/drain metal film may be formed by a metal such as Cr, W, Ti, Ta, Mo, Al, Cu and the like or an alloy of the above metals. In addition, the source/drain metal film may have a multi-layer structure formed by any combination of the above metals. Thedata line 11, thecommon electrode line 12, thesource electrode 6 and thedrain electrode 7 are formed by a patterning process using a normal mask, as shown inFIG. 1 andFIG. 2 . After this patterning process, one end of thesource electrode 6 is connected with thedata line 11, the other end thereof is positioned over thesemiconductor layer 4 and connected with thesemiconductor layer 4 through theohmic contact layer 4 a in the third viahole 8 c. One end of thedrain electrode 7 is connected with thepixel electrode 9 through the first viahole 8 a, the other end thereof is positioned over thesemiconductor layer 4 and connected with thesemiconductor layer 4 through theohmic contact layer 4 a in the second viahole 8 b. The TFT channel region is formed between thesource electrode 6 and thedrain electrode 7. Thecommon electrode line 12 is formed in the pixel region and constitutes the storage capacitor with thepixel electrode 9. - According to this embodiment of the TFT-LCD array substrate, the pixel electrode, the gate line and the gate electrode are formed by the first patterning process; the semiconductor layer is formed by the second patterning process; the first via hole, the second via hole and the third via hole are formed by the third patterning process, and the surface of the semiconductor layer exposed in the second via hole and the third via hole is treated by a surface treatment process so that the surface of the semiconductor layer in the second via hole and the third via hole is formed into the ohmic contact layer; the data line, the common electrode line, the source electrode and the drain electrode are formed by the fourth patterning process. Compared with the TFT-LCD array substrate manufactured with the conventional 4-mask process using a half-tone mask or a gray-tone mask, the TFT-LCD array substrate in this embodiment has the following advantages.
- 1. In this embodiment, the TFT channel region is formed by a patterning process using a normal mask after the semiconductor layer is formed, and the semiconductor layer is not over-etched, unlike the conventional process. Thus, the semiconductor layer in this embodiment can have a small thickness of about 500-1500 Å, preferably about 500-1000 Å. The thickness of the semiconductor layer is decreased, the turn-off current of the thin film transistor can be significantly reduced, the period of holding the voltage of the pixel electrode can be increased and the performance of the TFT-LCD array substrate can be improved. In addition, the thickness of the semiconductor layer is decreased, the contact resistance can be reduced and the carrier mobility in the TFT channel region can be improved.
- 2. In this embodiment, the semiconductor layer is kept from being physically bombed during the TFT channel region is formed, and thus the surface of the semiconductor layer is not damaged and the performance of the TFT-LCD array substrate can be further improved.
- 3. In this embodiment, the failures generated during the TFT channel region is formed by the conventional multiple-step etching process with a half-tone mask or a gray-tone mask can be avoided by forming the TFT channel region through a patterning process with a normal mask, and thus the product yield can be improved.
- 4. In this embodiment, the surface of the semiconductor layer in the second via hole and the third via hole is treated and formed into the ohmic contact layer. In this way, not only the electrical connection between the semiconductor layer and the source/drain electrode can be ensured, but also deposition of the conventional doped semiconductor layer can be omitted. That is, the process of depositing the doped semiconductor layer is omitted. Thus, the manufacture cost can be reduced, the process period can be shortened and the production efficiency can be improved.
-
FIG. 13 is a plan view showing a second embodiment of a TFT-LCD array substrate according to the invention, andFIG. 14 is a sectional view taken along line B1-B1 inFIG. 1 . As shown inFIG. 13 andFIG. 14 , the TFT-LCD array substrate in this embodiment is manufactured by a different production process, in which the structures of thegate line 10, thedata line 11, thecommon electrode line 12, thepixel electrode 9 and the like are similar to those in the first embodiment except for the structure of the thin film transistor. - Specifically, the TFT-LCD array substrate according to this embodiment comprises the
gate electrode 2, thegate line 10 and thepixel electrode 9, which are all formed on asubstrate 1. Thegate electrode 2 is connected with thegate line 10. Thepixel electrode 9 is formed on thesubstrate 1 and within the pixel region. Thegate insulating layer 3 is formed on thegate electrode 2, thegate line 10 and thepixel electrode 9 to cover the entirety of thesubstrate 1. The first viahole 8 a is provided in thegate insulating layer 3 and positioned on thepixel electrode 9. Thesemiconductor layer 4 is formed on thegate insulating layer 3 and over thegate electrode 2. Ablocking layer 5 is provided on thesemiconductor layer 4, and the surface of thesemiconductor layer 4 on both sides of theblocking layer 5 is treated with a surface treatment process to form into theohmic contact layer 4 a. One end of thesource electrode 6 is connected with thedata line 11, and the other end thereof is positioned on theohmic contact layer 4 a on one side of theblocking layer 5 and connected with thesemiconductor layer 4 through theohmic contact layer 4 a. One end of thedrain electrode 7 is connected with thepixel electrode 9 through the first viahole 8 a, and the other end thereof is positioned on theohmic contact layer 4 a on the other side of theblocking layer 5 and connected with thesemiconductor layer 4 through theohmic contact layer 4 a. The TFT channel region is formed between thesource electrode 6 and thedrain electrode 7, and theblocking layer 5 is formed to cover the TFT channel region. -
FIG. 15 toFIG. 23 are schematic views showing the manufacture process of the second embodiment of the TFT-LCD array substrate according to the invention. - The first patterning process and the structural patterns formed in this embodiment (such as the pixel electrode, the gate line and the gate electrode) are similar to those shown in
FIG. 3 andFIG. 4 of the first embodiment, so the detailed descriptions thereof are omitted here for simplicity. -
FIG. 15 is a plan view after a second patterning process of the second embodiment of the TFT-LCD array substrate according to the invention, andFIG. 16 is a sectional view taken along line B3-B3 inFIG. 15 . - On the substrate with the patterns of the pixel electrode, the gate line and the gate electrode, the
gate insulating layer 3 with a thickness of about 3000-5000 Å, the semiconductor film with a thickness of about 500-1500 Å and a blocking film with a thickness of about 1000-3000 Å are sequentially deposited by a PECVD method or other film formation method. The gate insulating layer and the blocking film may be formed by an oxide, nitride or oxynitride, and the corresponding source gases thereof may be a mixture of SiH4, NH3 and N2 or a mixture of SiH2Cl2, NH3 and N2. The semiconductor film may be an amorphous silicon film, and the corresponding source gases thereof may be a mixture of SiH4 and H2 or a mixture of SiH2Cl2 and H2. Thesemiconductor layer 4, theblocking layer 5 and the first viahole 8 a are formed by a patterning process with a triple-tone mask, and then the surface of thesemiconductor layer 4 on both sides of theblocking layer 5 is treated by a surface treatment process and therefore formed into the ohmic contact layer, as shown inFIG. 15 andFIG. 16 . Thesemiconductor layer 4 is formed on thegate insulating layer 3 and over thegate electrode 2. Theblocking layer 5 is formed on thesemiconductor layer 4 and exposes thesemiconductor layer 4 on both sides thereof. The first viahole 8 a is provided at thepixel electrode 9 and near thegate electrode 2. In this patterning process, the gate pad via hole (not shown) can be simultaneously formed in the gate pad region. The structure of the gate pad via hole are well-known to those skilled in the art and the detailed descriptions thereof are omitted here. This patterning process will be described in detail as follows. -
FIG. 17 is a sectional view taken along the line B3-B3 after exposing and developing a phororesist layer in the second patterning process of the second embodiment of the TFT-LCD array substrate according to the invention. Firstly, thegate insulating layer 3, thesemiconductor film 23 and the blockingfilm 24 are sequentially deposited by a PECVD method or other film formation method. Then, aphotoresist layer 30 is applied on the blockingfilm 24. Thephotoresist layer 30 is exposed by using a triple-tone mask to form a completely exposed region A, an unexposed region B, a first partially exposed region C and a second partially exposed region D. The completely exposed region A corresponds to the region of the first via hole, the unexposed region B corresponds to the region of the blocking layer, the second partially exposed region D corresponds to the region of the semiconductor layer, and the first partially exposed region C corresponds to the region other than the above regions. After the developing process is performed, the thickness of the photoresist in the unexposed region B is not substantially changed to form a photoresist-completely-retained region. The photoresist in the completely exposed region A is completely removed to form a photoresist-completely-removed region. The thickness of the photoresist in both of the first partially exposed region C and the second partially exposed region D is decreased to form a first photoresist-partially-retained region and a second photoresist-partially-retained region. The thickness of the photoresist in the second photoresist-partially-retained region is larger than that in the first photoresist-partially-retained region but smaller than that in the photoresist-completely-retained region, as shown inFIG. 17 . The employed triple-tone mask has three regions with different transmissivities and an opaque region, and thus four regions with different exposure levels can be obtained by using the triple-tone mask. Various forms of tripe-tone mask, such as a half-tone mask with a slit, can be used in this patterning process. -
FIG. 18 is a sectional view taken along the line B3-B3 after a first etching process in the second patterning process of the second embodiment of the TFT-LCD array substrate according to the invention. By the first etching process, the blockingfilm 24, thesemiconductor film 23 and thegate insulating layer 3 in the completely exposed region A is etched away to form the first viahole 8 a. The first viahole 8 a is provided on thepixel electrode 9 and near thegate electrode 2. The blockingfilm 24, thesemiconductor film 23 and thegate insulating layer 3 in the first viahole 8 a are etched away to expose thepixel electrode 9 in first viahole 8 a, as shown inFIG. 18 . In this patterning process, the gate pad via hole can be simultaneously formed in the gate pad region. -
FIG. 19 is a sectional view taken along the line B3-B3 after a first ashing process in the second patterning process of the second embodiment of the TFT-LCD array substrate according to the invention. By the first ashing process, thephotoresist layer 30 in the first partially exposed region C is completely removed to expose the blockingfilm 24 in this region, as shown inFIG. 19 . Since the thickness of the photoresist in the unexposed region B and the second partially exposed region D is larger than that in the first partially exposed region C, the unexposed region B and the second partially exposed region D are still covered by the remaining photoresist after this ashing process, and the thickness of the photoresist in the unexposed region B is still larger than that in the second partially exposed region D. -
FIG. 20 is a sectional view taken along the line B3-B3 after a second etching process in the second patterning process of the second embodiment of the TFT-LCD array substrate according to the invention. By the second etching process, the blockingfilm 24 and thesemiconductor film 23 in the first partially exposed region C are etched away to form thesemiconductor layer 4. Thesemiconductor layer 4 is formed on thegate insulating layer 3 and positioned over thegate electrode 2, as shown inFIG. 20 . -
FIG. 21 is a sectional view taken along the line B3-B3 after a second ashing process in the second patterning process of the second embodiment of the TFT-LCD array substrate according to the invention. By the second ashing process, thephotoresist layer 30 in the second partially exposed region D is completely removed to expose the blockingfilm 24 in this region, as shown inFIG. 21 . Since the thickness of the photoresist in the unexposed region B is larger than that in the second partially exposed region D, the unexposed region B is still covered by the remaining photoresist with a certain thickness after this process. -
FIG. 22 is a sectional view taken along the line B3-B3 after a third etching process in the second patterning process of the second embodiment of the TFT-LCD array substrate according to the invention. By the third etching process, the blockingfilm 24 in the second partially exposed region D is etched away to form theblocking layer 5. As shown inFIG. 22 , theblocking layer 5 is formed onsemiconductor layer 4, and thesemiconductor layer 4 is exposed on both sides of theblocking layer 5. -
FIG. 23 is a sectional view taken along the line B3-B3 after a surface treatment process in the second patterning process of the second embodiment of the TFT-LCD array substrate according to the invention. By the surface treatment process, the exposed surface of thesemiconductor layer 4 is treated and therefore formed into theohmic contact layer 4 a, as shown inFIG. 23 . The surface treatment in this embodiment is a phosphorizing treatment using PH3 gas, in which the RF power is about 5-12 KW, the atmospheric pressure is about 100-400 mT, and the flow rate is about 1000-4000 sccm. - Then, the remaining phororesist is removed to complete the manufacture process of the TFT-LCD array substrate in this embodiment. As shown in
FIG. 15 andFIG. 16 , after this patterning process, thesemiconductor layer 4 is formed on thegate insulating layer 3 and positioned over thegate electrode 2, theblocking layer 5 is formed on thesemiconductor layer 4, thesemiconductor layer 4 exposed on both sides of theblocking layer 5 is formed into theohmic contact layer 4 a, the first viahole 8 a is provided on thepixel electrode 9 and near the gate electrode, and the gate pad via hole (not shown) is formed in the gate pad region. The remaining photoresist may be removed before the surface treatment process is performed. - Finally, on the substrate with the pattern shown in
FIG. 15 , the source/drain metal film with a thickness of about 2000-3000 Å is deposited by using a magnetron sputtering method, a thermal evaporation method or other film formation method. The source/drain metal film may be formed by a metal such as Cr, W, Ti, Ta, Mo, Al, Cu and the like or an alloy of the above metals. In addition, the source/drain metal film may have a multi-layer structure formed by any combination of the above metals. Thedata line 11, thecommon electrode line 12, thesource electrode 6 and thedrain electrode 7 are formed by a patterning process using a normal mask, as shown inFIG. 13 andFIG. 14 . After this patterning process, one end of thesource electrode 6 is connected with thedata line 11, and the other end thereof is positioned on theohmic contact layer 4 a on one side of theblocking layer 5 and connected with thesemiconductor layer 4 through theohmic contact layer 4 a. One end of thedrain electrode 7 is connected with thepixel electrode 9 through the first viahole 8 a, and the other end thereof is positioned on theohmic contact layer 4 a on the other side of theblocking layer 5 and connected with thesemiconductor layer 4 through theohmic contact layer 4 a. The TFT channel region is formed between thesource electrode 6 and thedrain electrode 7 and covered by theblocking layer 5. Thecommon electrode line 12 is formed in the pixel region and constitutes the storage capacitor with thepixel electrode 9. In addition, the common electrode line may not be formed. - According to this embodiment of the TFT-LCD array substrate, the pixel electrode, the gate line and the gate electrode are formed by the first patterning process; the semiconductor layer, the blocking layer and the first via hole are formed by the second patterning process; and the data line, the common electrode line, the source electrode and the drain electrode are formed by the third patterning process. Since the over-etching process and the physical bombing in the conventional technology are avoided in this embodiment, the TFT-LCD array substrate has the advantages similar to those in the first embodiment. In addition, since only three patterning processes are employed in this embodiment, the manufacture cost can be reduced and the production period can be shortened compared with the conventional technology with four patterning processes. Therefore, the production efficiency can be significantly improved.
- Based on the above described embodiments, the TFT-LCD array substrate of the invention can be manufactured by increasing the number of the patterning processes and selecting different materials or material combinations. For example, the patterns formed in the first patterning process according to the embodiment may be completed by two patterning processes, that is, the pixel electrode is formed by a patterning process with a normal mask, the gate electrode and the gate line are formed by another patterning process with another normal mask, and the details of the two patterning processes are omitted here for simplicity.
- According to the invention, the embodiment of a method of manufacturing a TFT-LCD array substrate may comprise the following steps:
-
Step 1, sequentially depositing a transparent conductive film and a gate metal film on a substrate, and forming a pixel electrode, a gate line and a gate electrode by a patterning process; -
Step 2, depositing a gate insulating layer and a semiconductor film and forming a semiconductor layer by performing patterning processes on the substrate after theStep 1, wherein two separate parts of the surface of the semiconductor layer is treated by a surface treatment process to form into an ohmic contact layer; and -
Step 3, depositing a source/drain metal film on the substrate after theStep 2, and forming a data line, a source electrode and a drain electrode by a patterning process, wherein the source electrode and the drain electrode respectively are connected with the semiconductor layer through the ohmic contact layer. - In the method of the above embodiment, the surface treatment to the semiconductor layer is a phosphorizing treatment using PH3 gas, in which the RF power is about 5-12 KW, the atmospheric pressure is about 100-400 mT and the flow rate is about 1000-4000 sccm. In addition, the thickness of the semiconductor layer is about 500-1500 Å, and preferably is about 500-1000 Å.
- The embodiment of the method of manufacturing the TFT-LCD array substrate according to the invention will be described in detail through the following examples.
- A first example of the method of manufacturing the TFT-LCD array substrate may comprise the following steps.
-
Step 11, sequentially depositing the transparent conductive film and the gate metal film on the substrate, and forming the pixel electrode, the gate line and the gate electrode by a patterning process; -
Step 12, sequentially depositing the gate insulating layer and a semiconductor film by a PECVD method; - Step 13, forming the semiconductor layer by a patterning process with a normal mask, wherein the semiconductor layer is positioned over the gate electrode;
- Step 14, depositing a passivation layer by a PECVD method;
- Step 15, forming a first via hole, a second via hole and a third via hole by a patterning process with a normal mask, wherein the first via hole is provided on the pixel electrode and exposes the pixel electrode therein, and the second via hole and the third via hole are provided on the semiconductor layer;
- Step 16, treating the surface of the semiconductor layer exposed in the second via hole and the third via hole so that the surface of the semiconductor layer in the second via hole and the third via hole is formed into the ohmic contact layer;
- Step 17, depositing the source/drain metal film by a magnetron sputtering method or a thermal evaporation method; and
- Step 18, forming the data line, the source electrode and the drain electrode by a patterning process with a normal mask, wherein one end of the source electrode is connected with the data line, and the other end thereof is connected with the semiconductor layer through the ohmic contact layer in the third via hole; one end of the drain electrode is connected with pixel electrode through the first via hole, and the other end thereof is connected with the semiconductor layer through the ohmic contact layer in the second via hole; and a TFT channel region is formed between the source electrode and the drain electrode.
- Further, a common electrode line may be formed in the Step 18. The common electrode line and the pixel electrode can constitute a storage capacitor.
- In this example, the TFT-LCD array substrate is manufactured by four patterning process, in which the pixel electrode, the gate line and the gate electrode are formed by the first patterning process; the semiconductor layer is formed by the second patterning process; the first via hole, the second via hole and the third via hole are formed by the third patterning process, and the surface of the semiconductor layer exposed in the second via hole and the third via hole is treated so that the surface of the semiconductor layer in the second via hole and the third via hole is formed into the ohmic contact layer; the data line, the source electrode and the drain electrode are formed by the fourth patterning process. The manufacture process of this example has been described in detail with reference
FIG. 3 toFIG. 12 . - A second example of the method of manufacturing the TFT-LCD array substrate may comprise the following step.
-
Step 21, sequentially depositing the transparent conductive film and the gate metal film on the substrate, and forming the pixel electrode, the gate line and the gate electrode by a patterning process; -
Step 22, sequentially depositing the gate insulating layer, a semiconductor film and a blocking film by a PECVD method; -
Step 23, applying a photoresist layer on the blocking film, exposing the photoresist layer with a triple-tone mask to form a photoresist-completely-removed region, a photoresist-completely-retained region, a first photoresist-partially-retained region and a second photoresist-partially-retained region, wherein the photoresist-completely-removed region corresponds to the region of the first via hole to be formed, the photoresist-completely-retained region corresponds to the region of a blocking layer to be formed, the second photoresist-partially-retained region corresponds to the region of the semiconductor layer to be formed, and the first photoresist-partially-retained region corresponds to the region other than the above regions, and wherein after performing a developing process, the thickness of the photoresist in the photoresist-completely-retained region is not changed, the photoresist in the photoresist-completely-removed region is completely removed, the thickness of the photoresist in the first photoresist-partially-retained region and the second photoresist-partially-retained region is decreased, and the thickness of the photoresist in the second photoresist-partially-retained region is larger than that in the first photoresist-partially-retained region; -
Step 24, etching away the blocking film, the semiconductor film and the gate insulating layer in the photoresist-completely-removed region by a first etching process to form the first via hole; - Step 25, completely removing the photoresist in the first photoresist-partially-retained region by a first ashing process to expose the blocking film in this region, and retaining the photoresist in the second photoresist-partially-retained region and the photoresist-completely-retained region;
- Step 26, etching away the blocking film and the semiconductor film in the first photoresist-partially-retained region by a second etching process to form the semiconductor layer, wherein the semiconductor layer is positioned over the gate electrode;
- Step 27, completely removing the photoresist in the second photoresist-partially-retained region by a second ashing process to expose the blocking film in this region, and retaining the photoresist in the photoresist-completely-retained region;
- Step 28, etching away the blocking film in the second photoresist-partially-retained region by a third etching process to form the blocking layer, wherein the semiconductor layer is exposed on both sides of the blocking layer;
- Step 29, treating the exposed surface of the semiconductor layer so that the surface of the semiconductor layer exposed on both sides of the blocking layer is formed into an ohmic contact layer, and removing the remaining photoresist; and
-
Step 30, depositing the source/drain metal film by a magnetron sputtering method or a thermal evaporation method, and forming the data line, the source electrode and the drain electrode by a patterning process with a normal mask, wherein one end of the source electrode is connected with the data line, and the other end thereof is connected with the semiconductor layer through the ohmic contact layer on one side of the blocking layer; one end of the drain electrode is connected with pixel electrode through the first via hole, and the other end thereof is connected with the semiconductor layer through the ohmic contact layer on the other side of the blocking layer; and a TFT channel region is formed between the source electrode and the drain electrode. - Further, a common electrode line may be formed in the
Step 30. The common electrode line and the pixel electrode constitute a storage capacitor. - In this example, the TFT-LCD array substrate is manufactured by three patterning process, in which the pixel electrode, the gate line and the gate electrode are formed by the first patterning process; the semiconductor layer, the blocking layer and the first via hole are formed by the second patterning process; and the data line, the source electrode and the drain electrode are formed by the third patterning process. The manufacture process of this example has been described in detail with reference
FIG. 15 toFIG. 23 . - In the above examples, the surface treatment to the semiconductor layer is a phosphorizing treatment using PH3 gas, in which the RF power is about 5-12 KW, the atmospheric pressure is about 100-400 mT and the flow rate is about 1000-4000 sccm.
- The above Step 1 (comprising the
Step 11 or the Step 21) may be performed as follows: - sequentially depositing the transparent conductive film and the gate metal film on the substrate by a magnetron sputtering method or a thermal evaporation method;
- applying a photoresist layer on the gate metal film;
- exposing the photoresist by a half-tone mask or a gray-tone mask to form a photoresist-completely-removed region, a photoresist-completely-retained region and a photoresist-partially-retained region, wherein the photoresist-completely-retained region corresponds to the region of the gate line and the gate electrode, the photoresist-partially-retained region corresponds to the region of the pixel electrode, and the photoresist-completely-removed region corresponds to the region other than the above regions, and wherein after performing a developing process, the thickness of the photoresist in the photoresist-completely-retained region is not changed, the photoresist in the photoresist-completely-removed region is completely removed, and the thickness of the photoresist in the photoresist-partially-retained region is decreased;
- etching away the gate metal film and the transparent conductive film in the photoresist-completely-removed region by a first etching process to form the gate electrode and the gate line;
- completely removing the photoresist in the photoresist-partially-retained region by an ashing process to expose the gate metal film in this region and retaining the photoresist in the photoresist-completely-retained region;
- etching away the gate metal film in the photoresist-partially-retained region by a second etching process to form the pixel electrode; and
- removing the remaining photoresist.
- In the
above Step 1, the pixel electrode, the gate line and the gate electrode are simultaneously formed in a same patterning process by multi-step etching process. The manufacture process of theStep 1 has been described in detail with referenceFIG. 5 toFIG. 8 . - By the method of manufacturing the TFT-LCD array substrate according to the embodiments of the invention, the conventional over-etching process and the conventional physical bombing to the semiconductor layer can be avoided, and the multi-step etching process during forming the conventional TFT channel region can also be avoided, thus the semiconductor layer can have a small thickness such as 500-1500 Å. Therefore, the turn-off current of the thin film transistor can be significantly decreased, the period of holding the voltage of the pixel electrode can be increased, the performance of the TFT-LCD array substrate can be improved and the product yield can be increased. In the second embodiment employing three patterning processes, the cost can be further reduced and the production period can be further shorted compared to the conventional method employing four patterning processes.
- It should be appreciated that the embodiments described above are intended to illustrate but not limit the present invention. Although the present invention has been described in detail herein with reference to the preferred embodiments, it should be understood by those skilled in the art that the present invention can be modified and some of the technical features can be equivalently substituted without departing from the spirit and scope of the present invention.
Claims (17)
1. A thin film transistor liquid crystal display (TFT-LCD) array substrate, comprising a gate line, a data line, a pixel electrode and a thin film transistor,
wherein the pixel electrode and the thin film transistor are formed in a pixel region defined by intersecting of the gate line and the data line, and the thin film transistor comprises a gate electrode, a semiconductor layer, a source electrode and a drain electrode, and
wherein two separate parts of the surface of the semiconductor layer are treated by a surface treatment to form into an ohmic contact layer, and the source electrode and the drain electrode are connected with the semiconductor layer through the ohmic contact layer in the two separate parts, respectively.
2. The TFT-LCD array substrate according to claim 1 , wherein the surface treatment to the semiconductor layer comprises a phosphorizing treatment using PH3 gas, in which the RF power is 5-12 KW, the atmospheric pressure is 100-400 mT and the flow rate is 1000-4000 sccm.
3. The TFT-LCD array substrate according to claim 1 , wherein a thickness of the semiconductor layer is 500-1000 Å.
4. The TFT-LCD array substrate according to claim 1 , wherein the pixel electrode made of a transparent conductive film is formed on the substrate, and the transparent conductive film is also retained below the gate electrode and the gate line.
5. The TFT-LCD array substrate according to claim 1 , wherein a gate insulating layer is formed on the pixel electrode, the gate line and the gate electrode, the semiconductor layer is formed on the gate insulating layer and positioned over the gate electrode, a passivation layer is formed on the semiconductor layer to cover the entirety of the substrate, a second via hole and a third via hole are provided in the passivation layer on the semiconductor layer, the surface of the semiconductor layer exposed in the second via hole and the third via hole is treated by the surface treatment to form into the ohmic contact layer, the source electrode and the drain electrode are fowled on the passivation layer, the source electrode is connected with the semiconductor layer through the ohmic contact layer in the third via hole, and the drain electrode is connected with the semiconductor layer through the ohmic layer in the second via hole.
6. The TFT-LCD array substrate according to claim 5 , wherein a first via hole is further provided in the passivation layer, the pixel electrode is exposed in the first via hole, and the drain electrode is connected with the pixel electrode through the first via hole.
7. The TFT-LCD array substrate according to claim 1 , wherein a gate insulating layer is formed on the pixel electrode, the gate line and the gate electrode, the semiconductor layer is formed on the gate insulating layer and positioned over the gate electrode, a blocking layer is formed on a portion of the semiconductor layer, the separate parts of the surface of the semiconductor layer exposed on both sides of the blocking layer are treated by the surface treatment to form into the ohmic contact layer, the source electrode is connected with the semiconductor layer through the ohmic contact layer on one side of the blocking layer, and the drain electrode is connected with the semiconductor layer through the ohmic layer on the other side of the blocking layer.
8. The TFT-LCD array substrate according to claim 7 , wherein a first via hole is provided in the gate insulating layer and the drain electrode is connected with the pixel electrode through the first via hole.
9. The TFT-LCD array substrate according to claim 8 , wherein the gate insulating layer, the semiconductor layer, the blocking layer and the first via hole are formed in a same patterning process.
10. A method of manufacturing a thin film transistor liquid crystal display (TFT-LCD) array substrate, comprising:
Step 1 of sequentially depositing a transparent conductive film and a gate metal film on a substrate, and patterning the transparent conductive film and the gate metal film to form a pixel electrode, a gate line and a gate electrode;
Step 2 of depositing a gate insulating layer and a semiconductor film on the substrate after the Step 1 and patterning the semiconductor film to form a semiconductor layer, wherein two separate parts of the surface of the semiconductor layer is treated by a surface treatment process to form into an ohmic contact layer; and
Step 3 of depositing a source/drain metal film on the substrate after the Step 2, and patterning the source/drain metal film to form a data line, a source electrode and a drain electrode by a patterning process, wherein the source electrode and the drain electrode respectively are connected with the semiconductor layer through the ohmic contact layer in the two separate parts.
11. The method of claim 10 , wherein the surface treatment to the semiconductor layer comprises a phosphorizing treatment using PH3 gas, in which the RF power is 5-12 KW, the atmospheric pressure is 100-400 mT, and the flow rate is 1000-4000 sccm.
12. The method of claim 10 , wherein a thickness of the semiconductor layer is 500-1000 Å.
13. The method of claim 10 , wherein the Step 1 comprises:
applying a photoresist layer on the gate metal film after sequentially depositing the transparent conductive film and the gate metal film on the substrate;
exposing the photoresist by a half-tone mask or a gray-tone mask to form a photoresist-completely-removed region, a photoresist-completely-retained region and a photoresist-partially-retained region, wherein the photoresist-completely-retained region corresponds to the region of the gate line and the gate electrode, the photoresist-partially-retained region corresponds to the region of the pixel electrode, and the photoresist-completely-removed region corresponds to the region other than the above regions, and wherein after performing a developing process, the thickness of the photoresist in the photoresist-completely-retained region is not changed, the photoresist in the photoresist-completely-removed region is completely removed, and the thickness of the photoresist in the photoresist-partially-retained region is decreased;
etching away the gate metal film and the transparent conductive film in the photoresist-completely-removed region by a first etching process to form the gate electrode and the gate line;
completely removing the photoresist in the photoresist-partially-retained region by an ashing process to expose the gate metal film in this region and retaining the photoresist in the photoresist-completely-retained region;
etching away the gate metal film in the photoresist-partially-retained region by a second etching process to form the pixel electrode; and
removing the remaining photoresist.
14. The method of claim 10 , wherein the Step 2 comprises:
sequentially depositing the gate insulating layer and the semiconductor film on the substrate after the Step 1;
forming the semiconductor layer by a patterning process with a normal mask, wherein the semiconductor layer is positioned over the gate electrode;
depositing a passivation layer;
forming a first via hole, a second via hole and a third via hole by a patterning process with a normal mask, wherein the first via hole is provided on the pixel electrode and exposes the pixel electrode, the second via hole and the third via hole are provided on the semiconductor layer; and
treating the surface of the semiconductor layer exposed in the second via hole and the third via hole by a surface treatment so that the surface of the semiconductor layer exposed in the second via hole and the third via hole is formed into the ohmic contact layer.
15. The method of claim 14 , wherein the Step 3 comprises:
depositing the source/drain metal film on the substrate after the Step 2; and
forming the data line, the source electrode and the drain electrode by a patterning process with a normal mask, wherein one end of the source electrode is connected with the data line, and the other end thereof is connected with the semiconductor layer through the ohmic contact layer in the third via hole; one end of the drain electrode is connected with pixel electrode through the first via hole, and the other end thereof is connected with the semiconductor layer through the ohmic contact layer in the second via hole; and a TFT channel region is formed between the source electrode and the drain electrode.
16. The method of claim 10 , wherein the Step 2 comprises:
sequentially depositing the gate insulating layer, the semiconductor film and a blocking film on the substrate after the Step 1;
applying a photoresist layer on the blocking film;
exposing the photoresist layer by a triple-tone mask to form a photoresist-completely-removed region, a photoresist-completely-retained region, a first photoresist-partially-retained region and a second photoresist-partially-retained region, wherein the photoresist-completely-removed region corresponds to the region of a first via hole, the photoresist-completely-retained region corresponds to the region of a blocking layer, the second photoresist-partially-retained region corresponds to the region of the semiconductor layer, and the first photoresist-partially-retained region corresponds to the region other than the above regions, and wherein after performing a developing process, the thickness of the photoresist in the photoresist-completely-retained region is not changed, the photoresist in the photoresist-completely-removed region is completely removed, the thickness of the photoresist in the first photoresist-partially-retained region and the second photoresist-partially-retained region is decreased, and the thickness of the photoresist in the second photoresist-partially-retained region is larger than that in the first photoresist-partially-retained region;
etching away the blocking film, the semiconductor film and the gate insulating layer in the photoresist-completely-removed region by a first etching process to form the first via hole;
completely removing the photoresist in the first photoresist-partially-retained region by a first ashing process to expose the blocking film in this region and retaining the photoresist in the second photoresist-partially-retained region and the photoresist-completely-retained region;
etching away the blocking film and the semiconductor film in the first photoresist-partially-retained region by a second etching process to form the semiconductor layer, wherein the semiconductor layer is positioned over the gate electrode;
completely removing the photoresist in the second photoresist-partially-retained region by a second ashing process to expose the blocking film in this region, and retaining the photoresist in the photoresist-completely-retained region;
etching away the blocking film in the second photoresist-partially-retained region by a third etching process to form the blocking layer, wherein the semiconductor layer is exposed on both sides of the blocking layer;
treating the exposed surface of the semiconductor layer by the surface treatment so that the surface of the semiconductor layer exposed on both sides of the blocking layer is formed into the ohmic contact layer, and
removing the remaining photoresist.
17. The method of claim 16 , wherein the Step 3 comprises:
depositing the source/drain metal film on the substrate after the Step 2, and
forming the data line, the source electrode and the drain electrode by a patterning process with a normal mask,
wherein one end of the source electrode is connected with the data line, and the other end thereof is connected with the semiconductor layer through the ohmic contact layer on one side of the blocking layer; one end of the drain electrode is connected with pixel electrode through the first via hole, and the other end thereof is connected with the semiconductor layer through the ohmic contact layer on the other side of the blocking layer; and a TFT channel region is formed between the source electrode and the drain electrode.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US14/638,478 US9349760B2 (en) | 2009-07-13 | 2015-03-04 | Method of manufacturing a TFT-LCD array substrate having light blocking layer on the surface treated semiconductor layer |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
CN200910088291.3 | 2009-07-13 | ||
CN2009100882913A CN101957526B (en) | 2009-07-13 | 2009-07-13 | TFT-LCD (Thin Film Transistor-Liquid Crystal Display) array substrate and manufacturing method thereof |
Related Child Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US14/638,478 Division US9349760B2 (en) | 2009-07-13 | 2015-03-04 | Method of manufacturing a TFT-LCD array substrate having light blocking layer on the surface treated semiconductor layer |
Publications (1)
Publication Number | Publication Date |
---|---|
US20110007234A1 true US20110007234A1 (en) | 2011-01-13 |
Family
ID=43427188
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US12/835,019 Abandoned US20110007234A1 (en) | 2009-07-13 | 2010-07-13 | Tft-lcd array substrate and manufacturing method thereof |
US14/638,478 Active US9349760B2 (en) | 2009-07-13 | 2015-03-04 | Method of manufacturing a TFT-LCD array substrate having light blocking layer on the surface treated semiconductor layer |
Family Applications After (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US14/638,478 Active US9349760B2 (en) | 2009-07-13 | 2015-03-04 | Method of manufacturing a TFT-LCD array substrate having light blocking layer on the surface treated semiconductor layer |
Country Status (2)
Country | Link |
---|---|
US (2) | US20110007234A1 (en) |
CN (1) | CN101957526B (en) |
Cited By (10)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20150194450A1 (en) * | 2013-04-12 | 2015-07-09 | Boe Technology Group Co., Ltd. | Thin film transistor and manufacturing method thereof, array substrate and manufacturing method thereof, display device |
US20150270297A1 (en) * | 2014-03-20 | 2015-09-24 | Boe Technology Group Co., Ltd. | Half tone mask plate, array substrate and method for manufacturing the same, display apparatus |
US20150279873A1 (en) * | 2014-03-28 | 2015-10-01 | Shenzhen China Star Optoelectronics Technology Co., Ltd. | Manufacturing Method of TFT Array Substrate |
US9190432B2 (en) * | 2013-02-28 | 2015-11-17 | Boe Technology Group Co., Ltd | Oxide thin-film transistor array substrate, manufacturing method thereof and display panel |
US20160071834A1 (en) * | 2013-02-04 | 2016-03-10 | Boe Technology Group Co., Ltd. | Array substrate, display device and manufacturing method of array substrate |
US20160231632A1 (en) * | 2015-02-06 | 2016-08-11 | Innolux Corporation | Display panel |
US20160313622A1 (en) * | 2013-08-22 | 2016-10-27 | Boe Technology Group Co., Ltd. | Display substrate, its manufacturing method, and display device |
US20170184935A1 (en) * | 2015-12-29 | 2017-06-29 | Lg Display Co., Ltd. | Liquid crystal display device |
US20170263655A1 (en) * | 2016-03-09 | 2017-09-14 | Boe Technology Group Co., Ltd. | Method for manufacturing array substrate, array substrate and display device |
US20180219184A1 (en) * | 2016-09-18 | 2018-08-02 | Shenzhen China Star Optoelectronics Technology Co., Ltd. | Manufacturing method of amoled pixel driver circuit |
Families Citing this family (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN102569191B (en) * | 2012-03-06 | 2013-09-04 | 深圳市华星光电技术有限公司 | Manufacturing method of array substrate of semi-penetration and semi-reflection liquid crystal display |
CN102543866B (en) * | 2012-03-06 | 2013-08-28 | 深圳市华星光电技术有限公司 | Manufacturing method of array substrate of penetration type liquid crystal display(LCD) |
CN102842587B (en) * | 2012-09-24 | 2016-11-16 | 京东方科技集团股份有限公司 | Array base palte and preparation method thereof, display device |
CN103928405A (en) * | 2014-03-28 | 2014-07-16 | 深圳市华星光电技术有限公司 | Method for manufacturing TFT array substrate |
CN104779203B (en) * | 2015-04-23 | 2017-11-28 | 京东方科技集团股份有限公司 | A kind of array base palte and its manufacture method, display device |
Citations (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20040110343A1 (en) * | 2000-12-07 | 2004-06-10 | Akio Machida | Method for doping semiconductor layer, method for producing thin film semiconductor element and thin film semiconductor element |
US20060139548A1 (en) * | 2004-12-24 | 2006-06-29 | Ahn Byung C | Liquid crystal display device and fabricating method thereof |
US20060290867A1 (en) * | 2005-06-27 | 2006-12-28 | Ahn Byung C | Liquid crystal display and fabricating method thereof |
US20070145374A1 (en) * | 2005-12-28 | 2007-06-28 | Samsung Electronics Co., Ltd. | Thin film transistor for display panel |
US20070246707A1 (en) * | 2006-04-21 | 2007-10-25 | Chaoyong Deng | Thin film transistor liquid crystal display array substrate and manufacturing method thereof |
US20080003784A1 (en) * | 2006-06-28 | 2008-01-03 | Pan Shaoher X | Low temperature fabrication of conductive micro structures |
US20080002125A1 (en) * | 2006-06-29 | 2008-01-03 | Lg Philips Lcd Co., Ltd. | Liquid crystal display device and method of fabricating the same |
US20080105873A1 (en) * | 2006-11-03 | 2008-05-08 | Zhangtao Wang | Tft lcd array substrate and manufacturing method thereof |
US20090152635A1 (en) * | 2007-12-11 | 2009-06-18 | Jeong Yu-Gwang | Thin film transistor and method for manufacturing a display panel |
Family Cites Families (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR100615216B1 (en) * | 2004-04-29 | 2006-08-25 | 삼성에스디아이 주식회사 | Organic Thin Film Transistor comprising organic acceptor film |
CN100489631C (en) * | 2006-05-23 | 2009-05-20 | 北京京东方光电科技有限公司 | TFT LCD array substrate structure and its production method |
-
2009
- 2009-07-13 CN CN2009100882913A patent/CN101957526B/en not_active Expired - Fee Related
-
2010
- 2010-07-13 US US12/835,019 patent/US20110007234A1/en not_active Abandoned
-
2015
- 2015-03-04 US US14/638,478 patent/US9349760B2/en active Active
Patent Citations (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20040110343A1 (en) * | 2000-12-07 | 2004-06-10 | Akio Machida | Method for doping semiconductor layer, method for producing thin film semiconductor element and thin film semiconductor element |
US20060139548A1 (en) * | 2004-12-24 | 2006-06-29 | Ahn Byung C | Liquid crystal display device and fabricating method thereof |
US20060290867A1 (en) * | 2005-06-27 | 2006-12-28 | Ahn Byung C | Liquid crystal display and fabricating method thereof |
US20070145374A1 (en) * | 2005-12-28 | 2007-06-28 | Samsung Electronics Co., Ltd. | Thin film transistor for display panel |
US20070246707A1 (en) * | 2006-04-21 | 2007-10-25 | Chaoyong Deng | Thin film transistor liquid crystal display array substrate and manufacturing method thereof |
US20080003784A1 (en) * | 2006-06-28 | 2008-01-03 | Pan Shaoher X | Low temperature fabrication of conductive micro structures |
US20080002125A1 (en) * | 2006-06-29 | 2008-01-03 | Lg Philips Lcd Co., Ltd. | Liquid crystal display device and method of fabricating the same |
US20080105873A1 (en) * | 2006-11-03 | 2008-05-08 | Zhangtao Wang | Tft lcd array substrate and manufacturing method thereof |
US20090152635A1 (en) * | 2007-12-11 | 2009-06-18 | Jeong Yu-Gwang | Thin film transistor and method for manufacturing a display panel |
Cited By (18)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20160071834A1 (en) * | 2013-02-04 | 2016-03-10 | Boe Technology Group Co., Ltd. | Array substrate, display device and manufacturing method of array substrate |
US10181465B2 (en) | 2013-02-04 | 2019-01-15 | Boe Technology Group Co., Ltd. | Array substrate, display device and manufacturing method of array substrate |
US9799642B2 (en) * | 2013-02-04 | 2017-10-24 | Boe Technology Group Co., Ltd. | Array substrate, display device and manufacturing method of array substrate |
US9190432B2 (en) * | 2013-02-28 | 2015-11-17 | Boe Technology Group Co., Ltd | Oxide thin-film transistor array substrate, manufacturing method thereof and display panel |
US9711544B2 (en) * | 2013-04-12 | 2017-07-18 | Boe Technology Group Co., Ltd. | Thin film transistor and manufacturing method thereof, array substrate and manufacturing method thereof, display device |
US20150194450A1 (en) * | 2013-04-12 | 2015-07-09 | Boe Technology Group Co., Ltd. | Thin film transistor and manufacturing method thereof, array substrate and manufacturing method thereof, display device |
US20160313622A1 (en) * | 2013-08-22 | 2016-10-27 | Boe Technology Group Co., Ltd. | Display substrate, its manufacturing method, and display device |
US10663820B2 (en) * | 2013-08-22 | 2020-05-26 | Boe Technology Group Co., Ltd. | Display substrate, its manufacturing method, and display device |
US9806109B2 (en) * | 2014-03-20 | 2017-10-31 | Boe Technology Group Co., Ltd. | Half tone mask plate and method for manufacturing array substrate using the same |
US20150270297A1 (en) * | 2014-03-20 | 2015-09-24 | Boe Technology Group Co., Ltd. | Half tone mask plate, array substrate and method for manufacturing the same, display apparatus |
US20150279873A1 (en) * | 2014-03-28 | 2015-10-01 | Shenzhen China Star Optoelectronics Technology Co., Ltd. | Manufacturing Method of TFT Array Substrate |
US20160231632A1 (en) * | 2015-02-06 | 2016-08-11 | Innolux Corporation | Display panel |
US9786693B2 (en) * | 2015-02-06 | 2017-10-10 | Innolux Corporation | Thin film transistor substrate |
US9904134B2 (en) * | 2015-12-29 | 2018-02-27 | Lg Display Co., Ltd. | Liquid crystal display device |
US20170184935A1 (en) * | 2015-12-29 | 2017-06-29 | Lg Display Co., Ltd. | Liquid crystal display device |
US10090338B2 (en) * | 2016-03-09 | 2018-10-02 | Boe Technology Group Co., Ltd. | Method for manufacturing array substrate, array substrate and display device |
US20170263655A1 (en) * | 2016-03-09 | 2017-09-14 | Boe Technology Group Co., Ltd. | Method for manufacturing array substrate, array substrate and display device |
US20180219184A1 (en) * | 2016-09-18 | 2018-08-02 | Shenzhen China Star Optoelectronics Technology Co., Ltd. | Manufacturing method of amoled pixel driver circuit |
Also Published As
Publication number | Publication date |
---|---|
CN101957526A (en) | 2011-01-26 |
US20150179686A1 (en) | 2015-06-25 |
CN101957526B (en) | 2013-04-17 |
US9349760B2 (en) | 2016-05-24 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US9349760B2 (en) | Method of manufacturing a TFT-LCD array substrate having light blocking layer on the surface treated semiconductor layer | |
US8735976B2 (en) | TFT-LCD array substrate | |
US8563980B2 (en) | Array substrate and manufacturing method | |
US8298883B2 (en) | Method of forming photoresist burr edge and method of manufacturing array substrate | |
US7952099B2 (en) | Thin film transistor liquid crystal display array substrate | |
US8324033B2 (en) | TFT array substrate and manufacturing method thereof | |
US8040452B2 (en) | Manufacturing method for a thin film transistor-liquid crystal display having an insulating layer exposing portions of a gate island | |
US7948570B2 (en) | Thin film transistor array substrate and manufacturing method thereof | |
US9372378B2 (en) | TFT-LCD array substrate and method of manufacturing the same | |
US20120094409A1 (en) | Tft-lcd array substrate and manufacturing method thereof | |
KR101118150B1 (en) | TFT-LCD array substrate and method of manufacturing the same | |
US8198631B2 (en) | Display device and method of fabricating the same | |
US20150221669A1 (en) | Thin FilmTransistor, Array Substrate, And Manufacturing Method Thereof | |
EP3327763B1 (en) | Method for manufacturing array substrate, array substrate, and display device | |
US8441592B2 (en) | TFT-LCD array substrate and manufacturing method thereof | |
US8008135B2 (en) | Method for manufacturing pixel structure | |
EP2819155B1 (en) | Thin film transistor array substrate and producing method thereof | |
US9178046B2 (en) | Array substrate and manufacturing method thereof | |
US7125756B2 (en) | Method for fabricating liquid crystal display device | |
US7811867B2 (en) | Method for manufacturing pixel structure | |
US7049163B1 (en) | Manufacture method of pixel structure | |
JP2010067740A (en) | Thin-film transistor and thin-film transistor array | |
KR20060023396A (en) | Thin film transistor array panel and manufacturing method thereof |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: BEIJING BOE OPTOELECTRONICS TECHNOLOGY CO., LTD., Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:LIU, XIANG;XIE, ZHENYU;CHEN, XU;REEL/FRAME:024671/0584 Effective date: 20100708 |
|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |