US20100219549A1 - Methods of making an unsupported article of semiconducting material by controlled undercooling - Google Patents

Methods of making an unsupported article of semiconducting material by controlled undercooling Download PDF

Info

Publication number
US20100219549A1
US20100219549A1 US12/394,608 US39460809A US2010219549A1 US 20100219549 A1 US20100219549 A1 US 20100219549A1 US 39460809 A US39460809 A US 39460809A US 2010219549 A1 US2010219549 A1 US 2010219549A1
Authority
US
United States
Prior art keywords
mold
semiconducting material
melt
molten
silicon
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US12/394,608
Other versions
US7771643B1 (en
Inventor
Glen Bennett Cook
Prantik Mazumder
Balram Suman
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Corning Inc
Original Assignee
Corning Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Corning Inc filed Critical Corning Inc
Assigned to CORNING INCORPORATED reassignment CORNING INCORPORATED ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: COOK, GLEN BENNETT, MR, MAZUMDER, PRANTIK, MR, SUMAN, BALRAM, MR
Priority to US12/394,608 priority Critical patent/US7771643B1/en
Priority to KR1020117022027A priority patent/KR20110135396A/en
Priority to EP10705770A priority patent/EP2401425A1/en
Priority to PCT/US2010/025381 priority patent/WO2010099297A1/en
Priority to CN201080019356XA priority patent/CN102414350A/en
Priority to TW099105542A priority patent/TW201100595A/en
Priority to JP2011552152A priority patent/JP2012519135A/en
Priority to AU2010218022A priority patent/AU2010218022A1/en
Publication of US7771643B1 publication Critical patent/US7771643B1/en
Application granted granted Critical
Publication of US20100219549A1 publication Critical patent/US20100219549A1/en
Expired - Fee Related legal-status Critical Current
Adjusted expiration legal-status Critical

Links

Images

Classifications

    • CCHEMISTRY; METALLURGY
    • C30CRYSTAL GROWTH
    • C30BSINGLE-CRYSTAL GROWTH; UNIDIRECTIONAL SOLIDIFICATION OF EUTECTIC MATERIAL OR UNIDIRECTIONAL DEMIXING OF EUTECTOID MATERIAL; REFINING BY ZONE-MELTING OF MATERIAL; PRODUCTION OF A HOMOGENEOUS POLYCRYSTALLINE MATERIAL WITH DEFINED STRUCTURE; SINGLE CRYSTALS OR HOMOGENEOUS POLYCRYSTALLINE MATERIAL WITH DEFINED STRUCTURE; AFTER-TREATMENT OF SINGLE CRYSTALS OR A HOMOGENEOUS POLYCRYSTALLINE MATERIAL WITH DEFINED STRUCTURE; APPARATUS THEREFOR
    • C30B15/00Single-crystal growth by pulling from a melt, e.g. Czochralski method
    • C30B15/007Pulling on a substrate
    • CCHEMISTRY; METALLURGY
    • C30CRYSTAL GROWTH
    • C30BSINGLE-CRYSTAL GROWTH; UNIDIRECTIONAL SOLIDIFICATION OF EUTECTIC MATERIAL OR UNIDIRECTIONAL DEMIXING OF EUTECTOID MATERIAL; REFINING BY ZONE-MELTING OF MATERIAL; PRODUCTION OF A HOMOGENEOUS POLYCRYSTALLINE MATERIAL WITH DEFINED STRUCTURE; SINGLE CRYSTALS OR HOMOGENEOUS POLYCRYSTALLINE MATERIAL WITH DEFINED STRUCTURE; AFTER-TREATMENT OF SINGLE CRYSTALS OR A HOMOGENEOUS POLYCRYSTALLINE MATERIAL WITH DEFINED STRUCTURE; APPARATUS THEREFOR
    • C30B28/00Production of homogeneous polycrystalline material with defined structure
    • C30B28/04Production of homogeneous polycrystalline material with defined structure from liquids
    • C30B28/10Production of homogeneous polycrystalline material with defined structure from liquids by pulling from a melt
    • BPERFORMING OPERATIONS; TRANSPORTING
    • B28WORKING CEMENT, CLAY, OR STONE
    • B28BSHAPING CLAY OR OTHER CERAMIC COMPOSITIONS; SHAPING SLAG; SHAPING MIXTURES CONTAINING CEMENTITIOUS MATERIAL, e.g. PLASTER
    • B28B1/00Producing shaped prefabricated articles from the material
    • B28B1/30Producing shaped prefabricated articles from the material by applying the material on to a core or other moulding surface to form a layer thereon
    • B28B1/38Producing shaped prefabricated articles from the material by applying the material on to a core or other moulding surface to form a layer thereon by dipping
    • CCHEMISTRY; METALLURGY
    • C30CRYSTAL GROWTH
    • C30BSINGLE-CRYSTAL GROWTH; UNIDIRECTIONAL SOLIDIFICATION OF EUTECTIC MATERIAL OR UNIDIRECTIONAL DEMIXING OF EUTECTOID MATERIAL; REFINING BY ZONE-MELTING OF MATERIAL; PRODUCTION OF A HOMOGENEOUS POLYCRYSTALLINE MATERIAL WITH DEFINED STRUCTURE; SINGLE CRYSTALS OR HOMOGENEOUS POLYCRYSTALLINE MATERIAL WITH DEFINED STRUCTURE; AFTER-TREATMENT OF SINGLE CRYSTALS OR A HOMOGENEOUS POLYCRYSTALLINE MATERIAL WITH DEFINED STRUCTURE; APPARATUS THEREFOR
    • C30B15/00Single-crystal growth by pulling from a melt, e.g. Czochralski method
    • CCHEMISTRY; METALLURGY
    • C30CRYSTAL GROWTH
    • C30BSINGLE-CRYSTAL GROWTH; UNIDIRECTIONAL SOLIDIFICATION OF EUTECTIC MATERIAL OR UNIDIRECTIONAL DEMIXING OF EUTECTOID MATERIAL; REFINING BY ZONE-MELTING OF MATERIAL; PRODUCTION OF A HOMOGENEOUS POLYCRYSTALLINE MATERIAL WITH DEFINED STRUCTURE; SINGLE CRYSTALS OR HOMOGENEOUS POLYCRYSTALLINE MATERIAL WITH DEFINED STRUCTURE; AFTER-TREATMENT OF SINGLE CRYSTALS OR A HOMOGENEOUS POLYCRYSTALLINE MATERIAL WITH DEFINED STRUCTURE; APPARATUS THEREFOR
    • C30B28/00Production of homogeneous polycrystalline material with defined structure
    • C30B28/04Production of homogeneous polycrystalline material with defined structure from liquids
    • C30B28/06Production of homogeneous polycrystalline material with defined structure from liquids by normal freezing or freezing under temperature gradient
    • CCHEMISTRY; METALLURGY
    • C30CRYSTAL GROWTH
    • C30BSINGLE-CRYSTAL GROWTH; UNIDIRECTIONAL SOLIDIFICATION OF EUTECTIC MATERIAL OR UNIDIRECTIONAL DEMIXING OF EUTECTOID MATERIAL; REFINING BY ZONE-MELTING OF MATERIAL; PRODUCTION OF A HOMOGENEOUS POLYCRYSTALLINE MATERIAL WITH DEFINED STRUCTURE; SINGLE CRYSTALS OR HOMOGENEOUS POLYCRYSTALLINE MATERIAL WITH DEFINED STRUCTURE; AFTER-TREATMENT OF SINGLE CRYSTALS OR A HOMOGENEOUS POLYCRYSTALLINE MATERIAL WITH DEFINED STRUCTURE; APPARATUS THEREFOR
    • C30B29/00Single crystals or homogeneous polycrystalline material with defined structure characterised by the material or by their shape
    • C30B29/02Elements
    • C30B29/06Silicon

Definitions

  • the invention relates generally to methods of making articles of unsupported semiconducting materials by controlled undercooling.
  • Semiconducting materials find uses in many applications. For example, semiconducting materials can be used in electronic devices as processors formed on semiconductor wafers. As a further example, semiconducting materials can be used to convert solar radiation into electrical energy through the photovoltaic effect.
  • the semiconducting properties of a semiconducting material may depend on the crystal structure of the material. Notably, faults within the crystal structure of a semiconducting material may diminish the material's semiconducting properties.
  • the grain size and shape distribution often play an important part in the performance of semiconducting devices where a larger and more uniform grain size is often desirable.
  • the electrical conductivity and efficiency of photovoltaic cells may be improved by increasing grain size and the uniformity of grains.
  • the silicon can, for example, be formed as an unsupported sheet, or can be supported by forming the silicon on a substrate.
  • Conventional methods for making unsupported and supported articles of semiconducting materials, such as silicon sheets have several shortcomings. Methods of making unsupported, i.e., without an integral substrate, thin semiconducting material sheets may be slow or wasteful of the semiconducting material feedstock.
  • Methods by which unsupported single crystalline semiconducting materials are made include, for example, the Czochralski process, which may lead to significant kerf loss when the semiconducting material is sliced or cut into a thin sheets or wafers.
  • Methods by which unsupported multicrystalline semiconducting materials are made include, for example, electromagnetic casting and ribbon growth techniques, which may be slow, producing about 1-2 cm/min for polycrystalline silicon ribbon growth technologies.
  • Supported semiconducting material sheets may be made less expensively, but the thin semiconducting material sheet is limited to the substrate on which it is made, and the substrate has to meet various process and application requirements, which may be conflicting.
  • methods of making an unsupported article of semiconducting material comprising providing a mold at a temperature T 0 , providing a molten semiconducting material at a bulk temperature T Melt , wherein T Melt ⁇ T 0 , immersing the mold in the molten semiconducting material at least once for a first period of time sufficient to form a solid layer of the semiconducting material over an external surface of the mold and for the formed solid layer of semiconducting material to completely remelt, withdrawing the mold from the molten semiconducting material, holding the mold above the molten semiconducting material for a period of time sufficient to undercool the mold a predetermined amount, immersing the mold in the molten semiconducting material for a second period of time sufficient to form a solid layer of the semiconducting material over the external surface of the mold, withdrawing the mold with the solid layer of semiconducting material over the external surface of the mold, and separating
  • Other exemplary embodiments relate to methods of making an article of semiconducting material comprising providing a mold at a temperature T 0 , wherein the mold comprises a surface comprising a primary material and at least one secondary material at discrete locations, the secondary material having a contact angle with a molten semiconducting material that is less than the contact angle between the primary material and the molten semiconducting material, providing the molten semiconducting material at a bulk temperature T Melt , wherein T Melt ⁇ T 0 , immersing the mold in the molten semiconducting material at least once for a first period of time sufficient to form a solid layer of the semiconducting material over the surface of the mold and for the formed solid layer of semiconducting material to completely remelt, withdrawing the mold from the molten semiconducting material, holding the mold above the molten semiconducting material for a period of time sufficient to undercool the mold a predetermined amount, immersing the mold in the molten semiconduct
  • Exemplary embodiments of the invention also relate to articles of semiconducting material formed by a method comprising providing a mold at a temperature T 0 , providing a molten semiconducting material at a bulk temperature T Melt , wherein T Melt ⁇ T 0 , immersing the mold in the molten semiconducting material for a first period of time sufficient to form a solid layer of the semiconducting material over an external surface of the mold and for the formed solid layer of semiconducting material to completely remelt, withdrawing the mold from the molten semiconducting material, holding the mold above the molten semiconducting material for a period of time sufficient to undercool the mold a predetermined amount, immersing the mold in the molten semiconducting material for a second period of time sufficient to form a solid layer of the semiconducting material over the external surface of the mold, withdrawing the mold with the solid layer of semiconducting material over the external surface of the mold, and separating the solid layer of semiconduct
  • the methods according to the present invention may, in at least some embodiments, improve the crystal grain structure of semiconducting materials, reduce material waste, and/or increase the rate of production of articles of the semiconducting material.
  • the term “semiconducting material” includes materials that exhibit semiconducting properties, such as, for example, silicon, germanium, tin, gallium arsenide, as well as alloys, compounds, and mixtures thereof.
  • the semiconducting material may be pure (such as, for example, intrinsic or i-type silicon) or doped (such as, for example, silicon containing a n-type or p-type dopant, such as phosphorous or boron, respectively).
  • article of semiconducting material includes any shape or form of semiconducting material made using the methods of the present invention.
  • articles include articles that are smooth or textured; articles that are flat, curved, bent, or angled; and articles that are symmetric or asymmetric.
  • Articles of semiconducting materials may comprise forms such as, for example, sheets or tubes.
  • unsupported means that an article of semiconducting material is not integral with a mold.
  • the unsupported article may be loosely connected to the mold while it is being formed, but the article of semiconducting material is separated from the mold after it is formed over the mold.
  • the unsupported article may, however, be subsequently applied on a substrate for various applications, such as photovoltaic applications.
  • the term “mold” means a physical structure that can influence the final shape of the article of semiconducting material. Molten or solidified semiconducting material need not actually physically contact a surface of the mold in the methods described herein, although contact may occur between a surface of the mold and the molten or solidified semiconducting material.
  • the term “external surface of the mold” means a surface of the mold that may be exposed to a molten semiconducting material upon immersion.
  • the interior surface of a tube-shaped mold may be an external surface if the internal surface can contact a molten semiconducting material when the mold is immersed.
  • the phrase “form a solid layer of semiconducting material over an external surface of the mold” and variations thereof mean that semiconducting material from the molten semiconducting material solidifies (also referred to herein as freezing or crystallizing) on or near an external surface of the mold.
  • Forming a solid layer of semiconducting material over an external surface of the mold may, in some embodiments, include solidifying semiconducting material on a layer of particles that coat the external surface of the mold.
  • the semiconducting material may solidify before it physically contacts the surface of the mold.
  • the solidified semiconducting material may, in some embodiments, subsequently come into physical contact with the mold or with particles coating the mold.
  • the semiconducting material may, in some embodiments, also solidify after physically contacting the external surface of the mold, or particles coating the surface of the mold, if present.
  • the phrase “templated mold” means a mold having a surface comprising a primary material and discrete locations of at least one secondary material exposed to the molten semiconducting material.
  • the primary material and at least one secondary material may have different contact angles with the molten semiconducting material and thus, different nucleation properties with the molten semiconducting material.
  • a templated mold may comprise a primary material having a high contact angle with the molten semiconducting material and at least one secondary material having a lower contact angle with the molten semiconducting material.
  • the templated mold according to the invention may have any arrangement of at least one secondary material on the surface of the mold, such as, for example, various patterns of dots comprising the at least one secondary material on a surface of the primary material.
  • the phrase “increased rate of production” and variations thereof includes any increase in the rate of semiconducting material article production with respect to conventional methods for producing semiconducting material, such as ribbon growth methods.
  • an increased rate of production may be any rate greater than about 1-2 cm/min.
  • reduced material waste means any reduction in the amount of semiconducting material lost through conventional methods using slicing or cutting following production of the article of semiconducting material.
  • crystalline means any material comprising a crystal structure, including, for example, single crystalline and multicrystalline materials.
  • multicrystalline includes any material comprised of a plurality of crystal grains.
  • multicrystalline materials may include polycrystalline, microcrystalline, and nanocrystalline materials.
  • crystal grain structure includes grain size, grain shape, uniformity of grain size, uniformity of grain shape, and/or uniformity of grain direction.
  • An improvement in the crystal grain structure may include, for example, an increase in grain size or uniformity of grain size and/or shape, and/or may reduce the amount of post-processing the article of semiconducting material may undergo as compared to conventional methods for producing semiconducting material.
  • undercooling refers to a process in which a temperature difference is generated between the molten semiconducting material and the mold that may cause solidification (also referred to herein as freezing) of the molten semiconducting material, and the amount of undercooling may be measured in degrees Kelvin (K) or Celsius (° C.).
  • controlled undercooling means the amount of undercooling is a set or predetermined amount that may be controlled by the methods of the invention.
  • nucleation rate means the rate at which new crystal seeds form and may be measured in number of seeds per unit area.
  • Equiaxed growth means the formation of many small grains with random orientations. Equiaxed growth may occur, for example, at the beginning of the crystallization process, such as when a mold is initially immersed in molten semiconducting material. Equiaxed growth may occur in a generally planar direction with respect to the surface of a mold.
  • the term “columnar growth” means the growth of crystals in a direction normal to the surface of a mold such that a crystal dimension parallel to the growth direction is greater than a crystal dimension perpendicular to the growth direction.
  • temperature of the molten semiconducting material mean the average temperature of the molten semiconducting material contained within a suitable vessel. Localized temperatures within the molten semiconducting material may vary at any point in time, such as, for example, areas of the molten semiconducting material proximate to the mold when the mold is immersed, or molten semiconducting material exposed to atmospheric conditions at the top surface of the vessel. In various embodiments, the average temperature of the molten semiconducting material is substantially uniform despite any localized temperature variation.
  • the invention relates to methods of making articles of semiconducting material and semiconducting material articles formed thereby.
  • certain aspects and embodiments will become evident. It should be understood that the invention, in its broadest sense, could be practiced without having one or more features of these aspects and embodiments. It should be understood that these aspects and embodiments are merely exemplary and explanatory, and are not restrictive of the invention as claimed.
  • FIG. 1 is a schematic illustration of an exemplary method of making an unsupported article of semiconducting material according to an embodiment of the invention
  • FIG. 2 is a representative calculated plot of the thickness of a silicon article formed as a function of the immersion time in molten silicon
  • FIG. 3 is a graph illustrating the calculated and measured temperature of a mold as a function of time after removing the mold from a bath of molten semiconducting material
  • FIG. 4 is a graph illustrating the time needed to cool a mold while holding it above the melt after removing it from the melt as a function of the desired undercooling of the mold at different levels of surface thickness;
  • FIG. 5 is a graph illustrating the calculated thickness of a silicon article as a function of the immersion time at different levels of undercooling and different levels of substrate thickness;
  • FIG. 6 is a schematic representation of a templated mold
  • FIG. 7 is a graph illustrating calculated nucleation rates of silicon homogeneous nucleation, heterogeneous nucleation on fused silica, and heterogeneous nucleation on silicon carbide as a function of undercooling;
  • FIG. 8 is a schematic representation of an exemplary immersion angle of a mold as it is immersed in molten semiconducting material.
  • FIG. 1 illustrates an exemplary method of making an unsupported article of a semiconducting material according to at least one embodiment of the invention.
  • the exemplary method is an exocasting process, which casts the article over an exterior surface of a mold, rather than within an internal mold cavity.
  • a mold 100 is provided having an external surface 102 with a desired size (surface area), shape, and surface texture/pattern.
  • the surface area, shape, and surface texture/pattern of the external surface 102 of the mold 100 may determine the size, shape, and surface texture/pattern of the cast article.
  • One of ordinary skill in the art would recognize that the size, shape, and surface texture/pattern of the external surface 102 of the mold 100 can be selected based on, for example, the desired properties and features of the cast article.
  • Molten semiconducting material 104 such as, for example, silicon, may be provided by melting silicon in a vessel 106 , such as a crucible, which may optionally be non-reactive with the silicon.
  • molten semiconducting material 104 may have low contaminant levels.
  • molten semiconducting material 104 may comprise less than about 1 ppm of iron, manganese, and chromium, and less than about 1 ppb of vanadium, titanium, and zirconium.
  • Molten semiconducting material 104 may also comprise less than about 10 15 atoms/cm 3 of nitrogen and/or 10 17 atoms/cm 3 of carbon.
  • the source of the semiconducting material may be photovoltaic-grade silicon or purer silicon.
  • the molten semiconducting material 104 may be brought to a bulk temperature, T Melt , in a low oxygen or reducing atmosphere using any suitable heating device or method.
  • the bulk temperature of the molten semiconducting material, T Melt may also be maintained at that temperature by any suitable heating device or method.
  • suitable heating devices and methods include heating elements, such as resistive or inductive heating elements, and a flame heat source.
  • One skilled in the art would recognize that the choice of a heat source may be made based on several factors such as, for example, the capacity of the vessel containing the molten semiconducting material, the size/thickness of the vessel, and/or the atmosphere surrounding the vessel.
  • the bulk temperature of molten semiconducting material, T Melt may be the melting temperature of the semiconducting material, or may be a higher temperature.
  • the bulk temperature of the molten silicon may range from about 1414° C. to about 1550° C., such as, for example, from about 1450° C. to about 1490° C.
  • mold 100 at a starting temperature, T 0 may be provided in a low oxygen or reducing atmosphere.
  • the starting temperature of mold, T 0 may in at least some embodiments be chosen so that T 0 ⁇ T Melt .
  • mold 100 is not pre-heated prior to immersing mold 100 in molten semiconducting material 104 .
  • the temperature of mold 100 is altered only by the molten semiconducting material 104 and by the atmosphere outside of vessel 106 , i.e., the temperature of mold 100 is not directly regulated by any heating or cooling devices.
  • the mold 100 may be immersed in the molten semiconducting material at least two times. According to at least one embodiment, the mold 100 is immersed at least once for a time sufficient such that mold 100 may reduce the temperature of the molten material in close proximity to the external surface of mold 100 to the freezing point of the semiconducting material 104 and to remove sufficient heat from the molten semiconducting material 104 to freeze at least a portion of the semiconducting material.
  • the immersion of mold 100 may optionally be repeated additional times to thermally equilibrate mold 100 with the molten semiconducting material 104 .
  • the amount of time sufficient for the semiconducting material to freeze/solidify and remelt is within the ability of those skilled in the art to determine based on variables such as, for example, the semiconducting material, the material comprising the mold, the amount of undercooling, and the thickness of the mold.
  • the amount of time over which freezing takes place may be up to about 5 seconds, such as, for example, about 3 seconds.
  • the amount of time over which remelting takes place may be up to about 60 seconds, such as, for example, about 40 seconds.
  • FIG. 2 A representative calculated plot of the thickness of a silicon article formed as a function of the immersion time in molten silicon during the freezing-remelting process is shown in FIG. 2 .
  • the thickness of the solidified layer rapidly increases and then slowly decreases to zero.
  • the instantaneous velocity of the growth of the solid-liquid interface perpendicular to the surface of mold 100 can be calculated using the Stefan condition (Equation 1)
  • Equation 1 K S and K L are the thermal conductivities of the solid and liquid phases, respectively, v i is the instantaneous interface velocity, ⁇ s is the density of the solid, T is the temperature, x is the position normal to the solid-liquid interface, ⁇ the latent heat of fusion, and S and L denote solid and liquid phases, respectively.
  • the first and second terms on the left side of Equation 1 are the heat fluxes through the solid and the liquid phases, respectively. If the heat flux through the solid is larger than the heat flux thorough the liquid, then the interface velocity is positive and freezing continues. Conversely, if the heat flux through the liquid is higher than the heat flux thorough the solid, the interface velocity is negative and remelting takes place.
  • the heat flux through the solid phase may be much larger than that through the initially isothermal liquid, and therefore rapid solidification into the liquid takes place.
  • the solidification continues until the heat fluxes through the liquid and the solid become equal. Beyond this point, the heat flux through the liquid is higher than that through the solid and remelting starts.
  • latent heat is supplied to the interface from the liquid melt. Therefore, during this phase, the liquid side thermal properties control the remelting dynamics. The remelting process may continue until the initially frozen solid is completely melted and the mold thermally equilibrates with the molten semiconducting material.
  • the amount of time it takes for the frozen semiconducting material to remelt may be approximately determined by Equations 2 and 3
  • t remelt is the complete remelting time
  • d Mold is the mold thickness
  • ⁇ Mold is the thermal diffusivity of the mold
  • ⁇ Mold is the density of the mold
  • Cp Mold is the heat capacity of the mold
  • is the maximum thickness of semiconducting material formed on the surface of the mold.
  • the quantities ⁇ Melt and Cp Melt are the thermal diffusivity and heat capacity of the molten semiconducting material, respectively.
  • the density and thermal conductivity of the molten semiconducting material are ⁇ Melt and K Melt , respectively, and ⁇ is the latent heat.
  • T M is the melting temperature of the semiconducting material
  • T 0 is the initial temperature of the mold
  • T Melt is the bulk temperature of the molten semiconducting material.
  • the expression for the mold temperature increase is exponential.
  • a quantity, f wherein 0 ⁇ f ⁇ 1, is introduced to yield an approximate time at which the temperature of the mold, T Mold , is sufficiently equal to the temperature of the molten semiconducting material, T Melt .
  • the remelting time, t remelt may be calculated using a value of f equal to 0.9.
  • mold 100 may be removed from the molten semiconducting material 104 and allowed to cool.
  • the amount of time sufficient for the mold to substantially thermally equilibrate with the molten semiconducting material is within the ability of those skilled in the art to determine and may be based on variables such as, for example, the material comprising the mold, the semiconducting material, the thickness of the mold, and the amount of undercooling.
  • a 2 mm thick fused silica mold may thermally equilibrate with the molten semiconducting material in about 50 seconds.
  • the mold 100 may cool by radiation and/or convection after it is removed from the molten semiconducting material. At high temperatures, radiation may dominate the cooling process and the temperature of mold 100 may be approximated by Equation 4
  • T Mold 3 1 T Melt 3 + 6 ⁇ ⁇ ⁇ Mold ⁇ ⁇ d Mold ⁇ ⁇ Mold ⁇ Cp Mold ⁇ t Eq . ⁇ 4
  • T Mold is the temperature of the mold at time t
  • T Melt is the temperature of the mold at the time immediately prior to removal from the molten semiconducting material (i.e., the temperature of the melt)
  • ⁇ Mold is the emissivity of the mold
  • is the Stefan-Boltzmann constant
  • ⁇ Mold is the density of the mold
  • Cp Mold is the heat capacity of the mold
  • d Mold is the thickness of the mold
  • t is time.
  • FIG. 3 A plot of the temperature of an exemplary mold 100 as a function of time after removing the mold 100 from the molten semiconducting material 104 is shown in FIG. 3 .
  • FIG. 3 compares the calculated temperature T Mold (solid line) and actual experimental measurements (dotted line) according to an embodiment of the invention.
  • a graph of the cooling time after the mold 100 is removed from the molten semiconducting material 104 as a function of the amount of desired undercooling (i.e., T melt ⁇ T Mold amount of undercooling) is shown in FIG. 4 .
  • T melt ⁇ T Mold amount of undercooling
  • the solid line represents a mold having a thickness of 1 mm
  • the dotted line represents a mold having a thickness of 1.6 mm
  • the line of dashes and dots represents a mold having a thickness of 3 mm.
  • thicker molds may take a greater amount of time to reach the same amount of undercooling as thinner molds.
  • mold 100 may be immersed in the molten semiconducting material 104 a second time after a set or predetermined amount of undercooling has been reached.
  • a 2 mm fused silica mold undercooled by 400 K may be immersed for about 1 sec to about 4 sec, such as from about 1 sec to about 3 sec.
  • reducing the amount of undercooling decreases the nucleation rate on the mold.
  • a graph of the nucleation rate as a function of the amount of undercooling is shown in FIG. 7 for molds made of silicon carbide (M 1 ) and fused silica (M 2 ), as well as for homogeneous nucleation (H). It is believed that reducing the nucleation rate may improve the crystal grain structure of solidified semiconducting material.
  • Initial crystal growth may extend substantially planar to the surface of the mold 100 until the surface of the mold 100 is substantially covered and the individual grains impinge on one another. Limiting the nucleation rate may reduce the number of grains formed and may thus improve the crystal grain structure of the semiconducting material. Once the surface of the mold 100 has been substantially covered with solidified semiconducting material, growth occurs mainly normal to the surface of the mold 100 , and/or parallel to the direction of heat flow. Reducing the amount of undercooling, however, may limit the maximum possible thickness of the semiconducting material. The maximum thickness, ⁇ , of the semiconducting material formed on the surface of mold 100 may be estimated using Equation 3, above.
  • a graph comparing the thicknesses of articles of semiconducting materials made according to an embodiment of the invention by a mold undercooled by 1000° C., represented by the dashed line, and a mold undercooled by 400° C., represented by the solid line, as a function of time is shown in FIG. 5 .
  • the predetermined amount of undercooling may be chosen based on the desired thickness and/or grain structure of the produced article of semiconducting material.
  • mold 100 may be immersed in the molten semiconducting material 104 at a set or predetermined rate, optionally in a low oxygen or reducing atmosphere. Mold 100 may be immersed in molten semiconducting material 104 at any immersion angle ⁇ , where immersion angle ⁇ is the angle between the surface 108 of molten semiconducting material 104 and the external surface 102 of mold 100 at the point P that first contacts the surface 108 of molten semiconducting material 104 as shown in FIG. 8 . The angle at which external surface 102 of mold 100 contacts molten semiconducting material 104 may vary as mold 100 is immersed in molten semiconducting material 104 .
  • molten semiconducting material could contact a mold having a spherical external surface at an infinite number of angles as it is immersed, although the immersion angle ⁇ would be 0° as the initial contact point would be parallel to the surface 108 of molten semiconducting material 104 .
  • mold 100 may be moved in a direction parallel to surface 108 of molten semiconducting material 104 as mold 100 is immersed in a direction perpendicular to surface 108 of molten semiconducting material 104 .
  • Such parallel motion may include translation of the mold at a set or variable rate, or vibration of the mold at a set or variable frequency.
  • the local immersion angle which is the immersion angle at any finite location at the point P of first contact, may also vary due to the surface properties (such as, for example, porosity or height variations) and the wetting angle between the melt and the material comprising the mold.
  • external surface 102 of mold 100 may be substantially perpendicular to the surface 108 of the molten semiconducting material 104 , i.e., the immersion angle is approximately 90°. In a further embodiment, the external surface 102 of mold 100 need not be perpendicular to the surface 108 of molten semiconducting material 104 .
  • the external surface 102 of mold 100 may be immersed in the molten semiconducting material 104 at an immersion angle ranging from 0° to 180°, such as from 0° to 90°, from 0° to 30°, from 60° to 90°, or at an immersion angle of 45°.
  • mold 100 may be immersed in the molten semiconducting material 104 at least two times. According to at least one embodiment, mold 100 is immersed in the molten semiconducting material 104 more than two times. In at least one embodiment of the invention, immersion of the mold may be accomplished using any suitable technique, and may be accomplished by immersing the mold from above the molten semiconducting material or from the side or bottom of the molten semiconducting material.
  • mold 100 may be immersed in the molten semiconducting material 104 for a set or predetermined time (i.e., the immersion time) to allow a layer of the semiconducting material to sufficiently solidify over a surface 102 of mold 100 .
  • the semiconducting material is sufficiently solidified when enough semiconducting material has solidified that the mold can be withdrawn from the molten semiconducting material and the layer of semiconducting material will be withdrawn with the mold.
  • the immersion time is chosen based on the desired thickness of the produced article of semiconducting material.
  • At least one heating element 109 such as resistive heating elements or inductive heating elements, may be used to heat the crucible 106 and maintain the molten semiconducting material 104 at a set or predetermined temperature while mold 100 is immersed.
  • the bulk temperature of the molten semiconducting material 104 may be maintained at approximately temperature, T Melt .
  • the semiconducting material 104 may be melted and maintained in molten form by any desired method, and the selection of the heating method would be within the skill of one in the art and may be based on the conditions and environment where the method is performed.
  • the method may be performed in a reducing environment and may use radio frequency (RF) induction heating to maintain the temperature of the molten semiconducting material.
  • RF induction heating may provide a cleaner environment by reducing the possibility of the presence of foreign matter in the melt.
  • Induction heating may also provide the heat flux needed to maintain the desired bulk molten material temperature as the material near the surface of mold 100 extracts heat rapidly.
  • mold 100 may be held essentially motionless in the plane parallel to the surface 108 of molten semiconducting material 104 as it is immersed in a direction perpendicular to surface 108 of molten semiconducting material 104 .
  • mold 100 may be moved in the plane parallel to the surface 108 of molten semiconducting material 104 , for example rotated or vibrated at any appropriate frequency, when it is immersed in a direction perpendicular to the surface 108 of molten semiconducting material 104 .
  • a layer of semiconducting material 110 may form on the surface 102 of mold 100 . After immersion, mold 100 with a layer of semiconducting material 110 may be withdrawn from the vessel 106 .
  • mold 100 with a solid layer of semiconducting material 110 may be cooled after it is removed from vessel 106 , either actively such as by convective cooling, or by allowing the temperature of the layer of semiconducting material 110 to come to room temperature. After the coated mold 100 is removed from vessel 106 and sufficiently cooled, the solid layer of semiconducting material 110 may be removed or separated from mold 100 by any method known to those of skill in the art. In at least one embodiment, the solid layer of semiconducting material 110 may be separated from mold 100 by differential expansion and/or mechanical assistance.
  • the semiconducting material is chosen from silicon, germanium, gallium arsenide, tin, as well as compounds, alloys and mixtures thereof. According to various embodiments of the invention, the semiconducting material may be pure or doped. In at least one embodiment, the semiconducting material comprises at least one dopant chosen from boron (B), phosphorous (P), or aluminum (Al). In at least one embodiment, the at least one dopant is present in the part per million (ppm) range.
  • an article of semiconducting material produced by the methods disclosed herein may comprise a dopant dispersed substantially homogeneously throughout the semiconducting material (e.g., without substantial segregation of the dopant within the semiconducting material).
  • the semiconducting material may comprise semiconducting elements, such as, for example, silicon and germanium.
  • the semiconducting material comprises a combination or alloy of elements of compounds.
  • the semiconducting material may be chosen from gallium arsenide (GaAs), aluminum nitiride (AlN), and indium phosphide (InP).
  • a number of process parameters may be varied, including but not limited to: (1) the composition, density, heat capacity, thermal conductivity, thermal diffusivity, and thickness of the mold 100 , (2) the starting temperature of mold, T 0 , and the bulk temperature of the molten semiconducting material, T Melt , (3) the rate which mold 100 is initially immersed into the molten material 104 , (4) the length of time at which mold 100 is immersed a first time in the molten material 104 , (5) the rate at which mold 100 is removed from the molten semiconducting material 104 , (6) the time mold 100 is allowed to cool after the first immersion, (7) the rate at which mold 100 is immersed into the molten material 104 after reaching the predetermined amount of undercooling, (8) the rate at which mold 100 having the layer of semiconducting material 110 is removed from the molten material 104 , and (9) the cooling rate of the solidified semiconducting material 110 .
  • the temperature of molten semiconducting material, T Melt , and the amount of time for undercooling mold 100 are the only parameters that govern the temperature of mold 100 (i.e., the temperature of the mold is not directly controlled by a heating or cooling device).
  • the temperature of the molten semiconducting material, T Melt may alter the temperature of mold 100 through radiation, convection, or conduction. Radiative heating of mold 100 may occur, for example, when mold 100 is above molten semiconducting material 104 .
  • Mold 100 may be convectively heated by molten semiconducting material 104 when fumes above molten semiconducting material 104 pass over the surface of mold 100 or during immersion of mold 100 in the molten semiconducting material 104 . Heating of mold 100 by conduction may occur, for example, while mold 100 is immersed in molten semiconducting material 104 .
  • mold 100 is made of a material that is compatible with the molten semiconducting material 104 .
  • mold 100 may be made of a material such that when mold 100 is exposed to the molten material 104 , the principle material of mold 100 does not react with the molten material 104 in a manner that interferes with the methods disclosed herein, such as, for example, by forming a low-melting compound or solid solution.
  • mold 100 may not melt or soften when mold 100 is heated via contact with the molten material 104 .
  • mold 100 may not become too fluid to support the solid layer 110 or separate from the solid layer 110 when mold 100 is heated via contact with the molten material 104 .
  • mold 100 may be made of a material such that when mold 100 is heated via contact with the molten material 104 , mold 100 may not check, fracture, and/or explode due to either large thermal stresses generated from uneven, rapid thermal expansion, or from trapped gases.
  • mold 100 may be made of a material that may not deleteriously contaminate either the solidified layer 110 being formed on the mold or the molten material 104 residuum via breakage, spallation, dusting, and/or diffusion of vapor or liquid phases of solid components or evolved gases.
  • mold 100 may comprise a material chosen from vitreous silica, fused silica, porous silica, graphite, silicon nitride, silicon carbide, and combinations thereof. In at least one embodiment of the invention, mold 100 may comprise vitreous silica.
  • the mold may be a templated mold.
  • FIG. 6 shows a schematic illustration of a templated mold 200 according to an embodiment of the invention.
  • Templated mold 200 may have a primary substrate 201 and discrete locations 203 of at least one secondary material that has lower contact angle with molten semiconductor material than the contact angle between molten semiconductor and the principle substrate 201 .
  • Discrete locations 203 may have a low contact angle with the semiconducting material and may be more likely to be the site of nucleation than the principle substrate 201 , which may have a high contact angle with the molten semiconducting material.
  • principle substrate 201 may comprise fused silica, which has a contact angle of about 92°.
  • Other materials that may comprise principle substrate 201 include porous silica, silicon nitride, silicon carbide, graphite, alumina, aluminum nitride, boron nitride, LaB 6 , zirconia, and yttria.
  • discrete locations 203 of a low contact angle material may comprise silicon carbide, which has a contact angle of about 38°.
  • Other materials that may comprise the discrete locations 203 of low contact angle may be chosen from porous silica, silicon nitride, alumina, aluminum nitride, boron nitride, LaB 6 , zirconia, and yttria.
  • the discrete locations 203 of low contact angle material may have any shape, including, for example, circles, squares, dots, islands, triangles, lines, random shapes, etc. In the exemplary templated mold shown in FIG.
  • discrete locations 203 of lower contact angle material are circular (diameter, d) and spaced at a distances a, b from neighboring discrete locations 203 .
  • the contact angle of the lower contact angle material may be at least 10° less than the contact angle of the higher contact angle material.
  • the lower contact angle material may have a contact angle at least 40° less than the contact angle of the higher contact angle material.
  • principle substrate 201 may comprise fused silica and discrete locations 203 of lower contact angle material may comprise silicon carbide.
  • nucleation occurs on silicon carbide at a lower amount of undercooling than on fused silica.
  • the amount of undercooling may be chosen such that nucleation occurs substantially on the discrete locations 203 rather than on principle substrate 201 .
  • the amount of undercooling may range from 1 K to 500 K, such as from 10 K to 300 K, or from 50 K to 200 K.
  • the amount of undercooling may be chosen such the nucleation rate on the lower contact angle material is at least two times the nucleation rate of the higher contact angle material.
  • the nucleation rate on the lower contact angle material may be ten times or one hundred times greater than the nucleation rate of the higher contact angle material.
  • the amount of undercooling may be chosen based on the materials comprising the high contact angle material and the low contact angle material and the nucleation rates associated with each material.
  • Mold 100 may be in any form suitable for use in the disclosed methods.
  • mold 100 may be in the form of a monolith or in the form of a laminated structure such as a laminated monolith.
  • Mold 100 may comprise a porous or non-porous body, optionally with at least one porous or non-porous coating.
  • mold 100 may also comprise a uniform or non-uniform composition, uniform or non-uniform porosity, or other uniform or non-uniform structural characteristic throughout the mold body.
  • mold 100 may also be in any shape suitable for use in the disclosed method.
  • mold 100 may comprise at least one flat surface (e.g., having a rectangular shape) or one or more curved surfaces, for example one or more convex or concave surfaces.
  • the convex or concave surfaces may be used to create an article in the shape of a lens or a tube.
  • the rate at which the mold is immersed into the molten material may range from 1 cm/s to 50 cm/s, such as, for example, from 3 cm/s to 10 cm/s.
  • the immersion rate may vary depending on various parameters, such as, for example, the semiconducting material composition (including optional dopants), the size/shape of the mold, and the surface texture of the mold.
  • the withdrawal rate of the mold from the molten material may affect the smoothness of the surface, thickness or other features of the solid article formed.
  • a layer of molten semiconducting material may wet the surface of the solid layer of semiconducting material on the mold, which may add thickness to the solid layer of semiconducting material and/or may change the surface structure of the solid layer of semiconducting material.
  • solid articles having smooth surfaces may be made using a relatively slow withdrawal rate of the mold from the molten material, such as, for example, from 2 cm/s to 5 cm/s, such as, for example, 5 cm/s.
  • an article of semiconducting material may be made by withdrawing the mold at a rate such that a secondary smooth layer is formed on the surface of the solid semiconducting material layer.
  • the thickness of the secondary layer can be affected by both how much liquid is dragged and how much of the dragged liquid is solidified.
  • secondary liquid layer thickness increases with pulling velocity while the solidified layer thickness decreases with pulling velocity.
  • heat transfer is limiting the thickness of the solidified layer
  • increasing the pulling velocity will decrease the solidified layer thickness due to liquid dragging.
  • increasing the pulling velocity will increase the solidified layer thickness due to liquid dragging.
  • immersion rate all affect the produced article and that these parameters may be chosen based on the desired article, the material/shape/texture/size of the mold, the starting temperature of the mold, the temperature of the molten semiconducting material, and the properties of the semiconducting material.
  • vessel 106 which holds the molten semiconducting material 104 , may not react with the molten material 104 and/or may not contaminate the molten material 104 , as described above for mold 100 .
  • vessel 106 may be made from a material chosen from vitreous silica, graphite, silicon nitride, and silicon carbide.
  • vessel 106 is made of vitreous silica.
  • vitreous silica for the mold 104 and/or vessel 106 may lead to oxygen contamination of the semiconducting material.
  • oxygen contamination may be mitigated or substantially mitigated by melting the semiconducting material and casting the article in a low-oxygen environment, such as, for example, a dry mixture of hydrogen ( ⁇ 1 ppm of water) and an inert gas such as argon, krypton or xenon.
  • the atmosphere is chosen from an Ar/1.0 wt % H 2 mixture or Ar/2.5 wt % H 2 mixture.
  • mold 100 may have an external surface 102 which is flat. In at least one embodiment, mold 100 may have an external surface 102 with characteristics to form articles with a broad range of shapes, curvatures, and/or textures. As would be understood by one skilled in the art, any other surface texture/pattern desired in the cast article may be incorporated in the external surface 102 of mold 100 .
  • the disclosed method may be used to make a sheet or film of semiconducting material, such as, for example, a silicon sheet, having a size, thickness, and grain structure within the range of usefulness for photovoltaic applications, for example, size up to approximately 156 mm ⁇ 156 mm, thickness in a range of 100-400 micrometers, and a substantial number of grains larger than 1 mm.
  • a sheet or film of semiconducting material such as, for example, a silicon sheet, having a size, thickness, and grain structure within the range of usefulness for photovoltaic applications, for example, size up to approximately 156 mm ⁇ 156 mm, thickness in a range of 100-400 micrometers, and a substantial number of grains larger than 1 mm.
  • at least about 60% of the grains may be larger than 1 mm.
  • at least about 80% or at least about 90% of the grains may be larger than 1 mm.
  • the grains are two to three times greater in size in their narrowest lateral direction than they are thick.
  • the disclosed method yields an article of semiconducting material at an improved rate and/or a reduction in wasted material.
  • the exocasting processes described herein can be performed with essentially no waste of semiconducting material, since all the melted material can be cast into a useful article. Any broken pieces or other unused material can be remelted and cast again.
  • immersion cycle times of less than 5 seconds are used to form sheets 7 cm in length (independent of width), which translates to a process speed of a few centimeters per second.

Abstract

The invention relates to methods of making articles of semiconducting material and semiconducting material articles formed thereby, such as semiconducting material that may be useful in making photovoltaic cells.

Description

    FIELD
  • The invention relates generally to methods of making articles of unsupported semiconducting materials by controlled undercooling.
  • BACKGROUND
  • Semiconducting materials find uses in many applications. For example, semiconducting materials can be used in electronic devices as processors formed on semiconductor wafers. As a further example, semiconducting materials can be used to convert solar radiation into electrical energy through the photovoltaic effect.
  • The semiconducting properties of a semiconducting material may depend on the crystal structure of the material. Notably, faults within the crystal structure of a semiconducting material may diminish the material's semiconducting properties.
  • The grain size and shape distribution often play an important part in the performance of semiconducting devices where a larger and more uniform grain size is often desirable. For example, the electrical conductivity and efficiency of photovoltaic cells may be improved by increasing grain size and the uniformity of grains.
  • For silicon-based solar photovoltaic cells, the silicon can, for example, be formed as an unsupported sheet, or can be supported by forming the silicon on a substrate. Conventional methods for making unsupported and supported articles of semiconducting materials, such as silicon sheets, have several shortcomings. Methods of making unsupported, i.e., without an integral substrate, thin semiconducting material sheets may be slow or wasteful of the semiconducting material feedstock.
  • Methods by which unsupported single crystalline semiconducting materials are made include, for example, the Czochralski process, which may lead to significant kerf loss when the semiconducting material is sliced or cut into a thin sheets or wafers. Methods by which unsupported multicrystalline semiconducting materials are made include, for example, electromagnetic casting and ribbon growth techniques, which may be slow, producing about 1-2 cm/min for polycrystalline silicon ribbon growth technologies.
  • Other useful methods for producing unsupported multicrystalline semiconducting material are disclosed in U.S. Provisional Patent Application No. 61/067,679, filed Feb. 29, 2008, titled “METHOD OF MAKING AN UNSUPPORTED ARTICLE OF A PURE OR DOPED SEMICONDUCTING ELEMENT OR ALLOY,” the disclosure of which is hereby incorporated by reference.
  • Supported semiconducting material sheets may be made less expensively, but the thin semiconducting material sheet is limited to the substrate on which it is made, and the substrate has to meet various process and application requirements, which may be conflicting.
  • Thus, there is a long-felt need in the industry for a method to make unsupported articles of semiconducting materials, which method may improve crystal grain structure of the article of semiconducting material, reduce material waste, and/or increase the rate of production.
  • SUMMARY
  • In accordance with various exemplary embodiments of the invention are provided methods of making an unsupported article of semiconducting material comprising providing a mold at a temperature T0, providing a molten semiconducting material at a bulk temperature TMelt, wherein TMelt≧T0, immersing the mold in the molten semiconducting material at least once for a first period of time sufficient to form a solid layer of the semiconducting material over an external surface of the mold and for the formed solid layer of semiconducting material to completely remelt, withdrawing the mold from the molten semiconducting material, holding the mold above the molten semiconducting material for a period of time sufficient to undercool the mold a predetermined amount, immersing the mold in the molten semiconducting material for a second period of time sufficient to form a solid layer of the semiconducting material over the external surface of the mold, withdrawing the mold with the solid layer of semiconducting material over the external surface of the mold, and separating the solid layer of semiconducting material from the mold to form the unsupported article of the semiconducting material.
  • Other exemplary embodiments relate to methods of making an article of semiconducting material comprising providing a mold at a temperature T0, wherein the mold comprises a surface comprising a primary material and at least one secondary material at discrete locations, the secondary material having a contact angle with a molten semiconducting material that is less than the contact angle between the primary material and the molten semiconducting material, providing the molten semiconducting material at a bulk temperature TMelt, wherein TMelt≧T0, immersing the mold in the molten semiconducting material at least once for a first period of time sufficient to form a solid layer of the semiconducting material over the surface of the mold and for the formed solid layer of semiconducting material to completely remelt, withdrawing the mold from the molten semiconducting material, holding the mold above the molten semiconducting material for a period of time sufficient to undercool the mold a predetermined amount, immersing the mold in the molten semiconducting material for a second period of time sufficient to form a solid layer of the semiconducting material over the surface of the mold, withdrawing the mold with the solid layer of semiconducting material over the external surface of the mold, and separating the solid layer of semiconducting material from the mold to form the unsupported article of the semiconducting material.
  • Exemplary embodiments of the invention also relate to articles of semiconducting material formed by a method comprising providing a mold at a temperature T0, providing a molten semiconducting material at a bulk temperature TMelt, wherein TMelt≧T0, immersing the mold in the molten semiconducting material for a first period of time sufficient to form a solid layer of the semiconducting material over an external surface of the mold and for the formed solid layer of semiconducting material to completely remelt, withdrawing the mold from the molten semiconducting material, holding the mold above the molten semiconducting material for a period of time sufficient to undercool the mold a predetermined amount, immersing the mold in the molten semiconducting material for a second period of time sufficient to form a solid layer of the semiconducting material over the external surface of the mold, withdrawing the mold with the solid layer of semiconducting material over the external surface of the mold, and separating the solid layer of semiconducting material from the mold to form the unsupported article of the semiconducting material.
  • The methods according to the present invention may, in at least some embodiments, improve the crystal grain structure of semiconducting materials, reduce material waste, and/or increase the rate of production of articles of the semiconducting material.
  • As used herein, the term “semiconducting material” includes materials that exhibit semiconducting properties, such as, for example, silicon, germanium, tin, gallium arsenide, as well as alloys, compounds, and mixtures thereof. In various embodiments, the semiconducting material may be pure (such as, for example, intrinsic or i-type silicon) or doped (such as, for example, silicon containing a n-type or p-type dopant, such as phosphorous or boron, respectively).
  • As used herein, the phrase “article of semiconducting material” includes any shape or form of semiconducting material made using the methods of the present invention. Examples of such articles include articles that are smooth or textured; articles that are flat, curved, bent, or angled; and articles that are symmetric or asymmetric. Articles of semiconducting materials may comprise forms such as, for example, sheets or tubes.
  • As used herein, the term “unsupported” means that an article of semiconducting material is not integral with a mold. The unsupported article may be loosely connected to the mold while it is being formed, but the article of semiconducting material is separated from the mold after it is formed over the mold. The unsupported article may, however, be subsequently applied on a substrate for various applications, such as photovoltaic applications.
  • As used herein, the term “mold” means a physical structure that can influence the final shape of the article of semiconducting material. Molten or solidified semiconducting material need not actually physically contact a surface of the mold in the methods described herein, although contact may occur between a surface of the mold and the molten or solidified semiconducting material.
  • As used herein, the term “external surface of the mold” means a surface of the mold that may be exposed to a molten semiconducting material upon immersion. For example, the interior surface of a tube-shaped mold may be an external surface if the internal surface can contact a molten semiconducting material when the mold is immersed.
  • As used herein, the phrase “form a solid layer of semiconducting material over an external surface of the mold” and variations thereof mean that semiconducting material from the molten semiconducting material solidifies (also referred to herein as freezing or crystallizing) on or near an external surface of the mold. Forming a solid layer of semiconducting material over an external surface of the mold may, in some embodiments, include solidifying semiconducting material on a layer of particles that coat the external surface of the mold. In various embodiments, due to the temperature difference between the mold and the molten semiconducting material, the semiconducting material may solidify before it physically contacts the surface of the mold. When the semiconducting material solidifies before it physically contacts the mold, the solidified semiconducting material may, in some embodiments, subsequently come into physical contact with the mold or with particles coating the mold. The semiconducting material may, in some embodiments, also solidify after physically contacting the external surface of the mold, or particles coating the surface of the mold, if present.
  • As used herein, the phrase “templated mold” means a mold having a surface comprising a primary material and discrete locations of at least one secondary material exposed to the molten semiconducting material. The primary material and at least one secondary material may have different contact angles with the molten semiconducting material and thus, different nucleation properties with the molten semiconducting material. For example, a templated mold may comprise a primary material having a high contact angle with the molten semiconducting material and at least one secondary material having a lower contact angle with the molten semiconducting material. The templated mold according to the invention may have any arrangement of at least one secondary material on the surface of the mold, such as, for example, various patterns of dots comprising the at least one secondary material on a surface of the primary material.
  • As used herein, the phrase “increased rate of production” and variations thereof includes any increase in the rate of semiconducting material article production with respect to conventional methods for producing semiconducting material, such as ribbon growth methods. For example, an increased rate of production may be any rate greater than about 1-2 cm/min.
  • As used herein, the phrase “reduced material waste” and variations thereof means any reduction in the amount of semiconducting material lost through conventional methods using slicing or cutting following production of the article of semiconducting material.
  • As used herein, the term “crystalline” means any material comprising a crystal structure, including, for example, single crystalline and multicrystalline materials.
  • As used herein, the term “multicrystalline” includes any material comprised of a plurality of crystal grains. For example, multicrystalline materials may include polycrystalline, microcrystalline, and nanocrystalline materials.
  • As used herein, the term “crystal grain structure” includes grain size, grain shape, uniformity of grain size, uniformity of grain shape, and/or uniformity of grain direction. An improvement in the crystal grain structure may include, for example, an increase in grain size or uniformity of grain size and/or shape, and/or may reduce the amount of post-processing the article of semiconducting material may undergo as compared to conventional methods for producing semiconducting material.
  • As used herein, the term “undercooling” refers to a process in which a temperature difference is generated between the molten semiconducting material and the mold that may cause solidification (also referred to herein as freezing) of the molten semiconducting material, and the amount of undercooling may be measured in degrees Kelvin (K) or Celsius (° C.). The term “controlled undercooling” means the amount of undercooling is a set or predetermined amount that may be controlled by the methods of the invention.
  • As used herein, the term “nucleation rate” means the rate at which new crystal seeds form and may be measured in number of seeds per unit area.
  • As used herein, the term “equiaxed growth” means the formation of many small grains with random orientations. Equiaxed growth may occur, for example, at the beginning of the crystallization process, such as when a mold is initially immersed in molten semiconducting material. Equiaxed growth may occur in a generally planar direction with respect to the surface of a mold.
  • As used herein, the term “columnar growth” means the growth of crystals in a direction normal to the surface of a mold such that a crystal dimension parallel to the growth direction is greater than a crystal dimension perpendicular to the growth direction.
  • As used herein, the terms, “temperature of the molten semiconducting material,” “bulk temperature of the molten semiconducting material,” and variations thereof mean the average temperature of the molten semiconducting material contained within a suitable vessel. Localized temperatures within the molten semiconducting material may vary at any point in time, such as, for example, areas of the molten semiconducting material proximate to the mold when the mold is immersed, or molten semiconducting material exposed to atmospheric conditions at the top surface of the vessel. In various embodiments, the average temperature of the molten semiconducting material is substantially uniform despite any localized temperature variation.
  • As described herein, the invention relates to methods of making articles of semiconducting material and semiconducting material articles formed thereby. In the following description, certain aspects and embodiments will become evident. It should be understood that the invention, in its broadest sense, could be practiced without having one or more features of these aspects and embodiments. It should be understood that these aspects and embodiments are merely exemplary and explanatory, and are not restrictive of the invention as claimed.
  • BRIEF DESCRIPTION OF DRAWINGS
  • The following figures, which are described below and which are incorporated in and constitute a part of the specification, illustrate exemplary embodiments of the invention and are not to be considered limiting of the scope of the invention, for the invention may admit to other equally effective embodiments. The figures are not necessarily to scale, and certain features and certain views of the figures may be shown exaggerated in scale or in schematic in the interest of clarity and conciseness.
  • FIG. 1 is a schematic illustration of an exemplary method of making an unsupported article of semiconducting material according to an embodiment of the invention;
  • FIG. 2 is a representative calculated plot of the thickness of a silicon article formed as a function of the immersion time in molten silicon;
  • FIG. 3 is a graph illustrating the calculated and measured temperature of a mold as a function of time after removing the mold from a bath of molten semiconducting material;
  • FIG. 4 is a graph illustrating the time needed to cool a mold while holding it above the melt after removing it from the melt as a function of the desired undercooling of the mold at different levels of surface thickness;
  • FIG. 5 is a graph illustrating the calculated thickness of a silicon article as a function of the immersion time at different levels of undercooling and different levels of substrate thickness;
  • FIG. 6 is a schematic representation of a templated mold;
  • FIG. 7 is a graph illustrating calculated nucleation rates of silicon homogeneous nucleation, heterogeneous nucleation on fused silica, and heterogeneous nucleation on silicon carbide as a function of undercooling; and
  • FIG. 8 is a schematic representation of an exemplary immersion angle of a mold as it is immersed in molten semiconducting material.
  • DETAILED DESCRIPTION
  • It is to be understood that both the foregoing general description and the following detailed description are exemplary and explanatory only, and are not restrictive of the invention, as claimed. Other embodiments of the invention will be apparent to those skilled in the art from consideration of the specification and practice of the invention disclosed herein. It is intended that the specification be considered as exemplary only.
  • FIG. 1 illustrates an exemplary method of making an unsupported article of a semiconducting material according to at least one embodiment of the invention. The exemplary method is an exocasting process, which casts the article over an exterior surface of a mold, rather than within an internal mold cavity. A mold 100 is provided having an external surface 102 with a desired size (surface area), shape, and surface texture/pattern. The surface area, shape, and surface texture/pattern of the external surface 102 of the mold 100 may determine the size, shape, and surface texture/pattern of the cast article. One of ordinary skill in the art would recognize that the size, shape, and surface texture/pattern of the external surface 102 of the mold 100 can be selected based on, for example, the desired properties and features of the cast article.
  • Molten semiconducting material 104 such as, for example, silicon, may be provided by melting silicon in a vessel 106, such as a crucible, which may optionally be non-reactive with the silicon. In at least one embodiment, molten semiconducting material 104 may have low contaminant levels. For example, molten semiconducting material 104 may comprise less than about 1 ppm of iron, manganese, and chromium, and less than about 1 ppb of vanadium, titanium, and zirconium. Molten semiconducting material 104 may also comprise less than about 1015 atoms/cm3 of nitrogen and/or 1017 atoms/cm3 of carbon. In at least one embodiment, the source of the semiconducting material may be photovoltaic-grade silicon or purer silicon.
  • In one exemplary embodiment, the molten semiconducting material 104 may be brought to a bulk temperature, TMelt, in a low oxygen or reducing atmosphere using any suitable heating device or method. The bulk temperature of the molten semiconducting material, TMelt, may also be maintained at that temperature by any suitable heating device or method. Suitable heating devices and methods include heating elements, such as resistive or inductive heating elements, and a flame heat source. One skilled in the art would recognize that the choice of a heat source may be made based on several factors such as, for example, the capacity of the vessel containing the molten semiconducting material, the size/thickness of the vessel, and/or the atmosphere surrounding the vessel.
  • In at least one embodiment, the bulk temperature of molten semiconducting material, TMelt, may be the melting temperature of the semiconducting material, or may be a higher temperature. In one exemplary embodiment where the semiconducting material comprises silicon, the bulk temperature of the molten silicon may range from about 1414° C. to about 1550° C., such as, for example, from about 1450° C. to about 1490° C.
  • In at least one embodiment of the invention, mold 100 at a starting temperature, T0 (i.e., TMold at time, t=0), may be provided in a low oxygen or reducing atmosphere. The starting temperature of mold, T0, may in at least some embodiments be chosen so that T0≦TMelt. According to at least one embodiment of the invention, mold 100 is not pre-heated prior to immersing mold 100 in molten semiconducting material 104. In at least one embodiment of the invention, the temperature of mold 100 is altered only by the molten semiconducting material 104 and by the atmosphere outside of vessel 106, i.e., the temperature of mold 100 is not directly regulated by any heating or cooling devices.
  • According to at least one embodiment, the mold 100 may be immersed in the molten semiconducting material at least two times. According to at least one embodiment, the mold 100 is immersed at least once for a time sufficient such that mold 100 may reduce the temperature of the molten material in close proximity to the external surface of mold 100 to the freezing point of the semiconducting material 104 and to remove sufficient heat from the molten semiconducting material 104 to freeze at least a portion of the semiconducting material. The mold 100 may remain immersed in the molten semiconducting material 104 for a time sufficient for the frozen semiconducting material to remelt and the mold 100 to reach a temperature such that the temperature of the mold, TMold, may equilibrate with the temperature of the molten semiconducting material, TMelt (i.e., TMold=TMelt). The immersion of mold 100 may optionally be repeated additional times to thermally equilibrate mold 100 with the molten semiconducting material 104.
  • The amount of time sufficient for the semiconducting material to freeze/solidify and remelt is within the ability of those skilled in the art to determine based on variables such as, for example, the semiconducting material, the material comprising the mold, the amount of undercooling, and the thickness of the mold. For example, for a mold having a thickness of about 2 mm, the amount of time over which freezing takes place may be up to about 5 seconds, such as, for example, about 3 seconds. For example, for a mold having a thickness of about 2 mm, the amount of time over which remelting takes place may be up to about 60 seconds, such as, for example, about 40 seconds.
  • A representative calculated plot of the thickness of a silicon article formed as a function of the immersion time in molten silicon during the freezing-remelting process is shown in FIG. 2. As seen in FIG. 2, the thickness of the solidified layer rapidly increases and then slowly decreases to zero. The instantaneous velocity of the growth of the solid-liquid interface perpendicular to the surface of mold 100 can be calculated using the Stefan condition (Equation 1)
  • K S T x | S - K L T x | L = v i ρ s λ Eq . 1
  • where KS and KL are the thermal conductivities of the solid and liquid phases, respectively, vi is the instantaneous interface velocity, ρs is the density of the solid, T is the temperature, x is the position normal to the solid-liquid interface, λ the latent heat of fusion, and S and L denote solid and liquid phases, respectively. The first and second terms on the left side of Equation 1 are the heat fluxes through the solid and the liquid phases, respectively. If the heat flux through the solid is larger than the heat flux thorough the liquid, then the interface velocity is positive and freezing continues. Conversely, if the heat flux through the liquid is higher than the heat flux thorough the solid, the interface velocity is negative and remelting takes place.
  • When the mold is initially immersed in the molten semiconductor material, i.e., during the freezing phase, the heat flux through the solid phase may be much larger than that through the initially isothermal liquid, and therefore rapid solidification into the liquid takes place. The solidification continues until the heat fluxes through the liquid and the solid become equal. Beyond this point, the heat flux through the liquid is higher than that through the solid and remelting starts. During the remelting phase, latent heat is supplied to the interface from the liquid melt. Therefore, during this phase, the liquid side thermal properties control the remelting dynamics. The remelting process may continue until the initially frozen solid is completely melted and the mold thermally equilibrates with the molten semiconducting material.
  • The amount of time it takes for the frozen semiconducting material to remelt may be approximately determined by Equations 2 and 3
  • t remelt = - d Mold 2 8 α Mold ln ( 1 - f ) + Δ 2 π α Melt ( ρ Melt λ 2 K Melt ( T M - T Melt ) ) 2 Eq . 2 Δ = 1 2 [ ρ Mold Cp Mold d Mold ( T M - T 0 ) ρ Melt λ + ρ Melt Cp Melt ( T Melt - T M ) ] Eq . 3
  • where tremelt is the complete remelting time, dMold is the mold thickness, αMold is the thermal diffusivity of the mold, ρMold is the density of the mold, CpMold is the heat capacity of the mold, and Δ is the maximum thickness of semiconducting material formed on the surface of the mold. The quantities αMelt and CpMelt are the thermal diffusivity and heat capacity of the molten semiconducting material, respectively. The density and thermal conductivity of the molten semiconducting material are ρMelt and KMelt, respectively, and λ is the latent heat. TM is the melting temperature of the semiconducting material, T0 is the initial temperature of the mold, and TMelt is the bulk temperature of the molten semiconducting material. The expression for the mold temperature increase is exponential. Thus, a quantity, f, wherein 0<f<1, is introduced to yield an approximate time at which the temperature of the mold, TMold, is sufficiently equal to the temperature of the molten semiconducting material, TMelt. In at least one embodiment, the remelting time, tremelt, may be calculated using a value of f equal to 0.9.
  • Once the frozen layer of semiconducting material has substantially remelted and the temperature of the mold, TMold, reaches approximately the temperature of the molten semiconducting material, TMelt, mold 100 may be removed from the molten semiconducting material 104 and allowed to cool. The amount of time sufficient for the mold to substantially thermally equilibrate with the molten semiconducting material is within the ability of those skilled in the art to determine and may be based on variables such as, for example, the material comprising the mold, the semiconducting material, the thickness of the mold, and the amount of undercooling. For example, a 2 mm thick fused silica mold may thermally equilibrate with the molten semiconducting material in about 50 seconds.
  • The mold 100 may cool by radiation and/or convection after it is removed from the molten semiconducting material. At high temperatures, radiation may dominate the cooling process and the temperature of mold 100 may be approximated by Equation 4
  • 1 T Mold 3 = 1 T Melt 3 + 6 ɛ Mold σ d Mold ρ Mold Cp Mold t Eq . 4
  • where TMold is the temperature of the mold at time t, TMelt is the temperature of the mold at the time immediately prior to removal from the molten semiconducting material (i.e., the temperature of the melt), εMold is the emissivity of the mold, σ is the Stefan-Boltzmann constant, ρMold is the density of the mold, CpMold is the heat capacity of the mold, dMold is the thickness of the mold, and t is time.
  • A plot of the temperature of an exemplary mold 100 as a function of time after removing the mold 100 from the molten semiconducting material 104 is shown in FIG. 3. FIG. 3 compares the calculated temperature TMold (solid line) and actual experimental measurements (dotted line) according to an embodiment of the invention. A graph of the cooling time after the mold 100 is removed from the molten semiconducting material 104 as a function of the amount of desired undercooling (i.e., Tmelt−TMold=amount of undercooling) is shown in FIG. 4. In FIG. 4, the solid line represents a mold having a thickness of 1 mm, the dotted line represents a mold having a thickness of 1.6 mm, and the line of dashes and dots represents a mold having a thickness of 3 mm. As seen in FIG. 4, thicker molds may take a greater amount of time to reach the same amount of undercooling as thinner molds.
  • In at least one embodiment, mold 100 may be immersed in the molten semiconducting material 104 a second time after a set or predetermined amount of undercooling has been reached. For example, a 2 mm fused silica mold undercooled by 400 K may be immersed for about 1 sec to about 4 sec, such as from about 1 sec to about 3 sec. Without wishing to be bound by theory, it is believed that reducing the amount of undercooling decreases the nucleation rate on the mold. A graph of the nucleation rate as a function of the amount of undercooling is shown in FIG. 7 for molds made of silicon carbide (M1) and fused silica (M2), as well as for homogeneous nucleation (H). It is believed that reducing the nucleation rate may improve the crystal grain structure of solidified semiconducting material.
  • Initial crystal growth may extend substantially planar to the surface of the mold 100 until the surface of the mold 100 is substantially covered and the individual grains impinge on one another. Limiting the nucleation rate may reduce the number of grains formed and may thus improve the crystal grain structure of the semiconducting material. Once the surface of the mold 100 has been substantially covered with solidified semiconducting material, growth occurs mainly normal to the surface of the mold 100, and/or parallel to the direction of heat flow. Reducing the amount of undercooling, however, may limit the maximum possible thickness of the semiconducting material. The maximum thickness, Δ, of the semiconducting material formed on the surface of mold 100 may be estimated using Equation 3, above.
  • A graph comparing the thicknesses of articles of semiconducting materials made according to an embodiment of the invention by a mold undercooled by 1000° C., represented by the dashed line, and a mold undercooled by 400° C., represented by the solid line, as a function of time is shown in FIG. 5. In at least one embodiment, the predetermined amount of undercooling may be chosen based on the desired thickness and/or grain structure of the produced article of semiconducting material.
  • According to at least one embodiment, as shown in FIGS. 1 and 8, mold 100 may be immersed in the molten semiconducting material 104 at a set or predetermined rate, optionally in a low oxygen or reducing atmosphere. Mold 100 may be immersed in molten semiconducting material 104 at any immersion angle θ, where immersion angle θ is the angle between the surface 108 of molten semiconducting material 104 and the external surface 102 of mold 100 at the point P that first contacts the surface 108 of molten semiconducting material 104 as shown in FIG. 8. The angle at which external surface 102 of mold 100 contacts molten semiconducting material 104 may vary as mold 100 is immersed in molten semiconducting material 104. Byway of example only, in one embodiment, molten semiconducting material could contact a mold having a spherical external surface at an infinite number of angles as it is immersed, although the immersion angle θ would be 0° as the initial contact point would be parallel to the surface 108 of molten semiconducting material 104. In further exemplary embodiments, mold 100 may be moved in a direction parallel to surface 108 of molten semiconducting material 104 as mold 100 is immersed in a direction perpendicular to surface 108 of molten semiconducting material 104. Such parallel motion may include translation of the mold at a set or variable rate, or vibration of the mold at a set or variable frequency. One skilled in the art would also recognize that the local immersion angle, which is the immersion angle at any finite location at the point P of first contact, may also vary due to the surface properties (such as, for example, porosity or height variations) and the wetting angle between the melt and the material comprising the mold.
  • In a further exemplary embodiment, external surface 102 of mold 100 may be substantially perpendicular to the surface 108 of the molten semiconducting material 104, i.e., the immersion angle is approximately 90°. In a further embodiment, the external surface 102 of mold 100 need not be perpendicular to the surface 108 of molten semiconducting material 104. By way of example, the external surface 102 of mold 100 may be immersed in the molten semiconducting material 104 at an immersion angle ranging from 0° to 180°, such as from 0° to 90°, from 0° to 30°, from 60° to 90°, or at an immersion angle of 45°.
  • In at least one embodiment of the invention, mold 100 may be immersed in the molten semiconducting material 104 at least two times. According to at least one embodiment, mold 100 is immersed in the molten semiconducting material 104 more than two times. In at least one embodiment of the invention, immersion of the mold may be accomplished using any suitable technique, and may be accomplished by immersing the mold from above the molten semiconducting material or from the side or bottom of the molten semiconducting material.
  • In at least one embodiment, mold 100 may be immersed in the molten semiconducting material 104 for a set or predetermined time (i.e., the immersion time) to allow a layer of the semiconducting material to sufficiently solidify over a surface 102 of mold 100. In at least one embodiment, the semiconducting material is sufficiently solidified when enough semiconducting material has solidified that the mold can be withdrawn from the molten semiconducting material and the layer of semiconducting material will be withdrawn with the mold. According to at least one embodiment, the immersion time is chosen based on the desired thickness of the produced article of semiconducting material. In at least one embodiment, at least one heating element 109, such as resistive heating elements or inductive heating elements, may be used to heat the crucible 106 and maintain the molten semiconducting material 104 at a set or predetermined temperature while mold 100 is immersed. In at least one embodiment, the bulk temperature of the molten semiconducting material 104 may be maintained at approximately temperature, TMelt. The semiconducting material 104 may be melted and maintained in molten form by any desired method, and the selection of the heating method would be within the skill of one in the art and may be based on the conditions and environment where the method is performed. In at least one embodiment, the method may be performed in a reducing environment and may use radio frequency (RF) induction heating to maintain the temperature of the molten semiconducting material. RF induction heating may provide a cleaner environment by reducing the possibility of the presence of foreign matter in the melt. Induction heating may also provide the heat flux needed to maintain the desired bulk molten material temperature as the material near the surface of mold 100 extracts heat rapidly.
  • According to at least one embodiment, mold 100 may be held essentially motionless in the plane parallel to the surface 108 of molten semiconducting material 104 as it is immersed in a direction perpendicular to surface 108 of molten semiconducting material 104. In other embodiments, mold 100 may be moved in the plane parallel to the surface 108 of molten semiconducting material 104, for example rotated or vibrated at any appropriate frequency, when it is immersed in a direction perpendicular to the surface 108 of molten semiconducting material 104. A layer of semiconducting material 110 may form on the surface 102 of mold 100. After immersion, mold 100 with a layer of semiconducting material 110 may be withdrawn from the vessel 106. In at least one embodiment, mold 100 with a solid layer of semiconducting material 110 may be cooled after it is removed from vessel 106, either actively such as by convective cooling, or by allowing the temperature of the layer of semiconducting material 110 to come to room temperature. After the coated mold 100 is removed from vessel 106 and sufficiently cooled, the solid layer of semiconducting material 110 may be removed or separated from mold 100 by any method known to those of skill in the art. In at least one embodiment, the solid layer of semiconducting material 110 may be separated from mold 100 by differential expansion and/or mechanical assistance.
  • In at least one embodiment, the semiconducting material is chosen from silicon, germanium, gallium arsenide, tin, as well as compounds, alloys and mixtures thereof. According to various embodiments of the invention, the semiconducting material may be pure or doped. In at least one embodiment, the semiconducting material comprises at least one dopant chosen from boron (B), phosphorous (P), or aluminum (Al). In at least one embodiment, the at least one dopant is present in the part per million (ppm) range. The amount of dopant present in the molten semiconducting material may be based on the desired dopant concentration in the formed article of semiconducting material and may depend on the final use of the article, such as, for example, in a photovoltaic cell. According to at least one embodiment, an article of semiconducting material produced by the methods disclosed herein may comprise a dopant dispersed substantially homogeneously throughout the semiconducting material (e.g., without substantial segregation of the dopant within the semiconducting material).
  • In at least one embodiment, the semiconducting material may comprise semiconducting elements, such as, for example, silicon and germanium. In at least one other embodiment, the semiconducting material comprises a combination or alloy of elements of compounds. For example, the semiconducting material may be chosen from gallium arsenide (GaAs), aluminum nitiride (AlN), and indium phosphide (InP).
  • In at least one embodiment, a number of process parameters may be varied, including but not limited to: (1) the composition, density, heat capacity, thermal conductivity, thermal diffusivity, and thickness of the mold 100, (2) the starting temperature of mold, T0, and the bulk temperature of the molten semiconducting material, TMelt, (3) the rate which mold 100 is initially immersed into the molten material 104, (4) the length of time at which mold 100 is immersed a first time in the molten material 104, (5) the rate at which mold 100 is removed from the molten semiconducting material 104, (6) the time mold 100 is allowed to cool after the first immersion, (7) the rate at which mold 100 is immersed into the molten material 104 after reaching the predetermined amount of undercooling, (8) the rate at which mold 100 having the layer of semiconducting material 110 is removed from the molten material 104, and (9) the cooling rate of the solidified semiconducting material 110. In at least one embodiment, the temperature of molten semiconducting material, TMelt, and the amount of time for undercooling mold 100 are the only parameters that govern the temperature of mold 100 (i.e., the temperature of the mold is not directly controlled by a heating or cooling device). The temperature of the molten semiconducting material, TMelt, may alter the temperature of mold 100 through radiation, convection, or conduction. Radiative heating of mold 100 may occur, for example, when mold 100 is above molten semiconducting material 104. Mold 100 may be convectively heated by molten semiconducting material 104 when fumes above molten semiconducting material 104 pass over the surface of mold 100 or during immersion of mold 100 in the molten semiconducting material 104. Heating of mold 100 by conduction may occur, for example, while mold 100 is immersed in molten semiconducting material 104.
  • In at least one embodiment, mold 100 is made of a material that is compatible with the molten semiconducting material 104. For example, mold 100 may be made of a material such that when mold 100 is exposed to the molten material 104, the principle material of mold 100 does not react with the molten material 104 in a manner that interferes with the methods disclosed herein, such as, for example, by forming a low-melting compound or solid solution. As a further example, mold 100 may not melt or soften when mold 100 is heated via contact with the molten material 104. In at least one embodiment, mold 100 may not become too fluid to support the solid layer 110 or separate from the solid layer 110 when mold 100 is heated via contact with the molten material 104. In at least one embodiment, mold 100 may be made of a material such that when mold 100 is heated via contact with the molten material 104, mold 100 may not check, fracture, and/or explode due to either large thermal stresses generated from uneven, rapid thermal expansion, or from trapped gases. In at least one embodiment, mold 100 may be made of a material that may not deleteriously contaminate either the solidified layer 110 being formed on the mold or the molten material 104 residuum via breakage, spallation, dusting, and/or diffusion of vapor or liquid phases of solid components or evolved gases. According to at least one embodiment, mold 100 may comprise a material chosen from vitreous silica, fused silica, porous silica, graphite, silicon nitride, silicon carbide, and combinations thereof. In at least one embodiment of the invention, mold 100 may comprise vitreous silica.
  • In at least one embodiment of the invention, the mold may be a templated mold. FIG. 6 shows a schematic illustration of a templated mold 200 according to an embodiment of the invention. Templated mold 200 may have a primary substrate 201 and discrete locations 203 of at least one secondary material that has lower contact angle with molten semiconductor material than the contact angle between molten semiconductor and the principle substrate 201. Discrete locations 203 may have a low contact angle with the semiconducting material and may be more likely to be the site of nucleation than the principle substrate 201, which may have a high contact angle with the molten semiconducting material.
  • In at least one embodiment of the invention, principle substrate 201 may comprise fused silica, which has a contact angle of about 92°. Other materials that may comprise principle substrate 201 include porous silica, silicon nitride, silicon carbide, graphite, alumina, aluminum nitride, boron nitride, LaB6, zirconia, and yttria.
  • In at least one embodiment of the invention, discrete locations 203 of a low contact angle material may comprise silicon carbide, which has a contact angle of about 38°. Other materials that may comprise the discrete locations 203 of low contact angle may be chosen from porous silica, silicon nitride, alumina, aluminum nitride, boron nitride, LaB6, zirconia, and yttria. The discrete locations 203 of low contact angle material may have any shape, including, for example, circles, squares, dots, islands, triangles, lines, random shapes, etc. In the exemplary templated mold shown in FIG. 6, discrete locations 203 of lower contact angle material are circular (diameter, d) and spaced at a distances a, b from neighboring discrete locations 203. In at least one embodiment, the contact angle of the lower contact angle material may be at least 10° less than the contact angle of the higher contact angle material. For example, the lower contact angle material may have a contact angle at least 40° less than the contact angle of the higher contact angle material.
  • In at least one embodiment of the invention, principle substrate 201 may comprise fused silica and discrete locations 203 of lower contact angle material may comprise silicon carbide. As can be seen from the data in FIG. 7, nucleation occurs on silicon carbide at a lower amount of undercooling than on fused silica. In other words, at the same undercooling values, the nucleation rate on silicon carbide is much higher than that on fused silica. In at least one embodiment, the amount of undercooling may be chosen such that nucleation occurs substantially on the discrete locations 203 rather than on principle substrate 201. According to at least one embodiment, the amount of undercooling may range from 1 K to 500 K, such as from 10 K to 300 K, or from 50 K to 200 K. According to at least one embodiment, the amount of undercooling may be chosen such the nucleation rate on the lower contact angle material is at least two times the nucleation rate of the higher contact angle material. For example, the nucleation rate on the lower contact angle material may be ten times or one hundred times greater than the nucleation rate of the higher contact angle material. One skilled in the art would recognize that the amount of undercooling may be chosen based on the materials comprising the high contact angle material and the low contact angle material and the nucleation rates associated with each material.
  • Mold 100 may be in any form suitable for use in the disclosed methods. For example, in at least one embodiment, mold 100 may be in the form of a monolith or in the form of a laminated structure such as a laminated monolith. Mold 100 may comprise a porous or non-porous body, optionally with at least one porous or non-porous coating. In at least one embodiment, mold 100 may also comprise a uniform or non-uniform composition, uniform or non-uniform porosity, or other uniform or non-uniform structural characteristic throughout the mold body. According to at least one embodiment, mold 100 may also be in any shape suitable for use in the disclosed method. For example, mold 100 may comprise at least one flat surface (e.g., having a rectangular shape) or one or more curved surfaces, for example one or more convex or concave surfaces. For example, the convex or concave surfaces may be used to create an article in the shape of a lens or a tube.
  • According to at least one embodiment, the rate at which the mold is immersed into the molten material may range from 1 cm/s to 50 cm/s, such as, for example, from 3 cm/s to 10 cm/s. One skilled in the art would recognize that the immersion rate may vary depending on various parameters, such as, for example, the semiconducting material composition (including optional dopants), the size/shape of the mold, and the surface texture of the mold.
  • The withdrawal rate of the mold from the molten material may affect the smoothness of the surface, thickness or other features of the solid article formed. When the mold is withdrawn from the molten semiconducting material, a layer of molten semiconducting material may wet the surface of the solid layer of semiconducting material on the mold, which may add thickness to the solid layer of semiconducting material and/or may change the surface structure of the solid layer of semiconducting material. In at least one embodiment, solid articles having smooth surfaces may be made using a relatively slow withdrawal rate of the mold from the molten material, such as, for example, from 2 cm/s to 5 cm/s, such as, for example, 5 cm/s. When the mold is pulled out quickly, small local variations in heat removal may manifest as isolated solidification events that trap extra liquid within them, forming puddles and bumps. As these puddles and bumps rapidly solidify, they may form blobs and faceted peaks, sometimes several millimeters tall and one or more centimeters wide. It is believed that slower withdrawal rates may confine the wetted area to the liquid-solid-gas interface and may put a continuous secondary smooth layer on the surface of the solid layer. Furthermore, quickly moving the mold may induce flow patterns and even turbulence in the melt. The coupling between flow motion and heat transfer may cause pattern formation on the solidified surface of the article. In at least one embodiment, an article of semiconducting material may be made by withdrawing the mold at a rate such that a secondary smooth layer is formed on the surface of the solid semiconducting material layer.
  • The thickness of the secondary layer (i.e., drag layer) can be affected by both how much liquid is dragged and how much of the dragged liquid is solidified. Generally, secondary liquid layer thickness increases with pulling velocity while the solidified layer thickness decreases with pulling velocity. By way of example, if heat transfer is limiting the thickness of the solidified layer, increasing the pulling velocity will decrease the solidified layer thickness due to liquid dragging. In contrast, if the dragged liquid is limited, increasing the pulling velocity will increase the solidified layer thickness due to liquid dragging.
  • A person skilled in the art would recognize that the immersion rate, immersion time, and withdrawal rate all affect the produced article and that these parameters may be chosen based on the desired article, the material/shape/texture/size of the mold, the starting temperature of the mold, the temperature of the molten semiconducting material, and the properties of the semiconducting material.
  • Returning again to FIG. 1, in at least one embodiment of the invention, vessel 106, which holds the molten semiconducting material 104, may not react with the molten material 104 and/or may not contaminate the molten material 104, as described above for mold 100. In at least one embodiment, vessel 106 may be made from a material chosen from vitreous silica, graphite, silicon nitride, and silicon carbide. In at least one embodiment, vessel 106 is made of vitreous silica.
  • Without wishing to be limited by theory, it is believed that in at least certain embodiments, the use of vitreous silica for the mold 104 and/or vessel 106 may lead to oxygen contamination of the semiconducting material. Thus, in various embodiments, oxygen contamination may be mitigated or substantially mitigated by melting the semiconducting material and casting the article in a low-oxygen environment, such as, for example, a dry mixture of hydrogen (<1 ppm of water) and an inert gas such as argon, krypton or xenon. In at least one exemplary embodiment, the atmosphere is chosen from an Ar/1.0 wt % H2 mixture or Ar/2.5 wt % H2 mixture.
  • In at least one embodiment, mold 100 may have an external surface 102 which is flat. In at least one embodiment, mold 100 may have an external surface 102 with characteristics to form articles with a broad range of shapes, curvatures, and/or textures. As would be understood by one skilled in the art, any other surface texture/pattern desired in the cast article may be incorporated in the external surface 102 of mold 100.
  • In at least one embodiment, the disclosed method may be used to make a sheet or film of semiconducting material, such as, for example, a silicon sheet, having a size, thickness, and grain structure within the range of usefulness for photovoltaic applications, for example, size up to approximately 156 mm×156 mm, thickness in a range of 100-400 micrometers, and a substantial number of grains larger than 1 mm. According to at least one embodiment, at least about 60% of the grains may be larger than 1 mm. In a further embodiment, at least about 80% or at least about 90% of the grains may be larger than 1 mm. In at least one embodiment, the grains are two to three times greater in size in their narrowest lateral direction than they are thick.
  • In at least one embodiment, the disclosed method yields an article of semiconducting material at an improved rate and/or a reduction in wasted material. For example, the exocasting processes described herein can be performed with essentially no waste of semiconducting material, since all the melted material can be cast into a useful article. Any broken pieces or other unused material can be remelted and cast again. In at least one embodiment, immersion cycle times of less than 5 seconds are used to form sheets 7 cm in length (independent of width), which translates to a process speed of a few centimeters per second.
  • Unless otherwise indicated, all numbers used in the specification and claims are to be understood as being modified in all instances by the term “about,” whether or not so stated. It should also be understood that the precise numerical values used in the specification and claims form additional embodiments of the invention. Efforts have been made to ensure the accuracy of the numerical values disclosed herein. Any measured numerical value, however, can inherently contain certain errors resulting from the standard deviation found in its respective measuring technique.
  • It is noted that, as used in this specification and the appended claims, the singular forms “a,” “an,” and “the,” include plural referents unless expressly and unequivocally limited to one referent, and vice versa. Thus, by way of example only, reference to “a heat source” can refer to one or more heat sources, and reference to “a semiconducting material” can refer to one or more semiconducting materials. As used herein, the term “include” and its grammatical variants are intended to be non-limiting, such that recitation of items in a list is not to the exclusion of other like items that can be substituted or added to the listed items.
  • It will be apparent to those skilled in the art that various modifications and variation can be made to the programs and methods of the present disclosure without departing from the scope its teachings. Other embodiments of the disclosure will be apparent to those skilled in the art from consideration of the specification and practice of the teachings disclosed herein. It is intended that the embodiments described in the specification be considered as exemplary only.

Claims (27)

1. A method of making an unsupported article of a semiconducting material, comprising:
providing a mold at a temperature T0;
providing a molten semiconducting material at a bulk temperature TMelt, wherein TMelt≧T0;
immersing the mold in the molten semiconducting material at least once for a first period of time sufficient to form a solid layer of the semiconducting material over an external surface of the mold and for the formed solid layer of semiconducting material to completely remelt;
withdrawing the mold from the molten semiconducting material;
holding the mold above the molten semiconducting material for a period of time sufficient to undercool the mold a predetermined amount;
immersing the mold in the molten semiconducting material for a second period of time sufficient to form a solid layer of the semiconducting material over the external surface of the mold;
withdrawing the mold with the solid layer of semiconducting material on the external surface of the mold; and
separating the solid layer of semiconducting material from the mold to form the unsupported article of the semiconducting material.
2. The method of claim 1, wherein the semiconducting material is chosen from silicon, alloys and compounds of silicon, germanium, alloys and compounds of germanium, gallium arsenide, alloys and compounds of gallium arsenide, tin, alloys and compounds of tin, and mixtures thereof.
3. The method of claim 1, wherein the semiconducting material is chosen from silicon, silicon alloys, and silicon compounds.
4. The method of claim 3, wherein TMelt ranges from about 1414° C. to about 1550° C.
5. The method of claim 1, wherein the first period of time of mold immersion is equal to tremelt, wherein:
t remelt = - d Mold 2 8 α Mold ln ( 1 - f ) + Δ 2 π α Melt ( ρ Melt λ 2 K Melt ( T M - T Melt ) ) 2 and Δ = 1 2 [ ρ Mold Cp Mold d Mold ( T M - T 0 ) ρ Melt λ + ρ Melt Cp Melt ( T Melt - T M ) ] ,
wherein dMold is a thickness of the mold, αMold is a thermal diffusivity of the mold, ρMold is a density of the mold, CpMold is a heat capacity of the mold, Δ is a maximum thickness of semiconducting material formed on the external surface of the mold, αMelt is a thermal diffusivity of the molten semiconducting material, CpMelt is a heat capacity of the molten semiconducting material, ρMelt is a density of the molten semiconducting material, KMelt is thermal conductivity of the molten semiconductor material, λ is latent heat, TM is a melting temperature of the semiconducting material, T0 is the temperature at which the mold is provided, TMelt is the bulk temperature of the molten semiconducting material, and 0<f<1.
6. The method of claim 1, wherein the mold is undercooled by an amount ranging from about 1 K to about 500 K.
7. The method of claim 1, wherein the mold is undercooled for a period of time, t, wherein:
t = ( d Mold ρ Mold Cp Mold 6 ɛ Mold σ ) ( 1 T Mold 3 - 1 T Melt 3 )
wherein TMold is the temperature of the mold for the predetermined amount of undercooling, TMelt is the bulk temperature of the melt, εMold is an emissivity of the mold, σ is the Stefan-Boltzmann constant, ρMold is a density of the mold, CpMold is a heat capacity of the mold, dMold is a thickness of the mold, and t is the time to hold the mold above the molten semiconducting material.
8. The method of claim 1, wherein the mold is made of a material chosen from vitreous silica, porous silica, fused silica, silicon nitride, silicon carbide, graphite, alumina, aluminum nitride, boron nitride, LaB6, zirconia, and yttria.
9. The method of claim 1, wherein the mold is a templated mold comprising at least two materials having different contact angles with the molten semiconducting material.
10. The method of claim 9, wherein the templated mold comprises fused silica and silicon carbide.
11. The method of claim 9, wherein the at least two materials have contact angles that differ by at least 10°.
12. The method of claim 1, wherein an atmosphere above the molten semiconducting material comprises argon and hydrogen.
13. A method of making an unsupported article of a semiconducting material, comprising:
providing a mold at a temperature T0, wherein the mold comprises a principle substrate and discrete locations comprising a material having a contact angle with the molten semiconducting material lower than a contact angle between the molten semiconducting material and the principle substrate;
providing a molten semiconducting material at a bulk temperature TMelt, wherein TMelt≧T0;
immersing the mold in the molten semiconducting material at least once for a first period of time sufficient to form a solid layer of the semiconducting material over an external surface of the mold and for the formed solid layer of semiconducting material to completely remelt;
withdrawing the mold from the molten semiconducting material;
holding the mold above the molten semiconducting material for a period of time sufficient to undercool the mold a predetermined amount;
immersing the mold in the molten semiconducting material for a second period of time sufficient to form a solid layer of the semiconducting material over the external surface of the mold;
withdrawing the mold with the solid layer of semiconducting material on the external surface of the mold; and
separating the solid layer of semiconducting material from the mold to form the unsupported article of the semiconducting material.
14. The method of claim 13, wherein the principle substrate is chosen from vitreous silica, fused silica, porous silica, silicon nitride, silicon carbide, graphite, alumina, aluminum nitride, boron nitride, LaB6, zirconia, and yttria.
15. The method of claim 13, wherein the discrete locations of lower contact angle are chosen from fused silica, porous silica, silicon nitride, silicon carbide, alumina, aluminum nitride, boron nitride, LaB6, zirconia, and yttria.
16. The method of claim 13, wherein the principle substrate has a contact angle at least 10° greater than the contact angle of the discrete locations of lower contact angle material.
17. The method of claim 13, wherein the mold is undercooled by an amount ranging from about 1 K to about 500 K.
18. The method of claim 13, wherein the mold is undercooled for a period of time, t, wherein:
t = ( d Mold ρ Mold Cp Mold 6 ɛ Mold σ ) ( 1 T Mold 3 - 1 T Melt 3 )
wherein TMold is the temperature of the mold for the predetermined amount of undercooling, TMelt is the bulk temperature of the melt, εMold is an emissivity of the mold, σ is the Stefan-Boltzmann constant, ρMold is a density of the mold, CpMold is a heat capacity of the mold, dMold is a thickness of the mold, and t is the time to hold the mold above the molten semiconducting material.
19. The method of claim 13, wherein the first period of time of mold immersion is equal to tremelt, wherein:
t remelt = - d Mold 2 8 α Mold ln ( 1 - f ) + Δ 2 π α Melt ( ρ Melt λ 2 K Melt ( T M - T Melt ) ) 2 and Δ = 1 2 [ ρ Mold Cp Mold d Mold ( T M - T 0 ) ρ Melt λ + ρ Melt Cp Melt ( T Melt - T M ) ] ,
wherein dMold is a thickness of the mold, αMold is a thermal diffusivity of the mold, ρMold is a density of the mold, CpMold is a heat capacity of the mold, Δ is a maximum thickness of semiconducting material formed on the external surface of the mold, αMelt is a thermal diffusivity of the molten semiconducting material, CpMelt is a heat capacity of the molten semiconducting material, ρMelt is a density of the molten semiconducting material, KMelt is thermal conductivity of the molten semiconductor material, λ is latent heat, TM is a melting temperature of the semiconducting material, T0 is the temperature at which the mold is provided, TMelt is the bulk temperature of the molten semiconducting material, and 0<f<1.
20. The method of claim 13, wherein an atmosphere above the molten semiconducting material comprises argon and hydrogen.
21. The method of claim 13, wherein the semiconducting material is chosen from silicon, alloys and compounds of silicon, germanium, alloys and compounds of germanium, gallium arsenide, alloys and compounds of gallium arsenide, tin, alloys and compounds of tin, and mixtures thereof.
22. The method of claim 21, wherein the semiconducting material is chosen from silicon, silicon alloys, and silicon compounds.
23. The method of claim 22, wherein TMelt ranges from about 1414° to about 1550° C.
24. An unsupported article of semiconducting material formed by a method comprising:
providing a mold at a temperature T0;
providing a molten semiconducting material at a bulk temperature TMelt, wherein TMelt≧T0;
immersing the mold in the molten semiconducting material at least once for a first period of time sufficient to form a solid layer of the semiconducting material over an external surface of the mold and for the formed solid layer of semiconducting material to completely remelt;
withdrawing the mold from the molten semiconducting material;
holding the mold above the molten semiconducting material for a period of time sufficient to undercool the mold a predetermined amount;
immersing the mold in the molten semiconducting material for a second period of time sufficient to form a solid layer of the semiconducting material over the external surface of the mold;
withdrawing the mold with the solid layer of semiconducting material on the external surface of the mold; and
separating the solid layer of semiconducting material from the mold to form the unsupported article of the semiconducting material.
25. The unsupported article of semiconducting material of claim 24, wherein the semiconducting material is chosen from silicon, alloys and compounds of silicon, germanium, alloys and compounds of germanium, gallium arsenide, alloys and compounds of gallium arsenide, tin, alloys and compounds of tin, and mixtures thereof.
26. The unsupported article of semiconducting material of claim 24, wherein the semiconducting material is chosen from silicon, alloys of silicon, and compounds of silicon.
27. The unsupported article of semiconducting material of claim 24, wherein grains of the semiconducting material have a narrowest lateral dimension two to three times a thickness of the grains.
US12/394,608 2009-02-27 2009-02-27 Methods of making an unsupported article of semiconducting material by controlled undercooling Expired - Fee Related US7771643B1 (en)

Priority Applications (8)

Application Number Priority Date Filing Date Title
US12/394,608 US7771643B1 (en) 2009-02-27 2009-02-27 Methods of making an unsupported article of semiconducting material by controlled undercooling
CN201080019356XA CN102414350A (en) 2009-02-27 2010-02-25 Methods of making an unsupported article of semiconducting material by controlled undercooling
EP10705770A EP2401425A1 (en) 2009-02-27 2010-02-25 Methods of making an unsupported article of semiconducting material by controlled undercooling
PCT/US2010/025381 WO2010099297A1 (en) 2009-02-27 2010-02-25 Methods of making an unsupported article of semiconducting material by controlled undercooling
KR1020117022027A KR20110135396A (en) 2009-02-27 2010-02-25 Methods of making an unsupported article of semiconducting material by controlled undercooling
TW099105542A TW201100595A (en) 2009-02-27 2010-02-25 Methods of making an unsupported article of semiconducting material by controlled undercooling
JP2011552152A JP2012519135A (en) 2009-02-27 2010-02-25 Method for producing self-supporting semiconductor materials by controlled low temperature
AU2010218022A AU2010218022A1 (en) 2009-02-27 2010-02-25 Methods of making an unsupported article of semiconducting material by controlled undercooling

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US12/394,608 US7771643B1 (en) 2009-02-27 2009-02-27 Methods of making an unsupported article of semiconducting material by controlled undercooling

Publications (2)

Publication Number Publication Date
US7771643B1 US7771643B1 (en) 2010-08-10
US20100219549A1 true US20100219549A1 (en) 2010-09-02

Family

ID=42151237

Family Applications (1)

Application Number Title Priority Date Filing Date
US12/394,608 Expired - Fee Related US7771643B1 (en) 2009-02-27 2009-02-27 Methods of making an unsupported article of semiconducting material by controlled undercooling

Country Status (8)

Country Link
US (1) US7771643B1 (en)
EP (1) EP2401425A1 (en)
JP (1) JP2012519135A (en)
KR (1) KR20110135396A (en)
CN (1) CN102414350A (en)
AU (1) AU2010218022A1 (en)
TW (1) TW201100595A (en)
WO (1) WO2010099297A1 (en)

Cited By (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20110135902A1 (en) * 2009-12-04 2011-06-09 Prantik Mazumder Method of exocasting an article of semiconducting material
US20120196088A1 (en) * 2011-01-31 2012-08-02 Prantik Mazumder Article and method for forming large grain polycrystalline silicon films
WO2013028494A1 (en) 2011-08-22 2013-02-28 Corning Incorporated Mold thermophysical properties for thickness uniformity optimization of exocast sheet
CN106129175A (en) * 2016-07-12 2016-11-16 李会欣 The preparation method of photovoltaic cell
WO2017027451A1 (en) * 2015-08-07 2017-02-16 North Carolina State University Synthesis and processing of q-carbon and q-bn, and direct conversion of carbon into diamond, bn, and c-bn
US10240251B2 (en) 2016-06-28 2019-03-26 North Carolina State University Synthesis and processing of pure and NV nanodiamonds and other nanostructures for quantum computing and magnetic sensing applications

Families Citing this family (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN102037546B (en) * 2008-02-29 2014-01-29 康宁股份有限公司 Methods of making an unsupported article of pure or doped semiconducting material
US8540920B2 (en) * 2009-05-14 2013-09-24 Corning Incorporated Methods of making an article of semiconducting material on a mold comprising particles of a semiconducting material
US8480803B2 (en) * 2009-10-30 2013-07-09 Corning Incorporated Method of making an article of semiconducting material
US20120129293A1 (en) * 2010-11-24 2012-05-24 Sergey Potapenko Methods of making an unsupported article of a semiconducting material using thermally active molds
US20120299218A1 (en) 2011-05-27 2012-11-29 Glen Bennett Cook Composite active molds and methods of making articles of semiconducting material
FR2978600B1 (en) * 2011-07-25 2014-02-07 Soitec Silicon On Insulator METHOD AND DEVICE FOR MANUFACTURING LAYER OF SEMICONDUCTOR MATERIAL
WO2014001886A1 (en) 2012-06-27 2014-01-03 Rgs Development B.V. Film of polycrystalline semiconductor material, method of making same and orienting/undercooling molds therefor, and electronic device
WO2014001888A1 (en) 2012-06-27 2014-01-03 Rgs Development B.V. Film of polycrystalline semiconductor material, method of making same and undercooling molds therefor, and electronic device

Citations (15)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4112135A (en) * 1975-10-24 1978-09-05 Honeywell Inc. Method for dip-coating ceramic with molten silicon
US4128680A (en) * 1977-06-03 1978-12-05 Honeywell Inc. Silicon coated ceramic substrate with improvements for making electrical contact to the interface surface of the silicon
US4137355A (en) * 1976-12-09 1979-01-30 Honeywell Inc. Ceramic coated with molten silicon
US4243472A (en) * 1979-03-02 1981-01-06 Burroughs Corporation Method for liquid phase epitaxy multiple dipping of wafers for bubble film growth
US4251570A (en) * 1979-11-19 1981-02-17 Honeywell Inc. Cold substrate growth technique for silicon-on-ceramic
US4447289A (en) * 1981-08-19 1984-05-08 Heliotronic Forschungs-Und Entwicklungsgesellschaft Fur Solarzellen-Grundstoffe Mbh Process for the manufacture of coarsely crystalline to monocrystalline sheets of semiconductor material
US4778478A (en) * 1981-11-16 1988-10-18 University Of Delaware Method of making thin film photovoltaic solar cell
US5712199A (en) * 1990-10-16 1998-01-27 Canon Kabushiki Kaisha Method for making semiconductor body and photovoltaic device
US6231667B1 (en) * 1997-11-28 2001-05-15 Canon Kabushiki Kaisha Liquid phase growth method and liquid phase growth apparatus
US6596075B2 (en) * 1999-12-27 2003-07-22 Sharp Kabushiki Kaisha Method of producing a crystal sheet, apparatus for use in producing the same, and solar cell
US6682990B1 (en) * 1999-09-09 2004-01-27 Canon Kabushiki Kaisha Separation method of semiconductor layer and production method of solar cell
US6802900B2 (en) * 2000-12-28 2004-10-12 Canon Kabushiki Kaisha Liquid phase growth methods and liquid phase growth apparatus
US6946029B2 (en) * 1999-11-30 2005-09-20 Sharp Kabushiki Kaisha Sheet manufacturing method, sheet, sheet manufacturing apparatus, and solar cell
US7071489B2 (en) * 2001-10-18 2006-07-04 Sharp Kabushiki Kaisha Silicon plate and solar cell
US7186578B2 (en) * 2002-06-28 2007-03-06 Sharp Kabushiki Kaisha Thin sheet production method and thin sheet production device

Family Cites Families (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6207687B1 (en) 1998-07-31 2001-03-27 Merck & Co., Inc. Substituted imidazoles having cytokine inhibitory activity
JP3656821B2 (en) * 1999-09-14 2005-06-08 シャープ株式会社 Polycrystalline silicon sheet manufacturing apparatus and manufacturing method
JP4451556B2 (en) * 2000-09-08 2010-04-14 シャープ株式会社 Silicon ribbon manufacturing apparatus and solar cell using the same
NL1026043C2 (en) 2004-04-26 2005-10-27 Stichting Energie Method and device for manufacturing metal foils.
JP2006062928A (en) * 2004-08-30 2006-03-09 Sharp Corp Semiconductor substrate and manufacturing method therefor, and photoelectric conversion element using the semiconductor substrate
JP2008120640A (en) * 2006-11-14 2008-05-29 Sharp Corp Apparatus and method for producing thin sheet
WO2009002550A1 (en) 2007-06-26 2008-12-31 Massachusetts Institute Of Technology Recrystallization of semiconductor wafers in a thin film capsule and related processes

Patent Citations (15)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4112135A (en) * 1975-10-24 1978-09-05 Honeywell Inc. Method for dip-coating ceramic with molten silicon
US4137355A (en) * 1976-12-09 1979-01-30 Honeywell Inc. Ceramic coated with molten silicon
US4128680A (en) * 1977-06-03 1978-12-05 Honeywell Inc. Silicon coated ceramic substrate with improvements for making electrical contact to the interface surface of the silicon
US4243472A (en) * 1979-03-02 1981-01-06 Burroughs Corporation Method for liquid phase epitaxy multiple dipping of wafers for bubble film growth
US4251570A (en) * 1979-11-19 1981-02-17 Honeywell Inc. Cold substrate growth technique for silicon-on-ceramic
US4447289A (en) * 1981-08-19 1984-05-08 Heliotronic Forschungs-Und Entwicklungsgesellschaft Fur Solarzellen-Grundstoffe Mbh Process for the manufacture of coarsely crystalline to monocrystalline sheets of semiconductor material
US4778478A (en) * 1981-11-16 1988-10-18 University Of Delaware Method of making thin film photovoltaic solar cell
US5712199A (en) * 1990-10-16 1998-01-27 Canon Kabushiki Kaisha Method for making semiconductor body and photovoltaic device
US6231667B1 (en) * 1997-11-28 2001-05-15 Canon Kabushiki Kaisha Liquid phase growth method and liquid phase growth apparatus
US6682990B1 (en) * 1999-09-09 2004-01-27 Canon Kabushiki Kaisha Separation method of semiconductor layer and production method of solar cell
US6946029B2 (en) * 1999-11-30 2005-09-20 Sharp Kabushiki Kaisha Sheet manufacturing method, sheet, sheet manufacturing apparatus, and solar cell
US6596075B2 (en) * 1999-12-27 2003-07-22 Sharp Kabushiki Kaisha Method of producing a crystal sheet, apparatus for use in producing the same, and solar cell
US6802900B2 (en) * 2000-12-28 2004-10-12 Canon Kabushiki Kaisha Liquid phase growth methods and liquid phase growth apparatus
US7071489B2 (en) * 2001-10-18 2006-07-04 Sharp Kabushiki Kaisha Silicon plate and solar cell
US7186578B2 (en) * 2002-06-28 2007-03-06 Sharp Kabushiki Kaisha Thin sheet production method and thin sheet production device

Cited By (12)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20110135902A1 (en) * 2009-12-04 2011-06-09 Prantik Mazumder Method of exocasting an article of semiconducting material
US8591795B2 (en) * 2009-12-04 2013-11-26 Corning Incorporated Method of exocasting an article of semiconducting material
US20120196088A1 (en) * 2011-01-31 2012-08-02 Prantik Mazumder Article and method for forming large grain polycrystalline silicon films
WO2013028494A1 (en) 2011-08-22 2013-02-28 Corning Incorporated Mold thermophysical properties for thickness uniformity optimization of exocast sheet
WO2017027451A1 (en) * 2015-08-07 2017-02-16 North Carolina State University Synthesis and processing of q-carbon and q-bn, and direct conversion of carbon into diamond, bn, and c-bn
US10196754B2 (en) 2015-08-07 2019-02-05 North Carolina State University Conversion of carbon into n-type and p-type doped diamond and structures
US10211049B2 (en) 2015-08-07 2019-02-19 North Carolina State University Synthesis and processing of pure and NV nanodiamonds and other nanostructures
US10529564B2 (en) 2015-08-07 2020-01-07 North Carolina State University Synthesis and processing of novel phase of boron nitride (Q-BN)
US10566193B2 (en) 2015-08-07 2020-02-18 North Carolina State University Synthesis and processing of Q-carbon, graphene, and diamond
US10586702B2 (en) 2015-08-07 2020-03-10 North Carolina State University Synthesis and processing of novel phase of carbon (Q-carbon)
US10240251B2 (en) 2016-06-28 2019-03-26 North Carolina State University Synthesis and processing of pure and NV nanodiamonds and other nanostructures for quantum computing and magnetic sensing applications
CN106129175A (en) * 2016-07-12 2016-11-16 李会欣 The preparation method of photovoltaic cell

Also Published As

Publication number Publication date
WO2010099297A1 (en) 2010-09-02
US7771643B1 (en) 2010-08-10
KR20110135396A (en) 2011-12-16
JP2012519135A (en) 2012-08-23
EP2401425A1 (en) 2012-01-04
AU2010218022A1 (en) 2011-09-15
CN102414350A (en) 2012-04-11
TW201100595A (en) 2011-01-01

Similar Documents

Publication Publication Date Title
US7771643B1 (en) Methods of making an unsupported article of semiconducting material by controlled undercooling
US8617447B2 (en) Methods of making an unsupported article of pure or doped semiconducting material
US8398768B2 (en) Methods of making an article of semiconducting material on a mold comprising semiconducting material
US8540920B2 (en) Methods of making an article of semiconducting material on a mold comprising particles of a semiconducting material
US8591795B2 (en) Method of exocasting an article of semiconducting material
KR20120088787A (en) Method of making an article of semiconducting material
US20120027996A1 (en) Mold shape to optimize thickness uniformity of silicon film
US20120129293A1 (en) Methods of making an unsupported article of a semiconducting material using thermally active molds
KR20140033411A (en) Composite active molds and methods of making articles of semiconducting material
US20130052802A1 (en) Mold thermophysical properties for thickness uniformity optimization of exocast sheet
US20160141442A1 (en) Use of silicon nitride as a substrate and a coating material for the rapid solidification of silicon
US20130300025A1 (en) Methods of treating a mold and forming a solid layer of a semiconducting material thereon

Legal Events

Date Code Title Description
AS Assignment

Owner name: CORNING INCORPORATED, NEW YORK

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:COOK, GLEN BENNETT, MR;MAZUMDER, PRANTIK, MR;SUMAN, BALRAM, MR;SIGNING DATES FROM 20090226 TO 20090227;REEL/FRAME:022324/0079

REMI Maintenance fee reminder mailed
LAPS Lapse for failure to pay maintenance fees
STCH Information on status: patent discontinuation

Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362

FP Lapsed due to failure to pay maintenance fee

Effective date: 20140810