US20090230445A1 - Magnetic Memory Devices Including Conductive Capping Layers - Google Patents

Magnetic Memory Devices Including Conductive Capping Layers Download PDF

Info

Publication number
US20090230445A1
US20090230445A1 US12/435,664 US43566409A US2009230445A1 US 20090230445 A1 US20090230445 A1 US 20090230445A1 US 43566409 A US43566409 A US 43566409A US 2009230445 A1 US2009230445 A1 US 2009230445A1
Authority
US
United States
Prior art keywords
layer
magnetic
pattern
tunnel barrier
magnetic layer
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US12/435,664
Inventor
Jun-Soo Bae
Jong-bong Park
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Individual
Original Assignee
Individual
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Individual filed Critical Individual
Priority to US12/435,664 priority Critical patent/US20090230445A1/en
Publication of US20090230445A1 publication Critical patent/US20090230445A1/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10NELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10N50/00Galvanomagnetic devices
    • H10N50/01Manufacture or treatment
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/02Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier
    • H01L27/04Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body
    • H01L27/10Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body including a plurality of individual components in a repetitive configuration
    • H01L27/105Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body including a plurality of individual components in a repetitive configuration including field-effect components
    • BPERFORMING OPERATIONS; TRANSPORTING
    • B82NANOTECHNOLOGY
    • B82YSPECIFIC USES OR APPLICATIONS OF NANOSTRUCTURES; MEASUREMENT OR ANALYSIS OF NANOSTRUCTURES; MANUFACTURE OR TREATMENT OF NANOSTRUCTURES
    • B82Y10/00Nanotechnology for information processing, storage or transmission, e.g. quantum computing or single electron logic
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B61/00Magnetic memory devices, e.g. magnetoresistive RAM [MRAM] devices
    • H10B61/20Magnetic memory devices, e.g. magnetoresistive RAM [MRAM] devices comprising components having three or more electrodes, e.g. transistors
    • H10B61/22Magnetic memory devices, e.g. magnetoresistive RAM [MRAM] devices comprising components having three or more electrodes, e.g. transistors of the field-effect transistor [FET] type

Definitions

  • the present invention relates to methods of forming semiconductor devices and, more particularly, to methods of forming semiconductor memory devices and resulting semiconductor memory devices.
  • a magnetic memory device is a kind of a non-volatile memory device in which data is programmed or erased using a magnetic field. With the potential benefits of high speed, low density, and/or non-volatility, magnetic memory devices are increasingly becoming attractive as novel memory devices.
  • a typical magnetic memory device employs a magnetic tunnel junction (MTJ) pattern as a data storage element.
  • the resistance of the MTJ pattern varies with an external magnetic field, which leads to a change in the amount of current flowing through the MTJ pattern.
  • the change in the amount of the current is sensed to indicate a logic “1” or a logic “0”.
  • an MTJ pattern includes two magnetic layers and a tunnel barrier layer interposed therebetween.
  • One of the magnetic layers has a changeable magnetization orientation when a magnetic field is applied, while the other has a fixed magnetization orientation even when a magnetic field is applied. Therefore, the two magnetic layers may have the same magnetization orientation or opposite magnetization orientations.
  • the resistance of the MTJ pattern in which the two magnetic layers have the same magnetization orientation is lower than when the two magnetic layers are in different magnetization orientations.
  • a method of forming a conventional magnetic memory device will now be described with reference to FIG. 1 and FIG. 2 .
  • a bottom magnetic layer 2 a tunnel barrier layer 3 , a top magnetic layer 4 , and a conductive capping layer 5 are formed in order on a substrate 1 .
  • the bottom magnetic layer 2 has a fixed magnetization orientation. That is, the magnetization orientation of the bottom magnetic layer 2 may be continuously fixed even when an external magnetic field is applied. Furthermore, the magnetization orientation of the top magnetic layer 4 is changeable with an external magnetic field.
  • the conductive capping layer 5 , the top magnetic layer 4 , the tunnel barrier layer 3 , and the bottom magnetic layer 2 are successively patterned to form a bottom magnetic pattern 2 a , a tunnel barrier pattern 3 a , a top magnetic pattern 4 a , and a capping pattern 5 a that are stacked in order on the substrate 1 .
  • the bottom magnetic pattern 2 a , the tunnel barrier pattern 3 a , and the top magnetic pattern 4 a form a MTJ pattern.
  • an etch byproduct 6 may be produced on a sidewall of the MTJ pattern. Since the etch byproduct 6 may include conductive materials from the bottom and/or top magnetic patterns 2 a and 5 a , it may become conductive, which may cause a short-circuit between the bottom and top magnetic patterns 2 a and 5 a . Thus, the desired property of the MTJ pattern (namely, that the resistance varies with the magnetization orientations of the magnetic patterns 2 a and 5 a ) may be lost, which may result in a malfunction of the magnetic memory device.
  • a first magnetic layer, a tunnel barrier layer, and a second magnetic layer are sequentially formed on a semiconductor substrate.
  • the first magnetic layer may have a fixed magnetization orientation
  • the second magnetic layer may have a changeable magnetization orientation.
  • a conductive capping pattern is formed on the second magnetic layer, and portions of the second magnetic layer are oxidized using the conductive capping pattern as a mask, to form an unoxidized second magnetic pattern that is disposed below the conductive capping pattern.
  • the oxidized portion of the second magnetic layer is removed to expose the tunnel barrier layer and opposite sidewalls of the second magnetic pattern.
  • the second magnetic layer may include a ferromagnetic material such as iron (Fe), nickel (Ni), and/or cobalt (Co).
  • a first magnetic layer, a tunnel barrier layer, and a second magnetic layer may be sequentially formed on a substrate.
  • the first magnetic layer may have a fixed magnetization orientation and the second magnetic layer may include cobalt-iron-boron (CoFeB).
  • a conductive capping pattern may be formed on the second magnetic layer, and the second magnetic layer may be oxidized using the conductive capping pattern as a mask to form a second magnetic pattern that is an unoxidized portion of the second magnetic layer disposed below the conductive capping pattern.
  • the oxidized portion of the second magnetic layer may be removed to expose the tunnel barrier layer and opposite sidewalls of the second magnetic pattern.
  • the exposed tunnel barrier layer and the first magnetic layer may be successively patterned to form a first magnetic pattern and a tunnel barrier pattern.
  • a magnetic memory device includes a first magnetic layer having opposing sidewalls, a tunnel barrier layer on the first magnetic layer, the tunnel barrier layer having a top surface and having opposing sidewalls aligned with the opposing sidewalls of the first magnetic layer, and a second magnetic layer on the tunnel barrier layer, the second magnetic layer having a bottom surface that may be narrower than the top surface of the tunnel barrier layer and opposing side surfaces that are spaced apart from the opposing side surfaces of the tunnel barrier layer.
  • a conductive capping layer having opposing sidewalls aligned with the opposing sidewalls of the second magnetic layer is on the second magnetic layer.
  • the first magnetic layer may include a pinning layer, a first pinned layer, an inversion layer, and a second pinned layer.
  • the first and second pinned layers include a ferromagnetic material
  • the pinning layer may include an antiferromagnetic material configured to fix a magnetization orientation of the first pinned layer
  • the inversion layer may be configured to fix a magnetization orientation of the second pinned layer to be opposite to the magnetization orientation of the first pinned layer.
  • the tunnel barrier layer may include aluminum oxide and/or magnesium oxide.
  • FIG. 1 and FIG. 2 are cross-sectional views illustrating operations associated with forming a conventional magnetic memory device.
  • FIG. 3 through FIG. 10 are cross-sectional views illustrating operations associated with forming magnetic memory devices according to some embodiments of the present invention.
  • Relative terms such as “below” or “above” or “upper” or “lower” or “horizontal” or “vertical” or “top” or “bottom” may be used herein to describe a relationship of one element, layer or region to another element, layer or region as illustrated in the figures. It will be understood that these terms are intended to encompass different orientations of the device in addition to the orientation depicted in the figures. For example, a layer designated as a “top” layer of a structure may become a bottom layer if the structure is inverted.
  • Embodiments of the invention are described herein with reference to cross-section illustrations that are schematic illustrations of idealized embodiments (and intermediate structures) of the invention.
  • the thickness of layers and regions in the drawings may be exaggerated for clarity. Additionally, variations from the shapes of the illustrations as a result, for example, of manufacturing techniques and/or tolerances, are to be expected.
  • embodiments of the invention should not be construed as limited to the particular shapes of regions illustrated herein but are to include deviations in shapes that result, for example, from manufacturing.
  • an implanted region illustrated as a rectangle will, typically, have rounded or curved features and/or a gradient of implant concentration at its edges rather than a discrete change from implanted to non-implanted region.
  • a buried region formed by implantation may result in some implantation in the region between the buried region and the surface through which the implantation takes place.
  • the regions illustrated in the figures are schematic in nature and their shapes are not intended to illustrate the actual shape of a region of a device and are not intended to limit the scope of the invention.
  • device isolation layers are formed in a semiconductor substrate 100 to define active regions.
  • a gate electrode 104 is formed to cross over the active regions with a gate insulator 102 interposed therebetween.
  • the gate insulator 102 may be made of silicon oxide and/or a high-k dielectric, such as metal oxide (e.g., hafnium oxide and/or aluminum oxide) having a higher dielectric constant than silicon oxide.
  • the gate electrode 104 may include a conductive material, such as doped polysilicon, metal (e.g., tungsten or molybdenum), conductive metal nitride (e.g., titanium nitride or tantalum nitride), and/or metal silicide (e.g., tungsten silicide or cobalt silicide).
  • a conductive material such as doped polysilicon, metal (e.g., tungsten or molybdenum), conductive metal nitride (e.g., titanium nitride or tantalum nitride), and/or metal silicide (e.g., tungsten silicide or cobalt silicide).
  • impurity ions are implanted to form impurity diffusion layers 106 at active regions on opposite sides of the gate electrode 104 .
  • the impurity diffusion layer 106 may correspond to source/drain regions, and the gate electrode 104 and the impurity diffusion layer 106 may together form a metal oxide semiconductor (MOS) transistor.
  • An insulative capping pattern (not shown) may be formed on the gate electrode 104 .
  • a gate spacer (not shown) may be formed on opposite sidewalls of the gate electrode 104 .
  • a lower interlayer dielectric 108 is formed on the surface of the semiconductor substrate 100 including the gate electrode 104 and the impurity diffusion layer 106 .
  • a top surface of the lower interlayer dielectric 108 may be planarized.
  • the lower interlayer dielectric 108 may include, for example, silicon oxide.
  • a digit line 110 is formed on the lower interlayer dielectric 108 .
  • the digit line 110 may be disposed in parallel with the gate electrode 104 . In order to possibly provide enhanced integration density, the digit line 110 may overlap the gate electrode 104 .
  • the digit line 110 and the gate electrode 104 are insulated from one another by the lower interlayer dielectric 108 .
  • a middle interlayer dielectric 112 is formed on an entire surface of the semiconductor substrate 100 including the digit line 110 . A top surface of the middle interlayer dielectric 112 may be planarized.
  • the middle interlayer dielectric 112 may include, for example, silicon oxide.
  • a contact hole 114 is formed by successively penetrating the middle and lower interlayer dielectrics 112 and 108 disposed at one side of the digit line 110 to expose the impurity diffusion layer 106 .
  • a contact plug 116 is formed to at least partially fill the contact hole 114 .
  • the contact plug 116 and the digit line 110 are spaced to be electrically insulated from each other.
  • the contact hole 114 may be formed to expose a buffer pattern (not shown) that is formed between the lower and the middle interlayer dielectrics 108 and 112 and that is spaced apart from the digit line 110 .
  • the contact plug 116 is electrically connected to the buffer pattern.
  • the buffer pattern may be made of the same material as the digit line 110 .
  • the buffer pattern is connected to a top surface of a lower contact plug (not shown), which is coupled to the impurity diffusion layer 106 , through the lower interlayer dielectric 108 .
  • a bottom electrode layer 118 , a bottom magnetic layer 128 , a tunnel barrier layer 130 , a top magnetic layer 132 , and a conductive capping layer 135 are sequentially formed on the middle interlayer dielectric 112 .
  • the bottom electrode layer 118 is electrically connected to a top surface of the contact plug 116 .
  • the bottom electrode layer 118 may include a conductive material that may act as a barrier layer.
  • the bottom electrode layer 118 may include a conductive metal nitride such as, for example, titanium nitride, tantalum nitride and/or tungsten nitride.
  • the bottom magnetic layer 128 may have a fixed magnetization orientation.
  • the bottom magnetic layer 128 may include a pinning layer 120 , a first pinned layer 122 , an inversion layer 124 , and a second pinned layer 126 that may be stacked in order on the bottom electrode layer 118 .
  • Each of the first and second pinned layers 122 and 126 is made of a ferromagnetic material including, for example, iron (Fe), nickel (Ni), and/or cobalt (Co).
  • each of the first and second pinned layers 122 and 126 may include CoFe, NiFe and/or CoFeB.
  • the second pinned layer 126 disposed near the top magnetic layer 132 may be thinner than the first pinned layer 122 .
  • the pinning layer 120 includes a material capable of fixing the magnetization orientation of the first pinned layer 122 in one direction. Accordingly, the pinning layer 120 may include an antiferromagnetic material such as, for example, FeMn, IrMn, PtMn, MnO, MnS, MnTe, MnF 2 , FeF 2 , FeCl 2 , NiO, and/or Cr.
  • the inversion layer 124 may include a material capable of fixing the magnetization orientation of the second pinned layer 126 to be opposite to the magnetization of the first pinned layer 122 . Accordingly, the inversion layer 124 may include, for example, ruthenium (Ru), iridium (Ir), and/or rhodium (Rh).
  • the tunnel barrier layer 130 may include, for example, aluminum oxide and/or magnesium oxide.
  • the top magnetic layer 132 may include a material whose magnetic orientation is changeable with an external magnetic field. Accordingly, the top magnetic layer 132 may include a ferromagnetic material such as, for example, iron (Fe), nickel (Ni), and/or cobalt (Co). Namely, the top magnetic layer 132 may include, for example, CoFe, NiFe and/or CoFeB.
  • the conductive capping layer 135 may include a conductive metal nitride, such as titanium nitride, tantalum nitride and/or tungsten nitride. Referring to FIG. 5 , the conductive capping layer 135 may be patterned to form a conductive capping pattern 135 a on the top magnetic layer 132 . The conductive capping pattern 135 a may be disposed to overlap the digit line 110 . In regions other than the region in which the conductive capping pattern 135 a is formed, the top magnetic layer 132 is exposed. The conductive capping pattern 135 a may form an island-shaped pattern. In particular, the conductive capping pattern 135 a may appear rectangular when viewed from above.
  • a conductive metal nitride such as titanium nitride, tantalum nitride and/or tungsten nitride. Referring to FIG. 5 , the conductive capping layer 135 may be patterned to form a conductive capping
  • an oxidation process is performed on the semiconductor substrate 100 including the conductive capping pattern 135 a to oxidize the top magnetic layer 132 . That is, using the conductive capping pattern 135 a as a mask, the top magnetic layer 132 may be oxidized. As a result, the top magnetic layer 132 may be segmented into an unoxidized portion 132 a and an oxidized portion 132 b . The unoxidized portion 132 a is disposed below the conductive capping pattern 135 a , and the oxidized portion 132 b may surround the unoxidized portion 132 a.
  • the unoxidized portion 132 a defines as a top magnetic pattern 132 a . Since the top magnetic layer 132 is made of a ferromagnetic material, the top magnetic pattern 132 a may form a ferromagnetic pattern.
  • the oxidized portion 132 b of the top magnetic layer 132 is an oxidized ferromagnetic material 132 b .
  • the oxidized portion 132 b of the top magnetic layer may be referred to as the oxidized ferromagnetic material 132 b.
  • the oxidized portion 132 b is removed by means of an etch process to expose sidewalls of the top magnetic pattern 132 a and the tunnel barrier layer 130 . In some embodiments, the oxidized portion 132 b may be removed completely. Using the conductive capping pattern 135 a as a mask, the top magnetic pattern 132 a is formed to overlap the digit line 110 .
  • An etch gas used to etch the oxidized ferromagnetic material 132 b may include, for example, at least argon gas (Ar) and chlorine gas. In addition, the etch gas may further include oxygen gas. In the etch process, an inflow rate of the chlorine gas may be much lower than that of the argon gas. Specifically, the inflow rate of the chlorine gas may equal about to 0.1 to 2.0 percent of the inflow rate of the argon gas. Further, the etch process may utilize a bias power of from about 30 to about 70 watts.
  • the bottom magnetic layer 128 below the tunnel barrier layer 130 may not be exposed in the etch process.
  • a short-circuit may not occur between the top magnetic pattern 132 a and the bottom magnetic layer 128 even if etch byproducts are produced in the etch process.
  • a test was conducted to confirm an etch selectivity between an oxidized ferromagnetic material and a tunnel barrier layer, and an etch selectivity between a ferromagnetic material and the tunnel barrier layer.
  • Samples 1, 2, and 3 were prepared for the test.
  • a layer of Al 2 O 3 layer acting as a tunnel barrier layer, a layer of CoFeB being ferromagnetic, and a layer of CoFeBO x being oxidized ferromagnetic were formed in the samples 1, 2, and 3, respectively. Under the same etch recipe, an etch process was performed for the samples 1, 2, and 3.
  • the etch process applied to the test used an etch gas including argon gas, chlorine gas, and oxygen gas.
  • an inner pressure of a process chamber was 10 mTorr; an inflow rate of the argon gas was 200 sccm, an inflow rate of the chlorine gas was 1 sccm, and an inflow rate of the oxygen gas was 20 sccm.
  • Source power for plasmatically activating these etch gases was 1,500 watts, and bias power applied to a chuck on which these samples are loaded was 50 watts. Etch rates of the above material layers are shown in the table [TABLE 1].
  • CoFeBO x of the sample 3 has a higher etch rate than CoFeB of the sample 2, i.e., CoFeBO x is etched faster than CoFeB.
  • Etch selectivities between these material layers were computed using the etch rates of the table [TABLE 1] and are shown in the table [TABLE 2].
  • an etch selectivity between CoFeBO x and Al 2 O 3 is 24.2, which is higher than an etch selectivity (18.5) between CoFeB and Al 2 O 3 .
  • an oxidized ferromagnetic material may have a higher etch rate than an unoxidized ferromagnetic material. Therefore, an etch selectivity between the oxidized portion 132 b of the top magnetic layer 132 and the tunnel barrier layer 130 may relatively high. As a result, the oxidized portion 132 b may be efficiently removed using the tunnel barrier layer 130 as an etch-stop layer. Although etch byproducts may be produced in the etch process, a short-circuit may not occur between the top magnetic pattern 132 a and the bottom magnetic layer 128 because the bottom magnetic layer 128 may remain covered with the tunnel barrier layer 130 .
  • the inflow rate of the chlorine gas may be equal to about 0.1 to 2.0 percent of the inflow rate of the argon gas.
  • the amount of the chlorine gas used may be much smaller than that of the argon gas used. Since chlorine gas has a high reactivity, use of a smaller amount of the chlorine gas enables the etch process to have a higher etchability than an etchability based on chemical reaction.
  • the bias power of the etch process may be relatively low (from about 30 to about 70 watts), which may reduce etch damage to the tunnel barrier layer 130 and/or may enhance an etch selectivity between the oxidized portion 132 b of the top magnetic layer 132 the tunnel barrier layer 130 (as atomic coupling of the oxidized portion 132 b may be weakened by oxygen elements).
  • the tunnel barrier layer 130 is made of magnesium oxide.
  • the oxidized portion 132 b of the top magnetic layer 132 is removed by means of the etch process to expose opposite sidewalls of the top magnetic pattern 132 a.
  • the oxidized portion 132 b i.e., the oxidized ferromagnetic material 132 b of the top magnetic layer 132 , may have an antiferromagnetic property. Accordingly, if the oxidized ferromagnetic material 132 b partially remains on the sidewall(s) of the top magnetic pattern 132 a , the magnetization orientation of the top magnetic pattern 132 a may be fixed due to the remaining oxidized ferromagnetic material 132 b . Thus, the property of a magnetic tunnel junction pattern may be lost, which may cause a malfunction of a magnetic memory device.
  • the oxidized portion 132 b of the top magnetic layer 132 may be completely removed by means of the etch process to reduce or possibly prevent the magnetization direction of the top magnetic pattern 132 a from becoming fixed on one direction.
  • a mask pattern 137 may be formed on portions of the semiconductor substrate 100 where the oxidized portion 132 b of the top magnetic layer 132 has been removed.
  • the mask pattern 137 is provided on the conductive capping pattern 135 a and the top magnetic pattern 132 a .
  • the mask pattern 137 may fully cover the opposite sidewalls of the top magnetic pattern 132 a .
  • a planar area of the mask pattern 137 may be larger than a top surface of the conductive capping pattern 135 a .
  • the mask pattern 137 may be provided on a portion of the tunnel barrier layer 130 in the vicinity of the conductive capping pattern 135 a .
  • the mask pattern 137 may extend laterally over the contact plug 116 .
  • the mask pattern 137 may be a photoresist pattern.
  • the tunnel barrier layer 130 , the bottom magnetic layer 128 , and the bottom electrode layer 118 are successively etched to form a bottom electrode 118 a , a bottom magnetic pattern 128 a , and a tunnel barrier pattern 130 a which are sequentially stacked on the substrate 100 .
  • the bottom magnetic pattern 128 a includes a pinning pattern 120 a , a first pinned pattern 122 a , an inversion pattern 124 a , and a second pinned pattern 126 a , which are sequentially stacked on the substrate 100 .
  • the bottom magnetic pattern 128 a , the tunnel barrier pattern 130 a , and the top magnetic pattern 132 a may together form a magnetic tunnel junction pattern.
  • a top surface of the tunnel barrier pattern 130 a is larger than a bottom surface of the top magnetic pattern 132 a
  • the bottom magnetic pattern 128 a has a sidewall aligned with a sidewall of the tunnel barrier pattern 130 a .
  • the sidewall of the top magnetic pattern 132 a and the sidewall of the bottom magnetic pattern 128 a may be spaced apart from each other.
  • the conductive capping pattern 135 a may be provided on the top surface of the top magnetic pattern 132 a and the mask pattern 137 may be provided on an exposed sidewall of the top magnetic pattern 132 a . Therefore, although byproducts may be produced in the etch process to form the patterns 130 a and 128 a , a short-circuit may not occur between the patterns 132 a and 128 a.
  • the first and second pinned patterns 122 a and 126 a are ferromagnetic patterns each having a fixed magnetization orientation. Accordingly, magnetic fields generated by the first and second pinned patterns 122 a and 126 a may affect the top magnetic pattern 132 a .
  • the magnetization orientations of the first and second patterns 122 a and 126 a may be opposite to each other due to the presence of the inversion pattern 124 a .
  • the magnetic fields affecting the top magnetic pattern 132 a may be offset by the first and second pinned patterns 122 a and 126 a .
  • the top magnetic pattern 132 a may not be affected by the magnetic fields established from the first and second patterns 122 a and 126 a .
  • the second pinned pattern 126 a may be thicker than the first pinned pattern 122 a . Therefore, it may be possible to counterbalance a magnetic field intensity difference resulting from a difference in distance between the first and second pinned patterns 122 a and 126 a and the top magnetic pattern 132 a.
  • An upper interlayer dielectric 142 may be formed on a surface of the semiconductor substrate 100 above the conductive capping pattern 135 a and the MTJ pattern 140 .
  • the upper interlayer dielectric 142 may include, for example, silicon oxide.
  • a top surface of the conductive capping pattern 135 a may be exposed.
  • a way to expose the top surface of the conductive capping pattern 135 a is now described.
  • the upper interlayer dielectric 142 is planarized down to the top surface of the conductive capping pattern 135 a .
  • the top surface of the conductive capping pattern 135 a is at least partially exposed.
  • a contact hole (not shown) may be formed to penetrate the upper interlayer dielectric 142 . That is, at least a portion of the top surface of the conductive capping pattern 135 a may be exposed by the contact hole.
  • an oxide layer may be formed on the top surface of the conductive capping pattern 135 a .
  • the oxide layer is removed when the top surface of the conductive capping pattern 135 a is exposed. That is, the oxide layer formed on the top surface of the conductive capping pattern 135 a is removed when the upper interlayer dielectric 142 is planarized and/or the contact hole is formed.
  • a bitline 144 is formed on the upper interlayer dielectric 142 to cross over the digit line 110 .
  • the bitline 144 is electrically connected to the exposed conductive capping pattern 135 a .
  • the bitline 144 covers the top magnetic pattern 132 a .
  • the top magnetic pattern 132 a is disposed between the bitline 144 and the digit line 110 .
  • the top magnetic pattern 132 a is disposed at an intersection of the bitline 144 and the digit line 110 .
  • the magnetization orientation of the top magnetic pattern 135 a may vary with magnetic fields established between the bitline 144 and the digit line 110 .
  • a top magnetic layer is oxidized using a conductive capping pattern as a mask to enhance an etch selectivity between a tunnel barrier layer and a portion where the top magnetic layer is removed.
  • an oxidized portion of the top magnetic layer may be efficiently removed using the tunnel barrier layer as an etch-stop layer. Since a bottom magnetic layer is covered with the tunnel barrier layer during an etch process to remove the oxidized portion of the top magnetic layer, a short-circuit may not occur between the top magnetic pattern and the bottom magnetic layer even if etch byproducts are produced in the etch process.
  • the oxidized portion of the top magnetic layer may be fully removed to expose opposite sidewalls of a top magnetic pattern.
  • the oxidized portion of the top magnetic layer which has an antiferromagnetic property, may be removed to reduce or prevent degradation in characteristics of the top magnetic pattern.

Abstract

A magnetic memory device includes a first magnetic layer having opposing sidewalls, a tunnel barrier layer on the first magnetic layer, the tunnel barrier layer having a top surface and having opposing sidewalls aligned with the opposing sidewalls of the first magnetic layer, and a second magnetic layer on the tunnel barrier layer, the second magnetic layer having a bottom surface that is narrower than the top surface of the tunnel barrier layer and opposing sidewalls that are spaced apart from the opposing sidewalls of the tunnel barrier layer. A conductive capping layer having opposing sidewalls aligned with the opposing sidewalls of the second magnetic layer is on the second magnetic layer.

Description

    CLAIM OF PRIORITY
  • This application is a divisional of U.S. patent application Ser. No. 11/350,545 which claims priority under 35 U.S.C. § 119 from Korean Patent Application No. 2005-32001, filed on Apr. 18, 2005 in the Korean Intellectual Property Office, the disclosure of which is incorporated herein by reference as if set forth in its entirety.
  • FIELD OF THE INVENTION
  • The present invention relates to methods of forming semiconductor devices and, more particularly, to methods of forming semiconductor memory devices and resulting semiconductor memory devices.
  • BACKGROUND
  • A magnetic memory device is a kind of a non-volatile memory device in which data is programmed or erased using a magnetic field. With the potential benefits of high speed, low density, and/or non-volatility, magnetic memory devices are increasingly becoming attractive as novel memory devices.
  • A typical magnetic memory device employs a magnetic tunnel junction (MTJ) pattern as a data storage element. The resistance of the MTJ pattern varies with an external magnetic field, which leads to a change in the amount of current flowing through the MTJ pattern. The change in the amount of the current is sensed to indicate a logic “1” or a logic “0”.
  • Generally, an MTJ pattern includes two magnetic layers and a tunnel barrier layer interposed therebetween. One of the magnetic layers has a changeable magnetization orientation when a magnetic field is applied, while the other has a fixed magnetization orientation even when a magnetic field is applied. Therefore, the two magnetic layers may have the same magnetization orientation or opposite magnetization orientations. The resistance of the MTJ pattern in which the two magnetic layers have the same magnetization orientation is lower than when the two magnetic layers are in different magnetization orientations.
  • A method of forming a conventional magnetic memory device will now be described with reference to FIG. 1 and FIG. 2.
  • Referring to FIG. 1, a bottom magnetic layer 2, a tunnel barrier layer 3, a top magnetic layer 4, and a conductive capping layer 5 are formed in order on a substrate 1. The bottom magnetic layer 2 has a fixed magnetization orientation. That is, the magnetization orientation of the bottom magnetic layer 2 may be continuously fixed even when an external magnetic field is applied. Furthermore, the magnetization orientation of the top magnetic layer 4 is changeable with an external magnetic field.
  • Referring to FIG. 2, the conductive capping layer 5, the top magnetic layer 4, the tunnel barrier layer 3, and the bottom magnetic layer 2 are successively patterned to form a bottom magnetic pattern 2 a, a tunnel barrier pattern 3 a, a top magnetic pattern 4 a, and a capping pattern 5 a that are stacked in order on the substrate 1. The bottom magnetic pattern 2 a, the tunnel barrier pattern 3 a, and the top magnetic pattern 4 a form a MTJ pattern.
  • During an etch process to form the MTJ pattern, an etch byproduct 6 may be produced on a sidewall of the MTJ pattern. Since the etch byproduct 6 may include conductive materials from the bottom and/or top magnetic patterns 2 a and 5 a, it may become conductive, which may cause a short-circuit between the bottom and top magnetic patterns 2 a and 5 a. Thus, the desired property of the MTJ pattern (namely, that the resistance varies with the magnetization orientations of the magnetic patterns 2 a and 5 a) may be lost, which may result in a malfunction of the magnetic memory device.
  • SUMMARY
  • Some embodiments of the present invention provide methods of forming magnetic memory devices. In some embodiments, a first magnetic layer, a tunnel barrier layer, and a second magnetic layer are sequentially formed on a semiconductor substrate. The first magnetic layer may have a fixed magnetization orientation, and the second magnetic layer may have a changeable magnetization orientation. A conductive capping pattern is formed on the second magnetic layer, and portions of the second magnetic layer are oxidized using the conductive capping pattern as a mask, to form an unoxidized second magnetic pattern that is disposed below the conductive capping pattern. The oxidized portion of the second magnetic layer is removed to expose the tunnel barrier layer and opposite sidewalls of the second magnetic pattern. The second magnetic layer may include a ferromagnetic material such as iron (Fe), nickel (Ni), and/or cobalt (Co).
  • In some embodiments, a first magnetic layer, a tunnel barrier layer, and a second magnetic layer may be sequentially formed on a substrate. The first magnetic layer may have a fixed magnetization orientation and the second magnetic layer may include cobalt-iron-boron (CoFeB). A conductive capping pattern may be formed on the second magnetic layer, and the second magnetic layer may be oxidized using the conductive capping pattern as a mask to form a second magnetic pattern that is an unoxidized portion of the second magnetic layer disposed below the conductive capping pattern. The oxidized portion of the second magnetic layer may be removed to expose the tunnel barrier layer and opposite sidewalls of the second magnetic pattern. The exposed tunnel barrier layer and the first magnetic layer may be successively patterned to form a first magnetic pattern and a tunnel barrier pattern. A second surface of the tunnel barrier layer may be larger than a first surface of the second magnetic pattern. Removing the oxidized portion of the second magnetic layer may be done by means of an etch process using an etch gas including argon gas, chlorine gas, and/or oxygen gas.
  • A magnetic memory device according to some embodiments of the invention includes a first magnetic layer having opposing sidewalls, a tunnel barrier layer on the first magnetic layer, the tunnel barrier layer having a top surface and having opposing sidewalls aligned with the opposing sidewalls of the first magnetic layer, and a second magnetic layer on the tunnel barrier layer, the second magnetic layer having a bottom surface that may be narrower than the top surface of the tunnel barrier layer and opposing side surfaces that are spaced apart from the opposing side surfaces of the tunnel barrier layer. A conductive capping layer having opposing sidewalls aligned with the opposing sidewalls of the second magnetic layer is on the second magnetic layer.
  • The first magnetic layer may include a pinning layer, a first pinned layer, an inversion layer, and a second pinned layer. The first and second pinned layers include a ferromagnetic material, the pinning layer may include an antiferromagnetic material configured to fix a magnetization orientation of the first pinned layer, and the inversion layer may be configured to fix a magnetization orientation of the second pinned layer to be opposite to the magnetization orientation of the first pinned layer. The tunnel barrier layer may include aluminum oxide and/or magnesium oxide.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • The accompanying drawings, which are included to provide a further understanding of the invention and are incorporated in and constitute a part of this application, illustrate certain embodiment(s) of the invention. In the drawings:
  • FIG. 1 and FIG. 2 are cross-sectional views illustrating operations associated with forming a conventional magnetic memory device.
  • FIG. 3 through FIG. 10 are cross-sectional views illustrating operations associated with forming magnetic memory devices according to some embodiments of the present invention.
  • DETAILED DESCRIPTION OF EMBODIMENTS OF THE INVENTION
  • Embodiments of the present invention now will be described more fully hereinafter with reference to the accompanying drawings, in which embodiments of the invention are shown. This invention may, however, be embodied in many different forms and should not be construed as limited to the embodiments set forth herein. Rather, these embodiments are provided so that this disclosure will be thorough and complete, and will fully convey the scope of the invention to those skilled in the art. Like numbers refer to like elements throughout.
  • It will be understood that, although the terms first, second, etc. may be used herein to describe various elements, these elements should not be limited by these terms. These terms are only used to distinguish one element from another. For example, a first element could be termed a second element, and, similarly, a second element could be termed a first element, without departing from the scope of the present invention. As used herein, the term “and/or” includes any and all combinations of one or more of the associated listed items.
  • The terminology used herein is for the purpose of describing particular embodiments only and is not intended to be limiting of the invention. As used herein, the singular forms “a”, “an” and “the” are intended to include the plural forms as well, unless the context clearly indicates otherwise. It will be further understood that the terms “comprises,” “comprising,” “includes” and/or “including” when used herein, specify the presence of stated features, integers, steps, operations, elements, and/or components, but do not preclude the presence or addition of one or more other features, integers, steps, operations, elements, components, and/or groups thereof.
  • Unless otherwise defined, all terms (including technical and scientific terms) used herein have the same meaning as commonly understood by one of ordinary skill in the art to which this invention belongs. It will be further understood that terms used herein should be interpreted as having a meaning that is consistent with their meaning in the context of this specification and the relevant art and will not be interpreted in an idealized or overly formal sense unless expressly so defined herein.
  • It will be understood that when an element such as a layer, region or substrate is referred to as being “on” or extending “onto” another element, it can be directly on or extend directly onto the other element or intervening elements may also be present. In contrast, when an element is referred to as being “directly on” or extending “directly onto” another element, there are no intervening elements present. It will also be understood that when an element is referred to as being “connected” or “coupled” to another element, it can be directly connected or coupled to the other element or intervening elements may be present. In contrast, when an element is referred to as being “directly connected” or “directly coupled” to another element, there are no intervening elements present.
  • Relative terms such as “below” or “above” or “upper” or “lower” or “horizontal” or “vertical” or “top” or “bottom” may be used herein to describe a relationship of one element, layer or region to another element, layer or region as illustrated in the figures. It will be understood that these terms are intended to encompass different orientations of the device in addition to the orientation depicted in the figures. For example, a layer designated as a “top” layer of a structure may become a bottom layer if the structure is inverted.
  • Embodiments of the invention are described herein with reference to cross-section illustrations that are schematic illustrations of idealized embodiments (and intermediate structures) of the invention. The thickness of layers and regions in the drawings may be exaggerated for clarity. Additionally, variations from the shapes of the illustrations as a result, for example, of manufacturing techniques and/or tolerances, are to be expected. Thus, embodiments of the invention should not be construed as limited to the particular shapes of regions illustrated herein but are to include deviations in shapes that result, for example, from manufacturing. For example, an implanted region illustrated as a rectangle will, typically, have rounded or curved features and/or a gradient of implant concentration at its edges rather than a discrete change from implanted to non-implanted region. Likewise, a buried region formed by implantation may result in some implantation in the region between the buried region and the surface through which the implantation takes place. Thus, the regions illustrated in the figures are schematic in nature and their shapes are not intended to illustrate the actual shape of a region of a device and are not intended to limit the scope of the invention.
  • Referring to FIG. 3, device isolation layers (not shown) are formed in a semiconductor substrate 100 to define active regions. A gate electrode 104 is formed to cross over the active regions with a gate insulator 102 interposed therebetween. The gate insulator 102 may be made of silicon oxide and/or a high-k dielectric, such as metal oxide (e.g., hafnium oxide and/or aluminum oxide) having a higher dielectric constant than silicon oxide. The gate electrode 104 may include a conductive material, such as doped polysilicon, metal (e.g., tungsten or molybdenum), conductive metal nitride (e.g., titanium nitride or tantalum nitride), and/or metal silicide (e.g., tungsten silicide or cobalt silicide).
  • Using the gate electrode 104 as a mask, impurity ions are implanted to form impurity diffusion layers 106 at active regions on opposite sides of the gate electrode 104. The impurity diffusion layer 106 may correspond to source/drain regions, and the gate electrode 104 and the impurity diffusion layer 106 may together form a metal oxide semiconductor (MOS) transistor. An insulative capping pattern (not shown) may be formed on the gate electrode 104. Further, a gate spacer (not shown) may be formed on opposite sidewalls of the gate electrode 104.
  • A lower interlayer dielectric 108 is formed on the surface of the semiconductor substrate 100 including the gate electrode 104 and the impurity diffusion layer 106. A top surface of the lower interlayer dielectric 108 may be planarized. The lower interlayer dielectric 108 may include, for example, silicon oxide.
  • A digit line 110 is formed on the lower interlayer dielectric 108. The digit line 110 may be disposed in parallel with the gate electrode 104. In order to possibly provide enhanced integration density, the digit line 110 may overlap the gate electrode 104. The digit line 110 and the gate electrode 104 are insulated from one another by the lower interlayer dielectric 108. A middle interlayer dielectric 112 is formed on an entire surface of the semiconductor substrate 100 including the digit line 110. A top surface of the middle interlayer dielectric 112 may be planarized. The middle interlayer dielectric 112 may include, for example, silicon oxide.
  • Referring to FIG. 4, a contact hole 114 is formed by successively penetrating the middle and lower interlayer dielectrics 112 and 108 disposed at one side of the digit line 110 to expose the impurity diffusion layer 106. A contact plug 116 is formed to at least partially fill the contact hole 114. The contact plug 116 and the digit line 110 are spaced to be electrically insulated from each other.
  • In order to reduce the aspect ratio of the contact hole 114, the contact hole 114 may be formed to expose a buffer pattern (not shown) that is formed between the lower and the middle interlayer dielectrics 108 and 112 and that is spaced apart from the digit line 110. In that case, the contact plug 116 is electrically connected to the buffer pattern. The buffer pattern may be made of the same material as the digit line 110. The buffer pattern is connected to a top surface of a lower contact plug (not shown), which is coupled to the impurity diffusion layer 106, through the lower interlayer dielectric 108.
  • A bottom electrode layer 118, a bottom magnetic layer 128, a tunnel barrier layer 130, a top magnetic layer 132, and a conductive capping layer 135 are sequentially formed on the middle interlayer dielectric 112. The bottom electrode layer 118 is electrically connected to a top surface of the contact plug 116. In order to provide a relatively low reactivity, the bottom electrode layer 118 may include a conductive material that may act as a barrier layer. For example, the bottom electrode layer 118 may include a conductive metal nitride such as, for example, titanium nitride, tantalum nitride and/or tungsten nitride.
  • The bottom magnetic layer 128 may have a fixed magnetization orientation. The bottom magnetic layer 128 may include a pinning layer 120, a first pinned layer 122, an inversion layer 124, and a second pinned layer 126 that may be stacked in order on the bottom electrode layer 118.
  • Each of the first and second pinned layers 122 and 126 is made of a ferromagnetic material including, for example, iron (Fe), nickel (Ni), and/or cobalt (Co). In some embodiments, each of the first and second pinned layers 122 and 126 may include CoFe, NiFe and/or CoFeB. Of the first and second pinned layers 122 and 126, the second pinned layer 126 disposed near the top magnetic layer 132 may be thinner than the first pinned layer 122.
  • The pinning layer 120 includes a material capable of fixing the magnetization orientation of the first pinned layer 122 in one direction. Accordingly, the pinning layer 120 may include an antiferromagnetic material such as, for example, FeMn, IrMn, PtMn, MnO, MnS, MnTe, MnF2, FeF2, FeCl2, NiO, and/or Cr. The inversion layer 124 may include a material capable of fixing the magnetization orientation of the second pinned layer 126 to be opposite to the magnetization of the first pinned layer 122. Accordingly, the inversion layer 124 may include, for example, ruthenium (Ru), iridium (Ir), and/or rhodium (Rh).
  • The tunnel barrier layer 130 may include, for example, aluminum oxide and/or magnesium oxide. The top magnetic layer 132 may include a material whose magnetic orientation is changeable with an external magnetic field. Accordingly, the top magnetic layer 132 may include a ferromagnetic material such as, for example, iron (Fe), nickel (Ni), and/or cobalt (Co). Namely, the top magnetic layer 132 may include, for example, CoFe, NiFe and/or CoFeB.
  • The conductive capping layer 135 may include a conductive metal nitride, such as titanium nitride, tantalum nitride and/or tungsten nitride. Referring to FIG. 5, the conductive capping layer 135 may be patterned to form a conductive capping pattern 135 a on the top magnetic layer 132. The conductive capping pattern 135 a may be disposed to overlap the digit line 110. In regions other than the region in which the conductive capping pattern 135 a is formed, the top magnetic layer 132 is exposed. The conductive capping pattern 135 a may form an island-shaped pattern. In particular, the conductive capping pattern 135 a may appear rectangular when viewed from above.
  • Referring to FIG. 6 and FIG. 7, an oxidation process is performed on the semiconductor substrate 100 including the conductive capping pattern 135 a to oxidize the top magnetic layer 132. That is, using the conductive capping pattern 135 a as a mask, the top magnetic layer 132 may be oxidized. As a result, the top magnetic layer 132 may be segmented into an unoxidized portion 132 a and an oxidized portion 132 b. The unoxidized portion 132 a is disposed below the conductive capping pattern 135 a, and the oxidized portion 132 b may surround the unoxidized portion 132 a.
  • The unoxidized portion 132 a defines as a top magnetic pattern 132 a. Since the top magnetic layer 132 is made of a ferromagnetic material, the top magnetic pattern 132 a may form a ferromagnetic pattern. The oxidized portion 132 b of the top magnetic layer 132 is an oxidized ferromagnetic material 132 b. Hereinafter, the oxidized portion 132 b of the top magnetic layer may be referred to as the oxidized ferromagnetic material 132 b.
  • The oxidized portion 132 b is removed by means of an etch process to expose sidewalls of the top magnetic pattern 132 a and the tunnel barrier layer 130. In some embodiments, the oxidized portion 132 b may be removed completely. Using the conductive capping pattern 135 a as a mask, the top magnetic pattern 132 a is formed to overlap the digit line 110. An etch gas used to etch the oxidized ferromagnetic material 132 b may include, for example, at least argon gas (Ar) and chlorine gas. In addition, the etch gas may further include oxygen gas. In the etch process, an inflow rate of the chlorine gas may be much lower than that of the argon gas. Specifically, the inflow rate of the chlorine gas may equal about to 0.1 to 2.0 percent of the inflow rate of the argon gas. Further, the etch process may utilize a bias power of from about 30 to about 70 watts.
  • There may be a very high etch selectivity between the oxidized ferromagnetic material 132 b and the tunnel barrier layer 130. In particular, the etch selectivity between the oxidized ferromagnetic material 132 b and the tunnel barrier layer 130 may be higher than the etch selectivity between the top magnetic pattern (i.e., unoxidized ferromagnetic) 132 a and the tunnel barrier layer 130. This may be because oxygen elements in the oxidized ferromagnetic 132 b may reduce the coupling of other elements therein. Therefore, although the tunnel barrier layer 130 may have a very small thickness of about 10 angstroms, the oxidized ferromagnetic material 132 b may be removed using the tunnel barrier layer 130 as an etch-stop layer. Accordingly, the bottom magnetic layer 128 below the tunnel barrier layer 130 may not be exposed in the etch process. As a result, a short-circuit may not occur between the top magnetic pattern 132 a and the bottom magnetic layer 128 even if etch byproducts are produced in the etch process.
  • A test was conducted to confirm an etch selectivity between an oxidized ferromagnetic material and a tunnel barrier layer, and an etch selectivity between a ferromagnetic material and the tunnel barrier layer. Samples 1, 2, and 3 were prepared for the test. A layer of Al2O3 layer acting as a tunnel barrier layer, a layer of CoFeB being ferromagnetic, and a layer of CoFeBOx being oxidized ferromagnetic were formed in the samples 1, 2, and 3, respectively. Under the same etch recipe, an etch process was performed for the samples 1, 2, and 3.
  • The etch process applied to the test used an etch gas including argon gas, chlorine gas, and oxygen gas. In the etch recipe for the etch process, an inner pressure of a process chamber was 10 mTorr; an inflow rate of the argon gas was 200 sccm, an inflow rate of the chlorine gas was 1 sccm, and an inflow rate of the oxygen gas was 20 sccm. Source power for plasmatically activating these etch gases was 1,500 watts, and bias power applied to a chuck on which these samples are loaded was 50 watts. Etch rates of the above material layers are shown in the table [TABLE 1].
  • TABLE 1
    Kind of Layers Etch Rate (Å/sec)
    Al2O3 0.0014
    CoFeB 0.0260
    CoFeBOx 0.0339
  • As shown in the table [TABLE 1], CoFeBOx of the sample 3 has a higher etch rate than CoFeB of the sample 2, i.e., CoFeBOx is etched faster than CoFeB. Etch selectivities between these material layers were computed using the etch rates of the table [TABLE 1] and are shown in the table [TABLE 2].
  • TABLE 2
    Etch Selectivity
    CoFeB/Al2O3 18.5
    CoFeBOx/Al2O3 24.2
  • As shown in the table [TABLE 2], an etch selectivity between CoFeBOx and Al2O3 is 24.2, which is higher than an etch selectivity (18.5) between CoFeB and Al2O3.
  • As evidenced by the above-described test, an oxidized ferromagnetic material may have a higher etch rate than an unoxidized ferromagnetic material. Therefore, an etch selectivity between the oxidized portion 132 b of the top magnetic layer 132 and the tunnel barrier layer 130 may relatively high. As a result, the oxidized portion 132 b may be efficiently removed using the tunnel barrier layer 130 as an etch-stop layer. Although etch byproducts may be produced in the etch process, a short-circuit may not occur between the top magnetic pattern 132 a and the bottom magnetic layer 128 because the bottom magnetic layer 128 may remain covered with the tunnel barrier layer 130.
  • As previously stated, the inflow rate of the chlorine gas may be equal to about 0.1 to 2.0 percent of the inflow rate of the argon gas. The amount of the chlorine gas used may be much smaller than that of the argon gas used. Since chlorine gas has a high reactivity, use of a smaller amount of the chlorine gas enables the etch process to have a higher etchability than an etchability based on chemical reaction. The bias power of the etch process may be relatively low (from about 30 to about 70 watts), which may reduce etch damage to the tunnel barrier layer 130 and/or may enhance an etch selectivity between the oxidized portion 132 b of the top magnetic layer 132 the tunnel barrier layer 130 (as atomic coupling of the oxidized portion 132 b may be weakened by oxygen elements).
  • The above-described effects may be obtained even if the tunnel barrier layer 130 is made of magnesium oxide.
  • The oxidized portion 132 b of the top magnetic layer 132 is removed by means of the etch process to expose opposite sidewalls of the top magnetic pattern 132 a.
  • The oxidized portion 132 b, i.e., the oxidized ferromagnetic material 132 b of the top magnetic layer 132, may have an antiferromagnetic property. Accordingly, if the oxidized ferromagnetic material 132 b partially remains on the sidewall(s) of the top magnetic pattern 132 a, the magnetization orientation of the top magnetic pattern 132 a may be fixed due to the remaining oxidized ferromagnetic material 132 b. Thus, the property of a magnetic tunnel junction pattern may be lost, which may cause a malfunction of a magnetic memory device.
  • However, according to some embodiments of the invention, the oxidized portion 132 b of the top magnetic layer 132 may be completely removed by means of the etch process to reduce or possibly prevent the magnetization direction of the top magnetic pattern 132 a from becoming fixed on one direction.
  • Referring to FIG. 7, a mask pattern 137 may be formed on portions of the semiconductor substrate 100 where the oxidized portion 132 b of the top magnetic layer 132 has been removed. The mask pattern 137 is provided on the conductive capping pattern 135 a and the top magnetic pattern 132 a. In particular, in some embodiments, the mask pattern 137 may fully cover the opposite sidewalls of the top magnetic pattern 132 a. Namely, a planar area of the mask pattern 137 may be larger than a top surface of the conductive capping pattern 135 a. Thus, the mask pattern 137 may be provided on a portion of the tunnel barrier layer 130 in the vicinity of the conductive capping pattern 135 a. Also the mask pattern 137 may extend laterally over the contact plug 116. The mask pattern 137 may be a photoresist pattern.
  • Referring to FIG. 8, using the mask pattern 137 as a mask, the tunnel barrier layer 130, the bottom magnetic layer 128, and the bottom electrode layer 118 are successively etched to form a bottom electrode 118 a, a bottom magnetic pattern 128 a, and a tunnel barrier pattern 130 a which are sequentially stacked on the substrate 100. The bottom magnetic pattern 128 a includes a pinning pattern 120 a, a first pinned pattern 122 a, an inversion pattern 124 a, and a second pinned pattern 126 a, which are sequentially stacked on the substrate 100. The bottom magnetic pattern 128 a, the tunnel barrier pattern 130 a, and the top magnetic pattern 132 a may together form a magnetic tunnel junction pattern.
  • A top surface of the tunnel barrier pattern 130 a is larger than a bottom surface of the top magnetic pattern 132 a, and the bottom magnetic pattern 128 a has a sidewall aligned with a sidewall of the tunnel barrier pattern 130 a. In addition, the sidewall of the top magnetic pattern 132 a and the sidewall of the bottom magnetic pattern 128 a may be spaced apart from each other.
  • In an etch process to form the tunnel barrier pattern 130 a and the bottom magnetic pattern 128 a, the conductive capping pattern 135 a may be provided on the top surface of the top magnetic pattern 132 a and the mask pattern 137 may be provided on an exposed sidewall of the top magnetic pattern 132 a. Therefore, although byproducts may be produced in the etch process to form the patterns 130 a and 128 a, a short-circuit may not occur between the patterns 132 a and 128 a.
  • The first and second pinned patterns 122 a and 126 a are ferromagnetic patterns each having a fixed magnetization orientation. Accordingly, magnetic fields generated by the first and second pinned patterns 122 a and 126 a may affect the top magnetic pattern 132 a. The magnetization orientations of the first and second patterns 122 a and 126 a may be opposite to each other due to the presence of the inversion pattern 124 a. Hence, the magnetic fields affecting the top magnetic pattern 132 a may be offset by the first and second pinned patterns 122 a and 126 a. As a result, the top magnetic pattern 132 a may not be affected by the magnetic fields established from the first and second patterns 122 a and 126 a. Moreover, the second pinned pattern 126 a may be thicker than the first pinned pattern 122 a. Therefore, it may be possible to counterbalance a magnetic field intensity difference resulting from a difference in distance between the first and second pinned patterns 122 a and 126 a and the top magnetic pattern 132 a.
  • Referring to FIG. 9, the mask pattern 137 is removed. An upper interlayer dielectric 142 may be formed on a surface of the semiconductor substrate 100 above the conductive capping pattern 135 a and the MTJ pattern 140. The upper interlayer dielectric 142 may include, for example, silicon oxide.
  • A top surface of the conductive capping pattern 135 a may be exposed. A way to expose the top surface of the conductive capping pattern 135 a is now described. The upper interlayer dielectric 142 is planarized down to the top surface of the conductive capping pattern 135 a. Thus, the top surface of the conductive capping pattern 135 a is at least partially exposed. Alternatively, a contact hole (not shown) may be formed to penetrate the upper interlayer dielectric 142. That is, at least a portion of the top surface of the conductive capping pattern 135 a may be exposed by the contact hole.
  • When the top magnetic layer 132 is oxidized, an oxide layer may be formed on the top surface of the conductive capping pattern 135 a. The oxide layer is removed when the top surface of the conductive capping pattern 135 a is exposed. That is, the oxide layer formed on the top surface of the conductive capping pattern 135 a is removed when the upper interlayer dielectric 142 is planarized and/or the contact hole is formed.
  • Referring to FIG. 10, a bitline 144 is formed on the upper interlayer dielectric 142 to cross over the digit line 110. The bitline 144 is electrically connected to the exposed conductive capping pattern 135 a. The bitline 144 covers the top magnetic pattern 132 a. The top magnetic pattern 132 a is disposed between the bitline 144 and the digit line 110. In other words, the top magnetic pattern 132 a is disposed at an intersection of the bitline 144 and the digit line 110. As a result, the magnetization orientation of the top magnetic pattern 135 a may vary with magnetic fields established between the bitline 144 and the digit line 110.
  • According to some embodiments of the invention, a top magnetic layer is oxidized using a conductive capping pattern as a mask to enhance an etch selectivity between a tunnel barrier layer and a portion where the top magnetic layer is removed. Thus, an oxidized portion of the top magnetic layer may be efficiently removed using the tunnel barrier layer as an etch-stop layer. Since a bottom magnetic layer is covered with the tunnel barrier layer during an etch process to remove the oxidized portion of the top magnetic layer, a short-circuit may not occur between the top magnetic pattern and the bottom magnetic layer even if etch byproducts are produced in the etch process. The oxidized portion of the top magnetic layer may be fully removed to expose opposite sidewalls of a top magnetic pattern. The oxidized portion of the top magnetic layer, which has an antiferromagnetic property, may be removed to reduce or prevent degradation in characteristics of the top magnetic pattern.
  • In the drawings and specification, there have been disclosed typical embodiments of the invention and, although specific terms are employed, they are used in a generic and descriptive sense only and not for purposes of limitation, the scope of the invention being set forth in the following claims.

Claims (3)

1. A magnetic memory device, comprising:
a first magnetic layer having opposing sidewalls;
a tunnel barrier layer on the first magnetic layer, the tunnel barrier layer having a top surface and having opposing sidewalls aligned with the opposing sidewalls of the first magnetic layer;
a second magnetic layer on the tunnel barrier layer, the second magnetic layer having a bottom surface that is narrower than the top surface of the tunnel barrier layer and having opposing sidewalls that are spaced apart from the opposing sidewalls of the tunnel barrier layer; and
a conductive capping layer on the second magnetic layer, the conductive capping layer having opposing sidewalls aligned with the opposing sidewalls of the second magnetic layer.
2. The magnetic memory device of claim 1, wherein the first magnetic layer comprises a pinning layer, a first pinned layer, an inversion layer, and a second pinned layer,
wherein the first and second pinned layers comprise a ferromagnetic material, the pinning layer comprises an antiferromagnetic material configured to fix a magnetization orientation of the first pinned layer, and the inversion layer is configured to fix a magnetization orientation of the second pinned layer to be opposite to the magnetization orientation of the first pinned layer.
3. The magnetic memory device of claim 2, wherein the tunnel barrier layer comprises aluminum oxide and/or magnesium oxide.
US12/435,664 2005-04-18 2009-05-05 Magnetic Memory Devices Including Conductive Capping Layers Abandoned US20090230445A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US12/435,664 US20090230445A1 (en) 2005-04-18 2009-05-05 Magnetic Memory Devices Including Conductive Capping Layers

Applications Claiming Priority (4)

Application Number Priority Date Filing Date Title
KR1020050032001A KR100719345B1 (en) 2005-04-18 2005-04-18 Methods of forming a magnetic memory device
KR10-2005-0032001 2005-04-18
US11/350,545 US7541199B2 (en) 2005-04-18 2006-02-09 Methods of forming magnetic memory devices including oxidizing and etching magnetic layers
US12/435,664 US20090230445A1 (en) 2005-04-18 2009-05-05 Magnetic Memory Devices Including Conductive Capping Layers

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US11/350,545 Division US7541199B2 (en) 2005-04-18 2006-02-09 Methods of forming magnetic memory devices including oxidizing and etching magnetic layers

Publications (1)

Publication Number Publication Date
US20090230445A1 true US20090230445A1 (en) 2009-09-17

Family

ID=37234962

Family Applications (2)

Application Number Title Priority Date Filing Date
US11/350,545 Active 2027-04-08 US7541199B2 (en) 2005-04-18 2006-02-09 Methods of forming magnetic memory devices including oxidizing and etching magnetic layers
US12/435,664 Abandoned US20090230445A1 (en) 2005-04-18 2009-05-05 Magnetic Memory Devices Including Conductive Capping Layers

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US11/350,545 Active 2027-04-08 US7541199B2 (en) 2005-04-18 2006-02-09 Methods of forming magnetic memory devices including oxidizing and etching magnetic layers

Country Status (2)

Country Link
US (2) US7541199B2 (en)
KR (1) KR100719345B1 (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8901687B2 (en) 2012-11-27 2014-12-02 Industrial Technology Research Institute Magnetic device with a substrate, a sensing block and a repair layer

Families Citing this family (14)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP5096702B2 (en) * 2005-07-28 2012-12-12 株式会社日立製作所 Magnetoresistive element and nonvolatile magnetic memory equipped with the same
US20080273375A1 (en) * 2007-05-02 2008-11-06 Faiz Dahmani Integrated circuit having a magnetic device
US9159910B2 (en) 2008-04-21 2015-10-13 Qualcomm Incorporated One-mask MTJ integration for STT MRAM
US8564079B2 (en) * 2008-04-21 2013-10-22 Qualcomm Incorporated STT MRAM magnetic tunnel junction architecture and integration
US7935435B2 (en) * 2008-08-08 2011-05-03 Seagate Technology Llc Magnetic memory cell construction
US8766341B2 (en) * 2009-10-20 2014-07-01 The Regents Of The University Of California Epitaxial growth of single crystalline MgO on germanium
US8334148B2 (en) 2009-11-11 2012-12-18 Samsung Electronics Co., Ltd. Methods of forming pattern structures
US8158445B2 (en) 2009-11-11 2012-04-17 Samsung Electronics Co., Ltd. Methods of forming pattern structures and methods of manufacturing semiconductor devices using the same
KR101676821B1 (en) * 2010-03-18 2016-11-17 삼성전자주식회사 Magnetic memory device and method of forming the same
JP2012160671A (en) * 2011-02-02 2012-08-23 Toshiba Corp Magnetic random access memory and method of manufacturing the same
KR102200497B1 (en) 2014-07-07 2021-01-11 삼성전자주식회사 Semiconductor memory devices and method for manufacturing of the same
KR102264601B1 (en) 2014-07-21 2021-06-14 삼성전자주식회사 Magnetic random access device and method of manufacturing the same
KR102376480B1 (en) 2014-12-17 2022-03-21 삼성전자주식회사 Magnetic memory device and forming the same
KR102458921B1 (en) * 2016-03-10 2022-10-25 삼성전자주식회사 Method of fabricating memory device

Citations (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6365419B1 (en) * 2000-08-28 2002-04-02 Motorola, Inc. High density MRAM cell array
US20030026894A1 (en) * 2001-07-13 2003-02-06 Hiroaki Narisawa Manufacturing method of magnetic memory device
US20040041184A1 (en) * 2002-08-29 2004-03-04 Tuttle Mark E. MRAM sense layer area control
US20040084702A1 (en) * 2002-11-01 2004-05-06 Won-Cheol Jeong Magnetic memories with bit lines and digit lines that intersect at oblique angles and fabrication methods thereof
US20040175596A1 (en) * 1999-09-16 2004-09-09 Kabushiki Kaisha Toshiba Magnetoresistive element and magnetic memory device
US20040188732A1 (en) * 2003-03-24 2004-09-30 Yoshiaki Fukuzumi Semiconductor memory device comprising magneto resistive element and its manufacturing method
US6844204B2 (en) * 2002-10-16 2005-01-18 Kabushiki Kaisha Toshiba Magnetic random access memory
US20050242407A1 (en) * 2002-07-09 2005-11-03 Hisao Matsutera Magnetic random access memory

Family Cites Families (16)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6331490B1 (en) * 1998-03-13 2001-12-18 Semitool, Inc. Process for etching thin-film layers of a workpiece used to form microelectric circuits or components
US6420190B1 (en) * 1999-06-04 2002-07-16 Seiko Epson Corporation Method of manufacturing ferroelectric memory device
US6544801B1 (en) * 2000-08-21 2003-04-08 Motorola, Inc. Method of fabricating thermally stable MTJ cell and apparatus
US6602653B1 (en) * 2000-08-25 2003-08-05 Micron Technology, Inc. Conductive material patterning methods
JP2002288809A (en) * 2001-03-26 2002-10-04 Fujitsu Ltd Tunnel magnetoresistance effect type magnetic head and the production method of it
KR100445064B1 (en) * 2001-06-30 2004-08-21 주식회사 하이닉스반도체 Method for fabrication of magnetic random access memory
JP4845301B2 (en) 2001-08-31 2011-12-28 キヤノン株式会社 Method for manufacturing spin tunnel magnetoresistive film
KR20030039816A (en) * 2001-11-14 2003-05-22 유영덕 Business Model of Agency Business about Client Recruit, Making Handout by Internet & Distribute to each of the provinces
US6689622B1 (en) * 2002-04-26 2004-02-10 Micron Technology, Inc. Magnetoresistive memory or sensor devices having improved switching properties and method of fabrication
KR100829556B1 (en) * 2002-05-29 2008-05-14 삼성전자주식회사 Magneto-resistive Random access memory and method for manufacturing the same
JP2004214459A (en) * 2003-01-06 2004-07-29 Sony Corp Nonvolatile magnetic memory and its fabricating process
KR100923299B1 (en) 2003-01-28 2009-10-23 삼성전자주식회사 Method for forming magnetic tunneling junction layer of Magnetic Random Access Memory
KR20040110380A (en) * 2003-06-19 2004-12-31 주식회사 하이닉스반도체 Method for improve cell uniformity using magnetic edge domain fix
KR100939162B1 (en) * 2003-06-19 2010-01-28 주식회사 하이닉스반도체 A method for manufacturing of a Magnetic random access memory
US7183130B2 (en) * 2003-07-29 2007-02-27 International Business Machines Corporation Magnetic random access memory and method of fabricating thereof
KR100500455B1 (en) * 2003-08-11 2005-07-18 삼성전자주식회사 Magnetic tunnel junction structure having a oxidized buffer layer and method of fabricating the same

Patent Citations (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20040175596A1 (en) * 1999-09-16 2004-09-09 Kabushiki Kaisha Toshiba Magnetoresistive element and magnetic memory device
US6365419B1 (en) * 2000-08-28 2002-04-02 Motorola, Inc. High density MRAM cell array
US20030026894A1 (en) * 2001-07-13 2003-02-06 Hiroaki Narisawa Manufacturing method of magnetic memory device
US20050242407A1 (en) * 2002-07-09 2005-11-03 Hisao Matsutera Magnetic random access memory
US20040041184A1 (en) * 2002-08-29 2004-03-04 Tuttle Mark E. MRAM sense layer area control
US6844204B2 (en) * 2002-10-16 2005-01-18 Kabushiki Kaisha Toshiba Magnetic random access memory
US20040084702A1 (en) * 2002-11-01 2004-05-06 Won-Cheol Jeong Magnetic memories with bit lines and digit lines that intersect at oblique angles and fabrication methods thereof
US20040188732A1 (en) * 2003-03-24 2004-09-30 Yoshiaki Fukuzumi Semiconductor memory device comprising magneto resistive element and its manufacturing method

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8901687B2 (en) 2012-11-27 2014-12-02 Industrial Technology Research Institute Magnetic device with a substrate, a sensing block and a repair layer

Also Published As

Publication number Publication date
US20060246604A1 (en) 2006-11-02
KR100719345B1 (en) 2007-05-17
KR20060109718A (en) 2006-10-23
US7541199B2 (en) 2009-06-02

Similar Documents

Publication Publication Date Title
US7541199B2 (en) Methods of forming magnetic memory devices including oxidizing and etching magnetic layers
US7897412B2 (en) Method of manufacturing magnetic random access memory including middle oxide layer
US7645619B2 (en) Magnetic random access memory device and method of forming the same
US11316098B2 (en) High thermal stability by doping of oxide capping layer for spin torque transfer (STT) magnetic random access memory (MRAM) applications
KR102368033B1 (en) Method of manufacturing a magnetoresistive random access device
KR100610710B1 (en) Magnetic random access memory
US6815784B2 (en) Magneto-resistive random access memory
KR101870873B1 (en) Method for fabricating magnetic tunnel junction device
US7728384B2 (en) Magnetic random access memory using single crystal self-aligned diode
US8587043B2 (en) Magnetoresistive random access memory and method of manufacturing the same
US20120122247A1 (en) Electronic device including a magneto-resistive memory device and a process for forming the electronic device
US20160064654A1 (en) Semiconductor device and a manufacturing method thereof
US20070206411A1 (en) Magnetic Random Access Memory Devices Including Contact Plugs Between Magnetic Tunnel Junction Structures and Substrates and Related Methods
US8092698B2 (en) Methods of forming semiconductor devices formed by processes including the use of specific etchant solutions
KR100500455B1 (en) Magnetic tunnel junction structure having a oxidized buffer layer and method of fabricating the same
US7002195B2 (en) Magnetic random access memory (MRAM) cells having split sub-digit lines
KR102553611B1 (en) Post-treatment processes for ion beam etching of magnetic tunnel junction and structures formed by the same
KR20060008166A (en) Methods of forming magnetic random access memory cell having protecting layer
US9196822B2 (en) Magnetoresistive effect element

Legal Events

Date Code Title Description
STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION