US20090139568A1 - Crystalline Solar Cell Metallization Methods - Google Patents

Crystalline Solar Cell Metallization Methods Download PDF

Info

Publication number
US20090139568A1
US20090139568A1 US12/273,975 US27397508A US2009139568A1 US 20090139568 A1 US20090139568 A1 US 20090139568A1 US 27397508 A US27397508 A US 27397508A US 2009139568 A1 US2009139568 A1 US 2009139568A1
Authority
US
United States
Prior art keywords
layer
substrate
solar cell
contact layer
depositing
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US12/273,975
Inventor
Timothy W. Weidman
Michael P. Stewart
Kapila P. Wijekoon
Rohit Mishra
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Applied Materials Inc
Original Assignee
Applied Materials Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Applied Materials Inc filed Critical Applied Materials Inc
Priority to US12/273,975 priority Critical patent/US20090139568A1/en
Assigned to APPLIED MATERIALS, INC. reassignment APPLIED MATERIALS, INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: MISHRA, ROHIT, STEWART, MICHAEL P., WEIDMAN, TIMOTHY W., WIJEKOON, KAPILA P.
Publication of US20090139568A1 publication Critical patent/US20090139568A1/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L31/00Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L31/02Details
    • H01L31/0224Electrodes
    • H01L31/022408Electrodes for devices characterised by at least one potential jump barrier or surface barrier
    • H01L31/022425Electrodes for devices characterised by at least one potential jump barrier or surface barrier for solar cells
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y02TECHNOLOGIES OR APPLICATIONS FOR MITIGATION OR ADAPTATION AGAINST CLIMATE CHANGE
    • Y02EREDUCTION OF GREENHOUSE GAS [GHG] EMISSIONS, RELATED TO ENERGY GENERATION, TRANSMISSION OR DISTRIBUTION
    • Y02E10/00Energy generation through renewable energy sources
    • Y02E10/50Photovoltaic [PV] energy

Definitions

  • Embodiments of the invention generally relate to the fabrication of photovoltaic cells.
  • Solar cells are photovoltaic devices that convert sunlight directly into electrical power.
  • the most common solar cell material is silicon, which is in the form of single or multicrystalline substrates, sometimes referred to as wafers. Because the amortized cost of forming silicon-based solar cells to generate electricity is higher than the cost of generating electricity using traditional methods, there has been an effort to reduce the cost to form solar cells.
  • the conductive paths when formed by the screen printing process, may be discontinuous since the fingers formed using a metal paste do not always agglomerate into a continuous interconnecting line during the high temperature annealing process.
  • porosity present in the fingers formed during the agglomeration process results in greater resistive losses.
  • electrical shunts may be formed by diffusion of the metal (e.g., silver) from the contact into the p-type base region or on the surface of the substrate backside. Shunts on the substrate backside are caused by poor definition of backside contacts such as waviness, and/or metal residue.
  • the act of screen printing the metal paste on the substrate surface can cause physical damage to the substrate.
  • the screen printing processes typically require some amount of over-burden that leads to material that is wasted, or an amount that is in excess of what is required to metalize the substrate, thus needlessly increasing the cost of the solar cell.
  • silver-based paste is a relatively expensive material for forming conductive components of a solar cell.
  • a method, in one embodiment, of forming a solar cell device includes disposing a photoresist layer on a surface of a solar cell substrate. Exposing and developing the photoresist layer using a light source and a developing chemistry forms a desired pattern in the photoresist layer. Further, use of an etching chemistry exposes a silicon containing region of the substrate within the pattern. An electroless deposition process deposits a nickel containing layer on the silicon containing region while the photoresist layer with the desired pattern remains on the surface of the substrate. The method further includes depositing a fill layer on the nickel containing layer.
  • another method enables forming a solar cell device.
  • the method includes disposing a solar cell substrate on a carrier, applying a photoresist onto an antireflective coating of the substrate, patterning the photoresist to create channels in the photoresist, removing the antireflective coating within the channels, and depositing a nickel containing layer within the channels of the photoresist and onto the substrate where the antireflective coating is removed.
  • the photoresist may extend to a surface of the carrier surrounding the substrate to seal the substrate between the carrier and the photoresist.
  • Embodiments of the invention further provide a method of forming a solar cell device, comprising removing a portion of an ARC layer from a surface of a solar cell substrate, depositing a contact layer on the silicon containing region using an electroless deposition process, and connecting a bus wire to the contact layer.
  • Embodiments of the invention further provide a method of forming a solar cell device, comprising disposing a metal containing ink on a region of a solar cell substrate, heating the metal containing ink to one or more temperatures to cause the chemicals in the ink to remove a material from the surface of the solar cell substrate and to form a silicide with a material on the surface of the solar cell substrate, and connecting a bus wire to the formed silicide layer.
  • Embodiments of the invention further provide a method of forming a solar cell device, comprising disposing a doping material on a region of a solar cell substrate, heating the doping material to a desired temperature to cause a dopant in the doping material to react with the a material in the substrate surface, depositing a contact layer on the material in the reacted region using an electroless deposition process, and connecting a bus wire to the contact layer.
  • Embodiments of the invention further provide a method of forming a solar cell device on a solar cell substrate, comprising disposing a photoresist layer on a surface of a substrate and a surface of a substrate carrier to substantially enclose the substrate within a space formed between the resist layer and the substrate carrier, patterning the photoresist layer disposed on the surface of the substrate to expose one or more regions of the surface of the substrate, removing material from the one or more regions of the surface so that a silicon containing material is exposed, electrolessly depositing a contact layer on the exposed silicon containing material, wherein the substrate remains disposed within the space during the patterning, the removing material, and the electrolessly depositing processes, and depositing a fill layer on the contact layer.
  • Embodiments of the invention further provide a method of forming a solar cell device, comprising applying a composite assembly onto a surface of the solar cell substrate, wherein the composite assembly comprises a light sensitive material layer that is positioned over the surface of the substrate, patterning the light sensitive material layer to form channels in the light sensitive material to expose one or more regions of the surface, removing material from the one or more regions of the surface so that a silicon containing material is exposed, depositing a contact layer on the exposed silicon containing material to form an array of metal lines and two or more substantially transversely oriented buss bars on the front surface of a solar cell substrate, and cutting a plurality of buss wires 132 to one or more desired lengths and bonding each of the plurality of bus wires to portion of the deposited contact layer.
  • Embodiments of the invention further provide an assembly for forming a solar cell device, comprising a carrier having a surface, a composite assembly comprising a light sensitive material layer, and a solar cell substrate disposed between the surface of the carrier and the composite assembly, wherein the solar cell substrate is sealably enclosed between the carrier and the composite assembly.
  • FIG. 1A illustrates a cross-sectional side view of a solar cell prior to forming conductors in a pattern on a front side of the solar cell, according to embodiments of the invention.
  • FIG. 1B illustrates a cross-sectional side view of the solar cell shown in FIG. 1A after partial removal of an antireflective coating and forming of the conductors where the coating is removed, according to embodiments of the invention.
  • FIG. 1C illustrates an isometric view of the solar cell upon completion with a front side metallization interconnect pattern, according to embodiments of the invention.
  • FIGS. 1D-1E illustrate a protective support upon which a backside of the solar cell shown in FIG. 1A is disposed during manufacturing processes, according to embodiments of the invention.
  • FIGS. 2A-2I illustrate schematic cross-sectional views of a solar cell during different stages in a sequence for forming conductors on a face side of the solar cell, according to one embodiment of the invention.
  • FIGS. 3A and 3B illustrate schematic cross-sectional views of a solar cell during different stages of a process in which a resist is removed prior to an anneal and then further deposition of conductors on a face side of the solar cell, according to one embodiment of the invention.
  • FIGS. 4A and 4B illustrate schematic cross-sectional views of a solar cell during different stages of a process in which light is used in the sequence depicted by FIGS. 2A-2I to assist in deposition of the conductors, according to one embodiment of the invention.
  • FIG. 5 illustrates a flow chart of methods to create a solar cell with process sequences corresponding to the stages depicted in FIGS. 2A-4B , according to embodiments of the invention.
  • FIG. 6 illustrates a flow chart of methods to metalize a solar cell according to embodiments of the invention.
  • FIGS. 7A-7D illustrate schematic cross-sectional views of a solar cell during different stages in a sequence according to one embodiment of the invention.
  • FIGS. 8A-8D illustrate schematic cross-sectional views of a solar cell during different stages in a sequence according to one embodiment of the invention.
  • FIG. 9 illustrates a flow chart of methods to metalize a solar cell according to embodiments of the invention.
  • FIG. 10 is a graph illustrating the increase in efficiency of a solar cell versus the number of current carrying bus bars according to embodiments of the invention.
  • FIG. 11 illustrates a plan view of a metalized structure formed on the front side of a solar cell substrate according to embodiments of the invention.
  • Embodiments of the invention contemplate formation of a low cost solar cell using novel methods and apparatus to form a metal contact structure.
  • the methods include the use of a photoresist material that is used to define where the metal contact structure is to be located on a surface of a solar cell substrate.
  • the methods include the use of various etching and patterning processes that are used to define where the metal contact structure is to be located on a surface of a solar cell substrate.
  • the method generally uses a conductive contact layer that enables formation of a good electrical contact to the solar cell device.
  • the contact layer is a nickel, or silver, containing layer that is disposed onto exposed areas of the substrate surface prior to removal of a patterned photoresist material.
  • the contact layer may also be used as a seed layer that is used to form additional conducting and/or protective capping layers that will form part of the metal contact structure.
  • Various techniques may be used to form the metal contact structure.
  • Solar cell substrates that may benefit from the invention include flexible substrates that may have an active region that contains organic material, single crystal silicon, multi-crystalline silicon, polycrystalline silicon, germanium (Ge), gallium arsenide (GaAs), cadmium telluride (CdTe), cadmium sulfide (CdS), copper indium gallium selenide (CIGS), copper indium selenide (CuInSe 2 ), gallilium indium phosphide (GaInP 2 ), as well as heterojunction cells, such as GaInP/GaAs/Ge or ZnSe/GaAs/Ge substrates, that are used to convert sunlight to electrical power.
  • the flexible substrate may be between about 30 micrometers ( ⁇ m) and about 1 cm thick.
  • Silver (Ag) interconnecting lines formed from a silver paste represent one interconnecting method. While silver has a lower resistivity (e.g., 1.59 ⁇ 10 ⁇ 8 ohm-m) than other common metals such as copper (e.g., 1.67 ⁇ 10 31 8 ohm-m) and aluminum (e.g., 2.82 ⁇ 10 ⁇ 8 ohm-m), it costs orders of magnitude more than these other common metals. Therefore, one or more embodiments of the invention described herein are adapted to form a low cost and reliable interconnecting layer using an electrochemical plating process containing a common metal, such as copper.
  • a common metal such as copper
  • the electroplated portions of the interconnecting layer may contain a substantially pure metal or a metal alloy layer containing copper (Cu), silver (Ag), gold (Au), tin (Sn), cobalt (Co), rhenium (Rh), nickel (Ni), zinc (Zn), lead (Pb), and/or palladium (Pd).
  • the electroplated portion of the interconnect layer contains substantially pure copper or a copper alloy.
  • electroplating (ECP) process requires the step of cathodically biasing the one or more conductive elements that are to be plated upon relative to anode so that metal ions in an electrolyte, which is in contact with the conductive elements and anode, will deposit on the conductive elements to form a conductive layer.
  • FIGS. 1B and 1C schematically depict one embodiment of a silicon solar cell 100 fabricated on a substrate 110 from an intermediate state shown in FIG. 1A , as described further herein.
  • the substrate 110 includes a p-type base region 101 , an n-type emitter region 102 , and a p-n junction region 103 disposed therebetween.
  • An n-type region, or n-type semiconductor is formed by doping the semiconductor with certain types of elements (e.g., phosphorus (P), arsenic (As), or antimony (Sb)) in order to increase the number of negative charge carriers, i.e., electrons.
  • P phosphorus
  • As arsenic
  • Sb antimony
  • a p-type region is formed by the addition of trivalent atoms to the crystal lattice, resulting in a missing electron from one of the four covalent bonds normal for the silicon lattice.
  • the dopant atom can accept an electron from a neighboring atom's covalent bond to complete the fourth bond.
  • the dopant atom accepts an electron, causing the loss of half of one bond from the neighboring atom and resulting in the formation of a “hole.”
  • the solar cell 100 is generally configured as widely-spaced thin metal lines 109 A, or fingers, that supply current to larger bus bars 109 B transversely oriented to the fingers.
  • the back contact 106 is generally not constrained to be formed in multiple thin metal lines, since it does not prevent incident light from striking the solar cell 100 .
  • the solar cell 100 may be covered with a thin layer of dielectric material, such as silicon nitride (Si 3 N 4 ) or silicon nitride hydride (Si x N y :H), to act as an anti-reflection coating layer 111 , or ARC layer 111 , that minimizes light reflection from the top surface of the solar cell 100 .
  • the ARC layer 111 may be formed using a physical vapor deposition (PVD) process, a chemical vapor deposition process, or other similar technique.
  • PVD physical vapor deposition
  • An anneal step (>600° C.) may be used to further passivate the deposited ARC layer 111 .
  • the contact structure 108 makes contact with the substrate and is adapted to form an ohmic connection with doped region (e.g., n-type emitter region 102 ).
  • An ohmic contact is a region on a semiconductor device that has been prepared so that the current-voltage (I-V) curve of the device is linear and symmetric, i.e., there is no high resistance interface between the doped silicon region of the semiconductor device and the metal contact. Low-resistance, stable contacts ensure performance of the solar cell and reliability of the circuits formed in the solar cell fabrication process.
  • the back contact 106 completes the electrical circuit required for the solar cell 100 to produce a current by forming a conductive layer that is in ohmic contact with p-type base region 101 of the substrate.
  • FIGS. 1D and 1E show a protective support 122 upon which the backside 121 of the solar cell 100 is disposed during manufacturing processes described herein.
  • FIG. 1E represents a cross section taken across line E-E of FIG. 1D that shows a top view of the support 122 .
  • the protective support 122 may include a recess 130 , or well, that is about the same depth as a thickness of the solar cell 100 and just slightly larger in dimension than the solar cell 100 .
  • the recess 130 is sized so that it is only about 1 mm larger than the substrate 110 dimensions to register and actively retain the substrate during processing.
  • the support 122 may receive the solar cell 100 within the recess 130 when the solar cell 100 is in the intermediate state shown in FIG. 1A .
  • the support 122 includes multiple recesses (e.g., five in a row as shown in FIG. 1D ) into which the respective solar cells 100 are disposed to facilitate time efficient simultaneous processing of more than one solar cell and act as the carrier for multiple solar cell substrates through the subsequent wet processing steps.
  • the support 122 may provide structural rigidity that prevents breakage of the often fragile substrate 110 used to form the solar cell 100 .
  • the support 122 may be formed from a plastic (e.g., polypropylene), coated metal, glass, ceramic or other chemically compatible and structurally viable material. The support 122 thus allows the substrates 110 to be easily handled to allow the contact structure 108 to be easily formed.
  • the support 122 isolates the backside 121 from the various chemicals used in the wet processes described further herein.
  • a plastic material forms the support 122 and may include a complaint and/or sticky surface for temporary adherence to the back contact 106 .
  • the solar cell 100 may be disposed within the support 122 up until completion of the solar cell device or at least through an initial metallization steps used to form the contact structure 108 . Accordingly, detail 2 B in FIG. 1E corresponds to FIG. 2B for providing exemplary reference with respect to the following description.
  • FIGS. 2A-2I illustrate schematic cross-sectional views of a solar cell during different stages in a processing sequence used to form a conductive layer on a surface of the solar cell, such as the contact structure 108 shown in FIG. 1B .
  • FIG. 5 illustrates a process sequence 500 , or series of method steps, that are used to form the contact structure 108 on a solar cell. The method steps found in FIG. 5 correspond to the stages depicted in FIGS. 2A-4B , which are discussed below.
  • a composite resist 150 is positions over the ARC layer 111 .
  • the substrate 110 is positioned in the support 122 (not shown in FIG. 2A ) during step 502 .
  • the composite resist 150 includes a carrier layer 152 and a photoresist material 151 , which is a photosensitve material that generally changes one or more of properties when exposed to one or more forms of electromagnetic radiation.
  • the composite resist 150 includes a “negative” type photoresist material 151 that is bonded to a carrier layer 152 .
  • the carrier layer 152 is generally a polymeric type material that is used to support or retain the photoresist material 151 when the composite resist 150 is purchased, handled and/or formed in a roll or sheet fashion.
  • a suitable commercially available composite resist 150 is made by DuPont® and sold as Riston®.
  • the photoresist material 151 is about 40 microns ( ⁇ m) thick.
  • spin-on”, “spray-on” or “roll-on” photoresist materials can be used in one or more places within the process sequence discussed below without deviating from the basic scope of the invention.
  • the photoresist material 151 of the composite resist 150 illustrated in the figures is a “negative” type photoresist material
  • some embodiments may utilize a “positive” type of photoresist without varying from the basic scope of the invention.
  • Additional embodiments may include the use of a polymeric etch mask layer applied either by lamination, or one of the above alternate processes, and patterned by direct laser ablation to expose desired regions of the surface of the substrate. In such process flows the applied films (e.g., composite resist 150 ) may have the important function of sealing the edges and backside of the substrate being processed in the carrier, in addition to providing the template into which the front contact metal is formed.
  • a laser with sufficient energy and an appropriate wavelength e.g., 355 nm
  • an appropriate wavelength e.g., 355 nm
  • heat (“Q”) and pressure (“P”) are applied to the composite resist 150 by a pressure applying device, such as a thrust plate 153 (e.g., heated plate, heated roller), to form a bond between the photoresist material 151 of the composite resist 150 and the substrate surface 113 .
  • a pressure applying device such as a thrust plate 153 (e.g., heated plate, heated roller)
  • the photoresist material 151 is bonded to the substrate surface 113 and the support surface 122 A (see FIG. 1E ) to sealable enclose the substrate 110 , such as isolate and/or prevent one or more surfaces of the substrate 110 from being exposed to the external environment.
  • the composite resist 150 extends over an entire top of the substrate 110 and is larger than the recess 130 in the support 122 that is used to hold the substrate 110 .
  • the heat and pressure may bond the photoresist material 151 of the composite resist 150 to a surface of the substrate 110 (e.g., ARC layer 111 ) and a support surface 122 A ( FIG. 1E ) of the support 122 , thus enclosing the substrate 110 .
  • the amount of heat and pressure required to form a desirable bond between the various desirable surfaces will generally depend on the type of photoresist material, the nature of bonding surface, and the time and temperature used in the bonding process.
  • the bonding process is performed by applying adequate pressure to a roller that is set to a temperature of about 110° C. to cause the photoresist material 151 to bond to the support 122 and substrate surface 113 .
  • FIG. 2B illustrates the photoresist material 151 and carrier layer bonded to the ARC layer 111 .
  • a pattern mask 160 such as a metal mask (e.g., chrome on glass, silver on Mylar), is disposed on or over the photoresist material 151 and carrier layer 152 to protect selected portions of the photoresist material 151 from the optical radiation delivered during the subsequent part of the exposure step. It is generally desirable to leave the carrier layer 152 attached to the photoresist material 151 during the exposure step to prevent contact between the pattern mask 160 and the photoresist material 151 .
  • the photoresist material 151 is then exposed to desired types of electromagnetic radiation for a period of time (e.g., about 2-15 seconds), depicted by arrows “A” in FIG.
  • the amount of energy and the wavelength of the light used to expose the photoresist material 151 will vary depending on the type of photoresist material that is used.
  • the carrier layer 152 is separated from the photoresist material 151 , thus leaving the photoresist material 151 unprotected to allow the subsequent developing step (i.e., step 510 ) to be performed ( FIGS. 2D and 5 ).
  • the carrier layer 152 may be separated from the photoresist material 151 by use of heat or other conventional means. In some cases the carrier layer 152 is simply pealed away from the photoresist material 151 .
  • a desired pattern is formed in the photoresist material 151 on the surfaces of substrate 110 .
  • the desired pattern generally includes open regions, or channels 154 , that are formed in the photoresist material 151 .
  • the channels 154 are formed at locations where the contact structure 108 is to be deposited.
  • developing chemicals used to develop a Riston® type of the photoresist material 151 may include a bath of about 1% sodium carbonate (NaCO 3 ) or potassium carbonate (KCO 3 ) at about 30° C. for between about 30 and 120 seconds followed by a rinse in water. The bath used to develop photoresist material 151 will depend on the type of photoresist material used.
  • the ARC layer 111 is etched to expose desired regions of the substrate surface.
  • FIG. 2E illustrates the effect of the etching process that is used to remove portions of the ARC layer 111 from the surface of the substrate 110 where it is exposed or not covered by the photoresist material 151 . Removal of the portions of the ARC layer 111 can performed by using a buffered oxide etch (BOE) wet chemical process. In one embodiment, the BOE chemicals are heated to about 50° C. and the etching process is performed by exposing the desired substrate surfaces for about two minutes.
  • BOE buffered oxide etch
  • Patent Application Publication Numbers US2007/0099806 and US2007/0108404 which are herein incorporated by reference, describe exemplary BOE solutions and etching processes.
  • the BOE bath may also contain salts of metals, such as salts of nickel or palladium, which can deposit on the exposed silicon surfaces and promote the initiation of subsequent electroless deposition processes.
  • a separate palladium activation layer may be formed to prepare the surface of the n-type emitter region 102 for subsequent metallization steps described herein.
  • An example of an exemplary palladium activation process that can be adapted for use with the various embodiments described herein is further described in the commonly assigned U.S. patent application Ser. No. 10/970,839 [Docket # APPM 8879], filed Sep. 21, 2004, which is herein incorporated by reference.
  • the BOE chemistry may contain a small amount of a palladium salt to achieve the same purpose.
  • a conductive contact layer 104 is formed on the exposed surfaces of the substrate 110 .
  • FIG. 2F illustrates a contact layer 104 deposited on the n-type emitter region 102 within the channels 154 formed in the photoresist material 151 .
  • an electroless nickel deposition process is used to form the contact layer 104 that comprises a primarily pure nickel layer that is between about 10 and about 3500 angstroms ( ⁇ ) thick.
  • the electrolessly deposited nickel film may contain a high amount of phosphorus (e.g., about 5% P).
  • an electroless nickel deposition process is used to form the contact layer 104 that comprises a nickel phosphorous (NiP) layer that is between about 10 and about 3500 angstroms ( ⁇ ) thick.
  • a deposition solution that has a pH that is acidic, such as at about 4-6.5, to prevent removal and/or attack of the photoresist material 151 .
  • contents of a bath for the electroless nickel deposition process may include nickel sulfate (NiSO 4 ), ammonia fluoride (NH 4 F), hydrogen fluoride (HF), and hypophosphite (H 2 PO 2 ⁇ ).
  • the bath may be at 60° C.
  • the process of forming the contact layer 104 is completed by a nickel electroplating process that is performed directly on to the surface of the substrate 110 , such as the n-type emitter region 102 .
  • the contents of the electrolyte that can be used to perform the nickel plating process may include nickel sulfamate (NiSO 3 NH 2 ), nickel chloride (NiCl 2 ), and boric acid (H 3 BO 3 ) maintained at a bath temperature of about 60° C. and a pH of about 4.5. Current densities during processing may range from 0.1 to 4 A/dm 2 . While electroplated films will result in a more pure nickel deposit, as compared to films formed by use of an electroless deposition process, the adhesion of the electroplated film to the substrate surface may not be as good as an electrolessly deposited film.
  • a conducting layer 105 is deposited on the contact layer 104 to form the major electrically conducting part of the contact structure 108 .
  • the conducting layer is deposited so that is substantially fills the channels 154 formed in the photoresist material 151 .
  • the formed conducting layer 105 is between about 2000 and about 10,000 angstroms ( ⁇ ) thick and contains a metal, such as copper (Cu), silver (Ag), gold (Au), tin (Sn), cobalt (Co), rhenium (Rh), nickel (Ni), zinc (Zn), lead (Pb), and/or palladium (Pd).
  • the conducting layer 105 is formed by depositiing copper on the conducting layer 105 .
  • other metals such as silver or conventional solder materials, may replace or be used in addition to copper in the conducting layer 105 .
  • the process of forming the conductive layer 105 may occur by one or more various techniques such as electrochemical plating (ECP), electroless plating (e.g., copper deposition, silver deposition), or in the case of a solder alloy by filling the patterned photoresist layer with an appropriate solder paste and heating it to tis melting and reflow temperature.
  • ECP electrochemical plating
  • electroless plating e.g., copper deposition, silver deposition
  • solder alloy e.g., copper deposition, silver deposition
  • An example of an examplary electroplating process is further described in the commonly assigned U.S. patent application Ser. No.
  • a silver ink material is deposited into the channels 154 , the excess ink material is wiped from the photoresist material 151 , and then the ink ladened solar cell is heated to a desired temperature to remove the organic components from the ink, sinter the silver particles, and form an electrical connection with the contact layer 104 .
  • the conducting layer 105 is formed using a conventional silver paste material that is disposed on the surface of the substrate and then “squeegeed” so that the channels 154 are substantially filled with the conventional silver paste material.
  • the silver paste on the solar cell is then heated to a desired temperature to remove the organic components from the paste, sinter the silver particles, and form an electrical contact with the contact layer 104 .
  • the ink or the paste may be heated to about 300° C. to melt/consolidate the silver material, while the underlying layer of electroless nickel begins to form a silicide layer to improve electrical contact and adhesion.
  • a conventional wave soldering process is used to form the conducting layer 105 .
  • a tin/silver solder material e.g., of 98/2 Sn/Ag solder
  • a hot air knife type clean process is used to aid in the removal of excess solder material extending above the top of the channel 154 .
  • the conducting layer 105 is formed from a series of deposited metal layers formed using one or more metal deposition steps, such as ECP, electroless plating, soldering processes, or conventional processes (i.e., metal CVD processes).
  • the conducting layer 105 may include a layer of silver deposited by electroless or ECP procedures, and then a layer formed from a solder material, such as silver/zinc (AgZn), using a wave soldering process.
  • An electroless silver deposition process has some advantages over conventional electroless deposition processes since the bath can have an acidic pH and doesn't need an added coating to improve future electrical connections to the solar cell (e.g., soldering steps).
  • a rapid thermal processing step is performed on the substrate 110 after soldering, deposition of the silver paste, or other similar steps.
  • the rapid thermal processing step (e.g., at about 300° C.) can be used to melt/consolidate the solder and form nickle silicide (Ni x Si y ) at an interface between the contact layer 104 and the n-type emitter region 102 .
  • Exemplary ECP procedures include plating of copper, copper followed by tin, copper followed by silver, or silver.
  • the conducting layer 105 may include ECP deposited copper and a solder, such as tin/copper/silver (SnCuAg).
  • a forming gas anneal step is performed after stripping the photoresist material 151 may generate a nickel silicide.
  • the photoresist material 151 is removed from the surface of the substrate 110 leaving the contact layer 104 and conducting layer 105 on surface.
  • the photoresist material 151 which may be removed using a conventional photoresist stripping wet chemistries, such as Propylene Glycol Methyl Ether (PGME), Methyl Ethyl Ketone (MEK), Monoethanolamine (MEA), or NMP.
  • PGME Propylene Glycol Methyl Ether
  • MEK Methyl Ethyl Ketone
  • MEA Monoethanolamine
  • NMP Typically, the wet chemistries have a basic pH and are maintained at elevated temperatures to dissolve or strip away the photoresist material 151 .
  • a conventional ashing process is used to remove the photoresist material.
  • the conventional wet chemistry may also include tin and/or silver ions that are use to form an immersion coating 107 on the contact layer 104 and the conducting layer 105 during the photoresist removal process.
  • the a tin and/or a silver layer is formed to substantially cover the contact layer 104 and conducting layer 105 , as shown in FIG. 2I .
  • the coating 107 protects the contact layer 104 and the conducting layer 105 from oxidation and may be deposited by use of chemicals that can promote an autocatalytic reaction at the surface of the contact layer 104 and the conducting layer 105 .
  • the coating 107 protects the contact layer 104 and the conducting layer 105 from oxidation if desired and may be deposited by a soldering process.
  • the substrate 110 After stripping away the photoresist material 151 and rinsing the substrate 110 is removed from the support 122 and thus substantially completes the assembly of the contact structure 108 on the solar cell device.
  • the combined contact and conducting layers 104 , 105 and coating 107 form the contact structure 108 shown in FIG. 1B .
  • the aforementioned process includes a single photolithographic procedure that does not require expensive and time consuming alignment steps that are needed in conventional solar cell metallization processes. Further, the process sequence may occur entirely under wet conditions from one bath to the next, thus reducing the number of processing steps.
  • Another advantage of the process relates to the ability to carry and protect the often very thin and fragile solar substrate on only one support throughout the process without needing to transfer the substrate or apply pressure to the substrate except when laminating the substrate onto the support.
  • the use of the protective support 122 and photoresist material 151 further enables the isolation of the back contact 106 from the electrolyte used in the ECP process and thus allows for a rapid and uniform deposition process without attack of the back contact metal layer.
  • FIGS. 3A and 3B illustrate schematic cross-sectional views of a partially manufactured solar cell after performing steps 502 - 514 , and thus after the stage of contact structure 108 formation process illustrated in FIG. 2F as set forth already herein. Therefore, prior to depositing the conductive layer 105 (i.e., step 516 or step 519 ), the photoresist material 151 is stripped from the surface of the substrate (i.e., step 515 ). The process of removing the photoresist layer in step 515 is generally the same as discussed above in conjunction with step 518 and FIGS. 2H-2I .
  • the removal of the photoresist material 151 thus enables the temperature of the substrate 110 to be raised to a temperature that would cause damage to the photoresist material 151 and is sufficient to anneal the contact layer 104 or promote silicide formation between the contact layer 104 and the substrate surface.
  • the annealing process, or step 517 is performed at a suitable temperature (e.g., about 200-350° C.) and duration (e.g., about two minutes) to produce a low resistance metal silicide (e.g., the NiSi) at the contact layer/n-type emitter region interface and may enhance bonding and contact of the contact layer 104 with the n-type emitter region 102 .
  • the conductor layer 105 is deposited on the contact layer 104 after the performing step 515 .
  • the conductor layer 105 is deposited on the contact layer 104 after the performing steps 515 and 517 .
  • step 519 is the same or similar to the process step 516 discussed above.
  • copper, tin, or silver are deposited by use of an electrochemical plating process to form the conductor layer 105 on the contact layer 104 .
  • a solder cap similar to coating 107 shown in FIG. 2I , is formed on the conductor layer 105 by use of an electroplating process or electroless process to prevent subsequent oxidation or corrosion of the conductor layer 105 .
  • FIG. 4A illustrates a schematic cross-sectional view of a solar cell substrate 110 after steps 502 - 512 have been performed, and thus after the stage of contact structure 108 formation process illustrated in FIG. 2E as set forth already herein.
  • FIG. 4B which is the same as FIG. 2F , illustrates the state of that substrate after performing the galvanic deposition enhancement process shown in FIG. 4A , and thus allows steps 516 - 518 or steps 515 - 519 to then be performed on the substrate 110 .
  • a contact layer 104 is formed by exposing the surface of the solar cell to light to promote the deposition of metal ions contained in an electrolyte to be disposed on the substrate surface.
  • a puddle of the electrolyte is disposed on a surface of the solar substrate that is also being exposed to optical radiation.
  • the exposure of the solar cell to light will cause the n-type region of the solar cell to generate electrons that can be used to promote a reaction between the metal ions in the electrolyte and the solar cell surface to form the contact layer 104 on the surface of the substrate 110 .
  • addition of a lighting system 180 and galvanic coupling system 170 facilitate deposition of the contact layer 104 that may otherwise be deposited according to the foregoing procedures.
  • the lighting system 180 includes a light source 181 for illuminating the substrate 110 and thereby generating electrons in the n-type emitter region 102 to promote plating of the contact layer 104 .
  • a galvanic coupling system 170 is used to avoid or prevent galvanic attack of the back contact 106 layer during one or more of the steps discussed above. Galvanic attack of the back contact layer 106 will occur when the electrolyte disposed on the front surface substrate (e.g., n-type region) is also in contact with the back contact layer 106 .
  • the galvanic couple can cause corrosion of the backside contact 106 , which can be alleviated by enclosing the substrate between the composite resist 150 and the support 122 , as discussed in conjunction with FIGS. 1D and 1E above. If isolation of the back contact is not enough, the galvanic coupling system 170 can be used.
  • the galvanic coupling system 170 generally includes a potentiostat 171 and an anode 172 , which is placed in contact with the electrolyte so that the anode 172 will acts as a sacrificial anode due to the voltage supplied by the potentiostat 171 .
  • the potentiostat 171 is electrically connect to the back contact layer 106 by use of a connection pin 173 (e.g., conventional electrical contacting element (e.g., metal pins)) and to an anode 172 , which are both disposed within the recess 130 (FIG. 1 E), to prevent damage to the back contact 106 if electrolyte comes in contact with front surface of the substrate and the back contact 106 .
  • the voltage bias applied by the potentiostat will depend on the various types of metals that are in contact with the electrolyte.
  • FIGS. 7A-7D illustrate schematic cross-sectional views of a solar cell during different stages in a processing sequence used to form a conductive layer on a surface of the solar cell, such as the contact structure 108 shown in FIG. 1B .
  • FIG. 6 illustrates a process sequence 600 , or series of method steps, that are used to form the contact structure 108 on the solar cell. The method steps found in FIG. 6 correspond to the stages depicted in FIGS. 7A-7D , which are discussed herein.
  • a p-n junction of a solar cell device (e.g., reference numeral 103 ) is formed having an ARC layer 111 formed on a surface of the substrate (i.e., reference numeral 110 in FIG. 1A ) via conventional means.
  • the backside contact (e.g., reference numeral 106 in FIG. 1A ), as in any of the steps discussed above, need not be formed prior to metalizing a portion of the surface 702 of the substrate 110 ( FIG. 7A ).
  • the ARC layer 111 is etched to expose desired regions of the substrate surface, or surface(s) 701 , where the contact structure 108 is to be formed.
  • the ARC layer 111 is etched using a beam of energy, for example, optical radiation (e.g., laser beam) or an electron beam to ablate desired regions of the ARC layer 111 .
  • FIG. 7A illustrates a substrate that has a portion of the ARC layer 111 removed from the surface 702 of the substrate 110 .
  • a conductive contact layer 104 is formed on the exposed regions, or surface(s) 701 , of the substrate 110 .
  • FIG. 7B illustrates a contact layer 104 deposited on the n-type emitter region 102 .
  • an electroless nickel deposition process is used to form the contact layer 104 that comprises a primarily a pure nickel layer that is between about 10 and about 3500 angstroms ( ⁇ ) thick.
  • the deposited nickel film may contain a high amount of phosphorus (e.g., about 5% P).
  • contents of a bath for the electroless nickel deposition process may include nickel sulfate (NiSO 4 ), ammonia fluoride (NH 4 F), hydrogen fluoride (HF), and hypophosphite (H 2 PO 2 ⁇ ).
  • the bath may be at 60° C. and include about 15 grams per liter (g/L) of NiSO 4 , 25 g/L of NH4F, and 25 g/L monoammonium hypophosphate (NH 4 H 2 PO 2 ) and be exposed to the substrate surface for about 2 minutes.
  • An example of an exemplary preparation and electroless nickel deposition process is further described in the commonly assigned U.S.
  • the electroless nickel deposition process may be completed at a temperature between about 75-85° C. and use a solution containing about 25 grams of nickel acetate (Ni(OOCCH 3 ) 2 .4H 2 O), 50 grams of 42% hypophosphorous acid (H 3 PO 2 ), and enough ethylenediamine to achieve a pH of 6.0, which is added to a 6:1 BOE solution.
  • the nickel deposition rate that can be achieved is generally between 250-300 angstrom/minute.
  • a conducting layer 105 is optionally deposited on the contact layer 104 to form the major electrically conducting part of the contact structure 108 .
  • the formed conducting layer 105 is between about 2000 and about 50,000 angstroms ( ⁇ ) thick and contains a metal, such as copper (Cu), silver (Ag), gold (Au), tin (Sn), cobalt (Co), rhenium (Rh), nickel (Ni), zinc (Zn), lead (Pb), palladium (Pd), and/or aluminum (Al).
  • the conducting layer 105 is formed by depositing silver (Ag) on the contact layer 104 using an electroless silver deposition process that inherently selectively forms a metal layer on the contact layer 104 .
  • a bus wire 130 is attached to at least a portion of the contact structure 108 to allow portions of the solar cell device to be connected to other solar cells or other external devices.
  • the bus wire 130 is connected to the contact structure 108 using a soldering material 131 that may contain a solder material (e.g., Sn/Pb, Sn/Ag).
  • the buss wire 132 is a pre-formed wire material that is cut to a desirable length before it is bonded to the contact structure 108 .
  • the bus wire 130 is about 200 microns thick and contains a metal, such as copper (Cu), silver (Ag), gold (Au), tin (Sn), cobalt (Co), rhenium (Rh), nickel (Ni), zinc (Zn), lead (Pb), palladium (Pd), and/or aluminum (Al).
  • a metal such as copper (Cu), silver (Ag), gold (Au), tin (Sn), cobalt (Co), rhenium (Rh), nickel (Ni), zinc (Zn), lead (Pb), palladium (Pd), and/or aluminum (Al).
  • each of the buss wires 132 are formed from a wire that is about 30 gauge (AWG: ⁇ 0.254 mm) or smaller in size.
  • the bus wire is coated with a solder material, such as a Sn/Pb or Sn/Ag solder material. It should be noted that while FIG.
  • FIG. 7D illustrates the bus wire 130 attached to the optionally deposited conducting layer 105 this configuration is not intended to be limiting to the scope of the invention described herein, since the bus wire 130 could be directly attached to the contact layer 104 without deviating from the basic scope of the invention described herein.
  • FIGS. 8A-8D illustrate schematic cross-sectional views of a solar cell during different stages in a processing sequence used to form a conductive layer on a surface of the solar cell, such as the contact structure 108 shown in FIG. 1B .
  • FIG. 9 illustrates a process sequence 900 , or series of method steps, that are used to form the contact structure 108 on a solar cell. The method steps found in FIG. 9 correspond to the stages depicted in FIGS. 8A-8D , which are discussed herein.
  • step 902 a solar cell is formed having an arc layer 111 formed on a surface of the substrate 110 (See FIG. 1A ) via conventional means.
  • the backside contact e.g., reference numeral 106 in FIG. 1A
  • the backside contact need not be formed prior to metalizing a portion of the surface 802 of the substrate 110 ( FIG. 8A ).
  • a metal containing ink 801 material is selectively deposited on the ARC layer 111 by use of a conventional ink jet printing, rubber stamping or other similar process to form and define the regions where the contact structure 108 (i.e., fingers 109 A and bus bars 109 B) are to be formed.
  • metal containing ink 801 is a nickel containing ink that is formulated to etch the ARC layer 111 and metalize the underlying surface 803 of the substrate 110 .
  • the nickel containing ink contains: 10 grams of nickel acetate (Ni(OOCCH 3 ) 2 .4H 2 O), 10 grams of 42% hypophosphorous acid (H 3 PO 2 ), 10 grams of polyphosphoric acid (H 6 P 4 O 13 ), 3 grams of ammonium fluoride (NH 4 F) and 2 g of 500 MW Polyethylene glycol (PEG). In one embodiment, it may be desirable to add a desirable amount of methanol or ethanol to the nickel containing solution.
  • the substrate is heated to a temperature of between about 250-300° C. which causes the chemicals in the ink to etch the ARC layer 111 and metalize the underlying surface 803 of the substrate.
  • the process of heating a nickel containing metal containing ink 801 causes a silicon nitride (SiN) containing ARC layer 111 to be etched and a nickel silicide (Ni x Si y ) to form on the surface of upper surface of the substrate 110 , such as the n-type emitter region 102 .
  • FIG. 8B illustrates a contact layer 104 formed on the n-type emitter region 102 .
  • an electroless nickel deposition process is used to form the contact layer 104 that comprises a primarily nickel layer that is between about 10 and about 2000 angstroms ( ⁇ ) thick.
  • a conducting layer 105 is optionally deposited on the contact layer 104 to form the major electrically conducting part of the contact structure 108 .
  • the formed conducting layer 105 is between about 2000 and about 50,000 angstroms ( ⁇ ) thick and contains a metal, such as copper (Cu), silver (Ag), gold (Au), tin (Sn), cobalt (Co), rhenium (Rh), nickel (Ni), zinc (Zn), lead (Pb), palladium (Pd), and/or aluminum (Al).
  • the conducting layer 105 is formed by depositing silver (Ag) on the contact layer 104 using an electroless silver deposition process that inherently selectively forms a metal layer on the contact layer 104 .
  • a bus wire 130 is attached to at least a portion of the contact structure 108 to allow portions of the solar cell device to be connected to other solar cells or external devices.
  • the bus wire 130 is connected to the contact structure 108 using a soldering material 131 that may contain a solder material (e.g., Sn/Pb, Sn/Ag).
  • the bus wire 130 is between about 2 microns thick and contains a metal, such as copper (Cu), silver (Ag), gold (Au), tin (Sn), cobalt (Co), rhenium (Rh), nickel (Ni), zinc (Zn), lead (Pb), palladium (Pd), and/or aluminum (Al).
  • the bus wire is coated with a solder material, such as a Sn/Pb or Sn/Ag solder material.
  • steps 904 and 906 may be changed to provide an alternate technique that is used to form the contact structure 108 .
  • the alternate version of step 904 rather than selectively depositing the metal containing ink 801 on the surface of the ARC layer 111 the ink is spread or deposited across the surface 802 of the substrate 110 , or over desired regions of the substrate, by use of a simple spin-on, spray-on, dipping, or other similar technique.
  • a beam of energy such optical radiation (e.g., laser beam) or an electron beam, is delivered to the surface of the substrate to selectively heat regions of the substrate to causes the chemicals in the ink in these regions to etch the ARC layer 111 and metalize the underlying surface 803 of the substrate.
  • the delivery of a beam of energy causes the a nickel containing metal containing ink 801 in the heated regions to etch a silicon nitride (SiN) containing ARC layer 111 and form a nickel silicide (Ni x Si y ) on the surface of upper surface of the substrate 110 , such as the n-type emitter region 102 .
  • the unheated regions of the ink may then be rinsed from the surface of the substrate if desired.
  • the solar cell 100 has more than two of the major current carrying bus bars 109 B ( FIG. 11 ) that are transversely oriented relative to the fingers 109 A.
  • FIG. 10 is a graph illustrating the increase in efficiency of a solar cell versus the number of current carrying bus bars 109 B that are oriented and placed on the front surface of a solar cell substrate.
  • Line 1001 illustrates the effect of varying the number of 0.2 micron wide buss bars 109 B to an array of transversely oriented fingers that are 5 microns thick
  • line 1002 illustrates the effect of varying the number of 0.2 micron wide buss bars 109 B to an array of transversely oriented fingers that are 1 microns thick.
  • bus bars 109 B there are greater than 10 bus bars 109 B evenly transversely distributed relative to the fingers 109 A across the surface of the solar cell 100 . In another embodiment, there are between about 7 and about 15 bus bars 109 B that are evenly transversely distributed relative to the fingers 109 A across the surface of the solar cell 100 . In one case the 7 to about 15 bus bars are 200 microns wide and 200 microns thick.
  • each bus bar 109 B can be reduced to reduce the percentage of surface area covered by these metalized regions, but still have a desirable cross-section to adequately and efficiently deliver the current to the external devices connect to the solar cell.
  • the fingers 109 A are between about 0.50 microns ( ⁇ m) and about 50 ⁇ m in width and have a spacing of about 2 mm, while the bus bars 109 B are between about 1-5 microns ( ⁇ m) in width and have a spacing of about 1 cm.
  • the thickness of the fingers 109 A may be between about 1 to about 5 microns, and the thickness of the bus bars 109 B may be about 200 microns.
  • one or more bus wires 130 are connected to each of the bus bars 109 B that are spaced about 1 cm apart.
  • the buss wires 132 are 200 microns in width and the bus bars 109 B are between about 1-5 microns ( ⁇ m) in width.
  • a bus wire 130 is connected to each of the bus bars 109 B and a bus wire 130 is also connected to each of transversely oriented fingers 109 A to improve the series resistance of the circuit (e.g., top contact structure) formed on the front surface of a solar cell.
  • an etchant and/or dopant containing material e.g., a phosphorous containing material
  • a doping material is added to the metal containing ink solution so that an improved metal to silicon interface can be formed.
  • a doping material is spread or deposited across the face of the substrate, or over desired regions of the substrate, by use of a simple spin-on, spray-on, dip or other similar technique.
  • the doping material may comprise polyacrylic acid (CH 2 CHCOOH) x , hypophosphorous acid (H 3 PO 2 ), and a dye or pigment material.
  • a beam of energy such as optical radiation (e.g., laser beam) or an electron beam, is delivered to the surface of the substrate to selectively heat regions of the substrate to remove the ARC layer 111 from the surface of the substrate (e.g., similar to step 604 ), but also cause the chemicals in the doping material to react and dope the materials within the underlying surface 803 of the substrate.
  • optical radiation e.g., laser beam
  • electron beam is delivered to the surface of the substrate to selectively heat regions of the substrate to remove the ARC layer 111 from the surface of the substrate (e.g., similar to step 604 ), but also cause the chemicals in the doping material to react and dope the materials within the underlying surface 803 of the substrate.
  • a conductive contact layer 104 is formed on the exposed regions of the substrate.
  • an electroless nickel deposition process is used to form the contact layer 104 that comprises a primarily pure nickel layer that is between about 10 and about 3500 angstroms ( ⁇ ) thick over the doped regions.
  • the deposited film may contain a high amount of phosphorus (e.g., about 5% P).
  • contents of a bath for the electroless nickel deposition process may include nickel sulfate (NiSO 4 ), ammonia fluoride (NH 4 F), hydrogen fluoride (HF), and hypophosphite (H 2 PO 2 ⁇ ).
  • the bath may be at 60° C.
  • the electroless nickel deposition process may be completed at a temperature between about 75-85° C. and use a solution containing about 25 grams of nickel acetate (Ni(OOCCH 3 ) 2 .4H 2 O), 50 grams of 42% hypophosphorous acid (H 3 PO 2 ), and enough ethylenediamine to achieve a pH of 6.0, which is added to a 6:1 BOE solution.
  • the deposition rate that can be achieved is generally between 250-300angstrom/minute.
  • a conducting layer 105 is optionally deposited on the contact layer 104 to form the major electrically conducting part of the contact structure 108 .
  • the formed conducting layer 105 is between about 2000 and about 50,000 angstroms ( ⁇ ) thick and contains a metal, such as copper (Cu), silver (Ag), gold (Au), tin (Sn), cobalt (Co), rhenium (Rh), nickel (Ni), zinc (Zn), lead (Pb), palladium (Pd), and/or aluminum (Al).
  • a copper (Cu) containing conducting layer 105 is deposited on the contact layer 104 by use of an electrochemical plating process (e.g., copper deposition, silver deposition).
  • a bus wire 130 may be attached to at least a portion of the contact structure 108 to allow portions of the solar cell device to be connected to other solar cells or external devices.
  • the bus wire 130 is connected to the contact structure 108 using a soldering material 131 that may contain a solder material (e.g., Sn/Pb, Sn/Ag).
  • the bus wire 130 is about 200 microns thick and contains a metal, such as copper (Cu), silver (Ag), gold (Au), tin (Sn), cobalt (Co), rhenium (Rh), nickel (Ni), zinc (Zn), lead (Pb), palladium (Pd), and/or aluminum (Al).
  • the bus wire is coated with a solder material, such as a Sn/Pb or Sn/Ag solder material.

Abstract

Embodiments of the invention contemplate formation of a low cost solar cell using novel methods and apparatus to form a metal contact structure. The method generally uses a conductive contact layer that enables formation of a good electrical contact to the solar cell device. In one case, the contact layer is a nickel containing layer. Various deposition techniques may be used to form the metal contact structure.

Description

    CROSS-REFERENCE TO RELATED APPLICATIONS
  • This application claims the benefit of United States Provisional Patent Application Ser. No. 61/003,754 [Attorney Docket # APPM 12974L], filed Nov. 19, 2007, which is herein incorporated by reference.
  • BACKGROUND OF THE INVENTION
  • 1. Field of the Invention
  • Embodiments of the invention generally relate to the fabrication of photovoltaic cells.
  • 2. Description of the Related Art
  • Solar cells are photovoltaic devices that convert sunlight directly into electrical power. The most common solar cell material is silicon, which is in the form of single or multicrystalline substrates, sometimes referred to as wafers. Because the amortized cost of forming silicon-based solar cells to generate electricity is higher than the cost of generating electricity using traditional methods, there has been an effort to reduce the cost to form solar cells.
  • Various approaches enable fabricating current carrying metal lines, or conductors, of the solar cells. However, there are several issues with these prior manufacturing methods. For example, the conductors often suffer from defects or are made in complicated multistep processes that add to costs required to complete the solar cells. Traditionally, the current carrying metal lines, or conductors, in solar cell devices are fabricated using a screen printing process in which a silver-containing paste is deposited in a desired pattern on a substrate surface and then annealed. However, there are several issues with this manufacturing method. First, the conductive paths (e.g., “fingers”), when formed by the screen printing process, may be discontinuous since the fingers formed using a metal paste do not always agglomerate into a continuous interconnecting line during the high temperature annealing process. Second, porosity present in the fingers formed during the agglomeration process results in greater resistive losses. Third, electrical shunts may be formed by diffusion of the metal (e.g., silver) from the contact into the p-type base region or on the surface of the substrate backside. Shunts on the substrate backside are caused by poor definition of backside contacts such as waviness, and/or metal residue. Fourth, due to the relatively thin substrate thicknesses commonly used in solar cell applications, such as 200 micrometers and less, the act of screen printing the metal paste on the substrate surface can cause physical damage to the substrate. Fifth, the screen printing processes typically require some amount of over-burden that leads to material that is wasted, or an amount that is in excess of what is required to metalize the substrate, thus needlessly increasing the cost of the solar cell. Lastly, silver-based paste is a relatively expensive material for forming conductive components of a solar cell.
  • Therefore, there exists a need for improved methods and apparatus to form a conductive material on a surface of a substrate to form, for example, a solar cell.
  • SUMMARY OF THE INVENTION
  • A method, in one embodiment, of forming a solar cell device includes disposing a photoresist layer on a surface of a solar cell substrate. Exposing and developing the photoresist layer using a light source and a developing chemistry forms a desired pattern in the photoresist layer. Further, use of an etching chemistry exposes a silicon containing region of the substrate within the pattern. An electroless deposition process deposits a nickel containing layer on the silicon containing region while the photoresist layer with the desired pattern remains on the surface of the substrate. The method further includes depositing a fill layer on the nickel containing layer.
  • For one embodiment, another method enables forming a solar cell device. The method includes disposing a solar cell substrate on a carrier, applying a photoresist onto an antireflective coating of the substrate, patterning the photoresist to create channels in the photoresist, removing the antireflective coating within the channels, and depositing a nickel containing layer within the channels of the photoresist and onto the substrate where the antireflective coating is removed. The photoresist may extend to a surface of the carrier surrounding the substrate to seal the substrate between the carrier and the photoresist.
  • Embodiments of the invention further provide a method of forming a solar cell device, comprising removing a portion of an ARC layer from a surface of a solar cell substrate, depositing a contact layer on the silicon containing region using an electroless deposition process, and connecting a bus wire to the contact layer.
  • Embodiments of the invention further provide a method of forming a solar cell device, comprising disposing a metal containing ink on a region of a solar cell substrate, heating the metal containing ink to one or more temperatures to cause the chemicals in the ink to remove a material from the surface of the solar cell substrate and to form a silicide with a material on the surface of the solar cell substrate, and connecting a bus wire to the formed silicide layer.
  • Embodiments of the invention further provide a method of forming a solar cell device, comprising disposing a doping material on a region of a solar cell substrate, heating the doping material to a desired temperature to cause a dopant in the doping material to react with the a material in the substrate surface, depositing a contact layer on the material in the reacted region using an electroless deposition process, and connecting a bus wire to the contact layer.
  • Embodiments of the invention further provide a method of forming a solar cell device on a solar cell substrate, comprising disposing a photoresist layer on a surface of a substrate and a surface of a substrate carrier to substantially enclose the substrate within a space formed between the resist layer and the substrate carrier, patterning the photoresist layer disposed on the surface of the substrate to expose one or more regions of the surface of the substrate, removing material from the one or more regions of the surface so that a silicon containing material is exposed, electrolessly depositing a contact layer on the exposed silicon containing material, wherein the substrate remains disposed within the space during the patterning, the removing material, and the electrolessly depositing processes, and depositing a fill layer on the contact layer.
  • Embodiments of the invention further provide a method of forming a solar cell device, comprising applying a composite assembly onto a surface of the solar cell substrate, wherein the composite assembly comprises a light sensitive material layer that is positioned over the surface of the substrate, patterning the light sensitive material layer to form channels in the light sensitive material to expose one or more regions of the surface, removing material from the one or more regions of the surface so that a silicon containing material is exposed, depositing a contact layer on the exposed silicon containing material to form an array of metal lines and two or more substantially transversely oriented buss bars on the front surface of a solar cell substrate, and cutting a plurality of buss wires 132 to one or more desired lengths and bonding each of the plurality of bus wires to portion of the deposited contact layer.
  • Embodiments of the invention further provide an assembly for forming a solar cell device, comprising a carrier having a surface, a composite assembly comprising a light sensitive material layer, and a solar cell substrate disposed between the surface of the carrier and the composite assembly, wherein the solar cell substrate is sealably enclosed between the carrier and the composite assembly.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • So that the manner in which the above recited features of the present invention can be understood in detail, a more particular description of the invention, briefly summarized above, may be had by reference to embodiments, some of which are illustrated in the appended drawings. It is to be noted, however, that the appended drawings illustrate only typical embodiments of this invention and are therefore not to be considered limiting of its scope, for the invention may admit to other equally effective embodiments. The patent or application file contains at least one drawing executed in color. Copies of this patent or patent application publication with color drawing(s) will be provided by the Office upon request and payment of the necessary fee.
  • FIG. 1A illustrates a cross-sectional side view of a solar cell prior to forming conductors in a pattern on a front side of the solar cell, according to embodiments of the invention.
  • FIG. 1B illustrates a cross-sectional side view of the solar cell shown in FIG. 1A after partial removal of an antireflective coating and forming of the conductors where the coating is removed, according to embodiments of the invention.
  • FIG. 1C illustrates an isometric view of the solar cell upon completion with a front side metallization interconnect pattern, according to embodiments of the invention.
  • FIGS. 1D-1E illustrate a protective support upon which a backside of the solar cell shown in FIG. 1A is disposed during manufacturing processes, according to embodiments of the invention.
  • FIGS. 2A-2I illustrate schematic cross-sectional views of a solar cell during different stages in a sequence for forming conductors on a face side of the solar cell, according to one embodiment of the invention.
  • FIGS. 3A and 3B illustrate schematic cross-sectional views of a solar cell during different stages of a process in which a resist is removed prior to an anneal and then further deposition of conductors on a face side of the solar cell, according to one embodiment of the invention.
  • FIGS. 4A and 4B illustrate schematic cross-sectional views of a solar cell during different stages of a process in which light is used in the sequence depicted by FIGS. 2A-2I to assist in deposition of the conductors, according to one embodiment of the invention.
  • FIG. 5 illustrates a flow chart of methods to create a solar cell with process sequences corresponding to the stages depicted in FIGS. 2A-4B, according to embodiments of the invention.
  • FIG. 6 illustrates a flow chart of methods to metalize a solar cell according to embodiments of the invention.
  • FIGS. 7A-7D illustrate schematic cross-sectional views of a solar cell during different stages in a sequence according to one embodiment of the invention.
  • FIGS. 8A-8D illustrate schematic cross-sectional views of a solar cell during different stages in a sequence according to one embodiment of the invention.
  • FIG. 9 illustrates a flow chart of methods to metalize a solar cell according to embodiments of the invention.
  • FIG. 10 is a graph illustrating the increase in efficiency of a solar cell versus the number of current carrying bus bars according to embodiments of the invention.
  • FIG. 11 illustrates a plan view of a metalized structure formed on the front side of a solar cell substrate according to embodiments of the invention.
  • For clarity, identical reference numerals have been used, where applicable, to designate identical elements that are common between figures. It is contemplated that features of one embodiment may be incorporated in other embodiments without further recitation.
  • DETAILED DESCRIPTION
  • Embodiments of the invention contemplate formation of a low cost solar cell using novel methods and apparatus to form a metal contact structure. In one embodiment, the methods include the use of a photoresist material that is used to define where the metal contact structure is to be located on a surface of a solar cell substrate. In another embodiment, the methods include the use of various etching and patterning processes that are used to define where the metal contact structure is to be located on a surface of a solar cell substrate. The method generally uses a conductive contact layer that enables formation of a good electrical contact to the solar cell device. In one case, the contact layer is a nickel, or silver, containing layer that is disposed onto exposed areas of the substrate surface prior to removal of a patterned photoresist material. The contact layer may also be used as a seed layer that is used to form additional conducting and/or protective capping layers that will form part of the metal contact structure. Various techniques may be used to form the metal contact structure. Solar cell substrates that may benefit from the invention include flexible substrates that may have an active region that contains organic material, single crystal silicon, multi-crystalline silicon, polycrystalline silicon, germanium (Ge), gallium arsenide (GaAs), cadmium telluride (CdTe), cadmium sulfide (CdS), copper indium gallium selenide (CIGS), copper indium selenide (CuInSe2), gallilium indium phosphide (GaInP2), as well as heterojunction cells, such as GaInP/GaAs/Ge or ZnSe/GaAs/Ge substrates, that are used to convert sunlight to electrical power. For some embodiments, the flexible substrate may be between about 30 micrometers (μm) and about 1 cm thick.
  • Resistance of interconnects formed in a solar cell device affects the efficiency of the solar cell. Silver (Ag) interconnecting lines formed from a silver paste represent one interconnecting method. While silver has a lower resistivity (e.g., 1.59×10−8 ohm-m) than other common metals such as copper (e.g., 1.67×1031 8 ohm-m) and aluminum (e.g., 2.82×10−8 ohm-m), it costs orders of magnitude more than these other common metals. Therefore, one or more embodiments of the invention described herein are adapted to form a low cost and reliable interconnecting layer using an electrochemical plating process containing a common metal, such as copper. However, the electroplated portions of the interconnecting layer may contain a substantially pure metal or a metal alloy layer containing copper (Cu), silver (Ag), gold (Au), tin (Sn), cobalt (Co), rhenium (Rh), nickel (Ni), zinc (Zn), lead (Pb), and/or palladium (Pd). In one embodiment, the electroplated portion of the interconnect layer contains substantially pure copper or a copper alloy. In general, electroplating (ECP) process requires the step of cathodically biasing the one or more conductive elements that are to be plated upon relative to anode so that metal ions in an electrolyte, which is in contact with the conductive elements and anode, will deposit on the conductive elements to form a conductive layer.
  • FIGS. 1B and 1C schematically depict one embodiment of a silicon solar cell 100 fabricated on a substrate 110 from an intermediate state shown in FIG. 1A, as described further herein. The substrate 110 includes a p-type base region 101, an n-type emitter region 102, and a p-n junction region 103 disposed therebetween. An n-type region, or n-type semiconductor, is formed by doping the semiconductor with certain types of elements (e.g., phosphorus (P), arsenic (As), or antimony (Sb)) in order to increase the number of negative charge carriers, i.e., electrons. Similarly, a p-type region, or p-type semiconductor, is formed by the addition of trivalent atoms to the crystal lattice, resulting in a missing electron from one of the four covalent bonds normal for the silicon lattice. Thus, the dopant atom can accept an electron from a neighboring atom's covalent bond to complete the fourth bond. The dopant atom accepts an electron, causing the loss of half of one bond from the neighboring atom and resulting in the formation of a “hole.” The solar cell device configurations illustrated in FIGS. 1A-1C, and other below, are not intended to be limiting as to the scope of the invention since other substrate and solar device region configurations can be metallized using the methods and apparatuses described herein without deviating from the basic scope of the invention.
  • When sunlight falls on the solar cell 100, energy from the incident photons generates electron-hole pairs on both sides of the p-n junction region 103. Electrons diffuse across the p-n junction to a lower energy level and holes diffuse in the opposite direction, creating a negative charge on the emitter and a corresponding positive charge builds up in the base. When an electrical circuit is made between the emitter and the base and the p-n junction is exposed to certain wavelengths of light, a current will flow. The electrical current generated by the semiconductor when illuminated flows through contacts disposed on the frontside 120, i.e. the light-receiving side, and the backside 121 of the solar cell 100. The top contact structure 108, as shown in FIG. 1C, is generally configured as widely-spaced thin metal lines 109A, or fingers, that supply current to larger bus bars 109B transversely oriented to the fingers. The back contact 106 is generally not constrained to be formed in multiple thin metal lines, since it does not prevent incident light from striking the solar cell 100. The solar cell 100 may be covered with a thin layer of dielectric material, such as silicon nitride (Si3N4) or silicon nitride hydride (SixNy:H), to act as an anti-reflection coating layer 111, or ARC layer 111, that minimizes light reflection from the top surface of the solar cell 100. The ARC layer 111 may be formed using a physical vapor deposition (PVD) process, a chemical vapor deposition process, or other similar technique. An anneal step (>600° C.) may be used to further passivate the deposited ARC layer 111.
  • The contact structure 108 makes contact with the substrate and is adapted to form an ohmic connection with doped region (e.g., n-type emitter region 102). An ohmic contact is a region on a semiconductor device that has been prepared so that the current-voltage (I-V) curve of the device is linear and symmetric, i.e., there is no high resistance interface between the doped silicon region of the semiconductor device and the metal contact. Low-resistance, stable contacts ensure performance of the solar cell and reliability of the circuits formed in the solar cell fabrication process. The back contact 106 completes the electrical circuit required for the solar cell 100 to produce a current by forming a conductive layer that is in ohmic contact with p-type base region 101 of the substrate.
  • FIGS. 1D and 1E show a protective support 122 upon which the backside 121 of the solar cell 100 is disposed during manufacturing processes described herein. FIG. 1E represents a cross section taken across line E-E of FIG. 1D that shows a top view of the support 122. The protective support 122 may include a recess 130, or well, that is about the same depth as a thickness of the solar cell 100 and just slightly larger in dimension than the solar cell 100. In one aspect, the recess 130 is sized so that it is only about 1 mm larger than the substrate 110 dimensions to register and actively retain the substrate during processing. The support 122 may receive the solar cell 100 within the recess 130 when the solar cell 100 is in the intermediate state shown in FIG. 1A. For some embodiments, the support 122 includes multiple recesses (e.g., five in a row as shown in FIG. 1D) into which the respective solar cells 100 are disposed to facilitate time efficient simultaneous processing of more than one solar cell and act as the carrier for multiple solar cell substrates through the subsequent wet processing steps. The support 122 may provide structural rigidity that prevents breakage of the often fragile substrate 110 used to form the solar cell 100. The support 122 may be formed from a plastic (e.g., polypropylene), coated metal, glass, ceramic or other chemically compatible and structurally viable material. The support 122 thus allows the substrates 110 to be easily handled to allow the contact structure 108 to be easily formed. Further, the support 122 isolates the backside 121 from the various chemicals used in the wet processes described further herein. In some embodiments, a plastic material forms the support 122 and may include a complaint and/or sticky surface for temporary adherence to the back contact 106. While not shown in subsequent figures, the solar cell 100 may be disposed within the support 122 up until completion of the solar cell device or at least through an initial metallization steps used to form the contact structure 108. Accordingly, detail 2B in FIG. 1E corresponds to FIG. 2B for providing exemplary reference with respect to the following description.
  • FIGS. 2A-2I illustrate schematic cross-sectional views of a solar cell during different stages in a processing sequence used to form a conductive layer on a surface of the solar cell, such as the contact structure 108 shown in FIG. 1B. FIG. 5 illustrates a process sequence 500, or series of method steps, that are used to form the contact structure 108 on a solar cell. The method steps found in FIG. 5 correspond to the stages depicted in FIGS. 2A-4B, which are discussed below.
  • In step 502, as illustrated in FIG. 2A, a composite resist 150 is positions over the ARC layer 111. In one embodiment, the substrate 110 is positioned in the support 122 (not shown in FIG. 2A) during step 502. As shown in FIG. 2A, in one embodiment, the composite resist 150 includes a carrier layer 152 and a photoresist material 151, which is a photosensitve material that generally changes one or more of properties when exposed to one or more forms of electromagnetic radiation. In one embodiment, the composite resist 150 includes a “negative” type photoresist material 151 that is bonded to a carrier layer 152. The carrier layer 152 is generally a polymeric type material that is used to support or retain the photoresist material 151 when the composite resist 150 is purchased, handled and/or formed in a roll or sheet fashion. As an example of a suitable commercially available composite resist 150 is made by DuPont® and sold as Riston®. In one embodiment, the photoresist material 151 is about 40 microns (μm) thick. One skilled in the art would appreciate that the use of a two component composite resist 150 material is not intended to be limiting as to the scope of the invention, since the use of “spin-on”, “spray-on” or “roll-on” photoresist materials can be used in one or more places within the process sequence discussed below without deviating from the basic scope of the invention. Also, while the photoresist material 151 of the composite resist 150 illustrated in the figures is a “negative” type photoresist material, some embodiments may utilize a “positive” type of photoresist without varying from the basic scope of the invention. Additional embodiments may include the use of a polymeric etch mask layer applied either by lamination, or one of the above alternate processes, and patterned by direct laser ablation to expose desired regions of the surface of the substrate. In such process flows the applied films (e.g., composite resist 150) may have the important function of sealing the edges and backside of the substrate being processed in the carrier, in addition to providing the template into which the front contact metal is formed. In such flows, it is also possible to choose a laser with sufficient energy and an appropriate wavelength (e.g., 355 nm), such that both the polymeric film and the ARC layer 111 (e.g., SiN layer) are both ablated simultaneously, exposing the bare silicon surface on which a selective growth of a metal layer (e.g., nickel, silver) may be accomplished by use of an electroless deposition process.
  • Referring to FIG. 2A, in the next step of the processing sequence, or step 504, heat (“Q”) and pressure (“P”) are applied to the composite resist 150 by a pressure applying device, such as a thrust plate 153 (e.g., heated plate, heated roller), to form a bond between the photoresist material 151 of the composite resist 150 and the substrate surface 113. In one embodiment, the photoresist material 151 is bonded to the substrate surface 113 and the support surface 122A (see FIG. 1E) to sealable enclose the substrate 110, such as isolate and/or prevent one or more surfaces of the substrate 110 from being exposed to the external environment. In this configuration, the composite resist 150 extends over an entire top of the substrate 110 and is larger than the recess 130 in the support 122 that is used to hold the substrate 110. The heat and pressure may bond the photoresist material 151 of the composite resist 150 to a surface of the substrate 110 (e.g., ARC layer 111) and a support surface 122A (FIG. 1E) of the support 122, thus enclosing the substrate 110. The amount of heat and pressure required to form a desirable bond between the various desirable surfaces will generally depend on the type of photoresist material, the nature of bonding surface, and the time and temperature used in the bonding process. For example, the bonding process is performed by applying adequate pressure to a roller that is set to a temperature of about 110° C. to cause the photoresist material 151 to bond to the support 122 and substrate surface 113. FIG. 2B illustrates the photoresist material 151 and carrier layer bonded to the ARC layer 111.
  • Next, during the exposure step, or step 506, a pattern mask 160, such as a metal mask (e.g., chrome on glass, silver on Mylar), is disposed on or over the photoresist material 151 and carrier layer 152 to protect selected portions of the photoresist material 151 from the optical radiation delivered during the subsequent part of the exposure step. It is generally desirable to leave the carrier layer 152 attached to the photoresist material 151 during the exposure step to prevent contact between the pattern mask 160 and the photoresist material 151. The photoresist material 151 is then exposed to desired types of electromagnetic radiation for a period of time (e.g., about 2-15 seconds), depicted by arrows “A” in FIG. 2C, which then causes the photoresist material to change chemically so that a desired pattern can be formed in the photoresist material 151. The amount of energy and the wavelength of the light used to expose the photoresist material 151 will vary depending on the type of photoresist material that is used.
  • Next, during the carrier layer removal step, or step 508, the carrier layer 152 is separated from the photoresist material 151, thus leaving the photoresist material 151 unprotected to allow the subsequent developing step (i.e., step 510) to be performed (FIGS. 2D and 5). Generally, the carrier layer 152 may be separated from the photoresist material 151 by use of heat or other conventional means. In some cases the carrier layer 152 is simply pealed away from the photoresist material 151. In one embodiment, it is desirable to only remove portions of the carrier layer 152 from the photoresist material 151 to provide a mask or provide additional support to regions of photoresist material 151 during processing. In one example, it may be desirable to remove only a portion of the carrier layer 152 so that a region remains over the support surface 122A of the support 122 and an unused edge region of the substrate 110.
  • As shown in FIG. 2D, after performing step 510, or the developing and rinsing steps, a desired pattern is formed in the photoresist material 151 on the surfaces of substrate 110. The desired pattern generally includes open regions, or channels 154, that are formed in the photoresist material 151. The channels 154 are formed at locations where the contact structure 108 is to be deposited. In one example, developing chemicals used to develop a Riston® type of the photoresist material 151 may include a bath of about 1% sodium carbonate (NaCO3) or potassium carbonate (KCO3) at about 30° C. for between about 30 and 120 seconds followed by a rinse in water. The bath used to develop photoresist material 151 will depend on the type of photoresist material used.
  • In the next step, or step 512, the ARC layer 111 is etched to expose desired regions of the substrate surface. FIG. 2E illustrates the effect of the etching process that is used to remove portions of the ARC layer 111 from the surface of the substrate 110 where it is exposed or not covered by the photoresist material 151. Removal of the portions of the ARC layer 111 can performed by using a buffered oxide etch (BOE) wet chemical process. In one embodiment, the BOE chemicals are heated to about 50° C. and the etching process is performed by exposing the desired substrate surfaces for about two minutes. The U.S. Patent Application Publication Numbers US2007/0099806 and US2007/0108404, which are herein incorporated by reference, describe exemplary BOE solutions and etching processes. Further, the BOE bath may also contain salts of metals, such as salts of nickel or palladium, which can deposit on the exposed silicon surfaces and promote the initiation of subsequent electroless deposition processes.
  • In one embodiment, following the BOE etching process, a separate palladium activation layer may be formed to prepare the surface of the n-type emitter region 102 for subsequent metallization steps described herein. An example of an exemplary palladium activation process that can be adapted for use with the various embodiments described herein is further described in the commonly assigned U.S. patent application Ser. No. 10/970,839 [Docket # APPM 8879], filed Sep. 21, 2004, which is herein incorporated by reference. Alternately, as indicated above, the BOE chemistry may contain a small amount of a palladium salt to achieve the same purpose.
  • In the contact layer formation step, or step 514, a conductive contact layer 104 is formed on the exposed surfaces of the substrate 110. FIG. 2F illustrates a contact layer 104 deposited on the n-type emitter region 102 within the channels 154 formed in the photoresist material 151. In one embodiment, an electroless nickel deposition process is used to form the contact layer 104 that comprises a primarily pure nickel layer that is between about 10 and about 3500 angstroms (Å) thick. In some cases, the electrolessly deposited nickel film may contain a high amount of phosphorus (e.g., about 5% P). In one embodiment, an electroless nickel deposition process is used to form the contact layer 104 that comprises a nickel phosphorous (NiP) layer that is between about 10 and about 3500 angstroms (Å) thick. In one aspect, it is desirable to use a deposition solution that has a pH that is acidic, such as at about 4-6.5, to prevent removal and/or attack of the photoresist material 151. Further, contents of a bath for the electroless nickel deposition process may include nickel sulfate (NiSO4), ammonia fluoride (NH4F), hydrogen fluoride (HF), and hypophosphite (H2PO2 ). For example, the bath may be at 60° C. and include about 15 grams per liter (g/L) of NiSO4, 25 g/L of NH4F, and 25 g/L monoammonium hypophosphate (NH4H2PO2) and be exposed to the substrate surface for about 2 minutes. An example of an exemplary preparation and electroless nickel deposition process is further described in the commonly assigned U.S. patent application Ser. No. 11/553,878 [Docket # APPM 10659.P1], filed Sep. 27, 2006, and the commonly assigned U.S. patent application Ser. No. 11/385,041 [Docket # APPM 10659], filed Mar. 20, 2006, which are both herein incorporated by reference.
  • In an alternate embodiment, the process of forming the contact layer 104 is completed by a nickel electroplating process that is performed directly on to the surface of the substrate 110, such as the n-type emitter region 102. The contents of the electrolyte that can be used to perform the nickel plating process may include nickel sulfamate (NiSO3NH2), nickel chloride (NiCl2), and boric acid (H3BO3) maintained at a bath temperature of about 60° C. and a pH of about 4.5. Current densities during processing may range from 0.1 to 4 A/dm2. While electroplated films will result in a more pure nickel deposit, as compared to films formed by use of an electroless deposition process, the adhesion of the electroplated film to the substrate surface may not be as good as an electrolessly deposited film.
  • In step 516, as illustrated in FIG. 2G, a conducting layer 105 is deposited on the contact layer 104 to form the major electrically conducting part of the contact structure 108. In one aspect, the conducting layer is deposited so that is substantially fills the channels 154 formed in the photoresist material 151. In one embodiment, the formed conducting layer 105 is between about 2000 and about 10,000 angstroms (Å) thick and contains a metal, such as copper (Cu), silver (Ag), gold (Au), tin (Sn), cobalt (Co), rhenium (Rh), nickel (Ni), zinc (Zn), lead (Pb), and/or palladium (Pd). In one embodiment, the conducting layer 105 is formed by depositiing copper on the conducting layer 105. As previously mentioned, other metals, such as silver or conventional solder materials, may replace or be used in addition to copper in the conducting layer 105. The process of forming the conductive layer 105 may occur by one or more various techniques such as electrochemical plating (ECP), electroless plating (e.g., copper deposition, silver deposition), or in the case of a solder alloy by filling the patterned photoresist layer with an appropriate solder paste and heating it to tis melting and reflow temperature. An example of an examplary electroplating process is further described in the commonly assigned U.S. patent application Ser. No. 11/552,497 [Docket # APPM 11227], filed Sep. 24, 2006, and the commonly assigned U.S. patent application Ser. No. 11/566,205 [Docket # APPM 11230], filed Dec. 1, 2006, which are both herein incorporated by reference. In general, it is desirable to make electrical contact during the electrochemical plating process to regions of the bus bars 109B (FIG. 1B) near the edge of the substrate 110, since they are generally sized to carry current and thus allow uniform deposition of conducting layer 105 over the widely-spaced thin metal lines 109A and the larger bus bars 109B. The use of the protective support 122 and photoresist material 151 further enables the isolation of the back contact 106 from the electrolyte used in the ECP process and thus allows for a rapid and uniform deposition process without attack of the back contact 106 metal layer.
  • In one embodiment of step 516, a silver ink material is deposited into the channels 154, the excess ink material is wiped from the photoresist material 151, and then the ink ladened solar cell is heated to a desired temperature to remove the organic components from the ink, sinter the silver particles, and form an electrical connection with the contact layer 104. In another embodiment, the conducting layer 105 is formed using a conventional silver paste material that is disposed on the surface of the substrate and then “squeegeed” so that the channels 154 are substantially filled with the conventional silver paste material. The silver paste on the solar cell is then heated to a desired temperature to remove the organic components from the paste, sinter the silver particles, and form an electrical contact with the contact layer 104. In either case the ink or the paste may be heated to about 300° C. to melt/consolidate the silver material, while the underlying layer of electroless nickel begins to form a silicide layer to improve electrical contact and adhesion.
  • In another embodiment of step 516, a conventional wave soldering process is used to form the conducting layer 105. In one embodiment, a tin/silver solder material (e.g., of 98/2 Sn/Ag solder) is used to form the conducting layer 105. In one aspect, after performing the wave soldering process a hot air knife type clean process is used to aid in the removal of excess solder material extending above the top of the channel 154.
  • In one embodiment, the conducting layer 105 is formed from a series of deposited metal layers formed using one or more metal deposition steps, such as ECP, electroless plating, soldering processes, or conventional processes (i.e., metal CVD processes). In one embodiment, the conducting layer 105 may include a layer of silver deposited by electroless or ECP procedures, and then a layer formed from a solder material, such as silver/zinc (AgZn), using a wave soldering process. An electroless silver deposition process has some advantages over conventional electroless deposition processes since the bath can have an acidic pH and doesn't need an added coating to improve future electrical connections to the solar cell (e.g., soldering steps).
  • In one embodiment of the process sequence 500, a rapid thermal processing step, or step 517, is performed on the substrate 110 after soldering, deposition of the silver paste, or other similar steps. The rapid thermal processing step (e.g., at about 300° C.) can be used to melt/consolidate the solder and form nickle silicide (NixSiy) at an interface between the contact layer 104 and the n-type emitter region 102. Exemplary ECP procedures include plating of copper, copper followed by tin, copper followed by silver, or silver. The conducting layer 105 may include ECP deposited copper and a solder, such as tin/copper/silver (SnCuAg). In one embodiment of the process sequence 500, a forming gas anneal step is performed after stripping the photoresist material 151 may generate a nickel silicide.
  • In step 518, as illustrated in FIG. 2H, the photoresist material 151 is removed from the surface of the substrate 110 leaving the contact layer 104 and conducting layer 105 on surface. The photoresist material 151, which may be removed using a conventional photoresist stripping wet chemistries, such as Propylene Glycol Methyl Ether (PGME), Methyl Ethyl Ketone (MEK), Monoethanolamine (MEA), or NMP. Typically, the wet chemistries have a basic pH and are maintained at elevated temperatures to dissolve or strip away the photoresist material 151. In one embodiment, a conventional ashing process is used to remove the photoresist material.
  • In one embodiment of step 518, the conventional wet chemistry may also include tin and/or silver ions that are use to form an immersion coating 107 on the contact layer 104 and the conducting layer 105 during the photoresist removal process. In this case, the a tin and/or a silver layer is formed to substantially cover the contact layer 104 and conducting layer 105, as shown in FIG. 2I. In some embodiments, the coating 107 protects the contact layer 104 and the conducting layer 105 from oxidation and may be deposited by use of chemicals that can promote an autocatalytic reaction at the surface of the contact layer 104 and the conducting layer 105. In one embodiment, the coating 107 protects the contact layer 104 and the conducting layer 105 from oxidation if desired and may be deposited by a soldering process.
  • After stripping away the photoresist material 151 and rinsing the substrate 110 is removed from the support 122 and thus substantially completes the assembly of the contact structure 108 on the solar cell device. The combined contact and conducting layers 104, 105 and coating 107 form the contact structure 108 shown in FIG. 1B.
  • The aforementioned process includes a single photolithographic procedure that does not require expensive and time consuming alignment steps that are needed in conventional solar cell metallization processes. Further, the process sequence may occur entirely under wet conditions from one bath to the next, thus reducing the number of processing steps. Another advantage of the process relates to the ability to carry and protect the often very thin and fragile solar substrate on only one support throughout the process without needing to transfer the substrate or apply pressure to the substrate except when laminating the substrate onto the support. The use of the protective support 122 and photoresist material 151 further enables the isolation of the back contact 106 from the electrolyte used in the ECP process and thus allows for a rapid and uniform deposition process without attack of the back contact metal layer.
  • FIGS. 3A and 3B illustrate schematic cross-sectional views of a partially manufactured solar cell after performing steps 502-514, and thus after the stage of contact structure 108 formation process illustrated in FIG. 2F as set forth already herein. Therefore, prior to depositing the conductive layer 105 (i.e., step 516 or step 519), the photoresist material 151 is stripped from the surface of the substrate (i.e., step 515). The process of removing the photoresist layer in step 515 is generally the same as discussed above in conjunction with step 518 and FIGS. 2H-2I. The removal of the photoresist material 151 thus enables the temperature of the substrate 110 to be raised to a temperature that would cause damage to the photoresist material 151 and is sufficient to anneal the contact layer 104 or promote silicide formation between the contact layer 104 and the substrate surface. The annealing process, or step 517, is performed at a suitable temperature (e.g., about 200-350° C.) and duration (e.g., about two minutes) to produce a low resistance metal silicide (e.g., the NiSi) at the contact layer/n-type emitter region interface and may enhance bonding and contact of the contact layer 104 with the n-type emitter region 102.
  • In the next step, as shown in FIG. 3B, the conductor layer 105 is deposited on the contact layer 104 after the performing step 515. In one embodiment, the conductor layer 105 is deposited on the contact layer 104 after the performing steps 515 and 517. In general, step 519 is the same or similar to the process step 516 discussed above. In some embodiments, copper, tin, or silver are deposited by use of an electrochemical plating process to form the conductor layer 105 on the contact layer 104. Also, in one embodiment, a solder cap, similar to coating 107 shown in FIG. 2I, is formed on the conductor layer 105 by use of an electroplating process or electroless process to prevent subsequent oxidation or corrosion of the conductor layer 105.
  • FIG. 4A illustrates a schematic cross-sectional view of a solar cell substrate 110 after steps 502-512 have been performed, and thus after the stage of contact structure 108 formation process illustrated in FIG. 2E as set forth already herein. FIG. 4B, which is the same as FIG. 2F, illustrates the state of that substrate after performing the galvanic deposition enhancement process shown in FIG. 4A, and thus allows steps 516-518 or steps 515-519 to then be performed on the substrate 110. During the galvanic deposition enhancement process, illustrated in FIG. 4A, a contact layer 104 is formed by exposing the surface of the solar cell to light to promote the deposition of metal ions contained in an electrolyte to be disposed on the substrate surface. In one embodiment, a puddle of the electrolyte is disposed on a surface of the solar substrate that is also being exposed to optical radiation. The exposure of the solar cell to light will cause the n-type region of the solar cell to generate electrons that can be used to promote a reaction between the metal ions in the electrolyte and the solar cell surface to form the contact layer 104 on the surface of the substrate 110. For some embodiments, addition of a lighting system 180 and galvanic coupling system 170 facilitate deposition of the contact layer 104 that may otherwise be deposited according to the foregoing procedures. The lighting system 180 includes a light source 181 for illuminating the substrate 110 and thereby generating electrons in the n-type emitter region 102 to promote plating of the contact layer 104.
  • In one embodiment, a galvanic coupling system 170 is used to avoid or prevent galvanic attack of the back contact 106 layer during one or more of the steps discussed above. Galvanic attack of the back contact layer 106 will occur when the electrolyte disposed on the front surface substrate (e.g., n-type region) is also in contact with the back contact layer 106. The galvanic couple can cause corrosion of the backside contact 106, which can be alleviated by enclosing the substrate between the composite resist 150 and the support 122, as discussed in conjunction with FIGS. 1D and 1E above. If isolation of the back contact is not enough, the galvanic coupling system 170 can be used. The galvanic coupling system 170 generally includes a potentiostat 171 and an anode 172, which is placed in contact with the electrolyte so that the anode 172 will acts as a sacrificial anode due to the voltage supplied by the potentiostat 171. In one embodiment, the potentiostat 171 is electrically connect to the back contact layer 106 by use of a connection pin 173 (e.g., conventional electrical contacting element (e.g., metal pins)) and to an anode 172, which are both disposed within the recess 130 (FIG. 1E), to prevent damage to the back contact 106 if electrolyte comes in contact with front surface of the substrate and the back contact 106. The voltage bias applied by the potentiostat will depend on the various types of metals that are in contact with the electrolyte.
  • Alternate Metallization Methods Selective Etching Method
  • FIGS. 7A-7D illustrate schematic cross-sectional views of a solar cell during different stages in a processing sequence used to form a conductive layer on a surface of the solar cell, such as the contact structure 108 shown in FIG. 1B. FIG. 6 illustrates a process sequence 600, or series of method steps, that are used to form the contact structure 108 on the solar cell. The method steps found in FIG. 6 correspond to the stages depicted in FIGS. 7A-7D, which are discussed herein.
  • In step 602, as discussed above, a p-n junction of a solar cell device (e.g., reference numeral 103) is formed having an ARC layer 111 formed on a surface of the substrate (i.e., reference numeral 110 in FIG. 1A) via conventional means. It should be noted that the backside contact (e.g., reference numeral 106 in FIG. 1A), as in any of the steps discussed above, need not be formed prior to metalizing a portion of the surface 702 of the substrate 110 (FIG. 7A).
  • In the next step, or step 604, the ARC layer 111 is etched to expose desired regions of the substrate surface, or surface(s) 701, where the contact structure 108 is to be formed. In one embodiment, the ARC layer 111 is etched using a beam of energy, for example, optical radiation (e.g., laser beam) or an electron beam to ablate desired regions of the ARC layer 111. FIG. 7A illustrates a substrate that has a portion of the ARC layer 111 removed from the surface 702 of the substrate 110. Optionally, it may be desirable to clean the surface 702 of the substrate 110 using a wet cleaning process.
  • In the contact layer formation step, or step 606, a conductive contact layer 104 is formed on the exposed regions, or surface(s) 701, of the substrate 110. FIG. 7B illustrates a contact layer 104 deposited on the n-type emitter region 102. In one embodiment, an electroless nickel deposition process is used to form the contact layer 104 that comprises a primarily a pure nickel layer that is between about 10 and about 3500 angstroms (Å) thick. In some cases, the deposited nickel film may contain a high amount of phosphorus (e.g., about 5% P). Further, contents of a bath for the electroless nickel deposition process may include nickel sulfate (NiSO4), ammonia fluoride (NH4F), hydrogen fluoride (HF), and hypophosphite (H2PO2 ). For example, the bath may be at 60° C. and include about 15 grams per liter (g/L) of NiSO4, 25 g/L of NH4F, and 25 g/L monoammonium hypophosphate (NH4H2PO2) and be exposed to the substrate surface for about 2 minutes. An example of an exemplary preparation and electroless nickel deposition process is further described in the commonly assigned U.S. patent application Ser. No. 11/553,878 [Docket # APPM 10659.P1], filed Sep. 27, 2006, and the commonly assigned U.S. patent application Ser. No. 11/385,041 [Docket # APPM 10659], filed Mar. 20, 2006, which are both herein incorporated by reference. In another embodiment, the electroless nickel deposition process may be completed at a temperature between about 75-85° C. and use a solution containing about 25 grams of nickel acetate (Ni(OOCCH3)2.4H2O), 50 grams of 42% hypophosphorous acid (H3PO2), and enough ethylenediamine to achieve a pH of 6.0, which is added to a 6:1 BOE solution. The nickel deposition rate that can be achieved is generally between 250-300 angstrom/minute. The U.S. Patent Application Publication Numbers US2007/0099806 and US2007/0108404, which are herein incorporated by reference, describe exemplary BOE solutions and etching processes.
  • In step 607, as illustrated in FIG. 7C, a conducting layer 105 is optionally deposited on the contact layer 104 to form the major electrically conducting part of the contact structure 108. In one embodiment, the formed conducting layer 105 is between about 2000 and about 50,000 angstroms (Å) thick and contains a metal, such as copper (Cu), silver (Ag), gold (Au), tin (Sn), cobalt (Co), rhenium (Rh), nickel (Ni), zinc (Zn), lead (Pb), palladium (Pd), and/or aluminum (Al). In one embodiment, the conducting layer 105 is formed by depositing silver (Ag) on the contact layer 104 using an electroless silver deposition process that inherently selectively forms a metal layer on the contact layer 104.
  • In step 608, as illustrated in FIG. 7D, a bus wire 130 is attached to at least a portion of the contact structure 108 to allow portions of the solar cell device to be connected to other solar cells or other external devices. In general, the bus wire 130 is connected to the contact structure 108 using a soldering material 131 that may contain a solder material (e.g., Sn/Pb, Sn/Ag). In one embodiment, the buss wire 132 is a pre-formed wire material that is cut to a desirable length before it is bonded to the contact structure 108. In one embodiment, the bus wire 130 is about 200 microns thick and contains a metal, such as copper (Cu), silver (Ag), gold (Au), tin (Sn), cobalt (Co), rhenium (Rh), nickel (Ni), zinc (Zn), lead (Pb), palladium (Pd), and/or aluminum (Al). In one embodiment, each of the buss wires 132 are formed from a wire that is about 30 gauge (AWG: ˜0.254 mm) or smaller in size. In one embodiment, the bus wire is coated with a solder material, such as a Sn/Pb or Sn/Ag solder material. It should be noted that while FIG. 7D illustrates the bus wire 130 attached to the optionally deposited conducting layer 105 this configuration is not intended to be limiting to the scope of the invention described herein, since the bus wire 130 could be directly attached to the contact layer 104 without deviating from the basic scope of the invention described herein.
  • Ink Deposition Process
  • FIGS. 8A-8D illustrate schematic cross-sectional views of a solar cell during different stages in a processing sequence used to form a conductive layer on a surface of the solar cell, such as the contact structure 108 shown in FIG. 1B. FIG. 9 illustrates a process sequence 900, or series of method steps, that are used to form the contact structure 108 on a solar cell. The method steps found in FIG. 9 correspond to the stages depicted in FIGS. 8A-8D, which are discussed herein.
  • In step 902, as discussed above a solar cell is formed having an arc layer 111 formed on a surface of the substrate 110 (See FIG. 1A) via conventional means. It should be noted that the backside contact (e.g., reference numeral 106 in FIG. 1A), as in any of the steps discussed above, need not be formed prior to metalizing a portion of the surface 802 of the substrate 110 (FIG. 8A).
  • In the next step, or step 904, a metal containing ink 801 material is selectively deposited on the ARC layer 111 by use of a conventional ink jet printing, rubber stamping or other similar process to form and define the regions where the contact structure 108 (i.e., fingers 109A and bus bars 109B) are to be formed. In one embodiment, metal containing ink 801 is a nickel containing ink that is formulated to etch the ARC layer 111 and metalize the underlying surface 803 of the substrate 110. In one embodiment, the nickel containing ink contains: 10 grams of nickel acetate (Ni(OOCCH3)2.4H2O), 10 grams of 42% hypophosphorous acid (H3PO2), 10 grams of polyphosphoric acid (H6P4O13), 3 grams of ammonium fluoride (NH4F) and 2 g of 500 MW Polyethylene glycol (PEG). In one embodiment, it may be desirable to add a desirable amount of methanol or ethanol to the nickel containing solution.
  • In the contact layer formation step, or step 906, the substrate is heated to a temperature of between about 250-300° C. which causes the chemicals in the ink to etch the ARC layer 111 and metalize the underlying surface 803 of the substrate. In one embodiment, the process of heating a nickel containing metal containing ink 801 causes a silicon nitride (SiN) containing ARC layer 111 to be etched and a nickel silicide (NixSiy) to form on the surface of upper surface of the substrate 110, such as the n-type emitter region 102. FIG. 8B illustrates a contact layer 104 formed on the n-type emitter region 102. In one embodiment, an electroless nickel deposition process is used to form the contact layer 104 that comprises a primarily nickel layer that is between about 10 and about 2000 angstroms (Å) thick.
  • In step 907, as illustrated in FIG. 8C, a conducting layer 105 is optionally deposited on the contact layer 104 to form the major electrically conducting part of the contact structure 108. In one embodiment, the formed conducting layer 105 is between about 2000 and about 50,000 angstroms (Å) thick and contains a metal, such as copper (Cu), silver (Ag), gold (Au), tin (Sn), cobalt (Co), rhenium (Rh), nickel (Ni), zinc (Zn), lead (Pb), palladium (Pd), and/or aluminum (Al). In one embodiment, the conducting layer 105 is formed by depositing silver (Ag) on the contact layer 104 using an electroless silver deposition process that inherently selectively forms a metal layer on the contact layer 104.
  • In step 908, as illustrated in FIG. 8D, a bus wire 130 is attached to at least a portion of the contact structure 108 to allow portions of the solar cell device to be connected to other solar cells or external devices. In general, the bus wire 130 is connected to the contact structure 108 using a soldering material 131 that may contain a solder material (e.g., Sn/Pb, Sn/Ag). In one embodiment, the bus wire 130 is between about 2 microns thick and contains a metal, such as copper (Cu), silver (Ag), gold (Au), tin (Sn), cobalt (Co), rhenium (Rh), nickel (Ni), zinc (Zn), lead (Pb), palladium (Pd), and/or aluminum (Al). In one embodiment, the bus wire is coated with a solder material, such as a Sn/Pb or Sn/Ag solder material.
  • In one embodiment, steps 904 and 906 may be changed to provide an alternate technique that is used to form the contact structure 108. In the alternate version of step 904, rather than selectively depositing the metal containing ink 801 on the surface of the ARC layer 111 the ink is spread or deposited across the surface 802 of the substrate 110, or over desired regions of the substrate, by use of a simple spin-on, spray-on, dipping, or other similar technique. In the alternate version of step 906, a beam of energy, such optical radiation (e.g., laser beam) or an electron beam, is delivered to the surface of the substrate to selectively heat regions of the substrate to causes the chemicals in the ink in these regions to etch the ARC layer 111 and metalize the underlying surface 803 of the substrate. In one embodiment, the delivery of a beam of energy causes the a nickel containing metal containing ink 801 in the heated regions to etch a silicon nitride (SiN) containing ARC layer 111 and form a nickel silicide (NixSiy) on the surface of upper surface of the substrate 110, such as the n-type emitter region 102. The unheated regions of the ink may then be rinsed from the surface of the substrate if desired.
  • Referring to FIGS. 1C, 10 and 11, in one embodiment, the solar cell 100 has more than two of the major current carrying bus bars 109B (FIG. 11) that are transversely oriented relative to the fingers 109A. FIG. 10 is a graph illustrating the increase in efficiency of a solar cell versus the number of current carrying bus bars 109B that are oriented and placed on the front surface of a solar cell substrate. Line 1001 illustrates the effect of varying the number of 0.2 micron wide buss bars 109B to an array of transversely oriented fingers that are 5 microns thick, and line 1002 illustrates the effect of varying the number of 0.2 micron wide buss bars 109B to an array of transversely oriented fingers that are 1 microns thick. As shown in FIG. 10, it is believed that by increasing the number of bus bars 109B the solar cell efficiency is increased due to the reduction in the series resistance in the formed contact structure; however, as the number of bus bars 109B increase, the shadowed area created by the additional buss bars 109B increases causing the solar efficiency to eventually start to decrease. Therefore, in one embodiment, there are greater than 10 bus bars 109B evenly transversely distributed relative to the fingers 109A across the surface of the solar cell 100. In another embodiment, there are between about 7 and about 15 bus bars 109B that are evenly transversely distributed relative to the fingers 109A across the surface of the solar cell 100. In one case the 7 to about 15 bus bars are 200 microns wide and 200 microns thick. In the case where multiple buss bars 109B, such as greater than two, are used in a solar cell the area covered by each bus bar 109B can be reduced to reduce the percentage of surface area covered by these metalized regions, but still have a desirable cross-section to adequately and efficiently deliver the current to the external devices connect to the solar cell. In one embodiment, the fingers 109A are between about 0.50 microns (μm) and about 50 μm in width and have a spacing of about 2 mm, while the bus bars 109B are between about 1-5 microns (μm) in width and have a spacing of about 1 cm. In this configuration the thickness of the fingers 109A may be between about 1 to about 5 microns, and the thickness of the bus bars 109B may be about 200 microns. In one embodiment, one or more bus wires 130 are connected to each of the bus bars 109B that are spaced about 1 cm apart. In one example, the buss wires 132 are 200 microns in width and the bus bars 109B are between about 1-5 microns (μm) in width. In one embodiment, a bus wire 130 is connected to each of the bus bars 109B and a bus wire 130 is also connected to each of transversely oriented fingers 109A to improve the series resistance of the circuit (e.g., top contact structure) formed on the front surface of a solar cell.
  • Doped Contact Metallization Process
  • In one embodiment of the process sequence 900, an etchant and/or dopant containing material (e.g., a phosphorous containing material) is disposed on the surface of the substrate to etch and/or dope a region of the underlying layer 803 during the subsequent step 906. In one embodiment, a doping material is added to the metal containing ink solution so that an improved metal to silicon interface can be formed.
  • Referring to FIG. 9, in step 905 a doping material is spread or deposited across the face of the substrate, or over desired regions of the substrate, by use of a simple spin-on, spray-on, dip or other similar technique. In one embodiment, the doping material may comprise polyacrylic acid (CH2CHCOOH)x, hypophosphorous acid (H3PO2), and a dye or pigment material.
  • In the another alternate version of step 906, a beam of energy, such optical radiation (e.g., laser beam) or an electron beam, is delivered to the surface of the substrate to selectively heat regions of the substrate to remove the ARC layer 111 from the surface of the substrate (e.g., similar to step 604), but also cause the chemicals in the doping material to react and dope the materials within the underlying surface 803 of the substrate.
  • In the next step a conductive contact layer 104 is formed on the exposed regions of the substrate. In one embodiment, an electroless nickel deposition process is used to form the contact layer 104 that comprises a primarily pure nickel layer that is between about 10 and about 3500 angstroms (Å) thick over the doped regions. In some cases, the deposited film may contain a high amount of phosphorus (e.g., about 5% P). Further, contents of a bath for the electroless nickel deposition process may include nickel sulfate (NiSO4), ammonia fluoride (NH4F), hydrogen fluoride (HF), and hypophosphite (H2PO2 ). For example, the bath may be at 60° C. and include about 15 grams per liter (g/L) of NiSO4, 25 g/L of NH4F, and 25 g/L monoammonium hypophosphate (NH4H2PO2) and be exposed to the substrate surface for about 2 minutes. An example of an exemplary preparation and electroless nickel deposition process is further described in the commonly assigned U.S. patent application Ser. No. 11/553,878 [Docket # APPM 10659.P1], filed Sep. 27, 2006, and the commonly assigned U.S. patent application Ser. No. 11/385,041 [Docket # APPM 10659], filed Mar. 20, 2006, which are both herein incorporated by reference. In one embodiment, the electroless nickel deposition process may be completed at a temperature between about 75-85° C. and use a solution containing about 25 grams of nickel acetate (Ni(OOCCH3)2.4H2O), 50 grams of 42% hypophosphorous acid (H3PO2), and enough ethylenediamine to achieve a pH of 6.0, which is added to a 6:1 BOE solution. The deposition rate that can be achieved is generally between 250-300angstrom/minute. The U.S. Patent Application Publication Numbers US2007/0099806 and US2007/0108404, which are herein incorporated by reference, describe exemplary BOE solutions and etching processes.
  • In the next step a conducting layer 105 is optionally deposited on the contact layer 104 to form the major electrically conducting part of the contact structure 108. In one embodiment, the formed conducting layer 105 is between about 2000 and about 50,000 angstroms (Å) thick and contains a metal, such as copper (Cu), silver (Ag), gold (Au), tin (Sn), cobalt (Co), rhenium (Rh), nickel (Ni), zinc (Zn), lead (Pb), palladium (Pd), and/or aluminum (Al). In one embodiment, a copper (Cu) containing conducting layer 105 is deposited on the contact layer 104 by use of an electrochemical plating process (e.g., copper deposition, silver deposition). An example of an examplary electroplating process is further described in the commonly assigned U.S. patent application Ser. No. 11/552,497 [Docket # APPM 11227], filed Sep. 24, 2006, and the commonly assigned U.S. patent application Ser. No. 11/566,205 [Docket # APPM 11230], filed Dec. 1, 2006, which are both herein incorporated by reference. In general, it is desirable to make electrical contact during the electrochemical plating process to regions of the bus bars 109B (FIG. 1B) near the edge of the substrate 110, since they are generally sized to carry current and thus allow uniform deposition of conducting layer 105 over the widely-spaced thin metal lines 109A and the larger bus bars 109B. In another embodiment, the conducting layer 105 is formed by depositing silver (Ag) on the contact layer 104 using an electroless silver deposition process that inherently selectively forms a metal layer on the contact layer 104.
  • In the next step a bus wire 130 may be attached to at least a portion of the contact structure 108 to allow portions of the solar cell device to be connected to other solar cells or external devices. In general, the bus wire 130 is connected to the contact structure 108 using a soldering material 131 that may contain a solder material (e.g., Sn/Pb, Sn/Ag). In one embodiment, the bus wire 130 is about 200 microns thick and contains a metal, such as copper (Cu), silver (Ag), gold (Au), tin (Sn), cobalt (Co), rhenium (Rh), nickel (Ni), zinc (Zn), lead (Pb), palladium (Pd), and/or aluminum (Al). In one embodiment, the bus wire is coated with a solder material, such as a Sn/Pb or Sn/Ag solder material.
  • While the foregoing is directed to embodiments of the present invention, other and further embodiments of the invention may be devised without departing from the basic scope thereof, and the scope thereof is determined by the claims that follow.

Claims (25)

1. A method of forming a solar cell device on a solar cell substrate, comprising:
disposing a photoresist layer on a surface of a substrate and a surface of a substrate carrier to substantially enclose the substrate within a space formed between the resist layer and the substrate carrier;
patterning the photoresist layer disposed on the surface of the substrate to expose one or more regions of the surface of the substrate;
removing material from the one or more regions of the surface so that a silicon containing material is exposed;
electrolessly depositing a contact layer on the exposed silicon containing material, wherein the substrate remains disposed within the space during the patterning, the removing material, and the electrolessly depositing processes; and
depositing a fill layer on the contact layer.
2. The method of claim 1, wherein depositing the fill layer occurs while the photoresist layer remains on the surface of the substrate.
3. The method of claim 1, wherein the material removed from the one or more regions is a silicon nitride containing layer.
4. The method of claim 1, wherein depositing the fill layer comprises electroplating silver or tin on the contact layer.
5. The method of claim 1, wherein depositing the fill layer comprises soldering a tin containing material on the electrolessly deposited contact layer.
6. The method of claim 1, further comprising heating the solar cell substrate to cause the contact layer to form a silicide, wherein the contact layer comprises nickel.
7. The method of claim 1, further comprising stripping the photoresist layer and then depositing the fill layer by plating.
8. The method of claim 7, further comprising annealing the solar cell substrate to generate a silicide prior to depositing the fill layer.
9. The method of claim 1, further comprising:
said electrolessly depositing a contact layer comprises depositing a nickel containing layer on the exposed silicon containing material; and
annealing the solar cell substrate to generate a nickel silicide.
10. The method of claim 1, further comprising depositing an oxidation protective coating on the fill layer.
11. The method of claim 1, further comprising illuminating the exposed silicon containing material while depositing the contact layer, wherein one or more wavelengths of light provided enhances the deposition of the contact layer.
12. The method of claim 1, wherein disposing the photoresist layer on the surface of the substrate comprises positioning a sheet of a photoresist material on the surface and applying heat and pressure to the photoresist material to cause the photoresist layer to bond to the surface.
13. The method of claim 1, further comprising cutting a buss wire 132 to a desired length and bonding the bus wire to a portion of the deposited fill layer.
14. A method of forming a solar cell device, comprising:
disposing a solar cell substrate on a carrier;
applying a composite assembly onto a surface of the solar cell substrate and a surface of the carrier, wherein the substrate is positioned in a space formed between the composite assembly and the carrier, and the composite assembly comprises a light sensitive material layer that is positioned over the surface of the substrate;
patterning the light sensitive material layer to form channels in the light sensitive material to expose one or more regions of the surface; and
depositing a contact layer on the surface of the substrate within the formed channels.
15. The method of claim 14, wherein depositing a contact layer comprises electrolessly depositing a layer on the exposed regions of the substrate disposed within the channels.
16. The method of claim 14, further comprising removing a portion of an antireflective coating within the channels prior to depositing the contact layer, wherein the antireflective coating is removed using a wet chemical solution that comprises a nickel ion, a silver ion or a tin ion.
17. The method of claim 14, further comprising disposing a metal containing paste within the channels, and heating the substrate to cause the metal within the metal containing paste to bond to the contact layer.
18. The method of claim 14, further comprising cutting a buss wire 132 to a desired length and bonding the bus wire to a portion of the deposited contact layer.
19. A method of forming a solar cell device, comprising:
applying a composite assembly onto a surface of the solar cell substrate, wherein the composite assembly comprises a light sensitive material layer that is positioned over the surface of the substrate;
patterning the light sensitive material layer to form channels in the light sensitive material to expose one or more regions of the surface;
removing material from the one or more regions of the surface so that a silicon containing material is exposed;
depositing a contact layer on the exposed silicon containing material to form an array of metal lines and two or more substantially transversely oriented buss bars on the front surface of a solar cell substrate; and
cutting a plurality of buss wires 132 to one or more desired lengths and bonding each of the plurality of bus wires to portion of the deposited contact layer.
20. The method of claim 19, further comprising forming a metal layer comprising silver on the contact layer before connecting each of the plurality of bus wires to the contact layer.
21. The method of claim 20, wherein the contact layer comprises between about 7 and about 15 substantially transversely oriented buss bars.
22. An assembly for forming a solar cell device, comprising:
a carrier having a surface;
a composite assembly comprising a light sensitive material layer; and
a first solar cell substrate disposed between the surface of the carrier and the composite assembly, wherein a first sealably enclosed space is formed by the carrier, the first solar cell substrate and the composite assembly.
23. The assembly of claim 22, wherein an electrical conductive layer disposed on the first solar cell substrate and within the first sealably enclosed space is coupled to a power source.
24. The assembly of claim 22, further comprising a second sealably enclosed space is formed by the carrier, a second solar cell substrate and the composite assembly.
25. The assembly of claim 22, wherein the light sensitive material layer has one or more channels formed therein so that one or more regions of the surface of the first solar cell substrate are exposed.
US12/273,975 2007-11-19 2008-11-19 Crystalline Solar Cell Metallization Methods Abandoned US20090139568A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US12/273,975 US20090139568A1 (en) 2007-11-19 2008-11-19 Crystalline Solar Cell Metallization Methods

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US375407P 2007-11-19 2007-11-19
US12/273,975 US20090139568A1 (en) 2007-11-19 2008-11-19 Crystalline Solar Cell Metallization Methods

Publications (1)

Publication Number Publication Date
US20090139568A1 true US20090139568A1 (en) 2009-06-04

Family

ID=40667838

Family Applications (1)

Application Number Title Priority Date Filing Date
US12/273,975 Abandoned US20090139568A1 (en) 2007-11-19 2008-11-19 Crystalline Solar Cell Metallization Methods

Country Status (3)

Country Link
US (1) US20090139568A1 (en)
TW (1) TW200939509A (en)
WO (1) WO2009067475A1 (en)

Cited By (34)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20100015756A1 (en) * 2008-07-16 2010-01-21 Applied Materials, Inc. Hybrid heterojunction solar cell fabrication using a doping layer mask
US20100071754A1 (en) * 2008-09-19 2010-03-25 Gintech Energy Corporation Structure of solar cell panel and manufacturing method of electrode of solar cell panel
US20100190290A1 (en) * 2009-01-29 2010-07-29 Applied Materials, Inc. Solar cell patterning and metallization
WO2010088898A3 (en) * 2009-02-09 2011-04-14 Nb Technologies Gmbh Silicon solar cell with metal contact
US20110139243A1 (en) * 2010-09-03 2011-06-16 Lg Electronics Inc. Solar cell and method for manufacturing the same
US20110146748A1 (en) * 2009-12-22 2011-06-23 Kioto Photovoltaics Gmbh Solar cell-string
WO2011158118A2 (en) * 2010-06-14 2011-12-22 Indian Institute Of Technology Method and device for forming an electrical contact pattern on a solar cell
US20110312123A1 (en) * 2010-06-21 2011-12-22 Samsung Electro-Mechanics Co., Ltd. Method for forming conductive electrode pattern and method for manufacturing solar cell with the same
US20120167977A1 (en) * 2011-01-05 2012-07-05 Lee Jinhyung Solar cell and method for manufacturing the same
US20120211883A1 (en) * 2011-02-17 2012-08-23 Uehling Trent S Anchored conductive via and method for forming
CN102695778A (en) * 2010-04-30 2012-09-26 Gp太阳能有限公司 Additive for alkaline etching solutions, in particular for texture etching solutions, and process for producing it
US20120298167A1 (en) * 2011-05-24 2012-11-29 Zhou song ping Structure and manufacturing of solar panels for a kind of solar shingles
US8637340B2 (en) 2004-11-30 2014-01-28 Solexel, Inc. Patterning of silicon oxide layers using pulsed laser ablation
US8673679B2 (en) 2008-12-10 2014-03-18 Applied Materials Italia S.R.L. Enhanced vision system for screen printing pattern alignment
US20140099450A1 (en) * 2012-10-05 2014-04-10 Tyco Electronics Amp Gmbh Methods and systems of manufacturing a coated structure on a substrate
US20140102523A1 (en) * 2011-04-07 2014-04-17 Newsouth Innovations Pty Limited Hybrid solar cell contact
US20140162399A1 (en) * 2012-12-10 2014-06-12 Michael Cudzinovic Methods for electroless conductivity enhancement of solar cell metallization
US20140338743A1 (en) * 2011-12-09 2014-11-20 Hanwha Chemical Corporation Solar cell and method for preparing the same
US20150295122A1 (en) * 2012-10-25 2015-10-15 Tetrasun, Inc. Methods of forming solar cells
KR20150132322A (en) * 2013-03-15 2015-11-25 선파워 코포레이션 Conductivity enhancement of solar cells
KR20150132269A (en) * 2013-03-15 2015-11-25 선파워 코포레이션 Reduced contact resistance and improved lifetime of solar cells
US20150349177A1 (en) * 2013-03-12 2015-12-03 Fafco Incorporated Fluid cooled integrated photovoltaic module
US20160126190A1 (en) * 2014-10-29 2016-05-05 Globalfoundries Inc. Methods of forming an improved via to contact interface by selective formation of a conductive capping layer
US20160233083A1 (en) * 2015-02-09 2016-08-11 Samsung Electronics Co., Ltd. Method of forming micropatterns
USD765024S1 (en) * 2013-12-11 2016-08-30 Solaero Technologies Corp. Solar cell
USD765590S1 (en) * 2013-12-11 2016-09-06 Solaero Technologies Corp. Solar cell
US9466530B2 (en) 2014-10-29 2016-10-11 Globalfoundries Inc. Methods of forming an improved via to contact interface by selective formation of a metal silicide capping layer
US20170133521A1 (en) * 2014-07-02 2017-05-11 Vincent Akira Allen A method for forming a photovoltaic cell and a photovoltaic cell formed according to the method
US20190123220A1 (en) * 2016-07-12 2019-04-25 Kyung Il Green Tech Co., Ltd. Ventilative solar cell and solar cell module
WO2019108858A1 (en) * 2017-11-29 2019-06-06 Component Re-Engineering Company, Inc. Semiconductor processing equipment with high temperature resistant nickel alloy joints and methods for making same
WO2020074764A3 (en) * 2018-10-11 2020-06-04 Fundación Cener – Ciemat Photovoltaic solar cell and method for producing same
CN112599613A (en) * 2020-12-16 2021-04-02 中国电子科技集团公司第十八研究所 Preparation method of gallium arsenide solar cell electrode combined with germanium and used in space
CN113571606A (en) * 2021-07-23 2021-10-29 陕西众森电能科技有限公司 Method and device for preparing heterojunction solar cell electrode
CN113825732A (en) * 2019-05-15 2021-12-21 康宁股份有限公司 Method for reducing the thickness of textured glass, glass-ceramic and ceramic articles with high concentrations of alkali hydroxides at elevated temperatures

Families Citing this family (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
FR2955707B1 (en) * 2010-01-27 2012-03-23 Commissariat Energie Atomique METHOD FOR PRODUCING A PHOTOVOLTAIC CELL WITH SURFACE PREPARATION OF A CRYSTALLINE SILICON SUBSTRATE
EP2553733A2 (en) * 2010-04-01 2013-02-06 Somont GmbH Solar cells and method for producing same
JP5734734B2 (en) * 2010-05-18 2015-06-17 ローム アンド ハース エレクトロニック マテリアルズ エルエルシーRohm and Haas Electronic Materials LLC Method for forming current tracks on a semiconductor
TWI405347B (en) * 2010-07-02 2013-08-11 Gcsol Tech Co Ltd Cigs solar cell
CN102723398A (en) * 2011-03-30 2012-10-10 吉林庆达新能源电力股份有限公司 Method for removing phosphorosilicate glass from monocrystalline silicon wafer in monocrystalline silicon battery production
CN102779906B (en) * 2012-08-23 2014-12-17 马悦 Electrochemical preparation method of solar cell electrode

Citations (88)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3849880A (en) * 1969-12-12 1974-11-26 Communications Satellite Corp Solar cell array
US3979241A (en) * 1968-12-28 1976-09-07 Fujitsu Ltd. Method of etching films of silicon nitride and silicon dioxide
US4084985A (en) * 1977-04-25 1978-04-18 The United States Of America As Represented By The Administrator Of The National Aeronautics And Space Administration Method for producing solar energy panels by automation
US4104091A (en) * 1977-05-20 1978-08-01 The United States Of America As Represented By The Administrator Of The National Aeronautics And Space Administration Application of semiconductor diffusants to solar cells by screen printing
US4152824A (en) * 1977-12-30 1979-05-08 Mobil Tyco Solar Energy Corporation Manufacture of solar cells
US4219448A (en) * 1978-06-08 1980-08-26 Bernd Ross Screenable contact structure and method for semiconductor devices
US4308091A (en) * 1979-08-20 1981-12-29 Merck Patent Gesellschaft Mit Beschrankter Haftung Etching medium and process for the correction of chromed gravure cylinders
US4478879A (en) * 1983-02-10 1984-10-23 The United States Of America As Represented By The Administrator Of The National Aeronautics And Space Administration Screen printed interdigitated back contact solar cell
US4623751A (en) * 1982-12-03 1986-11-18 Sanyo Electric Co., Ltd. Photovoltaic device and its manufacturing method
US4717591A (en) * 1983-06-30 1988-01-05 International Business Machines Corporation Prevention of mechanical and electronic failures in heat-treated structures
US4927770A (en) * 1988-11-14 1990-05-22 Electric Power Research Inst. Corp. Of District Of Columbia Method of fabricating back surface point contact solar cells
US5011782A (en) * 1989-03-31 1991-04-30 Electric Power Research Institute Method of making passivated antireflective coating for photovoltaic cell
US5011565A (en) * 1989-12-06 1991-04-30 Mobil Solar Energy Corporation Dotted contact solar cell and method of making same
US5198385A (en) * 1991-01-11 1993-03-30 Harris Corporation Photolithographic formation of die-to-package airbridge in a semiconductor device
US5248496A (en) * 1989-10-27 1993-09-28 Basf Aktiengesellschaft Method of obtaining ruthenium tetroxide by oxidation of an aqueous alkali metal ruthenate solution
US5281350A (en) * 1992-08-14 1994-01-25 Tae Hwan Kim Glass etching composition
US5380371A (en) * 1991-08-30 1995-01-10 Canon Kabushiki Kaisha Photoelectric conversion element and fabrication method thereof
US5401336A (en) * 1992-12-09 1995-03-28 Sanyo Electric Co., Ltd. Photovoltaic device
US5698451A (en) * 1988-06-10 1997-12-16 Mobil Solar Energy Corporation Method of fabricating contacts for solar cells
US5705828A (en) * 1991-08-10 1998-01-06 Sanyo Electric Co., Ltd. Photovoltaic device
US5897368A (en) * 1997-11-10 1999-04-27 General Electric Company Method of fabricating metallized vias with steep walls
US5939336A (en) * 1998-08-21 1999-08-17 Micron Technology, Inc. Aqueous solutions of ammonium fluoride in propylene glycol and their use in the removal of etch residues from silicon substrates
US6020250A (en) * 1994-08-11 2000-02-01 International Business Machines Corporation Stacked devices
US6036741A (en) * 1997-07-31 2000-03-14 Japan Energy Corporation Process for producing high-purity ruthenium
US6066267A (en) * 1997-09-18 2000-05-23 International Business Machines Corporation Etching of silicon nitride
US6082610A (en) * 1997-06-23 2000-07-04 Ford Motor Company Method of forming interconnections on electronic modules
US6091099A (en) * 1996-11-14 2000-07-18 Kabushiki Kaisha Toshiba Semiconductor device with tantalum and ruthenium
US6096968A (en) * 1995-03-10 2000-08-01 Siemens Solar Gmbh Solar cell with a back-surface field
US6103393A (en) * 1998-02-24 2000-08-15 Superior Micropowders Llc Metal-carbon composite powders, methods for producing powders and devices fabricated from same
US6245658B1 (en) * 1999-02-18 2001-06-12 Advanced Micro Devices, Inc. Method of forming low dielectric semiconductor device with rigid, metal silicide lined interconnection system
US6290880B1 (en) * 1999-12-01 2001-09-18 The United States Of America As Represented By The Secretary Of The Navy Electrically conducting ruthenium dioxide-aerogel composite
US6328913B1 (en) * 1998-09-02 2001-12-11 Peter T. B. Shaffer Composite monolithic elements and methods for making such elements
US20020041991A1 (en) * 1999-11-17 2002-04-11 Chan Chung M. Sol-gel derived fuel cell electrode structures and fuel cell electrode stack assemblies
US6451665B1 (en) * 1998-12-11 2002-09-17 Hitachi, Ltd. Method of manufacturing a semiconductor integrated circuit
US6458183B1 (en) * 1999-09-07 2002-10-01 Colonial Metals, Inc. Method for purifying ruthenium and related processes
US20020176927A1 (en) * 2001-03-29 2002-11-28 Kodas Toivo T. Combinatorial synthesis of material systems
US20020184969A1 (en) * 2001-03-29 2002-12-12 Kodas Toivo T. Combinatorial synthesis of particulate materials
US6537461B1 (en) * 2000-04-24 2003-03-25 Hitachi, Ltd. Process for treating solid surface and substrate surface
US6552414B1 (en) * 1996-12-24 2003-04-22 Imec Vzw Semiconductor device with selectively diffused regions
US6586161B2 (en) * 1999-08-31 2003-07-01 Hitachi, Ltd. Mass production method of semiconductor integrated circuit device and manufacturing method of electronic device
US6607988B2 (en) * 1999-12-28 2003-08-19 Hitachi, Ltd. Manufacturing method of semiconductor integrated circuit device
US20030160026A1 (en) * 2000-04-28 2003-08-28 Sylke Klein Etching pastes for inorganic surfaces
US6649211B2 (en) * 2002-02-28 2003-11-18 The United States Of America As Represented By The Secretary Of The Navy Selective deposition of hydrous ruthenium oxide thin films
US20040013799A1 (en) * 2000-10-25 2004-01-22 Kim Kwang Bum Apparatus and method for manufacturing thin film electrode of hydrous ruthenium oxide
US6695903B1 (en) * 1999-03-11 2004-02-24 Merck Patent Gmbh Dopant pastes for the production of p, p+, and n, n+ regions in semiconductors
US20040063326A1 (en) * 2002-07-01 2004-04-01 Interuniversitair Microelektronica Centrum (Imec) Semiconductor etching paste and the use thereof for localized etching of semiconductor substrates
US20040112426A1 (en) * 2002-12-11 2004-06-17 Sharp Kabushiki Kaisha Solar cell and method of manufacturing the same
US6753133B2 (en) * 2001-03-16 2004-06-22 Elpida Memory, Inc. Method and manufacturing a semiconductor device having a ruthenium or a ruthenium oxide
US20040126644A1 (en) * 2002-12-30 2004-07-01 Bett John A. S. Fuel cell having a corrosion resistant and protected cathode catalyst layer
US20040159869A1 (en) * 2002-08-02 2004-08-19 Unity Semiconductor Corporation Memory array with high temperature wiring
US6800542B2 (en) * 2001-05-03 2004-10-05 Hynix Semiconductor Inc. Method for fabricating ruthenium thin layer
US20040242019A1 (en) * 2001-10-10 2004-12-02 Sylke Klein Combined etching and doping substances
US20050009346A1 (en) * 2003-07-08 2005-01-13 Renesas Technology Corp. Method of manufacturing semiconductor device
US6852635B2 (en) * 1999-08-24 2005-02-08 Interuniversitair Nizroelecmica Method for bottomless deposition of barrier layers in integrated circuit metallization schemes
US20050089748A1 (en) * 1999-11-17 2005-04-28 Ohlsen Leroy J. Fuel cells having silicon substrates and/or sol-gel derived support structures
US20050110125A1 (en) * 2003-11-21 2005-05-26 International Business Machines Corporation Overlap stacking of center bus bonded memory chips for double density and method of manufacturing the same
US20050224968A1 (en) * 2004-03-31 2005-10-13 Aptos Corporation Wafer level mounting frame for ball grid array packaging, and method of making and using the same
US20050238808A1 (en) * 2004-04-27 2005-10-27 L'Air Liquide, Société Anonyme à Directoire et Conseil de Surveillance pour I'Etude et I'Exploita Methods for producing ruthenium film and ruthenium oxide film
US20050247674A1 (en) * 2002-09-04 2005-11-10 Merck Patent Gmbh Etching pastes for silicon surfaces and layers
US6998288B1 (en) * 2003-10-03 2006-02-14 Sunpower Corporation Use of doped silicon dioxide in the fabrication of solar cells
US20060062041A1 (en) * 2002-06-20 2006-03-23 Seiji Hiraka Memory device, momory managing method and program
US20060174933A1 (en) * 2005-02-09 2006-08-10 Debra Rolison TiO2 aerogel-based photovoltaic electrodes and solar cells
US20060234079A1 (en) * 2005-03-30 2006-10-19 University Of California, Los Angeles Smart-cut of a thin foil of poruous Ni from a Si wafer
US7129109B2 (en) * 2001-02-02 2006-10-31 Shell Solar Gmbh Method for structuring an oxide layer applied to a substrate material
US20060255340A1 (en) * 2005-05-12 2006-11-16 Venkatesan Manivannan Surface passivated photovoltaic devices
US20060283499A1 (en) * 2005-02-25 2006-12-21 Sanyo Electric Co., Ltd. Photovoltaic cell
US7186358B2 (en) * 2003-01-25 2007-03-06 Merck Patent Gesellschaft Polymer dopants
US20070099806A1 (en) * 2005-10-28 2007-05-03 Stewart Michael P Composition and method for selectively removing native oxide from silicon-containing surfaces
US20070111354A1 (en) * 2003-10-08 2007-05-17 Samsung Electronics Co., Ltd. Nitride-based light emitting device and method of manufacturing the same
US20070148336A1 (en) * 2005-11-07 2007-06-28 Robert Bachrach Photovoltaic contact and wiring formation
US20070148810A1 (en) * 2003-11-18 2007-06-28 Sylke Klein Functional paste
US20070181908A1 (en) * 2006-02-06 2007-08-09 Infineon Technologies Ag Electronic module and method of producing the electronic module
US20070194467A1 (en) * 2003-06-20 2007-08-23 Peidong Yang Nanowire array and nanowire solar cells and methods for forming the same
US20080121621A1 (en) * 2005-01-11 2008-05-29 Werner Stockum Printable Medium for the Etching of Silicon Dioxide and Silicon Nitride Layers
US20080145708A1 (en) * 2005-04-14 2008-06-19 Merck Patent Gmbh Compounds For Organic Electronic Devices
US20080152835A1 (en) * 2006-12-05 2008-06-26 Nano Terra Inc. Method for Patterning a Surface
US20080200036A1 (en) * 2005-07-15 2008-08-21 Werner Stockum Printable Etching Media For Silicon Dioxide and Silicon Nitride Layers
US20080210660A1 (en) * 2005-07-04 2008-09-04 Merck Patent Gesellschaft Medium For Etching Oxidic, Transparent, Conductive Layers
US20080210298A1 (en) * 2005-07-12 2008-09-04 Armin Kuebelbeck Combined Etching and Doping Media for Silicon Dioxide Layers and Underlying Silicon
US20080217576A1 (en) * 2005-07-25 2008-09-11 Werner Stockum Etching Media for Oxidic, Transparent, Conductive Layers
US7432438B2 (en) * 2002-08-29 2008-10-07 Day 4 Energy Inc. Electrode for photovoltaic cells, photovoltaic cell and photovoltaic module
US20090008787A1 (en) * 2005-11-24 2009-01-08 Stuart Ross Wenham High efficiency solar cell fabrication
US7510672B2 (en) * 2004-05-18 2009-03-31 Merck Patent Gmbh Formulation for ink-jet printing comprising semiconducting polymers
US20090142880A1 (en) * 2007-11-19 2009-06-04 Weidman Timothy W Solar Cell Contact Formation Process Using A Patterned Etchant Material
US20090305456A1 (en) * 2005-09-22 2009-12-10 Yasushi Funakoshi Method of Manufacturing Back Junction Solar Cell
US20100059117A1 (en) * 2007-02-08 2010-03-11 Wuxi Suntech-Power Co., Ltd. Hybrid silicon solar cells and method of fabricating same
US20100068889A1 (en) * 2006-11-01 2010-03-18 Merck Patent Gmbh Particle-containing etching pastes for silicon surfaces and layers
US20100068890A1 (en) * 2006-10-30 2010-03-18 Merck Patent Gesellschaft Printable medium for etching oxidic, transparent and conductive layers

Family Cites Families (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH0697153A (en) * 1992-09-11 1994-04-08 Hitachi Ltd Etching liquid and etching method

Patent Citations (96)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3979241A (en) * 1968-12-28 1976-09-07 Fujitsu Ltd. Method of etching films of silicon nitride and silicon dioxide
US3849880A (en) * 1969-12-12 1974-11-26 Communications Satellite Corp Solar cell array
US4084985A (en) * 1977-04-25 1978-04-18 The United States Of America As Represented By The Administrator Of The National Aeronautics And Space Administration Method for producing solar energy panels by automation
US4104091A (en) * 1977-05-20 1978-08-01 The United States Of America As Represented By The Administrator Of The National Aeronautics And Space Administration Application of semiconductor diffusants to solar cells by screen printing
US4152824A (en) * 1977-12-30 1979-05-08 Mobil Tyco Solar Energy Corporation Manufacture of solar cells
US4219448A (en) * 1978-06-08 1980-08-26 Bernd Ross Screenable contact structure and method for semiconductor devices
US4308091A (en) * 1979-08-20 1981-12-29 Merck Patent Gesellschaft Mit Beschrankter Haftung Etching medium and process for the correction of chromed gravure cylinders
US4623751A (en) * 1982-12-03 1986-11-18 Sanyo Electric Co., Ltd. Photovoltaic device and its manufacturing method
US4478879A (en) * 1983-02-10 1984-10-23 The United States Of America As Represented By The Administrator Of The National Aeronautics And Space Administration Screen printed interdigitated back contact solar cell
US4717591A (en) * 1983-06-30 1988-01-05 International Business Machines Corporation Prevention of mechanical and electronic failures in heat-treated structures
US5698451A (en) * 1988-06-10 1997-12-16 Mobil Solar Energy Corporation Method of fabricating contacts for solar cells
US4927770A (en) * 1988-11-14 1990-05-22 Electric Power Research Inst. Corp. Of District Of Columbia Method of fabricating back surface point contact solar cells
US5011782A (en) * 1989-03-31 1991-04-30 Electric Power Research Institute Method of making passivated antireflective coating for photovoltaic cell
US5248496A (en) * 1989-10-27 1993-09-28 Basf Aktiengesellschaft Method of obtaining ruthenium tetroxide by oxidation of an aqueous alkali metal ruthenate solution
US5011565A (en) * 1989-12-06 1991-04-30 Mobil Solar Energy Corporation Dotted contact solar cell and method of making same
US5198385A (en) * 1991-01-11 1993-03-30 Harris Corporation Photolithographic formation of die-to-package airbridge in a semiconductor device
US5705828A (en) * 1991-08-10 1998-01-06 Sanyo Electric Co., Ltd. Photovoltaic device
US5380371A (en) * 1991-08-30 1995-01-10 Canon Kabushiki Kaisha Photoelectric conversion element and fabrication method thereof
US5281350A (en) * 1992-08-14 1994-01-25 Tae Hwan Kim Glass etching composition
US5401336A (en) * 1992-12-09 1995-03-28 Sanyo Electric Co., Ltd. Photovoltaic device
US6020250A (en) * 1994-08-11 2000-02-01 International Business Machines Corporation Stacked devices
US6096968A (en) * 1995-03-10 2000-08-01 Siemens Solar Gmbh Solar cell with a back-surface field
US6091099A (en) * 1996-11-14 2000-07-18 Kabushiki Kaisha Toshiba Semiconductor device with tantalum and ruthenium
US6552414B1 (en) * 1996-12-24 2003-04-22 Imec Vzw Semiconductor device with selectively diffused regions
US20030134469A1 (en) * 1996-12-24 2003-07-17 Imec Vzw, A Research Center In The Country Of Belgium Semiconductor device with selectively diffused regions
US6825104B2 (en) * 1996-12-24 2004-11-30 Interuniversitair Micro-Elektronica Centrum (Imec) Semiconductor device with selectively diffused regions
US6082610A (en) * 1997-06-23 2000-07-04 Ford Motor Company Method of forming interconnections on electronic modules
US6036741A (en) * 1997-07-31 2000-03-14 Japan Energy Corporation Process for producing high-purity ruthenium
US6066267A (en) * 1997-09-18 2000-05-23 International Business Machines Corporation Etching of silicon nitride
US5897368A (en) * 1997-11-10 1999-04-27 General Electric Company Method of fabricating metallized vias with steep walls
US6103393A (en) * 1998-02-24 2000-08-15 Superior Micropowders Llc Metal-carbon composite powders, methods for producing powders and devices fabricated from same
US5939336A (en) * 1998-08-21 1999-08-17 Micron Technology, Inc. Aqueous solutions of ammonium fluoride in propylene glycol and their use in the removal of etch residues from silicon substrates
US6328913B1 (en) * 1998-09-02 2001-12-11 Peter T. B. Shaffer Composite monolithic elements and methods for making such elements
US6451665B1 (en) * 1998-12-11 2002-09-17 Hitachi, Ltd. Method of manufacturing a semiconductor integrated circuit
US6245658B1 (en) * 1999-02-18 2001-06-12 Advanced Micro Devices, Inc. Method of forming low dielectric semiconductor device with rigid, metal silicide lined interconnection system
US6695903B1 (en) * 1999-03-11 2004-02-24 Merck Patent Gmbh Dopant pastes for the production of p, p+, and n, n+ regions in semiconductors
US6852635B2 (en) * 1999-08-24 2005-02-08 Interuniversitair Nizroelecmica Method for bottomless deposition of barrier layers in integrated circuit metallization schemes
US6737221B2 (en) * 1999-08-31 2004-05-18 Renesas Technology Corp. Mass production method of semiconductor integrated circuit device and manufacturing method of electronic device
US6586161B2 (en) * 1999-08-31 2003-07-01 Hitachi, Ltd. Mass production method of semiconductor integrated circuit device and manufacturing method of electronic device
US20030207214A1 (en) * 1999-08-31 2003-11-06 Hitachi, Ltd. Mass production method of semiconductor integrated curcuit device and manufacturing method of electronic device
US6458183B1 (en) * 1999-09-07 2002-10-01 Colonial Metals, Inc. Method for purifying ruthenium and related processes
US20020041991A1 (en) * 1999-11-17 2002-04-11 Chan Chung M. Sol-gel derived fuel cell electrode structures and fuel cell electrode stack assemblies
US20050089748A1 (en) * 1999-11-17 2005-04-28 Ohlsen Leroy J. Fuel cells having silicon substrates and/or sol-gel derived support structures
US6290880B1 (en) * 1999-12-01 2001-09-18 The United States Of America As Represented By The Secretary Of The Navy Electrically conducting ruthenium dioxide-aerogel composite
US6649091B2 (en) * 1999-12-01 2003-11-18 The United States Of America As Represented By The Secretary Of The Navy Electrically conducting ruthenium dioxide aerogel composite
US6607988B2 (en) * 1999-12-28 2003-08-19 Hitachi, Ltd. Manufacturing method of semiconductor integrated circuit device
US6537461B1 (en) * 2000-04-24 2003-03-25 Hitachi, Ltd. Process for treating solid surface and substrate surface
US20030160026A1 (en) * 2000-04-28 2003-08-28 Sylke Klein Etching pastes for inorganic surfaces
US20040013799A1 (en) * 2000-10-25 2004-01-22 Kim Kwang Bum Apparatus and method for manufacturing thin film electrode of hydrous ruthenium oxide
US7129109B2 (en) * 2001-02-02 2006-10-31 Shell Solar Gmbh Method for structuring an oxide layer applied to a substrate material
US6753133B2 (en) * 2001-03-16 2004-06-22 Elpida Memory, Inc. Method and manufacturing a semiconductor device having a ruthenium or a ruthenium oxide
US20020176927A1 (en) * 2001-03-29 2002-11-28 Kodas Toivo T. Combinatorial synthesis of material systems
US20020184969A1 (en) * 2001-03-29 2002-12-12 Kodas Toivo T. Combinatorial synthesis of particulate materials
US6800542B2 (en) * 2001-05-03 2004-10-05 Hynix Semiconductor Inc. Method for fabricating ruthenium thin layer
US20040242019A1 (en) * 2001-10-10 2004-12-02 Sylke Klein Combined etching and doping substances
US20090071540A1 (en) * 2001-10-10 2009-03-19 Sylke Klein Combined etching and doping media
US6649211B2 (en) * 2002-02-28 2003-11-18 The United States Of America As Represented By The Secretary Of The Navy Selective deposition of hydrous ruthenium oxide thin films
US20060062041A1 (en) * 2002-06-20 2006-03-23 Seiji Hiraka Memory device, momory managing method and program
US20040063326A1 (en) * 2002-07-01 2004-04-01 Interuniversitair Microelektronica Centrum (Imec) Semiconductor etching paste and the use thereof for localized etching of semiconductor substrates
US20040159869A1 (en) * 2002-08-02 2004-08-19 Unity Semiconductor Corporation Memory array with high temperature wiring
US7432438B2 (en) * 2002-08-29 2008-10-07 Day 4 Energy Inc. Electrode for photovoltaic cells, photovoltaic cell and photovoltaic module
US20050247674A1 (en) * 2002-09-04 2005-11-10 Merck Patent Gmbh Etching pastes for silicon surfaces and layers
US20040112426A1 (en) * 2002-12-11 2004-06-17 Sharp Kabushiki Kaisha Solar cell and method of manufacturing the same
US20040126644A1 (en) * 2002-12-30 2004-07-01 Bett John A. S. Fuel cell having a corrosion resistant and protected cathode catalyst layer
US7186358B2 (en) * 2003-01-25 2007-03-06 Merck Patent Gesellschaft Polymer dopants
US20070194467A1 (en) * 2003-06-20 2007-08-23 Peidong Yang Nanowire array and nanowire solar cells and methods for forming the same
US20050009346A1 (en) * 2003-07-08 2005-01-13 Renesas Technology Corp. Method of manufacturing semiconductor device
US7135350B1 (en) * 2003-10-03 2006-11-14 Sunpower Corporation Use of doped silicon dioxide in the fabrication of solar cells
US6998288B1 (en) * 2003-10-03 2006-02-14 Sunpower Corporation Use of doped silicon dioxide in the fabrication of solar cells
US20070111354A1 (en) * 2003-10-08 2007-05-17 Samsung Electronics Co., Ltd. Nitride-based light emitting device and method of manufacturing the same
US20070148810A1 (en) * 2003-11-18 2007-06-28 Sylke Klein Functional paste
US20050110125A1 (en) * 2003-11-21 2005-05-26 International Business Machines Corporation Overlap stacking of center bus bonded memory chips for double density and method of manufacturing the same
US20050224968A1 (en) * 2004-03-31 2005-10-13 Aptos Corporation Wafer level mounting frame for ball grid array packaging, and method of making and using the same
US20050238808A1 (en) * 2004-04-27 2005-10-27 L'Air Liquide, Société Anonyme à Directoire et Conseil de Surveillance pour I'Etude et I'Exploita Methods for producing ruthenium film and ruthenium oxide film
US7510672B2 (en) * 2004-05-18 2009-03-31 Merck Patent Gmbh Formulation for ink-jet printing comprising semiconducting polymers
US20080121621A1 (en) * 2005-01-11 2008-05-29 Werner Stockum Printable Medium for the Etching of Silicon Dioxide and Silicon Nitride Layers
US20060174933A1 (en) * 2005-02-09 2006-08-10 Debra Rolison TiO2 aerogel-based photovoltaic electrodes and solar cells
US20060283499A1 (en) * 2005-02-25 2006-12-21 Sanyo Electric Co., Ltd. Photovoltaic cell
US20060234079A1 (en) * 2005-03-30 2006-10-19 University Of California, Los Angeles Smart-cut of a thin foil of poruous Ni from a Si wafer
US20080145708A1 (en) * 2005-04-14 2008-06-19 Merck Patent Gmbh Compounds For Organic Electronic Devices
US20060255340A1 (en) * 2005-05-12 2006-11-16 Venkatesan Manivannan Surface passivated photovoltaic devices
US20080210660A1 (en) * 2005-07-04 2008-09-04 Merck Patent Gesellschaft Medium For Etching Oxidic, Transparent, Conductive Layers
US20080210298A1 (en) * 2005-07-12 2008-09-04 Armin Kuebelbeck Combined Etching and Doping Media for Silicon Dioxide Layers and Underlying Silicon
US20080200036A1 (en) * 2005-07-15 2008-08-21 Werner Stockum Printable Etching Media For Silicon Dioxide and Silicon Nitride Layers
US20080217576A1 (en) * 2005-07-25 2008-09-11 Werner Stockum Etching Media for Oxidic, Transparent, Conductive Layers
US20090305456A1 (en) * 2005-09-22 2009-12-10 Yasushi Funakoshi Method of Manufacturing Back Junction Solar Cell
US20070099806A1 (en) * 2005-10-28 2007-05-03 Stewart Michael P Composition and method for selectively removing native oxide from silicon-containing surfaces
US20070108404A1 (en) * 2005-10-28 2007-05-17 Stewart Michael P Method of selectively depositing a thin film material at a semiconductor interface
US20070148336A1 (en) * 2005-11-07 2007-06-28 Robert Bachrach Photovoltaic contact and wiring formation
US20090008787A1 (en) * 2005-11-24 2009-01-08 Stuart Ross Wenham High efficiency solar cell fabrication
US20070181908A1 (en) * 2006-02-06 2007-08-09 Infineon Technologies Ag Electronic module and method of producing the electronic module
US20100068890A1 (en) * 2006-10-30 2010-03-18 Merck Patent Gesellschaft Printable medium for etching oxidic, transparent and conductive layers
US20100068889A1 (en) * 2006-11-01 2010-03-18 Merck Patent Gmbh Particle-containing etching pastes for silicon surfaces and layers
US20080152835A1 (en) * 2006-12-05 2008-06-26 Nano Terra Inc. Method for Patterning a Surface
US20100059117A1 (en) * 2007-02-08 2010-03-11 Wuxi Suntech-Power Co., Ltd. Hybrid silicon solar cells and method of fabricating same
US20090142880A1 (en) * 2007-11-19 2009-06-04 Weidman Timothy W Solar Cell Contact Formation Process Using A Patterned Etchant Material

Cited By (56)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8637340B2 (en) 2004-11-30 2014-01-28 Solexel, Inc. Patterning of silicon oxide layers using pulsed laser ablation
US20100015756A1 (en) * 2008-07-16 2010-01-21 Applied Materials, Inc. Hybrid heterojunction solar cell fabrication using a doping layer mask
US8309446B2 (en) * 2008-07-16 2012-11-13 Applied Materials, Inc. Hybrid heterojunction solar cell fabrication using a doping layer mask
US20100071754A1 (en) * 2008-09-19 2010-03-25 Gintech Energy Corporation Structure of solar cell panel and manufacturing method of electrode of solar cell panel
US8673679B2 (en) 2008-12-10 2014-03-18 Applied Materials Italia S.R.L. Enhanced vision system for screen printing pattern alignment
US8283199B2 (en) 2009-01-29 2012-10-09 Applied Materials, Inc. Solar cell patterning and metallization
US20100190290A1 (en) * 2009-01-29 2010-07-29 Applied Materials, Inc. Solar cell patterning and metallization
WO2010088898A3 (en) * 2009-02-09 2011-04-14 Nb Technologies Gmbh Silicon solar cell with metal contact
US8759120B2 (en) * 2009-02-09 2014-06-24 Atotech Deutschland Gmbh Silicon solar cell
US20110318872A1 (en) * 2009-02-09 2011-12-29 Nb Technologies Gmbh Silicon solar cell
US20110146748A1 (en) * 2009-12-22 2011-06-23 Kioto Photovoltaics Gmbh Solar cell-string
CN102695778A (en) * 2010-04-30 2012-09-26 Gp太阳能有限公司 Additive for alkaline etching solutions, in particular for texture etching solutions, and process for producing it
WO2011158118A3 (en) * 2010-06-14 2012-03-01 Indian Institute Of Technology Method and device for forming an electrical contact pattern on a solar cell
WO2011158118A2 (en) * 2010-06-14 2011-12-22 Indian Institute Of Technology Method and device for forming an electrical contact pattern on a solar cell
US20110312123A1 (en) * 2010-06-21 2011-12-22 Samsung Electro-Mechanics Co., Ltd. Method for forming conductive electrode pattern and method for manufacturing solar cell with the same
US10424685B2 (en) 2010-09-03 2019-09-24 Lg Electronics Inc. Method for manufacturing solar cell having electrodes including metal seed layer and conductive layer
US9972738B2 (en) 2010-09-03 2018-05-15 Lg Electronics Inc. Solar cell and method for manufacturing the same
CN102934236A (en) * 2010-09-03 2013-02-13 Lg电子株式会社 Solar cell and method for manufacturing same
US10090428B2 (en) 2010-09-03 2018-10-02 Lg Electronics Inc. Solar cell and method for manufacturing the same
US20110139243A1 (en) * 2010-09-03 2011-06-16 Lg Electronics Inc. Solar cell and method for manufacturing the same
US20120167977A1 (en) * 2011-01-05 2012-07-05 Lee Jinhyung Solar cell and method for manufacturing the same
US20120211883A1 (en) * 2011-02-17 2012-08-23 Uehling Trent S Anchored conductive via and method for forming
US8314026B2 (en) * 2011-02-17 2012-11-20 Freescale Semiconductor, Inc. Anchored conductive via and method for forming
US20140102523A1 (en) * 2011-04-07 2014-04-17 Newsouth Innovations Pty Limited Hybrid solar cell contact
US20120298167A1 (en) * 2011-05-24 2012-11-29 Zhou song ping Structure and manufacturing of solar panels for a kind of solar shingles
US20140338743A1 (en) * 2011-12-09 2014-11-20 Hanwha Chemical Corporation Solar cell and method for preparing the same
US20140099450A1 (en) * 2012-10-05 2014-04-10 Tyco Electronics Amp Gmbh Methods and systems of manufacturing a coated structure on a substrate
US9758858B2 (en) * 2012-10-05 2017-09-12 Tyco Electronics Corporation Methods of manufacturing a coated structure on a substrate
US20150295122A1 (en) * 2012-10-25 2015-10-15 Tetrasun, Inc. Methods of forming solar cells
US9508887B2 (en) * 2012-10-25 2016-11-29 Tetrasun, Inc. Methods of forming solar cells
US20140162399A1 (en) * 2012-12-10 2014-06-12 Michael Cudzinovic Methods for electroless conductivity enhancement of solar cell metallization
US9293624B2 (en) * 2012-12-10 2016-03-22 Sunpower Corporation Methods for electroless plating of a solar cell metallization layer
US20150349177A1 (en) * 2013-03-12 2015-12-03 Fafco Incorporated Fluid cooled integrated photovoltaic module
US10074753B2 (en) 2013-03-15 2018-09-11 Sunpower Corporation Conductivity enhancement of solar cells
KR102242269B1 (en) * 2013-03-15 2021-04-19 선파워 코포레이션 Conductivity enhancement of solar cells
KR102212290B1 (en) 2013-03-15 2021-02-03 선파워 코포레이션 Reduced contact resistance and improved lifetime of solar cells
KR20150132322A (en) * 2013-03-15 2015-11-25 선파워 코포레이션 Conductivity enhancement of solar cells
JP2016514901A (en) * 2013-03-15 2016-05-23 サンパワー コーポレイション Improving the conductivity of solar cells
KR20150132269A (en) * 2013-03-15 2015-11-25 선파워 코포레이션 Reduced contact resistance and improved lifetime of solar cells
USD765024S1 (en) * 2013-12-11 2016-08-30 Solaero Technologies Corp. Solar cell
USD765590S1 (en) * 2013-12-11 2016-09-06 Solaero Technologies Corp. Solar cell
US20170133521A1 (en) * 2014-07-02 2017-05-11 Vincent Akira Allen A method for forming a photovoltaic cell and a photovoltaic cell formed according to the method
US9559059B2 (en) * 2014-10-29 2017-01-31 Globalfoundries Inc. Methods of forming an improved via to contact interface by selective formation of a conductive capping layer
US20160126190A1 (en) * 2014-10-29 2016-05-05 Globalfoundries Inc. Methods of forming an improved via to contact interface by selective formation of a conductive capping layer
US9466530B2 (en) 2014-10-29 2016-10-11 Globalfoundries Inc. Methods of forming an improved via to contact interface by selective formation of a metal silicide capping layer
US9773672B2 (en) * 2015-02-09 2017-09-26 Samsung Electronics Co., Ltd. Method of forming micropatterns
KR102370616B1 (en) * 2015-02-09 2022-03-04 삼성전자주식회사 Method of forming a micropattern
KR20160097675A (en) * 2015-02-09 2016-08-18 삼성전자주식회사 Method of forming a micropattern
US20160233083A1 (en) * 2015-02-09 2016-08-11 Samsung Electronics Co., Ltd. Method of forming micropatterns
US10741709B2 (en) * 2016-07-12 2020-08-11 Kyung Il Green Tech Co., Ltd. Ventilative solar cell and solar cell module
US20190123220A1 (en) * 2016-07-12 2019-04-25 Kyung Il Green Tech Co., Ltd. Ventilative solar cell and solar cell module
WO2019108858A1 (en) * 2017-11-29 2019-06-06 Component Re-Engineering Company, Inc. Semiconductor processing equipment with high temperature resistant nickel alloy joints and methods for making same
WO2020074764A3 (en) * 2018-10-11 2020-06-04 Fundación Cener – Ciemat Photovoltaic solar cell and method for producing same
CN113825732A (en) * 2019-05-15 2021-12-21 康宁股份有限公司 Method for reducing the thickness of textured glass, glass-ceramic and ceramic articles with high concentrations of alkali hydroxides at elevated temperatures
CN112599613A (en) * 2020-12-16 2021-04-02 中国电子科技集团公司第十八研究所 Preparation method of gallium arsenide solar cell electrode combined with germanium and used in space
CN113571606A (en) * 2021-07-23 2021-10-29 陕西众森电能科技有限公司 Method and device for preparing heterojunction solar cell electrode

Also Published As

Publication number Publication date
WO2009067475A1 (en) 2009-05-28
TW200939509A (en) 2009-09-16

Similar Documents

Publication Publication Date Title
US20090139568A1 (en) Crystalline Solar Cell Metallization Methods
US7888168B2 (en) Solar cell contact formation process using a patterned etchant material
US7799182B2 (en) Electroplating on roll-to-roll flexible solar cell substrates
US8859324B2 (en) Methods of manufacturing solar cell devices
US9508884B2 (en) Solar cell metallisation and interconnection method
US10453976B2 (en) Systems and methods for forming foil contact rear emitter solar cells with carrier selective contacts
US8940998B2 (en) Free-standing metallic article for semiconductors
US20080121276A1 (en) Selective electroless deposition for solar cells
US8569096B1 (en) Free-standing metallic article for semiconductors
US9337363B2 (en) Low resistance, low reflection, and low cost contact grids for photovoltaic cells
US7736928B2 (en) Precision printing electroplating through plating mask on a solar cell substrate
CN101919064A (en) Method of fabrication of a back-contacted photovoltaic cell, and back-contacted photovoltaic cell made by such a method
US20130199606A1 (en) Methods of manufacturing back surface field and metallized contacts on a solar cell device
KR20110123663A (en) Method and structure of photovoltaic grid stacks by solution-based process
US20120222736A1 (en) Front contact solar cell manufacture using metal paste metallization
US11018272B2 (en) Methods for forming metal electrodes concurrently on silicon regions of opposite polarity
WO2016193409A1 (en) Methods for forming metal electrodes on silicon surfaces of opposite polarity
TW200834951A (en) Apparatus and method for electroplating on a solar cell substrate
US20110155225A1 (en) Back contact solar cells having exposed vias
CN115148834A (en) Solar cell and photovoltaic module

Legal Events

Date Code Title Description
AS Assignment

Owner name: APPLIED MATERIALS, INC., CALIFORNIA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:WEIDMAN, TIMOTHY W.;STEWART, MICHAEL P.;WIJEKOON, KAPILA P.;AND OTHERS;REEL/FRAME:021997/0356;SIGNING DATES FROM 20081204 TO 20081205

STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION