US20090115047A1 - Robust multi-layer wiring elements and assemblies with embedded microelectronic elements - Google Patents

Robust multi-layer wiring elements and assemblies with embedded microelectronic elements Download PDF

Info

Publication number
US20090115047A1
US20090115047A1 US12/287,380 US28738008A US2009115047A1 US 20090115047 A1 US20090115047 A1 US 20090115047A1 US 28738008 A US28738008 A US 28738008A US 2009115047 A1 US2009115047 A1 US 2009115047A1
Authority
US
United States
Prior art keywords
metal layer
metal
conductive protrusions
dielectric layer
conductive
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US12/287,380
Inventor
Belgacem Haba
Vage Oganesian
Kimitaka Endo
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Adeia Semiconductor Solutions LLC
Original Assignee
Tessera LLC
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Tessera LLC filed Critical Tessera LLC
Priority to US12/287,380 priority Critical patent/US20090115047A1/en
Assigned to TESSERA, INC. reassignment TESSERA, INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: ENDO, KIMITAKA, OGANESIAN, VAGE, HABA, BELGACEM
Publication of US20090115047A1 publication Critical patent/US20090115047A1/en
Priority to US15/282,255 priority patent/US10032646B2/en
Assigned to ROYAL BANK OF CANADA, AS COLLATERAL AGENT reassignment ROYAL BANK OF CANADA, AS COLLATERAL AGENT SECURITY INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: DIGITALOPTICS CORPORATION, DigitalOptics Corporation MEMS, DTS, INC., DTS, LLC, IBIQUITY DIGITAL CORPORATION, INVENSAS CORPORATION, PHORUS, INC., TESSERA ADVANCED TECHNOLOGIES, INC., TESSERA, INC., ZIPTRONIX, INC.
Assigned to PHORUS, INC., DTS, INC., INVENSAS BONDING TECHNOLOGIES, INC. (F/K/A ZIPTRONIX, INC.), FOTONATION CORPORATION (F/K/A DIGITALOPTICS CORPORATION AND F/K/A DIGITALOPTICS CORPORATION MEMS), INVENSAS CORPORATION, IBIQUITY DIGITAL CORPORATION, DTS LLC, TESSERA, INC., TESSERA ADVANCED TECHNOLOGIES, INC reassignment PHORUS, INC. RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: ROYAL BANK OF CANADA
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/48Manufacture or treatment of parts, e.g. containers, prior to assembly of the devices, using processes not provided for in a single one of the subgroups H01L21/06 - H01L21/326
    • H01L21/4814Conductive parts
    • H01L21/4846Leads on or in insulating or insulated substrates, e.g. metallisation
    • H01L21/486Via connections through the substrate with or without pins
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/48Manufacture or treatment of parts, e.g. containers, prior to assembly of the devices, using processes not provided for in a single one of the subgroups H01L21/06 - H01L21/326
    • H01L21/4814Conductive parts
    • H01L21/4846Leads on or in insulating or insulated substrates, e.g. metallisation
    • H01L21/4857Multilayer substrates
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/498Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
    • H01L23/49822Multilayer substrates
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/498Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
    • H01L23/49827Via connections through the substrates, e.g. pins going through the substrate, coaxial cables
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/52Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
    • H01L23/538Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames the interconnection structure between a plurality of semiconductor chips being formed on, or in, insulating substrates
    • H01L23/5389Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames the interconnection structure between a plurality of semiconductor chips being formed on, or in, insulating substrates the chips being integrally enclosed by the interconnect and support structures
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/18High density interconnect [HDI] connectors; Manufacturing methods related thereto
    • H01L24/23Structure, shape, material or disposition of the high density interconnect connectors after the connecting process
    • H01L24/24Structure, shape, material or disposition of the high density interconnect connectors after the connecting process of an individual high density interconnect connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L24/82Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected by forming build-up interconnects at chip-level, e.g. for high density interconnects [HDI]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L25/00Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
    • H01L25/03Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes
    • H01L25/04Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers
    • H01L25/065Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H01L27/00
    • H01L25/0657Stacked arrangements of devices
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L25/00Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
    • H01L25/03Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes
    • H01L25/10Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices having separate containers
    • H01L25/105Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices having separate containers the devices being of a type provided for in group H01L27/00
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L25/00Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
    • H01L25/16Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof the devices being of types provided for in two or more different main groups of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. forming hybrid circuits
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K3/00Apparatus or processes for manufacturing printed circuits
    • H05K3/40Forming printed elements for providing electric connections to or between printed circuits
    • H05K3/4038Through-connections; Vertical interconnect access [VIA] connections
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K3/00Apparatus or processes for manufacturing printed circuits
    • H05K3/46Manufacturing multilayer circuits
    • H05K3/4644Manufacturing multilayer circuits by building the multilayer layer by layer, i.e. build-up multilayer circuits
    • H05K3/4647Manufacturing multilayer circuits by building the multilayer layer by layer, i.e. build-up multilayer circuits by applying an insulating layer around previously made via studs
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/18High density interconnect [HDI] connectors; Manufacturing methods related thereto
    • H01L2224/23Structure, shape, material or disposition of the high density interconnect connectors after the connecting process
    • H01L2224/24Structure, shape, material or disposition of the high density interconnect connectors after the connecting process of an individual high density interconnect connector
    • H01L2224/241Disposition
    • H01L2224/24151Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/24221Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/24225Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • H01L2224/24226Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation the HDI interconnect connecting to the same level of the item at which the semiconductor or solid-state body is mounted, e.g. the item being planar
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2225/00Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
    • H01L2225/03All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
    • H01L2225/04All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
    • H01L2225/065All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
    • H01L2225/06503Stacked arrangements of devices
    • H01L2225/06524Electrical connections formed on device or on substrate, e.g. a deposited or grown layer
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2225/00Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
    • H01L2225/03All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
    • H01L2225/04All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
    • H01L2225/065All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
    • H01L2225/06503Stacked arrangements of devices
    • H01L2225/06541Conductive via connections through the device, e.g. vertical interconnects, through silicon via [TSV]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2225/00Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
    • H01L2225/03All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
    • H01L2225/10All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers
    • H01L2225/1005All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00
    • H01L2225/1011All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00 the containers being in a stacked arrangement
    • H01L2225/1017All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00 the containers being in a stacked arrangement the lowermost container comprising a device support
    • H01L2225/1023All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00 the containers being in a stacked arrangement the lowermost container comprising a device support the support being an insulating substrate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2225/00Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
    • H01L2225/03All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
    • H01L2225/10All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers
    • H01L2225/1005All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00
    • H01L2225/1011All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00 the containers being in a stacked arrangement
    • H01L2225/1047Details of electrical connections between containers
    • H01L2225/1058Bump or bump-like electrical connections, e.g. balls, pillars, posts
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L25/00Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
    • H01L25/03Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes
    • H01L25/04Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers
    • H01L25/065Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H01L27/00
    • H01L25/0652Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H01L27/00 the devices being arranged next and on each other, i.e. mixed assemblies
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01005Boron [B]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01006Carbon [C]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01013Aluminum [Al]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01027Cobalt [Co]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01029Copper [Cu]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01033Arsenic [As]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01078Platinum [Pt]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01079Gold [Au]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01082Lead [Pb]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/013Alloys
    • H01L2924/0132Binary Alloys
    • H01L2924/01322Eutectic Alloys, i.e. obtained by a liquid transforming into two solid phases
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/013Alloys
    • H01L2924/014Solder alloys
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/14Integrated circuits
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/146Mixed devices
    • H01L2924/1461MEMS
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/19Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
    • H01L2924/1901Structure
    • H01L2924/1904Component type
    • H01L2924/19041Component type being a capacitor
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/19Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
    • H01L2924/1901Structure
    • H01L2924/1904Component type
    • H01L2924/19042Component type being an inductor
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/19Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
    • H01L2924/1901Structure
    • H01L2924/1904Component type
    • H01L2924/19043Component type being a resistor
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/30Technical effects
    • H01L2924/301Electrical effects
    • H01L2924/30105Capacitance
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/30Technical effects
    • H01L2924/301Electrical effects
    • H01L2924/30107Inductance
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K1/00Printed circuits
    • H05K1/18Printed circuits structurally associated with non-printed electric components
    • H05K1/182Printed circuits structurally associated with non-printed electric components associated with components mounted in the printed circuit board, e.g. insert mounted components [IMC]
    • H05K1/185Components encapsulated in the insulating substrate of the printed circuit or incorporated in internal layers of a multilayer circuit
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2201/00Indexing scheme relating to printed circuits covered by H05K1/00
    • H05K2201/03Conductive materials
    • H05K2201/0332Structure of the conductor
    • H05K2201/0335Layered conductors or foils
    • H05K2201/0355Metal foils
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2201/00Indexing scheme relating to printed circuits covered by H05K1/00
    • H05K2201/03Conductive materials
    • H05K2201/0332Structure of the conductor
    • H05K2201/0335Layered conductors or foils
    • H05K2201/0361Etched tri-metal structure, i.e. metal layers or metal patterns on both sides of a different central metal layer which is later at least partly etched
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2201/00Indexing scheme relating to printed circuits covered by H05K1/00
    • H05K2201/03Conductive materials
    • H05K2201/0332Structure of the conductor
    • H05K2201/0364Conductor shape
    • H05K2201/0382Continuously deformed conductors
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2201/00Indexing scheme relating to printed circuits covered by H05K1/00
    • H05K2201/09Shape and layout
    • H05K2201/09209Shape and layout details of conductors
    • H05K2201/095Conductive through-holes or vias
    • H05K2201/096Vertically aligned vias, holes or stacked vias
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2203/00Indexing scheme relating to apparatus or processes for manufacturing printed circuits covered by H05K3/00
    • H05K2203/03Metal processing
    • H05K2203/0384Etch stop layer, i.e. a buried barrier layer for preventing etching of layers under the etch stop layer
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2203/00Indexing scheme relating to apparatus or processes for manufacturing printed circuits covered by H05K3/00
    • H05K2203/07Treatments involving liquids, e.g. plating, rinsing
    • H05K2203/0703Plating
    • H05K2203/0733Method for plating stud vias, i.e. massive vias formed by plating the bottom of a hole without plating on the walls
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2203/00Indexing scheme relating to apparatus or processes for manufacturing printed circuits covered by H05K3/00
    • H05K2203/11Treatments characterised by their effect, e.g. heating, cooling, roughening
    • H05K2203/1189Pressing leads, bumps or a die through an insulating layer
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K3/00Apparatus or processes for manufacturing printed circuits
    • H05K3/0011Working of insulating substrates or insulating layers
    • H05K3/0017Etching of the substrate by chemical or physical means
    • H05K3/0026Etching of the substrate by chemical or physical means by laser ablation
    • H05K3/0032Etching of the substrate by chemical or physical means by laser ablation of organic insulating material
    • H05K3/0038Etching of the substrate by chemical or physical means by laser ablation of organic insulating material combined with laser drilling through a metal layer
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K3/00Apparatus or processes for manufacturing printed circuits
    • H05K3/46Manufacturing multilayer circuits
    • H05K3/4644Manufacturing multilayer circuits by building the multilayer layer by layer, i.e. build-up multilayer circuits
    • H05K3/4652Adding a circuit layer by laminating a metal foil or a preformed metal foil pattern

Definitions

  • the subject matter of the present application relates to multi-layer wiring elements and their fabrication, such as used in the packaging of, or in the connection to micro-electronic elements, particularly semiconductor integrated circuits.
  • microelectronic elements e.g., semiconductor integrated circuits
  • Processor chips pose particular challenges, due to the large area over which they typically extend, the great number of external contacts which typically are present as pinout at the external signal interface of the chip, and large fluctuations in temperature to which they are subject, because of high operating temperatures of processor chips.
  • the pitch and the size of the contacts of the chip are each becoming smaller as the number of external contacts of the chip increases.
  • Flip-chip interconnects can be formed quickly and reliably by holding a semiconductor chip with solder bumps thereon in contact with corresponding lands of a chip carrier and then heating the chip with the chip carrier to a point at which the solder bumps melt and form joints with the lands of the chip carrier.
  • solder bumps are used which contain a high-lead content solder.
  • advantages of the high-lead solder is that it tends to yield to thermal and mechanical stresses within the package.
  • industry is trending away from use of high-lead content solder, or rather, towards increased use of lead-free solder.
  • lead-containing solder is in question.
  • microelectronic chips poses significant challenges, particularly the reduction in pitch and size of contacts, high power density, and large area of certain chips such as processor chips.
  • An interconnect element can include a dielectric layer having a top face and a bottom face remote from the top face.
  • a first metal layer may define a plane extending along the bottom face and a second metal layer can extend along the top face.
  • One of the first or second metal layers, or both, can include a plurality of conductive traces.
  • a plurality of conductive protrusions can extend upwardly from the plane defined by the first metal layer through the dielectric layer.
  • the conductive protrusions can have top surfaces at a first height above the first metal layer. The first height can be greater than 50% of a height of the dielectric layer above the first metal layer, for example.
  • a plurality of conductive vias can extend from the top surfaces through openings in the dielectric layer to conductively connect the conductive protrusions with the second metal layer. At least one of the conductive vias can have a first width in contact with the top surface of the conductive protrusion. The first width can be less than a width of the top surface.
  • An interconnect element can include a dielectric layer having a top face and a bottom face remote from the top face.
  • a first metal layer can define a plane extending along the bottom face and a second metal layer can extend along the top face.
  • One of the first or second metal layers, or both, can include a plurality of conductive traces.
  • a plurality of conductive protrusions can extend upwardly from the plane defined by the first metal layer through the dielectric layer, and a plurality of plated features can extend through openings in the dielectric layer to conductively connect the conductive protrusions with the second metal layer.
  • a packaged microelectronic element can include a dielectric layer having a top face and a bottom face remote from the top face.
  • a first metal layer can define a plane extending along the bottom face and a second metal layer can extend along the top face.
  • One of the first or second metal layers, or both, can include a plurality of conductive traces.
  • a plurality of conductive protrusions can extend upwardly from the plane defined by the first metal layer through the dielectric layer and a microelectronic element disposed between the first and second wiring layers.
  • the microelectronic element can have a contact-bearing face separated from the second metal layer by the dielectric layer.
  • a plurality of plated features can extend through openings in the dielectric layer to conductively connect the conductive protrusions and contacts of the microelectronic element with the second metal layer.
  • a multiple wiring layer interconnect element having at least one of an active or passive component incorporated therein can include a dielectric layer having a top face and a bottom face remote from the top face.
  • a first metal layer can define a plane extending along the bottom face and a second metal layer can extend along the top face.
  • At least one of the first and second metal layers can include a plurality of conductive traces.
  • a plurality of conductive protrusions can extend from the plane upwardly through the dielectric layer.
  • the at least one of an active or passive component can be disposed between the first and second metal layers.
  • the component can have a plurality of terminals confronting the second metal layer and separated from the second metal layer by the dielectric layer.
  • a plurality of plated features can extend through openings in the dielectric layer to conductively connect the conductive protrusions and the terminals of the component with the second metal layer.
  • a method of fabricating an interconnect element having a plurality of wiring layers separated from each other by at least one dielectric layer can include laminating a dielectric layer and a first metal layer atop the dielectric layer onto a base element.
  • the base element can include, for example, a second metal layer having at least portions defining a plane and a plurality of conductive protrusions extending upwardly from the plane. Portions of the dielectric layer may separate adjacent ones of the conductive protrusions.
  • the method can include forming openings in the dielectric layer which expose at least top surfaces of the conductive protrusions.
  • a metal can be plated onto the exposed surfaces of the conductive protrusions within the openings to form plated features connecting the conductive protrusions with the first metal layer.
  • a method of packaging a microelectronic element between wiring layers of an interconnect element having a plurality of wiring layers separated from each other by at least one dielectric layer can include laminating a dielectric layer and a first metal layer atop the dielectric layer onto a first element.
  • the first element can include, for example, a second metal layer having at least portions defining a plane, a plurality of conductive protrusions extending upwardly from the plane and a microelectronic element having a first face adjacent to the plane.
  • the step of laminating can be performed such that portions of the dielectric layer separate adjacent ones of the conductive protrusions and separate the microelectronic element from the conductive protrusions.
  • the method can include forming openings in the dielectric layer which expose contacts at a second face of the microelectronic element and at least top surfaces of the conductive protrusions.
  • the method can also include plating a metal onto the exposed contacts and exposed surfaces of the conductive protrusions within the openings to form plated features connecting the contacts and the conductive protrusions with the first metal layer.
  • a method is provided in accordance with an embodiment for forming an interconnect element including at least one of an active or passive component between respective wiring layers of the interconnect element, wherein a plurality of wiring layers are separated from each other by at least one dielectric layer.
  • a dielectric layer and a first metal layer atop the dielectric layer can be laminated onto a first element.
  • the first element can include a second metal layer having at least portions defining a plane, a plurality of conductive protrusions extending upwardly from the plane and at least one of an active or passive component having a surface overlying the plane.
  • the step of laminating can be performed such that portions of the dielectric layer separate adjacent ones of the conductive protrusions and the component from each other.
  • Openings may be formed in the dielectric layer which can expose contacts of the component and at least top surfaces of the conductive protrusions.
  • a metal may be plated onto the exposed contacts and exposed surfaces of the conductive protrusions within the openings to form plated features connecting the contacts and the conductive protrusions with the second metal layer.
  • the method as set forth herein can include after forming the plated features, patterning the first and second metal layers to form wiring patterns.
  • the third metal layer can fill the recesses to form solid conductive protrusions.
  • the third metal layer can coat the inner walls of the recesses to form hollow conductive protrusions.
  • the conductive protrusions can include solid conductive protrusions.
  • the hollow conductive protrusions can have continuous metal surfaces extending away from the plane.
  • the first metal layer can include the planar portions and the hollow conductive protrusions can extend continuously away from the planar portions.
  • the hollow conductive protrusions can have a frustoconical shape.
  • the method as set forth herein can also include, after forming the plated features, patterning a fourth metal layer to form wiring patterns and after forming the second plated features, patterning the first and fourth metal layers to form wiring patterns.
  • FIGS. 1( a ) through 1 ( g ) are sectional views illustrating stages in a method of fabricating a multi-layer wiring element such as a circuit panel having multiple layers of wiring patterns, in accordance with an embodiment of the invention.
  • FIG. 2 is a plan view illustrating wiring patterns exposed at a face of a multi-layer wiring element fabricated in accordance with the method illustrated in FIGS. 1( a ) through 1 ( f ).
  • FIG. 3( a ) is a sectional view illustrating a particular example of a multi-layer wiring element fabricated in accordance with the embodiment illustrated in FIGS. 1( a ) through 1 ( g ).
  • FIG. 3( b ) is a plan view of a face of the multi-layer wiring element shown in FIG. 3( a ).
  • FIGS. 4( a ) through 4 ( g ) are sectional views illustrating stages in a method of fabricating a multi-layer wiring element in accordance with a variation of the embodiment illustrated in FIGS. 1( a )-( g ).
  • FIGS. 4( f )′ and 4 ( g )′ are sectional views illustrating stages in a variation of the method of fabricating a multi-layer wiring element illustrated in FIGS. 4( a )-( g ).
  • FIGS. 5( a ) through 5 ( f ) are sectional views illustrating stages in a method of fabricating a multi-layer wiring element in accordance with a variation of the embodiment illustrated in FIGS. 4( a )-( g ).
  • FIGS. 6( a ) through 6 ( f ) are sectional views illustrating stages in a method of fabricating a multi-layer wiring element in accordance with a variation of the embodiment illustrated in FIGS. 1( a )-( g ).
  • FIG. 7 is a sectional view illustrating a microelectronic assembly including a multi-layer wiring element having microelectronic elements and components incorporated therein in accordance with an embodiment of the invention.
  • FIG. 8 is a sectional view illustrating a microelectronic assembly including a multi-layer wiring element having a microelectronic element and at least one of an active or passive component incorporated therein and a thermal conductor, in accordance with an embodiment of the invention.
  • FIGS. 9( a ) through 9 ( h ) are sectional views illustrating stages in a method of fabricating a microelectronic assembly such as shown in FIG. 7 in accordance with an embodiment of the invention.
  • FIG. 10 is a sectional view illustrating a microelectronic assembly having embedded components and a microelectronic device mounted thereto in accordance with an embodiment of the invention.
  • FIG. 11 is a sectional view illustrating a microelectronic assembly having an embedded microelectronic element and components mounted thereto in accordance with an embodiment of the invention.
  • FIG. 12 is a sectional view illustrating a microelectronic assembly having an embedded microelectronic element and embedded components in accordance with an embodiment of the invention.
  • FIG. 13 is a sectional view illustrating a stacked arrangement including a plurality of microelectronic assemblies such as shown in FIG. 10 .
  • FIG. 14 is a sectional view illustrating a stacked arrangement including a plurality of microelectronic assemblies such as shown in FIG. 12 .
  • a feature such as a terminal, contact or pad which is “exposed at” a surface of a dielectric element may be flush with such surface; recessed relative to such surface; or protruding from such surface, so long as the feature is accessible for contact by a theoretical point moving towards the surface in a direction perpendicular to the surface.
  • FIG. 1( a ) through FIG. 1( g ) illustrate stages in a method of fabricating an interconnect element such as a multi-layer wiring element in accordance with an embodiment of the invention.
  • a layered metal structure 110 includes a relatively thin metal layer 102 having a thickness between about three and 25 micrometers ( ⁇ m or “microns”) and a thicker metal layer 104 having a thickness between about 30 microns and 200 microns.
  • each of the metal layers 102 , 104 has an exposed surface 102 a , 104 a , respectively, which defines a plane.
  • the thin metal layer 102 has a thickness of less than about 10 microns and the thicker metal layer 104 has a thickness between about 25 microns and 50 microns. In one embodiment, the metal layer 102 has an exposed surface 102 a which defines a continuous plane.
  • An intermediate layer 106 having a different composition from the two layers 102 , 104 is disposed between the two metal layers 102 , 104 .
  • the intermediate layer 106 can be of such composition that it is not attacked by an etchant or etchants which attack either one or both of the metal layers 102 , 104 .
  • each of the two metal layers 102 , 104 consist essentially of copper and the intermediate layer 106 includes or consists essentially of nickel.
  • the intermediate layer 106 functions as an etch stop layer to prevent the etchant from penetrating beyond the intermediate layer 106 and possibly attacking the other one of the metal layers 102 , 104 that is remote from the exposed face.
  • the metal layer 104 is patterned by lithography to form solid metal posts extending upwardly above the metal layer 102 .
  • the solid metal posts typically have a height 115 which is about equal to the original thickness of the metal layer 104 above the intermediate layer 106 .
  • Each of the solid metal posts typically has a height 115 which is at least about half a diameter 117 or width of each post, such that the height to width aspect ratio is about 1 ⁇ 2 or greater.
  • the posts have frusto-conical or pyramidal shape.
  • the metal posts can have cylindrical shape.
  • a photoresist layer (not shown) can be deposited and developed to form mask patterns overlying layer 104 .
  • the layered metal structure 110 can then be etched selectively with respect to the intermediate layer 106 to form the conductive posts 112 .
  • Such processing tends to form metal posts which have frusto-conical shape, wherein walls 127 of the posts are sloped away from the top surface 126 .
  • the intermediate layer can be removed where exposed between the conductive posts using a different etch process performed selectively with respect to the posts and metal layer 102 .
  • the metal layer 102 and the conductive posts extending upwardly therefrom form a base element 114 to which additional processing is applied in subsequent steps.
  • a dielectric layer 116 and another relatively thin metal layer 118 atop the dielectric layer are now laminated to the base element 114 .
  • the metal layer 118 can be such as or similar to the metal layer 102 described above and can have an exposed surface 118 a which defines a continuous plane.
  • dielectric materials and processes which can be used to form the laminated structure. Lamination processes can also vary.
  • the dielectric layer 116 and the metal layer 118 can be laminated in one simultaneous step with the base element to form a laminated structure 120 ( FIG.
  • the material and characteristics of the dielectric layer and the type of lamination process can be selected such that lamination can be performed at a relatively low temperature of less than about 200° C. and with a relatively low pressure, such as less than 20 kilograms of force per square centimeter.
  • the dielectric layer can include an uncured dielectric element such as commonly referred to as a “pre-preg”, such element containing a curable dielectric such as an epoxy among others, and an embedded glass cloth, for example. Curing of such dielectric element can occur as a result of the heat and pressure applied during a simultaneous lamination process when the dielectric layer is joined with the base element 114 and the overlying metal layer 118 or during subsequent treating.
  • a pre-preg such element containing a curable dielectric such as an epoxy among others, and an embedded glass cloth, for example. Curing of such dielectric element can occur as a result of the heat and pressure applied during a simultaneous lamination process when the dielectric layer is joined with the base element 114 and the overlying metal layer 118 or during subsequent treating.
  • Such uncured dielectric layer can be selected for additional properties such as relatively low coefficient of thermal expansion (“CTE”), and relative rigidity, i.e., having a Young's modulus (modulus of elasticity) which is not very low. Desir
  • the dielectric layer 116 may have a rough surface or smooth surface prior to lamination of the metal layer 118 thereto.
  • the surface roughness of particular dielectric materials can vary widely. Certain dielectric materials such as particular pre-preg type layers can have a surface roughness ranging between about 500 nm and 700 nm prior to laminating the metal layer thereto.
  • a dielectric layer 116 having a thickness of about 50 microns and characteristics such as described below can be laminated to the base element at a temperature of about 100° C. for 30 seconds with pressure of 7 kg/cm 2 applied, then at 100° C.
  • PET post lamination treatment
  • a desmear process may be performed to remove smear from an exposed surface 116 a of the dielectric layer 116 and to improve adhesion strength.
  • the metal layer 118 having characteristics such as described above can be laminated to the structure including the base element and the dielectric layer 116 at a temperature held at about 120° C.
  • FIG. 1( d ) illustrates the resulting structure 120 after lamination of the dielectric layer 116 and the metal layer 118 .
  • portions 122 of the dielectric layer 116 may separate the metal posts 112 from the metal layer 118 .
  • the top surfaces 126 of the metal posts 112 can be separated from the metal layer 118 by distances up to a few tens of microns. In a particular example, where the thickness 119 of the dielectric layer is about 50 microns, the separation distance can range up to a value of somewhat less than 25 microns, such that the height 115 ( FIG. 1( b )) of the metal posts 112 is greater than 50% of the thickness 119 of the dielectric layer 116 . More typically, the separation distance between the top surfaces 126 of the metal posts 112 and the metal layer 118 in such example is less than 20 microns, and can be significantly less than 15 microns.
  • processing is performed which connects the metal posts 112 with the metal layer 118 .
  • a laser ablation process such as laser drilling can be performed ( FIG. 1( e )) to form holes 124 which extend through the metal layer 118 and the intervening portions of the dielectric layer to expose top surfaces 126 of the metal posts.
  • a focused beam from a YAG laser or CO 2 laser is used to form the holes.
  • the holes 124 can be formed by lithography in accordance with openings in a contact mask or photoresist mask (not shown) overlying the metal layer 118 .
  • conductive connectors 128 are formed in the holes 124 which extend between at least the top surfaces 126 of the metal posts 112 and the metal layer 118 .
  • the conductive connectors 128 can also be referred to as micro-vias.
  • the conductive connectors 128 are formed by plating a metal within the openings which then forms conductors which bridge the separation between the posts 112 and the metal layer 118 .
  • the process can be performed by plating copper into the openings in contact with top surfaces 126 of the metal posts 112 and metal layer 118 .
  • the metal layer 102 and posts 112 or the metal layer 118 or all can serve as a plating electrode.
  • the process may be performed via electroplating directly onto the exposed top surfaces 126 of the metal posts or, alternatively, via electrolessly plating a seed layer, followed by electroplating.
  • the conductive connectors 128 can be formed by other methods, such as, for example, screening or stenciling of a conductive matrix material, e.g., a conductive paste such as a metal-filled epoxy, solder paste, among many others, which is then cured by post-treatment.
  • a conductive matrix material e.g., a conductive paste such as a metal-filled epoxy, solder paste, among many others, which is then cured by post-treatment.
  • the conductive connectors 128 can be formed by vapor deposition, e.g., physical vapor deposition (sputtering), which may or may not be followed by subsequent plating.
  • the conductive connectors 128 can be formed by introducing a fusible metal such as a solder, tin or eutectic composition into the holes 124 so as to wet top surfaces 126 of the metal posts 112 .
  • the width 150 of each micro-via typically is less than the entire width 152 of the metal posts 112 at the top surface 126 .
  • the area of the micro-via in contact with the top surface may actually be less than an area of the top surface 126 .
  • the maximum area of the hole in the dielectric layer in which the micro-via is formed can be smaller than the maximum area occupied by the post 112 at the height 115 of the post 112 above the metal layer.
  • width 150 of the micro-via is less than the width 152 of the top surface 126 of the metal post 112 , or particularly, when the maximum area of the hole 124 in the dielectric layer is smaller than the area of the metal post 112 at the top surface.
  • the width 150 of the micro-via is less than the width 152 of the top surface 126 of the metal post 112 , or particularly, when the maximum area of the hole 124 in the dielectric layer is smaller than the area of the metal post 112 at the top surface.
  • plating is used to form the micro-vias, less time may be needed to do so under such condition.
  • solder or a conductive matrix is included in the micro-via, better control may be attained over the amount of material needed to bridge the separation distance between the top surface of the metal post 112 and the metal layer 118 .
  • a completed interconnect element 130 illustrated in FIG. 1( d ), includes conductive traces 132 , 134 exposed at a bottom surface 116 a and a top surface 116 b of the dielectric layer 116 . Some of the conductive traces 132 exposed at the bottom surface 116 a conductively connect with some of the metal posts 112 . Some of the metal posts, in turn, are conductively connected to some of the wiring patterns 134 , e.g., conductive traces exposed at the top surface 116 b through the connectors 128 .
  • the wiring patterns 134 may form connections between a plurality of the metal posts through the conductive connectors 128 .
  • the wiring patterns may also include conductive mounting pads 136 available for attachment of other elements, e.g., active or passive devices or microelectronic elements thereto.
  • the wiring patterns may also include ground or power transmission planes, various conductors or transmission line elements for maintaining ground or a power supply voltage or transmitting signals.
  • particular conductors of the wiring patterns 132 , 134 can form a microstrip transmission line, separated by the thickness 119 ( FIG. 1( d )) of the dielectric layer.
  • each metal post can be the same as in the above-described embodiment, in a particular embodiment, the heights H 1 , H 2 ( FIG. 3( a )) of the metal posts above a wiring layer can vary at different locations of the structure. As illustrated in FIG. 3( a ), the height H 1 of post 222 is significantly greater, e.g., several microns to tens of microns greater, than the height H 2 of post 224 . Moreover, the widths W 1 , W 2 of the metal posts can also vary to significant degrees.
  • a metal post can have an oblong or rectangular shape, having a length L 1 greater than the width W 1 .
  • the amount of time required to fabricate a multi-layer wiring element as shown in FIG. 1( g ) can be reduced in comparison to the time required to fabricate other similar multi-layer wiring elements which do not have the above-described conductive connectors 128 . Costs of materials, manufacture or both may also be reduced.
  • the method also permits wiring elements to be fabricated in which the sizes (horizontal dimensions and height) of metal posts therein can vary substantially.
  • the wiring element can, in some cases, accommodate metal posts having different (small or large) pitches, as well.
  • metal posts are solid, capacitance and inductance can be reduced in some cases in comparison to wiring elements having hollow or cylindrical plated metal features such as plated through holes for connecting the first and second metal layers.
  • solid metal posts when solid metal posts are used, power consumption, current density and hence, electromigration can also be reduced, increasing the durability of the wiring element.
  • metal layer 102 can be patterned to form wiring patterns before the metal layer 104 is patterned to form the metal posts 112 ( FIG. 1( b )).
  • the metal layer 102 can be patterned by lithography performed via selectively etching metal layer 102 with respect to the intermediate layer 106 used as an etch stop layer.
  • the 110 structure with the wiring patterns defined therein can be attached temporarily to a carrier, which will remain in place until after the conductive connectors 128 are formed.
  • the dielectric layer 116 may fill spaces between adjacent wiring patterns such that the wiring patterns may become more similar to damascene (inlaid) wiring patterns having exposed surfaces which are flush with the exposed surface of the dielectric layer between adjacent wiring patterns.
  • the metal layer 118 can have through holes pre-formed, e.g., pre-punched, pre-drilled, or pre-etched therein.
  • the pre-formed through holes of the metal layer 118 are aligned with the underlying posts 112 such that upon forming the structure 120 ( FIG. 1( d )), the portions 122 of the dielectric layer overlying the posts 112 are exposed within such holes.
  • the metal layer 118 may already be patterned into wiring patterns similar to the patterns 134 illustrated in FIG. 1( g ) and already be joined with the dielectric layer 116 when the lamination process ( FIG. 1( c )) is performed.
  • the dielectric layer 116 may also have holes pre-formed therein at the time the dielectric layer is laminated to the base element 114 .
  • a subsequent step of forming holes 124 FIG. 1( e ) can be omitted.
  • the metal posts 112 and wiring patterns are formed by etching from a top surface of a single, relatively thick, e.g., 25 to 50 microns thick metal layer via a timed etch in accordance with pre-defined mask patterns thereon.
  • the wiring patterns are formed by a timed process of etching from a bottom surface of the same relatively thick metal layer.
  • the posts 112 can include or consist essentially of a conductive matrix material, e.g., a conductive paste, among others.
  • the posts 112 can be formed, for example, by screening or stenciling onto the metal layer 102 .
  • the posts 112 can be formed by screening or stenciling into openings in a sacrificial layer or mandrel, followed by removal of such sacrificial layer or mandrel to expose the posts.
  • FIGS. 4( a ) to 4 ( g ) a method is provided for fabricating an interconnect element in accordance with another embodiment of the invention similar to that described above ( FIGS. 1( a )-( g )).
  • FIGS. 4( a )-( b ) illustrate stages in processing which are the same as those shown and described above with respect to FIGS. 1( a )-( b ) above or the above-described variations thereof.
  • a second layered metal structure 310 includes a first metal layer 302 , a second metal layer 304 and an intermediate layer 306 between them. optionally, the second metal layer 304 can be thicker than the first metal layer 302 .
  • the layered metal structure 310 has dimensions and properties similar to those of the above-described layered metal structure 110 ( FIG. 1( a )). However, prior to the lamination step, metal layer 302 of the layered structure 310 is patterned to form holes 308 , such as by a masked etch performed selectively with respect to an intermediate layer 306 of the layered structure. In addition to having holes, the metal layer 302 may already be patterned to form individual wiring patterns 334 .
  • the second layered metal structure 310 is positioned atop a dielectric layer 316 which has properties similar to dielectric layer 116 ( FIG. 1( c )) described above, and the structure 310 then is laminated with the dielectric element 316 and the base element 314 having posts 312 protruding therefrom to form the structure 320 illustrated in FIG. 4( d ).
  • the metal layer 304 is patterned lithographically to form second metal posts 322 which protrude above the wiring patterns 334 overlying a top surface 316 a of the dielectric layer 316 .
  • the intermediate layer 306 FIG. 4( c )
  • FIGS. 4( f ) and 4 ( g ) processing is then performed in a manner such as described above with respect to FIGS.
  • the metal layer 334 may not need to undergo patterning at this time, if individual wiring patterns have already been defined previously in accordance with the processing described above with respect to FIG. 4( c ).
  • the structure illustrated in 4 ( f ) can have two additional metal layers 306 ′ and 304 ′ underlying the bottom surface 302 a of the metal wiring layer 302 .
  • These layers can remain from an initial layered structure ( FIG. 4( a )) which contains five layers rather than the three shown therein.
  • the layer 306 ′ is an intermediate layer and layer 304 ′ is a relatively thick layer of a metal different from that of which layer 306 ′ essentially consists.
  • layer 306 FIG.
  • layer 306 ′ functions as an etch stop layer when selectively etching layer 304 ′ in accordance with mask patterns (not shown) to form third metal posts 342 which protrude downwardly from the bottom surface 302 a of the metal wiring patterns 332 .
  • mask patterns not shown
  • third metal posts 342 which protrude downwardly from the bottom surface 302 a of the metal wiring patterns 332 .
  • exposed portions of layer 306 ′ are removed and a metal layer 302 ′ ( FIG. 4( f )′) is patterned by lithography to form the wiring patterns 332 ( FIG. 4( g )′).
  • third metal posts similar to the third metal posts 342 can be formed by plating a metal layer (not shown) within openings in a sacrificial mask layer such as a photoresist layer overlying the metal layer 302 .
  • the plated metal layer can be such as to fill the openings therein to form third metal posts which are solid, similar to the metal posts 342 illustrated in FIG. 4( g )′.
  • FIGS. 5( a )-( f ) illustrate a variation of the embodiment described above which results in formation of a multi-layer wiring element 450 having three wiring layers 402 , 418 , 440 therein, the wiring layers being interconnected by metal posts 412 , 422 and conductive connectors 428 , 438 .
  • a base element 414 FIG. 5( a )
  • second metal posts 422 exposed above a second metal layer 418 has a structure such as that shown and described above with respect to FIG. 4( f ). As illustrated in FIG.
  • a second dielectric layer 426 and a third metal layer 440 are laminated to the base element 414 , such as by the process described above with reference to FIGS. 1( c ) and 1 ( d ).
  • the third metal layer of the resulting laminated structure 420 ( FIG. 5( c )) then is patterned to form holes 424 exposing top surfaces 425 of the second metal posts 422 .
  • second conductive connectors 438 are formed which connect the second metal posts 422 to the third wiring layer 440 ( FIG. 5( e )), by processing such as described above ( FIG.
  • first and third wiring layers then can be patterned to form individual wiring patterns 432 , 442 , e.g., individual conductive traces or other wiring features of the first and third wiring layers 402 , 440 , respectively.
  • FIGS. 6( a ) through 6 ( f ) illustrate a method of fabricating an interconnect element in accordance with yet another variation of the embodiment described above with reference to FIGS. 1( a ) through 1 ( f ).
  • the base element 514 varies from the base element 114 ( FIG. 1( c )) in that it includes a metal layer 502 having planar portions 504 which define a plane and a plurality of hollow metal protrusions 512 which protrude upwardly from the planar portions 504 .
  • the hollow metal protrusions may be provided as a metal layer which is integral with the metal layer of which the planar portions 504 are formed, and may be formed, for example, by stamping or by plating a metal layer onto surfaces of a mandrel followed by removing the mandrel.
  • the base element 514 can include a plurality of metal layers, and the metal layers can each have the same thickness as other such metal layers or can have different thicknesses.
  • the base element 514 may be attached to a temporary element such as a carrier for support or to protect the base element from corrosion or chemical attack, for example.
  • the base element consists essentially of copper.
  • the base element can include a plurality of layers of metal and the metal protrusions 512 can be of a different layer or layers of metal than the planar portions.
  • the protrusions 512 of the metal layer 502 can be filled with a conductive material, e.g., a plated metal layer, conductive paste, solder or other metallic material such that the final structure has filled conductive protrusions rather than hollow ones as illustrated in FIG. 6( f ).
  • a conductive material e.g., a plated metal layer, conductive paste, solder or other metallic material such that the final structure has filled conductive protrusions rather than hollow ones as illustrated in FIG. 6( f ).
  • FIG. 7 is a sectional view illustrating a packaged microelectronic assembly 700 in accordance with an embodiment of the invention.
  • individual microelectronic elements 710 , 720 e.g., integrated circuits, semiconductor chips or microelectromechanical elements (“MEMs”) devices, etc., are embedded between patterned wiring layers 702 , 704 , 706 of the assembly.
  • the microelectronic elements 710 , 720 incorporated into the assembly can include one or more processor chips, together with a one or more co-processor chips or associated or related chips.
  • Such chips can be relatively large, extending over areas of 25 millimeters (mm) by 25 mm, for example, and typically have high power density and interconnect density.
  • a single processor chip may consume from tens of Watts to several hundred Watts of power and can require contacts numbering in the hundreds to many thousands to be interconnected at a face of the chip.
  • the microelectronic elements are encapsulated within dielectric layers 726 and 736 , 746 of the assembly, and the assembly 700 also includes dielectric layers 716 and 756 .
  • the coefficient of thermal expansion (“CTE”) of the dielectric layers is selected to be close to or so as to match that of the semiconductor material, e.g., silicon, from which the microelectronic element is constructed.
  • Additional electric devices 740 , 742 , 744 , 746 , 748 and 750 e.g., passive or active components, such as, for example, resistors, capacitors, and inductors or combinations thereof, are embedded between respective wiring layers 702 and 704 or between such wiring layers and other wiring layers 701 and 708 .
  • the electric devices can include individual discrete capacitors, discrete resistors or discrete inductors.
  • multiple electric devices can be provided on individual substrates, such as in form of an “IPOC” (integrated passives on chip), for example.
  • IPOC integrated passives on chip
  • metal posts 712 and conductive connectors 728 extending upwardly therefrom provide conductive interconnection between adjacent wiring levels, such as, for example, between wiring layers 708 and 706 .
  • other metal posts 722 and the conductive connectors 738 in contact therewith conductively interconnect wiring layer 706 with wiring layer 708 .
  • the thickness 714 of dielectric layer 716 is less than the thickness 724 of dielectric layer 726 .
  • the thicknesses may be different in order to accommodate devices or microelectronic elements which have different thicknesses.
  • the microelectronic elements 710 can be thinned prior to incorporation into the assembly 700 , it may not be desirable to reduce the thickness of each microelectronic element to less than a few tens of microns, e.g., 50 microns, because of increased fragility. As further illustrated in FIG.
  • the metal posts 712 , 722 within an interior of the assembly can have equal height, such posts being formed by selectively etching metal layers of uniform thickness, such as described above with respect to FIGS. 1( a ) through 1 ( b ) and 4 ( d ) through 4 ( e ).
  • conductive connectors 738 within the thicker dielectric layer 724 may need to have greater height than the conductive connectors 728 within the thinner dielectric layer 714 .
  • Conductive connectors 728 ′ having a construction and fabrication such as the connectors 128 described above with reference to FIG. 1( f ), conductively interconnect contacts of the electric devices with patterns of the wiring layer 706 .
  • connectors 738 ′ having such construction and fabrication conductively interconnect contacts 739 at a face of the microelectronic element to patterns of the wiring layer 702 .
  • the connectors 738 ′ have a height of between about 5 and 20 microns between an exposed surface of a contact 739 on the microelectronic element and the patterns of the wiring layer 702 to which they are connected.
  • a plurality of external metal posts 762 protrude upwardly above a top surface 771 of the assembly 700 .
  • the metal posts 762 can be arranged in peripheral rows or in a grid pattern.
  • the external metal posts 762 are arranged at a pitch which is more relaxed, i.e., having a greater value in microns than the pitch of contacts 739 exposed at the face of the microelectronic element 720 .
  • Conductive interconnection can be provided to external elements, e.g., to a circuit panel or motherboard through the external metal posts 762 .
  • the top surfaces of the external metal posts 762 can be co-planar, the metal posts typically having uniform height 766 from the top surface 702 a of a dielectric layer 756 .
  • the external metal posts 762 may also have uniform width 776 or may have varying widths. In one embodiment, the external metal posts 762 have greater height 766 than a height 768 of metal posts 722 within an interior of the assembly. The width 776 of the external metal posts 762 may also be greater than a width 778 of internal metal posts 722 . In addition, the height to width aspect ratio of the external posts 762 may be different from such measure of the internal metal posts 722 .
  • the external posts 762 may also include a wettable conductive layer 763 exposed at a surface thereof.
  • the external metal posts 762 may consist essentially of copper and have external wettable layers of nickel and gold (collectively shown as 763 ) joined thereto, such as by plating, sputtering, or other method. Top surfaces 765 of the metal posts are co-planar, in order to facilitate external interconnection to other elements (not shown).
  • a cap layer or coating (not shown) of a fusible metal such as a solder, tin or a eutectic coating may further overlie an exposed surface of the metal post 762 or surface of such wettable layer 763 when present.
  • Conductive wettable pads may be exposed at one or more of the top and bottom surfaces or “faces” 770 , 771 of the assembly.
  • conductive pads 764 which can be wettable by a fusible metal such as solder, tin or a eutectic composition, are exposed at the bottom face 770 of the assembly.
  • Conductive interconnection of the assembly 700 to one or more external elements such as a circuit panel, motherboard, discrete electric device or other element may be achieved through solder joints extending from the conductive pads 764 to corresponding contacts of such element.
  • the conductive pads 764 can be conductively joined to other conductive elements through diffusion bonds, conductive adhesive, conductive paste or any other suitable method.
  • Solder mask layers 772 and 773 may also overlie wiring layers 708 , 701 , respectively, with the caveat that the metal posts 762 and pads 764 remain uncovered by the solder mask layers.
  • FIG. 8 illustrates a variation of the above embodiment ( FIG. 7 ), wherein a thermal conductor 880 , e.g., a solid layer of metal such as copper or aluminum, underlies a microelectronic element 810 .
  • the microelectronic element 810 may be attached to the thermal conductor through a thermally conductive adhesive 814 .
  • the microelectronic element can be attached to the thermal conductor via a fusible metal such as a solder, eutectic composition or tin, such as when the thermal conductor includes a solid layer of copper. Copper has greater thermal conductivity than aluminum, making copper a suitable choice when high amounts of heat need to be conducted away from a chip having a high power density such as a processor chip, for example.
  • FIGS. 9( a ) through 9 ( h ) are simplified views illustrating a method of fabricating a microelectronic assembly 700 such as illustrated in FIG. 7 .
  • FIG. 9( a ) illustrates a stage in fabrication similar to that described above with reference to FIGS. 1( a )-( b ) in which a conductive post 912 is formed overlying a metal layer 902 .
  • an active or passive component 946 or, alternatively, a microelectronic element such as element 720 ( FIG. 7) is mounted to the wiring layer 902 through a die attach adhesive or other adhesive connecting a face, e.g., an inactive face, of such device to the wiring layer 902 .
  • a dielectric layer 916 and a metal layer 918 are laminated thereto such as through a process as described above with reference to FIG. 1( c ).
  • the metal layer then is patterned lithographically by an etching process which can be performed selectively with respect to the material exposed at a surface 916 a of the dielectric layer 916 .
  • second metal posts 922 protrude upwardly from the exposed surface 916 a of the dielectric layer 916 .
  • holes 915 are patterned in the dielectric layer 916 in alignment with top surfaces of posts 912 and with contacts 914 of the electric device 946 .
  • Various processes, such as described above with respect to FIG. 1( e ) can be used to form the holes 915 .
  • a metal layer is formed by electroplating which at least coats inner walls 927 of the holes and forms a continuous metal layer overlying a top surface 916 a of the dielectric layer 916 and the metal post 922 .
  • the metal layer can consist essentially of copper.
  • the metal layer 902 ( FIG. 9( a )) and metal layer 926 ( FIG. 1( g )) are patterned lithographically to form wiring layers 902 ′, 926 ′ including individual conductive patterns, e.g., conductive traces, pads, other elements or combinations thereof.
  • solder mask layers 972 , 973 then are formed which partially cover the wiring layers 902 ′, 926 ′, leaving a conductive pad 964 and conductive post 922 exposed.
  • the exposed metal features may then be subjected to additional processing such as steps for plating wettable conductive layers 963 , such as nickel and gold in succession onto the pad 964 and the conductive post 922 .
  • a multi-layer wiring assembly 1000 can have a plurality of passive devices 1046 incorporated therein, similar to the electric devices 746 shown and described above ( FIG. 7 ).
  • a microelectronic element 1020 can be externally connected, e.g., via wire-bonding or flip-chip mounting to contacts (not shown) exposed at an exposed face 1071 of the assembly 1000 .
  • Conductive interconnection to a circuit panel, e.g., wiring board 1080 can be established through external metal posts 1062 and solder masses 1066 joined thereto.
  • the microelectronic element 1120 ( FIG. 11 ) can be incorporated within the multi-layer wiring assembly 1100 , and the electric devices, e.g., passive devices 1146 be mounted to contacts at a face 1171 of the assembly.
  • both the microelectronic element 1220 and electric devices 1246 are incorporated within the multi-layer wiring assembly 1200 .
  • the electric devices 1246 are positioned between the microelectronic element 1220 and an external conductive interface provided by external metal posts 1262 .
  • the microelectronic element 1220 can be disposed between the external metal posts 1262 and the electric devices 1246 .
  • the electric devices can be disposed adjacent to an edge 1224 of the microelectronic element.
  • FIG. 13 illustrates a higher level assembly in which a plurality of multi-layer wiring assemblies 1300 , 1300 a , 1300 b , similar to assembly 1000 ( FIG. 10 ), with microelectronic elements 1320 joined to exterior surfaces thereof, are connected together in a stacked arrangement.
  • the external conductive posts 1362 a , 1362 b may be confined to peripheral regions, such as to provide space for microelectronic elements 1320 , 1320 a , 1320 b to fit between the posts.
  • the conductive posts 1362 a , 1362 b can be joined through solder masses 1366 to conductive pads (not shown) exposed at faces 1370 of the adjacent assembly 1300 a , 1300 .
  • FIG. 14 illustrates a different arrangement which includes a plurality of conductively connected stacked multi-layer wiring assemblies 1400 , 1400 a and 1400 b , each having microelectronic elements and electric devices incorporated therein, similar to assembly 1200 shown in FIG. 12 .
  • the external metal posts 1462 can be arranged in an area grid array for connection through solder masses 1466 to corresponding conductive pads (not shown) exposed at a face 1470 of each assembly 1400 .

Abstract

An interconnect element 130 can include a dielectric layer 116 having a top face 116 b and a bottom face 116 a remote from the top face, a first metal layer defining a plane extending along the bottom face and a second metal layer extending along the top face. One of the first or second metal layers, or both, can include a plurality of conductive traces 132, 134. A plurality of conductive protrusions 112 can extend upwardly from the plane defined by the first metal layer 102 through the dielectric layer 116. The conductive protrusions 112 can have top surfaces 126 at a first height 115 above the first metal layer 132 which may be more than 50% of a height of the dielectric layer. A plurality of conductive vias 128 can extend from the top surfaces 126 of the protrusions 112 to connect the protrusions 112 with the second metal layer.

Description

    CROSS REFERENCE TO RELATED APPLICATIONS
  • This application claims the benefit of the filing date of U.S. Provisional Patent Application No. 60/998,564, filed Oct. 10, 2007, entitled, “Robust Multi-Layer Wiring Elements And Assemblies With Embedded Microelectronic Elements,” the disclosure of which is hereby incorporated herein by reference.
  • BACKGROUND OF THE INVENTION
  • The subject matter of the present application relates to multi-layer wiring elements and their fabrication, such as used in the packaging of, or in the connection to micro-electronic elements, particularly semiconductor integrated circuits.
  • The packaging of microelectronic elements, e.g., semiconductor integrated circuits continually poses new challenges. Processor chips pose particular challenges, due to the large area over which they typically extend, the great number of external contacts which typically are present as pinout at the external signal interface of the chip, and large fluctuations in temperature to which they are subject, because of high operating temperatures of processor chips. Moreover, the pitch and the size of the contacts of the chip are each becoming smaller as the number of external contacts of the chip increases.
  • Surface mount technology including flip-chip interconnect technology, has been frequently used to interconnect such chips. Flip-chip interconnects can be formed quickly and reliably by holding a semiconductor chip with solder bumps thereon in contact with corresponding lands of a chip carrier and then heating the chip with the chip carrier to a point at which the solder bumps melt and form joints with the lands of the chip carrier. Often, solder bumps are used which contain a high-lead content solder. Among advantages of the high-lead solder is that it tends to yield to thermal and mechanical stresses within the package. Recently however, industry is trending away from use of high-lead content solder, or rather, towards increased use of lead-free solder. Currently, the future use of lead-containing solder is in question.
  • Apart from the trend towards lead-free solders, the packaging of microelectronic chips poses significant challenges, particularly the reduction in pitch and size of contacts, high power density, and large area of certain chips such as processor chips.
  • SUMMARY OF THE INVENTION
  • An interconnect element can include a dielectric layer having a top face and a bottom face remote from the top face. A first metal layer may define a plane extending along the bottom face and a second metal layer can extend along the top face. One of the first or second metal layers, or both, can include a plurality of conductive traces. A plurality of conductive protrusions can extend upwardly from the plane defined by the first metal layer through the dielectric layer. The conductive protrusions can have top surfaces at a first height above the first metal layer. The first height can be greater than 50% of a height of the dielectric layer above the first metal layer, for example. A plurality of conductive vias can extend from the top surfaces through openings in the dielectric layer to conductively connect the conductive protrusions with the second metal layer. At least one of the conductive vias can have a first width in contact with the top surface of the conductive protrusion. The first width can be less than a width of the top surface.
  • An interconnect element can include a dielectric layer having a top face and a bottom face remote from the top face. A first metal layer can define a plane extending along the bottom face and a second metal layer can extend along the top face. One of the first or second metal layers, or both, can include a plurality of conductive traces. A plurality of conductive protrusions can extend upwardly from the plane defined by the first metal layer through the dielectric layer, and a plurality of plated features can extend through openings in the dielectric layer to conductively connect the conductive protrusions with the second metal layer.
  • A packaged microelectronic element can include a dielectric layer having a top face and a bottom face remote from the top face. A first metal layer can define a plane extending along the bottom face and a second metal layer can extend along the top face. One of the first or second metal layers, or both, can include a plurality of conductive traces. A plurality of conductive protrusions can extend upwardly from the plane defined by the first metal layer through the dielectric layer and a microelectronic element disposed between the first and second wiring layers. The microelectronic element can have a contact-bearing face separated from the second metal layer by the dielectric layer. A plurality of plated features, can extend through openings in the dielectric layer to conductively connect the conductive protrusions and contacts of the microelectronic element with the second metal layer.
  • A multiple wiring layer interconnect element having at least one of an active or passive component incorporated therein can include a dielectric layer having a top face and a bottom face remote from the top face. A first metal layer can define a plane extending along the bottom face and a second metal layer can extend along the top face. At least one of the first and second metal layers can include a plurality of conductive traces. A plurality of conductive protrusions can extend from the plane upwardly through the dielectric layer. The at least one of an active or passive component can be disposed between the first and second metal layers. The component can have a plurality of terminals confronting the second metal layer and separated from the second metal layer by the dielectric layer. A plurality of plated features can extend through openings in the dielectric layer to conductively connect the conductive protrusions and the terminals of the component with the second metal layer.
  • A method of fabricating an interconnect element having a plurality of wiring layers separated from each other by at least one dielectric layer can include laminating a dielectric layer and a first metal layer atop the dielectric layer onto a base element. The base element can include, for example, a second metal layer having at least portions defining a plane and a plurality of conductive protrusions extending upwardly from the plane. Portions of the dielectric layer may separate adjacent ones of the conductive protrusions. The method can include forming openings in the dielectric layer which expose at least top surfaces of the conductive protrusions. A metal can be plated onto the exposed surfaces of the conductive protrusions within the openings to form plated features connecting the conductive protrusions with the first metal layer.
  • A method of packaging a microelectronic element between wiring layers of an interconnect element having a plurality of wiring layers separated from each other by at least one dielectric layer can include laminating a dielectric layer and a first metal layer atop the dielectric layer onto a first element. The first element can include, for example, a second metal layer having at least portions defining a plane, a plurality of conductive protrusions extending upwardly from the plane and a microelectronic element having a first face adjacent to the plane. The step of laminating can be performed such that portions of the dielectric layer separate adjacent ones of the conductive protrusions and separate the microelectronic element from the conductive protrusions. The method can include forming openings in the dielectric layer which expose contacts at a second face of the microelectronic element and at least top surfaces of the conductive protrusions. The method can also include plating a metal onto the exposed contacts and exposed surfaces of the conductive protrusions within the openings to form plated features connecting the contacts and the conductive protrusions with the first metal layer.
  • A method is provided in accordance with an embodiment for forming an interconnect element including at least one of an active or passive component between respective wiring layers of the interconnect element, wherein a plurality of wiring layers are separated from each other by at least one dielectric layer. A dielectric layer and a first metal layer atop the dielectric layer can be laminated onto a first element. The first element can include a second metal layer having at least portions defining a plane, a plurality of conductive protrusions extending upwardly from the plane and at least one of an active or passive component having a surface overlying the plane. The step of laminating can be performed such that portions of the dielectric layer separate adjacent ones of the conductive protrusions and the component from each other. Openings may be formed in the dielectric layer which can expose contacts of the component and at least top surfaces of the conductive protrusions. A metal may be plated onto the exposed contacts and exposed surfaces of the conductive protrusions within the openings to form plated features connecting the contacts and the conductive protrusions with the second metal layer.
  • Further, in an embodiment of the present invention, the method as set forth herein can include after forming the plated features, patterning the first and second metal layers to form wiring patterns. Moreover, the third metal layer can fill the recesses to form solid conductive protrusions. Additionally, the third metal layer can coat the inner walls of the recesses to form hollow conductive protrusions. The conductive protrusions can include solid conductive protrusions. The hollow conductive protrusions can have continuous metal surfaces extending away from the plane.
  • In an embodiment of the present invention, the first metal layer can include the planar portions and the hollow conductive protrusions can extend continuously away from the planar portions. The hollow conductive protrusions can have a frustoconical shape. The method as set forth herein can also include, after forming the plated features, patterning a fourth metal layer to form wiring patterns and after forming the second plated features, patterning the first and fourth metal layers to form wiring patterns.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIGS. 1( a) through 1(g) are sectional views illustrating stages in a method of fabricating a multi-layer wiring element such as a circuit panel having multiple layers of wiring patterns, in accordance with an embodiment of the invention.
  • FIG. 2 is a plan view illustrating wiring patterns exposed at a face of a multi-layer wiring element fabricated in accordance with the method illustrated in FIGS. 1( a) through 1(f).
  • FIG. 3( a) is a sectional view illustrating a particular example of a multi-layer wiring element fabricated in accordance with the embodiment illustrated in FIGS. 1( a) through 1(g).
  • FIG. 3( b) is a plan view of a face of the multi-layer wiring element shown in FIG. 3( a).
  • FIGS. 4( a) through 4(g) are sectional views illustrating stages in a method of fabricating a multi-layer wiring element in accordance with a variation of the embodiment illustrated in FIGS. 1( a)-(g).
  • FIGS. 4( f)′ and 4(g)′ are sectional views illustrating stages in a variation of the method of fabricating a multi-layer wiring element illustrated in FIGS. 4( a)-(g).
  • FIGS. 5( a) through 5(f) are sectional views illustrating stages in a method of fabricating a multi-layer wiring element in accordance with a variation of the embodiment illustrated in FIGS. 4( a)-(g).
  • FIGS. 6( a) through 6(f) are sectional views illustrating stages in a method of fabricating a multi-layer wiring element in accordance with a variation of the embodiment illustrated in FIGS. 1( a)-(g).
  • FIG. 7 is a sectional view illustrating a microelectronic assembly including a multi-layer wiring element having microelectronic elements and components incorporated therein in accordance with an embodiment of the invention.
  • FIG. 8 is a sectional view illustrating a microelectronic assembly including a multi-layer wiring element having a microelectronic element and at least one of an active or passive component incorporated therein and a thermal conductor, in accordance with an embodiment of the invention.
  • FIGS. 9( a) through 9(h) are sectional views illustrating stages in a method of fabricating a microelectronic assembly such as shown in FIG. 7 in accordance with an embodiment of the invention.
  • FIG. 10 is a sectional view illustrating a microelectronic assembly having embedded components and a microelectronic device mounted thereto in accordance with an embodiment of the invention.
  • FIG. 11 is a sectional view illustrating a microelectronic assembly having an embedded microelectronic element and components mounted thereto in accordance with an embodiment of the invention.
  • FIG. 12 is a sectional view illustrating a microelectronic assembly having an embedded microelectronic element and embedded components in accordance with an embodiment of the invention.
  • FIG. 13 is a sectional view illustrating a stacked arrangement including a plurality of microelectronic assemblies such as shown in FIG. 10.
  • FIG. 14 is a sectional view illustrating a stacked arrangement including a plurality of microelectronic assemblies such as shown in FIG. 12.
  • DETAILED DESCRIPTION
  • As used in this disclosure, a feature such as a terminal, contact or pad which is “exposed at” a surface of a dielectric element may be flush with such surface; recessed relative to such surface; or protruding from such surface, so long as the feature is accessible for contact by a theoretical point moving towards the surface in a direction perpendicular to the surface.
  • FIG. 1( a) through FIG. 1( g) illustrate stages in a method of fabricating an interconnect element such as a multi-layer wiring element in accordance with an embodiment of the invention. As illustrated in FIG. 1( a), a layered metal structure 110 includes a relatively thin metal layer 102 having a thickness between about three and 25 micrometers (μm or “microns”) and a thicker metal layer 104 having a thickness between about 30 microns and 200 microns. Typically, each of the metal layers 102, 104 has an exposed surface 102 a, 104 a, respectively, which defines a plane. In an exemplary embodiment, the thin metal layer 102 has a thickness of less than about 10 microns and the thicker metal layer 104 has a thickness between about 25 microns and 50 microns. In one embodiment, the metal layer 102 has an exposed surface 102 a which defines a continuous plane.
  • An intermediate layer 106 having a different composition from the two layers 102, 104 is disposed between the two metal layers 102, 104. The intermediate layer 106 can be of such composition that it is not attacked by an etchant or etchants which attack either one or both of the metal layers 102, 104. In one embodiment, each of the two metal layers 102, 104 consist essentially of copper and the intermediate layer 106 includes or consists essentially of nickel. In such way, when an etchant which attacks copper is applied to one of the exposed faces 102 a, 104 a of the metal layers 102, 104, the intermediate layer 106 functions as an etch stop layer to prevent the etchant from penetrating beyond the intermediate layer 106 and possibly attacking the other one of the metal layers 102, 104 that is remote from the exposed face.
  • As illustrated in FIG. 1( b), the metal layer 104 is patterned by lithography to form solid metal posts extending upwardly above the metal layer 102. Typically, the solid metal posts have a height 115 which is about equal to the original thickness of the metal layer 104 above the intermediate layer 106. Each of the solid metal posts typically has a height 115 which is at least about half a diameter 117 or width of each post, such that the height to width aspect ratio is about ½ or greater. However, in a particular embodiment, there is no requirement that the posts have a minimum aspect ratio. In a particular embodiment, the metal posts have frusto-conical or pyramidal shape. In another embodiment, the metal posts can have cylindrical shape.
  • In an example of forming the metal posts, a photoresist layer (not shown) can be deposited and developed to form mask patterns overlying layer 104. The layered metal structure 110 can then be etched selectively with respect to the intermediate layer 106 to form the conductive posts 112. Such processing tends to form metal posts which have frusto-conical shape, wherein walls 127 of the posts are sloped away from the top surface 126. Subsequently, the intermediate layer can be removed where exposed between the conductive posts using a different etch process performed selectively with respect to the posts and metal layer 102. The metal layer 102 and the conductive posts extending upwardly therefrom form a base element 114 to which additional processing is applied in subsequent steps.
  • As illustrated in FIG. 1( c), a dielectric layer 116 and another relatively thin metal layer 118 atop the dielectric layer are now laminated to the base element 114. The metal layer 118 can be such as or similar to the metal layer 102 described above and can have an exposed surface 118 a which defines a continuous plane. There are many different types of dielectric materials and processes which can be used to form the laminated structure. Lamination processes can also vary. For example, the dielectric layer 116 and the metal layer 118 can be laminated in one simultaneous step with the base element to form a laminated structure 120 (FIG. 1( d)) by applying heat and pressure with the metal layer 118, dielectric layer 116 and base element 114 sandwiched between pressure-bearing plates of a press. In another example, the dielectric layer 116 can be first laminated to the base element, after which the metal layer 118 is laminated to an exposed surface of the dielectric layer 116 to form the structure 120. In one particular embodiment, the material and characteristics of the dielectric layer and the type of lamination process can be selected such that lamination can be performed at a relatively low temperature of less than about 200° C. and with a relatively low pressure, such as less than 20 kilograms of force per square centimeter.
  • In such embodiment, in a particular example, the dielectric layer can include an uncured dielectric element such as commonly referred to as a “pre-preg”, such element containing a curable dielectric such as an epoxy among others, and an embedded glass cloth, for example. Curing of such dielectric element can occur as a result of the heat and pressure applied during a simultaneous lamination process when the dielectric layer is joined with the base element 114 and the overlying metal layer 118 or during subsequent treating. Such uncured dielectric layer can be selected for additional properties such as relatively low coefficient of thermal expansion (“CTE”), and relative rigidity, i.e., having a Young's modulus (modulus of elasticity) which is not very low. Desirably, peel strength of the dielectric layer should not be too low.
  • In embodiments where the metal layer 118 is laminated sequentially after the dielectric layer 116 is laminated to the base element, the dielectric layer 116 may have a rough surface or smooth surface prior to lamination of the metal layer 118 thereto. The surface roughness of particular dielectric materials can vary widely. Certain dielectric materials such as particular pre-preg type layers can have a surface roughness ranging between about 500 nm and 700 nm prior to laminating the metal layer thereto. In a particular example of a sequential lamination process, a dielectric layer 116 having a thickness of about 50 microns and characteristics such as described below can be laminated to the base element at a temperature of about 100° C. for 30 seconds with pressure of 7 kg/cm2 applied, then at 100° C. for 60 seconds with a pressure of 5.5 kg/cm2 applied thereto. A post lamination treatment known as “PET”, which may include chemical, laser or plasma treatment, may be applied to an exposed surface 116 a of the dielectric layer at this time to help cure the dielectric layer or alter surface characteristics of the dielectric layer. A desmear process may be performed to remove smear from an exposed surface 116 a of the dielectric layer 116 and to improve adhesion strength. Subsequently, the metal layer 118 having characteristics such as described above can be laminated to the structure including the base element and the dielectric layer 116 at a temperature held at about 120° C. for moderate time intervals, such as 30 to 60 seconds, with pressure of 7 kg/cm2 applied, and can be further treated by applying a temperature of about 120° C. to the dielectric layer for 90 seconds with a pressure of 5.5 kg/cm2 applied thereto.
  • FIG. 1( d) illustrates the resulting structure 120 after lamination of the dielectric layer 116 and the metal layer 118. At the temperature and pressure applied during lamination, portions 122 of the dielectric layer 116 may separate the metal posts 112 from the metal layer 118. The top surfaces 126 of the metal posts 112 can be separated from the metal layer 118 by distances up to a few tens of microns. In a particular example, where the thickness 119 of the dielectric layer is about 50 microns, the separation distance can range up to a value of somewhat less than 25 microns, such that the height 115 (FIG. 1( b)) of the metal posts 112 is greater than 50% of the thickness 119 of the dielectric layer 116. More typically, the separation distance between the top surfaces 126 of the metal posts 112 and the metal layer 118 in such example is less than 20 microns, and can be significantly less than 15 microns.
  • Subsequently, as illustrated in FIG. 1( e)-(f), processing is performed which connects the metal posts 112 with the metal layer 118. In one example, a laser ablation process such as laser drilling can be performed (FIG. 1( e)) to form holes 124 which extend through the metal layer 118 and the intervening portions of the dielectric layer to expose top surfaces 126 of the metal posts. As examples, a focused beam from a YAG laser or CO2 laser is used to form the holes. In another example, the holes 124 can be formed by lithography in accordance with openings in a contact mask or photoresist mask (not shown) overlying the metal layer 118. Subsequently, as illustrated in FIG. 1( f), conductive connectors 128 are formed in the holes 124 which extend between at least the top surfaces 126 of the metal posts 112 and the metal layer 118. The conductive connectors 128 can also be referred to as micro-vias. In one example, the conductive connectors 128 are formed by plating a metal within the openings which then forms conductors which bridge the separation between the posts 112 and the metal layer 118. For example, the process can be performed by plating copper into the openings in contact with top surfaces 126 of the metal posts 112 and metal layer 118. During such process, the metal layer 102 and posts 112 or the metal layer 118 or all can serve as a plating electrode. The process may be performed via electroplating directly onto the exposed top surfaces 126 of the metal posts or, alternatively, via electrolessly plating a seed layer, followed by electroplating.
  • Alternatively, the conductive connectors 128 can be formed by other methods, such as, for example, screening or stenciling of a conductive matrix material, e.g., a conductive paste such as a metal-filled epoxy, solder paste, among many others, which is then cured by post-treatment. In another example, the conductive connectors 128 can be formed by vapor deposition, e.g., physical vapor deposition (sputtering), which may or may not be followed by subsequent plating. In yet another example, the conductive connectors 128 can be formed by introducing a fusible metal such as a solder, tin or eutectic composition into the holes 124 so as to wet top surfaces 126 of the metal posts 112.
  • As illustrated in FIG. 1( f), the width 150 of each micro-via typically is less than the entire width 152 of the metal posts 112 at the top surface 126. The area of the micro-via in contact with the top surface may actually be less than an area of the top surface 126. In a particular embodiment, the maximum area of the hole in the dielectric layer in which the micro-via is formed can be smaller than the maximum area occupied by the post 112 at the height 115 of the post 112 above the metal layer.
  • Processing or structural advantages may be realized when the width 150 of the micro-via is less than the width 152 of the top surface 126 of the metal post 112, or particularly, when the maximum area of the hole 124 in the dielectric layer is smaller than the area of the metal post 112 at the top surface. For example, if plating is used to form the micro-vias, less time may be needed to do so under such condition. Alternatively, if solder or a conductive matrix is included in the micro-via, better control may be attained over the amount of material needed to bridge the separation distance between the top surface of the metal post 112 and the metal layer 118.
  • Subsequently, the metal layers 102, 118 of the structure shown in FIG. 1( f) can be patterned lithographically to form individual wiring patterns. A completed interconnect element 130, illustrated in FIG. 1( d), includes conductive traces 132, 134 exposed at a bottom surface 116 a and a top surface 116 b of the dielectric layer 116. Some of the conductive traces 132 exposed at the bottom surface 116 a conductively connect with some of the metal posts 112. Some of the metal posts, in turn, are conductively connected to some of the wiring patterns 134, e.g., conductive traces exposed at the top surface 116 b through the connectors 128.
  • As further illustrated in plan view (FIG. 2), the wiring patterns 134 may form connections between a plurality of the metal posts through the conductive connectors 128. The wiring patterns may also include conductive mounting pads 136 available for attachment of other elements, e.g., active or passive devices or microelectronic elements thereto. The wiring patterns may also include ground or power transmission planes, various conductors or transmission line elements for maintaining ground or a power supply voltage or transmitting signals. In a particular embodiment, particular conductors of the wiring patterns 132, 134 can form a microstrip transmission line, separated by the thickness 119 (FIG. 1( d)) of the dielectric layer.
  • While the diameter and height of each metal post can be the same as in the above-described embodiment, in a particular embodiment, the heights H1, H2 (FIG. 3( a)) of the metal posts above a wiring layer can vary at different locations of the structure. As illustrated in FIG. 3( a), the height H1 of post 222 is significantly greater, e.g., several microns to tens of microns greater, than the height H2 of post 224. Moreover, the widths W1, W2 of the metal posts can also vary to significant degrees. The plated or otherwise-formed conductive connectors 228 a, 228 b shown in FIG. 3( a) overcome the differences in the heights and widths of the metal posts 222, 224 and connect each post to corresponding wiring patterns 234 a, 234 b. Moreover, the horizontal dimensions (width and length) of a metal post need not be the same and neither the width nor the length of a post need be the same as that of another metal post. For example, as illustrated in plan view in FIG. 3( b), a metal post can have an oblong or rectangular shape, having a length L1 greater than the width W1.
  • Several possible advantages can be realized in accordance with the embodiment of the invention described above. The amount of time required to fabricate a multi-layer wiring element as shown in FIG. 1( g) can be reduced in comparison to the time required to fabricate other similar multi-layer wiring elements which do not have the above-described conductive connectors 128. Costs of materials, manufacture or both may also be reduced. The method also permits wiring elements to be fabricated in which the sizes (horizontal dimensions and height) of metal posts therein can vary substantially. The wiring element can, in some cases, accommodate metal posts having different (small or large) pitches, as well. In addition, because the metal posts are solid, capacitance and inductance can be reduced in some cases in comparison to wiring elements having hollow or cylindrical plated metal features such as plated through holes for connecting the first and second metal layers. In addition, when solid metal posts are used, power consumption, current density and hence, electromigration can also be reduced, increasing the durability of the wiring element.
  • Several possible variations of the above process of forming a multi-layer wiring element are worth noting at this time. In one variation, metal layer 102 can be patterned to form wiring patterns before the metal layer 104 is patterned to form the metal posts 112 (FIG. 1( b)). For example, the metal layer 102 can be patterned by lithography performed via selectively etching metal layer 102 with respect to the intermediate layer 106 used as an etch stop layer. Then, prior to etching the metal posts, the 110 structure with the wiring patterns defined therein can be attached temporarily to a carrier, which will remain in place until after the conductive connectors 128 are formed. During the lamination process, the dielectric layer 116 may fill spaces between adjacent wiring patterns such that the wiring patterns may become more similar to damascene (inlaid) wiring patterns having exposed surfaces which are flush with the exposed surface of the dielectric layer between adjacent wiring patterns.
  • In another variation of the above, the metal layer 118 can have through holes pre-formed, e.g., pre-punched, pre-drilled, or pre-etched therein. During the lamination process (FIG. 1( c)), the pre-formed through holes of the metal layer 118 are aligned with the underlying posts 112 such that upon forming the structure 120 (FIG. 1( d)), the portions 122 of the dielectric layer overlying the posts 112 are exposed within such holes. In a particular embodiment, prior to the lamination step illustrated in FIG. 1( c), the metal layer 118 may already be patterned into wiring patterns similar to the patterns 134 illustrated in FIG. 1( g) and already be joined with the dielectric layer 116 when the lamination process (FIG. 1( c)) is performed.
  • In a further variation, the dielectric layer 116 may also have holes pre-formed therein at the time the dielectric layer is laminated to the base element 114. In a case where the dielectric layer 116 and the overlying metal layer 118 both have holes pre-formed therein, a subsequent step of forming holes 124 (FIG. 1( e)) can be omitted.
  • In another variation, instead of forming the posts 112 and wiring patterns by etching a layered metal structure 110 (FIG. 1( a)) selectively with respect to an intermediate layer 106, the metal posts are formed by etching from a top surface of a single, relatively thick, e.g., 25 to 50 microns thick metal layer via a timed etch in accordance with pre-defined mask patterns thereon. Subsequently, the wiring patterns are formed by a timed process of etching from a bottom surface of the same relatively thick metal layer.
  • In yet another variation, the posts 112 can include or consist essentially of a conductive matrix material, e.g., a conductive paste, among others. In such case, the posts 112 can be formed, for example, by screening or stenciling onto the metal layer 102. In one embodiment, the posts 112 can be formed by screening or stenciling into openings in a sacrificial layer or mandrel, followed by removal of such sacrificial layer or mandrel to expose the posts.
  • Referring to FIGS. 4( a) to 4(g), a method is provided for fabricating an interconnect element in accordance with another embodiment of the invention similar to that described above (FIGS. 1( a)-(g)). FIGS. 4( a)-(b) illustrate stages in processing which are the same as those shown and described above with respect to FIGS. 1( a)-(b) above or the above-described variations thereof. As illustrated in FIG. 1( c), a second layered metal structure 310 includes a first metal layer 302, a second metal layer 304 and an intermediate layer 306 between them. optionally, the second metal layer 304 can be thicker than the first metal layer 302. In one embodiment, the layered metal structure 310 has dimensions and properties similar to those of the above-described layered metal structure 110 (FIG. 1( a)). However, prior to the lamination step, metal layer 302 of the layered structure 310 is patterned to form holes 308, such as by a masked etch performed selectively with respect to an intermediate layer 306 of the layered structure. In addition to having holes, the metal layer 302 may already be patterned to form individual wiring patterns 334.
  • The second layered metal structure 310 is positioned atop a dielectric layer 316 which has properties similar to dielectric layer 116 (FIG. 1( c)) described above, and the structure 310 then is laminated with the dielectric element 316 and the base element 314 having posts 312 protruding therefrom to form the structure 320 illustrated in FIG. 4( d).
  • Subsequently, as illustrated in FIG. 4( e), the metal layer 304 is patterned lithographically to form second metal posts 322 which protrude above the wiring patterns 334 overlying a top surface 316 a of the dielectric layer 316. After forming the second metal posts 322, the intermediate layer 306 (FIG. 4( c)) can be removed such that the wiring layer 302 is exposed above the top surface 316 a of the dielectric layer. Referring to FIGS. 4( f) and 4(g), processing is then performed in a manner such as described above with respect to FIGS. 1( f) and 1(g) above, resulting in the structure having second posts 322 protruding above the wiring patterns 334, as illustrated in FIG. 4( g). However, the metal layer 334 may not need to undergo patterning at this time, if individual wiring patterns have already been defined previously in accordance with the processing described above with respect to FIG. 4( c).
  • In a variation of the above embodiment shown in FIGS. 4( f)′ and 4(g)′, the structure illustrated in 4(f) can have two additional metal layers 306′ and 304′ underlying the bottom surface 302 a of the metal wiring layer 302. These layers can remain from an initial layered structure (FIG. 4( a)) which contains five layers rather than the three shown therein. The layer 306′ is an intermediate layer and layer 304′ is a relatively thick layer of a metal different from that of which layer 306′ essentially consists. Like layer 306 (FIG. 4( c)), layer 306′ functions as an etch stop layer when selectively etching layer 304′ in accordance with mask patterns (not shown) to form third metal posts 342 which protrude downwardly from the bottom surface 302 a of the metal wiring patterns 332. After forming the third metal posts, exposed portions of layer 306′ are removed and a metal layer 302′ (FIG. 4( f)′) is patterned by lithography to form the wiring patterns 332 (FIG. 4( g)′).
  • Alternatively to the processing illustrated in FIGS. 4( f)′ and 4(g)′, third metal posts similar to the third metal posts 342 (FIG. 4( g)′) can be formed by plating a metal layer (not shown) within openings in a sacrificial mask layer such as a photoresist layer overlying the metal layer 302. The plated metal layer can be such as to fill the openings therein to form third metal posts which are solid, similar to the metal posts 342 illustrated in FIG. 4( g)′.
  • FIGS. 5( a)-(f) illustrate a variation of the embodiment described above which results in formation of a multi-layer wiring element 450 having three wiring layers 402, 418, 440 therein, the wiring layers being interconnected by metal posts 412, 422 and conductive connectors 428, 438. In a preliminary stage of fabrication, a base element 414 (FIG. 5( a)) having second metal posts 422 exposed above a second metal layer 418 has a structure such as that shown and described above with respect to FIG. 4( f). As illustrated in FIG. 5( b), a second dielectric layer 426 and a third metal layer 440 are laminated to the base element 414, such as by the process described above with reference to FIGS. 1( c) and 1(d). The third metal layer of the resulting laminated structure 420 (FIG. 5( c)) then is patterned to form holes 424 exposing top surfaces 425 of the second metal posts 422. Subsequently, second conductive connectors 438 are formed which connect the second metal posts 422 to the third wiring layer 440 (FIG. 5( e)), by processing such as described above (FIG. 1( f)) and the first and third wiring layers then can be patterned to form individual wiring patterns 432, 442, e.g., individual conductive traces or other wiring features of the first and third wiring layers 402, 440, respectively.
  • FIGS. 6( a) through 6(f) illustrate a method of fabricating an interconnect element in accordance with yet another variation of the embodiment described above with reference to FIGS. 1( a) through 1(f). In this embodiment, the base element 514 varies from the base element 114 (FIG. 1( c)) in that it includes a metal layer 502 having planar portions 504 which define a plane and a plurality of hollow metal protrusions 512 which protrude upwardly from the planar portions 504. The hollow metal protrusions may be provided as a metal layer which is integral with the metal layer of which the planar portions 504 are formed, and may be formed, for example, by stamping or by plating a metal layer onto surfaces of a mandrel followed by removing the mandrel. Alternatively, the base element 514 can include a plurality of metal layers, and the metal layers can each have the same thickness as other such metal layers or can have different thicknesses.
  • During processing such as illustrated in FIGS. 6( a)-6(b) the base element 514 may be attached to a temporary element such as a carrier for support or to protect the base element from corrosion or chemical attack, for example. In one embodiment, the base element consists essentially of copper. In another embodiment, the base element can include a plurality of layers of metal and the metal protrusions 512 can be of a different layer or layers of metal than the planar portions. Subsequently, in the steps illustrated with respect to FIGS. 6( b) through 6(f) processing such as that described above (FIGS. 1( c) through 1(g)) is performed to produce the multi-layer wiring element 550 as shown in FIG. 6( f).
  • In a variation of the embodiment illustrated in FIGS. 6( a) through 6(f), the protrusions 512 of the metal layer 502 can be filled with a conductive material, e.g., a plated metal layer, conductive paste, solder or other metallic material such that the final structure has filled conductive protrusions rather than hollow ones as illustrated in FIG. 6( f).
  • FIG. 7 is a sectional view illustrating a packaged microelectronic assembly 700 in accordance with an embodiment of the invention. As illustrated therein, individual microelectronic elements 710, 720, e.g., integrated circuits, semiconductor chips or microelectromechanical elements (“MEMs”) devices, etc., are embedded between patterned wiring layers 702, 704, 706 of the assembly. In a particular example, the microelectronic elements 710, 720 incorporated into the assembly can include one or more processor chips, together with a one or more co-processor chips or associated or related chips. Such chips can be relatively large, extending over areas of 25 millimeters (mm) by 25 mm, for example, and typically have high power density and interconnect density. For example, a single processor chip may consume from tens of Watts to several hundred Watts of power and can require contacts numbering in the hundreds to many thousands to be interconnected at a face of the chip.
  • The microelectronic elements are encapsulated within dielectric layers 726 and 736, 746 of the assembly, and the assembly 700 also includes dielectric layers 716 and 756. In a particular embodiment, the coefficient of thermal expansion (“CTE”) of the dielectric layers is selected to be close to or so as to match that of the semiconductor material, e.g., silicon, from which the microelectronic element is constructed. Additional electric devices 740, 742, 744, 746, 748 and 750, e.g., passive or active components, such as, for example, resistors, capacitors, and inductors or combinations thereof, are embedded between respective wiring layers 702 and 704 or between such wiring layers and other wiring layers 701 and 708. In a particular example, the electric devices can include individual discrete capacitors, discrete resistors or discrete inductors. In another example, multiple electric devices can be provided on individual substrates, such as in form of an “IPOC” (integrated passives on chip), for example. As illustrated in FIG. 7, metal posts 712 and conductive connectors 728 extending upwardly therefrom provide conductive interconnection between adjacent wiring levels, such as, for example, between wiring layers 708 and 706. Likewise, other metal posts 722 and the conductive connectors 738 in contact therewith conductively interconnect wiring layer 706 with wiring layer 708.
  • As illustrated in FIG. 7, it is not necessary that all dielectric layers 716, 726, 736, 746 and 756 have the same thickness. For example, the thickness 714 of dielectric layer 716 is less than the thickness 724 of dielectric layer 726. The thicknesses may be different in order to accommodate devices or microelectronic elements which have different thicknesses. Although the microelectronic elements 710 can be thinned prior to incorporation into the assembly 700, it may not be desirable to reduce the thickness of each microelectronic element to less than a few tens of microns, e.g., 50 microns, because of increased fragility. As further illustrated in FIG. 7, the metal posts 712, 722 within an interior of the assembly can have equal height, such posts being formed by selectively etching metal layers of uniform thickness, such as described above with respect to FIGS. 1( a) through 1(b) and 4(d) through 4(e). In such case, conductive connectors 738 within the thicker dielectric layer 724 may need to have greater height than the conductive connectors 728 within the thinner dielectric layer 714. Conductive connectors 728′, having a construction and fabrication such as the connectors 128 described above with reference to FIG. 1( f), conductively interconnect contacts of the electric devices with patterns of the wiring layer 706. Similarly connectors 738′ having such construction and fabrication conductively interconnect contacts 739 at a face of the microelectronic element to patterns of the wiring layer 702. In a particular embodiment, the connectors 738′ have a height of between about 5 and 20 microns between an exposed surface of a contact 739 on the microelectronic element and the patterns of the wiring layer 702 to which they are connected.
  • A plurality of external metal posts 762 protrude upwardly above a top surface 771 of the assembly 700. The metal posts 762 can be arranged in peripheral rows or in a grid pattern. Typically, the external metal posts 762 are arranged at a pitch which is more relaxed, i.e., having a greater value in microns than the pitch of contacts 739 exposed at the face of the microelectronic element 720. Conductive interconnection can be provided to external elements, e.g., to a circuit panel or motherboard through the external metal posts 762. The top surfaces of the external metal posts 762 can be co-planar, the metal posts typically having uniform height 766 from the top surface 702 a of a dielectric layer 756. The external metal posts 762 may also have uniform width 776 or may have varying widths. In one embodiment, the external metal posts 762 have greater height 766 than a height 768 of metal posts 722 within an interior of the assembly. The width 776 of the external metal posts 762 may also be greater than a width 778 of internal metal posts 722. In addition, the height to width aspect ratio of the external posts 762 may be different from such measure of the internal metal posts 722.
  • As further shown in FIG. 7, the external posts 762 may also include a wettable conductive layer 763 exposed at a surface thereof. For example, the external metal posts 762 may consist essentially of copper and have external wettable layers of nickel and gold (collectively shown as 763) joined thereto, such as by plating, sputtering, or other method. Top surfaces 765 of the metal posts are co-planar, in order to facilitate external interconnection to other elements (not shown). A cap layer or coating (not shown) of a fusible metal such as a solder, tin or a eutectic coating may further overlie an exposed surface of the metal post 762 or surface of such wettable layer 763 when present. Conductive wettable pads may be exposed at one or more of the top and bottom surfaces or “faces” 770, 771 of the assembly. As illustrated, conductive pads 764, which can be wettable by a fusible metal such as solder, tin or a eutectic composition, are exposed at the bottom face 770 of the assembly. Conductive interconnection of the assembly 700 to one or more external elements such as a circuit panel, motherboard, discrete electric device or other element may be achieved through solder joints extending from the conductive pads 764 to corresponding contacts of such element. Alternatively, the conductive pads 764 can be conductively joined to other conductive elements through diffusion bonds, conductive adhesive, conductive paste or any other suitable method. Solder mask layers 772 and 773 may also overlie wiring layers 708, 701, respectively, with the caveat that the metal posts 762 and pads 764 remain uncovered by the solder mask layers.
  • FIG. 8 illustrates a variation of the above embodiment (FIG. 7), wherein a thermal conductor 880, e.g., a solid layer of metal such as copper or aluminum, underlies a microelectronic element 810. The microelectronic element 810 may be attached to the thermal conductor through a thermally conductive adhesive 814. Alternatively, the microelectronic element can be attached to the thermal conductor via a fusible metal such as a solder, eutectic composition or tin, such as when the thermal conductor includes a solid layer of copper. Copper has greater thermal conductivity than aluminum, making copper a suitable choice when high amounts of heat need to be conducted away from a chip having a high power density such as a processor chip, for example.
  • FIGS. 9( a) through 9(h) are simplified views illustrating a method of fabricating a microelectronic assembly 700 such as illustrated in FIG. 7. FIG. 9( a) illustrates a stage in fabrication similar to that described above with reference to FIGS. 1( a)-(b) in which a conductive post 912 is formed overlying a metal layer 902. Thereafter, as illustrated in FIG. 9( b), an active or passive component 946 or, alternatively, a microelectronic element such as element 720 (FIG. 7) is mounted to the wiring layer 902 through a die attach adhesive or other adhesive connecting a face, e.g., an inactive face, of such device to the wiring layer 902.
  • Thereafter, as illustrated in FIG. 9( c), a dielectric layer 916 and a metal layer 918 are laminated thereto such as through a process as described above with reference to FIG. 1( c). The metal layer then is patterned lithographically by an etching process which can be performed selectively with respect to the material exposed at a surface 916 a of the dielectric layer 916. In the resulting structure, shown in FIG. 1( d), second metal posts 922 protrude upwardly from the exposed surface 916 a of the dielectric layer 916.
  • Next, as illustrated in FIG. 9( e), holes 915 are patterned in the dielectric layer 916 in alignment with top surfaces of posts 912 and with contacts 914 of the electric device 946. Various processes, such as described above with respect to FIG. 1( e) can be used to form the holes 915.
  • As further illustrated in FIG. 9( f), a metal layer is formed by electroplating which at least coats inner walls 927 of the holes and forms a continuous metal layer overlying a top surface 916 a of the dielectric layer 916 and the metal post 922. In one embodiment, the metal layer can consist essentially of copper.
  • Subsequently, as illustrated in FIG. 9( g), the metal layer 902 (FIG. 9( a)) and metal layer 926 (FIG. 1( g)) are patterned lithographically to form wiring layers 902′, 926′ including individual conductive patterns, e.g., conductive traces, pads, other elements or combinations thereof.
  • As further shown in FIG. 9( h), solder mask layers 972, 973 then are formed which partially cover the wiring layers 902′, 926′, leaving a conductive pad 964 and conductive post 922 exposed. The exposed metal features may then be subjected to additional processing such as steps for plating wettable conductive layers 963, such as nickel and gold in succession onto the pad 964 and the conductive post 922.
  • Various unit-level assemblies and higher-level assemblies can be realized in accordance with principles in accordance with the embodiments of the invention. For example, as illustrated in the sectional view of FIG. 10, a multi-layer wiring assembly 1000 can have a plurality of passive devices 1046 incorporated therein, similar to the electric devices 746 shown and described above (FIG. 7). A microelectronic element 1020 can be externally connected, e.g., via wire-bonding or flip-chip mounting to contacts (not shown) exposed at an exposed face 1071 of the assembly 1000. Conductive interconnection to a circuit panel, e.g., wiring board 1080 can be established through external metal posts 1062 and solder masses 1066 joined thereto.
  • In another variation, the microelectronic element 1120 (FIG. 11) can be incorporated within the multi-layer wiring assembly 1100, and the electric devices, e.g., passive devices 1146 be mounted to contacts at a face 1171 of the assembly.
  • In yet another variation, both the microelectronic element 1220 and electric devices 1246 are incorporated within the multi-layer wiring assembly 1200. In the particular embodiment shown, the electric devices 1246 are positioned between the microelectronic element 1220 and an external conductive interface provided by external metal posts 1262. Alternatively, the microelectronic element 1220 can be disposed between the external metal posts 1262 and the electric devices 1246. In another alternative, the electric devices can be disposed adjacent to an edge 1224 of the microelectronic element.
  • FIG. 13 illustrates a higher level assembly in which a plurality of multi-layer wiring assemblies 1300, 1300 a, 1300 b, similar to assembly 1000 (FIG. 10), with microelectronic elements 1320 joined to exterior surfaces thereof, are connected together in a stacked arrangement. In such arrangement, the external conductive posts 1362 a, 1362 b may be confined to peripheral regions, such as to provide space for microelectronic elements 1320, 1320 a, 1320 b to fit between the posts. The conductive posts 1362 a, 1362 b can be joined through solder masses 1366 to conductive pads (not shown) exposed at faces 1370 of the adjacent assembly 1300 a, 1300.
  • FIG. 14 illustrates a different arrangement which includes a plurality of conductively connected stacked multi-layer wiring assemblies 1400, 1400 a and 1400 b, each having microelectronic elements and electric devices incorporated therein, similar to assembly 1200 shown in FIG. 12. In this case, the external metal posts 1462 can be arranged in an area grid array for connection through solder masses 1466 to corresponding conductive pads (not shown) exposed at a face 1470 of each assembly 1400.
  • Although the invention herein has been described with reference to particular embodiments, it is to be understood that these embodiments are merely illustrative of the principles and applications of the present invention. It is therefore to be understood that numerous modifications may be made to the illustrative embodiments and that other arrangements may be devised without departing from the spirit and scope of the present invention.

Claims (42)

1. An interconnect element, comprising:
a dielectric layer having a top face and a bottom face remote from the top face;
a first metal layer defining a plane extending along the bottom face;
a second metal layer extending along the top face, at least one of the first and second metal layers including a plurality of conductive traces;
a plurality of conductive protrusions extending upwardly from the plane defined by the first metal layer through the dielectric layer, the conductive protrusions having top surfaces at a first height above the first metal layer, the first height being greater than 50% of a height of the dielectric layer above the first metal layer; and
a plurality of conductive vias extending from the top surfaces through openings in the dielectric layer to conductively connect the conductive protrusions with the second metal layer, wherein at least one of the conductive vias has a first width in contact with the top surface of the conductive protrusion, the first width being less than a width of the top surface.
2. An interconnect element as set forth in claim 1, wherein the at least one conductive protrusion has a wall extending downwardly away from the top surface, at least one conductive via contacting the conductive protrusion only at the top surface.
3. An interconnect element, comprising:
a dielectric layer having a top face and a bottom face remote from the top face;
a first metal layer defining a plane extending along the bottom face;
a second metal layer extending along the top face, at least one of the first and second metal layers including a plurality of conductive traces;
a plurality of conductive protrusions extending upwardly from the plane defined by the first metal layer through the dielectric layer; and
a plurality of plated features extending through openings in the dielectric layer to conductively connect the conductive protrusions with the second metal layer.
4. An interconnect element as set forth in claim 3, wherein each of the first and second metal layers includes a plurality of conductive traces.
5. An interconnect element as set forth in claim 3, wherein the conductive protrusions include etched metal posts.
6. An interconnect element as set forth in claim 3, wherein the conductive protrusions include a plated metal layer.
7. An interconnect element as set forth in claim 6, wherein the conductive protrusions include hollow conductive protrusions.
8. An interconnect element as set forth in claim 3, wherein the first metal layer includes planar portions aligned with the plane and the protruding portions extending away from the plane, the protruding portions defining the conductive protrusions.
9. An interconnect element as set forth in claim 3, wherein the conductive protrusions have frusto-conical shape.
10. An interconnect element as set forth in claim 3, wherein the second metal layer includes a plurality of conductive traces, the interconnect element further comprising a second dielectric layer overlying the second metal layer, a third metal layer overlying the second dielectric element, a plurality of second conductive protrusions extending upwardly from the second metal layer through the second dielectric layer, and a plurality of second plated features extending through openings in the second dielectric layer to conductively connect the second conductive protrusions with the third metal layer.
11. An interconnect element as set forth in claim 8, wherein the third metal layer includes a plurality of conductive traces.
12. An interconnect element as set forth in claim 8, further comprising a plurality of third conductive protrusions extending upwardly from the third metal layer.
13. A packaged microelectronic element, comprising:
a dielectric layer having a top face and a bottom face remote from the top face;
a first metal layer defining a plane extending along the bottom face;
a second metal layer extending along the top face, at least one of the first and second metal layers including a plurality of conductive traces;
a plurality of conductive protrusions extending upwardly from the plane defined by the first metal layer through the dielectric layer;
a microelectronic element disposed between the first and second wiring layers, the microelectronic element having a contact-bearing face separated from the second metal layer by the dielectric layer; and
a plurality of plated features extending through openings in the dielectric layer to conductively connect the conductive protrusions and contacts of the microelectronic element with the second metal layer.
14. A packaged microelectronic element as set forth in claim 13, wherein each of the first and second metal layers includes a plurality of conductive traces.
15. A packaged microelectronic element as set forth in claim 13, wherein the conductive protrusions include etched metal posts.
16. A packaged microelectronic element as set forth in claim 13, wherein the conductive protrusions include a plated metal layer.
17. A packaged microelectronic element as set forth in claim 14, wherein the conductive protrusions include hollow conductive protrusions.
18. A packaged microelectronic element as set forth in claim 13, wherein the first metal layer includes planar portions aligned with the plane and protruding portions extending away from the plane, the protruding portions defining the conductive protrusions.
19. A packaged microelectronic element as set forth in claim 13, wherein the conductive protrusions have frusto-conical shape.
20. A multiple wiring layer interconnect element having at least one of an active or passive component incorporated therein, comprising:
a dielectric layer having a top face and a bottom face remote from the top face;
a first metal layer defining a plane extending along the bottom face;
a second metal layer extending along the top face,
at least one of the first and second metal layers including a plurality of conductive traces;
a plurality of conductive protrusions extending from the plane upwardly through the dielectric layer;
at least one of an active or passive component disposed between the first and second metal layers, the component having a plurality of terminals confronting the second metal layer and separated from the second metal layer by the dielectric layer; and
a plurality of plated features extending through openings in the dielectric layer to conductively connect the conductive protrusions and the terminals of the component with the second metal layer.
21. A method of fabricating an interconnect element having a plurality of wiring layers separated from each other by at least one dielectric layer, comprising:
(a) laminating a dielectric layer and a first metal layer atop the dielectric layer onto a base element including a second metal layer having at least portions defining a plane and a plurality of conductive protrusions extending upwardly from the plane, such that portions of the dielectric layer separate adjacent ones of the conductive protrusions;
(b) forming openings in the dielectric layer which expose at least top surfaces of the conductive protrusions; and
(c) plating a metal onto the exposed surfaces of the conductive protrusions within the openings to form plated features connecting the conductive protrusions with the first metal layer.
22. A method as set forth in claim 21, further comprising patterning the second metal layer to form wiring patterns after forming the plated features.
23. A method as set forth in claim 21, further comprising patterning the first metal layer to form wiring patterns after forming the plated features.
24. A method as set forth in claim 21, wherein the dielectric layer includes an uncured dielectric element and step (a) is formed by pressing the uncured dielectric element onto the first metal layer and the conductive protrusions thereon at a temperature of about 200° C. or less and then curing the uncured dielectric element.
25. A method as set forth in claim 21, wherein during step (a), the first and second metal layers define continuous planes.
26. A method as set forth in claim 21, wherein during step (a), at least one of the first and second metal layers includes a plurality of individual traces extending in directions defining a plane.
27. A method as set forth in claim 21, wherein during step (a) the first metal layer includes a plurality of openings and step (a) includes laminating the first metal layer onto the base element such that the plurality of openings therein are aligned with the conductive protrusions.
28. A method as set forth in claim 21, wherein the openings in the dielectric layer are formed by etching.
29. A method as set forth in claim 21, wherein the openings in the dielectric layer are formed by laser ablation.
30. A method as set forth in claim 21, wherein when the first metal layer is laminated with the dielectric layer to the base element in step (a), the first metal layer has openings aligned with the conductive protrusions of the base element and the first metal layer is joined with a third metal layer overlying the first metal layer.
31. A method as set forth in claim 30, further comprising, patterning the third metal layer to form second conductive protrusions extending upwardly from the first metal layer.
32. A method as set forth in claim 30, further comprising etching the third metal layer attached to the first metal layer to form the conductive protrusions of the base element.
33. A method as set forth in claim 30, further comprising plating the third metal layer into recesses in a mandrel and removing the mandrel to form the conductive protrusions.
34. A method as set forth in claim 21, wherein the conductive protrusions include hollow conductive protrusions.
35. A method as set forth in claim 31, further comprising:
(d) laminating a second dielectric layer and a fourth metal layer atop the dielectric layer onto the first metal layer and the plurality of second conductive protrusions extending upwardly therefrom such that portions of the second dielectric layer separate adjacent ones of the second conductive protrusions;
(e) forming openings in the second dielectric layer which expose at least top surfaces of the second conductive protrusions; and
(f) plating a metal onto the exposed surfaces of the second conductive protrusions within the openings in the second dielectric layer to form second plated features connecting the second conductive protrusions with the fourth metal layer.
36. A method as set forth in claim 35, wherein during step (d) the first, second and fourth metal layers define continuous planes.
37. A method as set forth in claim 35, wherein during step (d), at least one of the first and fourth metal layers includes a plurality of individual traces extending in directions defining a plane.
38. A method as set forth in claim 35, wherein when the fourth metal layer is laminated with the second dielectric layer onto the first metal layer and second conductive protrusions extending therefrom in step (d), the fourth metal layer has openings aligned with the second conductive protrusions and the fourth metal layer is attached to a fifth metal layer overlying the fourth metal layer.
39. A method as set forth in claim 38, further comprising, prior to step (e), patterning the fifth metal layer to form third conductive protrusions extending upwardly from the fourth metal layer.
40. A method of packaging a microelectronic element between wiring layers of an interconnect element having a plurality of wiring layers separated from each other by at least one dielectric layer, comprising:
laminating a dielectric layer and a first metal layer atop the dielectric layer onto a first element including second metal layer having at least portions defining a plane, a plurality of conductive protrusions extending upwardly from the plane and a microelectronic element having a first face adjacent to the plane, the step of laminating performed such that portions of the dielectric layer separate adjacent ones of the conductive protrusions and separate the microelectronic element from the conductive protrusions;
forming openings in the dielectric layer which expose contacts at a second face of the microelectronic element and at least top surfaces of the conductive protrusions; and
plating a metal onto the exposed contacts and exposed surfaces of the conductive protrusions within the openings to form plated features connecting the contacts and the conductive protrusions with the first metal layer.
41. A method as set forth in claim 40, wherein the first metal layer includes a thermally conductive plate attached to the first face of the microelectronic element.
42. A method of forming an interconnect element including at least one of an active or passive component between respective wiring layers of the interconnect element having a plurality of wiring layers separated from each other by at least one dielectric layer, comprising:
laminating a dielectric layer and a first metal layer atop the dielectric layer onto a first element including second metal layer having at least portions defining a plane, a plurality of conductive protrusions extending upwardly from the plane and at least one of an active or passive component having a surface overlying the plane, the step of laminating performed such that portions of the dielectric layer separate adjacent ones of the conductive protrusions and the electric device from each other;
forming openings in the dielectric layer which expose contacts of the electric device and at least top surfaces of the conductive protrusions; and
plating a metal onto the exposed contacts and exposed surfaces of the conductive protrusions within the openings to form plated features connecting the contacts and the conductive protrusions with the second metal layer.
US12/287,380 2007-10-10 2008-10-08 Robust multi-layer wiring elements and assemblies with embedded microelectronic elements Abandoned US20090115047A1 (en)

Priority Applications (2)

Application Number Priority Date Filing Date Title
US12/287,380 US20090115047A1 (en) 2007-10-10 2008-10-08 Robust multi-layer wiring elements and assemblies with embedded microelectronic elements
US15/282,255 US10032646B2 (en) 2007-10-10 2016-09-30 Robust multi-layer wiring elements and assemblies with embedded microelectronic elements

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US99856407P 2007-10-10 2007-10-10
US12/287,380 US20090115047A1 (en) 2007-10-10 2008-10-08 Robust multi-layer wiring elements and assemblies with embedded microelectronic elements

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US15/282,255 Division US10032646B2 (en) 2007-10-10 2016-09-30 Robust multi-layer wiring elements and assemblies with embedded microelectronic elements

Publications (1)

Publication Number Publication Date
US20090115047A1 true US20090115047A1 (en) 2009-05-07

Family

ID=40549781

Family Applications (2)

Application Number Title Priority Date Filing Date
US12/287,380 Abandoned US20090115047A1 (en) 2007-10-10 2008-10-08 Robust multi-layer wiring elements and assemblies with embedded microelectronic elements
US15/282,255 Active US10032646B2 (en) 2007-10-10 2016-09-30 Robust multi-layer wiring elements and assemblies with embedded microelectronic elements

Family Applications After (1)

Application Number Title Priority Date Filing Date
US15/282,255 Active US10032646B2 (en) 2007-10-10 2016-09-30 Robust multi-layer wiring elements and assemblies with embedded microelectronic elements

Country Status (5)

Country Link
US (2) US20090115047A1 (en)
EP (1) EP2213148A4 (en)
JP (1) JP2011501410A (en)
KR (1) KR101572600B1 (en)
WO (1) WO2009048604A2 (en)

Cited By (66)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20110180926A1 (en) * 2010-01-28 2011-07-28 Qualcomm Incorporated Microelectromechanical Systems Embedded in a Substrate
US20110309520A1 (en) * 2009-03-27 2011-12-22 Panasonic Corporation Semiconductor device and manufacturing method of the device
WO2012011933A1 (en) * 2010-07-23 2012-01-26 Tessera, Inc. Microelectronic elements with post-assembly planarization
US20120025365A1 (en) * 2010-07-27 2012-02-02 Tessera Research Llc Microelectronic packages with nanoparticle joining
US20120088334A1 (en) * 2010-10-11 2012-04-12 Samsung Electro-Mechanics Co., Ltd. Method for manufacturing semiconductor package
US8432011B1 (en) 2011-12-06 2013-04-30 Optiz, Inc. Wire bond interposer package for CMOS image sensor and method of making same
US8531039B2 (en) 2003-12-30 2013-09-10 Tessera, Inc. Micro pin grid array with pin motion isolation
US8546900B2 (en) 2011-06-09 2013-10-01 Optiz, Inc. 3D integration microelectronic assembly for integrated circuit devices
US8546951B2 (en) 2011-06-09 2013-10-01 Optiz, Inc. 3D integration microelectronic assembly for integrated circuit devices
US8552518B2 (en) 2011-06-09 2013-10-08 Optiz, Inc. 3D integrated microelectronic assembly with stress reducing interconnects
US8570669B2 (en) 2012-01-23 2013-10-29 Optiz, Inc Multi-layer polymer lens and method of making same
US8604576B2 (en) 2011-07-19 2013-12-10 Opitz, Inc. Low stress cavity package for back side illuminated image sensor, and method of making same
US8641913B2 (en) 2003-10-06 2014-02-04 Tessera, Inc. Fine pitch microcontacts and method for forming thereof
US8692344B2 (en) 2012-03-16 2014-04-08 Optiz, Inc Back side illuminated image sensor architecture, and method of making same
US8723318B2 (en) 2010-07-08 2014-05-13 Tessera, Inc. Microelectronic packages with dual or multiple-etched flip-chip connectors
US20140151874A1 (en) * 2012-12-05 2014-06-05 Murata Manufacturing Co., Ltd. Bump-equipped electronic component and method for manufacturing bump-equipped electronic component
US8759930B2 (en) 2012-09-10 2014-06-24 Optiz, Inc. Low profile image sensor package
US8796800B2 (en) 2011-11-21 2014-08-05 Optiz, Inc. Interposer package for CMOS image sensor and method of making same
US8853558B2 (en) 2010-12-10 2014-10-07 Tessera, Inc. Interconnect structure
US8884448B2 (en) 2007-09-28 2014-11-11 Tessera, Inc. Flip chip interconnection with double post
US8921759B2 (en) 2012-07-26 2014-12-30 Optiz, Inc. Integrated image sensor package with liquid crystal lens
US20150028448A1 (en) * 2013-07-26 2015-01-29 Infineon Technologies Ag Chip Package with Embedded Passive Component
US9018725B2 (en) 2011-09-02 2015-04-28 Optiz, Inc. Stepped package for image sensor and method of making same
US9142695B2 (en) 2013-06-03 2015-09-22 Optiz, Inc. Sensor package with exposed sensor array and method of making same
US20150291416A1 (en) * 2014-04-15 2015-10-15 Taiwan Semiconductor Manufacturing Company Limited Mems device and method of forming the same
US9165793B1 (en) 2014-05-02 2015-10-20 Invensas Corporation Making electrical components in handle wafers of integrated circuit packages
US9190389B2 (en) 2013-07-26 2015-11-17 Infineon Technologies Ag Chip package with passives
US9190443B2 (en) 2013-03-12 2015-11-17 Optiz Inc. Low profile image sensor
US9219091B2 (en) 2013-03-12 2015-12-22 Optiz, Inc. Low profile sensor module and method of making same
US9233511B2 (en) 2012-05-10 2016-01-12 Optiz, Inc. Method of making stamped multi-layer polymer lens
US9252127B1 (en) 2014-07-10 2016-02-02 Invensas Corporation Microelectronic assemblies with integrated circuits and interposers with cavities, and methods of manufacture
US9324626B2 (en) 2014-03-12 2016-04-26 Invensas Corporation Interposers with circuit modules encapsulated by moldable material in a cavity, and methods of fabrication
US20160126192A1 (en) * 2014-10-31 2016-05-05 Infineon Technologies Ag Power Semiconductor Module Having a Direct Copper Bonded Substrate and an Integrated Passive Component, and an Integrated Power Module
US9355997B2 (en) 2014-03-12 2016-05-31 Invensas Corporation Integrated circuit assemblies with reinforcement frames, and methods of manufacture
US9398700B2 (en) 2013-06-21 2016-07-19 Invensas Corporation Method of forming a reliable microelectronic assembly
US9412806B2 (en) 2014-06-13 2016-08-09 Invensas Corporation Making multilayer 3D capacitors using arrays of upstanding rods or ridges
US9461190B2 (en) 2013-09-24 2016-10-04 Optiz, Inc. Low profile sensor package with cooling feature and method of making same
US9478504B1 (en) 2015-06-19 2016-10-25 Invensas Corporation Microelectronic assemblies with cavities, and methods of fabrication
US9496297B2 (en) 2013-12-05 2016-11-15 Optiz, Inc. Sensor package with cooling feature and method of making same
US9496247B2 (en) 2013-08-26 2016-11-15 Optiz, Inc. Integrated camera module and method of making same
US9524917B2 (en) 2014-04-23 2016-12-20 Optiz, Inc. Chip level heat dissipation using silicon
US20160379915A1 (en) * 2015-06-23 2016-12-29 Amkor Technology, Inc. Semiconductor device and manufacturing method thereof
US9543347B2 (en) 2015-02-24 2017-01-10 Optiz, Inc. Stress released image sensor package structure and method
US9633971B2 (en) 2015-07-10 2017-04-25 Invensas Corporation Structures and methods for low temperature bonding using nanoparticles
US9666730B2 (en) 2014-08-18 2017-05-30 Optiz, Inc. Wire bond sensor package
US9667900B2 (en) 2013-12-09 2017-05-30 Optiz, Inc. Three dimensional system-on-chip image sensor package
US9681558B2 (en) 2014-08-12 2017-06-13 Infineon Technologies Ag Module with integrated power electronic circuitry and logic circuitry
US9741649B2 (en) 2014-06-04 2017-08-22 Invensas Corporation Integrated interposer solutions for 2D and 3D IC packaging
JP2018026584A (en) * 2010-07-19 2018-02-15 テッセラ,インコーポレイテッド Stackable molded microelectronic package
US9985063B2 (en) 2014-04-22 2018-05-29 Optiz, Inc. Imaging device with photo detectors and color filters arranged by color transmission characteristics and absorption coefficients
US9996725B2 (en) 2016-11-03 2018-06-12 Optiz, Inc. Under screen sensor assembly
US10032646B2 (en) 2007-10-10 2018-07-24 Tessera, Inc. Robust multi-layer wiring elements and assemblies with embedded microelectronic elements
US10181447B2 (en) 2017-04-21 2019-01-15 Invensas Corporation 3D-interconnect
US10276541B2 (en) * 2015-06-30 2019-04-30 Taiwan Semiconductor Manufacturing Company, Ltd. 3D package structure and methods of forming same
US10297582B2 (en) 2012-08-03 2019-05-21 Invensas Corporation BVA interposer
US10460958B2 (en) 2013-08-07 2019-10-29 Invensas Corporation Method of manufacturing embedded packaging with preformed vias
US10529636B2 (en) 2014-01-17 2020-01-07 Invensas Corporation Fine pitch BVA using reconstituted wafer with area array accessible for testing
US10535626B2 (en) 2015-07-10 2020-01-14 Invensas Corporation Structures and methods for low temperature bonding using nanoparticles
US20200243448A1 (en) * 2015-12-22 2020-07-30 Intel Corporation Semiconductor package with through bridge die connections
US10741439B2 (en) * 2018-01-16 2020-08-11 Globalfoundries Inc. Merge mandrel features
US10748840B2 (en) 2008-05-09 2020-08-18 Invensas Corporation Chip-size, double side connection package and method for manufacturing the same
US10756049B2 (en) 2011-10-17 2020-08-25 Invensas Corporation Package-on-package assembly with wire bond vias
US10804183B2 (en) * 2016-12-19 2020-10-13 Institut Vedecom Method for the integration of power chips and bus-bars forming heat sinks
CN112996241A (en) * 2019-12-16 2021-06-18 三星电机株式会社 Substrate embedded with electronic component and electronic packaging piece
US11408589B2 (en) 2019-12-05 2022-08-09 Optiz, Inc. Monolithic multi-focus light source device
US11424211B2 (en) 2011-05-03 2022-08-23 Tessera Llc Package-on-package assembly with wire bonds to encapsulation surface

Families Citing this family (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR101128559B1 (en) * 2010-09-13 2012-03-23 삼성전기주식회사 Method for forming via hole in printed circuit board
KR20130076286A (en) * 2011-12-28 2013-07-08 삼성전기주식회사 Printed circuit board and method for manufacturing the same
EP3478033A1 (en) * 2017-10-25 2019-05-01 AT & S Austria Technologie & Systemtechnik Aktiengesellschaft Embedding component with pre-connected pillar in component carrier

Citations (56)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3679941A (en) * 1969-09-22 1972-07-25 Gen Electric Composite integrated circuits including semiconductor chips mounted on a common substrate with connections made through a dielectric encapsulator
US5091769A (en) * 1991-03-27 1992-02-25 Eichelberger Charles W Configuration for testing and burn-in of integrated circuit chips
US5111278A (en) * 1991-03-27 1992-05-05 Eichelberger Charles W Three-dimensional multichip module systems
US5250843A (en) * 1991-03-27 1993-10-05 Integrated System Assemblies Corp. Multichip integrated circuit modules
US5353498A (en) * 1993-02-08 1994-10-11 General Electric Company Method for fabricating an integrated circuit module
US5442143A (en) * 1993-04-16 1995-08-15 Dyconex Patente Ag Core for electrical connecting substrates and electrical connecting substrates with core, as well as process for the production thereof
US5841193A (en) * 1996-05-20 1998-11-24 Epic Technologies, Inc. Single chip modules, repairable multichip modules, and methods of fabrication thereof
US5950306A (en) * 1995-12-12 1999-09-14 Yamaichi Electronics Co., Ltd. Circuit board
US6083837A (en) * 1996-12-13 2000-07-04 Tessera, Inc. Fabrication of components by coining
US6081989A (en) * 1998-04-30 2000-07-04 Lockheed Martin Corporation Fabrication of circuit modules with a transmission line
US6081988A (en) * 1998-04-30 2000-07-04 Lockheed Martin Corp. Fabrication of a circuit module with a coaxial transmission line
US20010036750A1 (en) * 2000-04-27 2001-11-01 International Business Machines Corporation Dual damascene anti-fuse with via before wire
US6511865B1 (en) * 2000-09-20 2003-01-28 Charles W. C. Lin Method for forming a ball bond connection joint on a conductive trace and conductive pad in a semiconductor chip assembly
US6548393B1 (en) * 2000-10-13 2003-04-15 Charles W. C. Lin Semiconductor chip assembly with hardened connection joint
US6562709B1 (en) * 2000-08-22 2003-05-13 Charles W. C. Lin Semiconductor chip assembly with simultaneously electroplated contact terminal and connection joint
US6593224B1 (en) * 2002-03-05 2003-07-15 Bridge Semiconductor Corporation Method of manufacturing a multilayer interconnect substrate
US6660626B1 (en) * 2000-08-22 2003-12-09 Charles W. C. Lin Semiconductor chip assembly with simultaneously electrolessly plated contact terminal and connection joint
US6759264B2 (en) * 2002-05-17 2004-07-06 Ligh Tuning Technology Inc. Pressure type fingerprint sensor fabrication method
US6762076B2 (en) * 2002-02-20 2004-07-13 Intel Corporation Process of vertically stacking multiple wafers supporting different active integrated circuit (IC) devices
US20050097727A1 (en) * 2001-03-28 2005-05-12 Tomoo Iijima Multi-layer wiring board, method for producing multi-layer wiring board, polishing machine for multi-layer wiring board, and metal sheet for producing wiring board
US20050116326A1 (en) * 2003-10-06 2005-06-02 Tessera, Inc. Formation of circuitry with modification of feature height
US20050140019A1 (en) * 2003-12-24 2005-06-30 Shoji Watanabe Semiconductor multilayer wiring substrate of coaxial wiring structure and method of fabricating the same
US20050173805A1 (en) * 2003-12-30 2005-08-11 Tessera, Inc. Micro pin grid array with pin motion isolation
US20050181544A1 (en) * 2003-12-30 2005-08-18 Tessera, Inc. Microelectronic packages and methods therefor
US20050181655A1 (en) * 2003-12-30 2005-08-18 Tessera, Inc. Micro pin grid array with wiping action
US20050285246A1 (en) * 2004-06-25 2005-12-29 Tessera, Inc. Microelectronic packages and methods therefor
US20050284658A1 (en) * 2003-10-06 2005-12-29 Tessera, Inc. Components with posts and pads
US20060019414A1 (en) * 2004-07-26 2006-01-26 Chien-Jung Wang Wiring structure to minimize stress induced void formation
US20060068577A1 (en) * 2004-09-29 2006-03-30 Shao-Chien Lee Method for fabricating electrical interconnect structure
US20060126313A1 (en) * 2002-06-26 2006-06-15 Rainer Steiner Electronic component with a housing package
US20060138647A1 (en) * 2004-12-23 2006-06-29 Tessera, Inc. Microelectronic package having stacked semiconductor devices and a process for its fabrication
US7102227B2 (en) * 2003-10-31 2006-09-05 Oki Electric Industry Co., Ltd. Passive element chip and manufacturing method thereof, and highly integrated module and manufacturing method thereof
US20060249857A1 (en) * 2005-03-16 2006-11-09 Tessera, Inc. Microelectronic packages and methods therefor
US7158302B2 (en) * 2003-10-23 2007-01-02 Industry Technology Research Institute Wire grid polarizer with double metal layers
US7176506B2 (en) * 2001-08-28 2007-02-13 Tessera, Inc. High frequency chip packages with connecting elements
US20070096160A1 (en) * 2001-08-28 2007-05-03 Tessera, Inc. High frequency chip packages with connecting elements
US20070148822A1 (en) * 2005-12-23 2007-06-28 Tessera, Inc. Microelectronic packages and methods therefor
US20070209199A1 (en) * 1999-10-12 2007-09-13 Tomoo Iijima Methods of making microelectronic assemblies
US20080003402A1 (en) * 2003-10-06 2008-01-03 Tessera, Inc. Fine pitch microcontacts and method for forming thereof
US20080042250A1 (en) * 2006-08-18 2008-02-21 Tessera, Inc. Stacked microelectronic assemblies and methods therefor
US20080088033A1 (en) * 2006-10-17 2008-04-17 Tessera, Inc. Microelectronic packages and methods therefor
US20080150101A1 (en) * 2006-12-20 2008-06-26 Tessera, Inc. Microelectronic packages having improved input/output connections and methods therefor
US20080160675A1 (en) * 2006-12-29 2008-07-03 Tessera, Inc. Microelectronic package with thermal access
US20080185705A1 (en) * 2005-12-23 2008-08-07 Tessera, Inc. Microelectronic packages and methods therefor
US7417299B2 (en) * 2004-07-02 2008-08-26 Phoenix Precision Technology Corporation Direct connection multi-chip semiconductor element structure
US7548430B1 (en) * 2002-05-01 2009-06-16 Amkor Technology, Inc. Buildup dielectric and metallization process and semiconductor package
US7550857B1 (en) * 2006-11-16 2009-06-23 Amkor Technology, Inc. Stacked redistribution layer (RDL) die assembly package
US7633765B1 (en) * 2004-03-23 2009-12-15 Amkor Technology, Inc. Semiconductor package including a top-surface metal layer for implementing circuit features
US7659631B2 (en) * 2006-10-12 2010-02-09 Hewlett-Packard Development Company, L.P. Interconnection between different circuit types
US7671457B1 (en) * 2002-05-01 2010-03-02 Amkor Technology, Inc. Semiconductor package including top-surface terminals for mounting another semiconductor package
US7727803B2 (en) * 2003-06-13 2010-06-01 Sony Corporation Semiconductor device, package structure thereof, and method for manufacturing the semiconductor device
US7727806B2 (en) * 2006-05-01 2010-06-01 Charles Stark Draper Laboratory, Inc. Systems and methods for high density multi-component modules
US20130026644A1 (en) * 2011-07-27 2013-01-31 Taiwan Semiconductor Manufacturing Company, Ltd. Photoactive Compound Gradient Photoresist
US8580607B2 (en) * 2010-07-27 2013-11-12 Tessera, Inc. Microelectronic packages with nanoparticle joining
US20140008816A1 (en) * 2012-07-04 2014-01-09 Seiko Epson Corporation Substrate, method of manufacturing substrate, semiconductor device, and electronic apparatus
US8723318B2 (en) * 2010-07-08 2014-05-13 Tessera, Inc. Microelectronic packages with dual or multiple-etched flip-chip connectors

Family Cites Families (12)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2006518944A (en) * 2003-02-25 2006-08-17 テッセラ,インコーポレイテッド Ball grid array with bumps
US6700195B1 (en) * 2003-03-26 2004-03-02 Delphi Technologies, Inc. Electronic assembly for removing heat from a flip chip
JP2006019361A (en) * 2004-06-30 2006-01-19 Sanyo Electric Co Ltd Circuit device and its manufacturing method
WO2006020744A2 (en) * 2004-08-12 2006-02-23 Tessera, Inc. Structure and method of forming capped chips
JP2006156669A (en) 2004-11-29 2006-06-15 Dainippon Printing Co Ltd Wiring board with built-in part and method of manufacturing the same
JP4761762B2 (en) 2004-12-03 2011-08-31 ソニーケミカル&インフォメーションデバイス株式会社 Manufacturing method of multilayer wiring board
JP4792749B2 (en) 2005-01-14 2011-10-12 大日本印刷株式会社 Manufacturing method of printed wiring board with built-in electronic components
JP4738895B2 (en) 2005-05-31 2011-08-03 日本メクトロン株式会社 Manufacturing method of build-up type multilayer flexible circuit board
JP4826248B2 (en) 2005-12-19 2011-11-30 Tdk株式会社 IC built-in substrate manufacturing method
KR100751995B1 (en) * 2006-06-30 2007-08-28 삼성전기주식회사 Printed circuit board and fabricating method of the same
KR100751955B1 (en) 2007-05-28 2007-08-27 오원록 Portable carriage structure for mass production to draining way cover
KR101572600B1 (en) 2007-10-10 2015-11-27 테세라, 인코포레이티드 Robust multi-layer wiring elements and assemblies with embedded microelectronic elements

Patent Citations (92)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3805375A (en) * 1969-09-22 1974-04-23 Gen Electric Composite integrated circuits including semiconductor chips mounted on a common substrate with connections made through a dielectric encapsulator
US3679941A (en) * 1969-09-22 1972-07-25 Gen Electric Composite integrated circuits including semiconductor chips mounted on a common substrate with connections made through a dielectric encapsulator
US5091769A (en) * 1991-03-27 1992-02-25 Eichelberger Charles W Configuration for testing and burn-in of integrated circuit chips
US5111278A (en) * 1991-03-27 1992-05-05 Eichelberger Charles W Three-dimensional multichip module systems
US5250843A (en) * 1991-03-27 1993-10-05 Integrated System Assemblies Corp. Multichip integrated circuit modules
US5353498A (en) * 1993-02-08 1994-10-11 General Electric Company Method for fabricating an integrated circuit module
US5442143A (en) * 1993-04-16 1995-08-15 Dyconex Patente Ag Core for electrical connecting substrates and electrical connecting substrates with core, as well as process for the production thereof
US5950306A (en) * 1995-12-12 1999-09-14 Yamaichi Electronics Co., Ltd. Circuit board
US6159767A (en) * 1996-05-20 2000-12-12 Epic Technologies, Inc. Single chip modules, repairable multichip modules, and methods of fabrication thereof
US5841193A (en) * 1996-05-20 1998-11-24 Epic Technologies, Inc. Single chip modules, repairable multichip modules, and methods of fabrication thereof
US6083837A (en) * 1996-12-13 2000-07-04 Tessera, Inc. Fabrication of components by coining
US6465730B1 (en) * 1998-04-30 2002-10-15 Lockhead Martin Corporation Fabrication of a circuit module with a coaxial transmission line
US6081988A (en) * 1998-04-30 2000-07-04 Lockheed Martin Corp. Fabrication of a circuit module with a coaxial transmission line
US6081989A (en) * 1998-04-30 2000-07-04 Lockheed Martin Corporation Fabrication of circuit modules with a transmission line
US20070209199A1 (en) * 1999-10-12 2007-09-13 Tomoo Iijima Methods of making microelectronic assemblies
US20010036750A1 (en) * 2000-04-27 2001-11-01 International Business Machines Corporation Dual damascene anti-fuse with via before wire
US6562709B1 (en) * 2000-08-22 2003-05-13 Charles W. C. Lin Semiconductor chip assembly with simultaneously electroplated contact terminal and connection joint
US6660626B1 (en) * 2000-08-22 2003-12-09 Charles W. C. Lin Semiconductor chip assembly with simultaneously electrolessly plated contact terminal and connection joint
US6511865B1 (en) * 2000-09-20 2003-01-28 Charles W. C. Lin Method for forming a ball bond connection joint on a conductive trace and conductive pad in a semiconductor chip assembly
US6548393B1 (en) * 2000-10-13 2003-04-15 Charles W. C. Lin Semiconductor chip assembly with hardened connection joint
US20050097727A1 (en) * 2001-03-28 2005-05-12 Tomoo Iijima Multi-layer wiring board, method for producing multi-layer wiring board, polishing machine for multi-layer wiring board, and metal sheet for producing wiring board
US7176506B2 (en) * 2001-08-28 2007-02-13 Tessera, Inc. High frequency chip packages with connecting elements
US20070096160A1 (en) * 2001-08-28 2007-05-03 Tessera, Inc. High frequency chip packages with connecting elements
US6762076B2 (en) * 2002-02-20 2004-07-13 Intel Corporation Process of vertically stacking multiple wafers supporting different active integrated circuit (IC) devices
US6593224B1 (en) * 2002-03-05 2003-07-15 Bridge Semiconductor Corporation Method of manufacturing a multilayer interconnect substrate
US7671457B1 (en) * 2002-05-01 2010-03-02 Amkor Technology, Inc. Semiconductor package including top-surface terminals for mounting another semiconductor package
US7548430B1 (en) * 2002-05-01 2009-06-16 Amkor Technology, Inc. Buildup dielectric and metallization process and semiconductor package
US6759264B2 (en) * 2002-05-17 2004-07-06 Ligh Tuning Technology Inc. Pressure type fingerprint sensor fabrication method
US20060126313A1 (en) * 2002-06-26 2006-06-15 Rainer Steiner Electronic component with a housing package
US7727803B2 (en) * 2003-06-13 2010-06-01 Sony Corporation Semiconductor device, package structure thereof, and method for manufacturing the semiconductor device
US20050284658A1 (en) * 2003-10-06 2005-12-29 Tessera, Inc. Components with posts and pads
US8641913B2 (en) * 2003-10-06 2014-02-04 Tessera, Inc. Fine pitch microcontacts and method for forming thereof
US8604348B2 (en) * 2003-10-06 2013-12-10 Tessera, Inc. Method of making a connection component with posts and pads
US20090071000A1 (en) * 2003-10-06 2009-03-19 Tessera, Inc. Formation of circuitry with modification of feature height
US20050116326A1 (en) * 2003-10-06 2005-06-02 Tessera, Inc. Formation of circuitry with modification of feature height
US8046912B2 (en) * 2003-10-06 2011-11-01 Tessera, Inc. Method of making a connection component with posts and pads
US7816251B2 (en) * 2003-10-06 2010-10-19 Tessera, Inc. Formation of circuitry with modification of feature height
US20090133254A1 (en) * 2003-10-06 2009-05-28 Tessera, Inc. Components with posts and pads
US7495179B2 (en) * 2003-10-06 2009-02-24 Tessera, Inc. Components with posts and pads
US7462936B2 (en) * 2003-10-06 2008-12-09 Tessera, Inc. Formation of circuitry with modification of feature height
US20080003402A1 (en) * 2003-10-06 2008-01-03 Tessera, Inc. Fine pitch microcontacts and method for forming thereof
US20110260320A1 (en) * 2003-10-06 2011-10-27 Tessera, Inc. Method of making a connection component with posts and pads
US7158302B2 (en) * 2003-10-23 2007-01-02 Industry Technology Research Institute Wire grid polarizer with double metal layers
US7102227B2 (en) * 2003-10-31 2006-09-05 Oki Electric Industry Co., Ltd. Passive element chip and manufacturing method thereof, and highly integrated module and manufacturing method thereof
US20050140019A1 (en) * 2003-12-24 2005-06-30 Shoji Watanabe Semiconductor multilayer wiring substrate of coaxial wiring structure and method of fabricating the same
US20100193970A1 (en) * 2003-12-30 2010-08-05 Tessera, Inc. Micro pin grid array with pin motion isolation
US20050181544A1 (en) * 2003-12-30 2005-08-18 Tessera, Inc. Microelectronic packages and methods therefor
US20050173805A1 (en) * 2003-12-30 2005-08-11 Tessera, Inc. Micro pin grid array with pin motion isolation
US7709968B2 (en) * 2003-12-30 2010-05-04 Tessera, Inc. Micro pin grid array with pin motion isolation
US8531039B2 (en) * 2003-12-30 2013-09-10 Tessera, Inc. Micro pin grid array with pin motion isolation
US7554206B2 (en) * 2003-12-30 2009-06-30 Tessera, Inc. Microelectronic packages and methods therefor
US20050181655A1 (en) * 2003-12-30 2005-08-18 Tessera, Inc. Micro pin grid array with wiping action
US20070077677A1 (en) * 2003-12-30 2007-04-05 Tessera, Inc. Microelectronic packages and methods therefor
US7176043B2 (en) * 2003-12-30 2007-02-13 Tessera, Inc. Microelectronic packages and methods therefor
US8207604B2 (en) * 2003-12-30 2012-06-26 Tessera, Inc. Microelectronic package comprising offset conductive posts on compliant layer
US7633765B1 (en) * 2004-03-23 2009-12-15 Amkor Technology, Inc. Semiconductor package including a top-surface metal layer for implementing circuit features
US7745943B2 (en) * 2004-06-25 2010-06-29 Tessera, Inc. Microelectonic packages and methods therefor
US20110269272A1 (en) * 2004-06-25 2011-11-03 Tessera, Inc. Microelectronic packages and methods therefor
US7453157B2 (en) * 2004-06-25 2008-11-18 Tessera, Inc. Microelectronic packages and methods therefor
US20050285246A1 (en) * 2004-06-25 2005-12-29 Tessera, Inc. Microelectronic packages and methods therefor
US20100258956A1 (en) * 2004-06-25 2010-10-14 Tessera, Inc. Microelectronic packages and methods therefor
US20070205496A1 (en) * 2004-06-25 2007-09-06 Tessera, Inc. Microelectronic packages and methods therefor
US7999397B2 (en) * 2004-06-25 2011-08-16 Tessera, Inc. Microelectronic packages and methods therefor
US8329581B2 (en) * 2004-06-25 2012-12-11 Tessera, Inc. Microelectronic packages and methods therefor
US7417299B2 (en) * 2004-07-02 2008-08-26 Phoenix Precision Technology Corporation Direct connection multi-chip semiconductor element structure
US20060019414A1 (en) * 2004-07-26 2006-01-26 Chien-Jung Wang Wiring structure to minimize stress induced void formation
US20060068577A1 (en) * 2004-09-29 2006-03-30 Shao-Chien Lee Method for fabricating electrical interconnect structure
US20060138647A1 (en) * 2004-12-23 2006-06-29 Tessera, Inc. Microelectronic package having stacked semiconductor devices and a process for its fabrication
US7317249B2 (en) * 2004-12-23 2008-01-08 Tessera, Inc. Microelectronic package having stacked semiconductor devices and a process for its fabrication
US20060249857A1 (en) * 2005-03-16 2006-11-09 Tessera, Inc. Microelectronic packages and methods therefor
US7939934B2 (en) * 2005-03-16 2011-05-10 Tessera, Inc. Microelectronic packages and methods therefor
US8093697B2 (en) * 2005-12-23 2012-01-10 Tessera, Inc. Microelectronic packages and methods therefor
US20080185705A1 (en) * 2005-12-23 2008-08-07 Tessera, Inc. Microelectronic packages and methods therefor
US8728865B2 (en) * 2005-12-23 2014-05-20 Tessera, Inc. Microelectronic packages and methods therefor
US20100232129A1 (en) * 2005-12-23 2010-09-16 Tessera, Inc. Microelectronic packages and methods therefor
US20110165733A1 (en) * 2005-12-23 2011-07-07 Tessera, Inc. Microelectronic packages and methods therefor
US8058101B2 (en) * 2005-12-23 2011-11-15 Tessera, Inc. Microelectronic packages and methods therefor
US20070148822A1 (en) * 2005-12-23 2007-06-28 Tessera, Inc. Microelectronic packages and methods therefor
US7727806B2 (en) * 2006-05-01 2010-06-01 Charles Stark Draper Laboratory, Inc. Systems and methods for high density multi-component modules
US7545029B2 (en) * 2006-08-18 2009-06-09 Tessera, Inc. Stack microelectronic assemblies
US20080042250A1 (en) * 2006-08-18 2008-02-21 Tessera, Inc. Stacked microelectronic assemblies and methods therefor
US7659631B2 (en) * 2006-10-12 2010-02-09 Hewlett-Packard Development Company, L.P. Interconnection between different circuit types
US20080088033A1 (en) * 2006-10-17 2008-04-17 Tessera, Inc. Microelectronic packages and methods therefor
US7719121B2 (en) * 2006-10-17 2010-05-18 Tessera, Inc. Microelectronic packages and methods therefor
US7550857B1 (en) * 2006-11-16 2009-06-23 Amkor Technology, Inc. Stacked redistribution layer (RDL) die assembly package
US20080150101A1 (en) * 2006-12-20 2008-06-26 Tessera, Inc. Microelectronic packages having improved input/output connections and methods therefor
US20080160675A1 (en) * 2006-12-29 2008-07-03 Tessera, Inc. Microelectronic package with thermal access
US7709297B2 (en) * 2006-12-29 2010-05-04 Tessera, Inc. Microelectronic package with thermal access
US8723318B2 (en) * 2010-07-08 2014-05-13 Tessera, Inc. Microelectronic packages with dual or multiple-etched flip-chip connectors
US8580607B2 (en) * 2010-07-27 2013-11-12 Tessera, Inc. Microelectronic packages with nanoparticle joining
US20130026644A1 (en) * 2011-07-27 2013-01-31 Taiwan Semiconductor Manufacturing Company, Ltd. Photoactive Compound Gradient Photoresist
US20140008816A1 (en) * 2012-07-04 2014-01-09 Seiko Epson Corporation Substrate, method of manufacturing substrate, semiconductor device, and electronic apparatus

Cited By (136)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8641913B2 (en) 2003-10-06 2014-02-04 Tessera, Inc. Fine pitch microcontacts and method for forming thereof
US8531039B2 (en) 2003-12-30 2013-09-10 Tessera, Inc. Micro pin grid array with pin motion isolation
US8884448B2 (en) 2007-09-28 2014-11-11 Tessera, Inc. Flip chip interconnection with double post
US10032646B2 (en) 2007-10-10 2018-07-24 Tessera, Inc. Robust multi-layer wiring elements and assemblies with embedded microelectronic elements
US10748840B2 (en) 2008-05-09 2020-08-18 Invensas Corporation Chip-size, double side connection package and method for manufacturing the same
US20110309520A1 (en) * 2009-03-27 2011-12-22 Panasonic Corporation Semiconductor device and manufacturing method of the device
US8421238B2 (en) * 2009-03-27 2013-04-16 Panasonic Corporation Stacked semiconductor device with through via
US20110180926A1 (en) * 2010-01-28 2011-07-28 Qualcomm Incorporated Microelectromechanical Systems Embedded in a Substrate
US8847375B2 (en) * 2010-01-28 2014-09-30 Qualcomm Incorporated Microelectromechanical systems embedded in a substrate
US8723318B2 (en) 2010-07-08 2014-05-13 Tessera, Inc. Microelectronic packages with dual or multiple-etched flip-chip connectors
US10128216B2 (en) 2010-07-19 2018-11-13 Tessera, Inc. Stackable molded microelectronic packages
JP2018026584A (en) * 2010-07-19 2018-02-15 テッセラ,インコーポレイテッド Stackable molded microelectronic package
KR101736890B1 (en) 2010-07-23 2017-05-17 테세라, 인코포레이티드 Microelectronic elements with post-assembly planarization
US20120020026A1 (en) * 2010-07-23 2012-01-26 Tessera Research Llc Microelectronic elements with post-assembly planarization
WO2012011933A1 (en) * 2010-07-23 2012-01-26 Tessera, Inc. Microelectronic elements with post-assembly planarization
KR101656814B1 (en) 2010-07-23 2016-09-22 테세라, 인코포레이티드 Microelectronic elements with post-assembly planarization
US10559494B2 (en) 2010-07-23 2020-02-11 Tessera, Inc. Microelectronic elements with post-assembly planarization
KR20160055968A (en) * 2010-07-23 2016-05-18 테세라, 인코포레이티드 Microelectronic elements with post-assembly planarization
US9099479B2 (en) 2010-07-23 2015-08-04 Tessera, Inc. Carrier structures for microelectronic elements
US9659812B2 (en) 2010-07-23 2017-05-23 Tessera, Inc. Microelectronic elements with post-assembly planarization
TWI470751B (en) * 2010-07-23 2015-01-21 Tessera Inc Microelectronic elements with post-assembly planarization
US9966303B2 (en) 2010-07-23 2018-05-08 Tessera, Inc. Microelectronic elements with post-assembly planarization
US8847376B2 (en) * 2010-07-23 2014-09-30 Tessera, Inc. Microelectronic elements with post-assembly planarization
US9030001B2 (en) 2010-07-27 2015-05-12 Tessera, Inc. Microelectronic packages with nanoparticle joining
US9397063B2 (en) 2010-07-27 2016-07-19 Tessera, Inc. Microelectronic packages with nanoparticle joining
US8580607B2 (en) * 2010-07-27 2013-11-12 Tessera, Inc. Microelectronic packages with nanoparticle joining
US20120025365A1 (en) * 2010-07-27 2012-02-02 Tessera Research Llc Microelectronic packages with nanoparticle joining
US8415200B2 (en) * 2010-10-11 2013-04-09 Samsung Electro-Mechanics Co., Ltd. Method for manufacturing semiconductor package
CN102446772A (en) * 2010-10-11 2012-05-09 三星电机株式会社 Method for manufacturing semiconductor package
US20120088334A1 (en) * 2010-10-11 2012-04-12 Samsung Electro-Mechanics Co., Ltd. Method for manufacturing semiconductor package
US9496236B2 (en) 2010-12-10 2016-11-15 Tessera, Inc. Interconnect structure
US8853558B2 (en) 2010-12-10 2014-10-07 Tessera, Inc. Interconnect structure
US11424211B2 (en) 2011-05-03 2022-08-23 Tessera Llc Package-on-package assembly with wire bonds to encapsulation surface
US8546900B2 (en) 2011-06-09 2013-10-01 Optiz, Inc. 3D integration microelectronic assembly for integrated circuit devices
US9230947B2 (en) 2011-06-09 2016-01-05 Optiz, Inc. Method of forming 3D integrated microelectronic assembly with stress reducing interconnects
US9054013B2 (en) 2011-06-09 2015-06-09 Optiz, Inc. Method of making 3D integration microelectronic assembly for integrated circuit devices
US8552518B2 (en) 2011-06-09 2013-10-08 Optiz, Inc. 3D integrated microelectronic assembly with stress reducing interconnects
US8753925B2 (en) 2011-06-09 2014-06-17 Optiz, Inc. Method of making 3D integration microelectronic assembly for integrated circuit devices
US8546951B2 (en) 2011-06-09 2013-10-01 Optiz, Inc. 3D integration microelectronic assembly for integrated circuit devices
US20140065755A1 (en) * 2011-07-19 2014-03-06 Optiz, Inc. Method Of Making A Low Stress Cavity Package For Back Side Illuminated Image Sensor
US8604576B2 (en) 2011-07-19 2013-12-10 Opitz, Inc. Low stress cavity package for back side illuminated image sensor, and method of making same
US8895344B2 (en) * 2011-07-19 2014-11-25 Optiz, Inc. Method of making a low stress cavity package for back side illuminated image sensor
US9018725B2 (en) 2011-09-02 2015-04-28 Optiz, Inc. Stepped package for image sensor and method of making same
US9373653B2 (en) 2011-09-02 2016-06-21 Optiz, Inc. Stepped package for image sensor
US10756049B2 (en) 2011-10-17 2020-08-25 Invensas Corporation Package-on-package assembly with wire bond vias
US11189595B2 (en) 2011-10-17 2021-11-30 Invensas Corporation Package-on-package assembly with wire bond vias
US11735563B2 (en) 2011-10-17 2023-08-22 Invensas Llc Package-on-package assembly with wire bond vias
US9214592B2 (en) 2011-11-21 2015-12-15 Optiz, Inc. Method of making interposer package for CMOS image sensor
US8796800B2 (en) 2011-11-21 2014-08-05 Optiz, Inc. Interposer package for CMOS image sensor and method of making same
US8432011B1 (en) 2011-12-06 2013-04-30 Optiz, Inc. Wire bond interposer package for CMOS image sensor and method of making same
US8570669B2 (en) 2012-01-23 2013-10-29 Optiz, Inc Multi-layer polymer lens and method of making same
US8692344B2 (en) 2012-03-16 2014-04-08 Optiz, Inc Back side illuminated image sensor architecture, and method of making same
US9233511B2 (en) 2012-05-10 2016-01-12 Optiz, Inc. Method of making stamped multi-layer polymer lens
US8921759B2 (en) 2012-07-26 2014-12-30 Optiz, Inc. Integrated image sensor package with liquid crystal lens
US10297582B2 (en) 2012-08-03 2019-05-21 Invensas Corporation BVA interposer
US8759930B2 (en) 2012-09-10 2014-06-24 Optiz, Inc. Low profile image sensor package
US9373660B2 (en) 2012-09-10 2016-06-21 Optiz, Inc. Method of forming a low profile image sensor package with an image sensor substrate, a support substrate and a printed circuit board
US9196650B2 (en) 2012-09-10 2015-11-24 Optiz Inc. Method of forming a low profile image sensor package
US20140151874A1 (en) * 2012-12-05 2014-06-05 Murata Manufacturing Co., Ltd. Bump-equipped electronic component and method for manufacturing bump-equipped electronic component
US9343360B2 (en) * 2012-12-05 2016-05-17 Murata Manufacturing Co., Ltd. Bump-equipped electronic component and method for manufacturing bump-equipped electronic component
US9190443B2 (en) 2013-03-12 2015-11-17 Optiz Inc. Low profile image sensor
US9219091B2 (en) 2013-03-12 2015-12-22 Optiz, Inc. Low profile sensor module and method of making same
US9570634B2 (en) 2013-06-03 2017-02-14 Optiz, Inc. Sensor package with exposed sensor array and method of making same
US9142695B2 (en) 2013-06-03 2015-09-22 Optiz, Inc. Sensor package with exposed sensor array and method of making same
US9398700B2 (en) 2013-06-21 2016-07-19 Invensas Corporation Method of forming a reliable microelectronic assembly
US9893030B2 (en) 2013-06-21 2018-02-13 Invensas Corporation Reliable device assembly
US20150028448A1 (en) * 2013-07-26 2015-01-29 Infineon Technologies Ag Chip Package with Embedded Passive Component
US9190389B2 (en) 2013-07-26 2015-11-17 Infineon Technologies Ag Chip package with passives
US9070568B2 (en) * 2013-07-26 2015-06-30 Infineon Technologies Ag Chip package with embedded passive component
US10460958B2 (en) 2013-08-07 2019-10-29 Invensas Corporation Method of manufacturing embedded packaging with preformed vias
US9496247B2 (en) 2013-08-26 2016-11-15 Optiz, Inc. Integrated camera module and method of making same
US9461190B2 (en) 2013-09-24 2016-10-04 Optiz, Inc. Low profile sensor package with cooling feature and method of making same
US9666625B2 (en) 2013-09-24 2017-05-30 Optiz, Inc. Method of making low profile sensor package with cooling feature
US9496297B2 (en) 2013-12-05 2016-11-15 Optiz, Inc. Sensor package with cooling feature and method of making same
US10199519B2 (en) 2013-12-05 2019-02-05 Optiz, Inc. Method of making a sensor package with cooling feature
US9972730B2 (en) 2013-12-05 2018-05-15 Optiz, Inc. Method of making a sensor package with cooling feature
US9893218B2 (en) 2013-12-05 2018-02-13 Optiz, Inc. Sensor package with cooling feature
US9667900B2 (en) 2013-12-09 2017-05-30 Optiz, Inc. Three dimensional system-on-chip image sensor package
US10529636B2 (en) 2014-01-17 2020-01-07 Invensas Corporation Fine pitch BVA using reconstituted wafer with area array accessible for testing
US11404338B2 (en) 2014-01-17 2022-08-02 Invensas Corporation Fine pitch bva using reconstituted wafer with area array accessible for testing
US11205600B2 (en) 2014-03-12 2021-12-21 Invensas Corporation Integrated circuits protected by substrates with cavities, and methods of manufacture
US9324626B2 (en) 2014-03-12 2016-04-26 Invensas Corporation Interposers with circuit modules encapsulated by moldable material in a cavity, and methods of fabrication
US9355997B2 (en) 2014-03-12 2016-05-31 Invensas Corporation Integrated circuit assemblies with reinforcement frames, and methods of manufacture
US9899281B2 (en) 2014-03-12 2018-02-20 Invensas Corporation Integrated circuits protected by substrates with cavities, and methods of manufacture
US10446456B2 (en) 2014-03-12 2019-10-15 Invensas Corporation Integrated circuits protected by substrates with cavities, and methods of manufacture
US9887166B2 (en) 2014-03-12 2018-02-06 Invensas Corporation Integrated circuit assemblies with reinforcement frames, and methods of manufacture
US9691696B2 (en) 2014-03-12 2017-06-27 Invensas Corporation Interposers with circuit modules encapsulated by moldable material in a cavity, and methods of fabrication
US9637375B2 (en) * 2014-04-15 2017-05-02 Taiwan Semiconductor Manufacturing Company Limited MEMS device having a getter structure and method of forming the same
US20150291416A1 (en) * 2014-04-15 2015-10-15 Taiwan Semiconductor Manufacturing Company Limited Mems device and method of forming the same
US9985063B2 (en) 2014-04-22 2018-05-29 Optiz, Inc. Imaging device with photo detectors and color filters arranged by color transmission characteristics and absorption coefficients
US9524917B2 (en) 2014-04-23 2016-12-20 Optiz, Inc. Chip level heat dissipation using silicon
US10204977B2 (en) 2014-05-02 2019-02-12 Invensas Corporation Making electrical components in handle wafers of integrated circuit packages
US9831302B2 (en) 2014-05-02 2017-11-28 Invensas Corporation Making electrical components in handle wafers of integrated circuit packages
US10431648B2 (en) 2014-05-02 2019-10-01 Invensas Corporation Making electrical components in handle wafers of integrated circuit packages
US9165793B1 (en) 2014-05-02 2015-10-20 Invensas Corporation Making electrical components in handle wafers of integrated circuit packages
US9508638B2 (en) 2014-05-02 2016-11-29 Invensas Corporation Making electrical components in handle wafers of integrated circuit packages
US10256177B2 (en) 2014-06-04 2019-04-09 Invensas Corporation Integrated interposer solutions for 2D and 3D IC packaging
US9741649B2 (en) 2014-06-04 2017-08-22 Invensas Corporation Integrated interposer solutions for 2D and 3D IC packaging
US11302616B2 (en) 2014-06-04 2022-04-12 Invensas Corporation Integrated interposer solutions for 2D and 3D IC packaging
US9865675B2 (en) 2014-06-13 2018-01-09 Invensas Corporation Making multilayer 3D capacitors using arrays of upstanding rods or ridges
US9412806B2 (en) 2014-06-13 2016-08-09 Invensas Corporation Making multilayer 3D capacitors using arrays of upstanding rods or ridges
US9252127B1 (en) 2014-07-10 2016-02-02 Invensas Corporation Microelectronic assemblies with integrated circuits and interposers with cavities, and methods of manufacture
US9536862B2 (en) 2014-07-10 2017-01-03 Invensas Corporation Microelectronic assemblies with integrated circuits and interposers with cavities, and methods of manufacture
US9681558B2 (en) 2014-08-12 2017-06-13 Infineon Technologies Ag Module with integrated power electronic circuitry and logic circuitry
US9893213B2 (en) 2014-08-18 2018-02-13 Optiz, Inc. Method of forming a wire bond sensor package
US9666730B2 (en) 2014-08-18 2017-05-30 Optiz, Inc. Wire bond sensor package
DE102015118633B8 (en) * 2014-10-31 2021-07-15 Infineon Technologies Ag A power semiconductor module with a direct copper bonded substrate and an integrated passive component and an integrated power module as well as a method for producing the power semiconductor module
US11322451B2 (en) 2014-10-31 2022-05-03 Infineon Technologies Ag Power semiconductor module having a direct copper bonded substrate and an integrated passive component, and an integrated power module
US20160126192A1 (en) * 2014-10-31 2016-05-05 Infineon Technologies Ag Power Semiconductor Module Having a Direct Copper Bonded Substrate and an Integrated Passive Component, and an Integrated Power Module
CN105575943A (en) * 2014-10-31 2016-05-11 英飞凌科技股份有限公司 Power Semiconductor Module Having a Direct Copper Bonded Substrate and an Integrated Passive Component, and an Integrated Power Module
US10211158B2 (en) * 2014-10-31 2019-02-19 Infineon Technologies Ag Power semiconductor module having a direct copper bonded substrate and an integrated passive component, and an integrated power module
DE102015118633B4 (en) * 2014-10-31 2021-05-06 Infineon Technologies Ag A power semiconductor module with a direct copper bonded substrate and an integrated passive component and an integrated power module as well as a method for producing the power semiconductor module
US9853079B2 (en) 2015-02-24 2017-12-26 Optiz, Inc. Method of forming a stress released image sensor package structure
US9543347B2 (en) 2015-02-24 2017-01-10 Optiz, Inc. Stress released image sensor package structure and method
US9812406B2 (en) 2015-06-19 2017-11-07 Invensas Corporation Microelectronic assemblies with cavities, and methods of fabrication
US9478504B1 (en) 2015-06-19 2016-10-25 Invensas Corporation Microelectronic assemblies with cavities, and methods of fabrication
US20160379915A1 (en) * 2015-06-23 2016-12-29 Amkor Technology, Inc. Semiconductor device and manufacturing method thereof
US10861827B2 (en) 2015-06-30 2020-12-08 Taiwan Semiconductor Manufacturing Company, Ltd. 3D package structure and methods of forming same
US11545465B2 (en) 2015-06-30 2023-01-03 Taiwan Semiconductor Manufacturing Company, Ltd. 3D package structure and methods of forming same
US10276541B2 (en) * 2015-06-30 2019-04-30 Taiwan Semiconductor Manufacturing Company, Ltd. 3D package structure and methods of forming same
US10886250B2 (en) 2015-07-10 2021-01-05 Invensas Corporation Structures and methods for low temperature bonding using nanoparticles
US10892246B2 (en) 2015-07-10 2021-01-12 Invensas Corporation Structures and methods for low temperature bonding using nanoparticles
US10535626B2 (en) 2015-07-10 2020-01-14 Invensas Corporation Structures and methods for low temperature bonding using nanoparticles
US9633971B2 (en) 2015-07-10 2017-04-25 Invensas Corporation Structures and methods for low temperature bonding using nanoparticles
US9818713B2 (en) 2015-07-10 2017-11-14 Invensas Corporation Structures and methods for low temperature bonding using nanoparticles
US11710718B2 (en) 2015-07-10 2023-07-25 Adeia Semiconductor Technologies Llc Structures and methods for low temperature bonding using nanoparticles
US10950550B2 (en) * 2015-12-22 2021-03-16 Intel Corporation Semiconductor package with through bridge die connections
US20200243448A1 (en) * 2015-12-22 2020-07-30 Intel Corporation Semiconductor package with through bridge die connections
US9996725B2 (en) 2016-11-03 2018-06-12 Optiz, Inc. Under screen sensor assembly
US10804183B2 (en) * 2016-12-19 2020-10-13 Institut Vedecom Method for the integration of power chips and bus-bars forming heat sinks
US11031362B2 (en) 2017-04-21 2021-06-08 Invensas Corporation 3D-interconnect
US10181447B2 (en) 2017-04-21 2019-01-15 Invensas Corporation 3D-interconnect
US11929337B2 (en) 2017-04-21 2024-03-12 Invensas Llc 3D-interconnect
US10741439B2 (en) * 2018-01-16 2020-08-11 Globalfoundries Inc. Merge mandrel features
US11408589B2 (en) 2019-12-05 2022-08-09 Optiz, Inc. Monolithic multi-focus light source device
CN112996241A (en) * 2019-12-16 2021-06-18 三星电机株式会社 Substrate embedded with electronic component and electronic packaging piece

Also Published As

Publication number Publication date
JP2011501410A (en) 2011-01-06
EP2213148A2 (en) 2010-08-04
WO2009048604A2 (en) 2009-04-16
KR101572600B1 (en) 2015-11-27
US10032646B2 (en) 2018-07-24
US20170018440A1 (en) 2017-01-19
WO2009048604A3 (en) 2009-09-24
KR20100086472A (en) 2010-07-30
EP2213148A4 (en) 2011-09-07

Similar Documents

Publication Publication Date Title
US10032646B2 (en) Robust multi-layer wiring elements and assemblies with embedded microelectronic elements
KR100595889B1 (en) Semiconductor device having conducting portion of upper and lower conductive layers, and method of fabricating the same
EP2186132B1 (en) Interconnection element with posts formed by plating
US6998290B2 (en) Economical high density chip carrier
JP5064210B2 (en) Electronic module and manufacturing method thereof
CN101013686B (en) Interconnect substrate, semiconductor device, and method of manufacturing the same
US11018082B2 (en) Space transformer and manufacturing method thereof
JP5942823B2 (en) Electronic component device manufacturing method, electronic component device, and electronic device
KR20070059186A (en) Structure and method of making interconnect element, and multilayer wiring board including the interconnect element
JP2005216935A (en) Semiconductor device and its production process
JP5017872B2 (en) Semiconductor device and manufacturing method thereof
US10129980B2 (en) Circuit board and electronic component device
JP2006134914A (en) Module with built-in electronic part
US20090102045A1 (en) Packaging substrate having capacitor embedded therein
CN116259604A (en) Electronic package and method for manufacturing the same
JP4593444B2 (en) Manufacturing method of electronic component mounting structure
JP2018152437A (en) Circuit board, electronic device, and manufacturing method of circuit board
TW202205555A (en) Electronics package and method for manufacturing the same
JP2020113613A (en) Semiconductor device and method of manufacturing semiconductor device
JP2005175471A (en) Wafer level electronic module with interior connector contact and its manufacturing method

Legal Events

Date Code Title Description
AS Assignment

Owner name: TESSERA, INC., CALIFORNIA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:HABA, BELGACEM;OGANESIAN, VAGE;ENDO, KIMITAKA;REEL/FRAME:022488/0061;SIGNING DATES FROM 20081203 TO 20090212

AS Assignment

Owner name: ROYAL BANK OF CANADA, AS COLLATERAL AGENT, CANADA

Free format text: SECURITY INTEREST;ASSIGNORS:INVENSAS CORPORATION;TESSERA, INC.;TESSERA ADVANCED TECHNOLOGIES, INC.;AND OTHERS;REEL/FRAME:040797/0001

Effective date: 20161201

STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION

AS Assignment

Owner name: INVENSAS CORPORATION, CALIFORNIA

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:ROYAL BANK OF CANADA;REEL/FRAME:052920/0001

Effective date: 20200601

Owner name: IBIQUITY DIGITAL CORPORATION, MARYLAND

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:ROYAL BANK OF CANADA;REEL/FRAME:052920/0001

Effective date: 20200601

Owner name: FOTONATION CORPORATION (F/K/A DIGITALOPTICS CORPORATION AND F/K/A DIGITALOPTICS CORPORATION MEMS), CALIFORNIA

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:ROYAL BANK OF CANADA;REEL/FRAME:052920/0001

Effective date: 20200601

Owner name: TESSERA ADVANCED TECHNOLOGIES, INC, CALIFORNIA

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:ROYAL BANK OF CANADA;REEL/FRAME:052920/0001

Effective date: 20200601

Owner name: DTS, INC., CALIFORNIA

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:ROYAL BANK OF CANADA;REEL/FRAME:052920/0001

Effective date: 20200601

Owner name: INVENSAS BONDING TECHNOLOGIES, INC. (F/K/A ZIPTRONIX, INC.), CALIFORNIA

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:ROYAL BANK OF CANADA;REEL/FRAME:052920/0001

Effective date: 20200601

Owner name: TESSERA, INC., CALIFORNIA

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:ROYAL BANK OF CANADA;REEL/FRAME:052920/0001

Effective date: 20200601

Owner name: DTS LLC, CALIFORNIA

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:ROYAL BANK OF CANADA;REEL/FRAME:052920/0001

Effective date: 20200601

Owner name: PHORUS, INC., CALIFORNIA

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:ROYAL BANK OF CANADA;REEL/FRAME:052920/0001

Effective date: 20200601