US20080239795A1 - Nonvolatile memory device with write error suppressed in reading data - Google Patents

Nonvolatile memory device with write error suppressed in reading data Download PDF

Info

Publication number
US20080239795A1
US20080239795A1 US12/133,519 US13351908A US2008239795A1 US 20080239795 A1 US20080239795 A1 US 20080239795A1 US 13351908 A US13351908 A US 13351908A US 2008239795 A1 US2008239795 A1 US 2008239795A1
Authority
US
United States
Prior art keywords
current
data
memory cell
data write
data read
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US12/133,519
Inventor
Tsukasa Ooishi
Hideto Hidaka
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Renesas Technology Corp
Original Assignee
Renesas Technology Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Renesas Technology Corp filed Critical Renesas Technology Corp
Priority to US12/133,519 priority Critical patent/US20080239795A1/en
Publication of US20080239795A1 publication Critical patent/US20080239795A1/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C11/00Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
    • G11C11/02Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using magnetic elements
    • G11C11/16Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using magnetic elements using elements in which the storage effect is based on magnetic spin effect

Definitions

  • the present invention relates to a nonvolatile memory device.
  • the invention relates to a random-access memory including memory cells having magnetic tunnel junctions (MTJ).
  • MTJ magnetic tunnel junctions
  • MRAM Magnetic Random-Access Memory
  • the MRAM device is a nonvolatile memory device in which a plurality of thin-film magnetic elements formed in a semiconductor integrated circuit are used to store data in nonvolatile manner, and the thin film magnetic elements are each randomly accessible.
  • MRAM device is remarkably improved in performance by employment of the thin-film magnetic element using a magnetic tunnel junction (MTJ) as a memory cell.
  • MTJ magnetic tunnel junction
  • TMR tunneling magneto-resistance element
  • the memory cell of the spin-injection method differs from a currently-used MRAM device in terms of how data is written.
  • a method is employed of allowing current to flow through lines (including write word line) adjacent to a TMR element to generate magnetic fields and thereby reverse magnetization.
  • a method is employed according to which current is applied directly through a TMR element to reverse magnetization of the TMR element. The direction in which the current flows is changed to switch magnetization of a free layer to parallel or antiparallel magnetization with respect to a fixed layer. In this respect, this is called the spin injection method since magnetization is reversed by the function of spin-polarized electrons in the current. In this way, a simple cell configuration can be achieved without the necessity of particularly providing word lines for writing to memory cells of the MRAM device.
  • An object of the present invention is to provide a nonvolatile memory device having memory cells using the spin injection method for the MRAM device, capable of suppressing write errors in reading data.
  • a nonvolatile memory device includes: a plurality of memory cells arranged in rows and columns; and a plurality of first and second current lines provided correspondingly to memory cell columns respectively for supplying a current via a selected memory cell in data read operation or data write operation.
  • the memory cells each include a magneto-resistance element provided between corresponding first and second current lines for executing magnetic nonvolatile data storage.
  • the magneto-resistance element includes: a fixed magnetization layer electrically coupled with the corresponding first current line and magnetized in a first magnetization direction, a free magnetization layer electrically coupled with the corresponding second current line, and magnetized in one of the first magnetization direction and a second magnetization direction opposite to the first magnetization direction, based on spin-polarized electrons depending on a direction in which a data write current flows via the corresponding first and second current lines in the data write operation, and a barrier layer of a non-magnetic material provided between the fixed magnetization layer and the free magnetization layer.
  • the nonvolatile memory device further includes a data read circuit supplying, in the data read operation, to the first and second current lines corresponding to the selected memory cell, a data read current in a direction in which disturb is unlikely to occur.
  • Another nonvolatile memory device includes: a plurality of memory cells arranged in rows and columns; and a plurality of first and second current lines provided correspondingly to memory cell columns respectively for supplying a current via a selected memory cell in data read operation or data write operation.
  • the memory cells each include a magneto-resistance element provided between corresponding first and second current lines for executing magnetic nonvolatile data storage.
  • the magneto-resistance element includes a fixed magnetization layer electrically coupled with the corresponding first current line and magnetized in a first magnetization direction, a free magnetization layer electrically coupled with the corresponding second current line, and magnetized in one of the first magnetization direction and a second magnetization direction opposite to the first magnetization direction, based on spin-polarized electrons depending on a direction in which a data write current flows via the corresponding first and second current lines in the data write operation, and a barrier layer of a non-magnetic material provided between the fixed magnetization layer and the free magnetization layer.
  • the nonvolatile memory device further includes a data read circuit supplying, in the data read operation, to the first and second current lines corresponding to the selected memory cell, a data read current in the same direction as a direction that causes the free magnetization layer of the magneto-resistance element to be magnetized in the second magnetization direction in the data write operation.
  • the nonvolatile memory device in accordance with the present invention provides the data read circuit that supplies a data read current to corresponding first and second current lines in a direction in which disturb is unlikely to occur, for the memory cell including the magneto-resistance element having the free magnetization layer magnetized in one of the first magnetization direction and the second magnetization direction opposite to the first magnetization direction, based on spin-polarized electrons according to the direction in which the data write current flows.
  • the nonvolatile memory device preventing write error in the data read operation can be achieved.
  • That another nonvolatile memory device in accordance with the present invention provides the data read circuit that supplies a data read current, in the data read operation, in the same direction as a direction that causes the free magnetization layer of the magneto-resistance element to be magnetized in the second magnetized direction in the data write operation, for the memory cell including the magneto-resistance element having the free magnetization layer magnetized in one of the first magnetization direction and the second magnetization direction opposite to the first magnetization direction based on spin-polarized electrons according to the direction in which the data write current flows.
  • the data read current can be supplied to the first and second current lines in the direction in which disturb is unlikely to occur. Accordingly, the nonvolatile memory device preventing write error in the data read operation can be achieved.
  • FIG. 1 is a schematic block diagram showing the entire configuration of an MRAM device illustrated as a typical example of a nonvolatile memory device according to a first embodiment of the present invention.
  • FIG. 2 is a schematic diagram showing a memory array according to the first embodiment of the present invention.
  • FIGS. 3A and 3B conceptually illustrate a memory cell according to the first embodiment of the present invention.
  • FIGS. 4A and 4B illustrate how data is written to a memory cell according to the first embodiment of the present invention.
  • FIGS. 5A and 5B illustrate how the magnetization direction of a memory cell is reversed according to the first embodiment of the present invention.
  • FIGS. 6A and 6B illustrate a configuration where memory cells, source lines and bit lines for example are interconnected.
  • FIG. 7 illustrates how data is read according to the first embodiment of the present invention.
  • FIG. 8 is a circuit configuration diagram of a sense amplifier according to the first embodiment of the present invention.
  • FIG. 9 illustrates a write driver in writing data according to the first embodiment of the present invention.
  • FIG. 10 illustrates a configuration of a memory array according to a first modification of the first embodiment of the present invention.
  • FIG. 11 illustrates a memory cell according to a second modification of the first embodiment of the present invention.
  • FIG. 12 illustrates the memory cell on standby according to the second modification of the first embodiment of the present invention.
  • FIGS. 13A to 13C illustrate how data is written and read according to a third modification of the first embodiment of the present invention.
  • FIG. 14 is a configuration diagram of a memory array according to a fourth modification of the first embodiment of the present invention.
  • FIGS. 15A and 15B illustrate that data write current flows from one end toward the other end of a bit line, according to the fourth modification of the first embodiment of the present invention.
  • FIGS. 16A and 16B illustrate how data is written using an assist magnetic field according to the fourth modification of the first embodiment of the present invention.
  • FIG. 17 is a conceptual diagram of a memory array and its peripheral circuitry according to a second embodiment of the present invention.
  • FIG. 18 illustrates how data is written to a memory cell.
  • FIG. 19 illustrates how data is read from a memory cell of a memory mat.
  • FIG. 20 is a conceptual diagram of a memory array and its peripheral circuitry according to a modification of the second embodiment of the present invention.
  • an MRAM device 1 which is illustrated as a typical example of a nonvolatile memory device according to a first embodiment of the present invention includes a control circuit 5 controlling, in response to control signal CMD, the entire operation of MRAM device 1 , as well as a memory array 10 including MTJ memory cells MC arranged in rows and columns.
  • a memory array 10 including MTJ memory cells MC arranged in rows and columns.
  • rows and columns in which a plurality of memory cells MC are arranged in memory array 10 are also referred to as memory cell rows and memory cell columns, respectively.
  • MRAM device 1 includes a row decoder 20 , a column decoder 25 and an input/output control circuit 30 .
  • Row decoder 20 selectively performs selection of a row to be accessed in memory array 10 , based on row address RA included in address signal ADD.
  • Column decoder 25 selectively performs selection of a column to be accessed in memory array 10 , based on column address CA included in address signal ADD.
  • Input/output control circuit 30 controls input and output of such data as input data DIN and output data DOUT and, in response to an instruction from control circuit 5 , transmits data to an internal circuit or outputs data to an external element.
  • a high-voltage state and a low-voltage state which are represented in binary manner, of signals, signal lines and data for example are also referred to as “H” level and “L” level, respectively.
  • memory array 10 is shown to include a single memory cell MC as a representative one, as well as a single word line WL provided correspondingly to a memory cell row, a single bit line BL and a single source line SL provided correspondingly to a memory cell column as representative ones respectively.
  • memory array 10 in the first embodiment of the present invention includes memory cells MC arranged in rows and columns in integrated manner; a plurality of bit lines BL and source lines SL provided correspondingly to memory cell columns respectively; and a plurality of word lines WL provided correspondingly to memory cell rows respectively.
  • a bit line group BLG representing a plurality of bit lines BL and a source line group SLG representing a plurality of source lines SL are shown.
  • Source lines SL and bit lines BL are provided in the same direction, namely in the column direction.
  • a word line group WLG representing a plurality of word lines WL is provided.
  • a plurality of gate transistors SG are provided correspondingly to a plurality of sources lines SL respectively, for electrically coupling one of a plurality of source lines SL and a data line RD.
  • a column select signal is input from column decoder 25 .
  • Memory cell MC is configured to be connected between bit line BL and source line SL. The configuration of memory cell MC is described below.
  • memory cell MC in the first embodiment of the present invention includes a tunneling magneto-resistance element TMR and an access transistor ATR.
  • Tunneling magneto-resistance element TMR and access transistor ATR are connected in series between bit line BL and source line SL.
  • access transistor ATR is provided between source line SL and tunneling magneto-resistance element TMR and has its gate electrically coupled with word line WL.
  • Tunneling magneto-resistance element TMR is electrically coupled between access transistor ATR and bit line BL.
  • bit line BL and source line SL are set to a high potential or a low potential, which is described hereinlater.
  • an electric current path is formed via memory cell MC from bit line BL to source line SL or from source line SL to bit line BL so as to write data.
  • tunneling magneto-resistance element TMR includes a ferromagnetic layer (fixed layer) (hereinafter also referred to as pinned layer) PL having a certain fixed magnetization direction, a ferromagnetic layer (free layer) (hereinafter also referred to as free layer simply) FL having its magnetization direction reversed by an electric current applied into the element, and a tunneling barrier layer (tunneling film) BAL formed of an insulating film between pinned layer PL and free layer FL.
  • pinned layer ferromagnetic layer
  • free layer free layer
  • BAL tunneling barrier layer
  • Free layer FL is magnetized in the same direction as that of pinned layer PL or in the direction opposite to that of pinned layer PL depending on the direction in which a data write current flows that is applied according to the level of storage data to be written.
  • These pinned layer PL, barrier layer BAL and free layer FL form a magnetic tunnel junction.
  • Tunneling magneto-resistance element TMR has its electric resistance varied depending on the relative relation between respective magnetization directions of pinned layer PL and free layer FL. Specifically, in the case where the magnetization direction of free layer FL and that of pinned layer PL are the same (parallel with each other), tunneling magneto-resistance element TMR has its electric resistance in a low-resistance state (minimum value) Rmin. In the case where respective magnetization directions of free layer FL and pinned layer PL are opposite (antiparallel) to each other, the electric resistance of TMR is in a high-resistance state (maximum value) Rmax.
  • word line WL is activated to turn on access transistor ATR. In this state, depending on whether the data write current is supplied from free layer FL to pinned layer PL or the data write current is supplied from pinned layer PL to free layer FL, the magnetization direction is reversed.
  • FIGS. 4A and 4B illustrate how data is written to memory cell MC in the first embodiment of the present invention.
  • bit line BL is set to a high potential while source line SL is set to a low potential to allow data write current Iwrite 1 to flow to tunneling magneto-resistance element TMR.
  • data write current Iwrite 1 flows from bit line BL to source line SL.
  • bit line BL is electrically connected to a low potential while source line SL is electrically connected to a high potential.
  • data write current Iwrite 2 flows from source line Si to bit line BL.
  • the current flows from pinned layer PL to free layer FL.
  • FIGS. 5A and 5B illustrate how the magnetization direction of memory cell MC is reversed in the first embodiment of the present invention.
  • FIG. 5A it illustrates the case where data write current Iwrite 1 flows from bit line BL to source line SL.
  • pinned layer PL as shown is magnetized in the direction from right to left. Then, injected spin-polarized electrons flow in the opposite direction to the direction of data write current Iwrite 1 , and spin electrons in the same direction as the magnetization direction of pinned layer PL flow into free layer FL. Accordingly, the magnetization direction of free layer FL is the same as that of pinned layer PL, namely they are in parallel.
  • FIG. 5B it illustrates the case where data write current Iwrite 2 flows from source line SL to bit line BL.
  • pinned layer PL as shown is magnetized in the direction from right to left. Then, injected spin-polarized electrons flow in the opposite direction to data write current Iwrite 2 . Namely, the spin-polarized electrons flow from free layer FL to pinned layer PL. Then, among spin-polarized electrons flowing from free layer FL, spin-polarized electrons in the same direction as that of pinned layer PL flow through while spin-polarized electrons in the opposite direction are reflected to act on free layer FL and thereby cause the direction to become opposite to that of-pinned layer PL. Accordingly, respective magnetization directions of free layer FL and pinned layer PL are opposite (antiparallel) to each other.
  • data write current Iwrite 1 is used to determine the magnetization direction by spin electrons in the same direction as that of spin electrons flowing through pinned layer PL act on free layer FL.
  • data write current Iwrite 2 reflected spin electrons act on free layer FL to determine the magnetization direction.
  • data write current Iwrite 2 is set to be larger than data write current Iwrite 1 .
  • FIGS. 6A and 6B a description is given of an interconnect configuration in which memory cells MC, source lines and bit lines for example are interconnected in the first embodiment of the present invention.
  • access transistor ATR formed on a p-type semiconductor substrate Psub includes source/drain regions 102 a and 102 b that are n-type regions and a gate region 106 .
  • the gate region of access transistor ATR is formed as a polysilicon gate 106 in the same interconnect layer as word line WL for the purpose of increasing the degree of integration.
  • Source/drain region 102 b is electrically coupled via a contact hole 107 with source line SL formed in a first metal interconnect layer 108 .
  • Source/drain region 102 a is electrically coupled via a contact hole 103 with a strap ST.
  • Tunneling magneto-resistance element TMR is electrically coupled between strap ST and bit line BL formed in a second metal interconnect layer 105 via a contact hole 104 .
  • Other memory cells MC are interconnected in a similar manner, and the detailed description thereof is not repeated.
  • insulating regions 101 a , 101 b , 101 c formed on p-type semiconductor substrate Psub are provided respectively.
  • FIG. 6B illustrates a layout (plan view) as seen from the above of the interconnect configuration of memory cells MC in the first embodiment of the present invention. Two memory cell columns are shown.
  • tunneling magneto-resistance element TMR provided on the upper side of strap ST is shown.
  • the pinned layer and the free layer are magnetized in the X direction.
  • the pinned layer is magnetized in the +X direction while the free layer is magnetized in the +X or ⁇ X direction.
  • the pinned layer and the free layer are both magnetized in the +X direction.
  • Word line WL is provided in the X direction and source line SL and bit line BL are provided in the Y direction.
  • strap ST connected to tunneling magneto-resistance element TMR is electrically coupled via contact hole 103 with source/drain region 102 a which is an n-type region.
  • N-type source/drain region 102 b is electrically coupled via contact hole 107 with source line SL in the first metal interconnect layer 108 .
  • the first metal interconnect layer 108 which is source line SL is disposed via contact hole 103 in the Y direction.
  • the adjacent memory cell MC 1 As to the adjacent memory cell MC 1 as well, electrical coupling with source line SL and bit line BL is made in a similar manner of connection to the above-described one.
  • the magnetization direction of the pinned layer and the free layer in tunneling magneto-resistance element TMR of memory cell MC 1 the magnetization direction of the pinned layer is the +X direction while that of the free layer is the ⁇ X direction.
  • the aforementioned magnetization direction of memory cell MCI is applied as well to memory cell MC 2 . Although one memory cell column is described here, the components are disposed similarly in other memory cell columns.
  • data write current Iwrite 2 from pinned layer PL to free layer FL illustrated in FIGS. 5A and 5B is larger than data write current Iwrite 1 from free layer FL to pinned layer PL.
  • the data read current has its value smaller than that of the data write current.
  • the data read current may be applied from pinned layer PL to free layer FL which is the same direction as that of data write current Iwrite 2 larger in electric current amount than data write current Iwrite 1 , since influences of the read disturb that causes inversion of the data will be smaller in the case where the data read current is applied in this direction.
  • a sense amplifier SA included in a data read circuit is connected so that the data read current flows from pinned layer PL to free layer FL, namely from source line SL to bit line BL.
  • data line RD which is electrically coupled via gate transistor SG with source line SL and one end of sense amplifier SA are electrically coupled.
  • the other end of sense amplifier SA is electrically coupled with data line/RD.
  • Data line/RD is electrically coupled with a constant current source 95 and receives reference current Iref in data reading.
  • a precharge current is applied from the sense amplifier to bit line BL for example, which may depend on the configuration of the sense amplifier.
  • Sense amplifier SA is electrically coupled with a higher potential (for example supply voltage VDD), and bit line BL is electrically coupled with a lower potential (for example ground voltage GND). Accordingly, in data reading, data read current Iread according to the resistance value of memory cell MC is supplied from sense amplifier SA via data line RD, source line SL, memory cell MC and bit line BL.
  • Sense amplifier SA compares data read current Iread flowing through data line RD with reference current Iref flowing through data line/RD to output read data RDT based on the comparison.
  • sense amplifier SA in the first embodiment of the present invention includes: a voltage supply unit 90 for supplying power supply voltage VDD to a power supply node NO; a transistor QP 1 disposed between node NO and a node N 1 and having its gate electrically coupled with node N 1 ; a transistor QP 2 disposed between a node N 3 receiving power supply voltage VDD applied thereto and a sense node/SN and having its gate electrically coupled with node N 1 ; a transistor QP 3 disposed between node N 3 and a node N 6 and having its gate electrically coupled with node N 1 ; a transistor QP 5 disposed between node NO and a node N 2 and having its gate electrically coupled with node N 2 , a transistor QP 6 disposed between node N 3 and a sense node SN and having its gate electrically coupled with node N 2 ; a transistor QP 7 disposed between node N 3 and a node N 4 and having its gate electrically coupled with node
  • transistors QV 1 and QV 2 keep data lines RD,/RD at the reference voltage or less.
  • Voltage supply unit 90 includes a transistor QPS disposed between power supply voltage VDD and node NO and having its gate receiving from control circuit 5 control signal/SAE which is activated to “L” level when data is read. Further, voltage supply unit 91 includes a transistor QNS disposed between ground voltage GND and node N 5 and having its gate receiving from control circuit 5 control signal SAE which is activated to “H” level when data is read. In response to input of control signals SAE and/SAE, sense amplifier SA is activated. It is supposed here as an example that control signals SAE and/SAE are output from control circuit 5 when data is read.
  • transistors QP 1 to QP 7 and QPS are P-channel MOS transistors, and that transistors QN 1 to QN 4 , QNS, QV 1 and QV 2 are N-channel MOS transistors.
  • transistors QP 1 to QP 7 are identical in transistor size.
  • transistors QN 1 to QN 4 are identical in transistor size.
  • transistors QP 1 to QP 3 constitute a current mirror circuit, operating to supply the same operating current (mirror current).
  • Transistors QP 5 to QP 7 constitute a current mirror circuit, operating to supply the same operating current.
  • Transistors QN 1 and QN 2 constitute a current mirror circuit, operating to supply the same operating current (mirror current).
  • Transistors QN 3 and QN 4 constitute a current mirror circuit, operating to supply the same operating current.
  • transistors are identical in transistor size, the transistor size can be adjusted to adjust the amount of the operating current. Specifically, an operating current is supplied according to the ratio in size between transistors constituting a current mirror circuit. This is applied as well in the following description.
  • Transistor QP 2 supplies, to sense node/SN, the same operating current as the operating current flowing through node N 1 .
  • Transistors QP 7 , QN 1 , QN 2 supply the same operating current as the operating current flowing from sense node/SN to node N 2 .
  • Transistor QP 6 supplies, to sense node SN, the same operating current as the operating current flowing through node N 2 , and transistors QP 3 , QN 3 , QN 4 supply the same operating current as the operating current flowing from sense node SN to node N 1 .
  • Sense amplifier SA in the first embodiment of the present invention keeps data lines RD,/RD at a reference voltage or lower and generates, on sense nodes SN,/SN, a voltage difference depending on a difference in passing current generated on data lines RD,/RD.
  • transistors QP 1 to QP 3 constitute the current mirror circuit as described above, transistors QP 2 and QP 3 operate to supply to sense node/SN and node N 6 the same operating current as passing current Ia passing through transistor QP 1 .
  • transistors QP 6 and QP 7 operate to supply to sense node SN and node N 4 the same operating current as passing current Ib flowing through transistor QP 5 .
  • transistors QN 1 and QN 2 also constitute the current mirror circuit, and transistor QN 1 operates to supply the same operating current Ib as that of transistor QN 2 from sense node/SN to node N 5 connected to the ground voltage.
  • transistors QN 3 and QN 4 also constitute the current mirror circuit, and transistor QN 4 operates to supply the same operating current Ia as that of transistor QN 3 from sense node SN to node N 5 connected to ground voltage GND.
  • operating current Ib is to be supplied by transistor QP 6 , while transistor QN 4 is to supply the same operating current Ia as that of transistor QN 3 from sense node SN.
  • operating current Ia is to be supplied by transistor QP 2 , while transistor QN 1 is to supply the same operating current Ib as that of transistor QN 3 from sense node/SN.
  • mirror currents are generated according to the passing currents flowing through data lines RD,/RD, and an electric current difference between the generated mirror currents is converted into a voltage difference to be output to sense nodes SN,/SN.
  • Ia>Ib respective voltage levels of sense nodes SN and/SN are converted into “L” level and “H” level respectively.
  • Ib>Ia respective voltage levels of sense nodes SN and/SN are converted into “H” level and “L” level respectively.
  • sense outputs SOUT,/SOUT that are voltage levels of sense nodes SN,/SN are further amplified and read data RDT is generated.
  • the operating current causing sense amplifier SA to operate in the first embodiment corresponds to a memory cell current according to storage data of a memory cell
  • the operating current for the amplifying operation of sense amplifier SA is significantly small.
  • sense amplifier SA with reduced power consumption in data reading can be achieved.
  • a source driver SLD disposed correspondingly to data line RD and a bit line driver BLD disposed correspondingly to bit line BL are provided.
  • a write control circuit 35 is provided receiving an instruction from control circuit 5 to generate write control signals WDTA,/WDTA and WDTB,/WDTB in the data write operation according to input data DIN.
  • Source driver SLD includes transistors Ta, Tb. It is supposed as an example that transistors Ta and Tb are a P-channel MOS transistor and an N-channel MOS transistor, respectively.
  • Transistor Ta is provided between power supply voltage VDD and a node Na and has its gate receiving write control signal/WDTA.
  • Transistor Tb is provided between node Na and ground voltage GND and has its gate receiving write control signal WDTB.
  • Node Na is electrically coupled with data line RD.
  • Bit line driver BLD includes transistors Tc, Td.
  • Transistor Tc is connected between power supply voltage VDD and a node Nb and has its gate receiving write control signal/WDTB.
  • Transistor Td is provided between node Nb and ground voltage GND and has its gate receiving write control signal WDTA or read control signal RE.
  • write control circuit 35 sets write control signals WDTB and/WDTB to “H” level and “L” level, respectively, according to input data DIN (for example “0” data).
  • transistors Tb and Tc are activated.
  • transistor Tc of bit line driver BLD When transistor Tc of bit line driver BLD is turned on, power supply voltage VDD and node Nb are electrically coupled.
  • transistor Tb of source line driver SLD When transistor Tb of source line driver SLD is activated, ground voltage GND and node Na are electrically coupled.
  • the potential of bit line BL becomes higher than the potential of source line SL so that data write current Iwrite 1 is supplied from the bit line to source line SL.
  • Write control circuit 35 sets write control signals WDTA and/WDTA to “H” level and “L” level, respectively, according to input data DIN (for example “1” data).
  • transistor Td of bit line driver BLD and transistor Ta of source line driver SLD are activated.
  • transistor Td of bit line driver BLD When transistor Td of bit line driver BLD is activated, node Nb and ground voltage GND are electrically coupled.
  • transistor Ta of source line driver SLD when transistor Ta of source line driver SLD is activated, power supply voltage VDD and node Na are electrically coupled.
  • the potential of source line SL becomes higher than the potential of bit line BL so that data write current Iwrite 2 is supplied from source line SL to bit line BL as described above.
  • input data DIN for example “0” data
  • data write current Iwrite 1 input data write current
  • input data DIN for example “1” data
  • data write current Iwrite 2 the relation between the input data and the data write current is not limited to the above-described one, since an addition of an inverter reverses the data level of the input data. It is thus clearly seen that the opposite direction can be applied as well.
  • data write current Iwrite 1 and data write current Iwrite 2 are different in current amount (Iwrite 2 >Iwrite 1 ) and therefore the size of transistors Ta to Td (driver transistors) is appropriately adjusted for the purpose of supplying a desired write current.
  • change of the current amount is not limited to the above-described one and may be implemented by providing means for adjusting potentials of nodes N 1 , N 2 in the sense amplifier.
  • bit line driver BLD and source line driver SLD can be designed so that the driver transistors have the same size, the area occupied by the driver transistors can be reduced.
  • control circuit 5 When data is read, control circuit 5 inputs read control signal RE (“H” level) to transistor Td of bit line driver BLD.
  • transistor Td of bit line driver BLD is activated and node Nb and ground voltage GND are electrically coupled.
  • control signals SAE and/SAE of sense amplifier SA are set to “H” level and “L” level respectively, a current path from source line SL to bit line BL is formed.
  • data read current Iread is supplied from sense amplifier SA via data line RD, source line SL, tunneling magneto-resistance element TMR, access transistor ATR and bit line BL.
  • a current path is formed so that the data read current flows from pinned layer PL to free layer FL, namely from source line SL to bit line BL.
  • the data read current has its value smaller than that of the data write current.
  • the data read current may be supplied in the same direction as data write current Iwrite 2 larger in current amount than data write current Iwrite 1 , namely in the direction from pinned layer PL to free layer FL, so as to suppress, to a greater extent, influences of read disturb causing inversion of data.
  • write error due to the data read current can be prevented to implement an M device using the spin injection method which is highly reliable.
  • employment of the MRAM device using the spin injection method allows the M device to be provided that has a cell configuration simpler and higher in layout efficiency.
  • a memory array 10 a in a first modification of the first embodiment of the present invention differs from memory array 10 described in connection with FIG. 2 in that the configuration in FIG. 2 has gate transistor SG only between source line driver SLD and each source line SL, while the configuration in the first modification of the first embodiment further has gate transistors/SG between bit line driver BLD and a plurality of bit lines BL, respectively.
  • gate transistor SG and gate transistor/SG are provided correspondingly to a memory cell column and are activated upon receiving input of column select signal SEL for a column select line from column decoder 25 .
  • gate transistor/SG is also provided for bit line BL, bit line BL and source line SL of a selected column is electrically separated from bit lines BL and source lines SL of other non-selected columns.
  • bit line BL that is always coupled electrically with other bit lines BL resulting in a heavy load
  • the configuration in FIG. 10 provides electrical separation from bit line BL and source line SL of a non-selected column and thereby reduces the load.
  • precharge or discharge is increased in speed and consequently the time for access to a selected memory cell in data read operation and data write operation can be shortened.
  • a memory cell MC# in the second modification of the first embodiment includes a tunneling magneto-resistance element TMR and an access transistor ATR#.
  • Access transistor ATR# differs from access transistor ATR in that the access transistor of the N-channel MOS transistor is replaced with a P-channel MOS transistor.
  • Access transistor ATR# is activated when the potential of word line WL is set to a low potential to electrically couple, via tunneling magneto-resistance element TMR, bit line BL and source line SL. In the case where word line WL has a high potential, access transistor ATR# is in a non-activated state and thus a current path is not formed between bit line BL and source line SL.
  • access transistor ATR can be changed to a P-channel MOS transistor to ensure the gate to source voltage.
  • floating-up of the potential of the bit line can be suppressed and accordingly a sufficient data write current can be supplied.
  • bit line BL, source line SL and word line WL are each set to a high potential.
  • all of the lines are set to the same potential to suppress occurrence of leak current in the standby state.
  • bit line BL is fixedly and electrically connected to a power supply voltage Vmid which is an intermediate potential between a high potential and a low potential. Then, source line SL is electrically coupled with the low potential to supply data write current Iwrite 1 to tunneling magneto-resistance element TMR.
  • bit line BL is fixedly and electrically connected to power supply voltage Vmid which is an intermediate potential between a high potential and a low potential. Then, source line SL is electrically coupled with the high potential to supply data write current Iwrite 2 .
  • the high potential, intermediate potential and low potential in this example are appropriately set so that desired data write currents Iwrite 1 and Iwrite 2 are supplied to tunneling magneto-resistance element TMR.
  • sense amplifier SA is electrically coupled with data line RD and bit line BL is fixedly and electrically connected to power supply voltage Vmid which is an intermediate potential as mentioned above.
  • sense amplifier SA and data line RD are electrically coupled to set the potential of source line SL to be higher than the intermediate potential and thus data read current Iread can be supplied from source line SL to bit line BL.
  • the potential of source line SL is appropriately set.
  • bit line BL can always be connected fixedly to power supply voltage Vmid which is an intermediate potential, so that it is unnecessary to provide bit line driver BLD for bit line BL.
  • Vmid which is an intermediate potential
  • a memory array 10 #a in a fourth modification of the first embodiment of the present invention differs from memory array 109 in the first modification of the first embodiment in that a gate transistor SG# is further provided on the other end of bit line BL.
  • a plurality of gate transistors SG# are provided on corresponding other ends respectively of a plurality of bit lines BL.
  • bit line driver unit BLDa is provided via gate transistors/SG and, on the other end of bit lines BL, a bit line driver unit BLDb is provided via gate transistors SG#.
  • control signal WAS is supplied to the gates of a plurality of gate transistors SG# each.
  • Bit line driver unit BLDa includes a transistor Tf provided between ground voltage GND and a node Nb and having its gate receiving write control signal WDTA or read control signal RDT or control signal AS.
  • Bit line driver unit BLDb includes a transistor Te provided between power supply voltage VDD and a node Nc and having its gate receiving write control signal/WDTB.
  • Source line driver SLD is the one as described above.
  • write control circuit 3 5 sets write control signals WDTB and/WDTB respectively to “H” level and “L” level according to input data DIN (for example “0” data).
  • control signals WAS and AS are both set to “H” level when data is written. Namely, gate transistor SG# and transistor Tf of bit line driver unit BLDa are activated. When transistor Te of bit line driver unit BLDb is turned on, power supply voltage VDD and node Nc are electrically coupled. When gate transistor SG# is activated, the other end of bit line BL and bit line driver unit BLDb are electrically coupled. When transistor Tf of bit line driver unit BLDa is activated, ground voltage GND and node Nb are electrically coupled. In contrast, when transistor Tb of source line driver SLD is activated, ground voltage GND and node Na are electrically coupled.
  • bit line BL is at a high potential, one end thereof is at a low potential, and source line SL is at a low potential.
  • a current path is formed from the other end to one end of bit line BL. Further, a current path is formed via tunneling magneto-resistance element TN, access transistor ATR, source line SL and data line RD. Namely, two current paths are formed.
  • write control circuit 35 sets write control signals WDTA and/WDTA to “H” level and “L” level, respectively. Accordingly, transistor Ta and transistor Tf are activated. Accordingly, power supply voltage VDD and node Na are electrically coupled and ground voltage GND and node Nb are electrically coupled.
  • a current path is thus formed from source line SL to bit line BL via access transistor ATR and tunneling magneto-resistive element TMR. Since node Nb of bit line driver unit BLDa provided on one end of bit line BL is electrically coupled with ground voltage GND as described above, the direction of the current path formed for bit line BL is identical.
  • the method of writing data in the fourth modification of the first embodiment provides the data write current that flows from the other end to one end of bit line BL for writing any input data DIN.
  • a magnetic field Has is applied to the tunneling magneto-resistance element when it is supposed here that passing current las flows.
  • the configuration in the fourth modification of the first embodiment is described as applied to the case where an assist magnetic field generated by the passing current flowing in bit line BL is further used to write data. Regarding this configuration, it is supposed that a current path is formed so that magnetic field Has is applied in the opposite direction to the magnetization direction of pinned layer PL of memory cell MC.
  • FIG. 15B shows memory cells MC 0 to MC 2 described in connection with FIG. 6B .
  • pinned layer PL and free layer FL are in parallel with each other and assist magnetic field Has is applied in the opposite direction to the magnetization direction of pinned layer PL.
  • an assist magnetic field can be applied in any of the cases of the data writing so as to set data write current Iwrite 3 between data write currents Iwrite 1 and Iwrite 2 , and thus it is unnecessary to adjust the size of transistors (driver transistors) of bit line driver BLD and source line driver SLD for generating such different data write currents as data write currents Iwrite 1 and Iwrite 2 as described above in connection with the first embodiment, and design can be prepared with the same size. Therefore, drivers can be produced easily.
  • bit line BL to apply assist magnetic field Has
  • source line SL may be used to apply an assist magnetic field.
  • other current lines can newly be provided for generating a magnetic field.
  • the first embodiment has been described-regarding the case where source line SL and sense amplifier SA are electrically coupled to supply the data read current for the purpose of suppressing read disturb.
  • a description is given of the case where read disturb is further suppressed.
  • the MR ratio has remarkably been improved and some memory cells MC have an MK ratio of 100% or higher.
  • the material for a barrier layer BAL as described above is selected so that remarkable advantages are obtained (“Giant tunneling magnetoresistance at room temperature with MgO (100) tunnel barriers”, nature materials, ADVANCE ONLINE PUBLICATION, www.nature.com/naturematerials 2004 Nature Publishing Group, Published online: 31 Oct. 2004; doi: 10. 1038/nmat1256).
  • the data read current differs greatly depending on a high-resistance state and a low-resistance state.
  • a data read current flowing in the high-resistance state (Rmax) is represented as Iread 1
  • a data read current flowing in the low-resistance state (Rmin) is represented as Iread 2 (>Iread 1 ) for the description here.
  • data read current Iread 1 flows in the same direction as data write current Iwrite 1 as shown in FIG. 5A .
  • data write current Iwrite 1 is a current smaller than data write current Iwrite 2 as described above and thus, depending on a difference in current between data write current Iwrite 1 and data read current Iread 1 , there could be influences of read disturb.
  • the MR ratio is extremely high, data read current Iread 1 flowing in the high-resistance state (Rmax) is extremely small.
  • a comparison is made between the MR ratio and the ratio of data write current Iwrite 2 to data write current Iwrite 1 (the ratio is also referred to as Iw ratio). If there is the relation MR ratio ⁇ Iw ratio, the data read current is applied to flow from free layer FL to pinned layer PL. If there is the relation MR ⁇ Iw ratio, the data read current is applied to flow from pinned layer PL to free layer FL.
  • MR ratio ⁇ Iw ratio the data read current for memory cell MC greatly varies between a high-resistance state and a low-resistance state, namely the MR ratio is high (MR ratio ⁇ Iw ratio).
  • the memory array in the second embodiment of the present invention is divided into a plurality of memory mats.
  • the memory array divided into two memory mats MAT 1 , MAT 2 is shown.
  • Memory mats MAT 1 , MAT 2 each include memory cells MC arranged in integrated manner in rows and columns and a plurality of dummy memory cells DMC to be compared with memory cells MC.
  • a plurality of dummy memory cells DMC are provided one by one to share a memory cell column. With this configuration, dummy memory cells can efficiently be arranged and the area of the memory array can be reduced.
  • word lines WL are provided correspondingly to memory cell rows respectively.
  • word lines WLi i is a natural number
  • DML word line
  • word lines/WL are provided correspondingly to memory cell rows, respectively.
  • word lines/WLi provided correspondingly to memory cells MC and a word line/DML provided correspondingly to dummy memory cell DMC are shown.
  • bit lines BL and source lines SL are provided correspondingly to memory cell columns. Specifically, in memory mat MAT 1 , a bit line BL 1 and a source line SL 1 are shown. Further, in memory mat MAT 2 , a bit line/BL 1 and a source line/SL 1 are shown. Bit lines BL 1 ,/BL 1 constitute a pair of bit lines. Source lines SL 1 ,/SL 1 constitute a pair of source lines.
  • gate switches are provided respectively.
  • a gate switch WS 1 and a gate switch RS 1 are provided in parallel.
  • a gate switch/WS 1 and a gate switch/RS 1 are provided respectively.
  • a gate switch WS 2 and a gate switch RS 2 are provided in parallel.
  • a gate switch/WS 2 and a gate switch/RS 2 are provided respectively.
  • Gate switches WS 1 and/WS 1 are activated in response to input of write column select signal WCSL 1 .
  • Gate switches RS 1 ,/RS 1 are activated in response to input of read column select signal RCSL 1 .
  • Gate switches WS 2 , WS 2 are activated in response to input of write column select signal WCSL 2 .
  • Gate switches RS 2 ,/RS 2 are activated in response to input of read column select signal RCSL 2 .
  • Write data buses WDB 1 ,/WDB 1 are provided correspondingly to memory mat MAT 1 .
  • write data buses WDB 2 ,/WDB 2 are provided correspondingly to memory mat MAT 2 .
  • Write data bus WDB 1 ,/WDB 1 are electrically coupled respectively with one end of bit line BL 1 and one end of source line SL 1 via gate switches WS 1 ,/WS 1 respectively.
  • Write data bus WDB 2 ,/WDB 2 are electrically coupled with one end of bit line/BL 1 and one end of source line/SL 1 via gate switches WS 2 ,/WS 2 respectively.
  • Read data buses RDB,/RDB electrically coupled with sense amplifier SA are provided correspondingly to memory mats MAT 1 , MAT 2 , respectively. Further, ground lines GL,/GL connected fixedly to ground voltage GND are provided. Read data buses RDB,/RDB are electrically coupled with one end of bit line BL 1 and one end of bit line BL 2 via gate switches RS 1 , RS 2 respectively. Ground lines GL,/GL are electrically coupled with the other end of source line SL 1 and the other end of source line SL 2 via gate switches/RS 1 ,/RS 2 respectively.
  • write drivers WDV 1 ,/WDV 1 are provided correspondingly to write data buses WDB 1 ,/WDB 1 respectively.
  • Write drivers WDV 1 ,/WDV 1 operate according to write control signals WDT 1 ,/WDT 1 that are input when data is to be written. For example, in the case where write control signals WDT 1 and/WDT 1 are “H” level and “L” level respectively, write data buses WDB 1 and/WDB 1 are electrically coupled with a constant current source Iw 1 and ground voltage GND respectively. In the case where write control signals WDT 1 and/WDT 1 are “L” level and “H” level respectively, write data buses WDB 1 and/WDB 1 are electrically coupled with ground voltage GND and a constant current source/Iw 1 respectively.
  • write drivers WDV 2 ,/WDV 2 are provided respectively.
  • constant current sources Iw 1 ,/Iw 1 , Iw 2 and/Iw 2 are provided for supplying the data write current to memory mats MAT 1 , MAT 2 .
  • constant current source Iw 1 supplies the data write current from bit line BL to source line SL.
  • Constant current source/Iw 1 supplies the data write current from source line SL to bit line BL.
  • Constant current sources Iw 2 ,/Iw 2 supply the data write current in similar manner.
  • Write drivers WDV 2 ,/WDV 2 operate according to write control signals WDT 2 ,/WDT 2 that are input when data is to be written. For example, in the case where write control signals WDT 2 and/WDT 2 are “H” level and “L” level respectively, write data buses WDB 2 and/WDB 2 are electrically coupled with constant current source Iw 2 and ground voltage GND respectively. In the case where write control signals WDT 2 and/WDT 2 are “L” level and “H” level respectively, write data buses WDB 2 and/WDB 2 are electrically coupled with ground voltage GND and constant current source/Iw 2 respectively.
  • a write column select line for transmitting write column select signal WCSL when data is to be written as well as a read column select line for transmitting read column select signal RCSL when data is to be read are provided (not shown).
  • sense amplifier SA is electrically coupled with read data buses RDB,/RDB to generate read data RDT according to a difference in passing current of read data buses RDB,/RDB.
  • a write control circuit sets write control signals WDT 1 and/WDT 1 to “H” level and “L” level respectively.
  • write driver WDV 1 electrically couples constant current source Iw 1 with write data bus WDB 1 as described above.
  • write column select signal WCSL 1 is set to “H” level.
  • Write driver/WDV 1 electrically couples ground voltage GND with write data bus/WDB 1 .
  • gate switch WS 1 is activated so that write data bus WDB 1 and bit line BL 1 are electrically coupled.
  • Gate switch/WS 1 is activated so that write data bus/WDB 1 and source line SL 1 are electrically coupled.
  • word line WL 1 is activated. Accordingly, a current path of constant current source Iw 1 , write data bus WDB 1 , gate switch WS 1 , bit line BL 1 , memory cell MC, source line SL 1 , gate switch/WS 1 , write data bus/WDB 1 and ground voltage GND is formed. In other words, the data write current flows for selected memory cell MC from free layer FL to pinned layer PL. In this case, constant current source Iw 1 supplies data write current Iwrite 1 .
  • dummy memory cell/DMC of memory mat MAT 2 is selected as described above.
  • read column select signals RCSL 1 , RCSL 2 are set to “H” level. Accordingly, read data bus RDB and bit line BL 1 are electrically coupled. Further, source line SL 1 and ground line GL are electrically coupled. Read data bus/RDB and bit line/BL 1 are electrically coupled. Further, source line/SL 1 and ground line/GL are electrically coupled. Word line WL 1 and dummy word line/DWL are electrically coupled.
  • a current path of sense amplifier SA, read data bus RDB, gate switch RS 1 , bit line BL 1 , memory cell MC, source line SL 1 , gate switch/RS 1 , and ground line GL is formed. Namely, the data read current flows for selected memory cell MC from free layer FL to pinned layer PL.
  • a current path of sense amplifier SA, read data bus/RDB, gate switch RS 2 , bit line/BL 1 , dummy memory cell DMC, source line/SL 1 , gate switch/RS 2 , and ground line/GL is formed.
  • dummy memory cell DMC is set to an intermediate value between the high-resistance state Rmax and the low-resistance state Rmin and reference current Iref to be compared is supplied to read data bus/RDB based on the resistance value.
  • sense amplifier SA Based on the comparison with the reference current, sense amplifier SA outputs read data RDT.
  • Iwr 1 ratio ⁇ Iwr 2 ratio Iwr 1 ratio
  • the ratio between data write current Iwrite 2 and data read current Iread 2 applied from pinned layer PL to free layer FL, which is represented as Iwr 2 ratio, and the ratio between data write current Iwrite 1 and data read current Iread 1 applied from free layer FL to pinned layer PL, which is represented as Iwr 1 , as compared with each other have the relation Iwr 2 ratio ⁇ Iwr 1 ratio.
  • the schematic diagram of a memory array and its peripheral circuitry in the modification of the second embodiment differs from the configuration in FIG. 17 in that memory mats MAT 1 , MAT 2 are provided with dummy resistances Rp,/Rp and dummy transistors ATRp,/ATRp that share a memory cell column. Specifically, dummy resistance Rp and dummy transistor ATRp are connected in series between bit line BL 1 and source line SL 1 . Dummy resistance/Rp and dummy transistor/ATRp are connected in series between bit line/BL 1 and source line/SL 1 . A further difference is that dummy word lines WLp,/WLp that are electrically coupled with the gates of dummy transistors ATRp,/ATRp are provided.
  • dummy resistance Rp is electrically coupled via dummy transistor ATRp between bit line BL 1 and source line SL 1 .
  • dummy resistance/Rp is electrically coupled via dummy transistor/ATRp between bit line/BL 1 and source line/SL 1 .
  • dummy word line WLp is activated.
  • dummy resistance Rp is also connected in parallel with tunneling magneto-resistance element TMR.
  • similarly dummy word line/WLp is activated.
  • dummy resistance/Rp is also connected in parallel with tunneling magneto-resistance element/TMR.
  • dummy resistance Rp is set to a low-resistance state Rmin of the memory cell. It is further supposed here that the high-resistance state Rmax and the low-resistance state Rmin as compared with each other provide an extremely high MR ratio and there is the relation Rmax>>Rmin.
  • the resistance value of dummy resistance Rp is set to Rmin
  • the resistance value of dummy memory cell DMC of memory mat MAT 2 is set to 3Rmin/4 which is an intermediate value between the combined resistance Rmin/2 and Rmin.
  • the difference in resistance ⁇ R is Rmin/4 and, according to this value, a difference in passing current is generated.
  • the resistance value of dummy resistance Rp is set to 2Rmin
  • the resistance value of memory cell MC is in the low-resistance state Rmin
  • the combined resistance with dummy resistance Rp is 2Rmin/3.
  • the resistance value of memory cell MC is in the high-resistance state Rmax
  • the combined resistance is close to 2Rmin.
  • Rmax>>Rmin there is the relation Rmax>>Rmin. Therefore, in the case where the resistance value of dummy resistance Rp is set to 2Rmin, the resistance value of dummy memory cell DMC of memory mat MAT 2 is set to 4Rmin/3 which is an intermediate value between the combined resistance 2Rmin/3 and 2Rmin.
  • the difference in resistance ⁇ R is 2Rmin/3 and, according to this value, a difference in passing current is generated.
  • the data read margin increases.
  • the resistance value of dummy resistance Rp is set to ⁇ 2Rmin
  • the resistance value of memory cell MC is in the low-resistance state Rmin
  • the combined resistance with dummy resistance Rp is Rmin/ ⁇ 2. If the resistance value of memory cell MC is in the high-resistances state Rmax, the combined resistance is close to ⁇ 2Rmin.
  • Rmax>>Rmin there is the relation Rmax>>Rmin. Therefore, in the case where the resistance value of dummy resistance Rp is set to ⁇ 2Rmin, the resistance value of dummy memory cell DMC of memory mat MAT 2 is set to Rmin which is an intermediate value between the combined resistance Rmin/ ⁇ 2 and ⁇ 2Rmin. In this case, the difference in resistance ⁇ R is ( ⁇ 1) Rmin and, according to this value, a difference in passing current is generated.
  • the resistance value of dummy resistance Rp is set to N ⁇ Rmin
  • the combined resistance with dummy resistance Rp is (N/(N+1)) Rmin.
  • the resistance value of memory cell MC is in the high-resistance state Rmax, the combined resistance is close to N ⁇ Rmin.
  • Rmax>>Rmin there is the relation Rmax>>Rmin.
  • the resistance value of dummy resistance Rp is set to N ⁇ Rmin
  • the resistance value of dummy memory cell DMC of memory mat MAT 2 is set to (N/2) ⁇ (N+2)/(N+1) Rmin which is an intermediate value between the combined resistance (N/(N+1)) Rmin and N ⁇ Rmin.
  • the difference in resistance ⁇ R is (N/2) ⁇ N/(N+1) Rmin and, according to this value, a difference in passing current is generated.
  • the resistance value of dummy resistance Rp is increased and accordingly the data read margin is increased.
  • the voltage level of the power supply voltage is decreased to keep low the value of the data read current that directly flows through selected memory cell MC. Accordingly, read disturb can further be suppressed.
  • dummy resistance Rp is provided between bit line BL and source line SL so that it is connected in parallel with a selected memory cell MC.
  • the state of connection is not limited to the above-described one, and the dummy cell may be connected in parallel with a memory cell MC selected in the state where it is connected with a read data bus RDB or/RDB.
  • the embodiments above have been described in connection with MRAM memory cells of the spin injection type.
  • the present invention is not limited to the above-described one.
  • the present invention is applicable as well to a memory cell of such a variable resistance memory device that applies current (voltage) to allow memory cell data to be rewritten, for example, RRAM (Resistance RAM).

Abstract

A data write current from a pinned layer to a free layer is larger than a data write current from the free layer to the pinned layer. A data read current is smaller in value than the data write current. In the case where a difference in data read current between a high-resistance state and a low-resistance state is relatively small, a sense amplifier is connected so that the data read current flows from the pinned layer to the free layer, namely from a source line to a bit line.

Description

    BACKGROUND OF THE INVENTION
  • 1. Field of the Invention
  • The present invention relates to a nonvolatile memory device. In particular, the invention relates to a random-access memory including memory cells having magnetic tunnel junctions (MTJ).
  • 2. Description of the Background Art
  • In recent years, an MRAM (Magnetic Random-Access Memory) device has been of great interest as a new-generation nonvolatile memory device. The MRAM device is a nonvolatile memory device in which a plurality of thin-film magnetic elements formed in a semiconductor integrated circuit are used to store data in nonvolatile manner, and the thin film magnetic elements are each randomly accessible. In particular, recently it has been announced that an MRAM device is remarkably improved in performance by employment of the thin-film magnetic element using a magnetic tunnel junction (MTJ) as a memory cell.
  • Generally, in the case where data is read from a memory cell which is used as a storage element of the nonvolatile memory device, electric current flowing through a tunneling magneto-resistance element (TMR) forming the storage element or an end-to-end voltage of the TMR can be measured so as to indirectly measure the resistance value of the TMR and thereby read data.
  • On the other hand, development has been carried out for producing a cell configuration of the MRAM device through a simple process, like that for a cell configuration of a DRAM (Dynamic Random-Access Memory).
  • Specifically, while a memory cell of a common MRAM device adopts a cell configuration having word lines for writing in addition to word lines for reading, memory cells according to the spin-injection method have recently been proposed as memory cells for which it is unnecessary to provide word lines for writing, as disclosed for example in Japanese Patent Laying-Open Nos. 2005-011907, 2004-111904 and 2005-092912.
  • The memory cell of the spin-injection method differs from a currently-used MRAM device in terms of how data is written. For a memory cell of the currently-used MRAM device, a method is employed of allowing current to flow through lines (including write word line) adjacent to a TMR element to generate magnetic fields and thereby reverse magnetization. In contrast, for the memory cell of the spin-injection method, a method is employed according to which current is applied directly through a TMR element to reverse magnetization of the TMR element. The direction in which the current flows is changed to switch magnetization of a free layer to parallel or antiparallel magnetization with respect to a fixed layer. In this respect, this is called the spin injection method since magnetization is reversed by the function of spin-polarized electrons in the current. In this way, a simple cell configuration can be achieved without the necessity of particularly providing word lines for writing to memory cells of the MRAM device.
  • However, regarding an MRAM device of the spin injection method, data is written to a memory cell by reversing magnetization using a current applied directly to a TMR element as described above and therefore, depending on an amount of a current applied then for reading the data, the stored data could be inverted as it is read, namely a write error could occur.
  • SUMMARY OF THE INVENTION
  • The present invention has been made to solve the above-described problem. An object of the present invention is to provide a nonvolatile memory device having memory cells using the spin injection method for the MRAM device, capable of suppressing write errors in reading data.
  • A nonvolatile memory device according to the present invention includes: a plurality of memory cells arranged in rows and columns; and a plurality of first and second current lines provided correspondingly to memory cell columns respectively for supplying a current via a selected memory cell in data read operation or data write operation. The memory cells each include a magneto-resistance element provided between corresponding first and second current lines for executing magnetic nonvolatile data storage. The magneto-resistance element includes: a fixed magnetization layer electrically coupled with the corresponding first current line and magnetized in a first magnetization direction, a free magnetization layer electrically coupled with the corresponding second current line, and magnetized in one of the first magnetization direction and a second magnetization direction opposite to the first magnetization direction, based on spin-polarized electrons depending on a direction in which a data write current flows via the corresponding first and second current lines in the data write operation, and a barrier layer of a non-magnetic material provided between the fixed magnetization layer and the free magnetization layer. The nonvolatile memory device further includes a data read circuit supplying, in the data read operation, to the first and second current lines corresponding to the selected memory cell, a data read current in a direction in which disturb is unlikely to occur.
  • Another nonvolatile memory device according to the present invention includes: a plurality of memory cells arranged in rows and columns; and a plurality of first and second current lines provided correspondingly to memory cell columns respectively for supplying a current via a selected memory cell in data read operation or data write operation. The memory cells each include a magneto-resistance element provided between corresponding first and second current lines for executing magnetic nonvolatile data storage. The magneto-resistance element includes a fixed magnetization layer electrically coupled with the corresponding first current line and magnetized in a first magnetization direction, a free magnetization layer electrically coupled with the corresponding second current line, and magnetized in one of the first magnetization direction and a second magnetization direction opposite to the first magnetization direction, based on spin-polarized electrons depending on a direction in which a data write current flows via the corresponding first and second current lines in the data write operation, and a barrier layer of a non-magnetic material provided between the fixed magnetization layer and the free magnetization layer. The nonvolatile memory device further includes a data read circuit supplying, in the data read operation, to the first and second current lines corresponding to the selected memory cell, a data read current in the same direction as a direction that causes the free magnetization layer of the magneto-resistance element to be magnetized in the second magnetization direction in the data write operation.
  • The nonvolatile memory device in accordance with the present invention provides the data read circuit that supplies a data read current to corresponding first and second current lines in a direction in which disturb is unlikely to occur, for the memory cell including the magneto-resistance element having the free magnetization layer magnetized in one of the first magnetization direction and the second magnetization direction opposite to the first magnetization direction, based on spin-polarized electrons according to the direction in which the data write current flows. Thus, the nonvolatile memory device preventing write error in the data read operation can be achieved.
  • That another nonvolatile memory device in accordance with the present invention provides the data read circuit that supplies a data read current, in the data read operation, in the same direction as a direction that causes the free magnetization layer of the magneto-resistance element to be magnetized in the second magnetized direction in the data write operation, for the memory cell including the magneto-resistance element having the free magnetization layer magnetized in one of the first magnetization direction and the second magnetization direction opposite to the first magnetization direction based on spin-polarized electrons according to the direction in which the data write current flows. Thus, the data read current can be supplied to the first and second current lines in the direction in which disturb is unlikely to occur. Accordingly, the nonvolatile memory device preventing write error in the data read operation can be achieved.
  • The foregoing and other objects, features, aspects and advantages of the present invention will become more apparent from the following detailed description of the present invention when taken in conjunction with the accompanying drawings.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIG. 1 is a schematic block diagram showing the entire configuration of an MRAM device illustrated as a typical example of a nonvolatile memory device according to a first embodiment of the present invention.
  • FIG. 2 is a schematic diagram showing a memory array according to the first embodiment of the present invention.
  • FIGS. 3A and 3B conceptually illustrate a memory cell according to the first embodiment of the present invention.
  • FIGS. 4A and 4B illustrate how data is written to a memory cell according to the first embodiment of the present invention.
  • FIGS. 5A and 5B illustrate how the magnetization direction of a memory cell is reversed according to the first embodiment of the present invention.
  • FIGS. 6A and 6B illustrate a configuration where memory cells, source lines and bit lines for example are interconnected.
  • FIG. 7 illustrates how data is read according to the first embodiment of the present invention.
  • FIG. 8 is a circuit configuration diagram of a sense amplifier according to the first embodiment of the present invention.
  • FIG. 9 illustrates a write driver in writing data according to the first embodiment of the present invention.
  • FIG. 10 illustrates a configuration of a memory array according to a first modification of the first embodiment of the present invention.
  • FIG. 11 illustrates a memory cell according to a second modification of the first embodiment of the present invention.
  • FIG. 12 illustrates the memory cell on standby according to the second modification of the first embodiment of the present invention.
  • FIGS. 13A to 13C illustrate how data is written and read according to a third modification of the first embodiment of the present invention.
  • FIG. 14 is a configuration diagram of a memory array according to a fourth modification of the first embodiment of the present invention.
  • FIGS. 15A and 15B illustrate that data write current flows from one end toward the other end of a bit line, according to the fourth modification of the first embodiment of the present invention.
  • FIGS. 16A and 16B illustrate how data is written using an assist magnetic field according to the fourth modification of the first embodiment of the present invention.
  • FIG. 17 is a conceptual diagram of a memory array and its peripheral circuitry according to a second embodiment of the present invention.
  • FIG. 18 illustrates how data is written to a memory cell.
  • FIG. 19 illustrates how data is read from a memory cell of a memory mat.
  • FIG. 20 is a conceptual diagram of a memory array and its peripheral circuitry according to a modification of the second embodiment of the present invention.
  • DESCRIPTION OF THE PREFERRED EMBODIMENTS
  • Embodiments of the present invention are now described in detail with reference to the drawings. In the drawings, like or corresponding components are denoted by like reference characters and a description thereof is not repeated.
  • FIRST EMBODIMENT
  • Referring to FIG. 1, an MRAM device 1 which is illustrated as a typical example of a nonvolatile memory device according to a first embodiment of the present invention includes a control circuit 5 controlling, in response to control signal CMD, the entire operation of MRAM device 1, as well as a memory array 10 including MTJ memory cells MC arranged in rows and columns. Here, rows and columns in which a plurality of memory cells MC are arranged in memory array 10 are also referred to as memory cell rows and memory cell columns, respectively.
  • Further, MRAM device 1 includes a row decoder 20, a column decoder 25 and an input/output control circuit 30. Row decoder 20 selectively performs selection of a row to be accessed in memory array 10, based on row address RA included in address signal ADD. Column decoder 25 selectively performs selection of a column to be accessed in memory array 10, based on column address CA included in address signal ADD.
  • Input/output control circuit 30 controls input and output of such data as input data DIN and output data DOUT and, in response to an instruction from control circuit 5, transmits data to an internal circuit or outputs data to an external element.
  • In the following description, a high-voltage state and a low-voltage state, which are represented in binary manner, of signals, signal lines and data for example are also referred to as “H” level and “L” level, respectively.
  • In the present example, memory array 10 is shown to include a single memory cell MC as a representative one, as well as a single word line WL provided correspondingly to a memory cell row, a single bit line BL and a single source line SL provided correspondingly to a memory cell column as representative ones respectively.
  • Referring to FIG. 2, memory array 10 in the first embodiment of the present invention includes memory cells MC arranged in rows and columns in integrated manner; a plurality of bit lines BL and source lines SL provided correspondingly to memory cell columns respectively; and a plurality of word lines WL provided correspondingly to memory cell rows respectively. Further, referring to FIG. 2, a bit line group BLG representing a plurality of bit lines BL and a source line group SLG representing a plurality of source lines SL are shown. Source lines SL and bit lines BL are provided in the same direction, namely in the column direction. Further, a word line group WLG representing a plurality of word lines WL is provided. In addition, a plurality of gate transistors SG are provided correspondingly to a plurality of sources lines SL respectively, for electrically coupling one of a plurality of source lines SL and a data line RD. Here, to the gate of gate transistor SG, a column select signal is input from column decoder 25.
  • Memory cell MC is configured to be connected between bit line BL and source line SL. The configuration of memory cell MC is described below.
  • Referring to FIG. 3A, memory cell MC in the first embodiment of the present invention includes a tunneling magneto-resistance element TMR and an access transistor ATR. Tunneling magneto-resistance element TMR and access transistor ATR are connected in series between bit line BL and source line SL. Specifically, access transistor ATR is provided between source line SL and tunneling magneto-resistance element TMR and has its gate electrically coupled with word line WL. Tunneling magneto-resistance element TMR is electrically coupled between access transistor ATR and bit line BL.
  • In order to write data to memory cell MC, at least one of bit line BL and source line SL is set to a high potential or a low potential, which is described hereinlater. In other words, when data is to be written, an electric current path is formed via memory cell MC from bit line BL to source line SL or from source line SL to bit line BL so as to write data.
  • Referring to FIG. 3B, tunneling magneto-resistance element TMR includes a ferromagnetic layer (fixed layer) (hereinafter also referred to as pinned layer) PL having a certain fixed magnetization direction, a ferromagnetic layer (free layer) (hereinafter also referred to as free layer simply) FL having its magnetization direction reversed by an electric current applied into the element, and a tunneling barrier layer (tunneling film) BAL formed of an insulating film between pinned layer PL and free layer FL.
  • Free layer FL is magnetized in the same direction as that of pinned layer PL or in the direction opposite to that of pinned layer PL depending on the direction in which a data write current flows that is applied according to the level of storage data to be written. These pinned layer PL, barrier layer BAL and free layer FL form a magnetic tunnel junction.
  • Tunneling magneto-resistance element TMR has its electric resistance varied depending on the relative relation between respective magnetization directions of pinned layer PL and free layer FL. Specifically, in the case where the magnetization direction of free layer FL and that of pinned layer PL are the same (parallel with each other), tunneling magneto-resistance element TMR has its electric resistance in a low-resistance state (minimum value) Rmin. In the case where respective magnetization directions of free layer FL and pinned layer PL are opposite (antiparallel) to each other, the electric resistance of TMR is in a high-resistance state (maximum value) Rmax.
  • When data is to be written, word line WL is activated to turn on access transistor ATR. In this state, depending on whether the data write current is supplied from free layer FL to pinned layer PL or the data write current is supplied from pinned layer PL to free layer FL, the magnetization direction is reversed.
  • FIGS. 4A and 4B illustrate how data is written to memory cell MC in the first embodiment of the present invention.
  • Referring to FIG. 4A, bit line BL is set to a high potential while source line SL is set to a low potential to allow data write current Iwrite1 to flow to tunneling magneto-resistance element TMR. In other words, in this case, data write current Iwrite1 flows from bit line BL to source line SL. In contrast, referring to FIG. 4B, bit line BL is electrically connected to a low potential while source line SL is electrically connected to a high potential. In this case, data write current Iwrite2 flows from source line Si to bit line BL. In other words, the current flows from pinned layer PL to free layer FL.
  • FIGS. 5A and 5B illustrate how the magnetization direction of memory cell MC is reversed in the first embodiment of the present invention.
  • Referring to FIG. 5A, it illustrates the case where data write current Iwrite1 flows from bit line BL to source line SL.
  • Here, pinned layer PL as shown is magnetized in the direction from right to left. Then, injected spin-polarized electrons flow in the opposite direction to the direction of data write current Iwrite1, and spin electrons in the same direction as the magnetization direction of pinned layer PL flow into free layer FL. Accordingly, the magnetization direction of free layer FL is the same as that of pinned layer PL, namely they are in parallel.
  • Referring to FIG. 5B, it illustrates the case where data write current Iwrite2 flows from source line SL to bit line BL.
  • Here, pinned layer PL as shown is magnetized in the direction from right to left. Then, injected spin-polarized electrons flow in the opposite direction to data write current Iwrite2. Namely, the spin-polarized electrons flow from free layer FL to pinned layer PL. Then, among spin-polarized electrons flowing from free layer FL, spin-polarized electrons in the same direction as that of pinned layer PL flow through while spin-polarized electrons in the opposite direction are reflected to act on free layer FL and thereby cause the direction to become opposite to that of-pinned layer PL. Accordingly, respective magnetization directions of free layer FL and pinned layer PL are opposite (antiparallel) to each other.
  • Regarding respective magnitudes of data write current Iwrite1 and data write current Iwrite2, data write current Iwrite1 is used to determine the magnetization direction by spin electrons in the same direction as that of spin electrons flowing through pinned layer PL act on free layer FL. As for data write current Iwrite2, reflected spin electrons act on free layer FL to determine the magnetization direction. Thus, data write current Iwrite2 is set to be larger than data write current Iwrite1.
  • In connection with FIGS. 6A and 6B, a description is given of an interconnect configuration in which memory cells MC, source lines and bit lines for example are interconnected in the first embodiment of the present invention.
  • Referring to FIG. 6A, the interconnect configuration of memory cells MC, source lines and bit lines for example is shown. Specifically, access transistor ATR formed on a p-type semiconductor substrate Psub includes source/ drain regions 102 a and 102 b that are n-type regions and a gate region 106. The gate region of access transistor ATR is formed as a polysilicon gate 106 in the same interconnect layer as word line WL for the purpose of increasing the degree of integration. Source/drain region 102 b is electrically coupled via a contact hole 107 with source line SL formed in a first metal interconnect layer 108. Source/drain region 102 a is electrically coupled via a contact hole 103 with a strap ST. Tunneling magneto-resistance element TMR is electrically coupled between strap ST and bit line BL formed in a second metal interconnect layer 105 via a contact hole 104. Other memory cells MC are interconnected in a similar manner, and the detailed description thereof is not repeated.
  • Between memory cells MC adjacent to each other, insulating regions 101 a, 101 b, 101 c formed on p-type semiconductor substrate Psub are provided respectively.
  • FIG. 6B illustrates a layout (plan view) as seen from the above of the interconnect configuration of memory cells MC in the first embodiment of the present invention. Two memory cell columns are shown.
  • Referring to FIG. 6B, the magnetization direction of tunneling magneto-resistance element TMR provided on the upper side of strap ST is shown. Specifically, in tunneling magneto-resistance element TMR, the pinned layer and the free layer are magnetized in the X direction. The pinned layer is magnetized in the +X direction while the free layer is magnetized in the +X or −X direction. As to memory cell MC0, the pinned layer and the free layer are both magnetized in the +X direction.
  • Word line WL is provided in the X direction and source line SL and bit line BL are provided in the Y direction.
  • As to memory cell MC0, strap ST connected to tunneling magneto-resistance element TMR is electrically coupled via contact hole 103 with source/drain region 102 a which is an n-type region. N-type source/drain region 102 b is electrically coupled via contact hole 107 with source line SL in the first metal interconnect layer 108. The first metal interconnect layer 108 which is source line SL is disposed via contact hole 103 in the Y direction.
  • As to the adjacent memory cell MC1 as well, electrical coupling with source line SL and bit line BL is made in a similar manner of connection to the above-described one. Regarding the magnetization direction of the pinned layer and the free layer in tunneling magneto-resistance element TMR of memory cell MC1, the magnetization direction of the pinned layer is the +X direction while that of the free layer is the −X direction. The aforementioned magnetization direction of memory cell MCI is applied as well to memory cell MC2. Although one memory cell column is described here, the components are disposed similarly in other memory cell columns.
  • In connection with FIG. 7, how data is read in the first embodiment of the present invention is described.
  • According to the first embodiment of the present invention, a description is given of the case where a data read current is applied from the pinned layer to the free layer for the purpose of suppressing read disturb.
  • As described above, data write current Iwrite2 from pinned layer PL to free layer FL illustrated in FIGS. 5A and 5B is larger than data write current Iwrite1 from free layer FL to pinned layer PL. The data read current has its value smaller than that of the data write current. As to the direction of the data read current, the data read current may be applied from pinned layer PL to free layer FL which is the same direction as that of data write current Iwrite2 larger in electric current amount than data write current Iwrite1, since influences of the read disturb that causes inversion of the data will be smaller in the case where the data read current is applied in this direction.
  • Therefore, in the first embodiment of the present invention, a sense amplifier SA included in a data read circuit is connected so that the data read current flows from pinned layer PL to free layer FL, namely from source line SL to bit line BL.
  • Specifically, data line RD which is electrically coupled via gate transistor SG with source line SL and one end of sense amplifier SA are electrically coupled. The other end of sense amplifier SA is electrically coupled with data line/RD. Data line/RD is electrically coupled with a constant current source 95 and receives reference current Iref in data reading.
  • It is supposed that a precharge current is applied from the sense amplifier to bit line BL for example, which may depend on the configuration of the sense amplifier. Sense amplifier SA is electrically coupled with a higher potential (for example supply voltage VDD), and bit line BL is electrically coupled with a lower potential (for example ground voltage GND). Accordingly, in data reading, data read current Iread according to the resistance value of memory cell MC is supplied from sense amplifier SA via data line RD, source line SL, memory cell MC and bit line BL.
  • Sense amplifier SA compares data read current Iread flowing through data line RD with reference current Iref flowing through data line/RD to output read data RDT based on the comparison.
  • Referring to FIG. 8, sense amplifier SA in the first embodiment of the present invention includes: a voltage supply unit 90 for supplying power supply voltage VDD to a power supply node NO; a transistor QP1 disposed between node NO and a node N1 and having its gate electrically coupled with node N1; a transistor QP2 disposed between a node N3 receiving power supply voltage VDD applied thereto and a sense node/SN and having its gate electrically coupled with node N1; a transistor QP3 disposed between node N3 and a node N6 and having its gate electrically coupled with node N1; a transistor QP5 disposed between node NO and a node N2 and having its gate electrically coupled with node N2, a transistor QP6 disposed between node N3 and a sense node SN and having its gate electrically coupled with node N2; a transistor QP7 disposed between node N3 and a node N4 and having its gate electrically coupled with node N2; a transistor QN1 disposed between sense node ISN and a node N5 and having its gate electrically coupled with sense node/SN; a transistor QN2 disposed between node N4 and node N5 and having its gate electrically coupled with sense node/SN; a transistor QN3 disposed between node N6 and node N5 and having its gate electrically coupled with sense node SN; a transistor QN4 disposed between sense node SN and node N5 and having its gate electrically coupled with sense node SN; and a voltage supply unit 91 for supplying ground voltage GND to node N5. Further, an amplifier 50 is included that is connected to sense nodes SN,/SN for further amplifying a difference between sense data SOUT and/SOUT transmitted to sense nodes SN and/SN to output read data RDT.
  • Further, a transistor QV1 disposed between node N1 and data line RD and having its gate receiving reference voltage Vref generated by a Vref generation circuit 40, and a transistor QV2 disposed between node N2 and data line/RD) and having its gate receiving reference voltage Vref are included. Accordingly, transistors QV1 and QV2 keep data lines RD,/RD at the reference voltage or less.
  • Voltage supply unit 90 includes a transistor QPS disposed between power supply voltage VDD and node NO and having its gate receiving from control circuit 5 control signal/SAE which is activated to “L” level when data is read. Further, voltage supply unit 91 includes a transistor QNS disposed between ground voltage GND and node N5 and having its gate receiving from control circuit 5 control signal SAE which is activated to “H” level when data is read. In response to input of control signals SAE and/SAE, sense amplifier SA is activated. It is supposed here as an example that control signals SAE and/SAE are output from control circuit 5 when data is read.
  • It is supposed here for example that transistors QP1 to QP7 and QPS are P-channel MOS transistors, and that transistors QN1 to QN4, QNS, QV1 and QV2 are N-channel MOS transistors. In the present example, transistors QP1 to QP7 are identical in transistor size. Further, transistors QN1 to QN4 are identical in transistor size.
  • Furthermore, transistors QP1 to QP3 constitute a current mirror circuit, operating to supply the same operating current (mirror current). Transistors QP5 to QP7 constitute a current mirror circuit, operating to supply the same operating current. Transistors QN1 and QN2 constitute a current mirror circuit, operating to supply the same operating current (mirror current). Transistors QN3 and QN4 constitute a current mirror circuit, operating to supply the same operating current. In the description of this example, although transistors are identical in transistor size, the transistor size can be adjusted to adjust the amount of the operating current. Specifically, an operating current is supplied according to the ratio in size between transistors constituting a current mirror circuit. This is applied as well in the following description.
  • Transistor QP2 supplies, to sense node/SN, the same operating current as the operating current flowing through node N1. Transistors QP7, QN1, QN2 supply the same operating current as the operating current flowing from sense node/SN to node N2.
  • Transistor QP6 supplies, to sense node SN, the same operating current as the operating current flowing through node N2, and transistors QP3, QN3, QN4 supply the same operating current as the operating current flowing from sense node SN to node N1.
  • Sense amplifier SA in the first embodiment of the present invention keeps data lines RD,/RD at a reference voltage or lower and generates, on sense nodes SN,/SN, a voltage difference depending on a difference in passing current generated on data lines RD,/RD.
  • A description is now given of sense operation of sense amplifier SA.
  • An example is described in which passing currents Ia and ib flow respectively through read data buses RDB,/RDB. Then, since transistors QP1 to QP3 constitute the current mirror circuit as described above, transistors QP2 and QP3 operate to supply to sense node/SN and node N6 the same operating current as passing current Ia passing through transistor QP1. At a similar timing, transistors QP6 and QP7 operate to supply to sense node SN and node N4 the same operating current as passing current Ib flowing through transistor QP5. As described above, transistors QN1 and QN2 also constitute the current mirror circuit, and transistor QN1 operates to supply the same operating current Ib as that of transistor QN2 from sense node/SN to node N5 connected to the ground voltage. Further, as described above, transistors QN3 and QN4 also constitute the current mirror circuit, and transistor QN4 operates to supply the same operating current Ia as that of transistor QN3 from sense node SN to node N5 connected to ground voltage GND.
  • Accordingly, to sense node SN, operating current Ib is to be supplied by transistor QP6, while transistor QN4 is to supply the same operating current Ia as that of transistor QN3 from sense node SN. To sense node/SN, operating current Ia is to be supplied by transistor QP2, while transistor QN1 is to supply the same operating current Ib as that of transistor QN3 from sense node/SN.
  • Thus, with the current mirror circuits, mirror currents are generated according to the passing currents flowing through data lines RD,/RD, and an electric current difference between the generated mirror currents is converted into a voltage difference to be output to sense nodes SN,/SN. In the case where there is the relation between the operating currents, Ia>Ib, for example, respective voltage levels of sense nodes SN and/SN are converted into “L” level and “H” level respectively. In the case where there is the relation between the operating currents, Ib>Ia, respective voltage levels of sense nodes SN and/SN are converted into “H” level and “L” level respectively.
  • By amplifier 50, sense outputs SOUT,/SOUT that are voltage levels of sense nodes SN,/SN are further amplified and read data RDT is generated.
  • Since the operating current causing sense amplifier SA to operate in the first embodiment corresponds to a memory cell current according to storage data of a memory cell, the operating current for the amplifying operation of sense amplifier SA is significantly small. Thus, sense amplifier SA with reduced power consumption in data reading can be achieved.
  • Referring to FIG. 9, as write drivers in data write operation in the first embodiment of the present invention, a source driver SLD disposed correspondingly to data line RD and a bit line driver BLD disposed correspondingly to bit line BL are provided. Further, a write control circuit 35 is provided receiving an instruction from control circuit 5 to generate write control signals WDTA,/WDTA and WDTB,/WDTB in the data write operation according to input data DIN.
  • Source driver SLD includes transistors Ta, Tb. It is supposed as an example that transistors Ta and Tb are a P-channel MOS transistor and an N-channel MOS transistor, respectively.
  • Transistor Ta is provided between power supply voltage VDD and a node Na and has its gate receiving write control signal/WDTA. Transistor Tb is provided between node Na and ground voltage GND and has its gate receiving write control signal WDTB. Node Na is electrically coupled with data line RD.
  • Bit line driver BLD includes transistors Tc, Td. Transistor Tc is connected between power supply voltage VDD and a node Nb and has its gate receiving write control signal/WDTB. Transistor Td is provided between node Nb and ground voltage GND and has its gate receiving write control signal WDTA or read control signal RE.
  • A description is given of the case where data write current Iwrite1 is supplied from free layer FL to pinned layer PL, namely from bit line BL to the source line.
  • In this case, write control circuit 35 sets write control signals WDTB and/WDTB to “H” level and “L” level, respectively, according to input data DIN (for example “0” data).
  • Accordingly, transistors Tb and Tc are activated. When transistor Tc of bit line driver BLD is turned on, power supply voltage VDD and node Nb are electrically coupled. In contrast, when transistor Tb of source line driver SLD is activated, ground voltage GND and node Na are electrically coupled. Thus, the potential of bit line BL becomes higher than the potential of source line SL so that data write current Iwrite1 is supplied from the bit line to source line SL.
  • Write control circuit 35 sets write control signals WDTA and/WDTA to “H” level and “L” level, respectively, according to input data DIN (for example “1” data).
  • Accordingly, transistor Td of bit line driver BLD and transistor Ta of source line driver SLD are activated. When transistor Td of bit line driver BLD is activated, node Nb and ground voltage GND are electrically coupled. In contrast, when transistor Ta of source line driver SLD is activated, power supply voltage VDD and node Na are electrically coupled. Thus, the potential of source line SL becomes higher than the potential of bit line BL so that data write current Iwrite2 is supplied from source line SL to bit line BL as described above. In the present example, the description is given of the case where input data DIN (for example “0” data) is input and accordingly data write current Iwrite1 is supplied while input data DIN (for example “1” data) is input and accordingly data write current Iwrite2 is supplied. However, the relation between the input data and the data write current is not limited to the above-described one, since an addition of an inverter reverses the data level of the input data. It is thus clearly seen that the opposite direction can be applied as well.
  • As described above, data write current Iwrite1 and data write current Iwrite2 are different in current amount (Iwrite2>Iwrite1) and therefore the size of transistors Ta to Td (driver transistors) is appropriately adjusted for the purpose of supplying a desired write current. However, change of the current amount is not limited to the above-described one and may be implemented by providing means for adjusting potentials of nodes N1, N2 in the sense amplifier. In this case, since bit line driver BLD and source line driver SLD can be designed so that the driver transistors have the same size, the area occupied by the driver transistors can be reduced.
  • A description is given of data reading.
  • When data is read, control circuit 5 inputs read control signal RE (“H” level) to transistor Td of bit line driver BLD.
  • Accordingly, transistor Td of bit line driver BLD is activated and node Nb and ground voltage GND are electrically coupled.
  • As described above, since control signals SAE and/SAE of sense amplifier SA are set to “H” level and “L” level respectively, a current path from source line SL to bit line BL is formed.
  • Thus, as described above, data read current Iread is supplied from sense amplifier SA via data line RD, source line SL, tunneling magneto-resistance element TMR, access transistor ATR and bit line BL. As heretofore discussed, in accordance with the first embodiment of the present invention, a current path is formed so that the data read current flows from pinned layer PL to free layer FL, namely from source line SL to bit line BL. The data read current has its value smaller than that of the data write current. As for the direction of the data read current, the data read current may be supplied in the same direction as data write current Iwrite2 larger in current amount than data write current Iwrite1, namely in the direction from pinned layer PL to free layer FL, so as to suppress, to a greater extent, influences of read disturb causing inversion of data. In other words, write error due to the data read current can be prevented to implement an M device using the spin injection method which is highly reliable. In addition, employment of the MRAM device using the spin injection method allows the M device to be provided that has a cell configuration simpler and higher in layout efficiency.
  • First Modification of First Embodiment
  • Referring to FIG. 10, a memory array 10 a in a first modification of the first embodiment of the present invention differs from memory array 10 described in connection with FIG. 2 in that the configuration in FIG. 2 has gate transistor SG only between source line driver SLD and each source line SL, while the configuration in the first modification of the first embodiment further has gate transistors/SG between bit line driver BLD and a plurality of bit lines BL, respectively.
  • Specifically, gate transistor SG and gate transistor/SG are provided correspondingly to a memory cell column and are activated upon receiving input of column select signal SEL for a column select line from column decoder 25. In the present example, gate transistor/SG is also provided for bit line BL, bit line BL and source line SL of a selected column is electrically separated from bit lines BL and source lines SL of other non-selected columns.
  • Thus, while the configuration of the memory array described in connection with FIG. 2 for example has bit line BL that is always coupled electrically with other bit lines BL resulting in a heavy load, the configuration in FIG. 10 provides electrical separation from bit line BL and source line SL of a non-selected column and thereby reduces the load. Thus, precharge or discharge is increased in speed and consequently the time for access to a selected memory cell in data read operation and data write operation can be shortened.
  • Second Modification of First Embodiment
  • For a second modification of the first embodiment of the present invention, a description is given of a memory cell MC# which differs from memory cell MC in the first embodiment described above.
  • Referring to FIG. 11, a memory cell MC# in the second modification of the first embodiment includes a tunneling magneto-resistance element TMR and an access transistor ATR#.
  • Access transistor ATR# differs from access transistor ATR in that the access transistor of the N-channel MOS transistor is replaced with a P-channel MOS transistor.
  • Access transistor ATR# is activated when the potential of word line WL is set to a low potential to electrically couple, via tunneling magneto-resistance element TMR, bit line BL and source line SL. In the case where word line WL has a high potential, access transistor ATR# is in a non-activated state and thus a current path is not formed between bit line BL and source line SL.
  • In the case where a current path from source line SL to bit line BL is to be formed, a phenomenon occurs in which the resistance of tunneling magneto-resistance element TMR causes the potential of bit line BL coupled with tunneling magneto-resistance element TMR to float up. Then, a potential difference between source line SL and bit line BL is difficult to generate and thus a data write current could not sufficiently flow.
  • Thus, as the configuration of the second modification of the first embodiment, access transistor ATR can be changed to a P-channel MOS transistor to ensure the gate to source voltage. Thus, floating-up of the potential of the bit line can be suppressed and accordingly a sufficient data write current can be supplied.
  • In connection with FIG. 12, a standby state of memory cell MC# in the second modification of the first embodiment is described.
  • Referring to FIG. 12, in the standby state, bit line BL, source line SL and word line WL are each set to a high potential. Thus, all of the lines are set to the same potential to suppress occurrence of leak current in the standby state.
  • Third Modification of First Embodiment
  • In connection with FIGS. 13A to 13C, data writing and data reading in a third modification of the first embodiment of the present invention are described.
  • Referring to FIG. 13A, in the present example, bit line BL is fixedly and electrically connected to a power supply voltage Vmid which is an intermediate potential between a high potential and a low potential. Then, source line SL is electrically coupled with the low potential to supply data write current Iwrite1 to tunneling magneto-resistance element TMR.
  • Referring to FIG. 13B, in the present example, bit line BL is fixedly and electrically connected to power supply voltage Vmid which is an intermediate potential between a high potential and a low potential. Then, source line SL is electrically coupled with the high potential to supply data write current Iwrite2. The high potential, intermediate potential and low potential in this example are appropriately set so that desired data write currents Iwrite1 and Iwrite2 are supplied to tunneling magneto-resistance element TMR.
  • Referring to FIG. 13C, how data is read is described.
  • In the present example, sense amplifier SA is electrically coupled with data line RD and bit line BL is fixedly and electrically connected to power supply voltage Vmid which is an intermediate potential as mentioned above. In this configuration, sense amplifier SA and data line RD are electrically coupled to set the potential of source line SL to be higher than the intermediate potential and thus data read current Iread can be supplied from source line SL to bit line BL.
  • Here, in order to supply desired data read current Iread, the potential of source line SL is appropriately set.
  • By employing the method as described above, bit line BL can always be connected fixedly to power supply voltage Vmid which is an intermediate potential, so that it is unnecessary to provide bit line driver BLD for bit line BL. Thus, the number of components of the circuit can be reduced and the layout area can be reduced.
  • Fourth Modification of First Embodiment
  • Referring to FIG. 14, a memory array 10#a in a fourth modification of the first embodiment of the present invention differs from memory array 109 in the first modification of the first embodiment in that a gate transistor SG# is further provided on the other end of bit line BL. A plurality of gate transistors SG# are provided on corresponding other ends respectively of a plurality of bit lines BL.
  • Further differences are that, on one end of bit lines BL, a bit line driver unit BLDa is provided via gate transistors/SG and, on the other end of bit lines BL, a bit line driver unit BLDb is provided via gate transistors SG#. Moreover, to the gates of a plurality of gate transistors SG# each, control signal WAS is supplied.
  • Features except for the above-described ones are similar to those of memory array 10 a in FIG. 10, and the detailed description thereof is not repeated.
  • Bit line driver unit BLDa includes a transistor Tf provided between ground voltage GND and a node Nb and having its gate receiving write control signal WDTA or read control signal RDT or control signal AS.
  • Bit line driver unit BLDb includes a transistor Te provided between power supply voltage VDD and a node Nc and having its gate receiving write control signal/WDTB.
  • Source line driver SLD is the one as described above.
  • A description is given of the case where a data write current is supplied from free layer FL to pinned layer PL, namely from bit line BL to the source line.
  • In this case, write control circuit 3 5 sets write control signals WDTB and/WDTB respectively to “H” level and “L” level according to input data DIN (for example “0” data).
  • Accordingly, transistor Tb and transistor Te are activated. Further, in the fourth modification of the first embodiment, control signals WAS and AS are both set to “H” level when data is written. Namely, gate transistor SG# and transistor Tf of bit line driver unit BLDa are activated. When transistor Te of bit line driver unit BLDb is turned on, power supply voltage VDD and node Nc are electrically coupled. When gate transistor SG# is activated, the other end of bit line BL and bit line driver unit BLDb are electrically coupled. When transistor Tf of bit line driver unit BLDa is activated, ground voltage GND and node Nb are electrically coupled. In contrast, when transistor Tb of source line driver SLD is activated, ground voltage GND and node Na are electrically coupled.
  • The other end of bit line BL is at a high potential, one end thereof is at a low potential, and source line SL is at a low potential. Thus, from the other end to one end of bit line BL, a current path is formed. Further, a current path is formed via tunneling magneto-resistance element TN, access transistor ATR, source line SL and data line RD. Namely, two current paths are formed.
  • According to input data DIN (for example “1” data), write control circuit 35 sets write control signals WDTA and/WDTA to “H” level and “L” level, respectively. Accordingly, transistor Ta and transistor Tf are activated. Accordingly, power supply voltage VDD and node Na are electrically coupled and ground voltage GND and node Nb are electrically coupled.
  • A current path is thus formed from source line SL to bit line BL via access transistor ATR and tunneling magneto-resistive element TMR. Since node Nb of bit line driver unit BLDa provided on one end of bit line BL is electrically coupled with ground voltage GND as described above, the direction of the current path formed for bit line BL is identical.
  • In other words, the method of writing data in the fourth modification of the first embodiment provides the data write current that flows from the other end to one end of bit line BL for writing any input data DIN.
  • In connection with FIGS. 15A and 15B, a description is given of the case where the data write current flows from the other end to one end of bit line BL in the fourth modification of the first embodiment.
  • Referring to FIG. 15A, in the case where a current path is formed from the other end to one end of bit line BL as described above, a magnetic field Has is applied to the tunneling magneto-resistance element when it is supposed here that passing current las flows. The configuration in the fourth modification of the first embodiment is described as applied to the case where an assist magnetic field generated by the passing current flowing in bit line BL is further used to write data. Regarding this configuration, it is supposed that a current path is formed so that magnetic field Has is applied in the opposite direction to the magnetization direction of pinned layer PL of memory cell MC.
  • FIG. 15B shows memory cells MC0 to MC2 described in connection with FIG. 6B.
  • In this case, regarding memory cell MC0 for example, pinned layer PL and free layer FL are in parallel with each other and assist magnetic field Has is applied in the opposite direction to the magnetization direction of pinned layer PL.
  • In connection with FIGS. 16A and 16B, a description is given of the case where data is written by means of the assist magnetic field in the fourth modification of the first embodiment.
  • Referring to FIG. 16A, in the case where respective magnetization directions of pinned layer PL and free layer FL are to be made opposite to each other, namely a change is made to a high-resistance state, it is necessary to supply data write current Iwrite2 larger than data write current Iwrite1 as described above. Further, in order to change the magnetization direction so that respective directions of magnetization of pinned layer PL and free layer FL are parallel with each other, namely to make a change to a low-resistance state, it is necessary to supply data write current Iwrite1 as described above.
  • In the present example, when data is to be written, data write current Iwrite3 having a current value intermediate between data write current Iwrite1 and data write current Iwrite2 is supplied.
  • In this case, as shown in FIG. 16B, in order to cause opposite magnetization directions respectively of pinned layer PL and free layer FL, namely to make a change to a high-resistance state, for example, data write current Iwrite2 larger than data write current Iwrite1 has to be supplied. However, in addition to data write current Iwrite3, assist magnetic field Has is used for reversing the magnetization direction of free layer FL relative to the magnetization direction of pinned layer PL. Thus, respective directions of magnetization of pinned layer PL and free layer FL can be made opposite to each other (antiparallel), namely a change can be made to a high-resistance state.
  • In contrast, in the case for example where respective directions of magnetization of pinned layer PL and free layer FL are made identical to each other, namely a change to a low-resistance state is made, it is necessary to supply data write current Iwrite1. However, since assist magnetic field Has serves to make the directions of magnetization of pinned layer PL and free layer FL opposite to each other. Therefore, data write current Iwrite3 larger than data write current Iwrite1 can be supplied to provide the same magnetization directions of pinned layer PL and free layer FL (parallel state), namely a change can be made to a low-resistance state, even in the presence of assist magnetic field Has.
  • In other words, for writing data in the fourth modification of the first embodiment, an assist magnetic field can be applied in any of the cases of the data writing so as to set data write current Iwrite3 between data write currents Iwrite1 and Iwrite2, and thus it is unnecessary to adjust the size of transistors (driver transistors) of bit line driver BLD and source line driver SLD for generating such different data write currents as data write currents Iwrite1 and Iwrite2 as described above in connection with the first embodiment, and design can be prepared with the same size. Therefore, drivers can be produced easily.
  • The method using bit line BL to apply assist magnetic field Has is described herein. However, the method is not limited to this and it is clearly seen that, for example, source line SL may be used to apply an assist magnetic field. In stead of bit line BL or source line SL, other current lines can newly be provided for generating a magnetic field.
  • Second Embodiment
  • The first embodiment has been described-regarding the case where source line SL and sense amplifier SA are electrically coupled to supply the data read current for the purpose of suppressing read disturb. In contrast, according to a second embodiment of the present invention, a description is given of the case where read disturb is further suppressed.
  • For a state of a resistance difference between a low-resistance state and a high-resistance state of a memory cell MC, MR ratio has conventionally been used as a general index. Specifically, for a resistance value Rmin of a tunneling magneto-resistance element (TMR) of “0” data corresponding to a low-resistance state and a resistance value Rmax of the tunneling magneto-resistance element (TMR) of “1” data corresponding to a high-resistance state, the MR ratio is defined as MR ratio=(Rmax−Rmin)/Rmin×100 (%). In order to sufficiently provide an operating margin, it is desirable that this value is 10 to 20%.
  • However, in recent years, the MR ratio has remarkably been improved and some memory cells MC have an MK ratio of 100% or higher. Specifically, it has been reported for example that the material for a barrier layer BAL as described above is selected so that remarkable advantages are obtained (“Giant tunneling magnetoresistance at room temperature with MgO (100) tunnel barriers”, nature materials, ADVANCE ONLINE PUBLICATION, www.nature.com/naturematerials 2004 Nature Publishing Group, Published online: 31 Oct. 2004; doi: 10. 1038/nmat1256).
  • If the MR ratio is high, the data read current differs greatly depending on a high-resistance state and a low-resistance state. In the present example, a data read current flowing in the high-resistance state (Rmax) is represented as Iread1 and a data read current flowing in the low-resistance state (Rmin) is represented as Iread2 (>Iread1) for the description here.
  • Thus, in terms of the inversion of the magnetization direction of memory cell MC as described in connection with FIGS. 5A and 5B, if the data read current is applied from free layer FL to pinned layer PL for example, there is a higher possibility of read disturb in the case where a transition is made from the high-resistance state (Rmax) to the low-resistance state en).
  • This is because of the reason that data read current Iread1 flows in the same direction as data write current Iwrite1 as shown in FIG. 5A. In this case, data write current Iwrite1 is a current smaller than data write current Iwrite2 as described above and thus, depending on a difference in current between data write current Iwrite1 and data read current Iread1, there could be influences of read disturb. However, if the MR ratio is extremely high, data read current Iread1 flowing in the high-resistance state (Rmax) is extremely small.
  • In contrast, if the data read current is applied from pinned layer PL to free layer FL for example, there is a higher possibility of read disturb in the case where a transition is made from the low-resistance state (Rmin) to the high-resistance state (Rmax). This is also for the reason that, in this case, data read current Iread2 flows in the same direction as data write current Iwrite2 as shown in FIG. 5B. In this case, since data read current Iread2 is smaller than data write current Iwrite1 (<Iwrite2), the possibility of read disturb will be low. However, if the MR ratio is extremely high, data read current Iread2 flowing in the low-resistance state (Rmin) is extremely large as compared with data read current Iread1 in the high-resistance state, so that data read Iread2 could be closer to data write current Iwrite2.
  • In connection with the second embodiment of the present invention, a description is given of a method that can further suppress, according to the NM ratio, read disturb in reading data that could occur depending on the data read current. In the second embodiment of the present invention, a comparison is made between the MR ratio and the ratio of data write current Iwrite 2 to data write current Iwrite1 (the ratio is also referred to as Iw ratio). If there is the relation MR ratio≧Iw ratio, the data read current is applied to flow from free layer FL to pinned layer PL. If there is the relation MR<Iw ratio, the data read current is applied to flow from pinned layer PL to free layer FL. Here, a description is given of the case where the data read current for memory cell MC greatly varies between a high-resistance state and a low-resistance state, namely the MR ratio is high (MR ratio≧Iw ratio).
  • In connection with FIG. 17, a description is given of a memory array and its peripheral circuitry according to the second embodiment of the present invention.
  • Referring to FIG. 17, the memory array in the second embodiment of the present invention is divided into a plurality of memory mats. Here, as one example, the memory array divided into two memory mats MAT1, MAT2 is shown.
  • Memory mats MAT1, MAT2 each include memory cells MC arranged in integrated manner in rows and columns and a plurality of dummy memory cells DMC to be compared with memory cells MC.
  • A plurality of dummy memory cells DMC are provided one by one to share a memory cell column. With this configuration, dummy memory cells can efficiently be arranged and the area of the memory array can be reduced.
  • In memory mat MAT1, a plurality of word lines WL are provided correspondingly to memory cell rows respectively. In the present example, word lines WLi (i is a natural number) provided correspondingly to memory cells MC and a word line DML provided correspondingly to dummy memory cell DMC are shown.
  • In memory mat MAT2, a plurality of word lines/WL are provided correspondingly to memory cell rows, respectively. In the present example, word lines/WLi provided correspondingly to memory cells MC and a word line/DML provided correspondingly to dummy memory cell DMC are shown.
  • Further, bit lines BL and source lines SL are provided correspondingly to memory cell columns. Specifically, in memory mat MAT1, a bit line BL1 and a source line SL1 are shown. Further, in memory mat MAT2, a bit line/BL1 and a source line/SL1 are shown. Bit lines BL1,/BL1 constitute a pair of bit lines. Source lines SL1,/SL1 constitute a pair of source lines.
  • On one end of a bit line and on one end and the other end of a source line, gate switches are provided respectively. For example, on one end of bit line BL1, a gate switch WS1 and a gate switch RS1 are provided in parallel. On one end and the other end of source line SL1, a gate switch/WS1 and a gate switch/RS1 are provided respectively.
  • Further, on one end of bit line/BL1, a gate switch WS2 and a gate switch RS2 are provided in parallel. On one end and the other end of source line/SL1, a gate switch/WS2 and a gate switch/RS2 are provided respectively. Gate switches WS1 and/WS1 are activated in response to input of write column select signal WCSL1. Gate switches RS1,/RS1 are activated in response to input of read column select signal RCSL1. Gate switches WS2, WS2 are activated in response to input of write column select signal WCSL2. Gate switches RS2,/RS2 are activated in response to input of read column select signal RCSL2.
  • Write data buses WDB1,/WDB1 are provided correspondingly to memory mat MAT1. Similarly, write data buses WDB2,/WDB2 are provided correspondingly to memory mat MAT2. Write data bus WDB1,/WDB1 are electrically coupled respectively with one end of bit line BL1 and one end of source line SL1 via gate switches WS1,/WS1 respectively. Write data bus WDB2,/WDB2 are electrically coupled with one end of bit line/BL1 and one end of source line/SL1 via gate switches WS2,/WS2 respectively.
  • Read data buses RDB,/RDB electrically coupled with sense amplifier SA are provided correspondingly to memory mats MAT1, MAT2, respectively. Further, ground lines GL,/GL connected fixedly to ground voltage GND are provided. Read data buses RDB,/RDB are electrically coupled with one end of bit line BL1 and one end of bit line BL2 via gate switches RS1, RS2 respectively. Ground lines GL,/GL are electrically coupled with the other end of source line SL1 and the other end of source line SL2 via gate switches/RS1,/RS2 respectively.
  • Further, write drivers WDV1,/WDV1 are provided correspondingly to write data buses WDB1,/WDB1 respectively. Write drivers WDV1,/WDV1 operate according to write control signals WDT1,/WDT1 that are input when data is to be written. For example, in the case where write control signals WDT1 and/WDT1 are “H” level and “L” level respectively, write data buses WDB1 and/WDB1 are electrically coupled with a constant current source Iw1 and ground voltage GND respectively. In the case where write control signals WDT1 and/WDT1 are “L” level and “H” level respectively, write data buses WDB1 and/WDB1 are electrically coupled with ground voltage GND and a constant current source/Iw1 respectively.
  • Similarly, correspondingly to write data buses WDB2,/WDB2, write drivers WDV2,/WDV2 are provided respectively.
  • Further, for supplying the data write current to memory mats MAT1, MAT2, constant current sources Iw1,/Iw1, Iw2 and/Iw2 are provided. Here, constant current source Iw1 supplies the data write current from bit line BL to source line SL. Constant current source/Iw1 supplies the data write current from source line SL to bit line BL. Constant current sources Iw2,/Iw2 supply the data write current in similar manner.
  • Write drivers WDV2,/WDV2 operate according to write control signals WDT2,/WDT2 that are input when data is to be written. For example, in the case where write control signals WDT2 and/WDT2 are “H” level and “L” level respectively, write data buses WDB2 and/WDB2 are electrically coupled with constant current source Iw2 and ground voltage GND respectively. In the case where write control signals WDT2 and/WDT2 are “L” level and “H” level respectively, write data buses WDB2 and/WDB2 are electrically coupled with ground voltage GND and constant current source/Iw2 respectively.
  • In the memory array, a write column select line for transmitting write column select signal WCSL when data is to be written as well as a read column select line for transmitting read column select signal RCSL when data is to be read are provided (not shown).
  • In this configuration, sense amplifier SA is electrically coupled with read data buses RDB,/RDB to generate read data RDT according to a difference in passing current of read data buses RDB,/RDB.
  • In connection with FIG. 18, a description is given of how data is written to memory cells MC and/MC.
  • Referring to FIG. 18, in the case where input data DIN which is “0” data is input, in memory mat MAT1, a write control circuit (not shown) sets write control signals WDT1 and/WDT1 to “H” level and “L” level respectively. In response to this, write driver WDV1 electrically couples constant current source Iw1 with write data bus WDB1 as described above. Further, write column select signal WCSL1 is set to “H” level. Write driver/WDV1 electrically couples ground voltage GND with write data bus/WDB1. Thus, gate switch WS1 is activated so that write data bus WDB1 and bit line BL1 are electrically coupled. Gate switch/WS1 is activated so that write data bus/WDB1 and source line SL1 are electrically coupled.
  • Further, word line WL1 is activated. Accordingly, a current path of constant current source Iw1, write data bus WDB1, gate switch WS1, bit line BL1, memory cell MC, source line SL1, gate switch/WS1, write data bus/WDB1 and ground voltage GND is formed. In other words, the data write current flows for selected memory cell MC from free layer FL to pinned layer PL. In this case, constant current source Iw1 supplies data write current Iwrite1.
  • In the case where input data DIN which is “1” data is input, the direction of the data write current is reversed. Specifically, a current path of constant current source/Iw1, write data bus/WDB1, gate switch/WS1, source line SL1, memory cell MC, bit line BL1, gate switch WS1, write data bus WDB1 and ground voltage GND is formed. In other words, for selected memory cell MC, the data write current flows from pinned layer PL to free layer FL. In this case, constant current source/Iw1 supplies data write current Iwrite2.
  • For memory mat MAT2, data is written in a similar manner.
  • A description is next given of how data is read from memory cell MC.
  • In the case where memory mat MAT1 is selected, in memory mat MAT2, dummy memory cell/DMC is selected and a reference current Iref to be compared by sense amplifier SA is generated. In contrast, in the case where memory mat MAT2 is selected, in memory mat MAT1, dummy memory cell DMC is selected and reference current Iref is generated.
  • In connection with FIG. 19, how data is read from memory cell MC of memory mat MAT1 is described.
  • Referring to FIG. 19, in the case where memory cell MC is selected as a memory cell from which data is to be read, dummy memory cell/DMC of memory mat MAT2 is selected as described above.
  • Specifically, read column select signals RCSL1, RCSL2 are set to “H” level. Accordingly, read data bus RDB and bit line BL1 are electrically coupled. Further, source line SL1 and ground line GL are electrically coupled. Read data bus/RDB and bit line/BL1 are electrically coupled. Further, source line/SL1 and ground line/GL are electrically coupled. Word line WL1 and dummy word line/DWL are electrically coupled.
  • Accordingly, for selected memory cell MC, a current path of sense amplifier SA, read data bus RDB, gate switch RS1, bit line BL1, memory cell MC, source line SL1, gate switch/RS1, and ground line GL is formed. Namely, the data read current flows for selected memory cell MC from free layer FL to pinned layer PL. Further, for dummy memory cell/DMC, a current path of sense amplifier SA, read data bus/RDB, gate switch RS2, bit line/BL1, dummy memory cell DMC, source line/SL1, gate switch/RS2, and ground line/GL is formed. Here, dummy memory cell DMC is set to an intermediate value between the high-resistance state Rmax and the low-resistance state Rmin and reference current Iref to be compared is supplied to read data bus/RDB based on the resistance value.
  • Based on the comparison with the reference current, sense amplifier SA outputs read data RDT.
  • In the present example, the case is shown where the MR ratio is high, namely there is the relation MR ratio≦Iw ratio and sense amplifier SA allows the data read current to flow from free layer FL to pinned layer PL.
  • As described above, in the case where there is the relation MR ratio≦Iw ratio namely the MR ratio is considerably high, the data read current is applied from free layer FL to pinned layer PL. In this case, depending on a difference in current between data write current Iwrite1 and data read current Iread1, there could be influences of read disturb. However, if the MR ratio is extremely high, data read current Iread1 flowing in the high-resistance state (Rmax) is extremely small. In contrast, data read current Iread2 flowing in the low-resistance state (Rmin) is extremely large.
  • Therefore, in the case where the MR ratio is extremely high, the ratio between data write current Iwrite1 and data read current Iread1 applied from free layer FL to pinned layer PL (represented as Iwrite1/Iread1=Iwr1 ratio) and the ratio between data write current Iwrite2 and data read current Iread2 applied from pinned layer PL to free layer FL (represented as Iwrite2/Iread2=Iwr2 ratio) as compared with each other have the relation Iwr1 ratio≧Iwr2 ratio. Thus, in the case where the data read current is applied from free layer FL to pinned layer PL, the current difference can more sufficiently be ensured and accordingly the read disturb can further be suppressed.
  • In contrast, in the case where there is the relation MR ratio<Iw ratio, namely the MR ratio is lower, the data read current is applied from pinned layer PL to free layer FL as described in connection with the first embodiment. In this case, depending on a difference in current between data write current Iwrite2 and data read current Iread2, there could be influences of read disturb. However, it does not occur that data read current Iread2 for a low MR ratio is excessively large. In other words, the ratio between data write current Iwrite2 and data read current Iread2 applied from pinned layer PL to free layer FL, which is represented as Iwr2 ratio, and the ratio between data write current Iwrite1 and data read current Iread1 applied from free layer FL to pinned layer PL, which is represented as Iwr1, as compared with each other have the relation Iwr2 ratio≧Iwr1 ratio. Thus, in the case where the data read current is applied from pinned layer PL to free layer FL, the current difference can more sufficiently be ensured and read disturb can further be suppressed.
  • With the configuration here, in the two memory mats, different paths can be provided to flow the data read current flowing through the memory cell and the reference current. By the distributed currents in data reading, read disturb of a selected memory cell can be suppressed.
  • Modification of Second Embodiment
  • A description is given of a method of executing high-speed data reading in a modification of the second embodiment of the present invention.
  • Referring to FIG. 20, the schematic diagram of a memory array and its peripheral circuitry in the modification of the second embodiment differs from the configuration in FIG. 17 in that memory mats MAT1, MAT2 are provided with dummy resistances Rp,/Rp and dummy transistors ATRp,/ATRp that share a memory cell column. Specifically, dummy resistance Rp and dummy transistor ATRp are connected in series between bit line BL1 and source line SL1. Dummy resistance/Rp and dummy transistor/ATRp are connected in series between bit line/BL1 and source line/SL1. A further difference is that dummy word lines WLp,/WLp that are electrically coupled with the gates of dummy transistors ATRp,/ATRp are provided.
  • In the case where dummy word line WLp is activated, dummy resistance Rp is electrically coupled via dummy transistor ATRp between bit line BL1 and source line SL1. Similarly, in the case where dummy word line/WLp is activated, dummy resistance/Rp is electrically coupled via dummy transistor/ATRp between bit line/BL1 and source line/SL1.
  • A method of reading data in the modification of the second embodiment is described.
  • In the present example, in the case where memory mat MAT1 is selected, if memory cell MC for example is selected, dummy word line WLp is activated. Thus, between bit line BL1 and source line SL1, dummy resistance Rp is also connected in parallel with tunneling magneto-resistance element TMR. In the case where memory mat MAT2 is selected, similarly dummy word line/WLp is activated. Thus, between bit line/BL1 and source line/SL1, dummy resistance/Rp is also connected in parallel with tunneling magneto-resistance element/TMR.
  • It is supposed for example that dummy resistance Rp is set to a low-resistance state Rmin of the memory cell. It is further supposed here that the high-resistance state Rmax and the low-resistance state Rmin as compared with each other provide an extremely high MR ratio and there is the relation Rmax>>Rmin.
  • In the case where data is read from memory cell MC of memory mat MAT1, word line WL1 and dummy word line WLp are activated. Then, if memory cell MC has its resistance value in the low-resistance state Rmin, the combined resistance with dummy resistance Rp is Rmin/2. Thus, sense amplifier SA supplies a data read current according to the combined resistance. Therefore, the data read current increases so that fast sensing operation can be performed. In this case as well, since the data read current passing through selected memory cell MC has is current value that does not change, the possibility of read disturb does not become high.
  • In the case where memory cell MC has its resistance value in the high-resistance state Rmax, the combined resistance is close to Rmin. Here, there is the relation Rmax>>Rmin.
  • Therefore, in the case where the resistance value of dummy resistance Rp is set to Rmin, the resistance value of dummy memory cell DMC of memory mat MAT2 is set to 3Rmin/4 which is an intermediate value between the combined resistance Rmin/2 and Rmin. In this case, the difference in resistance ΔR is Rmin/4 and, according to this value, a difference in passing current is generated.
  • Further, in the case where the resistance value of dummy resistance Rp is set to 2Rmin, if the resistance value of memory cell MC is in the low-resistance state Rmin, the combined resistance with dummy resistance Rp is 2Rmin/3. Here, if the resistance value of memory cell MC is in the high-resistance state Rmax, the combined resistance is close to 2Rmin. Here, there is the relation Rmax>>Rmin. Therefore, in the case where the resistance value of dummy resistance Rp is set to 2Rmin, the resistance value of dummy memory cell DMC of memory mat MAT2 is set to 4Rmin/3 which is an intermediate value between the combined resistance 2Rmin/3 and 2Rmin. In this case, the difference in resistance ΔR is 2Rmin/3 and, according to this value, a difference in passing current is generated. Thus, by increasing the resistance value of dummy resistance Rp, the data read margin increases.
  • Further, in the case where the resistance value of dummy resistance Rp is set to √2Rmin, if the resistance value of memory cell MC is in the low-resistance state Rmin, the combined resistance with dummy resistance Rp is Rmin/√2. If the resistance value of memory cell MC is in the high-resistances state Rmax, the combined resistance is close to √2Rmin. Here, there is the relation Rmax>>Rmin. Therefore, in the case where the resistance value of dummy resistance Rp is set to √2Rmin, the resistance value of dummy memory cell DMC of memory mat MAT2 is set to Rmin which is an intermediate value between the combined resistance Rmin/√2 and √2Rmin. In this case, the difference in resistance ΔR is (√−1) Rmin and, according to this value, a difference in passing current is generated.
  • In the case where the resistance value of dummy resistance Rp is set to N×Rmin, if the resistance value of memory cell MC is in the low-resistance state Rmin, the combined resistance with dummy resistance Rp is (N/(N+1)) Rmin. If the resistance value of memory cell MC is in the high-resistance state Rmax, the combined resistance is close to N×Rmin. Here, there is the relation Rmax>>Rmin. Therefore, in the case where the resistance value of dummy resistance Rp is set to N×Rmin, the resistance value of dummy memory cell DMC of memory mat MAT2 is set to (N/2)×(N+2)/(N+1) Rmin which is an intermediate value between the combined resistance (N/(N+1)) Rmin and N×Rmin. In this case, the difference in resistance ΔR is (N/2)×N/(N+1) Rmin and, according to this value, a difference in passing current is generated.
  • As described above, the resistance value of dummy resistance Rp is increased and accordingly the data read margin is increased. Thus, while sufficiently ensuring data read margin, the voltage level of the power supply voltage is decreased to keep low the value of the data read current that directly flows through selected memory cell MC. Accordingly, read disturb can further be suppressed.
  • The description above is of the state where dummy resistance Rp is provided between bit line BL and source line SL so that it is connected in parallel with a selected memory cell MC. However, the state of connection is not limited to the above-described one, and the dummy cell may be connected in parallel with a memory cell MC selected in the state where it is connected with a read data bus RDB or/RDB.
  • The embodiments above have been described in connection with MRAM memory cells of the spin injection type. However, the present invention is not limited to the above-described one. The present invention is applicable as well to a memory cell of such a variable resistance memory device that applies current (voltage) to allow memory cell data to be rewritten, for example, RRAM (Resistance RAM).
  • Although the present invention has been described and illustrated in detail, it is clearly understood that the same is by way of illustration and example only and is not to be taken by way of limitation, the spirit and scope of the present invention being limited only by the terms of the appended claims. application.

Claims (6)

1-10. (canceled)
11. A control device for memory cells arranged in rows and columns, the control device comprising:
a plurality of first and second current lines provided correspondingly to memory cell columns respectively for supplying a current via a selected memory cell in data read operation or data write operation, each of said memory cells being provided between corresponding first and second current lines for executing magnetic nonvolatile data storage;
a data read circuit supplying a data read current to the first and second current lines corresponding to said selected memory cell in said data read operation; and
a data write circuit supplying a data write current to the first and second current lines corresponding to said selected memory cell in said data write operation,
wherein each memory cell includes a magneto-resistance element comprising:
a fixed magnetization layer electrically coupled with said corresponding first current line and magnetized in a first magnetization direction,
a free magnetization layer electrically coupled with said corresponding second current line, and magnetized in one of said first magnetization direction and a second magnetization direction opposite to said first magnetization direction, based on spin-polarized electrons depending on a direction in which said data write current flows via said corresponding first and second current lines in said data write operation, and
a barrier layer of a non-magnetic material provided between said fixed magnetization layer and said free magnetization layer,
wherein said data read circuit is configured for supplying the data read current in a direction in which disturb is unlikely to occur, to the first and second current lines corresponding to said selected memory cell.
12. The control device according to claim 11, wherein in a case where a first data write current is supplied via said selected memory cell from the corresponding first current line to the corresponding second current line in said data write operation, the magneto-resistance element of said selected memory cell has a first resistance value and, in a case where a second data write current smaller than said first data write current is supplied via said selected memory cell from said corresponding second current line to said corresponding first current line, the magneto-resistance element of said selected memory cell has a second resistance value smaller than said first resistance value, and
said data read circuit supplies said data read current in said direction in which disturb is unlikely to occur, based on a relation between a resistance ratio between the first resistance value and the second resistance value of said magneto-resistance element and a current ratio between said first data write current and said second data write current.
13. The control device according to claim 12, wherein said data read circuit includes a sense amplifier generating read data based on a comparison between a reference current and the data read current depending on said first resistance value and said second resistance value.
14. The nonvolatile memory device according to claim 11, wherein one of the first and second current lines corresponding to said selected memory cell in said data write operation or said data read operation is electrically coupled with a fixed potential, and the other of said corresponding first and second current lines is electrically coupled with a potential higher or lower than said fixed potential.
15. The nonvolatile memory device according to claim 11, wherein
the data write circuit comprises first and second current line drivers provided correspondingly to said corresponding first and second current lines for supplying said data write current to said selected memory cell in said data write operation,
at least one of said first and second current line drivers includes first and second driver units for controlling one end and the other end of a corresponding current line so that the one end and the other end of the current line are at first and second potential levels, and
said first and second driver units control potential levels of the one end and the other end of said corresponding current line so that an assist magnetic field is applied that causes the free magnetization layer of said selected memory cell to be magnetized in one of said first and second magnetization directions by said data write current flowing through said corresponding current line in said data write operation.
US12/133,519 2005-10-19 2008-06-05 Nonvolatile memory device with write error suppressed in reading data Abandoned US20080239795A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US12/133,519 US20080239795A1 (en) 2005-10-19 2008-06-05 Nonvolatile memory device with write error suppressed in reading data

Applications Claiming Priority (4)

Application Number Priority Date Filing Date Title
JP2005-304494(P) 2005-10-19
JP2005304494A JP4883982B2 (en) 2005-10-19 2005-10-19 Nonvolatile memory device
US11/582,983 US7394685B2 (en) 2005-10-19 2006-10-19 Nonvolatile memory device with write error suppressed in reading data
US12/133,519 US20080239795A1 (en) 2005-10-19 2008-06-05 Nonvolatile memory device with write error suppressed in reading data

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US11/582,983 Continuation US7394685B2 (en) 2005-10-19 2006-10-19 Nonvolatile memory device with write error suppressed in reading data

Publications (1)

Publication Number Publication Date
US20080239795A1 true US20080239795A1 (en) 2008-10-02

Family

ID=37985203

Family Applications (2)

Application Number Title Priority Date Filing Date
US11/582,983 Expired - Fee Related US7394685B2 (en) 2005-10-19 2006-10-19 Nonvolatile memory device with write error suppressed in reading data
US12/133,519 Abandoned US20080239795A1 (en) 2005-10-19 2008-06-05 Nonvolatile memory device with write error suppressed in reading data

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US11/582,983 Expired - Fee Related US7394685B2 (en) 2005-10-19 2006-10-19 Nonvolatile memory device with write error suppressed in reading data

Country Status (4)

Country Link
US (2) US7394685B2 (en)
JP (1) JP4883982B2 (en)
CN (1) CN1953096A (en)
TW (1) TW200723275A (en)

Cited By (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2011159070A2 (en) * 2010-06-16 2011-12-22 이화여자대학교 산학협력단 Nonvolatile memory device and method for reading same
US8320191B2 (en) 2007-08-30 2012-11-27 Infineon Technologies Ag Memory cell arrangement, method for controlling a memory cell, memory array and electronic device
US20170004882A1 (en) * 2014-02-26 2017-01-05 Rambus Inc. Distributed cascode current source for rram set current limitation
CN107886985A (en) * 2013-02-19 2018-04-06 松下知识产权经营株式会社 Nonvolatile semiconductor memory device

Families Citing this family (45)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP4344372B2 (en) * 2006-08-22 2009-10-14 シャープ株式会社 Semiconductor memory device and driving method thereof
JP4987616B2 (en) * 2006-08-31 2012-07-25 株式会社東芝 Magnetic random access memory and resistive random access memory
US7539046B2 (en) * 2007-01-31 2009-05-26 Northern Lights Semiconductor Corp. Integrated circuit with magnetic memory
US7742329B2 (en) * 2007-03-06 2010-06-22 Qualcomm Incorporated Word line transistor strength control for read and write in spin transfer torque magnetoresistive random access memory
JP4410272B2 (en) * 2007-05-11 2010-02-03 株式会社東芝 Nonvolatile memory device and data writing method thereof
CN101354908B (en) * 2007-07-23 2011-01-19 财团法人工业技术研究院 Data read-in control circuit for bolt-button type magnetic storage and data read-in method thereof
JP4504402B2 (en) * 2007-08-10 2010-07-14 株式会社東芝 Nonvolatile semiconductor memory device
US8310867B2 (en) * 2007-10-11 2012-11-13 Japan Science And Technology Agency Nonvolatile solid state magnetic memory and recording method thereof
US20090103354A1 (en) * 2007-10-17 2009-04-23 Qualcomm Incorporated Ground Level Precharge Bit Line Scheme for Read Operation in Spin Transfer Torque Magnetoresistive Random Access Memory
JP5076182B2 (en) * 2007-12-06 2012-11-21 ルネサスエレクトロニクス株式会社 Nonvolatile semiconductor memory device
JP5260041B2 (en) * 2007-12-19 2013-08-14 株式会社日立製作所 Spin torque magnetic memory and offset magnetic field correction method thereof
US8144509B2 (en) 2008-06-27 2012-03-27 Qualcomm Incorporated Write operation for spin transfer torque magnetoresistive random access memory with reduced bit cell size
US8310861B2 (en) * 2008-09-30 2012-11-13 Micron Technology, Inc. STT-MRAM cell structure incorporating piezoelectric stress material
US8456926B2 (en) 2010-11-18 2013-06-04 Grandis, Inc. Memory write error correction circuit
US8315090B2 (en) 2010-06-07 2012-11-20 Grandis, Inc. Pseudo page mode memory architecture and method
US8625339B2 (en) 2011-04-11 2014-01-07 Grandis, Inc. Multi-cell per memory-bit circuit and method
US8077501B2 (en) * 2009-09-11 2011-12-13 Grandis, Inc. Differential read and write architecture
US9099181B2 (en) 2009-08-19 2015-08-04 Grandis, Inc. Non-volatile static ram cell circuit and timing method
US8077508B1 (en) * 2009-08-19 2011-12-13 Grandis, Inc. Dynamic multistate memory write driver
JP4922374B2 (en) 2009-09-17 2012-04-25 株式会社東芝 Magnetic memory
US8107285B2 (en) * 2010-01-08 2012-01-31 International Business Machines Corporation Read direction for spin-torque based memory device
US8208291B2 (en) * 2010-01-14 2012-06-26 Qualcomm Incorporated System and method to control a direction of a current applied to a magnetic tunnel junction
US8837209B2 (en) * 2010-03-05 2014-09-16 Hitachi, Ltd. Magnetic memory cell and magnetic random access memory
JP2011222829A (en) * 2010-04-12 2011-11-04 Toshiba Corp Resistance change memory
US8432727B2 (en) 2010-04-29 2013-04-30 Qualcomm Incorporated Invalid write prevention for STT-MRAM array
US9196341B2 (en) 2010-05-12 2015-11-24 Qualcomm Incorporated Memory device having a local current sink
US9042163B2 (en) * 2010-05-12 2015-05-26 Qualcomm Incorporated Memory device having a local current sink
US8723557B2 (en) 2010-06-07 2014-05-13 Grandis, Inc. Multi-supply symmetric driver circuit and timing method
US8856614B2 (en) 2010-07-29 2014-10-07 Kabushiki Kaisha Toshiba Semiconductor memory device detecting error
US8570797B2 (en) * 2011-02-25 2013-10-29 Qualcomm Incorporated Magnetic random access memory (MRAM) read with reduced disturb failure
JP5444414B2 (en) * 2012-06-04 2014-03-19 株式会社東芝 Magnetic random access memory
US9947396B2 (en) * 2012-09-18 2018-04-17 Chuo University Nonvolatile storage device and method of controlling the same
US9058872B2 (en) * 2013-01-31 2015-06-16 Taiwan Semiconductor Manufacturing Company, Ltd. Resistance-based random access memory
US9424917B2 (en) * 2013-03-07 2016-08-23 Taiwan Semiconductor Manufacturing Company, Ltd. Method for operating RRAM memory
US9268899B2 (en) * 2013-03-14 2016-02-23 Silicon Storage Technology, Inc. Transistor design for use in advanced nanometer flash memory devices
KR20150021376A (en) * 2013-08-20 2015-03-02 에스케이하이닉스 주식회사 Electronic device
CN103730160B (en) * 2014-01-07 2016-08-24 上海华虹宏力半导体制造有限公司 A kind of memory and read method, reading circuit
CN103811055B (en) * 2014-03-07 2017-03-29 上海华虹宏力半导体制造有限公司 The operational approach of EEPROM memory cell
US10096361B2 (en) * 2015-08-13 2018-10-09 Arm Ltd. Method, system and device for non-volatile memory device operation
JP6139623B2 (en) 2015-09-15 2017-05-31 株式会社東芝 Nonvolatile semiconductor memory
US9576652B1 (en) * 2016-01-11 2017-02-21 Winbond Electronics Corp. Resistive random access memory apparatus with forward and reverse reading modes
CN110136759B (en) * 2018-02-09 2021-01-12 上海磁宇信息科技有限公司 Circuit for reducing data disturbance caused by read operation
DE102019103746A1 (en) 2018-03-16 2019-09-19 Taiwan Semiconductor Manufacturing Co., Ltd. Memory sense amplifier with precharge
US10755780B2 (en) * 2018-03-16 2020-08-25 Taiwan Semiconductor Manufacturing Company, Ltd. Memory sense amplifier with precharge
US10515681B1 (en) * 2018-06-07 2019-12-24 Avalanche Technology, Inc. Power-efficient programming of magnetic memory

Citations (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5793697A (en) * 1996-03-18 1998-08-11 International Business Machines Corporation Read circuit for magnetic memory array using magnetic tunnel junction devices
US6515896B1 (en) * 2001-07-24 2003-02-04 Hewlett-Packard Company Memory device with short read time
US6714444B2 (en) * 2002-08-06 2004-03-30 Grandis, Inc. Magnetic element utilizing spin transfer and an MRAM device using the magnetic element
US6788568B2 (en) * 2001-04-26 2004-09-07 Renesas Technology Corp. Thin film magnetic memory device capable of conducting stable data read and write operations
US6839272B2 (en) * 2002-08-23 2005-01-04 Renesas Technology Corp. Thin film magnetic memory device conducting read operation and write operation in parallel
US6950336B2 (en) * 2000-05-03 2005-09-27 Emosyn America, Inc. Method and apparatus for emulating an electrically erasable programmable read only memory (EEPROM) using non-volatile floating gate memory cells
US6950335B2 (en) * 2001-11-16 2005-09-27 Commissariat A L'energie Atomique Magnetic tunnel junction magnetic device, memory and writing and reading methods using said device
US6996001B2 (en) * 2002-11-22 2006-02-07 Tdk Corporation Magnetic memory device, write current drive circuit, and write current drive method

Family Cites Families (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP4477305B2 (en) 2002-07-25 2010-06-09 独立行政法人科学技術振興機構 Spin transistor and nonvolatile memory using the same
JP2004319587A (en) * 2003-04-11 2004-11-11 Sharp Corp Memory cell, memory, and method of manufacturing memory cell
JP4297739B2 (en) 2003-06-17 2009-07-15 独立行政法人科学技術振興機構 Spin-injection magnetization reversal magnetoresistive element using quantum size effect
JP4192060B2 (en) 2003-09-12 2008-12-03 シャープ株式会社 Nonvolatile semiconductor memory device
US7286395B2 (en) * 2005-10-27 2007-10-23 Grandis, Inc. Current driven switched magnetic storage cells having improved read and write margins and magnetic memories using such cells

Patent Citations (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5793697A (en) * 1996-03-18 1998-08-11 International Business Machines Corporation Read circuit for magnetic memory array using magnetic tunnel junction devices
US6950336B2 (en) * 2000-05-03 2005-09-27 Emosyn America, Inc. Method and apparatus for emulating an electrically erasable programmable read only memory (EEPROM) using non-volatile floating gate memory cells
US6788568B2 (en) * 2001-04-26 2004-09-07 Renesas Technology Corp. Thin film magnetic memory device capable of conducting stable data read and write operations
US6515896B1 (en) * 2001-07-24 2003-02-04 Hewlett-Packard Company Memory device with short read time
US6950335B2 (en) * 2001-11-16 2005-09-27 Commissariat A L'energie Atomique Magnetic tunnel junction magnetic device, memory and writing and reading methods using said device
US6714444B2 (en) * 2002-08-06 2004-03-30 Grandis, Inc. Magnetic element utilizing spin transfer and an MRAM device using the magnetic element
US6839272B2 (en) * 2002-08-23 2005-01-04 Renesas Technology Corp. Thin film magnetic memory device conducting read operation and write operation in parallel
US6996001B2 (en) * 2002-11-22 2006-02-07 Tdk Corporation Magnetic memory device, write current drive circuit, and write current drive method

Cited By (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8320191B2 (en) 2007-08-30 2012-11-27 Infineon Technologies Ag Memory cell arrangement, method for controlling a memory cell, memory array and electronic device
US9030877B2 (en) 2007-08-30 2015-05-12 Infineon Technologies Ag Memory cell arrangement, method for controlling a memory cell, memory array and electronic device
WO2011159070A2 (en) * 2010-06-16 2011-12-22 이화여자대학교 산학협력단 Nonvolatile memory device and method for reading same
KR101109555B1 (en) * 2010-06-16 2012-01-31 이화여자대학교 산학협력단 Nonvolatile memory device and reading method thereof
WO2011159070A3 (en) * 2010-06-16 2012-02-16 이화여자대학교 산학협력단 Nonvolatile memory device and method for reading same
CN107886985A (en) * 2013-02-19 2018-04-06 松下知识产权经营株式会社 Nonvolatile semiconductor memory device
US20170004882A1 (en) * 2014-02-26 2017-01-05 Rambus Inc. Distributed cascode current source for rram set current limitation
US10096360B2 (en) * 2014-02-26 2018-10-09 Hefei Reliance Memory Limited Distributed cascode current source for RRAM set current limitation
US20180358092A1 (en) * 2014-02-26 2018-12-13 Hefei Reliance Memory Limited Distributed cascode current source for rram set current limitation
US10453526B2 (en) * 2014-02-26 2019-10-22 Hefei Reliance Memory Limited Distributed cascode current source for RRAM set current limitation

Also Published As

Publication number Publication date
TW200723275A (en) 2007-06-16
JP4883982B2 (en) 2012-02-22
JP2007115320A (en) 2007-05-10
CN1953096A (en) 2007-04-25
US20070091671A1 (en) 2007-04-26
US7394685B2 (en) 2008-07-01

Similar Documents

Publication Publication Date Title
US7394685B2 (en) Nonvolatile memory device with write error suppressed in reading data
US7646627B2 (en) Magnetic random access memory having improved read disturb suppression and thermal disturbance resistance
US6839269B2 (en) Magnetic random access memory
KR100505769B1 (en) Thin film magnetic memory device provided with a dummy cell for data read reference
JP4780878B2 (en) Thin film magnetic memory device
KR100654266B1 (en) Thin film magnetic memory device having magnetic tunnel junction
US7154776B2 (en) Thin film magnetic memory device writing data with bidirectional current
JP4999359B2 (en) Nonvolatile memory device
US7158406B2 (en) Data write method of magnetic random access memory
US6822897B2 (en) Thin film magnetic memory device selecting access to a memory cell by a transistor of a small gate capacitance
US20040012995A1 (en) Thim film magnetic memory device permitting high precision data read
JP5230783B2 (en) Thin film magnetic memory device
JP2007164837A (en) Nonvolatile storage device
JP4262954B2 (en) Thin film magnetic memory device
JP5147972B2 (en) Thin film magnetic memory device
JP2009134794A (en) Semiconductor device
JP2012089234A (en) Non-volatile storage device

Legal Events

Date Code Title Description
STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO PAY ISSUE FEE