US20080127480A1 - Method of fabricating metal-insulator-metal (mim) device with stable data retention - Google Patents

Method of fabricating metal-insulator-metal (mim) device with stable data retention Download PDF

Info

Publication number
US20080127480A1
US20080127480A1 US11/633,942 US63394206A US2008127480A1 US 20080127480 A1 US20080127480 A1 US 20080127480A1 US 63394206 A US63394206 A US 63394206A US 2008127480 A1 US2008127480 A1 US 2008127480A1
Authority
US
United States
Prior art keywords
electrode
metal
layer
mim
insulator
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US11/633,942
Other versions
US7384800B1 (en
Inventor
Steven Avanzino
Sameer Haddad
An Chen
Yi-Ching Jean Wu
Suzette K. Pangrle
Jeffrey A. Shields
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Monterey Research LLC
Original Assignee
Spansion LLC
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Spansion LLC filed Critical Spansion LLC
Priority to US11/633,942 priority Critical patent/US7384800B1/en
Assigned to SPANSION LLC reassignment SPANSION LLC ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: WU, YI-CHING JEAN, AVANZINO, STEVEN, SHIELDS, JEFFREY A., CHEN, AN, HADDAD, SAMEER, PANGRLE, SUZETTE K.
Publication of US20080127480A1 publication Critical patent/US20080127480A1/en
Application granted granted Critical
Publication of US7384800B1 publication Critical patent/US7384800B1/en
Assigned to BARCLAYS BANK PLC reassignment BARCLAYS BANK PLC SECURITY AGREEMENT Assignors: SPANSION INC., SPANSION LLC, SPANSION TECHNOLOGY INC., SPANSION TECHNOLOGY LLC
Assigned to SPANSION INC., SPANSION LLC, SPANSION TECHNOLOGY LLC reassignment SPANSION INC. RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: BARCLAYS BANK PLC
Assigned to MORGAN STANLEY SENIOR FUNDING, INC. reassignment MORGAN STANLEY SENIOR FUNDING, INC. SECURITY INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: CYPRESS SEMICONDUCTOR CORPORATION, SPANSION LLC
Assigned to CYPRESS SEMICONDUCTOR CORPORATION reassignment CYPRESS SEMICONDUCTOR CORPORATION ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: SPANSION, LLC
Assigned to SPANSION LLC, CYPRESS SEMICONDUCTOR CORPORATION reassignment SPANSION LLC PARTIAL RELEASE OF SECURITY INTEREST IN PATENTS Assignors: MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT
Assigned to MONTEREY RESEARCH, LLC reassignment MONTEREY RESEARCH, LLC ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: CYPRESS SEMICONDUCTOR CORPORATION
Assigned to MORGAN STANLEY SENIOR FUNDING, INC. reassignment MORGAN STANLEY SENIOR FUNDING, INC. CORRECTIVE ASSIGNMENT TO CORRECT THE 8647899 PREVIOUSLY RECORDED ON REEL 035240 FRAME 0429. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY INTERST. Assignors: CYPRESS SEMICONDUCTOR CORPORATION, SPANSION LLC
Active legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Images

Classifications

    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10NELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10N70/00Solid-state devices without a potential-jump barrier or surface barrier, and specially adapted for rectifying, amplifying, oscillating or switching
    • H10N70/20Multistable switching devices, e.g. memristors
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10NELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10N70/00Solid-state devices without a potential-jump barrier or surface barrier, and specially adapted for rectifying, amplifying, oscillating or switching
    • H10N70/011Manufacture or treatment of multistable switching devices
    • H10N70/021Formation of the switching material, e.g. layer deposition
    • H10N70/028Formation of the switching material, e.g. layer deposition by conversion of electrode material, e.g. oxidation
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10NELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10N70/00Solid-state devices without a potential-jump barrier or surface barrier, and specially adapted for rectifying, amplifying, oscillating or switching
    • H10N70/011Manufacture or treatment of multistable switching devices
    • H10N70/061Patterning of the switching material
    • H10N70/063Patterning of the switching material by etching of pre-deposited switching material layers, e.g. lithography
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10NELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10N70/00Solid-state devices without a potential-jump barrier or surface barrier, and specially adapted for rectifying, amplifying, oscillating or switching
    • H10N70/801Constructional details of multistable switching devices
    • H10N70/821Device geometry
    • H10N70/826Device geometry adapted for essentially vertical current flow, e.g. sandwich or pillar type devices
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10NELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10N70/00Solid-state devices without a potential-jump barrier or surface barrier, and specially adapted for rectifying, amplifying, oscillating or switching
    • H10N70/801Constructional details of multistable switching devices
    • H10N70/841Electrodes
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10NELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10N70/00Solid-state devices without a potential-jump barrier or surface barrier, and specially adapted for rectifying, amplifying, oscillating or switching
    • H10N70/801Constructional details of multistable switching devices
    • H10N70/881Switching materials
    • H10N70/883Oxides or nitrides
    • H10N70/8833Binary metal oxides, e.g. TaOx
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B63/00Resistance change memory devices, e.g. resistive RAM [ReRAM] devices
    • H10B63/30Resistance change memory devices, e.g. resistive RAM [ReRAM] devices comprising selection components having three or more electrodes, e.g. transistors
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10TTECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
    • Y10T29/00Metal working
    • Y10T29/49Method of mechanical manufacture
    • Y10T29/49002Electrical device making

Definitions

  • This invention relates generally to electronic devices, and more particularly, to a method of fabricating a Metal-Insulator-Metal (MIM) device.
  • MIM Metal-Insulator-Metal
  • FIG. 1 illustrates a two-terminal metal-insulator-metal (MIM) resistive memory device 30 .
  • the memory device 30 includes a metal, for example copper electrode 32 , an active layer 34 of for example copper oxide on and in contact with the electrode 32 , and a metal, for example copper electrode 36 on and in contact with the active layer 34 .
  • a metal for example copper electrode 32
  • an active layer 34 of for example copper oxide on and in contact with the electrode 32
  • a metal for example copper electrode 36 on and in contact with the active layer 34 .
  • an electrical potential V r (the “read” electrical potential) is applied across the memory device 30 from a higher to a lower electrical potential in the direction from electrode 36 to electrode 32 .
  • This electrical potential is less than the electrical potential V pg applied across the memory device 30 for programming (see above). In this situation, the memory device 30 will readily conduct current, which indicates that the memory device 30 is in its programmed state.
  • a positive voltage is applied to the electrode 32 , while the electrode 36 is held at ground, so that an electrical potential V er (the “erase” electrical potential) is applied across the memory device 30 from a higher to a lower electrical potential in the direction of from electrode 32 to electrode 36 .
  • the electrical potential V r is again applied across the memory device 30 from a higher to a lower electrical potential in the direction from electrode 36 to electrode 32 as described above.
  • the active layer 34 (and memory device 30 ) in a high-resistance or substantially non-conductive OFF state the memory device 30 will not conduct significant current, which indicates that the memory device 30 is in its erased state.
  • the memory device when programmed, be capable of retaining its programmed state for a long period of time, i.e., until it is desired that the state be changed to its erased state.
  • the memory device when erased, be capable of retaining that state for a long period of time as chosen. (these are of particular interest if the device is to be used as a One-Time-Programmable (OTP) device). While the above described device is effective in operation, it has been found that over a period of time, the conductivity of the memory device can be significantly reduced, so that the memory device undesirably loses its programmed state.
  • OTP One-Time-Programmable
  • the formed memory device is subjected to high temperatures during subsequent semiconductor processing steps. It is important that all elements of the memory device be capable of withstanding these high temperatures without degradation in performance.
  • the active layer can be subject to degradation in performance due to the application thereto of the normal high temperatures involved in subsequent semiconductor processing steps. It is therefore of great interest that the active layer be of a material which is highly effective in operation, meanwhile maintaining high thermal stability.
  • a method of fabricating a metal-insulator-metal (MIM) device comprising providing a first electrode, providing a Ta 2 O 5 layer on the first electrode, and providing a second electrode on the Ta 2 O 5 .
  • FIG. 1 is a cross-sectional view of an above-described memory device
  • FIG. 2 is a plot of current vs. voltage illustrating operating characteristics of the memory device of FIG. 1 ;
  • FIGS. 3-11 illustrate process steps in fabricating the present memory device
  • FIG. 12 is a schematic illustration of an array incorporating the present memory device
  • FIGS. 13-15 are graphs illustrating performance characteristics of the present memory device.
  • FIGS. 16-18 are systems incorporating memory devices of the present type.
  • the structure thus far formed on a semiconductor wafer includes a p+ semiconductor substrate 70 having n+ regions 72 , 74 , 76 , 78 formed therein.
  • a p+ semiconductor substrate 70 having n+ regions 72 , 74 , 76 , 78 formed therein.
  • conductive W plugs 80 , 82 , 84 , 86 which extend through SiO 2 layer 88 , SiN layer 90 , and SiO 2 layer 92 .
  • a SiN layer 94 Overlying the SiO 2 layer 92 and the tops of the W plugs 80 , 82 , 84 , 86 is a SiN layer 94 .
  • the n+ regions 76 , 78 , along with gate and gate oxide 98 form a transistor T 1 .
  • the plug 80 contacts the n+ source region 72 of the transistor T 0
  • the plug 82 contacts the n+ drain region 74 of the transistor T 0
  • the plug 84 contacts the n+ drain region 76 of the transistor T 1
  • the plug 86 through W body 100 on the substrate 70 , contacts the n+ source region 78 of the transistor T 1 .
  • openings 102 , 104 are provided through the SiO 2 layer 95 and SiN layer 94 to the plugs 82 , 84 , and these openings 102 , 104 are filled with conductive W plugs 106 , 108 .
  • a bottom layer of ⁇ -Ta 110 is deposited using physical vapor deposition (PVD).
  • PVD physical vapor deposition
  • the oxidation chamber can be part of the PVD platform (for transfer without their exposure), or it can be a separate tool, such that exposure to the atmosphere will occur.
  • Oxidation of metallic Ta films can be accomplished by any number of means, including thermal oxidation by O 2 at elevated temperatures (500° C.-800° C.), and reduced-pressure oxidation in an O-containing plasma at somewhat lower temperatures.
  • O 2 established in a Gasonics photoresist asher, where the wafer is downstream of the glow discharge.
  • the machine conditions used are 1) 250-270° C.
  • the process grows ⁇ 12 nm Ta oxide with a gross stoichiometry of Ta 2 O 5 .
  • the film is amorphous, with roughness out of 4 angstroms rms.
  • the wafer is transferred back into the PVD deposition system described above, and a top layer 114 of ⁇ -Ta is deposited ( FIG. 7 ).
  • the wafer sequences through degas followed by 300-500 angstroms thick deposition out of ⁇ -Ta.
  • Ar+ high-end sputter etch is not used, since the grown Ta 2 O 5 112 layer must not be exposed to etch.
  • FIG. 8 illustrates the formation of the MIM devices 116 , 118 using suitable photolithographic techniques.
  • the resist pattern is transferred into the layer stack by reactive ion etching.
  • a typical Cl-containing metal etch chemistry is employed to get completely through the layers 114 , 112 , 110 , with the etch stopping at the SiO 2 layer 95 with the help of optical end point detection.
  • Photoresist is stripped by a sequential O 2 plasma and organic solvent process.
  • the device 116 includes electrode 110 A in contact with plug 82 , insulating layer 112 A on and in contact with electrode 110 A, and electrode 114 A on and in contact with insulating layer 112 A, so that the insulating layer 112 A is between the electrode 110 A and the electrode 114 A.
  • the device 118 includes electrode 110 B in contact with plug 84 , insulating layer 112 B on in contact with electrode 110 B, and electrode 114 B on in contact with insulating layer 112 B.
  • a thin SiN insulating layer 120 is deposited over the resulting structure by plasma-enhanced deposition ( FIG. 9 ).
  • a thickness 500-1000 angstroms is used.
  • the layer 120 is patterned as shown in FIG. 18 , to provide openings 112 , 124 therethrough to the respective electrodes 114 A, 114 B ( FIG. 10 ).
  • a metal layer 126 of Ti/TiN/Al(Cu) is then provided over the resulting structure after sputtering the native Ta oxide off of the tops of the electrodes 114 A, 114 B exposed by the openings, and is patterned as shown in FIG. 11 , using appropriate photolithographic techniques.
  • This metal layer 120 acts as a common plate (CP) to connect the electrodes 140 A, 140 B of the devices 116 , 118 , with the SiN remaining on the sides of each electrode-insulating layer-electrode stack ensuring that the bottom electrode of each device is isolated from the top electrode thereof.
  • CP common plate
  • each of the memory devices 116 , 118 is in series with a select transistor (T 0 , T 1 ).
  • the schematic illustration of the structure of FIG. 11 is shown in FIG. 12 , with the gates of the transistors T 0 , T 1 being the word lines WL 0 , WL 1 , and the bit line BL 0 being a conductor 130 connecting the plugs 80 , 86 which in turn contact the source regions 72 , 78 .
  • the structure of FIG. 12 is a very small, illustrative part of the overall memory array.
  • the Ta/Ta 2 O 5 /Ta device operating as a One-Time-Programmable (OTP) device, can be switched from the high-resistance OFF state to the low-resistance ON state with a voltage below 4V.
  • ON/OFF ratio can be more than two orders of magnitude, as illustrated in FIG. 14 .
  • Devices can be switched with AC pulses as short as 100 ns, indicating fast switching speed.
  • FIG. 15 is a plot of current vs. temperature for some typical devices in ON and OFF states through the bake test.
  • ON state cells have no current loss at temperatures up to 250 C, indicating excellent data retention which is desirable for non-volatile applications. Retention was also measured directly by programming the 32K array and reading cell current after five days. The cells stably retained their ON state after five days.
  • FIG. 16 illustrates a system 200 utilizing memory devices as described above.
  • the system 200 includes hand-held devices in the form of cell phones 202 , which communicate through an intermediate apparatus such as a tower 204 (shown) and/or a satellite. Signals are provided from one cell phone to the other through the tower 204 .
  • a cell phone 202 with advantage uses memory devices of the type described above for data storage, for example names, telephone number and other data.
  • data storage for example names, telephone number and other data.
  • portable media players personal digital assistants, digital cameras and the like.
  • FIG. 17 illustrates another system 300 utilizing memory devices as described above.
  • the system 300 includes a vehicle 302 having an engine 304 controlled by an electronic control unit 306 .
  • the electronic control unit 306 with advantage uses memory devices of the type described above for data storage, for example data relating to engine and vehicle operating conditions.
  • FIG. 18 illustrates yet another system 400 utilizing memory devices as described above.
  • This system 400 is a computer 402 which includes an input in the form of a keyboard, and a microprocessor for receiving signals from the keyboard through an interface.
  • the microprocessor also communicates with a CDROM drive, a hard drive, and a floppy drive through interfaces. Output from the microprocessor is provided to a monitor through an interface.
  • memory which may take the form of ROM, RAM, flash and/or other forms of memory.
  • the memory with advantage uses memory devices of the type described above for storage of any data which is of use.

Abstract

In the method of fabricating a metal-insulator-metal (MIM) device, a first electrode of α-Ta is provided. The Ta of the first electrode is oxidized to form a Ta2O5 layer on the first electrode. A second electrode of β-Ta is provided on the Ta2O5 layer. Such a device exhibits strong data retention, along with resistance to performance degradation under high temperatures.

Description

    BACKGROUND OF THE INVENTION
  • 1. Technical Field
  • This invention relates generally to electronic devices, and more particularly, to a method of fabricating a Metal-Insulator-Metal (MIM) device.
  • 2. Background Art
  • FIG. 1 illustrates a two-terminal metal-insulator-metal (MIM) resistive memory device 30. The memory device 30 includes a metal, for example copper electrode 32, an active layer 34 of for example copper oxide on and in contact with the electrode 32, and a metal, for example copper electrode 36 on and in contact with the active layer 34. As an example of the operational characteristics of such a device 30, with reference to FIG. 2, initially, assuming that the memory device 30 is unprogrammed, in order to program the memory device 30, ground is applied to the electrode 32, while a positive voltage is applied to electrode 36, so that an electrical potential Vpg (the “programming” electrical potential) is applied across the memory device 30 from a higher to a lower electrical potential in the direction from electrode 36 to electrode 32. Upon removal of such potential the memory device 30 remains in a conductive or low-resistance state having an ON-state resistance.
  • In the read step of the memory device 30 in its programmed (conductive) state, an electrical potential Vr (the “read” electrical potential) is applied across the memory device 30 from a higher to a lower electrical potential in the direction from electrode 36 to electrode 32. This electrical potential is less than the electrical potential Vpg applied across the memory device 30 for programming (see above). In this situation, the memory device 30 will readily conduct current, which indicates that the memory device 30 is in its programmed state.
  • In order to erase the memory device 30, a positive voltage is applied to the electrode 32, while the electrode 36 is held at ground, so that an electrical potential Ver (the “erase” electrical potential) is applied across the memory device 30 from a higher to a lower electrical potential in the direction of from electrode 32 to electrode 36.
  • In the read step of the memory device 30 in its erased (substantially non-conductive) state, the electrical potential Vr is again applied across the memory device 30 from a higher to a lower electrical potential in the direction from electrode 36 to electrode 32 as described above. With the active layer 34 (and memory device 30) in a high-resistance or substantially non-conductive OFF state, the memory device 30 will not conduct significant current, which indicates that the memory device 30 is in its erased state.
  • It will be understood that it is highly desirable that the memory device, when programmed, be capable of retaining its programmed state for a long period of time, i.e., until it is desired that the state be changed to its erased state. Likewise, it is highly desirable that the memory device, when erased, be capable of retaining that state for a long period of time as chosen. (these are of particular interest if the device is to be used as a One-Time-Programmable (OTP) device). While the above described device is effective in operation, it has been found that over a period of time, the conductivity of the memory device can be significantly reduced, so that the memory device undesirably loses its programmed state.
  • Furthermore, it is typical that the formed memory device is subjected to high temperatures during subsequent semiconductor processing steps. It is important that all elements of the memory device be capable of withstanding these high temperatures without degradation in performance. In particular, depending on the material chosen, the active layer can be subject to degradation in performance due to the application thereto of the normal high temperatures involved in subsequent semiconductor processing steps. It is therefore of great interest that the active layer be of a material which is highly effective in operation, meanwhile maintaining high thermal stability.
  • Therefore, what is needed is an approach wherein these requirements are met.
  • DISCLOSURE OF THE INVENTION
  • Broadly stated, provided herein is a method of fabricating a metal-insulator-metal (MIM) device comprising providing a first electrode, providing a Ta2O5 layer on the first electrode, and providing a second electrode on the Ta2O5.
  • The present invention is better understood upon consideration of the detailed description below, in conjunction with the accompanying drawings. As will become readily apparent to those skilled in the art from the following description, there is shown and described an embodiment of this invention simply by way of the illustration of the best mode to carry out the invention. As will be realized, the invention is capable of other embodiments and its several details are capable of modifications and various obvious aspects, all without departing from the scope of the invention. Accordingly, the drawings and detailed description will be regarded as illustrative in nature and not as restrictive.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • The novel features believed characteristic of the invention are set forth in the appended claims. The invention itself, however, as well as said preferred mode of use, and further objects and advantages thereof, will best be understood by reference to the following detailed description of an illustrative embodiment when read in conjunction with the accompanying drawings, wherein:
  • FIG. 1 is a cross-sectional view of an above-described memory device;
  • FIG. 2 is a plot of current vs. voltage illustrating operating characteristics of the memory device of FIG. 1;
  • FIGS. 3-11 illustrate process steps in fabricating the present memory device;
  • FIG. 12 is a schematic illustration of an array incorporating the present memory device;
  • FIGS. 13-15 are graphs illustrating performance characteristics of the present memory device; and
  • FIGS. 16-18 are systems incorporating memory devices of the present type.
  • BEST MODE(S) FOR CARRYING OUT THE INVENTION
  • Reference is now made in detail to a specific embodiment of the present invention which illustrates the best mode presently contemplated by the inventors for practicing the invention.
  • With initial reference to FIG. 3, the structure thus far formed on a semiconductor wafer includes a p+ semiconductor substrate 70 having n+ regions 72, 74, 76, 78 formed therein. In contact with the respective n+ regions 72, 74, 76, 78 are conductive W plugs 80, 82, 84, 86 which extend through SiO2 layer 88, SiN layer 90, and SiO2 layer 92. Overlying the SiO2 layer 92 and the tops of the W plugs 80, 82, 84, 86 is a SiN layer 94. The n+ regions 72, 74, along with gate and gate oxide 96, form a transistor T0, and the n+ regions 76, 78, along with gate and gate oxide 98, form a transistor T1. The plug 80 contacts the n+ source region 72 of the transistor T0, while the plug 82 contacts the n+ drain region 74 of the transistor T0. The plug 84 contacts the n+ drain region 76 of the transistor T1, while the plug 86, through W body 100 on the substrate 70, contacts the n+ source region 78 of the transistor T1.
  • With reference to FIG. 4, using appropriate photolithographic techniques, openings 102, 104 are provided through the SiO2 layer 95 and SiN layer 94 to the plugs 82, 84, and these openings 102, 104 are filled with conductive W plugs 106, 108. Next, with reference to FIG. 5, a bottom layer of α-Ta 110 is deposited using physical vapor deposition (PVD). During sequential processing steps without vacuum break in a multi-chamber PVD device such as Applied Materials Endura system, the structure is degassed at 150° C. Ar+ sputter etched to remove native W oxide from the W plug 106, 108 surfaces, deposited with 25 angstrom thick TaN (required for α-phase Ta nucleation), then deposited with 300 angstrom thick α-Ta 110.
  • Next, the wafer is transferred to an oxidation chamber for growth of Ta2O5 112 on the Ta layer 110 surface (FIG. 6). The oxidation chamber can be part of the PVD platform (for transfer without their exposure), or it can be a separate tool, such that exposure to the atmosphere will occur. Oxidation of metallic Ta films can be accomplished by any number of means, including thermal oxidation by O2 at elevated temperatures (500° C.-800° C.), and reduced-pressure oxidation in an O-containing plasma at somewhat lower temperatures. In the present embodiment is used an O2 established in a Gasonics photoresist asher, where the wafer is downstream of the glow discharge. The machine conditions used are 1) 250-270° C. wafer temperature, 2) 1100 W RF power, 3) 200 sccm O2 flow, 4) 1.2 Torr pressure, 5) 10 min process time. The process grows ˜12 nm Ta oxide with a gross stoichiometry of Ta2O5. The film is amorphous, with roughness out of 4 angstroms rms.
  • After Ta2O5 layer 112 is grown, the wafer is transferred back into the PVD deposition system described above, and a top layer 114 of β-Ta is deposited (FIG. 7). In the PVD system, the wafer sequences through degas followed by 300-500 angstroms thick deposition out of β-Ta. Ar+ high-end sputter etch is not used, since the grown Ta2 O 5 112 layer must not be exposed to etch.
  • FIG. 8 illustrates the formation of the MIM devices 116, 118 using suitable photolithographic techniques. The resist pattern is transferred into the layer stack by reactive ion etching. A typical Cl-containing metal etch chemistry is employed to get completely through the layers 114, 112, 110, with the etch stopping at the SiO2 layer 95 with the help of optical end point detection. Photoresist is stripped by a sequential O2 plasma and organic solvent process. The device 116 includes electrode 110A in contact with plug 82, insulating layer 112A on and in contact with electrode 110A, and electrode 114A on and in contact with insulating layer 112A, so that the insulating layer 112A is between the electrode 110A and the electrode 114A. Likewise, the device 118 includes electrode 110B in contact with plug 84, insulating layer 112B on in contact with electrode 110B, and electrode 114B on in contact with insulating layer 112B.
  • Next, a thin SiN insulating layer 120 is deposited over the resulting structure by plasma-enhanced deposition (FIG. 9). A thickness 500-1000 angstroms is used. Using suitable photolithographic techniques, the layer 120 is patterned as shown in FIG. 18, to provide openings 112, 124 therethrough to the respective electrodes 114A, 114B (FIG. 10). A metal layer 126 of Ti/TiN/Al(Cu) is then provided over the resulting structure after sputtering the native Ta oxide off of the tops of the electrodes 114A, 114B exposed by the openings, and is patterned as shown in FIG. 11, using appropriate photolithographic techniques. This metal layer 120 acts as a common plate (CP) to connect the electrodes 140A, 140B of the devices 116, 118, with the SiN remaining on the sides of each electrode-insulating layer-electrode stack ensuring that the bottom electrode of each device is isolated from the top electrode thereof.
  • In this structure, each of the memory devices 116, 118 is in series with a select transistor (T0, T1). The schematic illustration of the structure of FIG. 11 is shown in FIG. 12, with the gates of the transistors T0, T1 being the word lines WL0, WL1, and the bit line BL0 being a conductor 130 connecting the plugs 80, 86 which in turn contact the source regions 72, 78. It will be understood that the structure of FIG. 12 is a very small, illustrative part of the overall memory array.
  • As illustrated in FIG. 13, the Ta/Ta2O5/Ta device, operating as a One-Time-Programmable (OTP) device, can be switched from the high-resistance OFF state to the low-resistance ON state with a voltage below 4V. ON/OFF ratio can be more than two orders of magnitude, as illustrated in FIG. 14. Devices can be switched with AC pulses as short as 100 ns, indicating fast switching speed.
  • Programming yield was measured on a 32K memory test array. 100% programming yield can be achieved.
  • The Ta/Ta2O5/Ta MIM device has been baked at up to 250 C, showing no degradation in the ON state current. FIG. 15 is a plot of current vs. temperature for some typical devices in ON and OFF states through the bake test. ON state cells have no current loss at temperatures up to 250 C, indicating excellent data retention which is desirable for non-volatile applications. Retention was also measured directly by programming the 32K array and reading cell current after five days. The cells stably retained their ON state after five days.
  • It will be seen at the present device retains its selected ON and OFF states in a highly stable manner, without degradation of performance over a period of time.
  • FIG. 16 illustrates a system 200 utilizing memory devices as described above. As shown therein, the system 200 includes hand-held devices in the form of cell phones 202, which communicate through an intermediate apparatus such as a tower 204 (shown) and/or a satellite. Signals are provided from one cell phone to the other through the tower 204. Such a cell phone 202 with advantage uses memory devices of the type described above for data storage, for example names, telephone number and other data. One skilled in the art will readily understand the advantage of using such memory devices in other hand-held devices which utilize data storage, such as portable media players, personal digital assistants, digital cameras and the like.
  • FIG. 17 illustrates another system 300 utilizing memory devices as described above. The system 300 includes a vehicle 302 having an engine 304 controlled by an electronic control unit 306. The electronic control unit 306 with advantage uses memory devices of the type described above for data storage, for example data relating to engine and vehicle operating conditions.
  • FIG. 18 illustrates yet another system 400 utilizing memory devices as described above. This system 400 is a computer 402 which includes an input in the form of a keyboard, and a microprocessor for receiving signals from the keyboard through an interface. The microprocessor also communicates with a CDROM drive, a hard drive, and a floppy drive through interfaces. Output from the microprocessor is provided to a monitor through an interface. Also connected to and communicating with the microprocessor is memory which may take the form of ROM, RAM, flash and/or other forms of memory. The memory with advantage uses memory devices of the type described above for storage of any data which is of use.
  • The foregoing description of the embodiment of the invention has been presented for purposes of illustration and description. It is not intended to be exhaustive or to limit the invention to the precise form disclosed. Other modifications or variations are possible in light of the above teachings.
  • The embodiment was chosen and described to provide the best illustration of the principles of the invention and its practical application to thereby enable one of ordinary skill of the art to utilize the invention in various embodiments and with various modifications as are suited to the particular use contemplated. All such modifications and variations are within the scope of the invention as determined by the appended claims when interpreted in accordance with the breadth to which they are fairly, legally and equitably entitled.

Claims (16)

1. A method of fabricating a metal-insulator-metal (MIM) device comprising:
providing a first electrode;
providing a Ta oxide layer on the first electrode; and
providing a second electrode on the Ta oxide;
wherein an electrode of the first and second electrodes comprises Ta.
2. (canceled)
3. The method of claim 1 wherein said electrode of the first and second electrodes is α-Ta.
4. The method of claim 1 wherein the other of the first and second electrodes comprises Ta.
5. The method of claim 1 wherein said electrode of the first and second electrodes is β-Ta.
6. A method of fabricating a metal-insulator-metal (MIM) device comprising:
providing a first electrode comprising Ta;
oxidizing Ta of the first electrode to form a Ta oxide layer on the first electrode; and providing a second electrode on the Ta oxide layer.
7. The method of claim 6 wherein the first electrode is α-Ta.
8. The method of claim 6 wherein the second electrode is β-Ta.
9. The method of claim 1 wherein the Ta oxide layer is Ta2O5.
10. The method of claim 9 and further comprising providing an insulating layer over and along the sides of the metal-insulator-metal (MIM) device.
11. The method of claim 10 and further comprising providing an opening through the insulating layer to the second electrode.
12. A method of fabricating a metal-insulator-metal (MIM) device comprising:
providing a first electrode of α-Ta;
oxidizing Ta of the first electrode to form a Ta2O5 layer on the first electrode; and
providing a second electrode of β-Ta on the Ta2O5 layer.
13. The method of claim 12 and further comprising providing an insulating layer over and along the sides of the metal-insulator-metal (MIM) device.
14. The method of claim 13 and further comprising providing an opening through the insulating layer to the second electrode.
15. The method of claim 1 and further comprising said device incorporated in a system.
16. The method of claim 15 wherein the system is selected from the group consisting of a hand-held device, a vehicle, and a computer.
US11/633,942 2006-12-05 2006-12-05 Method of fabricating metal-insulator-metal (MIM) device with stable data retention Active US7384800B1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US11/633,942 US7384800B1 (en) 2006-12-05 2006-12-05 Method of fabricating metal-insulator-metal (MIM) device with stable data retention

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US11/633,942 US7384800B1 (en) 2006-12-05 2006-12-05 Method of fabricating metal-insulator-metal (MIM) device with stable data retention

Publications (2)

Publication Number Publication Date
US20080127480A1 true US20080127480A1 (en) 2008-06-05
US7384800B1 US7384800B1 (en) 2008-06-10

Family

ID=39474107

Family Applications (1)

Application Number Title Priority Date Filing Date
US11/633,942 Active US7384800B1 (en) 2006-12-05 2006-12-05 Method of fabricating metal-insulator-metal (MIM) device with stable data retention

Country Status (1)

Country Link
US (1) US7384800B1 (en)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN102593352A (en) * 2012-02-21 2012-07-18 北京大学 Method for preparing resistive random access memory
CN111799372A (en) * 2020-05-15 2020-10-20 上海华力微电子有限公司 Method for forming RRAM resistive switching structure

Citations (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5434363A (en) * 1992-04-06 1995-07-18 Sharp Kabushiki Kaisha Metallic wiring board
US5442224A (en) * 1993-02-03 1995-08-15 Sharp Kabushiki Kaisha Two-terminal mim device having stable non-linearity characteristics and a lower electrode of thin TA film doped with nitrogen
US5672251A (en) * 1992-04-06 1997-09-30 Sharp Kabushiki Kaisha Metallic wiring board and a method for producing the same
US6396147B1 (en) * 1998-05-16 2002-05-28 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device with metal-oxide conductors
US20040102015A1 (en) * 2002-11-26 2004-05-27 Jae-Hyoung Choi Methods for forming semiconductor devices including thermal processing
US6743678B2 (en) * 2002-11-04 2004-06-01 Samsung Electronics Co., Ltd. Methods for manufacturing semiconductor memory devices
US6928720B2 (en) * 1999-05-27 2005-08-16 Murata Manufacturing Co., Ltd. Method of manufacturing a surface acoustic wave device
US6936877B2 (en) * 2001-03-21 2005-08-30 Koninklijke Philips Electronics N.V. Integrated circuit including a capacitor with a high capacitance density
US6946341B2 (en) * 2001-12-05 2005-09-20 Samsung Electronics Co., Ltd. Methods for manufacturing storage nodes of stacked capacitors
US20060066598A1 (en) * 2004-09-27 2006-03-30 Floyd Philip D Method and device for electrically programmable display
US20060114380A1 (en) * 2004-12-01 2006-06-01 Takeshi Kurashima Liquid crystal display device, manufacturing method of liquid crystal display device, and electronic apparatus

Patent Citations (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5434363A (en) * 1992-04-06 1995-07-18 Sharp Kabushiki Kaisha Metallic wiring board
US5672251A (en) * 1992-04-06 1997-09-30 Sharp Kabushiki Kaisha Metallic wiring board and a method for producing the same
US5442224A (en) * 1993-02-03 1995-08-15 Sharp Kabushiki Kaisha Two-terminal mim device having stable non-linearity characteristics and a lower electrode of thin TA film doped with nitrogen
US6396147B1 (en) * 1998-05-16 2002-05-28 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device with metal-oxide conductors
US6928720B2 (en) * 1999-05-27 2005-08-16 Murata Manufacturing Co., Ltd. Method of manufacturing a surface acoustic wave device
US6936877B2 (en) * 2001-03-21 2005-08-30 Koninklijke Philips Electronics N.V. Integrated circuit including a capacitor with a high capacitance density
US6946341B2 (en) * 2001-12-05 2005-09-20 Samsung Electronics Co., Ltd. Methods for manufacturing storage nodes of stacked capacitors
US6743678B2 (en) * 2002-11-04 2004-06-01 Samsung Electronics Co., Ltd. Methods for manufacturing semiconductor memory devices
US20040102015A1 (en) * 2002-11-26 2004-05-27 Jae-Hyoung Choi Methods for forming semiconductor devices including thermal processing
US20060066598A1 (en) * 2004-09-27 2006-03-30 Floyd Philip D Method and device for electrically programmable display
US20060114380A1 (en) * 2004-12-01 2006-06-01 Takeshi Kurashima Liquid crystal display device, manufacturing method of liquid crystal display device, and electronic apparatus

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN102593352A (en) * 2012-02-21 2012-07-18 北京大学 Method for preparing resistive random access memory
CN111799372A (en) * 2020-05-15 2020-10-20 上海华力微电子有限公司 Method for forming RRAM resistive switching structure

Also Published As

Publication number Publication date
US7384800B1 (en) 2008-06-10

Similar Documents

Publication Publication Date Title
US7741636B2 (en) Programmable resistive RAM and manufacturing method
US10038139B2 (en) One transistor and one resistive random access memory (RRAM) structure with spacer
US9214628B2 (en) Nonvolatile memory element, nonvolatile memory device, and manufacturing method for the same
US9431604B2 (en) Resistive random access memory (RRAM) and method of making
US9099647B2 (en) One transistor and one resistive (1T1R) random access memory (RAM) structure with dual spacers
US8062923B2 (en) Thin film fuse phase change cell with thermal isolation pad and manufacturing method
US8547728B2 (en) Non-volatile memory device and methods for manufacturing the same
US20070045615A1 (en) Non-volatile organic resistance random access memory device and method of manufacturing the same
US7820997B2 (en) Resistor random access memory cell with reduced active area and reduced contact areas
US20100237316A1 (en) 4f2 self align side wall active phase change memory
US20090008620A1 (en) Nonvolatile Memory Cells Employing a Transition Metal Oxide Layers as a Data Storage Material Layer and Methods of Manufacturing the Same
EP1542277A2 (en) Electrodes for RRAM memory cells
US7527985B2 (en) Method for manufacturing a resistor random access memory with reduced active area and reduced contact areas
US11107983B2 (en) Resistive random access memory array and manufacturing method thereof
JP2007158325A (en) Crosspoint resistor memory device with bidirectional schottky diode
US7384800B1 (en) Method of fabricating metal-insulator-metal (MIM) device with stable data retention
US7468525B2 (en) Test structures for development of metal-insulator-metal (MIM) devices
CN112885869A (en) 1S1R device based on metallic intercalation and preparation method thereof
CN109728163B (en) Resistive random access memory and manufacturing method thereof
US9012299B2 (en) Metal-insualtor-metal (MIM) device and method of formation thereof
US20230292635A1 (en) Resistive random-access memory devices with a via device structure
US7468296B1 (en) Thin film germanium diode with low reverse breakdown

Legal Events

Date Code Title Description
AS Assignment

Owner name: SPANSION LLC, CALIFORNIA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:AVANZINO, STEVEN;HADDAD, SAMEER;CHEN, AN;AND OTHERS;REEL/FRAME:018666/0204;SIGNING DATES FROM 20061026 TO 20061115

FEPP Fee payment procedure

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

STCF Information on status: patent grant

Free format text: PATENTED CASE

AS Assignment

Owner name: BARCLAYS BANK PLC,NEW YORK

Free format text: SECURITY AGREEMENT;ASSIGNORS:SPANSION LLC;SPANSION INC.;SPANSION TECHNOLOGY INC.;AND OTHERS;REEL/FRAME:024522/0338

Effective date: 20100510

Owner name: BARCLAYS BANK PLC, NEW YORK

Free format text: SECURITY AGREEMENT;ASSIGNORS:SPANSION LLC;SPANSION INC.;SPANSION TECHNOLOGY INC.;AND OTHERS;REEL/FRAME:024522/0338

Effective date: 20100510

FPAY Fee payment

Year of fee payment: 4

AS Assignment

Owner name: SPANSION LLC, CALIFORNIA

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:BARCLAYS BANK PLC;REEL/FRAME:035201/0159

Effective date: 20150312

Owner name: SPANSION INC., CALIFORNIA

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:BARCLAYS BANK PLC;REEL/FRAME:035201/0159

Effective date: 20150312

Owner name: SPANSION TECHNOLOGY LLC, CALIFORNIA

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:BARCLAYS BANK PLC;REEL/FRAME:035201/0159

Effective date: 20150312

AS Assignment

Owner name: MORGAN STANLEY SENIOR FUNDING, INC., NEW YORK

Free format text: SECURITY INTEREST;ASSIGNORS:CYPRESS SEMICONDUCTOR CORPORATION;SPANSION LLC;REEL/FRAME:035240/0429

Effective date: 20150312

AS Assignment

Owner name: CYPRESS SEMICONDUCTOR CORPORATION, CALIFORNIA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:SPANSION, LLC;REEL/FRAME:036039/0406

Effective date: 20150601

FPAY Fee payment

Year of fee payment: 8

AS Assignment

Owner name: CYPRESS SEMICONDUCTOR CORPORATION, CALIFORNIA

Free format text: PARTIAL RELEASE OF SECURITY INTEREST IN PATENTS;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT;REEL/FRAME:039708/0001

Effective date: 20160811

Owner name: SPANSION LLC, CALIFORNIA

Free format text: PARTIAL RELEASE OF SECURITY INTEREST IN PATENTS;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT;REEL/FRAME:039708/0001

Effective date: 20160811

FEPP Fee payment procedure

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Free format text: PAYER NUMBER DE-ASSIGNED (ORIGINAL EVENT CODE: RMPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

AS Assignment

Owner name: MONTEREY RESEARCH, LLC, CALIFORNIA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:CYPRESS SEMICONDUCTOR CORPORATION;REEL/FRAME:040911/0238

Effective date: 20160811

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 12TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1553); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Year of fee payment: 12

AS Assignment

Owner name: MORGAN STANLEY SENIOR FUNDING, INC., NEW YORK

Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE 8647899 PREVIOUSLY RECORDED ON REEL 035240 FRAME 0429. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY INTERST;ASSIGNORS:CYPRESS SEMICONDUCTOR CORPORATION;SPANSION LLC;REEL/FRAME:058002/0470

Effective date: 20150312