US20080083951A1 - Fets with self-aligned bodies and backgate holes - Google Patents

Fets with self-aligned bodies and backgate holes Download PDF

Info

Publication number
US20080083951A1
US20080083951A1 US11/869,766 US86976607A US2008083951A1 US 20080083951 A1 US20080083951 A1 US 20080083951A1 US 86976607 A US86976607 A US 86976607A US 2008083951 A1 US2008083951 A1 US 2008083951A1
Authority
US
United States
Prior art keywords
design structure
substrate
channel region
source
limitations
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US11/869,766
Inventor
Brent Anderson
Andres Bryant
Edward Nowak
Richard Williams
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
International Business Machines Corp
Original Assignee
International Business Machines Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by International Business Machines Corp filed Critical International Business Machines Corp
Priority to US11/869,766 priority Critical patent/US20080083951A1/en
Assigned to INTERNATIONAL BUSINESS MACHINES CORPORATION reassignment INTERNATIONAL BUSINESS MACHINES CORPORATION ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: WILLIAMS, RICHARD Q., ANDERSON, BRENT A., BRYANT, ANDRES, NOWAK, EDWARD J.
Publication of US20080083951A1 publication Critical patent/US20080083951A1/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/76Unipolar devices, e.g. field effect transistors
    • H01L29/772Field effect transistors
    • H01L29/78Field effect transistors with field effect produced by an insulated gate
    • H01L29/786Thin film transistors, i.e. transistors with a channel being at least partly a thin film
    • H01L29/78606Thin film transistors, i.e. transistors with a channel being at least partly a thin film with supplementary region or layer in the thin film or in the insulated bulk substrate supporting it for controlling or increasing the safety of the device
    • H01L29/78612Thin film transistors, i.e. transistors with a channel being at least partly a thin film with supplementary region or layer in the thin film or in the insulated bulk substrate supporting it for controlling or increasing the safety of the device for preventing the kink- or the snapback effect, e.g. discharging the minority carriers of the channel region for preventing bipolar effect
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/66007Multistep manufacturing processes
    • H01L29/66075Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
    • H01L29/66227Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
    • H01L29/66409Unipolar field-effect transistors
    • H01L29/66477Unipolar field-effect transistors with an insulated gate, i.e. MISFET
    • H01L29/66742Thin film unipolar transistors
    • H01L29/66772Monocristalline silicon transistors on insulating substrates, e.g. quartz substrates
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/76Unipolar devices, e.g. field effect transistors
    • H01L29/772Field effect transistors
    • H01L29/78Field effect transistors with field effect produced by an insulated gate
    • H01L29/786Thin film transistors, i.e. transistors with a channel being at least partly a thin film
    • H01L29/78606Thin film transistors, i.e. transistors with a channel being at least partly a thin film with supplementary region or layer in the thin film or in the insulated bulk substrate supporting it for controlling or increasing the safety of the device
    • H01L29/78618Thin film transistors, i.e. transistors with a channel being at least partly a thin film with supplementary region or layer in the thin film or in the insulated bulk substrate supporting it for controlling or increasing the safety of the device characterised by the drain or the source properties, e.g. the doping structure, the composition, the sectional shape or the contact structure
    • H01L29/78621Thin film transistors, i.e. transistors with a channel being at least partly a thin film with supplementary region or layer in the thin film or in the insulated bulk substrate supporting it for controlling or increasing the safety of the device characterised by the drain or the source properties, e.g. the doping structure, the composition, the sectional shape or the contact structure with LDD structure or an extension or an offset region or characterised by the doping profile
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/76Unipolar devices, e.g. field effect transistors
    • H01L29/772Field effect transistors
    • H01L29/78Field effect transistors with field effect produced by an insulated gate
    • H01L29/786Thin film transistors, i.e. transistors with a channel being at least partly a thin film
    • H01L29/78645Thin film transistors, i.e. transistors with a channel being at least partly a thin film with multiple gate
    • H01L29/78648Thin film transistors, i.e. transistors with a channel being at least partly a thin film with multiple gate arranged on opposing sides of the channel

Definitions

  • the embodiments of the invention generally relate to transistors, and more particularly, to a silicon on insulator (SOI) field effect transistor (FET) that includes source/drain regions that are shallower than the channel region.
  • SOI silicon on insulator
  • FET field effect transistor
  • SOI field effect transistors use a relatively thin layer of semiconducting material, e.g., Si, overlaying a layer of insulating material, e.g. a buried oxide or dielectric layer.
  • the relatively thin semiconductor layer is generally the area in which active devices, e.g., FETs, are fabricated.
  • the logic devices i.e., FETs, are built within the relatively thin Si region of the SOI substrate to minimize source and drain capacitance.
  • Fully-depleted SOI FET devices can show large threshold voltage variations.
  • the threshold voltage variations are effected by SOI thickness as well as the channel length variations that are a result of conventional device fabrication techniques.
  • SOI FETs are often distinguished as partially depleted (PD) when the silicon film is thicker than the maximum gate depletion region thickness, and fully depleted (FD) when the silicon film is thin enough that the entire film is depleted before the threshold voltage condition is reached. Because of current technology scaling trends in reducing the SOI thickness, partially-depleted SOI devices are being pushed closer and closer to the fully-depleted mode.
  • a well-designed halo implant can create devices such that the total channel doping concentration is higher in short channel devices resulting in a more useful threshold voltage when the drain voltage is high. Therefore, devices can be operated at much shorter channel lengths. This method however is difficult to extend further because the junction leakage current may be too high because of the high halo doping concentration and the doping fluctuation effect could dominate the threshold variations in short-channel length devices.
  • Vt threshold voltage
  • Rseries resistance
  • Cj junction capacitance
  • U.S. Patent Application Number 2006/0001095 A1 incorporated herein by reference, teaches a method of creating ultrathin body, fully-depleted SOI MOSFETs wherein the SOI thickness changes with gate-length variations; thus, minimizing threshold voltage variations that are typically caused by SOI thickness.
  • the method uses a replacement gate process in which nitrogen is implanted to selectively retard oxidation during formation of a recessed channel.
  • U.S. Patent Application Number 20050110079 A1 incorporated herein by reference, teaches a method of forming a double gate FET.
  • U.S. Patent Application Number 2005/0189589 A1 incorporated herein by reference, teaches a hybrid bulk/SOI FET where the transistor is formed at a surface of a layer of semiconductor material and comprises a gate structure formed on the surface of the layer of semiconductor material and a discontinuous film of material within the layer of semiconductor material aligned with the gate structure of the transistor.
  • U.S. Pat. No. 5,376,578 A incorporated herein by reference, teaches a method of forming a FET in which the source, drain and isolation regions are all raised above the surface of the single crystal silicon which includes the steps of depositing a blanket gate stack including the gate oxide and a set of gate layers and then depositing isolation member apertures etched in the gate stack using the gate oxide as an etch stop.
  • an embodiment of the invention provides a FET that has shallow source and drain regions, a deep channel region and a gate stack.
  • the FET structure also includes halo or pocket implants that extend through the entire depth of the channel region. This aspect of the invention is advantageous because a portion of the halo and well doping of the channel is deeper than the source and drain depth and thus achieves better threshold voltage and process control.
  • Another embodiment of the present invention relates to a semiconductor device that includes a gate stack and source and drain regions that are shallower than the channel region, yet also includes a back gate.
  • the back gate of this embodiment of the invention is positioned below the dielectric layer which resides below the source and drain regions and channel region and above a second dielectric layer.
  • the dielectric layer below the source and drain regions actually extends past the back gate layer and is in contact with the second dielectric layer.
  • the gate stack of the FET structure is self-aligned such that the edges of the gate stack are substantially coincident with edges of said channel region.
  • the back gate is self-aligned such that the vertical edges of the back gate, although not substantially coincident edges with the front gate and channel, are aligned with the vertical edges of the front gate and channel.
  • aspects of the invention relate to a process for fabricating a device having source and drain regions and channel region of varying depths.
  • the process for the formation of the gate stack is self-aligned. In another embodiment the process for the formation of the gate stack is not self-aligned.
  • FIG. 1-7 illustrate schematic diagrams for the formation of a FET having shallow source/drain regions and deep channel regions.
  • FIG. 8-12 illustrate schematic diagrams for another method of the formation of a FET having shallow source/drain regions and deep channel regions.
  • FIG. 13-17 illustrate schematic diagrams of a FET having shallow source/drain regions and deep channel regions and a back gate.
  • FIG. 18 is a flow diagram illustrating a method of an embodiment of the invention.
  • FIG. 19 is a flow diagram illustrating a method of an embodiment of the invention.
  • FIG. 20 is a flow diagram of a design process used in semiconductor design, manufacturing, and/or test.
  • One embodiment of the invention satisfies this need by providing a SOI semiconductor device with a deep channel region and shallow depth source and drain regions.
  • the SOI has a thicker than conventionally-scaled Si layer and a thick buried oxide layer. Because the Si layer is thicker than standard, there is more dopant volume available to set the threshold voltage. With a retrograde well implant, if used, the channel can deplete back to dopant peak. Thus, the device can be partially depleted or quasi-fully depleted. This addresses the problems of thin Si layer devices that are fully depleted before the threshold voltage is reached, as discussed.
  • Front-to-back gate misalignment is one of the biggest problems for planar back-gated FETs.
  • Another embodiment of the invention satisfies this need by providing a fully-depleted planar back-gated SOI where the back gate exists only below the top gate and is isolated by dielectric layers.
  • the back gate of this aspect of the invention is positioned below the dielectric layer which resides below the source and drain regions and channel region and above a second dielectric layer. The dielectric layer below the source and drain regions actually extend past the back gate layer and is in contact with the second dielectric layer.
  • FIGS. 1 through 7 discussed at length below, where similar reference characters denote corresponding features consistently throughout the Figures, there are shown preferred embodiments of the invention (e.g., the buried oxide layer of the SOI wafer).
  • FIG. 7 illustrates a first embodiment of the invention which is a SOI FET which has a gate stack ( 100 ), source and drain regions ( 102 ) and channel region ( 104 ), where the source and drain region and the channel region have different depths.
  • the SOI FET of this embodiment of the invention comprises a substrate having a top surface ( 130 ).
  • the substrate of the present invention is defined in the Figures by elements ( 114 ), ( 108 ), ( 110 ) and ( 126 ).
  • the substrate can comprise different dielectric materials as insulators (e.g., oxides, etc.).
  • Over the top surface of the substrate is positioned a gate stack or, in other words, gate ( 100 ).
  • the gate stack structure comprises the gate ( 100 ), a gate oxide ( 132 ), and spacers ( 134 ). It is understood by those of skill in the art that the terms gate ( 100 ) and gate stack which includes the gate oxide layer and spacers and gate can be used interchangeably herein.
  • the invention also comprises a channel region ( 104 ) positioned in the substrate below the gate.
  • the FET of the invention also comprises source and drain regions ( 102 ) extending from the top surface of the substrate into the substrate. The channel region extends a further distance from the top surface of the substrate into the substrate when compared to said source and drain regions.
  • the depths of the source and drain region relative to the channel region can be changed to modify or optimize parameters of the FET. Optimization of this structure can be performed using Technology Computer-Aid Design (TCAD) device simulation software. Using TCAD the various tradeoffs between issues such as Vt, capacitance, the lateral coupling between the source and drain and the channel, series resistance, etc., can be evaluated for specific technology targets. Additionally, at least part of the channel region ( 104 ) is partially depleted.
  • the structure of the channel region also comprises halo implants ( 106 ) or pocket implants on opposite sides of the channel. Various ratios between the thickness of the source and drain regions and the channel are possible. The implants extend a further distance from the top surface of the substrate into said substrate when compared to said source and drain regions. The implants may also extend the same distance from the top surface of the substrate as the channel region. ( 106 ).
  • the structure of the FET allows for altering the doping, thus, making the device fully depleted or partially depleted.
  • the greater thickness of the substrate beneath the source and drain regions as compared to the channel region provides for increased source and drain isolation.
  • the shallower source and drain regions relative to the channel region allows for reduced junction capacitance.
  • the channel region ( 104 ) can be thicker than conventionally-scaled because a SOI wafer having a thick silicon layer may be used to make the FET.
  • Conventionally-scaled SOI technologies, i.e., the source, drain, and channel are substantially the same thickness
  • FIG. 17 illustrates a second embodiment of the invention discussed at length below, comprising a gate stack ( 100 ), source and drain region ( 102 ) and channel region ( 104 ), where the source and drain region and the channel region have different depths, and a back gate ( 302 ) that is surrounded by the substrate (i.e., everything but the intrinsic FET).
  • the substrate of the present invention is defined in the Figures by elements ( 114 ), ( 108 ), ( 110 ), ( 126 ) and ( 300 ).
  • this embodiment of the invention includes a back gate.
  • the structure comprises a back gate ( 302 ) positioned below the channel region ( 104 ) and positioned a further distance from the top surface ( 130 ) into the substrate than the channel region ( 104 ).
  • the structure of the back gate is such that the back gate is positioned into the substrate so that the substrate completely surrounds said back gate. Therefore, the back gate is completely isolated by substrate.
  • isolating the back gate with dielectric provides for minimized back gate capacitance.
  • FIG. 18 illustrates a flow diagram of the first embodiment ( FIGS. 1-7 ) that is a self-aligned method for planar FET fabrication.
  • a SOI starting wafer ( 114 ) with thick silicon layer ( 120 ) which can be thicker than that which standard scaling, as discussed above prescribes and a thick buried oxide layer ( 108 ) is provided.
  • FIG. 1 shows an SOI wafer.
  • thin silicon layers in the SOI are the convention to provide for good threshold voltage control.
  • the differential depths of the source and drain region and channel of the present method and the structure of the present method provide for such control.
  • STI shallow trench isolation
  • the STI includes a nitride cap ( 116 ) to protect the isolation regions from subsequent etching processes.
  • a well ionization/implant (I/I) process may also be optionally performed ( 118 ).
  • a gate stack is then formed by conventional methods ( 400 ) having a gate dielectric layer, e.g., gate oxide, ( 132 ), gate ( 100 ), spacers ( 134 ) and a sacrificial dielectric layer (e.g., nitride) protective cap ( 118 ) to protect the gate.
  • FIG. 3 shows the formation of a gate stack.
  • Reactive ion etching i.e., aniosotropic etching digs, in one direction, vertically down either side of the gate stack to form cavities ( 122 ) on either side of the channel region to form the source and drain regions ( 402 ).
  • a diagram of this step is shown in FIG. 4 .
  • a halo implant or pocket implant ( 106 ) is formed as seen in FIG. 5 .
  • the halo implant can be of the same dopant as the channel region but of a higher concentration.
  • the halo is used to set the threshold voltage under certain bias conditions.
  • a dielectric layer ( 124 ) e.g., oxide, nitride, etc.
  • the protective dielectric layer is provided to protect the channel from the implant processes.
  • the method then requires filling a portion of the source and drain region with a dielectric insulator to a desired depth ( 402 ).
  • FIG. 6 shows the structure after the filling step.
  • This step is performed by overfilling the cavity ( 122 ) of the source and drain regions made by the etching step, then depositing the dielectric insulator in the cavity of the source and drain regions.
  • the dielectric, (e.g., oxide), used in this fill step may be the same oxide as the other regions of the substrate ( 110 ) or ( 108 ) or a different oxide altogether.
  • the dielectric in the cavity of the source and drain regions is planarized and then the insulator is etched back to form a desired source and drain region depth; thus, resulting in a shallower source/drain region than the channel region.
  • a very precise method for filling the cavity for the source and drain region with dielectric includes hole fill steps and etch back steps to form recesses for source and drain regions to be formed ( 404 ). Repeated fill and etch steps that produce very uniform dielectric layers in the cavities of the source and drain regions are performed. First, the source drains are overfilled with dielectric, e.g., HDP oxide ( 126 ). Then the new dielectric layer fill is planarized to be flush with the top surface of the gate. Using one or more fill and etch steps (e.g., anisotropic etch steps), the dielectric is etched back to the surface of the source and drain region. After planarization, a portion more of the oxide is etched to form regions where the source and drain regions can be regrown that are shallower than the channel region.
  • dielectric e.g., HDP oxide
  • Source and drain region formation methods include lateral epitaxial regrowth where silicon grows out from the small amount of exposed channel pillar. Lateral epitaxial regrowth allows for SiGe growth in p channel FET (PFET).
  • PFET p channel FET
  • Another method for source drain formation is deposition of polysilicon or a metal. The deposition of polysilicon is performed by a conventional deposition process including, for example, chemical vapor deposition (CVD), plasma-assisted CVD, evaporation or chemical solution deposition.
  • Lightly-doped drains ( 130 ) and a silicide layer ( 128 ) are added at the end of processing.
  • the FET structure of the present method is exemplified in FIG. 7 . Because the gate stack is added at the very beginning of the process, the nitride-capped gate acts as a mask for the etching of the source drain region. Therefore, the gate and the channel directly below are self-aligned so that the channel region has substantially coincident vertical edges with the gate stack.
  • the SOI starting wafer ( 114 ) includes a back gate layer ( 302 ) above the deep buried oxide layer ( 108 ) and below a back gate oxide layer ( 300 ).
  • the starting wafer has an appropriate silicon thickness for a partially depleted back-gated FET.
  • the back gate is formed via a wafer bond process.
  • the starting SOI structure is described in FIG. 13 .
  • the source and drain region etching step ( 402 ) goes through the back gate oxide layer ( 300 ) and through the back gate layer ( 302 ) down to and stopping at the deep buried oxide layer ( 108 ).
  • the dielectric fill steps ( 404 ) and the silicon fill steps ( 406 ) proceed as discussed above.
  • the back gate is isolated on each side by dielectric and the back gate, channel and gate are all self-aligned such that the vertical edges of the back gate, channel and gate are substantially coincident edges, and the edges of the back gate, although not substantially coincident edges, are directly in line with the channel and gate.
  • a fully self-aligned fabrication process (both gates aligned with each other and with the source/drain doping) is therefore required for the highest performance benefits.
  • FIG. 19 illustrates a flow diagram of the embodiment shown in FIGS. 8-12 that is a non-self aligned method for planar FET fabrication.
  • a wafer is provided with thick silicon layer ( 120 ) which is thicker than that which standard scaling and with a thick buried oxide layer ( 108 ).
  • FIG. 1 shows the starting SOI structure.
  • thin silicon layers in the SOI are the convention to provide for good threshold voltage control.
  • the differential depths of the source/drain region and channel of the present method and the structure of the present method provide for such control.
  • STI shallow trench isolation
  • the STI includes an oxide cap ( 116 ) and a nitride cap ( 120 ) to protect the isolation regions from subsequent etching processes.
  • a well ionization/implant (I/I) process may also be optionally performed ( 118 ).
  • An anisotropic etching using a selective etching technique such as RIE is performed ( 500 ).
  • the cavities for the source/drain regions are etched back down to but stopping at the deep buried oxide ( 108 ).
  • the silicon pillar for the channel region can be wider than the other embodiments described herein to provide a larger area upon which to build the gate and gate stack.
  • a halo implant or pocket implant ( 106 ) is formed FIG. 10 .
  • the halo implant shields the channel from electric field lines emanating from the drain diffusion.
  • the halo protects the channel from dopant diffusion from the source and drain regions ( 102 ).
  • a dielectric layer ( 124 ), (e.g., a nitride), can be also added along the vertical axis of the halo implant on the source/drain side of the halo implant.
  • the dielectric layer is provided to protect the silicon from the implant processes.
  • the method then requires filling a portion of the source/drain region with a dielectric insulator to a desired depth ( 502 ).
  • FIG. 11 shows the structure after the filling step. This step is performed by depositing the dielectric insulator in the source/drain region wells then etching the insulator back to a desired source/drain depth which is shallower than the depth of the channel region.
  • a very precise method for filling the cavities of the source and drain regions with dielectric includes hole fill steps ( 502 ) and etch back steps to form recesses or cavities to make source and drain regions. Repeated fill and etch steps produce very uniform dielectric layers in the wells of the source/drain regions.
  • the source/drains are overfilled with dielectric, e.g., HDP oxide, ( 126 ). Then the new dielectric layer fill is planarized to be flush with the top surface of the gate.
  • the dielectric is etched back to the surface of the source/drain region. After planarization, a portion of the oxide is etched to form regions where the source/drain region can be regrown that are shallower than the channel region.
  • Source and drain formation methods include lateral epitaxial regrowth where silicon grows out from the small amount of exposed channel pillar. Lateral epitaxial regrowth allows for SiGe growth in p channel FET (PFET).
  • PFET p channel FET
  • Another method for source/drain formation is deposition of polysilicon or a metal. The deposition of polysilicon is performed by a conventional deposition process including, for example, chemical vapor deposition (CVD), plasma-assisted CVD, evaporation or chemical solution deposition.
  • a gate stack ( 100 ) is then formed ( 506 ) by conventional methods with attention to alignment between the gate and source/drain regions.
  • Lightly-doped drains ( 130 ) and a silicide layer ( 128 ) are added at the end of processing and conventional back end of line (BEOL) processing is performed.
  • the SOI starting wafer includes a back gate layer ( 302 ) above the deep buried oxide layer ( 108 ) and below a back gate oxide layer ( 300 ).
  • FIG. 13 shows the starting structure.
  • the starting wafer has an appropriate silicon thickness for a partially depleted back-gated FET.
  • the back gate layer is formed via wafer bond process.
  • FIG. 14 shows the formation of the gate stack ( 100 ) in this embodiment.
  • the source/drain etching step(s) ( 500 ) goes through the back gate oxide layer and through the back gate down to and stopping at the deep buried oxide layer as show in FIG. 15 .
  • the dielectric fill steps and the silicon fill steps proceed as discussed above, FIGS. 16 and 17 .
  • Lightly-doped drains ( 136 ) and a silicide layer are added and conventional back end of line (BEOL) processing is performed.
  • FIG. 20 shows a block diagram of an example design flow 2000 .
  • Design flow 2000 may vary depending on the type of IC being designed.
  • a design flow 2000 for building an application specific IC (ASIC) may differ from a design flow 2000 for designing a standard component.
  • Design structure 2020 is preferably an input to a design process 2010 and may come from an IP provider, a core developer, or other design company or may be generated by the operator of the design flow, or from other sources.
  • Design structure 2020 comprises the circuits in FIGS. 1-17 in the form of schematics or HDL, a hardware-description language (e.g., Verilog, VHDL, C, etc.).
  • Design structure 2020 may be contained on one or more machine readable medium.
  • design structure 2020 may be a text file or a graphical representation of the circuits in FIGS. 1-17 .
  • Design process 2010 preferably synthesizes (or translates) the circuits in FIGS. 1-17 into a netlist 2080 , where netlist 2080 is, for example, a list of wires, transistors, logic gates, control circuits, I/O, models, etc. that describes the connections to other elements and circuits in an integrated circuit design and recorded on at least one of machine readable medium. This may be an iterative process in which netlist 2080 is resynthesized one or more times depending on design specifications and parameters for the circuit.
  • Design process 2010 may include using a variety of inputs; for example, inputs from library elements 2030 which may house a set of commonly used elements, circuits, and devices, including models, layouts, and symbolic representations, for a given manufacturing technology (e.g., different technology nodes, 32 nm, 45 nm, 90 nm, etc.), design specifications 2040 , characterization data 2050 , verification data 2060 , design rules 2070 , and test data files 2085 (which may include test patterns and other testing information). Design process 2010 may further include, for example, standard circuit design processes such as timing analysis, verification, design rule checking, place and route operations, etc.
  • One of ordinary skill in the art of integrated circuit design can appreciate the extent of possible electronic design automation tools and applications used in design process 2010 without deviating from the scope and spirit of the invention.
  • the design structure of the invention is not limited to any specific design flow.
  • Design process 2010 preferably translates an embodiment of the invention as shown in FIG. 20 , along with any additional integrated circuit design or data (if applicable), into a second design structure 2090 .
  • Design structure 2090 resides on a storage medium in a data format used for the exchange of layout data of integrated circuits (e.g. information stored in a GDSII (GDS2), GL1, OASIS, or any other suitable format for storing such design structures).
  • Design structure 2090 may comprise information such as, for example, test data files, design content files, manufacturing data, layout parameters, wires, levels of metal, vias, shapes, data for routing through the manufacturing line, and any other data required by a semiconductor manufacturer to produce an embodiment of the invention as shown in FIG. 20 .
  • Design structure 2090 may then proceed to a stage 2095 where, for example, design structure 2090 : proceeds to tape-out, is released to manufacturing, is released to a mask house, is sent to another design house, is sent back to the customer, etc.

Abstract

Embodiments of the invention disclose a design structure for a FET with a shallow source/drain region, a deep channel region, a gate stack and a back gate that is surrounded by dielectric. The FET structure also includes halo or pocket implants that extend through the entire depth of the channel region. Because a portion of the halo and well doping of the channel is deeper than the source/drain depth, better threshold voltage and process control is achieved. A back-gated FET structure is also provided having a first dielectric layer in this structure that runs under the shallow source/drain region between the channel region and the back gate. This first dielectric layer extends from under the source/drain regions on either side of the back gate and is in contact with a second dielectric such that the back gate is bounded on each side or isolated by dielectric.

Description

    CROSS-REFERENCE TO RELATED APPLICATIONS
  • This application is a Continuation-In-Part of U.S. application Ser. No. 11/539,288 filed Oct. 6, 2006, the complete disclosure of which, in its entirety, is herein incorporated by reference.
  • BACKGROUND
  • 1. Field of the Invention
  • The embodiments of the invention generally relate to transistors, and more particularly, to a silicon on insulator (SOI) field effect transistor (FET) that includes source/drain regions that are shallower than the channel region.
  • 2. Description of the Related Art
  • Conventional silicon-on-insulator (SOI) field effect transistors (FET) use a relatively thin layer of semiconducting material, e.g., Si, overlaying a layer of insulating material, e.g. a buried oxide or dielectric layer. The relatively thin semiconductor layer is generally the area in which active devices, e.g., FETs, are fabricated. In high-performance SOI logic devices, the logic devices, i.e., FETs, are built within the relatively thin Si region of the SOI substrate to minimize source and drain capacitance.
  • Fully-depleted SOI FET devices can show large threshold voltage variations. The threshold voltage variations are effected by SOI thickness as well as the channel length variations that are a result of conventional device fabrication techniques.
  • SOI FETs are often distinguished as partially depleted (PD) when the silicon film is thicker than the maximum gate depletion region thickness, and fully depleted (FD) when the silicon film is thin enough that the entire film is depleted before the threshold voltage condition is reached. Because of current technology scaling trends in reducing the SOI thickness, partially-depleted SOI devices are being pushed closer and closer to the fully-depleted mode.
  • A well-designed halo implant can create devices such that the total channel doping concentration is higher in short channel devices resulting in a more useful threshold voltage when the drain voltage is high. Therefore, devices can be operated at much shorter channel lengths. This method however is difficult to extend further because the junction leakage current may be too high because of the high halo doping concentration and the doping fluctuation effect could dominate the threshold variations in short-channel length devices.
  • Improving a parameter such as threshold voltage (Vt) can result in degradation of various other parameters such as resistance (Rseries) or junction capacitance (Cj), for example. Many examples are evident where attempts have been made to minimize the tradeoffs between the various parameters of a high-speed semiconductor device.
  • For example, U.S. Patent Application Number 2006/0001095 A1, incorporated herein by reference, teaches a method of creating ultrathin body, fully-depleted SOI MOSFETs wherein the SOI thickness changes with gate-length variations; thus, minimizing threshold voltage variations that are typically caused by SOI thickness. The method uses a replacement gate process in which nitrogen is implanted to selectively retard oxidation during formation of a recessed channel. Also, U.S. Patent Application Number 20050110079 A1, incorporated herein by reference, teaches a method of forming a double gate FET.
  • Further, U.S. Patent Application Number 2005/0189589 A1, incorporated herein by reference, teaches a hybrid bulk/SOI FET where the transistor is formed at a surface of a layer of semiconductor material and comprises a gate structure formed on the surface of the layer of semiconductor material and a discontinuous film of material within the layer of semiconductor material aligned with the gate structure of the transistor.
  • U.S. Pat. No. 5,376,578 A, incorporated herein by reference, teaches a method of forming a FET in which the source, drain and isolation regions are all raised above the surface of the single crystal silicon which includes the steps of depositing a blanket gate stack including the gate oxide and a set of gate layers and then depositing isolation member apertures etched in the gate stack using the gate oxide as an etch stop.
  • SUMMARY
  • In view of the foregoing, an embodiment of the invention provides a FET that has shallow source and drain regions, a deep channel region and a gate stack. The FET structure also includes halo or pocket implants that extend through the entire depth of the channel region. This aspect of the invention is advantageous because a portion of the halo and well doping of the channel is deeper than the source and drain depth and thus achieves better threshold voltage and process control.
  • Another embodiment of the present invention relates to a semiconductor device that includes a gate stack and source and drain regions that are shallower than the channel region, yet also includes a back gate. The back gate of this embodiment of the invention is positioned below the dielectric layer which resides below the source and drain regions and channel region and above a second dielectric layer. The dielectric layer below the source and drain regions actually extends past the back gate layer and is in contact with the second dielectric layer. These aspects of the invention will be better understood when considered in conjunction with the detailed description and drawings herein.
  • In another embodiment of the invention, the gate stack of the FET structure is self-aligned such that the edges of the gate stack are substantially coincident with edges of said channel region. Moreover, in structures having a back gate, the back gate is self-aligned such that the vertical edges of the back gate, although not substantially coincident edges with the front gate and channel, are aligned with the vertical edges of the front gate and channel.
  • Other aspects of the invention relate to a process for fabricating a device having source and drain regions and channel region of varying depths. In one embodiment the process for the formation of the gate stack is self-aligned. In another embodiment the process for the formation of the gate stack is not self-aligned.
  • These and other aspects of the embodiments of the invention will be better appreciated and understood when considered in conjunction with the following description and the accompanying drawings. It should be understood, however, that the following descriptions, while indicating preferred embodiments of the invention and numerous specific details thereof, are given by way of illustration and not of limitation. Many changes and modifications may be made within the scope of the embodiments of the invention without departing from the spirit thereof, and the embodiments of the invention include all such modifications.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • The embodiments of the invention will be better understood from the following detailed description with reference to the drawings, in which:
  • FIG. 1-7 illustrate schematic diagrams for the formation of a FET having shallow source/drain regions and deep channel regions.
  • FIG. 8-12 illustrate schematic diagrams for another method of the formation of a FET having shallow source/drain regions and deep channel regions.
  • FIG. 13-17 illustrate schematic diagrams of a FET having shallow source/drain regions and deep channel regions and a back gate.
  • FIG. 18 is a flow diagram illustrating a method of an embodiment of the invention;
  • FIG. 19 is a flow diagram illustrating a method of an embodiment of the invention; and
  • FIG. 20 is a flow diagram of a design process used in semiconductor design, manufacturing, and/or test.
  • DETAILED DESCRIPTION OF EMBODIMENTS
  • The embodiments of the invention and the various features and advantageous details thereof are explained more fully with reference to the non-limiting embodiments that are illustrated in the accompanying drawings and detailed in the following description. It should be noted that the features illustrated in the drawings are not necessarily drawn to scale. Descriptions of well-known components and processing techniques are omitted so as to not unnecessarily obscure the embodiments of the invention. The examples used herein are intended merely to facilitate an understanding of ways in which the embodiments of the invention may be practiced and to further enable those of skill in the art to practice the embodiments of the invention. Accordingly, the examples should not be construed as limiting the scope of the embodiments of the invention.
  • As mentioned, there remains a need for a low junction capacitance, highly-scaled SOI with good threshold voltage control. As discussed above, highly-scaled SOI often involve thin, fully-depleted SOI semiconductor devices. Small body volume, i.e. thin devices, are more likely susceptible to large dopant fluctuations, which affect threshold voltage and capacitance of the SOI devices.
  • One embodiment of the invention satisfies this need by providing a SOI semiconductor device with a deep channel region and shallow depth source and drain regions. The SOI has a thicker than conventionally-scaled Si layer and a thick buried oxide layer. Because the Si layer is thicker than standard, there is more dopant volume available to set the threshold voltage. With a retrograde well implant, if used, the channel can deplete back to dopant peak. Thus, the device can be partially depleted or quasi-fully depleted. This addresses the problems of thin Si layer devices that are fully depleted before the threshold voltage is reached, as discussed.
  • There is also a need to self-align back gates to source/drain diffusion regions in thin fully-depleted back-gated FETs to minimize front-to-back gate misalignment because this misalignment results in poor electrostatic channel control and excess parasitic capacitance. Front-to-back gate misalignment is one of the biggest problems for planar back-gated FETs.
  • Another embodiment of the invention satisfies this need by providing a fully-depleted planar back-gated SOI where the back gate exists only below the top gate and is isolated by dielectric layers. The back gate of this aspect of the invention is positioned below the dielectric layer which resides below the source and drain regions and channel region and above a second dielectric layer. The dielectric layer below the source and drain regions actually extend past the back gate layer and is in contact with the second dielectric layer.
  • Referring now to the drawings, and more particularly to FIGS. 1 through 7, discussed at length below, where similar reference characters denote corresponding features consistently throughout the Figures, there are shown preferred embodiments of the invention (e.g., the buried oxide layer of the SOI wafer).
  • FIG. 7 illustrates a first embodiment of the invention which is a SOI FET which has a gate stack (100), source and drain regions (102) and channel region (104), where the source and drain region and the channel region have different depths. The SOI FET of this embodiment of the invention comprises a substrate having a top surface (130). The substrate of the present invention is defined in the Figures by elements (114), (108), (110) and (126). The substrate can comprise different dielectric materials as insulators (e.g., oxides, etc.). Over the top surface of the substrate is positioned a gate stack or, in other words, gate (100). For convenience, the entire gate stack is referred to, herein, by element (100) in the Figures, and it is understood that the term gate is also used herein, to mean the entire gate stack structure. The gate stack structure comprises the gate (100), a gate oxide (132), and spacers (134). It is understood by those of skill in the art that the terms gate (100) and gate stack which includes the gate oxide layer and spacers and gate can be used interchangeably herein. The invention also comprises a channel region (104) positioned in the substrate below the gate. The FET of the invention also comprises source and drain regions (102) extending from the top surface of the substrate into the substrate. The channel region extends a further distance from the top surface of the substrate into the substrate when compared to said source and drain regions.
  • The depths of the source and drain region relative to the channel region can be changed to modify or optimize parameters of the FET. Optimization of this structure can be performed using Technology Computer-Aid Design (TCAD) device simulation software. Using TCAD the various tradeoffs between issues such as Vt, capacitance, the lateral coupling between the source and drain and the channel, series resistance, etc., can be evaluated for specific technology targets. Additionally, at least part of the channel region (104) is partially depleted. The structure of the channel region also comprises halo implants (106) or pocket implants on opposite sides of the channel. Various ratios between the thickness of the source and drain regions and the channel are possible. The implants extend a further distance from the top surface of the substrate into said substrate when compared to said source and drain regions. The implants may also extend the same distance from the top surface of the substrate as the channel region. (106).
  • Because a portion of the halo and well doping of the channel is positioned deeper into the substrate from the surface than the source and drain regions, better threshold voltage and process control is achieved. Additionally, the structure of the FET allows for altering the doping, thus, making the device fully depleted or partially depleted. The greater thickness of the substrate beneath the source and drain regions as compared to the channel region provides for increased source and drain isolation. The shallower source and drain regions relative to the channel region allows for reduced junction capacitance. Additionally, the channel region (104) can be thicker than conventionally-scaled because a SOI wafer having a thick silicon layer may be used to make the FET. Conventionally-scaled SOI technologies, (i.e., the source, drain, and channel are substantially the same thickness) have considered Si channel down to the range of 10 nanometers.
  • FIG. 17 illustrates a second embodiment of the invention discussed at length below, comprising a gate stack (100), source and drain region (102) and channel region (104), where the source and drain region and the channel region have different depths, and a back gate (302) that is surrounded by the substrate (i.e., everything but the intrinsic FET). The substrate of the present invention is defined in the Figures by elements (114), (108), (110), (126) and (300). In addition to the elements described above, this embodiment of the invention includes a back gate. The structure comprises a back gate (302) positioned below the channel region (104) and positioned a further distance from the top surface (130) into the substrate than the channel region (104). The structure of the back gate is such that the back gate is positioned into the substrate so that the substrate completely surrounds said back gate. Therefore, the back gate is completely isolated by substrate. In addition to the benefits discussed of having shallow source/drain regions and a deep channel region, isolating the back gate with dielectric provides for minimized back gate capacitance.
  • FIG. 18 illustrates a flow diagram of the first embodiment (FIGS. 1-7) that is a self-aligned method for planar FET fabrication. In a method for self-aligning a gate stack with the channel region of a FET, a SOI starting wafer (114) with thick silicon layer (120) which can be thicker than that which standard scaling, as discussed above prescribes and a thick buried oxide layer (108) is provided. FIG. 1 shows an SOI wafer. Generally, thin silicon layers in the SOI are the convention to provide for good threshold voltage control. However, the differential depths of the source and drain region and channel of the present method and the structure of the present method provide for such control. FIG. 2, exemplifies the formation of a shallow trench isolation (STI) (110) by conventional methods to isolate the semiconductor region (120). The STI includes a nitride cap (116) to protect the isolation regions from subsequent etching processes. A well ionization/implant (I/I) process may also be optionally performed (118). A gate stack is then formed by conventional methods (400) having a gate dielectric layer, e.g., gate oxide, (132), gate (100), spacers (134) and a sacrificial dielectric layer (e.g., nitride) protective cap (118) to protect the gate. FIG. 3 shows the formation of a gate stack. Reactive ion etching (i.e., aniosotropic etching) digs, in one direction, vertically down either side of the gate stack to form cavities (122) on either side of the channel region to form the source and drain regions (402). A diagram of this step is shown in FIG. 4.
  • A halo implant or pocket implant (106) is formed as seen in FIG. 5. The halo implant can be of the same dopant as the channel region but of a higher concentration. The halo is used to set the threshold voltage under certain bias conditions. As seen in FIG. 5, a dielectric layer (124), (e.g., oxide, nitride, etc.), is also added along the vertical axis of the halo implant on the source and drain side of the halo implant. The protective dielectric layer is provided to protect the channel from the implant processes. The method then requires filling a portion of the source and drain region with a dielectric insulator to a desired depth (402). FIG. 6 shows the structure after the filling step. This step is performed by overfilling the cavity (122) of the source and drain regions made by the etching step, then depositing the dielectric insulator in the cavity of the source and drain regions. The dielectric, (e.g., oxide), used in this fill step may be the same oxide as the other regions of the substrate (110) or (108) or a different oxide altogether. The dielectric in the cavity of the source and drain regions is planarized and then the insulator is etched back to form a desired source and drain region depth; thus, resulting in a shallower source/drain region than the channel region.
  • A very precise method for filling the cavity for the source and drain region with dielectric includes hole fill steps and etch back steps to form recesses for source and drain regions to be formed (404). Repeated fill and etch steps that produce very uniform dielectric layers in the cavities of the source and drain regions are performed. First, the source drains are overfilled with dielectric, e.g., HDP oxide (126). Then the new dielectric layer fill is planarized to be flush with the top surface of the gate. Using one or more fill and etch steps (e.g., anisotropic etch steps), the dielectric is etched back to the surface of the source and drain region. After planarization, a portion more of the oxide is etched to form regions where the source and drain regions can be regrown that are shallower than the channel region.
  • The dielectric layer (124) for use with the halo implants is removed adjacent to the source/drain regions, then the source and drain regions (102) are formed (406). Source and drain region formation methods include lateral epitaxial regrowth where silicon grows out from the small amount of exposed channel pillar. Lateral epitaxial regrowth allows for SiGe growth in p channel FET (PFET). Another method for source drain formation is deposition of polysilicon or a metal. The deposition of polysilicon is performed by a conventional deposition process including, for example, chemical vapor deposition (CVD), plasma-assisted CVD, evaporation or chemical solution deposition. Lightly-doped drains (130) and a silicide layer (128) are added at the end of processing. The FET structure of the present method is exemplified in FIG. 7. Because the gate stack is added at the very beginning of the process, the nitride-capped gate acts as a mask for the etching of the source drain region. Therefore, the gate and the channel directly below are self-aligned so that the channel region has substantially coincident vertical edges with the gate stack.
  • In another embodiment of the method, the SOI starting wafer (114) includes a back gate layer (302) above the deep buried oxide layer (108) and below a back gate oxide layer (300). The starting wafer has an appropriate silicon thickness for a partially depleted back-gated FET. The back gate is formed via a wafer bond process. The starting SOI structure is described in FIG. 13. In this embodiment, the source and drain region etching step (402) goes through the back gate oxide layer (300) and through the back gate layer (302) down to and stopping at the deep buried oxide layer (108). The dielectric fill steps (404) and the silicon fill steps (406) proceed as discussed above. Thus, in this embodiment of the method, the back gate is isolated on each side by dielectric and the back gate, channel and gate are all self-aligned such that the vertical edges of the back gate, channel and gate are substantially coincident edges, and the edges of the back gate, although not substantially coincident edges, are directly in line with the channel and gate. A fully self-aligned fabrication process (both gates aligned with each other and with the source/drain doping) is therefore required for the highest performance benefits.
  • FIG. 19 illustrates a flow diagram of the embodiment shown in FIGS. 8-12 that is a non-self aligned method for planar FET fabrication. In this method for making a FET having a shallow source and drain regions (102) and deep channel region (104), a wafer is provided with thick silicon layer (120) which is thicker than that which standard scaling and with a thick buried oxide layer (108). FIG. 1 shows the starting SOI structure. Generally, thin silicon layers in the SOI are the convention to provide for good threshold voltage control. However, the differential depths of the source/drain region and channel of the present method and the structure of the present method provide for such control. FIG. 8, exemplifies the formation of a shallow trench isolation (STI) to isolate the semiconductor region (110), (108). The STI includes an oxide cap (116) and a nitride cap (120) to protect the isolation regions from subsequent etching processes. A well ionization/implant (I/I) process may also be optionally performed (118). An anisotropic etching using a selective etching technique such as RIE is performed (500). The cavities for the source/drain regions are etched back down to but stopping at the deep buried oxide (108). The silicon pillar for the channel region can be wider than the other embodiments described herein to provide a larger area upon which to build the gate and gate stack.
  • A halo implant or pocket implant (106) is formed FIG. 10. The halo implant shields the channel from electric field lines emanating from the drain diffusion. The halo protects the channel from dopant diffusion from the source and drain regions (102). A dielectric layer (124), (e.g., a nitride), can be also added along the vertical axis of the halo implant on the source/drain side of the halo implant. The dielectric layer is provided to protect the silicon from the implant processes. The method then requires filling a portion of the source/drain region with a dielectric insulator to a desired depth (502). FIG. 11 shows the structure after the filling step. This step is performed by depositing the dielectric insulator in the source/drain region wells then etching the insulator back to a desired source/drain depth which is shallower than the depth of the channel region.
  • A very precise method for filling the cavities of the source and drain regions with dielectric includes hole fill steps (502) and etch back steps to form recesses or cavities to make source and drain regions. Repeated fill and etch steps produce very uniform dielectric layers in the wells of the source/drain regions. First, the source/drains are overfilled with dielectric, e.g., HDP oxide, (126). Then the new dielectric layer fill is planarized to be flush with the top surface of the gate. Using one or more fill and etch steps, (e.g., anisotropic etch steps), the dielectric is etched back to the surface of the source/drain region. After planarization, a portion of the oxide is etched to form regions where the source/drain region can be regrown that are shallower than the channel region.
  • The dielectric layer (124) is removed near the surface of the channel, then the source/drain regions (102) are formed by filling the cavity with conductive material (504). Source and drain formation methods include lateral epitaxial regrowth where silicon grows out from the small amount of exposed channel pillar. Lateral epitaxial regrowth allows for SiGe growth in p channel FET (PFET). Another method for source/drain formation is deposition of polysilicon or a metal. The deposition of polysilicon is performed by a conventional deposition process including, for example, chemical vapor deposition (CVD), plasma-assisted CVD, evaporation or chemical solution deposition. A gate stack (100) is then formed (506) by conventional methods with attention to alignment between the gate and source/drain regions. Lightly-doped drains (130) and a silicide layer (128) are added at the end of processing and conventional back end of line (BEOL) processing is performed.
  • In another embodiment of the method, shown in FIGS. 13-17, the SOI starting wafer includes a back gate layer (302) above the deep buried oxide layer (108) and below a back gate oxide layer (300). FIG. 13 shows the starting structure. The starting wafer has an appropriate silicon thickness for a partially depleted back-gated FET. The back gate layer is formed via wafer bond process. FIG. 14 shows the formation of the gate stack (100) in this embodiment. The source/drain etching step(s) (500) goes through the back gate oxide layer and through the back gate down to and stopping at the deep buried oxide layer as show in FIG. 15. The dielectric fill steps and the silicon fill steps proceed as discussed above, FIGS. 16 and 17. Lightly-doped drains (136) and a silicide layer are added and conventional back end of line (BEOL) processing is performed.
  • FIG. 20 shows a block diagram of an example design flow 2000. Design flow 2000 may vary depending on the type of IC being designed. For example, a design flow 2000 for building an application specific IC (ASIC) may differ from a design flow 2000 for designing a standard component. Design structure 2020 is preferably an input to a design process 2010 and may come from an IP provider, a core developer, or other design company or may be generated by the operator of the design flow, or from other sources. Design structure 2020 comprises the circuits in FIGS. 1-17 in the form of schematics or HDL, a hardware-description language (e.g., Verilog, VHDL, C, etc.). Design structure 2020 may be contained on one or more machine readable medium. For example, design structure 2020 may be a text file or a graphical representation of the circuits in FIGS. 1-17. Design process 2010 preferably synthesizes (or translates) the circuits in FIGS. 1-17 into a netlist 2080, where netlist 2080 is, for example, a list of wires, transistors, logic gates, control circuits, I/O, models, etc. that describes the connections to other elements and circuits in an integrated circuit design and recorded on at least one of machine readable medium. This may be an iterative process in which netlist 2080 is resynthesized one or more times depending on design specifications and parameters for the circuit.
  • Design process 2010 may include using a variety of inputs; for example, inputs from library elements 2030 which may house a set of commonly used elements, circuits, and devices, including models, layouts, and symbolic representations, for a given manufacturing technology (e.g., different technology nodes, 32 nm, 45 nm, 90 nm, etc.), design specifications 2040, characterization data 2050, verification data 2060, design rules 2070, and test data files 2085 (which may include test patterns and other testing information). Design process 2010 may further include, for example, standard circuit design processes such as timing analysis, verification, design rule checking, place and route operations, etc. One of ordinary skill in the art of integrated circuit design can appreciate the extent of possible electronic design automation tools and applications used in design process 2010 without deviating from the scope and spirit of the invention. The design structure of the invention is not limited to any specific design flow.
  • Design process 2010 preferably translates an embodiment of the invention as shown in FIG. 20, along with any additional integrated circuit design or data (if applicable), into a second design structure 2090. Design structure 2090 resides on a storage medium in a data format used for the exchange of layout data of integrated circuits (e.g. information stored in a GDSII (GDS2), GL1, OASIS, or any other suitable format for storing such design structures). Design structure 2090 may comprise information such as, for example, test data files, design content files, manufacturing data, layout parameters, wires, levels of metal, vias, shapes, data for routing through the manufacturing line, and any other data required by a semiconductor manufacturer to produce an embodiment of the invention as shown in FIG. 20. Design structure 2090 may then proceed to a stage 2095 where, for example, design structure 2090: proceeds to tape-out, is released to manufacturing, is released to a mask house, is sent to another design house, is sent back to the customer, etc.
  • The foregoing description of the specific embodiments will so fully reveal the general nature of the invention that others can, by applying current knowledge, readily modify and/or adapt for various applications such specific embodiments without departing from the generic concept, and, therefore, such adaptations and modifications should and are intended to be comprehended within the meaning and range of equivalents of the disclosed embodiments. It is to be understood that the phraseology or terminology employed herein is for the purpose of description and not of limitation. Therefore, while the embodiments of the invention have been described in terms of preferred embodiments, those skilled in the art will recognize that the embodiments of the invention can be practiced with modification within the spirit and scope of the appended claims.

Claims (17)

1. A design structure embodied in a machine readable medium used in a design process, the design structure comprising a silicon on insulator (SOI) field effect transistor (FET) comprising:
a substrate having a top surface;
a gate over said top surface of said substrate;
a channel region in said substrate below said gate; and
source and drain regions in said substrate on opposite sides of said channel,
wherein said channel region extends a further distance from said top surface into said substrate when compared to said source and drain regions.
2. The design structure according to claim 1, all the limitations of which are incorporated herein by reference, wherein a part of said channel region is partially depleted.
3. The design structure according to claim 1, all the limitations of which are incorporated herein by reference, wherein said channel region is fully depleted.
4. The design structure according to claim 1, all the limitations of which are incorporated herein by reference, wherein said channel region comprises a halo implant on opposite sides of said channel and wherein said halo implant extends a further distance from said top surface into said substrate when compared to said source and drain regions.
5. The design structure according to claim 1, all the limitations of which are incorporated herein by reference, wherein said FET comprises a back gate positioned below said channel region and positioned a further distance from said top surface into said substrate than said channel region.
6. The design structure according to claim 5, all the limitations of which are incorporated herein by reference, wherein said back gate is positioned into said substrate so that said substrate surrounds said back gate on at least two sides of said back gate.
7. The design structure according to claim 1, all the limitations of which are incorporated herein by reference, wherein said design structure comprises a netlist which describes a circuit.
8. The design structure according to claim 1, all the limitations of which are incorporated herein by reference, wherein said design structure resides on a storage medium as a data format used for the exchange of layout data of integrated circuits.
9. The design structure according to claim 1, all the limitations of which are incorporated herein by reference, wherein said design structure includes at least one of test data files, characterization data, verification data, and design specifications.
10. A design structure embodied in a machine readable medium used in a design process, the design structure comprising a silicon on insulator (SOI) field effect transistor (FET) comprising:
a substrate having a top surface;
a gate over said top surface of said substrate;
a channel region in said substrate below said gate;
source and drain regions in said substrate on opposite sides of said channel, and
a halo implant on opposite sides of said channel,
wherein said channel region extends a further distance from said top surface into said substrate when compared to said source and drain regions and wherein said halo implant extends a further distance from said top surface into said substrate when compared to said source and drain regions.
11. The design structure according to claim 10, all the limitations of which are incorporated herein by reference, wherein a part of said channel region is partially depleted.
12. The design structure according to claim 10, all the limitations of which are incorporated herein by reference, wherein said channel region is fully depleted.
13. The design structure according to claim 10, all the limitations of which are incorporated herein by reference, wherein said FET comprises a back gate positioned below said channel region and positioned a further distance from said top surface into said substrate than said channel region.
14. The design structure according to claim 10, all the limitations of which are incorporated herein by reference, wherein said back gate is positioned into said substrate so that said substrate surrounds said back gate on at least two sides of said back gate.
15. The design structure according to claim 10, all the limitations of which are incorporated herein by reference, wherein said design structure comprises a netlist which describes a circuit.
16. The design structure according to claim 10, all the limitations of which are incorporated herein by reference, all the limitations of which are incorporated herein by reference, wherein said design structure resides on a storage medium as a data format used for the exchange of layout data of integrated circuits.
17. The design structure according to claim 10, all the limitations of which are incorporated herein by reference, wherein said design structure includes at least one of test data files, characterization data, verification data, and design specifications.
US11/869,766 2006-10-06 2007-10-10 Fets with self-aligned bodies and backgate holes Abandoned US20080083951A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US11/869,766 US20080083951A1 (en) 2006-10-06 2007-10-10 Fets with self-aligned bodies and backgate holes

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US11/539,288 US7659579B2 (en) 2006-10-06 2006-10-06 FETS with self-aligned bodies and backgate holes
US11/869,766 US20080083951A1 (en) 2006-10-06 2007-10-10 Fets with self-aligned bodies and backgate holes

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US11/539,288 Continuation-In-Part US7659579B2 (en) 2006-10-06 2006-10-06 FETS with self-aligned bodies and backgate holes

Publications (1)

Publication Number Publication Date
US20080083951A1 true US20080083951A1 (en) 2008-04-10

Family

ID=39274371

Family Applications (2)

Application Number Title Priority Date Filing Date
US11/539,288 Expired - Fee Related US7659579B2 (en) 2006-10-06 2006-10-06 FETS with self-aligned bodies and backgate holes
US11/869,766 Abandoned US20080083951A1 (en) 2006-10-06 2007-10-10 Fets with self-aligned bodies and backgate holes

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US11/539,288 Expired - Fee Related US7659579B2 (en) 2006-10-06 2006-10-06 FETS with self-aligned bodies and backgate holes

Country Status (2)

Country Link
US (2) US7659579B2 (en)
CN (1) CN101159289B (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US9153664B2 (en) 2013-10-29 2015-10-06 Samsung Electronics Co., Ltd. Semiconductor device and method for fabricating the same

Families Citing this family (14)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20100019322A1 (en) * 2008-07-23 2010-01-28 International Business Machines Corporation Semiconductor device and method of manufacturing
US20100176482A1 (en) 2009-01-12 2010-07-15 International Business Machine Corporation Low cost fabrication of double box back gate silicon-on-insulator wafers with subsequent self aligned shallow trench isolation
JP5202473B2 (en) * 2009-08-18 2013-06-05 シャープ株式会社 Manufacturing method of semiconductor device
US8587063B2 (en) * 2009-11-06 2013-11-19 International Business Machines Corporation Hybrid double box back gate silicon-on-insulator wafers with enhanced mobility channels
FR2958441B1 (en) * 2010-04-02 2012-07-13 Soitec Silicon On Insulator PSEUDO-INVERTER CIRCUIT ON SEOI
US8236632B2 (en) 2010-10-07 2012-08-07 International Business Machines Corporation FET structures with trench implantation to improve back channel leakage and body resistance
CN102487033B (en) * 2010-12-03 2014-04-02 中芯国际集成电路制造(北京)有限公司 Method for forming standard SOI (Silicon On Insulator) structure
CN102130174B (en) * 2010-12-27 2015-07-01 上海集成电路研发中心有限公司 MOS (Metal Oxide Semiconductor) device structure and manufacturing method thereof
CN103050525B (en) 2011-10-12 2015-06-17 中国科学院微电子研究所 MOSFET (Metal Oxide Semiconductor Field Effect Transistor) and manufacturing method thereof
US8629008B2 (en) 2012-01-11 2014-01-14 International Business Machines Corporation Electrical isolation structures for ultra-thin semiconductor-on-insulator devices
US9411921B2 (en) 2012-04-27 2016-08-09 Globalfoundries Inc. FET-bounding for fast TCAD-based variation modeling
FR2995720B1 (en) * 2012-09-18 2014-10-24 Commissariat Energie Atomique METHOD FOR MAKING INDEPENDENT GRID DOUBLE-FIELD FIELD EFFECT DEVICE
US9768254B2 (en) 2015-07-30 2017-09-19 International Business Machines Corporation Leakage-free implantation-free ETSOI transistors
US9997606B2 (en) 2016-09-30 2018-06-12 International Business Machines Corporation Fully depleted SOI device for reducing parasitic back gate capacitance

Citations (13)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4893193A (en) * 1983-11-30 1990-01-09 Sony Corporation Disc recording medium and apparatus for playback thereof
US5376578A (en) * 1993-12-17 1994-12-27 International Business Machines Corporation Method of fabricating a semiconductor device with raised diffusions and isolation
US5587604A (en) * 1994-09-22 1996-12-24 International Business Machines Corporation Contacted body silicon-on-insulator field effect transistor
US5693959A (en) * 1995-04-10 1997-12-02 Canon Kabushiki Kaisha Thin film transistor and liquid crystal display using the same
US5767549A (en) * 1996-07-03 1998-06-16 International Business Machines Corporation SOI CMOS structure
US6306691B1 (en) * 1996-06-26 2001-10-23 Nec Corporation Body driven SOI-MOS field effect transistor and method of forming the same
US6437404B1 (en) * 2000-08-10 2002-08-20 Advanced Micro Devices, Inc. Semiconductor-on-insulator transistor with recessed source and drain
US6512269B1 (en) * 2000-09-07 2003-01-28 International Business Machines Corporation High-voltage high-speed SOI MOSFET
US20030085442A1 (en) * 2001-07-03 2003-05-08 Tripath Technology Inc. Substrate connection in an integrated power circuit
US6624475B2 (en) * 2000-03-17 2003-09-23 International Business Machines Corporation SOI low capacitance body contact
US20040219724A1 (en) * 2003-02-19 2004-11-04 Park Chang-Hyun Methods of fabricating MOS field effect transistors with pocket regions
US6960806B2 (en) * 2001-06-21 2005-11-01 International Business Machines Corporation Double gated vertical transistor with different first and second gate materials
US7009265B2 (en) * 2004-06-11 2006-03-07 International Business Machines Corporation Low capacitance FET for operation at subthreshold voltages

Family Cites Families (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO1995026869A1 (en) * 1994-03-31 1995-10-12 Marquardt Gmbh Plastic workpiece and process for producing it
KR100246602B1 (en) * 1997-07-31 2000-03-15 정선종 A mosfet and method for fabricating the same
US6426532B1 (en) 1998-06-30 2002-07-30 Sharp Kabushiki Kaisha Semiconductor device and method of manufacture thereof
US6708299B1 (en) * 1999-11-22 2004-03-16 Thomson Licensing S.A. BCA data replay
US6610576B2 (en) 2001-12-13 2003-08-26 International Business Machines Corporation Method for forming asymmetric dual gate transistor
US20050045949A1 (en) 2003-08-28 2005-03-03 Chun-Chieh Lin Ultra-thin body transistor with recessed silicide contacts
US6914303B2 (en) 2003-08-28 2005-07-05 International Business Machines Corporation Ultra thin channel MOSFET
US7247569B2 (en) 2003-12-02 2007-07-24 International Business Machines Corporation Ultra-thin Si MOSFET device structure and method of manufacture
US7923782B2 (en) 2004-02-27 2011-04-12 International Business Machines Corporation Hybrid SOI/bulk semiconductor transistors
US7091069B2 (en) 2004-06-30 2006-08-15 International Business Machines Corporation Ultra thin body fully-depleted SOI MOSFETs

Patent Citations (13)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4893193A (en) * 1983-11-30 1990-01-09 Sony Corporation Disc recording medium and apparatus for playback thereof
US5376578A (en) * 1993-12-17 1994-12-27 International Business Machines Corporation Method of fabricating a semiconductor device with raised diffusions and isolation
US5587604A (en) * 1994-09-22 1996-12-24 International Business Machines Corporation Contacted body silicon-on-insulator field effect transistor
US5693959A (en) * 1995-04-10 1997-12-02 Canon Kabushiki Kaisha Thin film transistor and liquid crystal display using the same
US6306691B1 (en) * 1996-06-26 2001-10-23 Nec Corporation Body driven SOI-MOS field effect transistor and method of forming the same
US5767549A (en) * 1996-07-03 1998-06-16 International Business Machines Corporation SOI CMOS structure
US6624475B2 (en) * 2000-03-17 2003-09-23 International Business Machines Corporation SOI low capacitance body contact
US6437404B1 (en) * 2000-08-10 2002-08-20 Advanced Micro Devices, Inc. Semiconductor-on-insulator transistor with recessed source and drain
US6512269B1 (en) * 2000-09-07 2003-01-28 International Business Machines Corporation High-voltage high-speed SOI MOSFET
US6960806B2 (en) * 2001-06-21 2005-11-01 International Business Machines Corporation Double gated vertical transistor with different first and second gate materials
US20030085442A1 (en) * 2001-07-03 2003-05-08 Tripath Technology Inc. Substrate connection in an integrated power circuit
US20040219724A1 (en) * 2003-02-19 2004-11-04 Park Chang-Hyun Methods of fabricating MOS field effect transistors with pocket regions
US7009265B2 (en) * 2004-06-11 2006-03-07 International Business Machines Corporation Low capacitance FET for operation at subthreshold voltages

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US9153664B2 (en) 2013-10-29 2015-10-06 Samsung Electronics Co., Ltd. Semiconductor device and method for fabricating the same

Also Published As

Publication number Publication date
US7659579B2 (en) 2010-02-09
CN101159289A (en) 2008-04-09
CN101159289B (en) 2011-02-02
US20080185644A1 (en) 2008-08-07

Similar Documents

Publication Publication Date Title
US20080083951A1 (en) Fets with self-aligned bodies and backgate holes
US10686065B2 (en) Apparatus and method for power MOS transistor
US6432754B1 (en) Double SOI device with recess etch and epitaxy
US8455307B2 (en) FINFET integrated circuits and methods for their fabrication
US6380019B1 (en) Method of manufacturing a transistor with local insulator structure
US6084271A (en) Transistor with local insulator structure
US8106456B2 (en) SOI transistors having an embedded extension region to improve extension resistance and channel strain characteristics
US7105934B2 (en) FinFET with low gate capacitance and low extrinsic resistance
KR101124657B1 (en) Silicon-on-insulator semiconductor device with silicon layers having different crystal orientations and method of forming the silicon-on-insulator semiconductor device
US8236632B2 (en) FET structures with trench implantation to improve back channel leakage and body resistance
KR101474100B1 (en) Integrated circuit having a vertical power mos transistor
KR101398497B1 (en) Semiconductor device and method of manufacturing thereof
JP2009503847A (en) Electric field reduced DMOS using self-aligned trench isolation
CN102804387A (en) Thin-BOX metal backgate extremely thin SOI device
US10211336B2 (en) LDMOS transistor structures and integrated circuits including LDMOS transistor structures
US20080268588A1 (en) RECESSED GATE CHANNEL WITH LOW Vt CORNER
US7843016B2 (en) Asymmetric field effect transistor structure and method
US8053325B1 (en) Body contact structures and methods of manufacturing the same
US8748985B2 (en) Semiconductor structures with thinned junctions and methods of manufacture
US8652916B2 (en) Self aligned impact-ionization MOS (I-MOS) device and methods of manufacture
US6657261B2 (en) Ground-plane device with back oxide topography
US9466717B1 (en) Complex semiconductor devices of the SOI type
US20050045949A1 (en) Ultra-thin body transistor with recessed silicide contacts
KR20210101321A (en) Semiconductor structures for digital and radio frequency applications and processes for manufacturing such structures

Legal Events

Date Code Title Description
AS Assignment

Owner name: INTERNATIONAL BUSINESS MACHINES CORPORATION, NEW Y

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:ANDERSON, BRENT A.;BRYANT, ANDRES;NOWAK, EDWARD J.;AND OTHERS;REEL/FRAME:019956/0993;SIGNING DATES FROM 20071008 TO 20071010

STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION