US20080040090A1 - Method and apparatus for indirectly simulating a semiconductor integrated circuit - Google Patents
Method and apparatus for indirectly simulating a semiconductor integrated circuit Download PDFInfo
- Publication number
- US20080040090A1 US20080040090A1 US11/888,535 US88853507A US2008040090A1 US 20080040090 A1 US20080040090 A1 US 20080040090A1 US 88853507 A US88853507 A US 88853507A US 2008040090 A1 US2008040090 A1 US 2008040090A1
- Authority
- US
- United States
- Prior art keywords
- signal
- input
- output
- select
- module
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F30/00—Computer-aided design [CAD]
- G06F30/30—Circuit design
- G06F30/32—Circuit design at the digital level
- G06F30/33—Design verification, e.g. functional simulation or model checking
- G06F30/3308—Design verification, e.g. functional simulation or model checking using simulation
- G06F30/3312—Timing analysis
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L22/00—Testing or measuring during manufacture or treatment; Reliability measurements, i.e. testing of parts without further processing to modify the parts as such; Structural arrangements therefor
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F30/00—Computer-aided design [CAD]
- G06F30/30—Circuit design
- G06F30/39—Circuit design at the physical level
- G06F30/396—Clock trees
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F30/00—Computer-aided design [CAD]
- G06F30/20—Design optimisation, verification or simulation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F2115/00—Details relating to the type of the circuit
- G06F2115/02—System on chip [SoC] design
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F2115/00—Details relating to the type of the circuit
- G06F2115/08—Intellectual property [IP] blocks or IP cores
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F2119/00—Details relating to the type or aim of the analysis or the optimisation
- G06F2119/12—Timing analysis or timing optimisation
Definitions
- the present invention relates to a semiconductor integrated circuit (IC), and more particularly to a method of simulating an intellectual property (IP) core included in the semiconductor IC at a system-on-chip (SoC) level.
- IP intellectual property
- a SoC and/or an application specified integrated circuit (ASIC) design may have problems of integration errors when IP cores are integrated into the SoC/ASIC chip. Thus, expense and time for testing the SOC/ASIC design is increased. Additionally, test guides distributed to the customers with the IP cores are difficult for the customers to understand. Real net lists of the IP cores are required for testing the IP cores of the SoC/ASIC chip.
- an IP core model substituting the real IP core is required for testing the real IP core.
- the present invention is provided to substantially obviate one or more problems due to limitations and disadvantages of the related art.
- Some embodiments of the present invention provide a method of indirectly simulating a semiconductor integrated circuit (IC) by using an IP core model substituted for a real IP core.
- Some embodiments of the present invention provide an apparatus for indirectly simulating a semiconductor integrated circuit (IC) by using an IP core model substituted for a real IP core.
- IC semiconductor integrated circuit
- Some embodiments of the present invention provide a method of testing an IP core of a semiconductor IC by using an IP core model substituted for the real IP core.
- the present invention is directed to a method of indirectly simulating a semiconductor IC includes forming a circle chain using input pins and output pins to provide an IP core model that is substituted for a real IP core circuit, generating a test bench for the IP core model, integrating the semiconductor IC that includes the IP core model using the generated test bench, and simulating the semiconductor IC.
- the input pins and the output pins of the IP core model respectively correspond to input pins and output pins of the real IP core circuit that is integrated in the semiconductor IC, in which the input pins and the output pins of the real IP core circuit are to be tested.
- the IP core model includes a first input pin and a second input pin that respectively receive a first input signal and a second input signal, a third input pin that receives an enable signal, a fourth input pin that receives a test mode signal, a fifth input pin that receives a clock signal, and at least one output pin that outputs an output signal.
- an operation mode of the IP core model is divided into two modes in response to the enable signal.
- the operation mode of the IP core model may include a propagation mode and a circle shift mode.
- the operation mode corresponds to the propagation mode when the enable signal is disabled, and the operation mode corresponds to the circle shift mode when the enable signal is enabled.
- the output signal may be outputted through the output pin and passes through the circle chain that is open when the operation mode corresponds to the propagation mode.
- the output signal may be outputted through the output pin and passes through the circle chain that is closed when the operation mode corresponds to the circle shift mode.
- the IP core model includes a first logic module, a first select module, a second select module, a first delay module, a second delay module, a second logic module, a third select module, and a third delay module.
- the first logic module receives the enable signal and the test mode signal to output a select signal.
- the first select module receives the first input signal and a first feedback signal, and selects one of the first input signal and the first feedback signal in response to the select signal.
- the second select module receives the second input signal and a second feedback signal, and selects one of the second input signal and the second feedback signal in response to the select signal.
- the first delay module delays a first selected signal provided from the first select module to output a first delayed signal in response to the clock signal.
- the second delay module delays a second selected signal provided from the second select module to output a second delayed signal in response to the clock signal.
- the second delayed signal corresponds to the first feedback signal.
- the second logic module receives the first delayed signal and the second delayed signal to output an AND signal.
- the third select module receives the AND signal and the first delayed signal to select one of the AND signal and the first delayed signal in response to the select signal.
- the third delay module delays a third selected signal provided from the third select module to output a third delayed signal in response to the clock signal.
- the third delayed signal corresponds to the second feedback signal.
- the first through third select modules correspond to a 2-to-1 multiplexer.
- the first and second logic modules may correspond to an AND gate.
- the first through third delay modules may correspond to a D flip-flop.
- the D flip-flops may be triggered in synchronization with rising edges of the clock signal.
- the present invention is directed to an apparatus for indirectly simulating a semiconductor integrated circuit (IC) which includes a modeling tool, a test bench generator, an integrator, and a simulator.
- the modeling tool forms a circle chain using input pins and output pins to provide an intellectual property (IP) core model that is substituted for a real IP core circuit.
- the test bench generator generates a test bench for the IP core model.
- the integrator integrates the semiconductor IC that includes the IP core model using the generated test bench.
- the simulator simulates the integrated semiconductor IC at a system-on-chip (SoC) level.
- SoC system-on-chip
- the input pins and the output pins of the IP core model may respectively correspond to input pins and output pins of the real IP core circuit that is integrated in the semiconductor IC, in which the input pins and the output pins of the real IP core circuit are to be tested.
- the IP core model includes a first input pin and a second input pin that respectively receive a first input signal and a second input signal, a third input pin that receives an enable signal, a fourth input pin that receives a test mode signal, a fifth input pin that receives a clock signal, and at least one output pin that outputs an output signal.
- an operation mode of the IP core model is divided into two modes in response to the enable signal.
- the IP core model includes a first logic circuit, a first select circuit, a second select circuit, a first delay circuit, a second delay circuit, a second logic circuit, a third select circuit, and a third delay circuit.
- the first logic circuit receives the enable signal and the test mode signal to output a select signal.
- the first select circuit receives the first input signal and a first feedback signal, and selects one of the first input signal and the first feedback signal in response to the select signal.
- the second select circuit receives the second input signal and a second feedback signal, and selects one of the second input signal and the second feedback signal in response to the select signal.
- the first delay circuit delays a first selected signal provided from the first select circuit to output a first delayed signal in response to the clock signal.
- the second delay circuit delays a second selected signal provided from the second select circuit to output a second delayed signal in response to the clock signal.
- the second delayed signal corresponds to the first feedback signal.
- the second logic circuit receives the first delayed signal and the second delayed signal to output an AND signal.
- the third select circuit receives the AND signal and the first delayed signal to select one of the AND signal and the first delayed signal in response to the select signal.
- the third delay circuit delays a third selected signal provided from the third select circuit to output a third delayed signal in response to the clock signal.
- the third delayed signal corresponds to the second feedback signal.
- the first through third select circuits correspond to a 2-to-1 multiplexer.
- the first and second logic circuits may correspond to an AND gate.
- the first through third delay circuits may correspond to a D flip-flop. The D flip-flops may be triggered by rising edges of the clock signal.
- the present invention is directed to a method of testing an intellectual property (IP) core of a semiconductor integrated circuit (IC), which includes providing an IP core model including a circle chain that includes an input module and an output module, generating a test bench for the IP core model, integrating the semiconductor IC that includes the IP core model using the generated test bench, simulating the semiconductor IC, and determining a normal operation of the real IP core circuit based on a result of the simulation of the IP core model.
- IP intellectual property
- IC semiconductor integrated circuit
- the input module of the IP core model includes first through fourth input select modules and first through fourth input delay modules.
- the first through fourth input select modules have first input ports and second input ports. The first input ports receive input signals.
- the first through fourth input delay modules receive first selected signals provided from the first through fourth input select modules to output first delayed signals synchronously with a clock signal.
- the second input port of the third input select module receives the first delayed signal provided from the fourth input delay module.
- the second input port of the second input select module receives the first delayed signal provided from the third input delay module.
- the second input port of the first input select module receives the first delayed signal provided from the second input delay module.
- the output module of the IP core model includes first through third output select modules and first through third output delay modules.
- the first through third output select modules have third input ports and fourth input ports.
- the third input ports receive the first delayed signals provided from the first through third input delay modules.
- the first through third output delay modules receive second selected signals provided from the first through third output select modules to output second delayed signals synchronously with the clock signal.
- the fourth input port of the second output select module receives the second delayed signal provided from the first output delay module.
- the fourth input port of the third output select module receives the second delayed signal provided from the second output delay module.
- the second input port of the fourth input select module receives the second delayed signal provided from the third output delay module.
- the fourth input port of the first output select module receives the first delayed signal provided from the first input delay module.
- the IP core model further includes a logic module that provides a select signal to the input select modules and the output select modules based on an enable signal and a test mode signal.
- the select signal may correspond to a result of an AND operation on the enable signal and the test mode signal.
- an operation mode of the IP core model is divided into two modes in response to the select signal.
- the operation mode of the IP core model corresponds to a propagation mode when the select signal is disabled.
- Output signals are outputted through the output pins and pass through the circle chain that is open when the operation mode corresponds to the propagation mode.
- the output signals correspond to the second selected signals.
- the operation mode of the IP core model may corresponds to a circle shift mode when the select signal is enabled.
- the output signals are outputted through the output pins and pass through the circle chain that is closed when the operation mode corresponds to the circle shift mode.
- the output signals correspond to the second selected signals.
- the method and the apparatus of indirectly simulating the semiconductor IC test the semiconductor IC quickly and with low expense.
- FIG. 1 is a block diagram illustrating a semiconductor integrated circuit (IC) including a real IP core circuit at a system-on-chip (SoC) level.
- IC semiconductor integrated circuit
- SoC system-on-chip
- FIG. 2 is a block diagram illustrating a structure of an IP core model substituted for the real IP core circuit.
- FIG. 3 is a flow chart illustrating a method of indirectly simulating the semiconductor IC according to an example embodiment of the present invention.
- FIG. 4 is a timing diagram illustrating an operation on the IP core model of FIG. 2 .
- FIG. 5 is a block diagram illustrating an apparatus for indirectly simulating a semiconductor integrated circuit (IC) according to an example embodiment of the present invention.
- FIG. 6 is a flow chart illustrating a method of testing an IP core of a semiconductor IC according to an example embodiment of the present invention.
- FIG. 7 is a block diagram illustrating a structure of the IP core model provided by the method of testing the IP core of FIG. 6 .
- FIG. 8 is a timing diagram illustrating an operation of the IP core model of FIG. 7 .
- first, second, etc. may be used herein to describe various elements, these elements should not be limited by these terms. These terms are used to distinguish one element from another. For example, a first element could be termed a second element, and, similarly, a second element could be termed a first element, without departing from the scope of the present invention.
- the term “and/or” includes any and all combinations of one or more of the associated listed items.
- FIG. 1 is a block diagram illustrating a semiconductor integrated circuit (IC) including a real IP core circuit at a system-on-chip (SoC) level.
- IC semiconductor integrated circuit
- SoC system-on-chip
- the semiconductor IC 100 includes input pads 111 through 115 , an output pad 116 , an IP core circuit 110 , and logic circuits 120 and 130 .
- the IP core circuit 110 includes input pins 131 through 135 , and an output pin 136 .
- Input signals are provided to the IP core circuit 110 by passing through input pads 111 through 115 , the logic circuit 120 , and the input pins 131 through 135 .
- Output signals are provided from the IP core circuit 110 to an external device by passing through an output pin 136 , the logic circuit 130 , and the output pad 116 . Reduction of simulation load and time cost is required when the semiconductor IC 100 is simulated at SoC level.
- FIG. 2 is a block diagram illustrating a structure of an IP core model substituted for the real IP core circuit.
- FIG. 3 is a flow chart illustrating a method of indirectly simulating the semiconductor IC according to an example embodiment of the present invention.
- an IP core model 300 is provided (step S 310 ), which substitutes for the real IP core circuit, by forming a circle chain with input pins and output pins.
- a test bench for the IP core model 300 is generated (step S 320 ), and the semiconductor IC that includes the IP core model 300 is integrated using the generated test bench (step S 330 ).
- the integrated semiconductor IC is simulated (step S 340 ).
- the IP core model 300 of FIG. 3 may be the IP core model 200 of FIG. 2 .
- the IP core model 200 includes input pins 211 through 215 and an output pin 216 .
- the input pins 211 through 215 of FIG. 2 respectively correspond to the input pins 131 through 135 of FIG. 1 .
- the output pin 216 of the IP core model 200 corresponds to the output pin 136 of FIG. 1 .
- the number of output pins of FIG. 2 may be more than two. Additionally, input pads may be larger in quantity than the input pins.
- the first input pin 211 and the second input pin 212 may receive input signals, and the third input pin 213 may receive an enable signal.
- the fourth input pin 214 may receive a test mode signal, and the fifth input pin 215 may receive a clock signal CLK.
- the IP core model 200 includes a first logic module 210 , a first select module 220 , a second select module 230 , a first delay module 240 , a second delay module 250 , a second logic module 260 , a third select module 270 , and a third delay module 280 .
- the output pin 216 is connected to an output port of the third delay module 280 .
- the select modules 220 , 230 and 270 may correspond to 2 -to- 1 multiplexers.
- the logic modules 210 and 260 may correspond to AND gates.
- the delay modules 240 , 250 and 280 may correspond to D flip-flops. Each module of FIG. 2 may be implemented with other elements that perform the same operation.
- the first select module 220 receives the first input signal and a second delayed signal that is provided from the second delay module 250 . Additionally, the first select module 220 selects one of the first input signal and the second delayed signal to output a first selected signal based on a select signal.
- the second select module 230 receives the second input signal and a third delayed signal that is provided from the third delay module 280 . Additionally, the second delay module 250 selects one of the second input signal and the third delayed signal to output a second selected signal based on the select signal.
- the first delay module 240 receives the first selected signal.
- the first delay module 240 outputs a first delayed signal synchronously with a rising edge of the clock signal CLK.
- the second delay module 250 receives a second selected signal.
- the second delay module 250 outputs the second delay signal synchronously with the rising edge of the clock signal CLK.
- the first select module 220 receives the second delayed signal.
- the second logic module 260 outputs an AND signal that is a result of an AND operation on the first delayed signal and the second delayed signal.
- the third select module 270 receives the first delayed signal and the AND signal. Additionally, the third select module 270 selects one of the first delayed signal and the AND signal to output a third selected signal based on the select signal.
- the third delay module 280 receives the third selected signal.
- the third delay module 280 outputs the third delayed signal synchronously with the rising edge of the clock signal CLK.
- the third delayed signal is outputted at the output pin 216 .
- the second select module 230
- the first, second and third select modules 220 , 230 and 270 may have two input ports, respectively.
- the select signal determines which port is selected to be open.
- the first ports may be selected when the select signal is disabled, and the second ports may be selected when the select signal is enabled.
- a state of the select signal is changed in response to the enable signal when the test mode signal that is provided to the first logic module 210 is in a high state.
- the first select module 220 selects the first input signal that is provided to the first input port of the first select module 220 .
- the second select module 230 selects the second input signal that is provided to the first input port of the second select module 230 .
- the first delay module 240 delays the first input signal by half clock interval at rising edges of the clock signal to output the first delayed signal.
- the second delay module 250 delays the second input signal by half clock interval at rising edges of the clock signal to output the second delayed signal.
- the second logic module 260 outputs the AND signal that is enabled when the first delayed signal and the second delayed signal are in high state.
- the third delay module 280 delays the AND signal that is provided through the third select module 270 by half clock interval at rising edges of the clock signal to output the third delayed signal through the output pin 216 .
- the select signal When the select signal is enabled because the enable signal is enabled, signals that are provided to the second input ports in select modules 220 , 230 and 270 are selected.
- the first select module 220 selects the second delayed signal provided from the second delay module 250 to the second input port of the first select module 220 .
- the second select module 230 selects the third delayed signal provided from the third delay module 280 to the second input port of the second select module 220 .
- the third delayed signal is a result of AND operation on the delayed input signals by one clock interval at rising edges of the clock signal. Therefore, the output signal is shifted when the select signal is enabled. Accordingly, the output signal is outputted once, or the output signal is outputted and shifted, based on the select signal.
- an operation mode of the IP core model may be divided into a propagation mode and a circle shift mode.
- the output signal is provided once when the input signals are provided through the output pin because the circle chain is open. Thus, the output signal is not shifted.
- the output signal is provided from the output pin and the output signal is fed back to the second select module 230 to pass through the second select module 230 instead of the second input signal because the circle chain is closed. Thus, the output signal is shifted.
- the second delayed signal provided from the second delay module 250 is fed back to the first select module 220 and passes through the first select module 220 instead of the first input signal.
- the select modules 220 , 230 and 270 may be configured to select the first input port to be open when the enable signal is enabled. Also, the delay modules 240 , 250 and 280 may operate at falling edges of the clock signal. Additionally, the IP core model 200 may be modified such that the numbers of the input signals and the output signals may be increased.
- FIG. 4 is a timing diagram illustrating an operation on the IP core model of FIG. 2 .
- CLK, A_PIN, B_PIN, ENABLE, and C_PIN respectively represent the clock signal, the first input signal, the second input signal, the enable signal, and the output signal.
- the test mode signal is assumed to be in a high state in FIG. 4 .
- the operation mode of the IP core model is changed in response to the enable signal. Therefore, the input signals pass through from the input pins to the output pin once when the enable signal is disabled. However, the output signal is shifted to the second select module 230 and passes through from the second select module 230 to the output pin when the enable signal is enabled, as described in operation of the IP core model of FIG. 2 .
- FIG. 5 is a block diagram illustrating an apparatus for indirectly simulating a semiconductor integrated circuit (IC) according to an example embodiment of the present invention.
- the apparatus 500 for indirectly simulating the semiconductor IC includes a modeling tool 510 , a test bench generator 520 , an integrator 530 , and a simulator 540 .
- the modeling tool 510 provides the IP core model of FIG. 2 .
- the IP core model substitutes for a real IP core circuit by using a circle chain by using input pins and output pins.
- a structure of the IP core model provided from the modeling tool 510 is the same as the structure of the IP core model of FIG. 2 .
- the test bench generator 520 generates a test bench for the IP core model.
- the integrator 530 integrates the semiconductor IC that includes the IP core model by using the generated test bench.
- the simulator 540 outputs a result of simulating the integrated semiconductor IC at the SoC level. The integration of the real IP core circuit may be verified fast and correctly based on the result of the simulation.
- FIG. 6 is a flow chart illustrating a method of testing an IP core of a semiconductor IC according to an example embodiment of the present invention.
- an IP core model including a circle chain that includes an input module and an output module is provided (step S 610 ), and a test bench for the IP core model is generated (step S 620 ).
- the semiconductor IC that includes the IP core model is integrated using the test bench (step S 630 ).
- the integrated semiconductor IC is simulated (step S 640 ) so as to determine a normal operation of the real IP core circuit based on a result of the simulation of the IP core model (step S 650 ).
- FIG. 7 is a block diagram illustrating a structure of the IP core model provided in the method of testing the IP core of FIG. 6 .
- the IP core model provided in the method of testing the IP core of FIG. 6 includes the input module 710 , the output module 750 , and a logic module 720 .
- the input module 710 includes first through fourth input select modules 711 , 713 , 715 and 717 , and first through fourth input delay modules 721 , 723 , 725 and 727 .
- the input select modules 711 , 713 , 715 and 717 each include a first input port, a second input port and a select port.
- the input select modules 711 , 713 , 715 and 717 receive select signals provided from the logic module 720 through the select ports.
- the input select modules 711 , 713 , 715 and 717 respectively receive input signals DataI[ 0 ], DataI[ 1 ], DataI[ 2 ] and DataI[ 3 ] through the first input ports.
- the select signal is a result of an AND operation on an enable signal and a test mode signal.
- the input select modules 711 , 713 , 715 and 717 select one of the two input ports to be open in response to the select signal.
- the input select modules 711 , 713 , 715 and 717 output first selected signals to provide the first selected signals to the input delay modules 721 , 723 , 725 and 727 .
- the input delay modules 721 , 723 , 725 and 727 delay the first selected signals by half clock interval at rising edges of a clock signal to output first delayed signals.
- the first input select module 711 receives the first delayed signal provided from the second input delay module 723 through the second input port of the first input select module 711 .
- the second input select module 713 receives the first delayed signal provided from the third input delay module 725 through the second input port of the second input select module 713 .
- the third input select module 715 receives the first delayed signal provided from the fourth input delay module 727 through the second input port of the third input select module 715 .
- Each of the input select modules 711 , 713 , 715 and 717 may be a 2 -to- 1 multiplexer.
- Each of the input delay modules 721 , 723 , 725 and 727 may be a D flip-flop.
- Each input module of FIG. 7 may be implemented with other elements that perform the same operation.
- the output module 750 includes first through third output select modules 751 , 753 and 755 , and first through third output delay modules 761 , 763 and 765 .
- the output select modules 751 , 753 and 755 include third input ports, fourth input ports and a select port.
- the output select modules 751 , 753 and 755 select one of the two input ports to be open in response to the select signal.
- the output select modules 751 , 753 and 755 respectively receive the first delayed signals provided from the first through third input delay modules 721 , 723 and 725 through the third input ports.
- the first output select module 751 receives the first delayed signal provided from the first delay module 721 through the fourth input port of the first output select module 751 .
- the output select modules 751 , 753 and 755 provide output signals DataO[ 0 ], DataO[ 1 ], and DataO[ 2 ] corresponding to second selected signals.
- the output delay modules 761 , 763 and 765 delay the second selected signals by half clock interval at rising edges of the clock signal to output second delayed signals.
- the second output select module 753 receives the second delayed signal provided from the first output delay module 761 through the fourth input port of the second output select module 753 .
- the third output select module 755 receives the second delayed signal provided from the second output delay module 763 through the fourth input port of the third output select module 755 .
- the fourth input select module 717 receives the second delayed signal provided from the third output delay module 765 through the fourth input port of the fourth input select module 717 .
- Each of the output select modules 751 , 753 and 755 may be a 2-to-1 multiplexer.
- Each of the output delay modules 761 , 763 and 765 may be a D flip-flop.
- Each output module of FIG. 7 may be implemented with other elements that perform the same operation.
- FIG. 8 is a timing diagram illustrating operation of the IP core model of FIG. 7 .
- IP core model The operation of the IP core model will be described with reference to FIGS. 7 and 8 .
- the logic module 720 may output the select signal in a low state when the test mode signal is enabled and the enable signal is disabled.
- the first through fourth input select modules 711 , 713 , 715 and 717 respectively select the input signals DataI[ 0 ], DataI[ 1 ], DataI[ 2 ] and DataI[ 3 ] that pass through the first input ports.
- the input delay modules 721 , 723 , 725 and 727 delay the first selected signals provided from the input select modules 711 , 713 , 715 and 717 by half clock interval at rising edges of the clock signal.
- the first through third output select modules 751 , 753 and 755 respectively select the first delayed signals provided from the first through third input delay modules 721 , 723 and 725 , and output the output signals DataO[ 0 ], DataO[ 1 ], and DataO[ 2 ].
- input signals are 4-bit signals and the output signals are 3-bit signals because the output module does not receive the first delayed signal provided from the fourth delay module 727 . Therefore, the input signals propagate through the input module and the output module, and the output signals provided from the output module are results of the propagation of the input signals, when the enable signal is disabled, that is, the IP core model operates in propagation mode.
- the logic module 720 may output the select signal in high state.
- the first through fourth input select modules 711 , 713 , 715 and 717 respectively select the second input port to be open.
- the fourth input select module 717 receives the second delayed signal provided from the third output delay module 765 .
- the select modules and the delay modules of the input module and the output module are wired in a “circle chain”.
- the output select modules output the output signals with delay of seven-clock interval with respect to the previous output signals.
- seven is the number of the delay modules included in the IP core model as illustrated in FIG. 8 .
- the integration of the real IP core circuit may be tested using the IP core model instead of the real IP core circuit.
- a number of the modules included in the IP core model is smaller than a number of logic gates included in the real IP core circuit. Therefore, time for testing the integration of a semiconductor IC including the IP core model is smaller than time for testing the integration of a semiconductor IC including the real IP core circuit at the SoC level.
- a method and an apparatus for indirectly simulating a semiconductor IC and a method of testing IP core of the semiconductor IC use an IP core model instead of a real IP core circuit in the semiconductor IC. Additionally, an integration of the semiconductor IC may be correctly and quickly verified with low load by integrating the semiconductor IC including the IP core model.
Abstract
Description
- This application claims priority under 35 USC §119 to Korean Patent Application No. 10-2006-0075951, filed on Aug. 11, 2006 in the Korean Intellectual Property Office (KIPO), the contents of which are incorporated herein in their entirety by reference.
- 1. Field of the Invention
- The present invention relates to a semiconductor integrated circuit (IC), and more particularly to a method of simulating an intellectual property (IP) core included in the semiconductor IC at a system-on-chip (SoC) level.
- 2. Description of the Related Art
- A SoC and/or an application specified integrated circuit (ASIC) design may have problems of integration errors when IP cores are integrated into the SoC/ASIC chip. Thus, expense and time for testing the SOC/ASIC design is increased. Additionally, test guides distributed to the customers with the IP cores are difficult for the customers to understand. Real net lists of the IP cores are required for testing the IP cores of the SoC/ASIC chip.
- Customers may omit the test of the SoC/ASIC design because time-to-market is critical. Probability of the problems due to integration errors of the IP cores is high because the test is not performed when the customers cannot be provided with the net lists, for example, when the customers use the IP cores abroad.
- Accordingly, an IP core model substituting the real IP core is required for testing the real IP core.
- Accordingly, the present invention is provided to substantially obviate one or more problems due to limitations and disadvantages of the related art.
- Some embodiments of the present invention provide a method of indirectly simulating a semiconductor integrated circuit (IC) by using an IP core model substituted for a real IP core.
- Some embodiments of the present invention provide an apparatus for indirectly simulating a semiconductor integrated circuit (IC) by using an IP core model substituted for a real IP core.
- Some embodiments of the present invention provide a method of testing an IP core of a semiconductor IC by using an IP core model substituted for the real IP core.
- According to a first aspect, the present invention is directed to a method of indirectly simulating a semiconductor IC includes forming a circle chain using input pins and output pins to provide an IP core model that is substituted for a real IP core circuit, generating a test bench for the IP core model, integrating the semiconductor IC that includes the IP core model using the generated test bench, and simulating the semiconductor IC.
- In some embodiments, the input pins and the output pins of the IP core model respectively correspond to input pins and output pins of the real IP core circuit that is integrated in the semiconductor IC, in which the input pins and the output pins of the real IP core circuit are to be tested.
- In some embodiments, the IP core model includes a first input pin and a second input pin that respectively receive a first input signal and a second input signal, a third input pin that receives an enable signal, a fourth input pin that receives a test mode signal, a fifth input pin that receives a clock signal, and at least one output pin that outputs an output signal.
- In some embodiments, an operation mode of the IP core model is divided into two modes in response to the enable signal. The operation mode of the IP core model may include a propagation mode and a circle shift mode. The operation mode corresponds to the propagation mode when the enable signal is disabled, and the operation mode corresponds to the circle shift mode when the enable signal is enabled. The output signal may be outputted through the output pin and passes through the circle chain that is open when the operation mode corresponds to the propagation mode. The output signal may be outputted through the output pin and passes through the circle chain that is closed when the operation mode corresponds to the circle shift mode.
- In some embodiments, the IP core model includes a first logic module, a first select module, a second select module, a first delay module, a second delay module, a second logic module, a third select module, and a third delay module. The first logic module receives the enable signal and the test mode signal to output a select signal. The first select module receives the first input signal and a first feedback signal, and selects one of the first input signal and the first feedback signal in response to the select signal. The second select module receives the second input signal and a second feedback signal, and selects one of the second input signal and the second feedback signal in response to the select signal. The first delay module delays a first selected signal provided from the first select module to output a first delayed signal in response to the clock signal. The second delay module delays a second selected signal provided from the second select module to output a second delayed signal in response to the clock signal. The second delayed signal corresponds to the first feedback signal. The second logic module receives the first delayed signal and the second delayed signal to output an AND signal. The third select module receives the AND signal and the first delayed signal to select one of the AND signal and the first delayed signal in response to the select signal. The third delay module delays a third selected signal provided from the third select module to output a third delayed signal in response to the clock signal. The third delayed signal corresponds to the second feedback signal.
- In some embodiments, the first through third select modules correspond to a 2-to-1 multiplexer. The first and second logic modules may correspond to an AND gate. The first through third delay modules may correspond to a D flip-flop. The D flip-flops may be triggered in synchronization with rising edges of the clock signal.
- According to another aspect, the present invention is directed to an apparatus for indirectly simulating a semiconductor integrated circuit (IC) which includes a modeling tool, a test bench generator, an integrator, and a simulator. The modeling tool forms a circle chain using input pins and output pins to provide an intellectual property (IP) core model that is substituted for a real IP core circuit. The test bench generator generates a test bench for the IP core model. The integrator integrates the semiconductor IC that includes the IP core model using the generated test bench. The simulator simulates the integrated semiconductor IC at a system-on-chip (SoC) level.
- In some embodiments, wherein the input pins and the output pins of the IP core model may respectively correspond to input pins and output pins of the real IP core circuit that is integrated in the semiconductor IC, in which the input pins and the output pins of the real IP core circuit are to be tested.
- In some embodiments, the IP core model includes a first input pin and a second input pin that respectively receive a first input signal and a second input signal, a third input pin that receives an enable signal, a fourth input pin that receives a test mode signal, a fifth input pin that receives a clock signal, and at least one output pin that outputs an output signal.
- In some embodiments, an operation mode of the IP core model is divided into two modes in response to the enable signal.
- In some embodiments, the IP core model includes a first logic circuit, a first select circuit, a second select circuit, a first delay circuit, a second delay circuit, a second logic circuit, a third select circuit, and a third delay circuit. The first logic circuit receives the enable signal and the test mode signal to output a select signal. The first select circuit receives the first input signal and a first feedback signal, and selects one of the first input signal and the first feedback signal in response to the select signal. The second select circuit receives the second input signal and a second feedback signal, and selects one of the second input signal and the second feedback signal in response to the select signal. The first delay circuit delays a first selected signal provided from the first select circuit to output a first delayed signal in response to the clock signal. The second delay circuit delays a second selected signal provided from the second select circuit to output a second delayed signal in response to the clock signal. The second delayed signal corresponds to the first feedback signal. The second logic circuit receives the first delayed signal and the second delayed signal to output an AND signal. The third select circuit receives the AND signal and the first delayed signal to select one of the AND signal and the first delayed signal in response to the select signal. The third delay circuit delays a third selected signal provided from the third select circuit to output a third delayed signal in response to the clock signal. The third delayed signal corresponds to the second feedback signal.
- In some embodiments, the first through third select circuits correspond to a 2-to-1 multiplexer. The first and second logic circuits may correspond to an AND gate. The first through third delay circuits may correspond to a D flip-flop. The D flip-flops may be triggered by rising edges of the clock signal.
- According to another aspect, the present invention is directed to a method of testing an intellectual property (IP) core of a semiconductor integrated circuit (IC), which includes providing an IP core model including a circle chain that includes an input module and an output module, generating a test bench for the IP core model, integrating the semiconductor IC that includes the IP core model using the generated test bench, simulating the semiconductor IC, and determining a normal operation of the real IP core circuit based on a result of the simulation of the IP core model.
- In some embodiments, the input module of the IP core model includes first through fourth input select modules and first through fourth input delay modules. The first through fourth input select modules have first input ports and second input ports. The first input ports receive input signals. The first through fourth input delay modules receive first selected signals provided from the first through fourth input select modules to output first delayed signals synchronously with a clock signal. The second input port of the third input select module receives the first delayed signal provided from the fourth input delay module. The second input port of the second input select module receives the first delayed signal provided from the third input delay module. The second input port of the first input select module receives the first delayed signal provided from the second input delay module.
- In some embodiments, the output module of the IP core model includes first through third output select modules and first through third output delay modules. The first through third output select modules have third input ports and fourth input ports. The third input ports receive the first delayed signals provided from the first through third input delay modules. The first through third output delay modules receive second selected signals provided from the first through third output select modules to output second delayed signals synchronously with the clock signal. The fourth input port of the second output select module receives the second delayed signal provided from the first output delay module. The fourth input port of the third output select module receives the second delayed signal provided from the second output delay module. The second input port of the fourth input select module receives the second delayed signal provided from the third output delay module. The fourth input port of the first output select module receives the first delayed signal provided from the first input delay module.
- In some embodiments, the IP core model further includes a logic module that provides a select signal to the input select modules and the output select modules based on an enable signal and a test mode signal.
- In some embodiments, the select signal may correspond to a result of an AND operation on the enable signal and the test mode signal.
- In some embodiments, an operation mode of the IP core model is divided into two modes in response to the select signal.
- In some embodiments, the operation mode of the IP core model corresponds to a propagation mode when the select signal is disabled. Output signals are outputted through the output pins and pass through the circle chain that is open when the operation mode corresponds to the propagation mode. The output signals correspond to the second selected signals.
- In some embodiments, the operation mode of the IP core model may corresponds to a circle shift mode when the select signal is enabled. The output signals are outputted through the output pins and pass through the circle chain that is closed when the operation mode corresponds to the circle shift mode. The output signals correspond to the second selected signals.
- Accordingly, the method and the apparatus of indirectly simulating the semiconductor IC according to example embodiments of the present invention test the semiconductor IC quickly and with low expense.
- The foregoing and other objects, features and advantages of the invention will be apparent from the more particular description of preferred aspects of the invention, as illustrated in the accompanying drawings in which like reference characters refer to the same parts throughout the different views. The drawings are not necessarily to scale, emphasis instead being placed upon illustrating the principles of the invention.
-
FIG. 1 is a block diagram illustrating a semiconductor integrated circuit (IC) including a real IP core circuit at a system-on-chip (SoC) level. -
FIG. 2 is a block diagram illustrating a structure of an IP core model substituted for the real IP core circuit. -
FIG. 3 is a flow chart illustrating a method of indirectly simulating the semiconductor IC according to an example embodiment of the present invention. -
FIG. 4 is a timing diagram illustrating an operation on the IP core model ofFIG. 2 . -
FIG. 5 is a block diagram illustrating an apparatus for indirectly simulating a semiconductor integrated circuit (IC) according to an example embodiment of the present invention. -
FIG. 6 is a flow chart illustrating a method of testing an IP core of a semiconductor IC according to an example embodiment of the present invention. -
FIG. 7 is a block diagram illustrating a structure of the IP core model provided by the method of testing the IP core ofFIG. 6 . -
FIG. 8 is a timing diagram illustrating an operation of the IP core model ofFIG. 7 . - Embodiments of the present invention now will be described more fully with reference to the accompanying drawings, in which embodiments of the invention are shown. This invention may, however, be embodied in many different forms and should not be construed as limited to the embodiments set forth herein. Rather, these embodiments are provided so that this disclosure will be thorough and complete, and will fully convey the scope of the invention to those skilled in the art. Like reference numerals refer to like elements throughout this application.
- It will be understood that, although the terms first, second, etc. may be used herein to describe various elements, these elements should not be limited by these terms. These terms are used to distinguish one element from another. For example, a first element could be termed a second element, and, similarly, a second element could be termed a first element, without departing from the scope of the present invention. As used herein, the term “and/or” includes any and all combinations of one or more of the associated listed items.
- It will be understood that when an element is referred to as being “connected” or “coupled” to another element, it can be directly connected or coupled to the other element or intervening elements may be present. In contrast, when an element is referred to as being “directly connected” or “directly coupled” to another element, there are no intervening elements present. Other words used to describe the relationship between elements should be interpreted in a like fashion (e.g., “between” versus “directly between,” “adjacent” versus “directly adjacent,” etc.).
- The terminology used herein is for the purpose of describing particular embodiments and is not intended to be limiting of the invention. As used herein, the singular forms “a,” “an” and “the” are intended to include the plural forms as well, unless the context clearly indicates otherwise. It will be further understood that the terms “comprises,” “comprising,” “includes” and/or “including,” when used herein, specify the presence of stated features, integers, steps, operations, elements, and/or components, but do not preclude the presence or addition of one or more other features, integers, steps, operations, elements, components, and/or groups thereof.
- Unless otherwise defined, all terms (including technical and scientific terms) used herein have the same meaning as commonly understood by one of ordinary skill in the art to which this invention belongs. It will be further understood that terms, such as those defined in commonly used dictionaries, should be interpreted as having a meaning that is consistent with their meaning in the context of the relevant art and will not be interpreted in an idealized or overly formal sense unless expressly so defined herein.
-
FIG. 1 is a block diagram illustrating a semiconductor integrated circuit (IC) including a real IP core circuit at a system-on-chip (SoC) level. - The
semiconductor IC 100 includesinput pads 111 through 115, anoutput pad 116, anIP core circuit 110, andlogic circuits - The
IP core circuit 110 includes input pins 131 through 135, and anoutput pin 136. Input signals are provided to theIP core circuit 110 by passing throughinput pads 111 through 115, thelogic circuit 120, and the input pins 131 through 135. Output signals are provided from theIP core circuit 110 to an external device by passing through anoutput pin 136, thelogic circuit 130, and theoutput pad 116. Reduction of simulation load and time cost is required when thesemiconductor IC 100 is simulated at SoC level. -
FIG. 2 is a block diagram illustrating a structure of an IP core model substituted for the real IP core circuit. -
FIG. 3 is a flow chart illustrating a method of indirectly simulating the semiconductor IC according to an example embodiment of the present invention. - Referring to
FIG. 3 , according to the method of indirectly simulating the semiconductor IC, an IP core model 300 is provided (step S310), which substitutes for the real IP core circuit, by forming a circle chain with input pins and output pins. A test bench for the IP core model 300 is generated (step S320), and the semiconductor IC that includes the IP core model 300 is integrated using the generated test bench (step S330). The integrated semiconductor IC is simulated (step S340). The IP core model 300 ofFIG. 3 may be theIP core model 200 ofFIG. 2 . - Referring to
FIG. 2 , theIP core model 200 includes input pins 211 through 215 and anoutput pin 216. The input pins 211 through 215 ofFIG. 2 respectively correspond to the input pins 131 through 135 ofFIG. 1 . Theoutput pin 216 of theIP core model 200 corresponds to theoutput pin 136 ofFIG. 1 . The number of output pins ofFIG. 2 may be more than two. Additionally, input pads may be larger in quantity than the input pins. Thefirst input pin 211 and thesecond input pin 212 may receive input signals, and thethird input pin 213 may receive an enable signal. Thefourth input pin 214 may receive a test mode signal, and thefifth input pin 215 may receive a clock signal CLK. - The
IP core model 200 includes afirst logic module 210, a firstselect module 220, a secondselect module 230, afirst delay module 240, asecond delay module 250, asecond logic module 260, a thirdselect module 270, and athird delay module 280. Theoutput pin 216 is connected to an output port of thethird delay module 280. Theselect modules logic modules delay modules FIG. 2 may be implemented with other elements that perform the same operation. - The first
select module 220 receives the first input signal and a second delayed signal that is provided from thesecond delay module 250. Additionally, the firstselect module 220 selects one of the first input signal and the second delayed signal to output a first selected signal based on a select signal. The secondselect module 230 receives the second input signal and a third delayed signal that is provided from thethird delay module 280. Additionally, thesecond delay module 250 selects one of the second input signal and the third delayed signal to output a second selected signal based on the select signal. - The
first delay module 240 receives the first selected signal. Thefirst delay module 240 outputs a first delayed signal synchronously with a rising edge of the clock signal CLK. Thesecond delay module 250 receives a second selected signal. Thesecond delay module 250 outputs the second delay signal synchronously with the rising edge of the clock signal CLK. Additionally, the firstselect module 220 receives the second delayed signal. Thesecond logic module 260 outputs an AND signal that is a result of an AND operation on the first delayed signal and the second delayed signal. The thirdselect module 270 receives the first delayed signal and the AND signal. Additionally, the thirdselect module 270 selects one of the first delayed signal and the AND signal to output a third selected signal based on the select signal. Thethird delay module 280 receives the third selected signal. Thethird delay module 280 outputs the third delayed signal synchronously with the rising edge of the clock signal CLK. The third delayed signal is outputted at theoutput pin 216. Additionally, the secondselect module 230 receives the third delayed signal. - For example, the first, second and third
select modules - A state of the select signal is changed in response to the enable signal when the test mode signal that is provided to the
first logic module 210 is in a high state. - When the select signal is disabled because the enable signal is disabled, signals that are provided to the first input ports in
select modules select module 220 selects the first input signal that is provided to the first input port of the firstselect module 220. The secondselect module 230 selects the second input signal that is provided to the first input port of the secondselect module 230. Thefirst delay module 240 delays the first input signal by half clock interval at rising edges of the clock signal to output the first delayed signal. Thesecond delay module 250 delays the second input signal by half clock interval at rising edges of the clock signal to output the second delayed signal. Thesecond logic module 260 outputs the AND signal that is enabled when the first delayed signal and the second delayed signal are in high state. Thethird delay module 280 delays the AND signal that is provided through the thirdselect module 270 by half clock interval at rising edges of the clock signal to output the third delayed signal through theoutput pin 216. - When the select signal is enabled because the enable signal is enabled, signals that are provided to the second input ports in
select modules select module 220 selects the second delayed signal provided from thesecond delay module 250 to the second input port of the firstselect module 220. The secondselect module 230 selects the third delayed signal provided from thethird delay module 280 to the second input port of the secondselect module 220. Here, the third delayed signal is a result of AND operation on the delayed input signals by one clock interval at rising edges of the clock signal. Therefore, the output signal is shifted when the select signal is enabled. Accordingly, the output signal is outputted once, or the output signal is outputted and shifted, based on the select signal. That is, an operation mode of the IP core model may be divided into a propagation mode and a circle shift mode. In the propagation mode, the output signal is provided once when the input signals are provided through the output pin because the circle chain is open. Thus, the output signal is not shifted. In the circle shift mode, the output signal is provided from the output pin and the output signal is fed back to the secondselect module 230 to pass through the secondselect module 230 instead of the second input signal because the circle chain is closed. Thus, the output signal is shifted. Additionally, the second delayed signal provided from thesecond delay module 250 is fed back to the firstselect module 220 and passes through the firstselect module 220 instead of the first input signal. - In some embodiments, the
select modules delay modules IP core model 200 may be modified such that the numbers of the input signals and the output signals may be increased. -
FIG. 4 is a timing diagram illustrating an operation on the IP core model ofFIG. 2 . CLK, A_PIN, B_PIN, ENABLE, and C_PIN respectively represent the clock signal, the first input signal, the second input signal, the enable signal, and the output signal. In addition, the test mode signal is assumed to be in a high state inFIG. 4 . - Referring to
FIG. 4 , the operation mode of the IP core model is changed in response to the enable signal. Therefore, the input signals pass through from the input pins to the output pin once when the enable signal is disabled. However, the output signal is shifted to the secondselect module 230 and passes through from the secondselect module 230 to the output pin when the enable signal is enabled, as described in operation of the IP core model ofFIG. 2 . -
FIG. 5 is a block diagram illustrating an apparatus for indirectly simulating a semiconductor integrated circuit (IC) according to an example embodiment of the present invention. - Referring to
FIG. 5 , theapparatus 500 for indirectly simulating the semiconductor IC according to an example embodiment of the present invention includes amodeling tool 510, atest bench generator 520, anintegrator 530, and asimulator 540. - The
modeling tool 510 provides the IP core model ofFIG. 2 . The IP core model substitutes for a real IP core circuit by using a circle chain by using input pins and output pins. A structure of the IP core model provided from themodeling tool 510 is the same as the structure of the IP core model ofFIG. 2 . Thetest bench generator 520 generates a test bench for the IP core model. Theintegrator 530 integrates the semiconductor IC that includes the IP core model by using the generated test bench. Thesimulator 540 outputs a result of simulating the integrated semiconductor IC at the SoC level. The integration of the real IP core circuit may be verified fast and correctly based on the result of the simulation. -
FIG. 6 is a flow chart illustrating a method of testing an IP core of a semiconductor IC according to an example embodiment of the present invention. - Referring to
FIG. 6 , according to the method of testing an IP core of a semiconductor IC, an IP core model including a circle chain that includes an input module and an output module is provided (step S610), and a test bench for the IP core model is generated (step S620). The semiconductor IC that includes the IP core model is integrated using the test bench (step S630). The integrated semiconductor IC is simulated (step S640) so as to determine a normal operation of the real IP core circuit based on a result of the simulation of the IP core model (step S650). -
FIG. 7 is a block diagram illustrating a structure of the IP core model provided in the method of testing the IP core ofFIG. 6 . - Referring to
FIG. 7 , the IP core model provided in the method of testing the IP core ofFIG. 6 includes theinput module 710, theoutput module 750, and alogic module 720. - The
input module 710 includes first through fourth inputselect modules input delay modules select modules select modules logic module 720 through the select ports. The inputselect modules select modules - The input
select modules input delay modules input delay modules select module 711 receives the first delayed signal provided from the secondinput delay module 723 through the second input port of the first inputselect module 711. The second inputselect module 713 receives the first delayed signal provided from the third input delay module 725 through the second input port of the second inputselect module 713. The third inputselect module 715 receives the first delayed signal provided from the fourthinput delay module 727 through the second input port of the third inputselect module 715. Each of the inputselect modules input delay modules FIG. 7 may be implemented with other elements that perform the same operation. - The
output module 750 includes first through third outputselect modules output delay modules select modules select modules select modules input delay modules select module 751 receives the first delayed signal provided from thefirst delay module 721 through the fourth input port of the first outputselect module 751. The outputselect modules - The
output delay modules select module 753 receives the second delayed signal provided from the firstoutput delay module 761 through the fourth input port of the second outputselect module 753. The third outputselect module 755 receives the second delayed signal provided from the secondoutput delay module 763 through the fourth input port of the third outputselect module 755. The fourth inputselect module 717 receives the second delayed signal provided from the third output delay module 765 through the fourth input port of the fourth inputselect module 717. Each of the outputselect modules output delay modules FIG. 7 may be implemented with other elements that perform the same operation. -
FIG. 8 is a timing diagram illustrating operation of the IP core model ofFIG. 7 . - The operation of the IP core model will be described with reference to
FIGS. 7 and 8 . - For example, the
logic module 720 may output the select signal in a low state when the test mode signal is enabled and the enable signal is disabled. In this case, the first through fourth inputselect modules input delay modules select modules select modules input delay modules fourth delay module 727. Therefore, the input signals propagate through the input module and the output module, and the output signals provided from the output module are results of the propagation of the input signals, when the enable signal is disabled, that is, the IP core model operates in propagation mode. - When the test mode signal is enabled and the enable signal is enabled, the
logic module 720 may output the select signal in high state. In this case, the first through fourth inputselect modules select module 717 receives the second delayed signal provided from the third output delay module 765. The select modules and the delay modules of the input module and the output module are wired in a “circle chain”. Thus, the output select modules output the output signals with delay of seven-clock interval with respect to the previous output signals. Here, seven is the number of the delay modules included in the IP core model as illustrated inFIG. 8 . When the IP core model operates in circle shift mode, the output signals are shifted to the input module to output the delayed output signals. Therefore, the integration of the real IP core circuit may be tested using the IP core model instead of the real IP core circuit. A number of the modules included in the IP core model is smaller than a number of logic gates included in the real IP core circuit. Therefore, time for testing the integration of a semiconductor IC including the IP core model is smaller than time for testing the integration of a semiconductor IC including the real IP core circuit at the SoC level. - As described above, a method and an apparatus for indirectly simulating a semiconductor IC and a method of testing IP core of the semiconductor IC use an IP core model instead of a real IP core circuit in the semiconductor IC. Additionally, an integration of the semiconductor IC may be correctly and quickly verified with low load by integrating the semiconductor IC including the IP core model.
- While the example embodiments of the present invention and their advantages have been described in detail, it should be understood that various changes, substitutions and alterations may be made herein without departing from the scope of the invention.
Claims (31)
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
KR1020060075951A KR100750184B1 (en) | 2006-08-11 | 2006-08-11 | Indirect simulation method and apparatus of semiconductor integrated circuit |
KR10-2006-0075951 | 2006-08-11 |
Publications (3)
Publication Number | Publication Date |
---|---|
US20080040090A1 true US20080040090A1 (en) | 2008-02-14 |
US20090216512A9 US20090216512A9 (en) | 2009-08-27 |
US7991604B2 US7991604B2 (en) | 2011-08-02 |
Family
ID=38614741
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/888,535 Expired - Fee Related US7991604B2 (en) | 2006-08-11 | 2007-08-01 | Method and apparatus for indirectly simulating a semiconductor integrated circuit |
Country Status (3)
Country | Link |
---|---|
US (1) | US7991604B2 (en) |
JP (1) | JP2008047121A (en) |
KR (1) | KR100750184B1 (en) |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US8479129B1 (en) * | 2010-05-21 | 2013-07-02 | Marvell International Ltd. | Dynamic time domain randomization techniques for SOC and IP verification |
US9811618B1 (en) * | 2013-03-07 | 2017-11-07 | Xilinx, Inc. | Simulation of system designs |
Families Citing this family (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP5293572B2 (en) * | 2009-11-17 | 2013-09-18 | 富士通セミコンダクター株式会社 | Design verification apparatus, design verification method, and design verification program |
US8645897B1 (en) * | 2013-01-07 | 2014-02-04 | Freescale Semiconductor, Inc. | Integrated circuit design verification system |
US9390208B2 (en) | 2013-06-14 | 2016-07-12 | Synopsys, Inc. | Formal verification of temporal properties expressed using local variables |
Citations (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6169438B1 (en) * | 1999-09-20 | 2001-01-02 | Oak Technology, Inc. | Circuit and method for selectively delaying electrical signals |
US20020173942A1 (en) * | 2001-03-14 | 2002-11-21 | Rochit Rajsuman | Method and apparatus for design validation of complex IC without using logic simulation |
US20030217341A1 (en) * | 2002-05-20 | 2003-11-20 | Rochit Rajsuman | Architecture and design of universal IC test system |
US6678645B1 (en) * | 1999-10-28 | 2004-01-13 | Advantest Corp. | Method and apparatus for SoC design validation |
US20040158789A1 (en) * | 2001-05-04 | 2004-08-12 | Srinivasa Chakravarthy | Using pseudo-pins in generating scan test vectors for testing an embedded core while maintaining the IP contained therein |
US6782511B1 (en) * | 1999-05-26 | 2004-08-24 | Cadence Design Systems, Inc. | Behavioral-synthesis electronic design automation tool business-to-business application service provider |
US6996799B1 (en) * | 2000-08-08 | 2006-02-07 | Mobilygen Corporation | Automatic code generation for integrated circuit design |
US7454323B1 (en) * | 2003-08-22 | 2008-11-18 | Altera Corporation | Method for creation of secure simulation models |
Family Cites Families (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2001235524A (en) | 2000-02-22 | 2001-08-31 | Matsushita Electric Ind Co Ltd | Semiconductor integrated circuit device and its test method, ram/rom test circuit and its test method |
KR20050060865A (en) | 2003-12-17 | 2005-06-22 | 한국전자통신연구원 | Integrated circuit apparatus and method capable of scan testing intellectual property core in the system on chip for detecting the short of signal terminals and the normal operation of the core |
-
2006
- 2006-08-11 KR KR1020060075951A patent/KR100750184B1/en not_active IP Right Cessation
-
2007
- 2007-08-01 US US11/888,535 patent/US7991604B2/en not_active Expired - Fee Related
- 2007-08-10 JP JP2007209734A patent/JP2008047121A/en active Pending
Patent Citations (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6782511B1 (en) * | 1999-05-26 | 2004-08-24 | Cadence Design Systems, Inc. | Behavioral-synthesis electronic design automation tool business-to-business application service provider |
US6169438B1 (en) * | 1999-09-20 | 2001-01-02 | Oak Technology, Inc. | Circuit and method for selectively delaying electrical signals |
US6678645B1 (en) * | 1999-10-28 | 2004-01-13 | Advantest Corp. | Method and apparatus for SoC design validation |
US6996799B1 (en) * | 2000-08-08 | 2006-02-07 | Mobilygen Corporation | Automatic code generation for integrated circuit design |
US20020173942A1 (en) * | 2001-03-14 | 2002-11-21 | Rochit Rajsuman | Method and apparatus for design validation of complex IC without using logic simulation |
US20040158789A1 (en) * | 2001-05-04 | 2004-08-12 | Srinivasa Chakravarthy | Using pseudo-pins in generating scan test vectors for testing an embedded core while maintaining the IP contained therein |
US20030217341A1 (en) * | 2002-05-20 | 2003-11-20 | Rochit Rajsuman | Architecture and design of universal IC test system |
US7454323B1 (en) * | 2003-08-22 | 2008-11-18 | Altera Corporation | Method for creation of secure simulation models |
Cited By (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US8479129B1 (en) * | 2010-05-21 | 2013-07-02 | Marvell International Ltd. | Dynamic time domain randomization techniques for SOC and IP verification |
US8904323B1 (en) | 2010-05-21 | 2014-12-02 | Marvell International Ltd. | Dynamic time domain randomization techniques for SOC and IP verification |
US9811618B1 (en) * | 2013-03-07 | 2017-11-07 | Xilinx, Inc. | Simulation of system designs |
Also Published As
Publication number | Publication date |
---|---|
JP2008047121A (en) | 2008-02-28 |
US7991604B2 (en) | 2011-08-02 |
US20090216512A9 (en) | 2009-08-27 |
KR100750184B1 (en) | 2007-08-17 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
KR100448706B1 (en) | System on a chip and test/debug method thereof | |
US5768159A (en) | Method of simulating AC timing characteristics of integrated circuits | |
US7124342B2 (en) | Smart capture for ATPG (automatic test pattern generation) and fault simulation of scan-based integrated circuits | |
US20140310666A1 (en) | Methods for implementing variable speed scan testing | |
US20120047413A1 (en) | Methods for implementing variable speed scan testing | |
US20040153926A1 (en) | Method and apparatus for testing asynchronous set/reset faults in a scan-based integrated circuit | |
US20110047426A1 (en) | Method and apparatus for low-pin-count scan compression | |
JPH06208602A (en) | Verification method of testable design rule | |
US7289946B1 (en) | Methodology for verifying multi-cycle and clock-domain-crossing logic using random flip-flop delays | |
JP3830550B2 (en) | Integrated circuit design test method | |
US7139988B2 (en) | Modeling metastability in circuit design | |
US7437701B1 (en) | Simulation of a programming language specification of a circuit design | |
US7991604B2 (en) | Method and apparatus for indirectly simulating a semiconductor integrated circuit | |
JP4846128B2 (en) | Semiconductor device and test method thereof | |
US7228515B2 (en) | Methods and apparatuses for validating AC I/O loopback tests using delay modeling in RTL simulation | |
US20070129923A1 (en) | Dynamic synchronizer simulation | |
Singh et al. | Controller architecture for memory BIST algorithms | |
Papameletis et al. | A dft architecture and tool flow for 3-d sics with test data compression, embedded cores, and multiple towers | |
US20040098687A1 (en) | System and method for implementing a flexible top level scan architecture using a partitioning algorithm to balance the scan chains | |
JP2009503434A (en) | Circuit card synchronization in standardized test instrument chassis | |
US7424417B2 (en) | System and method for clock domain grouping using data path relationships | |
Ferry | FPGA-based universal embedded digital instrument | |
US20060206773A1 (en) | Tester simulation system and tester simulation method using same | |
Siripokarpirom et al. | Hardware-assisted simulation and evaluation of IP cores using FPGA-based rapid prototyping boards | |
US20110154142A1 (en) | Test device and system-on-chip having the same |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: SAMSUNG ELECTRONICS CO., LTD., KOREA, REPUBLIC OF Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:LEE, JAE-HOON;REEL/FRAME:022697/0360 Effective date: 20070705 |
|
AS | Assignment |
Owner name: SAMSUNG ELECTRONICS CO., LTD., KOREA, REPUBLIC OF Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:LEE, JAE-HOON;REEL/FRAME:019707/0008 Effective date: 20070705 |
|
XAS | Not any more in us assignment database |
Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:LEE, JAE-HOON;REEL/FRAME:019707/0008 |
|
REMI | Maintenance fee reminder mailed | ||
LAPS | Lapse for failure to pay maintenance fees | ||
STCH | Information on status: patent discontinuation |
Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362 |
|
FP | Lapsed due to failure to pay maintenance fee |
Effective date: 20150802 |