US20080032463A1 - Semiconductor memory device - Google Patents

Semiconductor memory device Download PDF

Info

Publication number
US20080032463A1
US20080032463A1 US11/873,769 US87376907A US2008032463A1 US 20080032463 A1 US20080032463 A1 US 20080032463A1 US 87376907 A US87376907 A US 87376907A US 2008032463 A1 US2008032463 A1 US 2008032463A1
Authority
US
United States
Prior art keywords
stack
stacks
device structure
region
interconnect region
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US11/873,769
Inventor
Sang-Yun Lee
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
BeSang Inc
Original Assignee
Sang-Yun Lee
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Priority claimed from US10/873,969 external-priority patent/US7052941B2/en
Priority to US11/873,769 priority Critical patent/US20080032463A1/en
Application filed by Sang-Yun Lee filed Critical Sang-Yun Lee
Publication of US20080032463A1 publication Critical patent/US20080032463A1/en
Priority to US12/397,309 priority patent/US7863748B2/en
Priority to US12/470,344 priority patent/US8058142B2/en
Priority to US12/475,294 priority patent/US7799675B2/en
Priority to US12/581,722 priority patent/US8471263B2/en
Priority to US12/618,542 priority patent/US7867822B2/en
Priority to US12/637,559 priority patent/US20100133695A1/en
Priority to US12/731,087 priority patent/US20100190334A1/en
Priority to US12/874,866 priority patent/US8071438B2/en
Priority to US12/881,628 priority patent/US20110001172A1/en
Priority to US12/881,961 priority patent/US8367524B2/en
Assigned to BESANG, INC. reassignment BESANG, INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: LEE, SANG-YUN
Assigned to DAEHONG TECHNEW CORPORATION reassignment DAEHONG TECHNEW CORPORATION SECURITY AGREEMENT Assignors: BESANG INC.
Assigned to BESANG INC. reassignment BESANG INC. RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: DAEHONG TECHNEW CORPORATION
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic System or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/20Deposition of semiconductor materials on a substrate, e.g. epitaxial growth solid phase epitaxy
    • H01L21/2003Deposition of semiconductor materials on a substrate, e.g. epitaxial growth solid phase epitaxy characterised by the substrate
    • H01L21/2007Bonding of semiconductor wafers to insulating substrates or to semiconducting substrates using an intermediate insulating layer
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/77Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
    • H01L21/78Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
    • H01L21/82Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
    • H01L21/822Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
    • H01L21/8221Three dimensional integrated circuits stacked in different levels
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L24/28Structure, shape, material or disposition of the layer connectors prior to the connecting process
    • H01L24/29Structure, shape, material or disposition of the layer connectors prior to the connecting process of an individual layer connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L24/83Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/02Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier
    • H01L27/04Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body
    • H01L27/06Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body including a plurality of individual components in a non-repetitive configuration
    • H01L27/0688Integrated circuits having a three-dimensional layout
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/02Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier
    • H01L27/04Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body
    • H01L27/10Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body including a plurality of individual components in a repetitive configuration
    • H01L27/102Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body including a plurality of individual components in a repetitive configuration including bipolar components
    • H01L27/1027Thyristors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/70Bipolar devices
    • H01L29/74Thyristor-type devices, e.g. having four-zone regenerative action
    • H01L29/7404Thyristor-type devices, e.g. having four-zone regenerative action structurally associated with at least one other device
    • H01L29/742Thyristor-type devices, e.g. having four-zone regenerative action structurally associated with at least one other device the device being a field effect transistor
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B10/00Static random access memory [SRAM] devices
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B41/00Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates
    • H10B41/20Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates characterised by three-dimensional arrangements, e.g. with cells on different height levels
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/28Structure, shape, material or disposition of the layer connectors prior to the connecting process
    • H01L2224/29Structure, shape, material or disposition of the layer connectors prior to the connecting process of an individual layer connector
    • H01L2224/29001Core members of the layer connector
    • H01L2224/29099Material
    • H01L2224/291Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/83Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
    • H01L2224/838Bonding techniques
    • H01L2224/8385Bonding techniques using a polymer adhesive, e.g. an adhesive based on silicone, epoxy, polyimide, polyester
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01005Boron [B]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01006Carbon [C]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01013Aluminum [Al]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01015Phosphorus [P]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01018Argon [Ar]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01019Potassium [K]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01027Cobalt [Co]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01029Copper [Cu]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01033Arsenic [As]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01038Strontium [Sr]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01056Barium [Ba]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01073Tantalum [Ta]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01074Tungsten [W]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01075Rhenium [Re]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01078Platinum [Pt]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01079Gold [Au]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/06Polymers
    • H01L2924/078Adhesive characteristics other than chemical
    • H01L2924/07802Adhesive characteristics other than chemical not being an ohmic electrical conductor
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/12Passive devices, e.g. 2 terminal devices
    • H01L2924/1203Rectifying Diode
    • H01L2924/12036PN diode
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/13Discrete devices, e.g. 3 terminal devices
    • H01L2924/1301Thyristor
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/13Discrete devices, e.g. 3 terminal devices
    • H01L2924/1304Transistor
    • H01L2924/1306Field-effect transistor [FET]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/13Discrete devices, e.g. 3 terminal devices
    • H01L2924/1304Transistor
    • H01L2924/1306Field-effect transistor [FET]
    • H01L2924/13091Metal-Oxide-Semiconductor Field-Effect Transistor [MOSFET]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/14Integrated circuits
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/14Integrated circuits
    • H01L2924/143Digital devices
    • H01L2924/1433Application-specific integrated circuit [ASIC]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/19Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
    • H01L2924/1901Structure
    • H01L2924/1904Component type
    • H01L2924/19041Component type being a capacitor
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/19Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
    • H01L2924/1901Structure
    • H01L2924/1904Component type
    • H01L2924/19042Component type being an inductor
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/19Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
    • H01L2924/1901Structure
    • H01L2924/1904Component type
    • H01L2924/19043Component type being a resistor
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/30Technical effects
    • H01L2924/301Electrical effects
    • H01L2924/30105Capacitance
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/30Technical effects
    • H01L2924/301Electrical effects
    • H01L2924/3011Impedance

Definitions

  • FIGS. 1-11 are simplified sectional views of steps in the fabrication of a memory device in accordance with the present invention.
  • FIGS. 13-14 are simplified sectional views of steps in the fabrication of a memory device with narrowed semiconductor width in accordance with the present invention.
  • FIGS. 1-12 are simplified sectional views of steps in fabricating a semiconductor memory circuit 100 in accordance with the present invention.
  • like reference characters indicate corresponding elements throughout the several views.
  • circuit 100 generally includes a number of memory devices and that only a few are shown for simplicity and ease of discussion.
  • Circuit 100 can be included in a computer chip where the memory devices are positioned above the computer circuitry.
  • the memory devices are typically coupled to the computer circuitry through interconnects which include a conductive line and/or a conductive via.
  • Circuit 100 has several advantages.
  • One advantage is that the memory devices are positioned above the computer circuitry which is desirable since the memory devices typically occupy much more area than the computer circuitry.
  • Another advantage of circuit 100 is that the memory devices are positioned closer to the computer circuitry so that signals can flow therebetween in less time.
  • Still another advantage of circuit 100 is that the computer circuitry are fabricated with a different mask set than the memory devices. Hence, the masks are less complicated and less expensive to make.
  • a further advantage is that the memory devices are fabricated from blanket semiconductor layers after they have been bonded to the interconnect region. Hence, the memory devices do not need to be aligned with the computer circuitry, which is a complicated and expensive process.
  • partially fabricated circuit 100 includes an interconnect region 131 carried by a substrate 130 .
  • Interconnect region 131 provides support for structure positioned thereon its surface 131 a .
  • Interconnect region 131 includes a dielectric material region 133 with interconnect lines 132 and conductive vias 134 .
  • Dielectric material region 133 can be formed using many different methods, such as CVD (Chemical Vapor Deposition) and SOG (Spin On Glass).
  • interconnect lines 132 and vias 134 are coupled to electronic circuitry (not shown) carried by substrate 130 near a surface 130 a .
  • Interconnect lines 132 and vias 134 include conductive materials, such as aluminum, copper, tungsten, tungsten silicide, titanium, titanium silicide, tantalum, and doped polysilicon, among others.
  • a conductive contact region 121 is positioned on surface 131 a of region 131 .
  • Region 121 can include one or more material layers, however, it is shown here as including one layer for simplicity.
  • a device structure 101 is positioned on surface 121 a of conductive region 121 .
  • structure 101 is bonded thereto surface 121 a using wafer bonding. More information on wafer bonding can be found in co-pending U.S. patent application titled “WAFER BONDING METHOD” and “SEMICONDUCTOR BONDING AND LAYER TRANSFER METHOD” filed on the same date herewith by the same inventor and incorporated herein by reference.
  • device structure 101 includes a stack of semiconductor layers which include an n + -type doped layer 124 a with a p-type doped layer 124 b positioned on it.
  • An n + -type doped layer 124 c is positioned on layer 124 b and a p-type doped layer 124 d is positioned on layer 124 c .
  • An n-type doped layer 124 e is positioned on layer 124 d and a p + -type doped layer 124 f is positioned on layer 124 e .
  • these layers can be doped using diffusion doping, epitaxial growth, ion implantation, plasma doping, or combinations thereof.
  • device structure 101 preferably includes single crystalline material which can have localized defects, but is generally of better quality than amorphous or polycrystalline material.
  • a hardmask region 125 is positioned on a surface 101 a of device structure 101 and a photoresist region 126 is positioned on hardmask region 125 .
  • Hardmask region 125 can include dielectric materials, such as silicon oxide and silicon nitride.
  • Hardmask region 125 can also include anti-reflective films, such as high-K SiON, in order to reduce reflection during photo process.
  • Photoresist region 126 is patterned and exposed using a photo mask (not shown) so that portions of it can be removed and other portions (shown) remain on hardmask region 125 .
  • Photoresist region 126 defines a top portion of the device to be fabricated, as indicated by a dotted line 101 d .
  • device structure 101 is partially etched in a known manner to form stacks 127 and photoresist region 126 is removed.
  • Stacks 127 are formed because the etch does not substantially remove the material in region 101 below hardmask region 125 .
  • Stack regions 127 a and 127 b include layers of semiconductor materials stacked on top of each other and are defined by sidewalls 119 a and 119 b , respectively.
  • the devices formed from stacks 127 a and 127 b are called “vertical” devices because their layer structure and sidewalls 119 a and 119 b extend substantially perpendicular to surface 131 a .
  • the layers of stack 127 are on top of each other so that current flow through pn junctions included therein is substantially perpendicular to surface 131 a and parallel to sidewalls 119 a and 119 b.
  • Lateral devices have their layer structure extending horizontally relative to a surface of a material region that carries them.
  • the pn junctions included in a lateral device are positioned side-by-side so that current flow through them is substantially parallel to the supporting surface.
  • a dielectric material region 133 a is deposited on interconnect region 131 , planarized, and etched back so that it partially surrounds stacks 127 .
  • material region 133 a extends up stacks 127 to layers 124 a .
  • Material region 133 a is processed so that it covers electrodes 121 and prevents oxidation during a gate oxidation process, as will be discussed presently.
  • a dielectric region 133 c is deposited on dielectric region 133 b so that it surrounds stacks 127 .
  • Dielectric region 133 c can include the same material as regions 133 , 133 a , and/or 133 b .
  • Trenches are formed through portions of dielectric region 133 c to p + -type region 124 f of each stack 127 .
  • Contacts 142 are then formed therein so that they extend to a surface 101 a of structure 101 .
  • a conductive interconnect 143 is formed on surface 101 a and is coupled to each via 142 . It should be noted that another device structure, similar to device structure 101 , can be bonded to conductive interconnect 143 and surface 101 a and processed as described above so that multiple layers of devices structures are carried by interconnect region 131 .
  • FIGS. 13 and 14 are simplified sectional views of steps in fabricating a semiconductor memory circuit 102 in accordance with the present invention.
  • circuit 102 is the same or similar to device 100 shown in FIG. 2 , only hardmask region 125 is thicker.
  • hardmask region 125 is exposed and overetched so that the portions of hardmask 125 between photoresist region 126 and layer 124 f have widths W 4 , which is less than width W 2 as shown in FIG. 5 .
  • Overetching undercuts hardmask region 125 so that its width W 4 is less than width W 3 . Since width W 4 is made smaller, the width of stack 127 b will also be made smaller, as shown in FIG. 14 .
  • stack 127 b is shown in phantom with dotted lines.
  • region 101 can be etched, as shown in FIG. 4 , and the processing can move to the subsequent steps described above.

Abstract

A method of forming a circuit includes providing a substrate; providing an interconnect region positioned on the substrate; bonding a device structure to a surface of the interconnect region; and processing the device structure to form a first stack of layers on the interconnect region and a second stack of layers on the first stack. The width of the first stack is different than the width of the second stack.

Description

    CROSS REFERENCE TO RELATED APPLICATIONS
  • This is a divisional of application Ser. No. 11/092,500, entitled “SEMICONDUCTOR MEMORY DEVICE”, filed on Mar. 29, 2005, which claims priority to U.S. Pat. No. 7,052,941 filed on Jun. 21, 2004, the contents of both of which are incorporated herein by reference.
  • BACKGROUND OF THE INVENTION
  • 1. Field of the Invention
  • This invention relates generally to semiconductor circuitry and, more particularly, to semiconductor memory devices.
  • 2. Description of the Related Art
  • Advances in semiconductor manufacturing technology have provided computer chips with integrated circuits that include many millions of active and passive electronic devices, along with the interconnects to provide the desired circuit connections. As is well-known, most integrated circuits include laterally oriented active and passive electronic devices that are carried on a single major surface of a substrate. Active devices typically include transistors and passive devices typically include resistors, capacitors, and inductors. However, these laterally oriented devices consume significant amounts of chip area.
  • It is desirable to provide computer chips that can operate faster so that they can process more data in a given amount of time. The speed of operation of a computer chip is typically measured in the number of instructions per second it can perform. Computer chips can be made to process more data in a given amount of time in several ways. In one way, the number of devices included in the computer chip can be increased so that it can operate faster because more information can be processed in a given period of time. For example, if one computer chip operates on 32-bit data, then another computer chip that operates on 64-bit data can process information twice as fast because it can perform more instructions per second. However, the 64-bit computer chip will need more devices since there are more bits to process at a given time.
  • The number of devices can be increased by making the devices included therein smaller, but this requires advances in lithography and increasingly expensive manufacturing equipment. The number of devices can also be increased by keeping their size the same, but increasing the area of the computer chip. However, the yield of the computer chips fabricated in a run decreases as their area increases, which increases the overall cost.
  • Computer chips can also be made faster by decreasing the time it takes to perform certain tasks, such as storing and retrieving information to and from memory. The time needed to store and retrieve information to and from memory can be decreased by embedding the memory with the computer chip on the same surface as the other devices. However, there are several problems with doing this. One problem is that the masks used to fabricate the memory devices are not compatible with the masks used to fabricate the other devices on the computer chip. Hence, it is more complex and expensive to fabricate a computer chip with memory embedded in this way. Another problem is that memory devices tend to be large and occupy a significant amount of area. Hence, if most of the area on the computer chip is occupied by memory devices, then there is less area for the other devices. The total area of the computer chip can be increased, but as discussed above, this decreases the yield and increases the cost.
  • Accordingly, it is highly desirable to provide new structures and methods for fabricating computer chips which operate faster and are cost effective to fabricate.
  • BRIEF SUMMARY OF THE INVENTION
  • The present invention provides a method of forming a circuit which includes providing a substrate; providing an interconnect region positioned on the substrate; bonding a device structure to a surface of the interconnect region; and processing the device structure to form a first stack of layers on the interconnect region and a second stack of layers on the first stack. The width of the first stack is greater than the width of the second stack.
  • The present invention also provides a semiconductor device which includes a first stack of material layers. A second stack of material layers is positioned on the first stack, wherein the first and second stacks have different widths. First and second control terminals coupled to the first and second stacks, respectively, so that the first and second stacks each operate as an electronic device. One of the first and second stacks operates as a transistor and the other one operates as a negative differential resistance device.
  • The present invention further provides a circuit which includes a substrate which carries electronic devices. An interconnect region is carried by the substrate, wherein the interconnect region has interconnects coupled to the electronic devices. A device structure is positioned on an upper surface of the interconnect region. The device structure has a first stack of layers positioned on a second stack of layers, wherein the first stack has a width different from the second stack, The device structure is electrically coupled to the electronic devices through the interconnects.
  • These and other features, aspects, and advantages of the present invention will become better understood with reference to the following drawings, description, and claims.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIGS. 1-11 are simplified sectional views of steps in the fabrication of a memory device in accordance with the present invention.
  • FIG. 12 is simplified sectional views of a memory device having tapered slope in its body in accordance with the present invention.
  • FIGS. 13-14 are simplified sectional views of steps in the fabrication of a memory device with narrowed semiconductor width in accordance with the present invention.
  • DETAILED DESCRIPTION OF THE INVENTION
  • FIGS. 1-12 are simplified sectional views of steps in fabricating a semiconductor memory circuit 100 in accordance with the present invention. In the following figures, like reference characters indicate corresponding elements throughout the several views. In FIGS. 1-12, only a few memory devices are shown in circuit 100, but it should be understood that circuit 100 generally includes a number of memory devices and that only a few are shown for simplicity and ease of discussion.
  • Circuit 100 can be included in a computer chip where the memory devices are positioned above the computer circuitry. The memory devices are typically coupled to the computer circuitry through interconnects which include a conductive line and/or a conductive via. Circuit 100 has several advantages. One advantage is that the memory devices are positioned above the computer circuitry which is desirable since the memory devices typically occupy much more area than the computer circuitry. Another advantage of circuit 100 is that the memory devices are positioned closer to the computer circuitry so that signals can flow therebetween in less time. Still another advantage of circuit 100 is that the computer circuitry are fabricated with a different mask set than the memory devices. Hence, the masks are less complicated and less expensive to make. A further advantage is that the memory devices are fabricated from blanket semiconductor layers after they have been bonded to the interconnect region. Hence, the memory devices do not need to be aligned with the computer circuitry, which is a complicated and expensive process.
  • In FIG. 1, partially fabricated circuit 100 includes an interconnect region 131 carried by a substrate 130. Interconnect region 131 provides support for structure positioned thereon its surface 131 a. Interconnect region 131 includes a dielectric material region 133 with interconnect lines 132 and conductive vias 134. Dielectric material region 133 can be formed using many different methods, such as CVD (Chemical Vapor Deposition) and SOG (Spin On Glass). Typically interconnect lines 132 and vias 134 are coupled to electronic circuitry (not shown) carried by substrate 130 near a surface 130 a. Interconnect lines 132 and vias 134 include conductive materials, such as aluminum, copper, tungsten, tungsten silicide, titanium, titanium silicide, tantalum, and doped polysilicon, among others.
  • A conductive contact region 121 is positioned on surface 131 a of region 131. Region 121 can include one or more material layers, however, it is shown here as including one layer for simplicity. A device structure 101 is positioned on surface 121 a of conductive region 121. In accordance with the invention, structure 101 is bonded thereto surface 121 a using wafer bonding. More information on wafer bonding can be found in co-pending U.S. patent application titled “WAFER BONDING METHOD” and “SEMICONDUCTOR BONDING AND LAYER TRANSFER METHOD” filed on the same date herewith by the same inventor and incorporated herein by reference.
  • In this embodiment, device structure 101 includes a stack of semiconductor layers which include an n+-type doped layer 124 a with a p-type doped layer 124 b positioned on it. An n+-type doped layer 124 c is positioned on layer 124 b and a p-type doped layer 124 d is positioned on layer 124 c. An n-type doped layer 124 e is positioned on layer 124 d and a p+-type doped layer 124 f is positioned on layer 124 e. In this embodiment, these layers can be doped using diffusion doping, epitaxial growth, ion implantation, plasma doping, or combinations thereof. More information on wafer bonding can be found in a co-pending U.S. patent application titled “SEMICONDUCTOR LAYER STRUCTURE AND METHOD OF MAKING THE SAME” filed on the same date herewith by the same inventor and incorporated herein by reference. In this invention, device structure 101 preferably includes single crystalline material which can have localized defects, but is generally of better quality than amorphous or polycrystalline material.
  • It should be noted that device structure 101 will be processed further, as shown in FIGS. 2-12, to form one or more desired device(s) which can be many different types. For example, the device(s) can include a memory device, such as a capacitorless Dynamic Random Access Memory (DRAM) device. In this particular example, the electronic device(s) include a Negative Differential Resistance (NDR) type Static Random Access Memory (SRAM) device, which has vertically and serially connected a thyristor and a MOSFET (Metal-Oxide Semiconductor Field-Effect-Transistor). As will be discussed in more detail below, the NDR SRAM device can operate faster and is more stable than a planar NDR SRAM device.
  • In FIG. 2, a hardmask region 125 is positioned on a surface 101 a of device structure 101 and a photoresist region 126 is positioned on hardmask region 125. Hardmask region 125 can include dielectric materials, such as silicon oxide and silicon nitride. Hardmask region 125 can also include anti-reflective films, such as high-K SiON, in order to reduce reflection during photo process. Photoresist region 126 is patterned and exposed using a photo mask (not shown) so that portions of it can be removed and other portions (shown) remain on hardmask region 125. Photoresist region 126 defines a top portion of the device to be fabricated, as indicated by a dotted line 101 d. In FIG. 3, device structure 101 is partially etched in a known manner to form stacks 127 and photoresist region 126 is removed. Stacks 127 are formed because the etch does not substantially remove the material in region 101 below hardmask region 125.
  • In FIG. 4, mask regions 128 are positioned around each stack 127. Mask regions 128 extend from a surface 129 a of layer 124 c to mask region 125 of each stack 127. Sidewall mask region 128 can include a dielectric material, such as oxide and/or nitride, deposited by CVD (Chemical Vapor Deposition), and dry etched to form the sidewall. Sidewall mask region 128 and mask 125 protect stack 127 and a portion of a surface 129 a from a subsequent etch step, as will be discussed presently.
  • In FIG. 5, device structure 101 is etched again to surface 131 a of interconnect region 131 except for portions protected by mask regions 125 and 128. Stack 127 now includes a stack region 127 a positioned on electrode 121, which is electrically connected to interconnect 132 through vias 134. Stack 127 also includes a stack region 127 b positioned on stack 127 a. In this example, stack 127 a is wider than stack 127 b so that a ledge 129 is formed therein stack 127. Here, stack 127 a has a width W1 and stack 127 b has a width W2 where W1 is greater than W2.
  • Stack regions 127 a and 127 b include layers of semiconductor materials stacked on top of each other and are defined by sidewalls 119 a and 119 b, respectively. Hence, the devices formed from stacks 127 a and 127 b are called “vertical” devices because their layer structure and sidewalls 119 a and 119 b extend substantially perpendicular to surface 131 a. In other words, the layers of stack 127 are on top of each other so that current flow through pn junctions included therein is substantially perpendicular to surface 131 a and parallel to sidewalls 119 a and 119 b.
  • This is different from conventional devices which are often called lateral or planar devices. Lateral devices have their layer structure extending horizontally relative to a surface of a material region that carries them. In other words, the pn junctions included in a lateral device are positioned side-by-side so that current flow through them is substantially parallel to the supporting surface.
  • In FIG. 6, a dielectric material region 133 a is deposited on interconnect region 131, planarized, and etched back so that it partially surrounds stacks 127. In this embodiment, material region 133 a extends up stacks 127 to layers 124 a. Material region 133 a is processed so that it covers electrodes 121 and prevents oxidation during a gate oxidation process, as will be discussed presently.
  • A dielectric region 123 is deposited around an outer periphery of each stack 127. Dielectric region 123 can include silicon dioxide, silicon nitride, or combinations thereof. It can also include high dielectric constant (high-k) materials, such as Al2O3, ZrO2, HfO2, Y2O3, La2O3, Ta2O5, TiO2, and BST (Barium Strontium Titanate). Region 123 can be thermally grown or deposited using thermally evaporation, chemical vapor deposition, physical vapor deposition, or atomic layer deposition. It is beneficial if the thermal growth or deposition can be done using a temperature below about 500° C. so that electrode 121, interconnect region 131, and the electronic circuitry carried by substrate 130 are not damaged or undesirably changed.
  • In FIG. 7, a conductive region 140 is positioned on stacks 127 so that it surrounds them. Region 140 is positioned on dielectric material region 133 a, hardmask region 125, and dielectric region 123 of each stack. Conductive region 140 can include the same or similar material as those included in vias 134, interconnects 132, and/or region 121. Conductive region 140 operates as a control terminal to modulate the current flow through stack 127. Also, dielectric layer 133 a separates bottom electrodes 121 from each adjacent stack 127. Conductive region 140 c between stacks 127 is thicker than conductive region 140 d because during the deposition process, more conductive material is deposited between adjacent stacks 127.
  • In FIG. 8, conductive region 140 is partially etched away so that portions surrounding stacks 127 remains. After etching, a portion 140 a of conductive region 140 remains on region 133 a and extends up stack 127 a and a portion of conductive region 140 b remains on surface 129 a of ledge 129 and extends up stack 127 b. The etching can be done by anisotropic etching, such as dry etching, and is done in such a way that conductive regions 140 a and 140 b are not coupled together. Portion 140 a couples each adjacent stack 127 a together. However, portions 140 b of each adjacent stack are not coupled together.
  • In FIG. 9, a dielectric material region 133 b is deposited on dielectric material region 133 a and can include the same material. Material region 133 b extends up stack 127 a to stack 127 b. A conductive region 141 is positioned on dielectric material region 133 b so that it surrounds stacks 127 b. In FIG. 10, conductive region 141 is partially etched away so that portions 141 a remain around conductive region 140 b and dielectric region 123.
  • In FIG. 11, a dielectric region 133 c is deposited on dielectric region 133 b so that it surrounds stacks 127. Dielectric region 133 c can include the same material as regions 133, 133 a, and/or 133 b. Trenches are formed through portions of dielectric region 133 c to p+-type region 124 f of each stack 127. Contacts 142 are then formed therein so that they extend to a surface 101 a of structure 101. A conductive interconnect 143 is formed on surface 101 a and is coupled to each via 142. It should be noted that another device structure, similar to device structure 101, can be bonded to conductive interconnect 143 and surface 101 a and processed as described above so that multiple layers of devices structures are carried by interconnect region 131.
  • It should also be noted that sidewalls 119 a and 119 b of stacks 127 a and 127 b, respectively, are substantially perpendicular to surface 131 a. However, in some embodiments, sidewalls 119 a and/or 119 b can be oriented at an angle, other than 90°, relative to surface 131 a. For example, the angle can be 70° so that the sidewalls of stacks 127 a and 127 b are sloped relative to surface 131 a.
  • FIG. 12 shows device 100 with stacks 127 a and 127 b wherein sidewall 119 a is sloped and sidewall 119 b is perpendicular to surface 131 a. If the sidewalls are sloped, then it is easier to deposit material between adjacent stacks 127. Further, conductive contact 121 can be made wider so the alignment is easier during device processing. Sloped sidewalls also increase the stability of stacks 127 even though its aspect ratio is high. The aspect ratio is the ratio of the height of stack 127 between conductive contact 121 and layer 124 f relative to its width, W1.
  • FIGS. 13 and 14 are simplified sectional views of steps in fabricating a semiconductor memory circuit 102 in accordance with the present invention. In FIG. 13, circuit 102 is the same or similar to device 100 shown in FIG. 2, only hardmask region 125 is thicker. In this embodiment, hardmask region 125 is exposed and overetched so that the portions of hardmask 125 between photoresist region 126 and layer 124 f have widths W4, which is less than width W2 as shown in FIG. 5. Overetching undercuts hardmask region 125 so that its width W4 is less than width W3. Since width W4 is made smaller, the width of stack 127 b will also be made smaller, as shown in FIG. 14. Here, stack 127 b is shown in phantom with dotted lines. At this point, region 101 can be etched, as shown in FIG. 4, and the processing can move to the subsequent steps described above.
  • The present invention is described above with reference to preferred embodiments. However, those skilled in the art will recognize that changes and modifications may be made in the described embodiments without departing from the nature and scope of the present invention. Various further changes and modifications will readily occur to those skilled in the art. To the extent that such modifications and variations do not depart from the spirit of the invention, they are intended to be included within the scope thereof.

Claims (20)

1. A method of forming a circuit, comprising:
providing a substrate;
providing an interconnect region positioned on the substrate;
bonding a device structure to a surface of the interconnect region; and
processing the device structure to form a first stack of layers and a second stack of layers on the first stack, the width of the first stack being different than the width of the second stack.
2. The method of claim 1, wherein the step of processing the device structure includes providing at least one of the first and second stacks with tapered sidewalls.
3. The method of claim 1, wherein each of the first and second stacks includes at least one pn junction, the current flow through the pn junction(s) flowing between the first and second stacks.
4. The method of claim 1, further including providing a control terminal in communication with at least one of the stacks.
5. The method of claim 4, wherein the stack and the control terminal operates as one of a vertically oriented transistor device and a vertically oriented thyristor device.
6. The method of claim 1, wherein the substrate carries horizontally oriented electronic devices and the first and second stacks communicate with the horizontally oriented electronic devices through the interconnect region.
7. The method of claim 1, further including providing first and second dielectric regions around the outer periphery of the first and second stacks, respectively.
8. The method of claim 7, further including providing first and second control terminals around the outer periphery of the first and second dielectric regions, respectively, the conductance of the first and second stacks being adjustable in response to signals provided to corresponding first and second control terminals.
9. The method of claim 1, further including choosing the width of the first stack to obtain a desired resistance thereof.
10. A method of forming a circuit, comprising:
providing a substrate which carries an electronic circuit;
providing an interconnect region in communication with the electronic circuit;
bonding a device structure to the interconnect region; and
processing the device structure to form first and second stacks of layers, wherein one of the first and second stacks operates as a transistor and the other one operates as a negative differential resistance device.
11. The method of claim 10, further including forming the first and second stacks so they have different widths.
12. The method of claim 10, wherein the device structure is processed after the substrate is provided.
13. The method of claim 10, wherein the device structure is processed after it is bonded to the interconnect region.
14. The method of claim 10, further including forming the electronic circuit before processing the device structure.
15. The method of claim 10, wherein the transistor is a vertically oriented transistor and the negative differential resistance device is a vertically oriented negative differential device.
16. A method of forming a circuit, comprising:
providing a substrate;
forming electronic circuitry carried by the substrate, wherein the electronic circuitry includes horizontally oriented semiconductor devices;
forming an interconnect region connected to the electronic circuitry;
bonding a device structure so it is coupled to the interconnect region; and
processing the device structure to form a first stack of layers and a second stack of layers on the first stack, the width of the first stack being different than the width of the second stack.
17. The method of claim 16, further including processing the first and second stacks so they operate as vertically oriented semiconductor devices.
18. The method of claim 16, further including processing the first and second stacks so one operates as a transistor and the other operates as a thyristor.
19. The method of claim 18, wherein the first and second stacks are processed after the device structure is bonded so it is coupled to the interconnect region.
20. The method of claim 18, wherein the first and second stacks are processed after the electronic circuitry is formed.
US11/873,769 1996-11-04 2007-10-17 Semiconductor memory device Abandoned US20080032463A1 (en)

Priority Applications (11)

Application Number Priority Date Filing Date Title
US11/873,769 US20080032463A1 (en) 2004-06-21 2007-10-17 Semiconductor memory device
US12/397,309 US7863748B2 (en) 2003-06-24 2009-03-03 Semiconductor circuit and method of fabricating the same
US12/470,344 US8058142B2 (en) 1996-11-04 2009-05-21 Bonded semiconductor structure and method of making the same
US12/475,294 US7799675B2 (en) 2003-06-24 2009-05-29 Bonded semiconductor structure and method of fabricating the same
US12/581,722 US8471263B2 (en) 2003-06-24 2009-10-19 Information storage system which includes a bonded semiconductor structure
US12/618,542 US7867822B2 (en) 2003-06-24 2009-11-13 Semiconductor memory device
US12/637,559 US20100133695A1 (en) 2003-01-12 2009-12-14 Electronic circuit with embedded memory
US12/731,087 US20100190334A1 (en) 2003-06-24 2010-03-24 Three-dimensional semiconductor structure and method of manufacturing the same
US12/874,866 US8071438B2 (en) 2003-06-24 2010-09-02 Semiconductor circuit
US12/881,628 US20110001172A1 (en) 2005-03-29 2010-09-14 Three-dimensional integrated circuit structure
US12/881,961 US8367524B2 (en) 2005-03-29 2010-09-14 Three-dimensional integrated circuit structure

Applications Claiming Priority (3)

Application Number Priority Date Filing Date Title
US10/873,969 US7052941B2 (en) 2003-06-24 2004-06-21 Method for making a three-dimensional integrated circuit structure
US11/092,500 US8018058B2 (en) 2004-06-21 2005-03-29 Semiconductor memory device
US11/873,769 US20080032463A1 (en) 2004-06-21 2007-10-17 Semiconductor memory device

Related Parent Applications (7)

Application Number Title Priority Date Filing Date
US10/873,969 Continuation-In-Part US7052941B2 (en) 1996-11-04 2004-06-21 Method for making a three-dimensional integrated circuit structure
US11/092,500 Division US8018058B2 (en) 1996-11-04 2005-03-29 Semiconductor memory device
US11/606,523 Continuation-In-Part US7888764B2 (en) 1996-11-04 2006-11-30 Three-dimensional integrated circuit structure
US11/873,719 Continuation-In-Part US20080048327A1 (en) 1996-11-04 2007-10-17 Electronic circuit with embedded memory
US11/873,851 Continuation-In-Part US7718508B2 (en) 1996-11-04 2007-10-17 Semiconductor bonding and layer transfer method
US12/040,642 Continuation-In-Part US7800199B2 (en) 1996-11-04 2008-02-29 Semiconductor circuit
US12/475,294 Continuation-In-Part US7799675B2 (en) 2003-01-12 2009-05-29 Bonded semiconductor structure and method of fabricating the same

Related Child Applications (2)

Application Number Title Priority Date Filing Date
US11/873,719 Continuation-In-Part US20080048327A1 (en) 1996-11-04 2007-10-17 Electronic circuit with embedded memory
US11/873,851 Continuation-In-Part US7718508B2 (en) 1996-11-04 2007-10-17 Semiconductor bonding and layer transfer method

Publications (1)

Publication Number Publication Date
US20080032463A1 true US20080032463A1 (en) 2008-02-07

Family

ID=46304231

Family Applications (2)

Application Number Title Priority Date Filing Date
US11/092,500 Expired - Fee Related US8018058B2 (en) 1996-11-04 2005-03-29 Semiconductor memory device
US11/873,769 Abandoned US20080032463A1 (en) 1996-11-04 2007-10-17 Semiconductor memory device

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US11/092,500 Expired - Fee Related US8018058B2 (en) 1996-11-04 2005-03-29 Semiconductor memory device

Country Status (1)

Country Link
US (2) US8018058B2 (en)

Cited By (203)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20050280154A1 (en) * 2004-06-21 2005-12-22 Sang-Yun Lee Semiconductor memory device
US20080078998A1 (en) * 2006-09-28 2008-04-03 Sanyo Electric Co., Ltd. Semiconductor device
US20090267233A1 (en) * 1996-11-04 2009-10-29 Sang-Yun Lee Bonded semiconductor structure and method of making the same
US20100177554A1 (en) * 2008-10-20 2010-07-15 Seagate Technology Llc Bipolar cmos select device for resistive sense memory
US20100210095A1 (en) * 2008-11-07 2010-08-19 Seagate Technology Llc Polarity dependent switch for resistive sense memory
US20110006276A1 (en) * 2009-07-13 2011-01-13 Seagate Technology Llc Schottky diode switch and memory units containing the same
US20110026307A1 (en) * 2008-10-30 2011-02-03 Seagate Technology Llc Variable resistive memory punchthrough access method
US20110037497A1 (en) * 2009-04-14 2011-02-17 Or-Ment Llc Method for Fabrication of a Semiconductor Device and Structure
US20110049577A1 (en) * 2009-04-14 2011-03-03 NuPGA Corporation System comprising a semiconductor device and structure
US20110058409A1 (en) * 2008-10-20 2011-03-10 Seagate Technology Llc Mram diode array and access method
US20110084314A1 (en) * 2009-10-12 2011-04-14 NuPGA Corporation System comprising a semiconductor device and structure
US20110092030A1 (en) * 2009-04-14 2011-04-21 NuPGA Corporation System comprising a semiconductor device and structure
US20110108888A1 (en) * 2009-04-14 2011-05-12 NuPGA Corporation System comprising a semiconductor device and structure
US20110121366A1 (en) * 2009-04-14 2011-05-26 NuPGA Corporation System comprising a semiconductor device and structure
US7974119B2 (en) 2008-07-10 2011-07-05 Seagate Technology Llc Transmission gate-based spin-transfer torque memory unit
US8071438B2 (en) 2003-06-24 2011-12-06 Besang Inc. Semiconductor circuit
US8159856B2 (en) 2009-07-07 2012-04-17 Seagate Technology Llc Bipolar select device for resistive sense memory
US8178864B2 (en) 2008-11-18 2012-05-15 Seagate Technology Llc Asymmetric barrier diode
US8183126B2 (en) 2009-07-13 2012-05-22 Seagate Technology Llc Patterning embedded control lines for vertically stacked semiconductor elements
US8203148B2 (en) 2010-10-11 2012-06-19 Monolithic 3D Inc. Semiconductor device and structure
US8203869B2 (en) 2008-12-02 2012-06-19 Seagate Technology Llc Bit line charge accumulation sensing for resistive changing memory
US8273610B2 (en) 2010-11-18 2012-09-25 Monolithic 3D Inc. Method of constructing a semiconductor device and structure
US8294159B2 (en) 2009-10-12 2012-10-23 Monolithic 3D Inc. Method for fabrication of a semiconductor device and structure
US8362800B2 (en) 2010-10-13 2013-01-29 Monolithic 3D Inc. 3D semiconductor device including field repairable logics
US8367524B2 (en) 2005-03-29 2013-02-05 Sang-Yun Lee Three-dimensional integrated circuit structure
US8373439B2 (en) 2009-04-14 2013-02-12 Monolithic 3D Inc. 3D semiconductor device
US8373230B1 (en) 2010-10-13 2013-02-12 Monolithic 3D Inc. Method for fabrication of a semiconductor device and structure
US8379458B1 (en) 2010-10-13 2013-02-19 Monolithic 3D Inc. Semiconductor device and structure
US8378494B2 (en) 2009-04-14 2013-02-19 Monolithic 3D Inc. Method for fabrication of a semiconductor device and structure
US8378715B2 (en) 2009-04-14 2013-02-19 Monolithic 3D Inc. Method to construct systems
US8427200B2 (en) 2009-04-14 2013-04-23 Monolithic 3D Inc. 3D semiconductor device
US8440542B2 (en) 2010-10-11 2013-05-14 Monolithic 3D Inc. Semiconductor device and structure
US8450804B2 (en) 2011-03-06 2013-05-28 Monolithic 3D Inc. Semiconductor device and structure for heat removal
US8461035B1 (en) 2010-09-30 2013-06-11 Monolithic 3D Inc. Method for fabrication of a semiconductor device and structure
US8476145B2 (en) 2010-10-13 2013-07-02 Monolithic 3D Inc. Method of fabricating a semiconductor device and structure
US8492886B2 (en) 2010-02-16 2013-07-23 Monolithic 3D Inc 3D integrated circuit with logic
US8536023B2 (en) 2010-11-22 2013-09-17 Monolithic 3D Inc. Method of manufacturing a semiconductor device and structure
US8541819B1 (en) 2010-12-09 2013-09-24 Monolithic 3D Inc. Semiconductor device and structure
US8557632B1 (en) 2012-04-09 2013-10-15 Monolithic 3D Inc. Method for fabrication of a semiconductor device and structure
US8574929B1 (en) 2012-11-16 2013-11-05 Monolithic 3D Inc. Method to form a 3D semiconductor device and structure
US8581349B1 (en) 2011-05-02 2013-11-12 Monolithic 3D Inc. 3D memory semiconductor device and structure
US8617952B2 (en) 2010-09-28 2013-12-31 Seagate Technology Llc Vertical transistor with hardening implatation
US8642416B2 (en) 2010-07-30 2014-02-04 Monolithic 3D Inc. Method of forming three dimensional integrated circuit devices using layer transfer technique
US8648426B2 (en) 2010-12-17 2014-02-11 Seagate Technology Llc Tunneling transistors
US8669778B1 (en) 2009-04-14 2014-03-11 Monolithic 3D Inc. Method for design and manufacturing of a 3D semiconductor device
US8674470B1 (en) 2012-12-22 2014-03-18 Monolithic 3D Inc. Semiconductor device and structure
US8686428B1 (en) 2012-11-16 2014-04-01 Monolithic 3D Inc. Semiconductor device and structure
US8687399B2 (en) 2011-10-02 2014-04-01 Monolithic 3D Inc. Semiconductor device and structure
US8709880B2 (en) 2010-07-30 2014-04-29 Monolithic 3D Inc Method for fabrication of a semiconductor device and structure
US8742476B1 (en) 2012-11-27 2014-06-03 Monolithic 3D Inc. Semiconductor device and structure
US8753913B2 (en) 2010-10-13 2014-06-17 Monolithic 3D Inc. Method for fabricating novel semiconductor and optoelectronic devices
US8803206B1 (en) 2012-12-29 2014-08-12 Monolithic 3D Inc. 3D semiconductor device and structure
US8901613B2 (en) 2011-03-06 2014-12-02 Monolithic 3D Inc. Semiconductor device and structure for heat removal
US8902663B1 (en) 2013-03-11 2014-12-02 Monolithic 3D Inc. Method of maintaining a memory state
US8975670B2 (en) 2011-03-06 2015-03-10 Monolithic 3D Inc. Semiconductor device and structure for heat removal
US8994404B1 (en) 2013-03-12 2015-03-31 Monolithic 3D Inc. Semiconductor device and structure
US9000557B2 (en) 2012-03-17 2015-04-07 Zvi Or-Bach Semiconductor device and structure
US9012292B2 (en) 2010-07-02 2015-04-21 Sang-Yun Lee Semiconductor memory device and method of fabricating the same
US9029173B2 (en) 2011-10-18 2015-05-12 Monolithic 3D Inc. Method for fabrication of a semiconductor device and structure
US9099424B1 (en) 2012-08-10 2015-08-04 Monolithic 3D Inc. Semiconductor system, device and structure with heat removal
US9099526B2 (en) 2010-02-16 2015-08-04 Monolithic 3D Inc. Integrated circuit device and structure
US9117749B1 (en) 2013-03-15 2015-08-25 Monolithic 3D Inc. Semiconductor device and structure
US9197804B1 (en) 2011-10-14 2015-11-24 Monolithic 3D Inc. Semiconductor and optoelectronic devices
US9219005B2 (en) 2011-06-28 2015-12-22 Monolithic 3D Inc. Semiconductor system and device
US9509313B2 (en) 2009-04-14 2016-11-29 Monolithic 3D Inc. 3D semiconductor device
US9577642B2 (en) 2009-04-14 2017-02-21 Monolithic 3D Inc. Method to form a 3D semiconductor device
US9871034B1 (en) 2012-12-29 2018-01-16 Monolithic 3D Inc. Semiconductor device and structure
US9953925B2 (en) 2011-06-28 2018-04-24 Monolithic 3D Inc. Semiconductor system and device
US10043781B2 (en) 2009-10-12 2018-08-07 Monolithic 3D Inc. 3D semiconductor device and structure
US10115663B2 (en) 2012-12-29 2018-10-30 Monolithic 3D Inc. 3D semiconductor device and structure
US10127344B2 (en) 2013-04-15 2018-11-13 Monolithic 3D Inc. Automation for monolithic 3D devices
US10157909B2 (en) 2009-10-12 2018-12-18 Monolithic 3D Inc. 3D semiconductor device and structure
US10217667B2 (en) 2011-06-28 2019-02-26 Monolithic 3D Inc. 3D semiconductor device, fabrication method and system
US10224279B2 (en) 2013-03-15 2019-03-05 Monolithic 3D Inc. Semiconductor device and structure
US10290682B2 (en) 2010-10-11 2019-05-14 Monolithic 3D Inc. 3D IC semiconductor device and structure with stacked memory
US10297586B2 (en) 2015-03-09 2019-05-21 Monolithic 3D Inc. Methods for processing a 3D semiconductor device
US10325651B2 (en) 2013-03-11 2019-06-18 Monolithic 3D Inc. 3D semiconductor device with stacked memory
US10354995B2 (en) 2009-10-12 2019-07-16 Monolithic 3D Inc. Semiconductor memory device and structure
US10366970B2 (en) 2009-10-12 2019-07-30 Monolithic 3D Inc. 3D semiconductor device and structure
US10381328B2 (en) 2015-04-19 2019-08-13 Monolithic 3D Inc. Semiconductor device and structure
US10388568B2 (en) 2011-06-28 2019-08-20 Monolithic 3D Inc. 3D semiconductor device and system
US10388863B2 (en) 2009-10-12 2019-08-20 Monolithic 3D Inc. 3D memory device and structure
US10418369B2 (en) 2015-10-24 2019-09-17 Monolithic 3D Inc. Multi-level semiconductor memory device and structure
US10497713B2 (en) 2010-11-18 2019-12-03 Monolithic 3D Inc. 3D semiconductor memory device and structure
US10515981B2 (en) 2015-09-21 2019-12-24 Monolithic 3D Inc. Multilevel semiconductor device and structure with memory
US10522225B1 (en) 2015-10-02 2019-12-31 Monolithic 3D Inc. Semiconductor device with non-volatile memory
US10600657B2 (en) 2012-12-29 2020-03-24 Monolithic 3D Inc 3D semiconductor device and structure
US10600888B2 (en) 2012-04-09 2020-03-24 Monolithic 3D Inc. 3D semiconductor device
US10651054B2 (en) 2012-12-29 2020-05-12 Monolithic 3D Inc. 3D semiconductor device and structure
US10679977B2 (en) 2010-10-13 2020-06-09 Monolithic 3D Inc. 3D microdisplay device and structure
US10825779B2 (en) 2015-04-19 2020-11-03 Monolithic 3D Inc. 3D semiconductor device and structure
US10833108B2 (en) 2010-10-13 2020-11-10 Monolithic 3D Inc. 3D microdisplay device and structure
US10840239B2 (en) 2014-08-26 2020-11-17 Monolithic 3D Inc. 3D semiconductor device and structure
US10847540B2 (en) 2015-10-24 2020-11-24 Monolithic 3D Inc. 3D semiconductor memory device and structure
US10892016B1 (en) 2019-04-08 2021-01-12 Monolithic 3D Inc. 3D memory semiconductor devices and structures
US10892169B2 (en) 2012-12-29 2021-01-12 Monolithic 3D Inc. 3D semiconductor device and structure
US10896931B1 (en) 2010-10-11 2021-01-19 Monolithic 3D Inc. 3D semiconductor device and structure
US10903089B1 (en) 2012-12-29 2021-01-26 Monolithic 3D Inc. 3D semiconductor device and structure
US10910364B2 (en) 2009-10-12 2021-02-02 Monolitaic 3D Inc. 3D semiconductor device
US10943934B2 (en) 2010-10-13 2021-03-09 Monolithic 3D Inc. Multilevel semiconductor device and structure
US10978501B1 (en) 2010-10-13 2021-04-13 Monolithic 3D Inc. Multilevel semiconductor device and structure with waveguides
US10998374B1 (en) 2010-10-13 2021-05-04 Monolithic 3D Inc. Multilevel semiconductor device and structure
US11004719B1 (en) 2010-11-18 2021-05-11 Monolithic 3D Inc. Methods for producing a 3D semiconductor memory device and structure
US11004694B1 (en) 2012-12-29 2021-05-11 Monolithic 3D Inc. 3D semiconductor device and structure
US11011507B1 (en) 2015-04-19 2021-05-18 Monolithic 3D Inc. 3D semiconductor device and structure
US11018156B2 (en) 2019-04-08 2021-05-25 Monolithic 3D Inc. 3D memory semiconductor devices and structures
US11018133B2 (en) 2009-10-12 2021-05-25 Monolithic 3D Inc. 3D integrated circuit
US11018191B1 (en) 2010-10-11 2021-05-25 Monolithic 3D Inc. 3D semiconductor device and structure
US11018042B1 (en) 2010-11-18 2021-05-25 Monolithic 3D Inc. 3D semiconductor memory device and structure
US11018116B2 (en) 2012-12-22 2021-05-25 Monolithic 3D Inc. Method to form a 3D semiconductor device and structure
US11024673B1 (en) 2010-10-11 2021-06-01 Monolithic 3D Inc. 3D semiconductor device and structure
US11030371B2 (en) 2013-04-15 2021-06-08 Monolithic 3D Inc. Automation for monolithic 3D devices
US11031275B2 (en) 2010-11-18 2021-06-08 Monolithic 3D Inc. 3D semiconductor device and structure with memory
US11031394B1 (en) 2014-01-28 2021-06-08 Monolithic 3D Inc. 3D semiconductor device and structure
US11043523B1 (en) 2010-10-13 2021-06-22 Monolithic 3D Inc. Multilevel semiconductor device and structure with image sensors
US11056468B1 (en) 2015-04-19 2021-07-06 Monolithic 3D Inc. 3D semiconductor device and structure
US11063024B1 (en) 2012-12-22 2021-07-13 Monlithic 3D Inc. Method to form a 3D semiconductor device and structure
US11063071B1 (en) 2010-10-13 2021-07-13 Monolithic 3D Inc. Multilevel semiconductor device and structure with waveguides
US11088130B2 (en) 2014-01-28 2021-08-10 Monolithic 3D Inc. 3D semiconductor device and structure
US11087995B1 (en) 2012-12-29 2021-08-10 Monolithic 3D Inc. 3D semiconductor device and structure
US11088050B2 (en) 2012-04-09 2021-08-10 Monolithic 3D Inc. 3D semiconductor device with isolation layers
US11094576B1 (en) 2010-11-18 2021-08-17 Monolithic 3D Inc. Methods for producing a 3D semiconductor memory device and structure
US11107808B1 (en) 2014-01-28 2021-08-31 Monolithic 3D Inc. 3D semiconductor device and structure
US11107721B2 (en) 2010-11-18 2021-08-31 Monolithic 3D Inc. 3D semiconductor device and structure with NAND logic
US11114427B2 (en) 2015-11-07 2021-09-07 Monolithic 3D Inc. 3D semiconductor processor and memory device and structure
US11114464B2 (en) 2015-10-24 2021-09-07 Monolithic 3D Inc. 3D semiconductor device and structure
US11121021B2 (en) 2010-11-18 2021-09-14 Monolithic 3D Inc. 3D semiconductor device and structure
US11133344B2 (en) 2010-10-13 2021-09-28 Monolithic 3D Inc. Multilevel semiconductor device and structure with image sensors
US11158652B1 (en) 2019-04-08 2021-10-26 Monolithic 3D Inc. 3D memory semiconductor devices and structures
US11158674B2 (en) 2010-10-11 2021-10-26 Monolithic 3D Inc. Method to produce a 3D semiconductor device and structure
US11163112B2 (en) 2010-10-13 2021-11-02 Monolithic 3D Inc. Multilevel semiconductor device and structure with electromagnetic modulators
US11164770B1 (en) 2010-11-18 2021-11-02 Monolithic 3D Inc. Method for producing a 3D semiconductor memory device and structure
US11164898B2 (en) 2010-10-13 2021-11-02 Monolithic 3D Inc. Multilevel semiconductor device and structure
US11164811B2 (en) 2012-04-09 2021-11-02 Monolithic 3D Inc. 3D semiconductor device with isolation layers and oxide-to-oxide bonding
US11177140B2 (en) 2012-12-29 2021-11-16 Monolithic 3D Inc. 3D semiconductor device and structure
US11211279B2 (en) 2010-11-18 2021-12-28 Monolithic 3D Inc. Method for processing a 3D integrated circuit and structure
US11217565B2 (en) 2012-12-22 2022-01-04 Monolithic 3D Inc. Method to form a 3D semiconductor device and structure
US11227897B2 (en) 2010-10-11 2022-01-18 Monolithic 3D Inc. Method for producing a 3D semiconductor memory device and structure
US11251149B2 (en) 2016-10-10 2022-02-15 Monolithic 3D Inc. 3D memory device and structure
US11257867B1 (en) 2010-10-11 2022-02-22 Monolithic 3D Inc. 3D semiconductor device and structure with oxide bonds
US11270055B1 (en) 2013-04-15 2022-03-08 Monolithic 3D Inc. Automation for monolithic 3D devices
US11296115B1 (en) 2015-10-24 2022-04-05 Monolithic 3D Inc. 3D semiconductor device and structure
US11296106B2 (en) 2019-04-08 2022-04-05 Monolithic 3D Inc. 3D memory semiconductor devices and structures
US11309292B2 (en) 2012-12-22 2022-04-19 Monolithic 3D Inc. 3D semiconductor device and structure with metal layers
US11315980B1 (en) 2010-10-11 2022-04-26 Monolithic 3D Inc. 3D semiconductor device and structure with transistors
US11329059B1 (en) 2016-10-10 2022-05-10 Monolithic 3D Inc. 3D memory devices and structures with thinned single crystal substrates
US11327227B2 (en) 2010-10-13 2022-05-10 Monolithic 3D Inc. Multilevel semiconductor device and structure with electromagnetic modulators
US11341309B1 (en) 2013-04-15 2022-05-24 Monolithic 3D Inc. Automation for monolithic 3D devices
US11355380B2 (en) 2010-11-18 2022-06-07 Monolithic 3D Inc. Methods for producing 3D semiconductor memory device and structure utilizing alignment marks
US11355381B2 (en) 2010-11-18 2022-06-07 Monolithic 3D Inc. 3D semiconductor memory device and structure
US11374118B2 (en) 2009-10-12 2022-06-28 Monolithic 3D Inc. Method to form a 3D integrated circuit
US11398569B2 (en) 2013-03-12 2022-07-26 Monolithic 3D Inc. 3D semiconductor device and structure
US11404466B2 (en) 2010-10-13 2022-08-02 Monolithic 3D Inc. Multilevel semiconductor device and structure with image sensors
US11410912B2 (en) 2012-04-09 2022-08-09 Monolithic 3D Inc. 3D semiconductor device with vias and isolation layers
US11430668B2 (en) 2012-12-29 2022-08-30 Monolithic 3D Inc. 3D semiconductor device and structure with bonding
US11430667B2 (en) 2012-12-29 2022-08-30 Monolithic 3D Inc. 3D semiconductor device and structure with bonding
US11437368B2 (en) 2010-10-13 2022-09-06 Monolithic 3D Inc. Multilevel semiconductor device and structure with oxide bonding
US11443971B2 (en) 2010-11-18 2022-09-13 Monolithic 3D Inc. 3D semiconductor device and structure with memory
US11469271B2 (en) 2010-10-11 2022-10-11 Monolithic 3D Inc. Method to produce 3D semiconductor devices and structures with memory
US11476181B1 (en) 2012-04-09 2022-10-18 Monolithic 3D Inc. 3D semiconductor device and structure with metal layers
US11482440B2 (en) 2010-12-16 2022-10-25 Monolithic 3D Inc. 3D semiconductor device and structure with a built-in test circuit for repairing faulty circuits
US11482438B2 (en) 2010-11-18 2022-10-25 Monolithic 3D Inc. Methods for producing a 3D semiconductor memory device and structure
US11482439B2 (en) 2010-11-18 2022-10-25 Monolithic 3D Inc. Methods for producing a 3D semiconductor memory device comprising charge trap junction-less transistors
US11487928B2 (en) 2013-04-15 2022-11-01 Monolithic 3D Inc. Automation for monolithic 3D devices
US11495484B2 (en) 2010-11-18 2022-11-08 Monolithic 3D Inc. 3D semiconductor devices and structures with at least two single-crystal layers
US11508605B2 (en) 2010-11-18 2022-11-22 Monolithic 3D Inc. 3D semiconductor memory device and structure
US11521888B2 (en) 2010-11-18 2022-12-06 Monolithic 3D Inc. 3D semiconductor device and structure with high-k metal gate transistors
US11569117B2 (en) 2010-11-18 2023-01-31 Monolithic 3D Inc. 3D semiconductor device and structure with single-crystal layers
US11574109B1 (en) 2013-04-15 2023-02-07 Monolithic 3D Inc Automation methods for 3D integrated circuits and devices
US11594473B2 (en) 2012-04-09 2023-02-28 Monolithic 3D Inc. 3D semiconductor device and structure with metal layers and a connective path
US11600667B1 (en) 2010-10-11 2023-03-07 Monolithic 3D Inc. Method to produce 3D semiconductor devices and structures with memory
US11605663B2 (en) 2010-10-13 2023-03-14 Monolithic 3D Inc. Multilevel semiconductor device and structure with image sensors and wafer bonding
US11610802B2 (en) 2010-11-18 2023-03-21 Monolithic 3D Inc. Method for producing a 3D semiconductor device and structure with single crystal transistors and metal gate electrodes
US11615977B2 (en) 2010-11-18 2023-03-28 Monolithic 3D Inc. 3D semiconductor memory device and structure
US11616004B1 (en) 2012-04-09 2023-03-28 Monolithic 3D Inc. 3D semiconductor device and structure with metal layers and a connective path
US11694944B1 (en) 2012-04-09 2023-07-04 Monolithic 3D Inc. 3D semiconductor device and structure with metal layers and a connective path
US11694922B2 (en) 2010-10-13 2023-07-04 Monolithic 3D Inc. Multilevel semiconductor device and structure with oxide bonding
US11711928B2 (en) 2016-10-10 2023-07-25 Monolithic 3D Inc. 3D memory devices and structures with control circuits
US11720736B2 (en) 2013-04-15 2023-08-08 Monolithic 3D Inc. Automation methods for 3D integrated circuits and devices
US11735501B1 (en) 2012-04-09 2023-08-22 Monolithic 3D Inc. 3D semiconductor device and structure with metal layers and a connective path
US11735462B2 (en) 2010-11-18 2023-08-22 Monolithic 3D Inc. 3D semiconductor device and structure with single-crystal layers
US11763864B2 (en) 2019-04-08 2023-09-19 Monolithic 3D Inc. 3D memory semiconductor devices and structures with bit-line pillars
US11784169B2 (en) 2012-12-22 2023-10-10 Monolithic 3D Inc. 3D semiconductor device and structure with metal layers
US11784082B2 (en) 2010-11-18 2023-10-10 Monolithic 3D Inc. 3D semiconductor device and structure with bonding
US11804396B2 (en) 2010-11-18 2023-10-31 Monolithic 3D Inc. Methods for producing a 3D semiconductor device and structure with memory cells and multiple metal layers
US11812620B2 (en) 2016-10-10 2023-11-07 Monolithic 3D Inc. 3D DRAM memory devices and structures with control circuits
US11854857B1 (en) 2010-11-18 2023-12-26 Monolithic 3D Inc. Methods for producing a 3D semiconductor device and structure with memory cells and multiple metal layers
US11855114B2 (en) 2010-10-13 2023-12-26 Monolithic 3D Inc. Multilevel semiconductor device and structure with image sensors and wafer bonding
US11855100B2 (en) 2010-10-13 2023-12-26 Monolithic 3D Inc. Multilevel semiconductor device and structure with oxide bonding
US11862503B2 (en) 2010-11-18 2024-01-02 Monolithic 3D Inc. Method for producing a 3D semiconductor device and structure with memory cells and multiple metal layers
US11869965B2 (en) 2013-03-11 2024-01-09 Monolithic 3D Inc. 3D semiconductor device and structure with metal layers and memory cells
US11869915B2 (en) 2010-10-13 2024-01-09 Monolithic 3D Inc. Multilevel semiconductor device and structure with image sensors and wafer bonding
US11869591B2 (en) 2016-10-10 2024-01-09 Monolithic 3D Inc. 3D memory devices and structures with control circuits
US11881443B2 (en) 2012-04-09 2024-01-23 Monolithic 3D Inc. 3D semiconductor device and structure with metal layers and a connective path
US11901210B2 (en) 2010-11-18 2024-02-13 Monolithic 3D Inc. 3D semiconductor device and structure with memory
US11916045B2 (en) 2012-12-22 2024-02-27 Monolithic 3D Inc. 3D semiconductor device and structure with metal layers
US11923230B1 (en) 2010-11-18 2024-03-05 Monolithic 3D Inc. 3D semiconductor device and structure with bonding
US11923374B2 (en) 2013-03-12 2024-03-05 Monolithic 3D Inc. 3D semiconductor device and structure with metal layers
US11929372B2 (en) 2010-10-13 2024-03-12 Monolithic 3D Inc. Multilevel semiconductor device and structure with image sensors and wafer bonding
US11930648B1 (en) 2016-10-10 2024-03-12 Monolithic 3D Inc. 3D memory devices and structures with metal layers
US11937422B2 (en) 2015-11-07 2024-03-19 Monolithic 3D Inc. Semiconductor memory device and structure
US11935949B1 (en) 2013-03-11 2024-03-19 Monolithic 3D Inc. 3D semiconductor device and structure with metal layers and memory cells
US11956952B2 (en) 2016-08-22 2024-04-09 Monolithic 3D Inc. Semiconductor memory device and structure

Families Citing this family (17)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20100133695A1 (en) * 2003-01-12 2010-06-03 Sang-Yun Lee Electronic circuit with embedded memory
US7582549B2 (en) 2006-08-25 2009-09-01 Micron Technology, Inc. Atomic layer deposited barium strontium titanium oxide films
US8513722B2 (en) 2010-03-02 2013-08-20 Micron Technology, Inc. Floating body cell structures, devices including same, and methods for forming same
US9646869B2 (en) * 2010-03-02 2017-05-09 Micron Technology, Inc. Semiconductor devices including a diode structure over a conductive strap and methods of forming such semiconductor devices
US8507966B2 (en) 2010-03-02 2013-08-13 Micron Technology, Inc. Semiconductor cells, arrays, devices and systems having a buried conductive line and methods for forming the same
US8288795B2 (en) 2010-03-02 2012-10-16 Micron Technology, Inc. Thyristor based memory cells, devices and systems including the same and methods for forming the same
US9608119B2 (en) 2010-03-02 2017-03-28 Micron Technology, Inc. Semiconductor-metal-on-insulator structures, methods of forming such structures, and semiconductor devices including such structures
US8598621B2 (en) 2011-02-11 2013-12-03 Micron Technology, Inc. Memory cells, memory arrays, methods of forming memory cells, and methods of forming a shared doped semiconductor region of a vertically oriented thyristor and a vertically oriented access transistor
US8952418B2 (en) 2011-03-01 2015-02-10 Micron Technology, Inc. Gated bipolar junction transistors
US8519431B2 (en) * 2011-03-08 2013-08-27 Micron Technology, Inc. Thyristors
US8772848B2 (en) 2011-07-26 2014-07-08 Micron Technology, Inc. Circuit structures, memory circuitry, and methods
CN109155310B (en) * 2016-08-31 2023-03-31 美光科技公司 Memory cell and memory array
KR102208380B1 (en) * 2016-08-31 2021-01-28 마이크론 테크놀로지, 인크 Memory cells and memory arrays
US10355002B2 (en) 2016-08-31 2019-07-16 Micron Technology, Inc. Memory cells, methods of forming an array of two transistor-one capacitor memory cells, and methods used in fabricating integrated circuitry
EP3840046A1 (en) 2016-08-31 2021-06-23 Micron Technology, Inc. Memory cells and memory arrays
WO2018132250A1 (en) 2017-01-12 2018-07-19 Micron Technology, Inc. Memory cells, arrays of two transistor-one capacitor memory cells, methods of forming an array of two transistor-one capacitor memory cells, and methods used in fabricating integrated circuitry
CN113140675B (en) * 2021-04-16 2023-04-07 西安电子科技大学 PN junction storage device based on ferroelectric doping

Citations (31)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4035830A (en) * 1974-04-29 1977-07-12 Raytheon Company Composite semiconductor circuit and method of manufacture
US4612083A (en) * 1984-07-20 1986-09-16 Nec Corporation Process of fabricating three-dimensional semiconductor device
US4680085A (en) * 1986-04-14 1987-07-14 Ovonic Imaging Systems, Inc. Method of forming thin film semiconductor devices
US4704785A (en) * 1986-08-01 1987-11-10 Texas Instruments Incorporated Process for making a buried conductor by fusing two wafers
US4782340A (en) * 1986-08-22 1988-11-01 Energy Conversion Devices, Inc. Electronic arrays having thin film line drivers
US4829018A (en) * 1986-06-27 1989-05-09 Wahlstrom Sven E Multilevel integrated circuits employing fused oxide layers
US4939568A (en) * 1986-03-20 1990-07-03 Fujitsu Limited Three-dimensional integrated circuit and manufacturing method thereof
US5087585A (en) * 1989-07-11 1992-02-11 Nec Corporation Method of stacking semiconductor substrates for fabrication of three-dimensional integrated circuit
US5093704A (en) * 1986-09-26 1992-03-03 Canon Kabushiki Kaisha Semiconductor device having a semiconductor region in which a band gap being continuously graded
US5106775A (en) * 1987-12-10 1992-04-21 Hitachi, Ltd. Process for manufacturing vertical dynamic random access memories
US5308782A (en) * 1992-03-02 1994-05-03 Motorola Semiconductor memory device and method of formation
US5311050A (en) * 1990-11-30 1994-05-10 Kabushiki Kaisha Toshiba Semiconductor vertical MOSFET inverter circuit
US5355022A (en) * 1991-09-10 1994-10-11 Mitsubishi Denki Kabushiki Kaisha Stacked-type semiconductor device
US5391895A (en) * 1992-09-21 1995-02-21 Kobe Steel Usa, Inc. Double diamond mesa vertical field effect transistor
US5554870A (en) * 1994-02-04 1996-09-10 Motorola, Inc. Integrated circuit having both vertical and horizontal devices and process for making the same
US5915167A (en) * 1997-04-04 1999-06-22 Elm Technology Corporation Three dimensional structure memory
US5998808A (en) * 1997-06-27 1999-12-07 Sony Corporation Three-dimensional integrated circuit device and its manufacturing method
US6153495A (en) * 1998-03-09 2000-11-28 Intersil Corporation Advanced methods for making semiconductor devices by low temperature direct bonding
US6194765B1 (en) * 1998-05-15 2001-02-27 Siemens Aktiengesellschaft Integrated electrical circuit having at least one memory cell and method for fabricating it
US6225165B1 (en) * 1998-05-13 2001-05-01 Micron Technology, Inc. High density SRAM cell with latched vertical transistors
US6229161B1 (en) * 1998-06-05 2001-05-08 Stanford University Semiconductor capacitively-coupled NDR device and its applications in high-density high-speed memories and in power switches
US20020024140A1 (en) * 2000-03-31 2002-02-28 Takashi Nakajima Semiconductor device
US20020025604A1 (en) * 2000-08-30 2002-02-28 Sandip Tiwari Low temperature semiconductor layering and three-dimensional electronic circuits using the layering
US6391658B1 (en) * 1999-10-26 2002-05-21 International Business Machines Corporation Formation of arrays of microelectronic elements
US6630713B2 (en) * 1998-11-10 2003-10-07 Micron Technology, Inc. Low temperature silicon wafer bond process with bulk material bond strength
US20040013207A1 (en) * 2002-07-17 2004-01-22 Sartori Philippe Jean-Marc Adaptive modulation/coding and power allocation system
US20040262635A1 (en) * 2003-06-24 2004-12-30 Sang-Yun Lee Three-dimensional integrated circuit structure and method of making same
US6943067B2 (en) * 2002-01-08 2005-09-13 Advanced Micro Devices, Inc. Three-dimensional integrated semiconductor devices
US6958263B2 (en) * 2003-02-10 2005-10-25 Micron Technology, Inc. Methods of forming devices, constructions and systems comprising thyristors
US6995430B2 (en) * 2002-06-07 2006-02-07 Amberwave Systems Corporation Strained-semiconductor-on-insulator device structures
US7078739B1 (en) * 2003-11-12 2006-07-18 T-Ram Semiconductor, Inc. Thyristor-based memory and its method of operation

Family Cites Families (73)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4732312A (en) 1986-11-10 1988-03-22 Grumman Aerospace Corporation Method for diffusion bonding of alloys having low solubility oxides
US4854986A (en) 1987-05-13 1989-08-08 Harris Corporation Bonding technique to join two or more silicon wafers
US4982266A (en) * 1987-12-23 1991-01-01 Texas Instruments Incorporated Integrated circuit with metal interconnecting layers above and below active circuitry
JP2617798B2 (en) 1989-09-22 1997-06-04 三菱電機株式会社 Stacked semiconductor device and method of manufacturing the same
JPH0636413B2 (en) 1990-03-29 1994-05-11 信越半導体株式会社 Manufacturing method of semiconductor element forming substrate
KR950014609B1 (en) 1990-08-03 1995-12-11 캐논 가부시끼가이샤 Semiconductor device and manufacturing method thereof
TW211621B (en) 1991-07-31 1993-08-21 Canon Kk
FR2681472B1 (en) 1991-09-18 1993-10-29 Commissariat Energie Atomique PROCESS FOR PRODUCING THIN FILMS OF SEMICONDUCTOR MATERIAL.
US5266511A (en) 1991-10-02 1993-11-30 Fujitsu Limited Process for manufacturing three dimensional IC's
JP3112106B2 (en) 1991-10-11 2000-11-27 キヤノン株式会社 Manufacturing method of semiconductor substrate
JP3261685B2 (en) 1992-01-31 2002-03-04 キヤノン株式会社 Semiconductor element substrate and method of manufacturing the same
TW330313B (en) 1993-12-28 1998-04-21 Canon Kk A semiconductor substrate and process for producing same
JP3352340B2 (en) 1995-10-06 2002-12-03 キヤノン株式会社 Semiconductor substrate and method of manufacturing the same
US7148119B1 (en) 1994-03-10 2006-12-12 Canon Kabushiki Kaisha Process for production of semiconductor substrate
DE4433845A1 (en) 1994-09-22 1996-03-28 Fraunhofer Ges Forschung Method of manufacturing a three-dimensional integrated circuit
US5937312A (en) 1995-03-23 1999-08-10 Sibond L.L.C. Single-etch stop process for the manufacture of silicon-on-insulator wafers
US5617991A (en) 1995-12-01 1997-04-08 Advanced Micro Devices, Inc. Method for electrically conductive metal-to-metal bonding
FR2747506B1 (en) 1996-04-11 1998-05-15 Commissariat Energie Atomique PROCESS FOR OBTAINING A THIN FILM OF SEMICONDUCTOR MATERIAL INCLUDING IN PARTICULAR ELECTRONIC COMPONENTS
FR2748851B1 (en) 1996-05-15 1998-08-07 Commissariat Energie Atomique PROCESS FOR PRODUCING A THIN FILM OF SEMICONDUCTOR MATERIAL
DE69739368D1 (en) 1996-08-27 2009-05-28 Seiko Epson Corp Separation method and method for transferring a thin film device
JP3584635B2 (en) 1996-10-04 2004-11-04 株式会社デンソー Semiconductor device and manufacturing method thereof
US5731217A (en) * 1996-10-08 1998-03-24 Advanced Micro Devices, Inc. Multi-level transistor fabrication method with a filled upper transistor substrate and interconnection thereto
US7633162B2 (en) 2004-06-21 2009-12-15 Sang-Yun Lee Electronic circuit with embedded memory
US7800199B2 (en) 2003-06-24 2010-09-21 Oh Choonsik Semiconductor circuit
US7470142B2 (en) 2004-06-21 2008-12-30 Sang-Yun Lee Wafer bonding method
US7470598B2 (en) 2004-06-21 2008-12-30 Sang-Yun Lee Semiconductor layer structure and method of making the same
US7888764B2 (en) 2003-06-24 2011-02-15 Sang-Yun Lee Three-dimensional integrated circuit structure
US8018058B2 (en) 2004-06-21 2011-09-13 Besang Inc. Semiconductor memory device
US8058142B2 (en) 1996-11-04 2011-11-15 Besang Inc. Bonded semiconductor structure and method of making the same
US20050280155A1 (en) 2004-06-21 2005-12-22 Sang-Yun Lee Semiconductor bonding and layer transfer method
US8779597B2 (en) 2004-06-21 2014-07-15 Sang-Yun Lee Semiconductor device with base support structure
EP0849788B1 (en) 1996-12-18 2004-03-10 Canon Kabushiki Kaisha Process for producing semiconductor article by making use of a substrate having a porous semiconductor layer
US6222251B1 (en) 1997-01-27 2001-04-24 Texas Instruments Incorporated Variable threshold voltage gate electrode for higher performance mosfets
TW468273B (en) 1997-04-10 2001-12-11 Hitachi Ltd Semiconductor integrated circuit device and method for manufacturing the same
US5882987A (en) 1997-08-26 1999-03-16 International Business Machines Corporation Smart-cut process for the production of thin semiconductor material films
JP3218564B2 (en) 1998-01-14 2001-10-15 キヤノン株式会社 Method for removing porous region and method for manufacturing semiconductor substrate
EP0935280B1 (en) 1998-02-04 2004-06-09 Canon Kabushiki Kaisha SOI substrate
JPH11243076A (en) 1998-02-26 1999-09-07 Canon Inc Anodization method and apparatus and manufacture of semiconductor substrate
US6057212A (en) 1998-05-04 2000-05-02 International Business Machines Corporation Method for making bonded metal back-plane substrates
US6331468B1 (en) 1998-05-11 2001-12-18 Lsi Logic Corporation Formation of integrated circuit structure using one or more silicon layers for implantation and out-diffusion in formation of defect-free source/drain regions and also for subsequent formation of silicon nitride spacers
US6545297B1 (en) * 1998-05-13 2003-04-08 Micron Technology, Inc. High density vertical SRAM cell using bipolar latchup induced by gated diode breakdown
JP2000012864A (en) 1998-06-22 2000-01-14 Semiconductor Energy Lab Co Ltd Manufacture of semiconductor device
US6423614B1 (en) 1998-06-30 2002-07-23 Intel Corporation Method of delaminating a thin film using non-thermal techniques
US5977579A (en) * 1998-12-03 1999-11-02 Micron Technology, Inc. Trench dram cell with vertical device and buried word lines
US6965165B2 (en) 1998-12-21 2005-11-15 Mou-Shiung Lin Top layers of metal for high performance IC's
US6242324B1 (en) 1999-08-10 2001-06-05 The United States Of America As Represented By The Secretary Of The Navy Method for fabricating singe crystal materials over CMOS devices
US6653209B1 (en) 1999-09-30 2003-11-25 Canon Kabushiki Kaisha Method of producing silicon thin film, method of constructing SOI substrate and semiconductor device
US6500694B1 (en) 2000-03-22 2002-12-31 Ziptronix, Inc. Three dimensional device integration method and integrated device
SE0000148D0 (en) 2000-01-17 2000-01-17 Forskarpatent I Syd Ab Manufacturing method for IR detector matrices
US6635552B1 (en) 2000-06-12 2003-10-21 Micron Technology, Inc. Methods of forming semiconductor constructions
US6429484B1 (en) * 2000-08-07 2002-08-06 Advanced Micro Devices, Inc. Multiple active layer structure and a method of making such a structure
JP2002134374A (en) 2000-10-25 2002-05-10 Mitsubishi Electric Corp Semiconductor wafer and its manufacturing method and device
US6774010B2 (en) 2001-01-25 2004-08-10 International Business Machines Corporation Transferable device-containing layer for silicon-on-insulator applications
DE10125967C1 (en) 2001-05-29 2002-07-11 Infineon Technologies Ag DRAM cell arrangement used for a semiconductor storage device comprises a matrix arrangement of storage cells stacked over each other as layers, and a capacitor connected to the MOS transistor
US6806171B1 (en) 2001-08-24 2004-10-19 Silicon Wafer Technologies, Inc. Method of producing a thin layer of crystalline material
US6661085B2 (en) 2002-02-06 2003-12-09 Intel Corporation Barrier structure against corrosion and contamination in three-dimensional (3-D) wafer-to-wafer vertical stack
US6762076B2 (en) 2002-02-20 2004-07-13 Intel Corporation Process of vertically stacking multiple wafers supporting different active integrated circuit (IC) devices
US7354798B2 (en) 2002-12-20 2008-04-08 International Business Machines Corporation Three-dimensional device fabrication method
US20100133695A1 (en) 2003-01-12 2010-06-03 Sang-Yun Lee Electronic circuit with embedded memory
US7799675B2 (en) 2003-06-24 2010-09-21 Sang-Yun Lee Bonded semiconductor structure and method of fabricating the same
US7109092B2 (en) 2003-05-19 2006-09-19 Ziptronix, Inc. Method of room temperature covalent bonding
US7256104B2 (en) 2003-05-21 2007-08-14 Canon Kabushiki Kaisha Substrate manufacturing method and substrate processing apparatus
US8071438B2 (en) 2003-06-24 2011-12-06 Besang Inc. Semiconductor circuit
US7867822B2 (en) 2003-06-24 2011-01-11 Sang-Yun Lee Semiconductor memory device
US8471263B2 (en) 2003-06-24 2013-06-25 Sang-Yun Lee Information storage system which includes a bonded semiconductor structure
US7632738B2 (en) 2003-06-24 2009-12-15 Sang-Yun Lee Wafer bonding method
US20100190334A1 (en) 2003-06-24 2010-07-29 Sang-Yun Lee Three-dimensional semiconductor structure and method of manufacturing the same
JP2005026413A (en) 2003-07-01 2005-01-27 Renesas Technology Corp Semiconductor wafer, semiconductor device, and its manufacturing method
FR2864336B1 (en) 2003-12-23 2006-04-28 Commissariat Energie Atomique METHOD FOR SEALING TWO PLATES WITH FORMATION OF AN OHMIC CONTACT BETWEEN THEM
US7378702B2 (en) * 2004-06-21 2008-05-27 Sang-Yun Lee Vertical memory device structures
US7217636B1 (en) 2005-02-09 2007-05-15 Translucent Inc. Semiconductor-on-insulator silicon wafer
US20110001172A1 (en) 2005-03-29 2011-01-06 Sang-Yun Lee Three-dimensional integrated circuit structure
US8367524B2 (en) 2005-03-29 2013-02-05 Sang-Yun Lee Three-dimensional integrated circuit structure

Patent Citations (33)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4035830A (en) * 1974-04-29 1977-07-12 Raytheon Company Composite semiconductor circuit and method of manufacture
US4612083A (en) * 1984-07-20 1986-09-16 Nec Corporation Process of fabricating three-dimensional semiconductor device
US4939568A (en) * 1986-03-20 1990-07-03 Fujitsu Limited Three-dimensional integrated circuit and manufacturing method thereof
US4680085A (en) * 1986-04-14 1987-07-14 Ovonic Imaging Systems, Inc. Method of forming thin film semiconductor devices
US4829018A (en) * 1986-06-27 1989-05-09 Wahlstrom Sven E Multilevel integrated circuits employing fused oxide layers
US4704785A (en) * 1986-08-01 1987-11-10 Texas Instruments Incorporated Process for making a buried conductor by fusing two wafers
US4782340A (en) * 1986-08-22 1988-11-01 Energy Conversion Devices, Inc. Electronic arrays having thin film line drivers
US5093704A (en) * 1986-09-26 1992-03-03 Canon Kabushiki Kaisha Semiconductor device having a semiconductor region in which a band gap being continuously graded
US5106775A (en) * 1987-12-10 1992-04-21 Hitachi, Ltd. Process for manufacturing vertical dynamic random access memories
US5087585A (en) * 1989-07-11 1992-02-11 Nec Corporation Method of stacking semiconductor substrates for fabrication of three-dimensional integrated circuit
US5311050A (en) * 1990-11-30 1994-05-10 Kabushiki Kaisha Toshiba Semiconductor vertical MOSFET inverter circuit
US5355022A (en) * 1991-09-10 1994-10-11 Mitsubishi Denki Kabushiki Kaisha Stacked-type semiconductor device
US5308782A (en) * 1992-03-02 1994-05-03 Motorola Semiconductor memory device and method of formation
US5391895A (en) * 1992-09-21 1995-02-21 Kobe Steel Usa, Inc. Double diamond mesa vertical field effect transistor
US5554870A (en) * 1994-02-04 1996-09-10 Motorola, Inc. Integrated circuit having both vertical and horizontal devices and process for making the same
US5915167A (en) * 1997-04-04 1999-06-22 Elm Technology Corporation Three dimensional structure memory
US5998808A (en) * 1997-06-27 1999-12-07 Sony Corporation Three-dimensional integrated circuit device and its manufacturing method
US6153495A (en) * 1998-03-09 2000-11-28 Intersil Corporation Advanced methods for making semiconductor devices by low temperature direct bonding
US6225165B1 (en) * 1998-05-13 2001-05-01 Micron Technology, Inc. High density SRAM cell with latched vertical transistors
US6194765B1 (en) * 1998-05-15 2001-02-27 Siemens Aktiengesellschaft Integrated electrical circuit having at least one memory cell and method for fabricating it
US6229161B1 (en) * 1998-06-05 2001-05-08 Stanford University Semiconductor capacitively-coupled NDR device and its applications in high-density high-speed memories and in power switches
US6630713B2 (en) * 1998-11-10 2003-10-07 Micron Technology, Inc. Low temperature silicon wafer bond process with bulk material bond strength
US6391658B1 (en) * 1999-10-26 2002-05-21 International Business Machines Corporation Formation of arrays of microelectronic elements
US20020024140A1 (en) * 2000-03-31 2002-02-28 Takashi Nakajima Semiconductor device
US6600173B2 (en) * 2000-08-30 2003-07-29 Cornell Research Foundation, Inc. Low temperature semiconductor layering and three-dimensional electronic circuits using the layering
US20020025604A1 (en) * 2000-08-30 2002-02-28 Sandip Tiwari Low temperature semiconductor layering and three-dimensional electronic circuits using the layering
US6943067B2 (en) * 2002-01-08 2005-09-13 Advanced Micro Devices, Inc. Three-dimensional integrated semiconductor devices
US6995430B2 (en) * 2002-06-07 2006-02-07 Amberwave Systems Corporation Strained-semiconductor-on-insulator device structures
US20040013207A1 (en) * 2002-07-17 2004-01-22 Sartori Philippe Jean-Marc Adaptive modulation/coding and power allocation system
US6958263B2 (en) * 2003-02-10 2005-10-25 Micron Technology, Inc. Methods of forming devices, constructions and systems comprising thyristors
US20040262635A1 (en) * 2003-06-24 2004-12-30 Sang-Yun Lee Three-dimensional integrated circuit structure and method of making same
US7052941B2 (en) * 2003-06-24 2006-05-30 Sang-Yun Lee Method for making a three-dimensional integrated circuit structure
US7078739B1 (en) * 2003-11-12 2006-07-18 T-Ram Semiconductor, Inc. Thyristor-based memory and its method of operation

Cited By (267)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20090267233A1 (en) * 1996-11-04 2009-10-29 Sang-Yun Lee Bonded semiconductor structure and method of making the same
US8058142B2 (en) 1996-11-04 2011-11-15 Besang Inc. Bonded semiconductor structure and method of making the same
US8071438B2 (en) 2003-06-24 2011-12-06 Besang Inc. Semiconductor circuit
US20050280154A1 (en) * 2004-06-21 2005-12-22 Sang-Yun Lee Semiconductor memory device
US8018058B2 (en) 2004-06-21 2011-09-13 Besang Inc. Semiconductor memory device
US8367524B2 (en) 2005-03-29 2013-02-05 Sang-Yun Lee Three-dimensional integrated circuit structure
US20080078998A1 (en) * 2006-09-28 2008-04-03 Sanyo Electric Co., Ltd. Semiconductor device
US8866194B2 (en) 2006-09-28 2014-10-21 Semiconductor Components Industries, Llc Semiconductor device
US8416615B2 (en) 2008-07-10 2013-04-09 Seagate Technology Llc Transmission gate-based spin-transfer torque memory unit
US8199563B2 (en) 2008-07-10 2012-06-12 Seagate Technology Llc Transmission gate-based spin-transfer torque memory unit
US7974119B2 (en) 2008-07-10 2011-07-05 Seagate Technology Llc Transmission gate-based spin-transfer torque memory unit
US9030867B2 (en) 2008-10-20 2015-05-12 Seagate Technology Llc Bipolar CMOS select device for resistive sense memory
US8514605B2 (en) 2008-10-20 2013-08-20 Seagate Technology Llc MRAM diode array and access method
US8289746B2 (en) 2008-10-20 2012-10-16 Seagate Technology Llc MRAM diode array and access method
US20100177554A1 (en) * 2008-10-20 2010-07-15 Seagate Technology Llc Bipolar cmos select device for resistive sense memory
US20110058409A1 (en) * 2008-10-20 2011-03-10 Seagate Technology Llc Mram diode array and access method
US7936580B2 (en) 2008-10-20 2011-05-03 Seagate Technology Llc MRAM diode array and access method
US7936583B2 (en) 2008-10-30 2011-05-03 Seagate Technology Llc Variable resistive memory punchthrough access method
US8098510B2 (en) 2008-10-30 2012-01-17 Seagate Technology Llc Variable resistive memory punchthrough access method
US7961497B2 (en) 2008-10-30 2011-06-14 Seagate Technology Llc Variable resistive memory punchthrough access method
US20110156115A1 (en) * 2008-10-30 2011-06-30 Seagate Technology Llc Apparatus for variable resistive memory punchthrough access method
US20110058404A1 (en) * 2008-10-30 2011-03-10 Seagate Technology Llc Variable resistive memory punchthrough access method
US8508981B2 (en) 2008-10-30 2013-08-13 Seagate Technology Llc Apparatus for variable resistive memory punchthrough access method
US8199558B2 (en) 2008-10-30 2012-06-12 Seagate Technology Llc Apparatus for variable resistive memory punchthrough access method
US20110026307A1 (en) * 2008-10-30 2011-02-03 Seagate Technology Llc Variable resistive memory punchthrough access method
US8508980B2 (en) 2008-11-07 2013-08-13 Seagate Technology Llc Polarity dependent switch for resistive sense memory
US8072014B2 (en) 2008-11-07 2011-12-06 Seagate Technology Llc Polarity dependent switch for resistive sense memory
US20110032748A1 (en) * 2008-11-07 2011-02-10 Seagate Technology Llc Polarity dependent switch for resistive sense memory
US20100210095A1 (en) * 2008-11-07 2010-08-19 Seagate Technology Llc Polarity dependent switch for resistive sense memory
US7935619B2 (en) 2008-11-07 2011-05-03 Seagate Technology Llc Polarity dependent switch for resistive sense memory
US8178864B2 (en) 2008-11-18 2012-05-15 Seagate Technology Llc Asymmetric barrier diode
US8638597B2 (en) 2008-12-02 2014-01-28 Seagate Technology Llc Bit line charge accumulation sensing for resistive changing memory
US8203869B2 (en) 2008-12-02 2012-06-19 Seagate Technology Llc Bit line charge accumulation sensing for resistive changing memory
US8362482B2 (en) 2009-04-14 2013-01-29 Monolithic 3D Inc. Semiconductor device and structure
US20110092030A1 (en) * 2009-04-14 2011-04-21 NuPGA Corporation System comprising a semiconductor device and structure
US8987079B2 (en) 2009-04-14 2015-03-24 Monolithic 3D Inc. Method for developing a custom device
US8754533B2 (en) 2009-04-14 2014-06-17 Monolithic 3D Inc. Monolithic three-dimensional semiconductor device and structure
US20110037497A1 (en) * 2009-04-14 2011-02-17 Or-Ment Llc Method for Fabrication of a Semiconductor Device and Structure
US9412645B1 (en) 2009-04-14 2016-08-09 Monolithic 3D Inc. Semiconductor devices and structures
US8669778B1 (en) 2009-04-14 2014-03-11 Monolithic 3D Inc. Method for design and manufacturing of a 3D semiconductor device
US20110049577A1 (en) * 2009-04-14 2011-03-03 NuPGA Corporation System comprising a semiconductor device and structure
US9509313B2 (en) 2009-04-14 2016-11-29 Monolithic 3D Inc. 3D semiconductor device
US9577642B2 (en) 2009-04-14 2017-02-21 Monolithic 3D Inc. Method to form a 3D semiconductor device
US9711407B2 (en) 2009-04-14 2017-07-18 Monolithic 3D Inc. Method of manufacturing a three dimensional integrated circuit by transfer of a mono-crystalline layer
US8373439B2 (en) 2009-04-14 2013-02-12 Monolithic 3D Inc. 3D semiconductor device
US20110108888A1 (en) * 2009-04-14 2011-05-12 NuPGA Corporation System comprising a semiconductor device and structure
US8427200B2 (en) 2009-04-14 2013-04-23 Monolithic 3D Inc. 3D semiconductor device
US8378494B2 (en) 2009-04-14 2013-02-19 Monolithic 3D Inc. Method for fabrication of a semiconductor device and structure
US8378715B2 (en) 2009-04-14 2013-02-19 Monolithic 3D Inc. Method to construct systems
US8384426B2 (en) 2009-04-14 2013-02-26 Monolithic 3D Inc. Semiconductor device and structure
US20110121366A1 (en) * 2009-04-14 2011-05-26 NuPGA Corporation System comprising a semiconductor device and structure
US8405420B2 (en) 2009-04-14 2013-03-26 Monolithic 3D Inc. System comprising a semiconductor device and structure
US8514608B2 (en) 2009-07-07 2013-08-20 Seagate Technology Llc Bipolar select device for resistive sense memory
US8159856B2 (en) 2009-07-07 2012-04-17 Seagate Technology Llc Bipolar select device for resistive sense memory
US8896070B2 (en) 2009-07-13 2014-11-25 Seagate Technology Llc Patterning embedded control lines for vertically stacked semiconductor elements
US8198181B1 (en) 2009-07-13 2012-06-12 Seagate Technology Llc Schottky diode switch and memory units containing the same
US20110006276A1 (en) * 2009-07-13 2011-01-13 Seagate Technology Llc Schottky diode switch and memory units containing the same
US8158964B2 (en) 2009-07-13 2012-04-17 Seagate Technology Llc Schottky diode switch and memory units containing the same
US8288749B2 (en) 2009-07-13 2012-10-16 Seagate Technology Llc Schottky diode switch and memory units containing the same
US8183126B2 (en) 2009-07-13 2012-05-22 Seagate Technology Llc Patterning embedded control lines for vertically stacked semiconductor elements
US11374118B2 (en) 2009-10-12 2022-06-28 Monolithic 3D Inc. Method to form a 3D integrated circuit
US9406670B1 (en) 2009-10-12 2016-08-02 Monolithic 3D Inc. System comprising a semiconductor device and structure
US10366970B2 (en) 2009-10-12 2019-07-30 Monolithic 3D Inc. 3D semiconductor device and structure
US10043781B2 (en) 2009-10-12 2018-08-07 Monolithic 3D Inc. 3D semiconductor device and structure
US10388863B2 (en) 2009-10-12 2019-08-20 Monolithic 3D Inc. 3D memory device and structure
US10354995B2 (en) 2009-10-12 2019-07-16 Monolithic 3D Inc. Semiconductor memory device and structure
US10910364B2 (en) 2009-10-12 2021-02-02 Monolitaic 3D Inc. 3D semiconductor device
US20110084314A1 (en) * 2009-10-12 2011-04-14 NuPGA Corporation System comprising a semiconductor device and structure
US8237228B2 (en) 2009-10-12 2012-08-07 Monolithic 3D Inc. System comprising a semiconductor device and structure
US8294159B2 (en) 2009-10-12 2012-10-23 Monolithic 3D Inc. Method for fabrication of a semiconductor device and structure
US11018133B2 (en) 2009-10-12 2021-05-25 Monolithic 3D Inc. 3D integrated circuit
US8395191B2 (en) 2009-10-12 2013-03-12 Monolithic 3D Inc. Semiconductor device and structure
US8664042B2 (en) 2009-10-12 2014-03-04 Monolithic 3D Inc. Method for fabrication of configurable systems
US8907442B2 (en) 2009-10-12 2014-12-09 Monolthic 3D Inc. System comprising a semiconductor device and structure
US10157909B2 (en) 2009-10-12 2018-12-18 Monolithic 3D Inc. 3D semiconductor device and structure
US9099526B2 (en) 2010-02-16 2015-08-04 Monolithic 3D Inc. Integrated circuit device and structure
US9564432B2 (en) 2010-02-16 2017-02-07 Monolithic 3D Inc. 3D semiconductor device and structure
US8492886B2 (en) 2010-02-16 2013-07-23 Monolithic 3D Inc 3D integrated circuit with logic
US8846463B1 (en) 2010-02-16 2014-09-30 Monolithic 3D Inc. Method to construct a 3D semiconductor device
US9012292B2 (en) 2010-07-02 2015-04-21 Sang-Yun Lee Semiconductor memory device and method of fabricating the same
US8709880B2 (en) 2010-07-30 2014-04-29 Monolithic 3D Inc Method for fabrication of a semiconductor device and structure
US8642416B2 (en) 2010-07-30 2014-02-04 Monolithic 3D Inc. Method of forming three dimensional integrated circuit devices using layer transfer technique
US8912052B2 (en) 2010-07-30 2014-12-16 Monolithic 3D Inc. Semiconductor device and structure
US8617952B2 (en) 2010-09-28 2013-12-31 Seagate Technology Llc Vertical transistor with hardening implatation
US8703597B1 (en) 2010-09-30 2014-04-22 Monolithic 3D Inc. Method for fabrication of a semiconductor device and structure
US8461035B1 (en) 2010-09-30 2013-06-11 Monolithic 3D Inc. Method for fabrication of a semiconductor device and structure
US9419031B1 (en) 2010-10-07 2016-08-16 Monolithic 3D Inc. Semiconductor and optoelectronic devices
US8956959B2 (en) 2010-10-11 2015-02-17 Monolithic 3D Inc. Method of manufacturing a semiconductor device with two monocrystalline layers
US9818800B2 (en) 2010-10-11 2017-11-14 Monolithic 3D Inc. Self aligned semiconductor device and structure
US8203148B2 (en) 2010-10-11 2012-06-19 Monolithic 3D Inc. Semiconductor device and structure
US11227897B2 (en) 2010-10-11 2022-01-18 Monolithic 3D Inc. Method for producing a 3D semiconductor memory device and structure
US11257867B1 (en) 2010-10-11 2022-02-22 Monolithic 3D Inc. 3D semiconductor device and structure with oxide bonds
US11315980B1 (en) 2010-10-11 2022-04-26 Monolithic 3D Inc. 3D semiconductor device and structure with transistors
US11158674B2 (en) 2010-10-11 2021-10-26 Monolithic 3D Inc. Method to produce a 3D semiconductor device and structure
US11024673B1 (en) 2010-10-11 2021-06-01 Monolithic 3D Inc. 3D semiconductor device and structure
US11018191B1 (en) 2010-10-11 2021-05-25 Monolithic 3D Inc. 3D semiconductor device and structure
US10896931B1 (en) 2010-10-11 2021-01-19 Monolithic 3D Inc. 3D semiconductor device and structure
US11469271B2 (en) 2010-10-11 2022-10-11 Monolithic 3D Inc. Method to produce 3D semiconductor devices and structures with memory
US11600667B1 (en) 2010-10-11 2023-03-07 Monolithic 3D Inc. Method to produce 3D semiconductor devices and structures with memory
US8440542B2 (en) 2010-10-11 2013-05-14 Monolithic 3D Inc. Semiconductor device and structure
US10290682B2 (en) 2010-10-11 2019-05-14 Monolithic 3D Inc. 3D IC semiconductor device and structure with stacked memory
US11374042B1 (en) 2010-10-13 2022-06-28 Monolithic 3D Inc. 3D micro display semiconductor device and structure
US8476145B2 (en) 2010-10-13 2013-07-02 Monolithic 3D Inc. Method of fabricating a semiconductor device and structure
US11163112B2 (en) 2010-10-13 2021-11-02 Monolithic 3D Inc. Multilevel semiconductor device and structure with electromagnetic modulators
US11133344B2 (en) 2010-10-13 2021-09-28 Monolithic 3D Inc. Multilevel semiconductor device and structure with image sensors
US11164898B2 (en) 2010-10-13 2021-11-02 Monolithic 3D Inc. Multilevel semiconductor device and structure
US11063071B1 (en) 2010-10-13 2021-07-13 Monolithic 3D Inc. Multilevel semiconductor device and structure with waveguides
US8823122B2 (en) 2010-10-13 2014-09-02 Monolithic 3D Inc. Semiconductor and optoelectronic devices
US11855100B2 (en) 2010-10-13 2023-12-26 Monolithic 3D Inc. Multilevel semiconductor device and structure with oxide bonding
US11043523B1 (en) 2010-10-13 2021-06-22 Monolithic 3D Inc. Multilevel semiconductor device and structure with image sensors
US11855114B2 (en) 2010-10-13 2023-12-26 Monolithic 3D Inc. Multilevel semiconductor device and structure with image sensors and wafer bonding
US11327227B2 (en) 2010-10-13 2022-05-10 Monolithic 3D Inc. Multilevel semiconductor device and structure with electromagnetic modulators
US11929372B2 (en) 2010-10-13 2024-03-12 Monolithic 3D Inc. Multilevel semiconductor device and structure with image sensors and wafer bonding
US8362800B2 (en) 2010-10-13 2013-01-29 Monolithic 3D Inc. 3D semiconductor device including field repairable logics
US11404466B2 (en) 2010-10-13 2022-08-02 Monolithic 3D Inc. Multilevel semiconductor device and structure with image sensors
US10998374B1 (en) 2010-10-13 2021-05-04 Monolithic 3D Inc. Multilevel semiconductor device and structure
US10978501B1 (en) 2010-10-13 2021-04-13 Monolithic 3D Inc. Multilevel semiconductor device and structure with waveguides
US11437368B2 (en) 2010-10-13 2022-09-06 Monolithic 3D Inc. Multilevel semiconductor device and structure with oxide bonding
US10943934B2 (en) 2010-10-13 2021-03-09 Monolithic 3D Inc. Multilevel semiconductor device and structure
US8373230B1 (en) 2010-10-13 2013-02-12 Monolithic 3D Inc. Method for fabrication of a semiconductor device and structure
US11869915B2 (en) 2010-10-13 2024-01-09 Monolithic 3D Inc. Multilevel semiconductor device and structure with image sensors and wafer bonding
US10833108B2 (en) 2010-10-13 2020-11-10 Monolithic 3D Inc. 3D microdisplay device and structure
US10679977B2 (en) 2010-10-13 2020-06-09 Monolithic 3D Inc. 3D microdisplay device and structure
US8379458B1 (en) 2010-10-13 2013-02-19 Monolithic 3D Inc. Semiconductor device and structure
US8753913B2 (en) 2010-10-13 2014-06-17 Monolithic 3D Inc. Method for fabricating novel semiconductor and optoelectronic devices
US11605663B2 (en) 2010-10-13 2023-03-14 Monolithic 3D Inc. Multilevel semiconductor device and structure with image sensors and wafer bonding
US11694922B2 (en) 2010-10-13 2023-07-04 Monolithic 3D Inc. Multilevel semiconductor device and structure with oxide bonding
US11018042B1 (en) 2010-11-18 2021-05-25 Monolithic 3D Inc. 3D semiconductor memory device and structure
US11508605B2 (en) 2010-11-18 2022-11-22 Monolithic 3D Inc. 3D semiconductor memory device and structure
US11862503B2 (en) 2010-11-18 2024-01-02 Monolithic 3D Inc. Method for producing a 3D semiconductor device and structure with memory cells and multiple metal layers
US11164770B1 (en) 2010-11-18 2021-11-02 Monolithic 3D Inc. Method for producing a 3D semiconductor memory device and structure
US11121021B2 (en) 2010-11-18 2021-09-14 Monolithic 3D Inc. 3D semiconductor device and structure
US11615977B2 (en) 2010-11-18 2023-03-28 Monolithic 3D Inc. 3D semiconductor memory device and structure
US11610802B2 (en) 2010-11-18 2023-03-21 Monolithic 3D Inc. Method for producing a 3D semiconductor device and structure with single crystal transistors and metal gate electrodes
US11004719B1 (en) 2010-11-18 2021-05-11 Monolithic 3D Inc. Methods for producing a 3D semiconductor memory device and structure
US11804396B2 (en) 2010-11-18 2023-10-31 Monolithic 3D Inc. Methods for producing a 3D semiconductor device and structure with memory cells and multiple metal layers
US9136153B2 (en) 2010-11-18 2015-09-15 Monolithic 3D Inc. 3D semiconductor device and structure with back-bias
US11107721B2 (en) 2010-11-18 2021-08-31 Monolithic 3D Inc. 3D semiconductor device and structure with NAND logic
US11211279B2 (en) 2010-11-18 2021-12-28 Monolithic 3D Inc. Method for processing a 3D integrated circuit and structure
US11094576B1 (en) 2010-11-18 2021-08-17 Monolithic 3D Inc. Methods for producing a 3D semiconductor memory device and structure
US11901210B2 (en) 2010-11-18 2024-02-13 Monolithic 3D Inc. 3D semiconductor device and structure with memory
US10497713B2 (en) 2010-11-18 2019-12-03 Monolithic 3D Inc. 3D semiconductor memory device and structure
US11569117B2 (en) 2010-11-18 2023-01-31 Monolithic 3D Inc. 3D semiconductor device and structure with single-crystal layers
US11521888B2 (en) 2010-11-18 2022-12-06 Monolithic 3D Inc. 3D semiconductor device and structure with high-k metal gate transistors
US11854857B1 (en) 2010-11-18 2023-12-26 Monolithic 3D Inc. Methods for producing a 3D semiconductor device and structure with memory cells and multiple metal layers
US11031275B2 (en) 2010-11-18 2021-06-08 Monolithic 3D Inc. 3D semiconductor device and structure with memory
US11495484B2 (en) 2010-11-18 2022-11-08 Monolithic 3D Inc. 3D semiconductor devices and structures with at least two single-crystal layers
US11735462B2 (en) 2010-11-18 2023-08-22 Monolithic 3D Inc. 3D semiconductor device and structure with single-crystal layers
US11482439B2 (en) 2010-11-18 2022-10-25 Monolithic 3D Inc. Methods for producing a 3D semiconductor memory device comprising charge trap junction-less transistors
US11355380B2 (en) 2010-11-18 2022-06-07 Monolithic 3D Inc. Methods for producing 3D semiconductor memory device and structure utilizing alignment marks
US11482438B2 (en) 2010-11-18 2022-10-25 Monolithic 3D Inc. Methods for producing a 3D semiconductor memory device and structure
US11784082B2 (en) 2010-11-18 2023-10-10 Monolithic 3D Inc. 3D semiconductor device and structure with bonding
US8273610B2 (en) 2010-11-18 2012-09-25 Monolithic 3D Inc. Method of constructing a semiconductor device and structure
US11355381B2 (en) 2010-11-18 2022-06-07 Monolithic 3D Inc. 3D semiconductor memory device and structure
US11923230B1 (en) 2010-11-18 2024-03-05 Monolithic 3D Inc. 3D semiconductor device and structure with bonding
US11443971B2 (en) 2010-11-18 2022-09-13 Monolithic 3D Inc. 3D semiconductor device and structure with memory
US8536023B2 (en) 2010-11-22 2013-09-17 Monolithic 3D Inc. Method of manufacturing a semiconductor device and structure
US8541819B1 (en) 2010-12-09 2013-09-24 Monolithic 3D Inc. Semiconductor device and structure
US11482440B2 (en) 2010-12-16 2022-10-25 Monolithic 3D Inc. 3D semiconductor device and structure with a built-in test circuit for repairing faulty circuits
US8648426B2 (en) 2010-12-17 2014-02-11 Seagate Technology Llc Tunneling transistors
US8975670B2 (en) 2011-03-06 2015-03-10 Monolithic 3D Inc. Semiconductor device and structure for heat removal
US8450804B2 (en) 2011-03-06 2013-05-28 Monolithic 3D Inc. Semiconductor device and structure for heat removal
US8901613B2 (en) 2011-03-06 2014-12-02 Monolithic 3D Inc. Semiconductor device and structure for heat removal
US8581349B1 (en) 2011-05-02 2013-11-12 Monolithic 3D Inc. 3D memory semiconductor device and structure
US10388568B2 (en) 2011-06-28 2019-08-20 Monolithic 3D Inc. 3D semiconductor device and system
US9953925B2 (en) 2011-06-28 2018-04-24 Monolithic 3D Inc. Semiconductor system and device
US9219005B2 (en) 2011-06-28 2015-12-22 Monolithic 3D Inc. Semiconductor system and device
US10217667B2 (en) 2011-06-28 2019-02-26 Monolithic 3D Inc. 3D semiconductor device, fabrication method and system
US9030858B2 (en) 2011-10-02 2015-05-12 Monolithic 3D Inc. Semiconductor device and structure
US8687399B2 (en) 2011-10-02 2014-04-01 Monolithic 3D Inc. Semiconductor device and structure
US9197804B1 (en) 2011-10-14 2015-11-24 Monolithic 3D Inc. Semiconductor and optoelectronic devices
US9029173B2 (en) 2011-10-18 2015-05-12 Monolithic 3D Inc. Method for fabrication of a semiconductor device and structure
US9000557B2 (en) 2012-03-17 2015-04-07 Zvi Or-Bach Semiconductor device and structure
US11594473B2 (en) 2012-04-09 2023-02-28 Monolithic 3D Inc. 3D semiconductor device and structure with metal layers and a connective path
US11410912B2 (en) 2012-04-09 2022-08-09 Monolithic 3D Inc. 3D semiconductor device with vias and isolation layers
US11881443B2 (en) 2012-04-09 2024-01-23 Monolithic 3D Inc. 3D semiconductor device and structure with metal layers and a connective path
US11476181B1 (en) 2012-04-09 2022-10-18 Monolithic 3D Inc. 3D semiconductor device and structure with metal layers
US8836073B1 (en) 2012-04-09 2014-09-16 Monolithic 3D Inc. Semiconductor device and structure
US8557632B1 (en) 2012-04-09 2013-10-15 Monolithic 3D Inc. Method for fabrication of a semiconductor device and structure
US10600888B2 (en) 2012-04-09 2020-03-24 Monolithic 3D Inc. 3D semiconductor device
US11088050B2 (en) 2012-04-09 2021-08-10 Monolithic 3D Inc. 3D semiconductor device with isolation layers
US11735501B1 (en) 2012-04-09 2023-08-22 Monolithic 3D Inc. 3D semiconductor device and structure with metal layers and a connective path
US9305867B1 (en) 2012-04-09 2016-04-05 Monolithic 3D Inc. Semiconductor devices and structures
US11616004B1 (en) 2012-04-09 2023-03-28 Monolithic 3D Inc. 3D semiconductor device and structure with metal layers and a connective path
US11164811B2 (en) 2012-04-09 2021-11-02 Monolithic 3D Inc. 3D semiconductor device with isolation layers and oxide-to-oxide bonding
US11694944B1 (en) 2012-04-09 2023-07-04 Monolithic 3D Inc. 3D semiconductor device and structure with metal layers and a connective path
US9099424B1 (en) 2012-08-10 2015-08-04 Monolithic 3D Inc. Semiconductor system, device and structure with heat removal
US8574929B1 (en) 2012-11-16 2013-11-05 Monolithic 3D Inc. Method to form a 3D semiconductor device and structure
US8686428B1 (en) 2012-11-16 2014-04-01 Monolithic 3D Inc. Semiconductor device and structure
US8742476B1 (en) 2012-11-27 2014-06-03 Monolithic 3D Inc. Semiconductor device and structure
US11217565B2 (en) 2012-12-22 2022-01-04 Monolithic 3D Inc. Method to form a 3D semiconductor device and structure
US11916045B2 (en) 2012-12-22 2024-02-27 Monolithic 3D Inc. 3D semiconductor device and structure with metal layers
US11784169B2 (en) 2012-12-22 2023-10-10 Monolithic 3D Inc. 3D semiconductor device and structure with metal layers
US11018116B2 (en) 2012-12-22 2021-05-25 Monolithic 3D Inc. Method to form a 3D semiconductor device and structure
US8674470B1 (en) 2012-12-22 2014-03-18 Monolithic 3D Inc. Semiconductor device and structure
US9252134B2 (en) 2012-12-22 2016-02-02 Monolithic 3D Inc. Semiconductor device and structure
US11309292B2 (en) 2012-12-22 2022-04-19 Monolithic 3D Inc. 3D semiconductor device and structure with metal layers
US8921970B1 (en) 2012-12-22 2014-12-30 Monolithic 3D Inc Semiconductor device and structure
US11063024B1 (en) 2012-12-22 2021-07-13 Monlithic 3D Inc. Method to form a 3D semiconductor device and structure
US9460978B1 (en) 2012-12-29 2016-10-04 Monolithic 3D Inc. Semiconductor device and structure
US9871034B1 (en) 2012-12-29 2018-01-16 Monolithic 3D Inc. Semiconductor device and structure
US10600657B2 (en) 2012-12-29 2020-03-24 Monolithic 3D Inc 3D semiconductor device and structure
US11087995B1 (en) 2012-12-29 2021-08-10 Monolithic 3D Inc. 3D semiconductor device and structure
US10651054B2 (en) 2012-12-29 2020-05-12 Monolithic 3D Inc. 3D semiconductor device and structure
US10115663B2 (en) 2012-12-29 2018-10-30 Monolithic 3D Inc. 3D semiconductor device and structure
US9911627B1 (en) 2012-12-29 2018-03-06 Monolithic 3D Inc. Method of processing a semiconductor device
US11004694B1 (en) 2012-12-29 2021-05-11 Monolithic 3D Inc. 3D semiconductor device and structure
US11177140B2 (en) 2012-12-29 2021-11-16 Monolithic 3D Inc. 3D semiconductor device and structure
US9385058B1 (en) 2012-12-29 2016-07-05 Monolithic 3D Inc. Semiconductor device and structure
US10892169B2 (en) 2012-12-29 2021-01-12 Monolithic 3D Inc. 3D semiconductor device and structure
US10903089B1 (en) 2012-12-29 2021-01-26 Monolithic 3D Inc. 3D semiconductor device and structure
US9460991B1 (en) 2012-12-29 2016-10-04 Monolithic 3D Inc. Semiconductor device and structure
US11430667B2 (en) 2012-12-29 2022-08-30 Monolithic 3D Inc. 3D semiconductor device and structure with bonding
US11430668B2 (en) 2012-12-29 2022-08-30 Monolithic 3D Inc. 3D semiconductor device and structure with bonding
US8803206B1 (en) 2012-12-29 2014-08-12 Monolithic 3D Inc. 3D semiconductor device and structure
US11004967B1 (en) 2013-03-11 2021-05-11 Monolithic 3D Inc. 3D semiconductor device and structure with memory
US11515413B2 (en) 2013-03-11 2022-11-29 Monolithic 3D Inc. 3D semiconductor device and structure with memory
US9496271B2 (en) 2013-03-11 2016-11-15 Monolithic 3D Inc. 3DIC system with a two stable state memory and back-bias region
US10964807B2 (en) 2013-03-11 2021-03-30 Monolithic 3D Inc. 3D semiconductor device with memory
US11935949B1 (en) 2013-03-11 2024-03-19 Monolithic 3D Inc. 3D semiconductor device and structure with metal layers and memory cells
US10355121B2 (en) 2013-03-11 2019-07-16 Monolithic 3D Inc. 3D semiconductor device with stacked memory
US11121246B2 (en) 2013-03-11 2021-09-14 Monolithic 3D Inc. 3D semiconductor device and structure with memory
US11869965B2 (en) 2013-03-11 2024-01-09 Monolithic 3D Inc. 3D semiconductor device and structure with metal layers and memory cells
US10325651B2 (en) 2013-03-11 2019-06-18 Monolithic 3D Inc. 3D semiconductor device with stacked memory
US8902663B1 (en) 2013-03-11 2014-12-02 Monolithic 3D Inc. Method of maintaining a memory state
US11398569B2 (en) 2013-03-12 2022-07-26 Monolithic 3D Inc. 3D semiconductor device and structure
US11923374B2 (en) 2013-03-12 2024-03-05 Monolithic 3D Inc. 3D semiconductor device and structure with metal layers
US8994404B1 (en) 2013-03-12 2015-03-31 Monolithic 3D Inc. Semiconductor device and structure
US9117749B1 (en) 2013-03-15 2015-08-25 Monolithic 3D Inc. Semiconductor device and structure
US10224279B2 (en) 2013-03-15 2019-03-05 Monolithic 3D Inc. Semiconductor device and structure
US11030371B2 (en) 2013-04-15 2021-06-08 Monolithic 3D Inc. Automation for monolithic 3D devices
US11487928B2 (en) 2013-04-15 2022-11-01 Monolithic 3D Inc. Automation for monolithic 3D devices
US11270055B1 (en) 2013-04-15 2022-03-08 Monolithic 3D Inc. Automation for monolithic 3D devices
US11574109B1 (en) 2013-04-15 2023-02-07 Monolithic 3D Inc Automation methods for 3D integrated circuits and devices
US11341309B1 (en) 2013-04-15 2022-05-24 Monolithic 3D Inc. Automation for monolithic 3D devices
US11720736B2 (en) 2013-04-15 2023-08-08 Monolithic 3D Inc. Automation methods for 3D integrated circuits and devices
US10127344B2 (en) 2013-04-15 2018-11-13 Monolithic 3D Inc. Automation for monolithic 3D devices
US11088130B2 (en) 2014-01-28 2021-08-10 Monolithic 3D Inc. 3D semiconductor device and structure
US11031394B1 (en) 2014-01-28 2021-06-08 Monolithic 3D Inc. 3D semiconductor device and structure
US11107808B1 (en) 2014-01-28 2021-08-31 Monolithic 3D Inc. 3D semiconductor device and structure
US10840239B2 (en) 2014-08-26 2020-11-17 Monolithic 3D Inc. 3D semiconductor device and structure
US10297586B2 (en) 2015-03-09 2019-05-21 Monolithic 3D Inc. Methods for processing a 3D semiconductor device
US11011507B1 (en) 2015-04-19 2021-05-18 Monolithic 3D Inc. 3D semiconductor device and structure
US10825779B2 (en) 2015-04-19 2020-11-03 Monolithic 3D Inc. 3D semiconductor device and structure
US10381328B2 (en) 2015-04-19 2019-08-13 Monolithic 3D Inc. Semiconductor device and structure
US11056468B1 (en) 2015-04-19 2021-07-06 Monolithic 3D Inc. 3D semiconductor device and structure
US10515981B2 (en) 2015-09-21 2019-12-24 Monolithic 3D Inc. Multilevel semiconductor device and structure with memory
US10522225B1 (en) 2015-10-02 2019-12-31 Monolithic 3D Inc. Semiconductor device with non-volatile memory
US10847540B2 (en) 2015-10-24 2020-11-24 Monolithic 3D Inc. 3D semiconductor memory device and structure
US11114464B2 (en) 2015-10-24 2021-09-07 Monolithic 3D Inc. 3D semiconductor device and structure
US11296115B1 (en) 2015-10-24 2022-04-05 Monolithic 3D Inc. 3D semiconductor device and structure
US10418369B2 (en) 2015-10-24 2019-09-17 Monolithic 3D Inc. Multi-level semiconductor memory device and structure
US11937422B2 (en) 2015-11-07 2024-03-19 Monolithic 3D Inc. Semiconductor memory device and structure
US11114427B2 (en) 2015-11-07 2021-09-07 Monolithic 3D Inc. 3D semiconductor processor and memory device and structure
US11956952B2 (en) 2016-08-22 2024-04-09 Monolithic 3D Inc. Semiconductor memory device and structure
US11251149B2 (en) 2016-10-10 2022-02-15 Monolithic 3D Inc. 3D memory device and structure
US11869591B2 (en) 2016-10-10 2024-01-09 Monolithic 3D Inc. 3D memory devices and structures with control circuits
US11329059B1 (en) 2016-10-10 2022-05-10 Monolithic 3D Inc. 3D memory devices and structures with thinned single crystal substrates
US11812620B2 (en) 2016-10-10 2023-11-07 Monolithic 3D Inc. 3D DRAM memory devices and structures with control circuits
US11930648B1 (en) 2016-10-10 2024-03-12 Monolithic 3D Inc. 3D memory devices and structures with metal layers
US11711928B2 (en) 2016-10-10 2023-07-25 Monolithic 3D Inc. 3D memory devices and structures with control circuits
US11296106B2 (en) 2019-04-08 2022-04-05 Monolithic 3D Inc. 3D memory semiconductor devices and structures
US11158652B1 (en) 2019-04-08 2021-10-26 Monolithic 3D Inc. 3D memory semiconductor devices and structures
US11018156B2 (en) 2019-04-08 2021-05-25 Monolithic 3D Inc. 3D memory semiconductor devices and structures
US10892016B1 (en) 2019-04-08 2021-01-12 Monolithic 3D Inc. 3D memory semiconductor devices and structures
US11763864B2 (en) 2019-04-08 2023-09-19 Monolithic 3D Inc. 3D memory semiconductor devices and structures with bit-line pillars
US11961827B1 (en) 2023-12-23 2024-04-16 Monolithic 3D Inc. 3D semiconductor device and structure with metal layers

Also Published As

Publication number Publication date
US8018058B2 (en) 2011-09-13
US20050280154A1 (en) 2005-12-22

Similar Documents

Publication Publication Date Title
US8018058B2 (en) Semiconductor memory device
US8779597B2 (en) Semiconductor device with base support structure
US6177699B1 (en) DRAM cell having a verticle transistor and a capacitor formed on the sidewalls of a trench isolation
US7682896B2 (en) Trench metal-insulator-metal (MIM) capacitors integrated with middle-of-line metal contacts, and method of fabricating same
US6429476B2 (en) Semiconductor integrated circuit device
US6524927B1 (en) Semiconductor device and method of fabricating the same
JPH11162988A (en) Improvement method for possessing plane after polishing of substrate
CN113496731A (en) Semiconductor memory device and method of forming the same
US6458647B1 (en) Process flow for sacrificial collar with poly mask
US7670900B2 (en) Method and structure for fabricating capacitor devices for integrated circuits
US11923272B2 (en) Integrated assemblies and methods of forming integrated assemblies
US6566227B2 (en) Strap resistance using selective oxidation to cap DT poly before STI etch
US7049193B2 (en) Maskless middle-of-line liner deposition
US11276679B2 (en) Semiconductor device and method of forming the same
US11895820B2 (en) Method of manufacturing memory device having word line with improved adhesion between work function member and conductive layer
TWI833531B (en) Semiconductor memory
TWI817693B (en) Method for manufacturing a semiconductor memory
TWI833624B (en) Semiconductor device having bonding structure and method of manufacturing the same
US20230397402A1 (en) Microelectronic devices, and related methods of forming microelectronic devices
US20230232613A1 (en) Memory device having word line with improved adhesion between work function member and conductive layer
JP2000077624A (en) High integrated semiconductor memory device and its manufacture
US6369418B1 (en) Formation of a novel DRAM cell
TW202336929A (en) Method of manufacturing semiconductor device
TW202230789A (en) Integrated circuit, finfet mos capacitor and method for forming the same
TW434868B (en) Manufacturing method for contact holes on semiconductor chip

Legal Events

Date Code Title Description
AS Assignment

Owner name: BESANG, INC., OREGON

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:LEE, SANG-YUN;REEL/FRAME:025695/0105

Effective date: 20101215

AS Assignment

Owner name: DAEHONG TECHNEW CORPORATION, KOREA, REPUBLIC OF

Free format text: SECURITY AGREEMENT;ASSIGNOR:BESANG INC.;REEL/FRAME:030373/0668

Effective date: 20130507

STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION

AS Assignment

Owner name: BESANG INC., OREGON

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:DAEHONG TECHNEW CORPORATION;REEL/FRAME:045658/0353

Effective date: 20180427