US20070228469A1 - Thin-film transistor formed on insulating substrate - Google Patents

Thin-film transistor formed on insulating substrate Download PDF

Info

Publication number
US20070228469A1
US20070228469A1 US11/758,217 US75821707A US2007228469A1 US 20070228469 A1 US20070228469 A1 US 20070228469A1 US 75821707 A US75821707 A US 75821707A US 2007228469 A1 US2007228469 A1 US 2007228469A1
Authority
US
United States
Prior art keywords
region
thin
ring
channel region
shaped channel
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US11/758,217
Inventor
Fumiki Nakano
Genshiro Kawachi
Yoshiaki Nakazaki
Shinzo Tsuboi
Takahiko Endo
Tomoya Kato
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Individual
Original Assignee
Individual
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Individual filed Critical Individual
Priority to US11/758,217 priority Critical patent/US20070228469A1/en
Publication of US20070228469A1 publication Critical patent/US20070228469A1/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/02Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier
    • H01L27/12Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being other than a semiconductor body, e.g. an insulating body
    • H01L27/1214Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being other than a semiconductor body, e.g. an insulating body comprising a plurality of TFTs formed on a non-semiconducting substrate, e.g. driving circuits for AMLCDs
    • H01L27/1259Multistep manufacturing methods
    • H01L27/1296Multistep manufacturing methods adapted to increase the uniformity of device parameters
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/02Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier
    • H01L27/12Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being other than a semiconductor body, e.g. an insulating body
    • H01L27/1214Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being other than a semiconductor body, e.g. an insulating body comprising a plurality of TFTs formed on a non-semiconducting substrate, e.g. driving circuits for AMLCDs
    • H01L27/1259Multistep manufacturing methods
    • H01L27/127Multistep manufacturing methods with a particular formation, treatment or patterning of the active layer specially adapted to the circuit arrangement
    • H01L27/1274Multistep manufacturing methods with a particular formation, treatment or patterning of the active layer specially adapted to the circuit arrangement using crystallisation of amorphous semiconductor or recrystallisation of crystalline semiconductor
    • H01L27/1285Multistep manufacturing methods with a particular formation, treatment or patterning of the active layer specially adapted to the circuit arrangement using crystallisation of amorphous semiconductor or recrystallisation of crystalline semiconductor using control of the annealing or irradiation parameters, e.g. using different scanning direction or intensity for different transistors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/02Semiconductor bodies ; Multistep manufacturing processes therefor
    • H01L29/04Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their crystalline structure, e.g. polycrystalline, cubic or particular orientation of crystalline planes
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/66007Multistep manufacturing processes
    • H01L29/66075Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
    • H01L29/66227Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
    • H01L29/66409Unipolar field-effect transistors
    • H01L29/66477Unipolar field-effect transistors with an insulated gate, i.e. MISFET
    • H01L29/66742Thin film unipolar transistors
    • H01L29/6675Amorphous silicon or polysilicon transistors
    • H01L29/66757Lateral single gate single channel transistors with non-inverted structure, i.e. the channel layer is formed before the gate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/76Unipolar devices, e.g. field effect transistors
    • H01L29/772Field effect transistors
    • H01L29/78Field effect transistors with field effect produced by an insulated gate
    • H01L29/786Thin film transistors, i.e. transistors with a channel being at least partly a thin film
    • H01L29/78696Thin film transistors, i.e. transistors with a channel being at least partly a thin film characterised by the structure of the channel, e.g. multichannel, transverse or longitudinal shape, length or width, doping structure, or the overlap or alignment between the channel and the gate, the source or the drain, or the contacting structure of the channel

Definitions

  • the present invention relates to a thin-film semiconductor device that is formed on a substrate with an insulating surface such as a glass substrate.
  • the invention relates to a thin-film transistor with a high breakdown voltage, which is formed using a crystallized thin-film semiconductor formed on the substrate.
  • TFTs thin-film transistors
  • the thin-film transistors have been put to practical use as devices that constitute logic circuits, etc. in various types of electronic equipments.
  • FIG. 1A and FIG. 1B show an example of the thin-film transistor that has widely been put to practical use.
  • FIG. 1A is a plan view
  • FIG. 1B is a cross-sectional view taken along line I-I in FIG. 1A .
  • a thin-film transistor 10 is configured such that a semiconductor island 20 that is formed of, e.g. an amorphous silicon thin film is provided on an insulating substrate 11 .
  • a channel region 12 and source/drain regions 13 , 14 are formed in the semiconductor island 20 .
  • a gate insulation film 15 and a gate electrode 16 are formed on the channel region 12 .
  • the source/drain regions 13 , 14 are provided with source/drain electrodes 17 , 18 , and the source/drain regions 13 , 14 are connected to other electronic devices by metal wires 19 .
  • Jpn. Pat. Appln. KOKAI Publication No. 10-223898 discloses the ring-shaped gate structure. With this structure, a device with a large gate width can be formed with a small occupation area. The increase in gate width can reduce the drain current density. Making use of this structure, an operation with a large current can be secured when a high voltage is applied, and breakdown voltage characteristics can be enhanced.
  • Jpn. Pat. Appln. KOKAI Publication No. 11-97697 discloses a ring-shaped gate structure relating to a thin-film transistor that is formed on an insulating substrate.
  • the ring-shaped gate MOSFET disclosed in Reference Document 1 is formed on the semiconductor single-crystal substrate.
  • the channel region is formed on one single crystal without fail, and no crystal grain boundary is, in principle, present in the channel region. Therefore, the device characteristics are very stable, and non-uniformity in characteristics is considered to be small.
  • no method is known to form a single-crystal thin film over the entire surface of an inexpensive insulating substrate of, e.g. glass. In this situation, when a thin-film transistor is to be formed on an insulating substrate, an amorphous semiconductor thin film or a polycrystalline semiconductor thin film, which is formed on an insulating substrate, is used in usual cases.
  • Amorphous semiconductor thin films have widely been used since they can be formed at low temperatures and are suited to mass production. However, the mobility of carriers in the amorphous semiconductor thin film is considerably lower than that in the polycrystalline semiconductor thin film. It is thus difficult to achieve high-speed operations with the amorphous semiconductor thin film.
  • a polycrystalline semiconductor thin film which is formed using a method such as a laser crystallization method, is used at present.
  • the polycrystalline semiconductor thin film that is formed by the laser crystallization method has a very small crystal grain size, compared to the size of an operation region of the semiconductor device. Even if the transistor disclosed in Reference Document 2 is formed using the polycrystalline semiconductor thin film, a great number of crystal grain boundaries occur at random in the channel region of the transistor. The crystal grain boundaries function to prevent the flow of carriers. Consequently, the mobility of carriers in the channel region decreases, and a considerable non-uniformity occurs in electrical characteristics among devices.
  • an object of the invention is to provide a thin-film transistor that is formed on an inexpensive insulating substrate such as a glass substrate, and is capable of high-speed operations and has small non-uniformity in characteristics among devices.
  • Another object of the invention is to provide a thin-film transistor that is hardly susceptible to device destruction even if a high voltage is applied, and can have a sufficiently high breakdown voltage.
  • Still another object of the invention is to provide a thin-film transistor that is free from the effect of a parasitic transistor that forms on a side wall of a Si (silicon) island.
  • the embodiments of the present invention may adopt, for example, the following means.
  • a thin-film semiconductor device including: high concentration impurity-doped regions that are formed using a thin-film semiconductor provided on an insulating substrate, and constituting a source region and a drain region, which are connected to associated electrodes via contacts; and a gate that is formed in association with the high concentration impurity-doped regions, and forms a channel region through which a drain current flows between the high concentration impurity-doped regions, wherein the gate has a ring shape in plan on the insulating substrate, and the high concentration impurity-doped regions are dividedly provided on an inside and an outside of the ring-shaped gate, and the high concentration impurity-doped regions on the inside and outside of the ring-shaped gate and the channel region are formed of a plurality of radially extending fan-shaped semiconductor single-crystal portions.
  • the probability is substantially zero that crystal grain boundaries, which extend in parallel to the inner and outer peripheries of the ring-shaped gate, are present in the channel region.
  • the non-uniformity in characteristics of devices which results from non-uniformity in probability of presence of grain boundaries, is reduced.
  • the concentration of electric field at the gate region is suppressed, and the possibility of device destruction is reduced in the case of application of high voltage. Therefore, the breakdown voltage of the thin-film semiconductor device can be raised.
  • the gate electrode is not present at the edge part of the Si island, no parasitic transistor forms at the side wall of the Si island.
  • the fan-shaped semiconductor single-crystal region can be fabricated by a laser crystallizing method using, e.g. a phase shift mask.
  • the applicant successfully fabricated, by this method, a substantially circular crystallized region comprising a plurality of single-crystal regions for formation of the thin-film transistor.
  • the substantially circular crystallized region is formed of a plurality of fan-shaped single-crystal regions that have the same starting point of crystallization and have a radial length of, e.g. about 5 ⁇ m.
  • a thin-film semiconductor device of a MOSFET type which is formed using a thin-film semiconductor provided on an insulating substrate.
  • the thin-film semiconductor device includes a source region, a channel region and a drain region, which are adjacent to each other, wherein the channel region is formed of a plurality of single-crystal regions that extend from the source region to the drain region.
  • the invention may provide a thin-film semiconductor device of a MOSFET type, which is formed using a thin-film semiconductor provided on an insulating substrate, comprising: a source region; a channel region; and a drain region, the source region, the channel region and the drain region being adjacent to each other, wherein the channel region is formed of a plurality of single-crystal regions that extend radially from a central part of the thin-film semiconductor device and are defined by crystal grain boundaries.
  • FIG. 1A is a plan view that shows the structure of a prior-art thin-film transistor 10 ;
  • FIG. 1B is a cross-sectional view of the prior-art thin-film transistor 10 , taken along line I-I in FIG. 1A ;
  • FIG. 2A is a plan view that shows the structure of a thin-film transistor according to the present invention.
  • FIG. 2B is a cross-sectional view taken along II-II in FIG. 2A ;
  • FIG. 3A is a plan view that schematically shows a phase shift mask
  • FIG. 3B is a cross-sectional view taken along line III-III in FIG. 3A ;
  • FIG. 3C is a graph that shows an intensity distribution 45 of a laser beam, which has passed through the phase shift mask, and a temperature distribution 46 obtained by laser beam irradiation;
  • FIG. 3D is a cross-sectional view of a part of the phase shift mask corresponding to FIG. 3C ;
  • FIG. 4A shows an example of a phase shift mask that is usable in order to cyclically form dot-like low-temperature parts on a semiconductor thin film, and specifically illustrates a unit mask comprising four square regions a, b, c and d;
  • FIG. 4B is a plan view that schematically shows the phase shift mask that is formed by combining a plurality of unit masks shown in FIG. 4A ;
  • FIG. 5A is a plan view that schematically shows another phase shift mask that is usable in order to form dot-like low-temperature parts
  • FIG. 5B is a cross-sectional view taken along line V-V in FIG. 5A ;
  • FIG. 6A shows an N-type ring-shaped gate thin-film transistor that is experimentally fabricated in the present invention
  • FIG. 6B is a graph showing drain current versus gate voltage characteristics of the N-type ring-shaped gate thin-film transistor shown in FIG. 6A ;
  • FIG. 7A is a plan view that schematically shows a prior-art thin-film transistor 60 ;
  • FIG. 7B is a graph showing drain current versus gate voltage characteristics that were actually measured in connection with the prior-art thin-film transistor shown in FIG. 7A ;
  • FIG. 8A is a graph showing a source-drain breakdown voltage of the ring-shaped gate thin-film transistor according to the invention shown in FIG. 6A ;
  • FIG. 8B is a graph showing a source-drain breakdown voltage of the prior-art thin-film transistor shown in FIG. 7A ;
  • FIG. 9A is a plan view that shows the structure of a second embodiment of the invention, in which an offset region is provided between a drain region and a channel region;
  • FIG. 9B is a cross-sectional view taken along line IX-IX in FIG. 9A ;
  • FIG. 10A is a plan view that shows the structure of a third embodiment of the invention, in which an LDD region is provided between a drain region and a channel region;
  • FIG. 10B is a cross-sectional view taken along line X-X in FIG. 10A ;
  • FIG. 11A shows an example in which the ring-shaped gate thin-film transistor according to the present invention is used as a pixel switching element of a display device such as an LCD display;
  • FIG. 11B is a circuit diagram of the structure shown in FIG. 11A ;
  • FIG. 12 is a circuit diagram of an example in which the ring-shaped gate thin-film transistor according to the present invention is used as a protection device for an internal circuit of a semiconductor integrated circuit;
  • FIG. 13A shows an example in which the ring-shaped gate thin-film transistor according to the present invention is applied to a buffer CMOS inverter
  • FIG. 13B is a circuit diagram of the structure shown in FIG. 13A ;
  • FIG. 14 shows a modification of the buffer CMOS inverter shown in FIG. 13 , in which a central region of the PMOSFET is formed as a drain region and a peripheral part thereof is formed as a source region;
  • FIG. 15 shows an example in which the ring-shaped gate thin-film transistor according to the present invention is used for pixel control in a display apparatus
  • FIG. 16 shows a crystallizing apparatus that is usable for recrystallization of the semiconductor thin film according to the present invention.
  • FIG. 17 illustrates a case where a substrate, which is formed by successively forming an insulating layer and a thin-film semiconductor layer on a semiconductor substrate, is used for the formation of the thin-film semiconductor device.
  • FIG. 2A and FIG. 2B show an example of the structure of a thin-film transistor according to a first embodiment of the present invention.
  • FIG. 2A is a plan view and
  • FIG. 2B is a cross-sectional view taken along line II-II in FIG. 2A .
  • the thin-film transistor according to the first embodiment of the invention is formed on a semiconductor island 33 that is formed of a thin-film semiconductor 24 with a thickness of, e.g. 100 nm thick on an insulating substrate 38 .
  • a glass substrate for instance, is used as the insulating substrate 38 .
  • a no-alkali glass substrate be used as the insulating substrate 38 .
  • quartz substrate or a plastic substrate depending on necessity.
  • each thin-film semiconductor 24 is formed as a square thin-film semiconductor island 33 with a dimension of, e.g. 15 ⁇ m on each side.
  • the shape of the semiconductor island 33 is not limited to the square, and it may be circular.
  • the semiconductor thin film is preferably formed of silicon, but other semiconductor materials such as Group III-V semiconductor elements may be used.
  • the semiconductor island 33 has, in its major central region, a substantially circular crystallized region that is formed of a plurality of fan-shaped single-crystal regions 39 .
  • a source region 25 , a ring-shaped channel region 26 and a ring-shaped drain region 27 are concentrically formed adjacent to each other in the named order from a central part 35 toward the peripheral side.
  • the channel region 26 is formed of the single-crystal regions that extend from the source region 25 to the drain region 27 .
  • the channel region 26 is normally doped with phosphorus (in the case of a PMOS transistor) or boron (in the case of an NMOS transistor) with a concentration of 10 16 /cm 3 to 10 17 /cm 3 .
  • the inside part of the channel region 26 is formed as the source region 25
  • the outside part of the channel region 26 is formed as the drain region 27 .
  • the inside part of the ring-shaped channel region 26 may be formed as a drain region and the outside part of the channel region 26 may be formed as a source region in a ring shape.
  • a gate electrode 29 which has a ring-shaped structure, is formed on the channel region 26 via a gate insulation film 28 with a thickness of, e.g. 30 nm.
  • the gate electrode 29 is formed along a circular ring-shaped pattern.
  • the gate electrode 29 has an outside diameter of, e.g. 5 ⁇ m and an inside diameter of, e.g. 3 ⁇ m.
  • the shape of the gate electrode is expressed as “ring-shaped shape”.
  • the ring-shaped shape is not limited to the circular shape, and may be an elliptical strip shape or a polygonal strip shape such as a rectangular or hexagonal shape.
  • the source region 25 and drain region 27 are connected to a source electrode and a drain electrode (not shown) via contact holes 31 and 32 each having a diameter of, e.g. 1 ⁇ m and penetrating an interlayer insulation film (not shown).
  • a single source contact hole 31 is provided substantially at the central part 35 of the source region 25 in the embodiment shown in FIG. 2A and FIG. 2B .
  • four contact holes 32 are provided at substantially regular intervals along the gate electrode 29 and equidistantly from the contact hole 31 of the source region in the embodiment shown in FIG. 2A and FIG. 2B .
  • high-concentration impurities are doped in the source region 25 and drain region 27 .
  • the source region 25 and drain region 27 are doped with boron (in the case of a PMOS transistor) or phosphorus (in the case of an NMOS transistor) with a concentration of about 10 20 /cm 3 .
  • FIG. 2A and FIG. 2B The operation of the MOSFET in the first embodiment of the invention is described referring to FIG. 2A and FIG. 2B .
  • the operational principle of this MOSFET is the same as that of a conventional MOSFET. In the state in which a predetermined operational voltage is applied between the source electrode and the drain electrode, if a predetermined voltage is not applied to the gate electrode 29 or a voltage less than a threshold is applied to the gate electrode 29 , a current path between the source region 25 and drain region 27 is cut off.
  • a channel is formed along the ring-shaped gate in the thin-film semiconductor part under the gate electrode 29 that is provided between the source region 25 and the drain region 27 , that is, in the channel region 26 .
  • a drain current flows between the source region 25 and drain region 27 via the channel 26 .
  • a current flows through the channel region 26 in a radial fashion from the inside source region 25 of the ring-shaped gate electrode 29 to the outside drain region 27 of the ring-shaped gate electrode 29 so as to cross the ring-shaped part.
  • a plurality of single-crystal regions 39 each of which has a large grain size and extends from the central part 35 of the semiconductor island in a fan shape, are used.
  • crystal grain boundaries 36 between the respective single-crystal regions 39 are radially formed from the central part 35 .
  • the channel region 26 is formed in a plurality of single-crystal regions that are defined by the crystal grain boundaries that radially extend from the central part 35 .
  • the gate width can be increased.
  • the current density in the channel region 26 that is formed along the ring-shaped gate region 29 can be reduced.
  • the breakdown voltage between the source and drain can be improved.
  • the thin-film transistor of the present invention is formed in the semiconductor island 33 that includes a plurality of fan-shaped single-crystal regions 39 .
  • a plurality of semiconductor islands each with a plurality of fan-shaped parts which are formed of substantially single-crystal regions and are needed for the channel region 26 , can uniformly be formed on the entire insulating substrate.
  • Japanese Patent Application No. 2003-209598 which was filed on Aug. 29, 2003 by the applicant of this application, discloses the basic principle for obtaining such a plurality of single-crystal semiconductor regions at predetermined regions of the insulating substrate.
  • the substrate that is used as the substrate 38 of the thin-film transistor is a glass substrate
  • high temperatures that can be used, for example, in drawing a silicon ingot cannot be used in order to form a single crystal.
  • an amorphous silicon thin film with a predetermined thickness, for instance is uniformly formed on the glass substrate 38 by a proper method.
  • a pulse-like ultraviolet laser beam is applied to the amorphous silicon thin film, thereby melting the amorphous silicon thin film.
  • the molten silicon is recrystallized, and a silicon thin film that is partially made into a single crystal is obtained.
  • silicon is used.
  • the semiconductor material is not limited to silicon.
  • the semiconductor island 33 is formed by etching away the peripheral thin-film portion.
  • a thin film is melted while a temperature gradient is given to respective semiconductor island parts 33 . Then, the temperature of the substrate is decreased while the temperature gradient is being kept, and thus recrystallization is effected.
  • a phase shift mask with a proper pattern is used to provide a spatial distribution to the intensity of a laser beam that is applied to the surface of the semiconductor thin film. Thereby, a temperature gradient is provided in the radial direction from a predetermined central part.
  • a phase shift mask 41 shown in FIG. 3A and FIG. 3B is configured such that a transparent medium, such as a quartz medium, is provided with mutually adjacent regions 42 and 43 with different thicknesses.
  • a stepped boundary portion 44 (phase shift portion) between the regions shown in FIG. 3B diffraction or interference occurs between incident laser beams. In this manner, a cyclic spatial distribution is imparted to the intensity of the incident laser beam.
  • the phase shift mask 41 in this example is so configured as to have adjacent patterns with opposite phases (180° phase difference). Specifically, alternately arranged regions comprise a first strip region 42 with a phase ⁇ and a second strip region 43 with a phase 0 . Each strip region (phase shift line region) has a width of 10 ⁇ m in this example.
  • the phase shift mask 41 is fabricated by pattern-etching a rectangular quarts plate with a refractive index of 1.5 so as to have a depth corresponding to a phase ⁇ relative to light with a wavelength of 248 nm, that is, a depth of 248 nm.
  • the region that is thinned by etching becomes the first strip region 42
  • the non-etched region becomes the second strip region 43 .
  • phase shift mask 41 with this structure When the phase shift mask 41 with this structure is used, a laser beam that has passed through the thick second phase region 43 delays by 180°, relative to a laser beam that has passed through the thin first phase region 42 . As a result, interference and diffraction occur between laser beams.
  • a laser beam intensity distribution 45 as shown in FIG. 3C , is obtained. Specifically, since laser beams that have passed through adjacent phase regions have opposite phases, a laser beam that has passed through the phase shift portion between the adjacent phase regions has a minimum light intensity, for example, 0 . The temperature of the portion with the minimum light intensity decreases to the minimum, and a cyclic temperature distribution 46 is provided on the substrate surface.
  • a minimum-temperature region 47 or a region near the region 47 has a temperature of a melting point or lower, and a great number of polycrystals that are nuclei for semiconductor recrystallization occur in the region.
  • polycrystals are produced in the minimum-temperature region 47 .
  • crystals are grown in succession in accordance with the temperature gradient, a crystal portion with a crystal orientation, which is particularly suitable for crystal growth, grows and a plurality of relatively large single-crystal regions are obtained at each temperature gradient portion 48 .
  • the phase shift mask 41 is configured to have mutually parallel, linear phase shift portions, as shown in FIG. 3C .
  • portions which become starting points of growth and have a laser beam intensity of 0, at predetermined cycles in dot shapes with a two-dimensional distribution.
  • phase shift amount of each of perpendicularly crossing phase shift lines is set at less than 180°.
  • the shift amount as described below, the sum of complex transmittance in the vicinity of the intersection of the phase shift lines can be reduced to 0.
  • the light intensity at the intersection can be reduced to 0.
  • a phase shift mask 52 includes a plurality of square patterns 50 each comprising four square regions a, b, c and d, which have different thicknesses, as shown in FIG. 4A and FIG. 4B .
  • the first region a is the thinnest and has a phase 0 .
  • the fourth region d is the thickest and has a phase that shifts from the phase of the first region a by 3 ⁇ /2.
  • the second and third regions b and c have thicknesses between the thicknesses of the first and fourth regions a and d and have phases that shift from the phase of the first region a by ⁇ /2 and ⁇ , respectively.
  • a center point 53 of the square pattern, at which the first to fourth regions adjoin, has an intensity 0. Therefore, this center point becomes a lowest-temperature part and a nucleus of crystal growth.
  • the center point of the patterns, a, b, c, d, that is, each lattice point 53 can be set to have the intensity 0. Therefore, the lattice point can be set as the central position of formation of each fan-shaped single-crystal region.
  • a plurality of single-crystal regions which have grown from the neighboring lattice points, collide with each other and become a polycrystal region.
  • the polycrystal region is doped with high-concentration impurities as the drain region, and no problem arises with electrical characteristics.
  • FIG. 5A shows a part of another embodiment of the phase shift mask, which is configured to have a lowest temperature at a central part 54 thereof.
  • the part of the phase shift mask which is shown in FIG. 5A , is formed such that a transparent substrate 55 such as a quartz substrate is provided with small circular regions 56 with different thicknesses.
  • the regions 56 with different thicknesses are circular.
  • the shape is not limited to the circular shape, and may be a square, rectangular, polygonal or elliptical shape. The sizes and/or shapes of the regions 56 may be varied from location to location within the mask.
  • the thickness of the small regions 56 is selected, relative to the thickness of the substrate 55 , such that transmissive light has a phase difference of 180° in relation to the part of the substrate 55 .
  • transmissive light has a phase difference of 180° in relation to the part of the substrate 55 .
  • circular stepped portions 57 phase shift portions
  • incident laser beams are diffracted or interfered.
  • the incident laser beams interfere with each other at the stepped portions 57 , and the intensity of the emitted laser beams decreases.
  • FIG. 5B schematically shows a temperature distribution 58 along line V-V in FIG. 5A . Since the temperatures are averaged, it is possible to provide such a temperature distribution 58 that the temperature takes a minimum value at the central part 54 and gradually increases toward the peripheral part.
  • the temperature distribution can desirably be adjusted. With this temperature distribution, the semiconductor thin film is recrystallized and, hence, a plurality of single-crystal fan-shaped regions, which radially extend from the central part 54 , can be formed.
  • a great number of such lowest-temperature parts 54 are cyclically formed. Thereby, a great number of lowest-temperature parts 54 are formed, for example, in a lattice fashion. Thus, a great number of thin-film transistor formation regions can be formed in a lattice fashion.
  • FIG. 16 shows an embodiment of a crystallizing apparatus 140 that is usable in the recrystallization of the semiconductor thin film according to the present invention.
  • an excimer laser 141 e.g. XeCl, KrF, etc.
  • the laser light source is not limited to such an excimer laser.
  • an attenuator 143 for controlling the energy density of the laser beam 142
  • a homogenizing optical system 144 for homogenizing the intensity of the laser beam.
  • the attenuator 143 and homogenizing optical system 144 are ordinary ones that are used in conventional optical apparatuses.
  • a phase shift mask 146 is disposed on the emission side of the homogenizing optical system 144 .
  • a laser beam pattern, which is formed by the phase shift mask 146 is passed through a projection lens 147 with an unchanged size or with a reduced size.
  • An XY stage 148 that is movable in a direction perpendicular to the direction of travel of the laser beam is disposed on the emission side of the projection lens 147 .
  • An insulating substrate 150 on which a semiconductor thin film 149 is formed, is to be placed on the XY stage 148 .
  • the XY stage 148 is connected to a driver 151 and is moved by the driver 151 in a direction perpendicular to the direction of the laser beam.
  • a light receiving device 152 for detecting the position of the semiconductor thin film 149 is provided above the XY stage 148 .
  • the excimer laser 141 , attenuator 143 , driver 151 and light receiving device 152 are electrically connected to a controller 153 over signal lines 157 .
  • the controller 153 includes a signal processor 155 that processes signals from these components 141 , 143 , 151 and 152 and generates necessary control signals for the components, and a memory unit 156 that stores information and programs, which are necessary for signal processing.
  • the controller 153 includes a program that enables formation of recrystallized regions with large grain sizes in the amorphous or polycrystalline semiconductor thin film 149 by means of excimer laser irradiation.
  • the controller 153 can execute various controls that are necessary for the recrystallizing apparatus, including a light emission control of the excimer laser 141 that emits a pulse laser beam, an energy density control of the attenuator 143 , a driving control of the XY stage 148 by means of the driver 151 , and a position detection control for the semiconductor thin film 149 by means of the light receiving device 152 .
  • FIG. 6B shows actual measurement results of electrical characteristics of a ring-shaped gate thin-film transistor 34 that is thus obtained.
  • FIG. 6A is a schematic view of the experimentally fabricated N-type ring-shaped gate thin-film transistor 34 .
  • FIG. 6B is a graph showing drain current versus gate voltage characteristics of this transistor.
  • the channel length (in the radial direction) of the ring-shaped gate is 3 ⁇ m, and the channel width (in the circumferential direction) thereof is 28 ⁇ m.
  • the measurement results relate to cases where the dose of boron in the channel region is variously set at 2 ⁇ 10 15 /cm 3 , 1 ⁇ 10 16 /cm 3 , 3 ⁇ 10 16 /cm 3 , 5 ⁇ 10 16 /cm 3 , and 1 ⁇ 10 17 /cm 3 .
  • FIG. 7A and FIG. 7B are views for explaining actual measurement results of electrical characteris-tics of a prior-art N-type thin-film transistor 60 , as shown in FIG. 1 , which was experimentally fabricated for the purpose of comparison.
  • FIG. 7A is a schematic view of the thin-film transistor 60 .
  • FIG. 7B is a graph showing drain current versus gate voltage characteristics of this transistor.
  • a silicon thin-film semiconductor island 20 includes a channel region 12 , a source region 13 , a drain region 14 and a gate electrode 16 .
  • the source and drain regions 13 and 14 are provided with a source electrode 17 and a drain electrode 18 .
  • the respective electrodes are connected to a lead-out wire 19 .
  • FIG. 1 is a schematic view of the thin-film transistor 60 .
  • FIG. 7B is a graph showing drain current versus gate voltage characteristics of this transistor.
  • a silicon thin-film semiconductor island 20 includes a channel region 12 , a source region 13 , a drain region
  • FIG. 8A is a graph showing a source-drain breakdown voltage of the N-type ring-shaped gate thin-film transistor shown in FIG. 6A
  • FIG. 8B is a graph showing a source-drain breakdown voltage of the conventional N-type thin-film transistor 60 shown in FIG. 7A .
  • the drain current sharply increases when the source-drain voltage is about 5 V to 8 V. Compared to this, it is understood that the ring-shaped gate thin-film transistor of the present invention has excellent breakdown voltage characteristics.
  • FIG. 9A is a plan view that shows the structure of a second embodiment of the invention
  • FIG. 9B is a cross-sectional view taken along line IX-IX in FIG. 9A
  • a semiconductor island 69 on an insulating substrate 71 is provided with a source region 61 , a channel region 62 , a drain region 63 , a gate insulation film 64 , a gate electrode 65 , a source contact hole 66 and drain contact holes 68 .
  • the channel region is doped with phosphorus (in the case of a PMOS transistor) or boron (in the case of an NMOS transistor) with a concentration of 10 16 /cm 3 to 10 17 /cm 3 .
  • an offset region 70 which has the same impurity concentration as the channel region, is provided between the drain region 63 and the channel region 62 . The presence of the offset region 70 facilitates extension of a depletion layer in this region, and thus an increase in electric field at the end of the drain is alleviated. Therefore, a further improvement can be achieved with respect to the source-drain breakdown voltage.
  • FIG. 10A is a plan view that shows the structure of a third embodiment of the invention
  • FIG. 10B is a cross-sectional view taken along line X-X in FIG. 10A .
  • a semiconductor island 69 on an insulating substrate 71 is provided with a source region 61 , a channel region 62 , a drain region 63 , a gate insulation film 64 , a gate electrode 65 , a source contact hole 66 and drain contact holes 68 .
  • the thin-film transistor shown in FIG. 10A differs from the thin-film transistor shown in FIG. 2A in that an LDD (lightly doped drain) region 73 is provided between the drain region 63 and the channel region 62 .
  • the LDD region 73 is doped with impurities with a concentration that is lower than the concentration in the drain region 63 and is higher than the concentration in the channel region 62 .
  • the LDD region 73 is doped with the same kind of impurities as in the drain region with a concentration of 10 18 /cm 3 .
  • the presence of the LDD region 73 facilitates extension of a depletion layer in this region, and thus an increase in electric field at the end of the drain is suppressed. Therefore, a further improvement can be realized with respect to the source-drain breakdown voltage.
  • FIG. 11A shows an example in which the ring-shaped gate thin-film transistor according to the present invention is used as a pixel switching element of a display device such as an LCD display.
  • a plurality of pixel electrodes 80 of the display device and a plurality of semiconductor islands, which are associated with the pixels, are provided on an insulating substrate 90 .
  • FIG. 11A shows only one of the pixels.
  • the semiconductor island is provided with a source region 81 , a channel region 82 , a drain region 83 , a gate insulation film (not shown), a gate electrode 85 , contact holes 86 , a source electrode 87 , and a drain electrode 88 .
  • the source electrode 87 is connected to the pixel electrode 80 .
  • the drain electrode 88 is connected to a drain driver line 91 .
  • the gate electrode 85 is connected to a gate driver line 92 .
  • FIG. 11B is a circuit diagram of the structure shown in FIG. 11A .
  • the semiconductor device of the present invention In general, in order to drive a liquid crystal, it is necessary to apply a voltage of about +15 V to the drain. In the case of a transistor with a low breakdown voltage, the transistor may be damaged. In the semiconductor device of the present invention, the breakdown voltage is raised by increasing the gate width with use of the ring-shaped gate, as described above. Therefore, the semiconductor device is advantageously protected against damage.
  • FIG. 12 shows an example in which a ring-shaped gate thin-film transistor 100 , as shown in FIG. 2, 9 , or 10 , is connected to an input/output terminal 102 of a semiconductor integrated circuit 101 and is used as a protection device for an internal circuit (not shown) of the semiconductor integrated circuit 101 .
  • the input/output terminal 102 of the semiconductor integrated circuit 101 is connected to the internal circuit over a line 103 .
  • the ring-shaped thin-film transistor 100 that functions as a protection device is connected over the line 103 to the input/output terminal 102 , thereby constituting a bias path for protecting the internal circuit from a surge current that flows at the input/output terminal 102 due to electrostatic discharge, etc.
  • the ring-shaped gate thin-film transistor 100 has a drain 104 connected to the line 103 , and a source 105 and a gate 106 that are grounded.
  • a signal whose voltage is less than a breakdown voltage
  • the signal at the input/output terminal 102 is normally supplied to the internal circuit, since the current path between the source 105 and drain 104 is kept in the off-state and the ring-shaped gate thin-film transistor 100 does not function as the bias path.
  • the ring-shaped gate thin-film transistor 100 of the present invention When a high voltage is applied while this protection device is functioning as the bias path, a large current flows through the protection device and the protection device itself may be destroyed. According to the ring-shaped gate thin-film transistor 100 of the present invention, however, the breakdown voltage is raised by increasing the gate width with use of the ring-shaped gate, as described above. Therefore, the ring-shaped gate thin-film transistor 100 itself is not destroyed and the internal circuit is advantageously protected.
  • FIG. 13A and FIG. 13B show an example in which the ring-shaped gate thin-film transistor, as shown in FIGS. 2A and 2B , FIGS. 9A and 9B or FIGS. 10A and 10B , is applied to a buffer CMOS inverter that is formed by combining a PMOSFET and an NMOSFET.
  • FIG. 13A is a plan view and FIG. 13B is a circuit diagram.
  • the semiconductor device comprising the buffer CMOS inverter shown in FIGS.
  • both MOSFETs 116 and 119 are configured, like the prior-art CMOS inverter, to have their drains 110 and 111 connected to an output terminal 112 and to have their gates 113 and 114 connected to an input terminal 115 .
  • a drive voltage 118 is applied to a source 117 of the PMOSFET 116 , and a source 120 of the NMOSFET 119 is grounded.
  • a current amplification operation can be achieved in accordance with the ratio between the gate width and the gate length.
  • the semiconductor device comprising the CMOS inverter according to this invention can attain a high current amplification factor.
  • FIG. 14 shows an example in which the PMOSFET 116 of the buffer CMOS inverter shown in FIGS. 13A and 13B is modified such that the central region, inside the ring-shaped gate, is formed as the drain region 110 , and the peripheral part is formed as the source region 117 .
  • FIG. 15 shows an example of a display device 130 using the ring-shaped gate thin-film transistors according to the present invention.
  • the CMOS inverter shown in FIGS. 13A and 13B or FIG. 14 can advantageously be applied to a source driver circuit 131 and a gate driver circuit 132 shown in FIG. 15 .
  • Reference numeral 133 denotes pixels, and numeral 134 designates transistors that control the pixels.
  • the transistors 134 may be formed using the ring-shaped gate thin-film transistors as shown in FIGS. 2A and 2B , FIGS. 9A and 9B and FIGS. 10A and 10B .
  • the thin-film transistor according to the first embodiment employs a thin-film semiconductor such as a silicon thin film, which is formed on an insulating substrate such as a no-alkali glass substrate.
  • a thin-film semiconductor such as a silicon thin film
  • an insulating substrate such as a no-alkali glass substrate.
  • the present invention is not limited to the use of the substrate in which the insulating substrate and the thin-film semiconductor are combined.
  • the present invention may use a substrate which is formed such that an insulating layer 201 is formed on a semiconductor substrate 200 such as a silicon single-crystal substrate, and a thin-film semiconductor 202 is formed on the insulating layer 201 .
  • a thin-film transistor 203 (source region 61 , channel region 62 , drain region 63 ) can be formed by using this thin-film semiconductor 202 .
  • SiO 2 may be used as the material of the insulating layer 201 .
  • SiO 2 can be formed by thermally oxidizing the surface of the silicon substrate 200 or by depositing SiO 2 by ordinary CVD (Chemical Vapor Deposition) on the surface of the silicon substrate 200 .
  • Examples of usable materials of the thin-film semiconductor are silicon, Group III-V semiconductor materials such as GaAs and other semiconductors.
  • the thin-film semiconductor 202 of, e.g. silicon can be formed by ordinary CVD, vacuum evaporation or sputtering.
  • the methods of forming the insulating layer 201 and thin-film semiconductor 202 are not limited to the above-described ones.
  • the principle of the present invention has been described referring to specific examples. The above description is merely exemplification and, as is obvious, does not limit the technical scope of the present invention.

Abstract

There is provided a thin-film transistor that is formed on an insulating substrate, is capable of a high-speed operation, has small non-uniformity among devices, is hardly susceptible to device destruction due to high voltage, and is free from the effect of a parasitic transistor that forms at an edge part of an Si island. The thin-film semiconductor device is formed using a thin-film semiconductor provided on the insulating substrate and includes a gate region for formation of a channel region through which a drain current flows. The gate region has a ring shape in plan on the insulating substrate. High concentration impurity-doped regions are dividedly provided on an inside and an outside of the ring-shaped gate region, and the channel region is formed of a plurality of fan-shaped semiconductor single-crystal portions.

Description

    CROSS-REFERENCE TO RELATED APPLICATIONS
  • This application is a Divisional of and claims the benefit of priority under 35 U.S.C. §120 from U.S. Ser. No. 11/085,111, filed Mar. 22, 2005, and claims the benefit of priority under 35 U.S.C. § 119 from prior Japanese Patent Application No. 2004-085542, filed Mar. 23, 2004, the entire contents of which are incorporated herein by reference.
  • BACKGROUND OF THE INVENTION
  • 1. Field of the Invention
  • The present invention relates to a thin-film semiconductor device that is formed on a substrate with an insulating surface such as a glass substrate. In particular, the invention relates to a thin-film transistor with a high breakdown voltage, which is formed using a crystallized thin-film semiconductor formed on the substrate.
  • 2. Description of the Related Art
  • In order to drive an active-matrix flat-panel display that is employed as a display for image information or text information, attention has been paid to the use of thin-film transistors (TFTs) that are formed on an insulating substrate. In addition, the thin-film transistors have been put to practical use as devices that constitute logic circuits, etc. in various types of electronic equipments.
  • FIG. 1A and FIG. 1B show an example of the thin-film transistor that has widely been put to practical use. FIG. 1A is a plan view, and FIG. 1B is a cross-sectional view taken along line I-I in FIG. 1A. As is shown in FIG. 1A and FIG. 1B, a thin-film transistor 10 is configured such that a semiconductor island 20 that is formed of, e.g. an amorphous silicon thin film is provided on an insulating substrate 11. A channel region 12 and source/ drain regions 13, 14 are formed in the semiconductor island 20. A gate insulation film 15 and a gate electrode 16 are formed on the channel region 12. The source/ drain regions 13, 14 are provided with source/ drain electrodes 17, 18, and the source/ drain regions 13, 14 are connected to other electronic devices by metal wires 19.
  • In the thin-film transistor 10 with the above-described structure, an electric field concentrates at an edge portion 23 between an upper surface 21 and a side surface 22 of the channel region 12, leading to a decrease in breakdown voltage of the thin-film transistor. Besides, with development in fine patterning technology, the effect of the side surface 22 of the channel region 12 has become unignorable. That is, there is a problem that substantially different field-effect transistors are formed in parallel at the upper surface 21 and side surface 22.
  • There is known a constitution wherein a ring-shaped gate structure is formed on a semiconductor single-crystal substrate. Jpn. Pat. Appln. KOKAI Publication No. 10-223898 (Reference Document 1), for instance, discloses the ring-shaped gate structure. With this structure, a device with a large gate width can be formed with a small occupation area. The increase in gate width can reduce the drain current density. Making use of this structure, an operation with a large current can be secured when a high voltage is applied, and breakdown voltage characteristics can be enhanced. Jpn. Pat. Appln. KOKAI Publication No. 11-97697 (Reference Document 2), for instance, discloses a ring-shaped gate structure relating to a thin-film transistor that is formed on an insulating substrate.
  • The ring-shaped gate MOSFET disclosed in Reference Document 1 is formed on the semiconductor single-crystal substrate. Thus, the channel region is formed on one single crystal without fail, and no crystal grain boundary is, in principle, present in the channel region. Therefore, the device characteristics are very stable, and non-uniformity in characteristics is considered to be small. However, at present, no method is known to form a single-crystal thin film over the entire surface of an inexpensive insulating substrate of, e.g. glass. In this situation, when a thin-film transistor is to be formed on an insulating substrate, an amorphous semiconductor thin film or a polycrystalline semiconductor thin film, which is formed on an insulating substrate, is used in usual cases.
  • Amorphous semiconductor thin films have widely been used since they can be formed at low temperatures and are suited to mass production. However, the mobility of carriers in the amorphous semiconductor thin film is considerably lower than that in the polycrystalline semiconductor thin film. It is thus difficult to achieve high-speed operations with the amorphous semiconductor thin film. For semiconductor devices that require high-speed operations, a polycrystalline semiconductor thin film, which is formed using a method such as a laser crystallization method, is used at present.
  • The polycrystalline semiconductor thin film that is formed by the laser crystallization method, however, has a very small crystal grain size, compared to the size of an operation region of the semiconductor device. Even if the transistor disclosed in Reference Document 2 is formed using the polycrystalline semiconductor thin film, a great number of crystal grain boundaries occur at random in the channel region of the transistor. The crystal grain boundaries function to prevent the flow of carriers. Consequently, the mobility of carriers in the channel region decreases, and a considerable non-uniformity occurs in electrical characteristics among devices.
  • The present invention aims at solving the above-described problems. Specifically, an object of the invention is to provide a thin-film transistor that is formed on an inexpensive insulating substrate such as a glass substrate, and is capable of high-speed operations and has small non-uniformity in characteristics among devices. Another object of the invention is to provide a thin-film transistor that is hardly susceptible to device destruction even if a high voltage is applied, and can have a sufficiently high breakdown voltage. Still another object of the invention is to provide a thin-film transistor that is free from the effect of a parasitic transistor that forms on a side wall of a Si (silicon) island.
  • BRIEF SUMMARY OF THE INVENTION
  • In order to achieve the above objects, the embodiments of the present invention may adopt, for example, the following means.
  • According to an embodiment of the present invention, there is provided a thin-film semiconductor device including: high concentration impurity-doped regions that are formed using a thin-film semiconductor provided on an insulating substrate, and constituting a source region and a drain region, which are connected to associated electrodes via contacts; and a gate that is formed in association with the high concentration impurity-doped regions, and forms a channel region through which a drain current flows between the high concentration impurity-doped regions, wherein the gate has a ring shape in plan on the insulating substrate, and the high concentration impurity-doped regions are dividedly provided on an inside and an outside of the ring-shaped gate, and the high concentration impurity-doped regions on the inside and outside of the ring-shaped gate and the channel region are formed of a plurality of radially extending fan-shaped semiconductor single-crystal portions.
  • With this structure, the probability is substantially zero that crystal grain boundaries, which extend in parallel to the inner and outer peripheries of the ring-shaped gate, are present in the channel region. Thus, there is substantially no grain boundary that hinders flow of electrons between the source and drain, and the high-speed operation is enabled. In addition, the non-uniformity in characteristics of devices, which results from non-uniformity in probability of presence of grain boundaries, is reduced. Moreover, with the adoption of the ring-shaped gate structure, the concentration of electric field at the gate region is suppressed, and the possibility of device destruction is reduced in the case of application of high voltage. Therefore, the breakdown voltage of the thin-film semiconductor device can be raised. Besides, since the gate electrode is not present at the edge part of the Si island, no parasitic transistor forms at the side wall of the Si island.
  • It was found that the fan-shaped semiconductor single-crystal region can be fabricated by a laser crystallizing method using, e.g. a phase shift mask. The applicant successfully fabricated, by this method, a substantially circular crystallized region comprising a plurality of single-crystal regions for formation of the thin-film transistor. The substantially circular crystallized region is formed of a plurality of fan-shaped single-crystal regions that have the same starting point of crystallization and have a radial length of, e.g. about 5 μm.
  • In addition, according to the invention, there is provided a thin-film semiconductor device of a MOSFET type, which is formed using a thin-film semiconductor provided on an insulating substrate. The thin-film semiconductor device includes a source region, a channel region and a drain region, which are adjacent to each other, wherein the channel region is formed of a plurality of single-crystal regions that extend from the source region to the drain region. Specifically, the invention may provide a thin-film semiconductor device of a MOSFET type, which is formed using a thin-film semiconductor provided on an insulating substrate, comprising: a source region; a channel region; and a drain region, the source region, the channel region and the drain region being adjacent to each other, wherein the channel region is formed of a plurality of single-crystal regions that extend radially from a central part of the thin-film semiconductor device and are defined by crystal grain boundaries.
  • BRIEF DESCRIPTION OF THE SEVERAL VIEWS OF THE DRAWING
  • The features and objects of the present invention, as well as the methods of implementing the invention, will be clear, and will be well understood, from the description given below of specific embodiments and the accompanying drawings.
  • FIG. 1A is a plan view that shows the structure of a prior-art thin-film transistor 10;
  • FIG. 1B is a cross-sectional view of the prior-art thin-film transistor 10, taken along line I-I in FIG. 1A;
  • FIG. 2A is a plan view that shows the structure of a thin-film transistor according to the present invention;
  • FIG. 2B is a cross-sectional view taken along II-II in FIG. 2A;
  • FIG. 3A is a plan view that schematically shows a phase shift mask;
  • FIG. 3B is a cross-sectional view taken along line III-III in FIG. 3A;
  • FIG. 3C is a graph that shows an intensity distribution 45 of a laser beam, which has passed through the phase shift mask, and a temperature distribution 46 obtained by laser beam irradiation;
  • FIG. 3D is a cross-sectional view of a part of the phase shift mask corresponding to FIG. 3C;
  • FIG. 4A shows an example of a phase shift mask that is usable in order to cyclically form dot-like low-temperature parts on a semiconductor thin film, and specifically illustrates a unit mask comprising four square regions a, b, c and d;
  • FIG. 4B is a plan view that schematically shows the phase shift mask that is formed by combining a plurality of unit masks shown in FIG. 4A;
  • FIG. 5A is a plan view that schematically shows another phase shift mask that is usable in order to form dot-like low-temperature parts;
  • FIG. 5B is a cross-sectional view taken along line V-V in FIG. 5A;
  • FIG. 6A shows an N-type ring-shaped gate thin-film transistor that is experimentally fabricated in the present invention;
  • FIG. 6B is a graph showing drain current versus gate voltage characteristics of the N-type ring-shaped gate thin-film transistor shown in FIG. 6A;
  • FIG. 7A is a plan view that schematically shows a prior-art thin-film transistor 60;
  • FIG. 7B is a graph showing drain current versus gate voltage characteristics that were actually measured in connection with the prior-art thin-film transistor shown in FIG. 7A;
  • FIG. 8A is a graph showing a source-drain breakdown voltage of the ring-shaped gate thin-film transistor according to the invention shown in FIG. 6A;
  • FIG. 8B is a graph showing a source-drain breakdown voltage of the prior-art thin-film transistor shown in FIG. 7A;
  • FIG. 9A is a plan view that shows the structure of a second embodiment of the invention, in which an offset region is provided between a drain region and a channel region;
  • FIG. 9B is a cross-sectional view taken along line IX-IX in FIG. 9A;
  • FIG. 10A is a plan view that shows the structure of a third embodiment of the invention, in which an LDD region is provided between a drain region and a channel region;
  • FIG. 10B is a cross-sectional view taken along line X-X in FIG. 10A;
  • FIG. 11A shows an example in which the ring-shaped gate thin-film transistor according to the present invention is used as a pixel switching element of a display device such as an LCD display;
  • FIG. 11B is a circuit diagram of the structure shown in FIG. 11A;
  • FIG. 12 is a circuit diagram of an example in which the ring-shaped gate thin-film transistor according to the present invention is used as a protection device for an internal circuit of a semiconductor integrated circuit;
  • FIG. 13A shows an example in which the ring-shaped gate thin-film transistor according to the present invention is applied to a buffer CMOS inverter;
  • FIG. 13B is a circuit diagram of the structure shown in FIG. 13A;
  • FIG. 14 shows a modification of the buffer CMOS inverter shown in FIG. 13, in which a central region of the PMOSFET is formed as a drain region and a peripheral part thereof is formed as a source region;
  • FIG. 15 shows an example in which the ring-shaped gate thin-film transistor according to the present invention is used for pixel control in a display apparatus;
  • FIG. 16 shows a crystallizing apparatus that is usable for recrystallization of the semiconductor thin film according to the present invention; and
  • FIG. 17 illustrates a case where a substrate, which is formed by successively forming an insulating layer and a thin-film semiconductor layer on a semiconductor substrate, is used for the formation of the thin-film semiconductor device.
  • DETAILED DESCRIPTION OF THE INVENTION
  • Embodiments of the present invention will now be described with reference to the accompanying drawings.
  • First Embodiment
  • FIG. 2A and FIG. 2B show an example of the structure of a thin-film transistor according to a first embodiment of the present invention. FIG. 2A is a plan view and FIG. 2B is a cross-sectional view taken along line II-II in FIG. 2A.
  • As is shown in FIG. 2A and FIG. 2B, the thin-film transistor according to the first embodiment of the invention is formed on a semiconductor island 33 that is formed of a thin-film semiconductor 24 with a thickness of, e.g. 100 nm thick on an insulating substrate 38. A glass substrate, for instance, is used as the insulating substrate 38. In particular, it is preferable that a no-alkali glass substrate be used as the insulating substrate 38. It is also possible to use a quartz substrate or a plastic substrate, depending on necessity. For electrical isolation between neighboring devices, each thin-film semiconductor 24 is formed as a square thin-film semiconductor island 33 with a dimension of, e.g. 15 μm on each side. The shape of the semiconductor island 33, however, is not limited to the square, and it may be circular. In the present embodiment, the semiconductor thin film is preferably formed of silicon, but other semiconductor materials such as Group III-V semiconductor elements may be used.
  • The semiconductor island 33 has, in its major central region, a substantially circular crystallized region that is formed of a plurality of fan-shaped single-crystal regions 39. Within the semiconductor island 33, a source region 25, a ring-shaped channel region 26 and a ring-shaped drain region 27 are concentrically formed adjacent to each other in the named order from a central part 35 toward the peripheral side. In this case, it is desirable that at least the entirety of the channel region 26 be formed within the crystallized region that is formed of the plural fan-shaped single-crystal regions 39. The channel region 26 is formed of the single-crystal regions that extend from the source region 25 to the drain region 27. The channel region 26 is normally doped with phosphorus (in the case of a PMOS transistor) or boron (in the case of an NMOS transistor) with a concentration of 1016/cm3 to 1017/cm3. In the first embodiment shown in FIG. 2A and FIG. 2B, the inside part of the channel region 26 is formed as the source region 25, and the outside part of the channel region 26 is formed as the drain region 27. Alternatively, the inside part of the ring-shaped channel region 26 may be formed as a drain region and the outside part of the channel region 26 may be formed as a source region in a ring shape.
  • A gate electrode 29, which has a ring-shaped structure, is formed on the channel region 26 via a gate insulation film 28 with a thickness of, e.g. 30 nm. In the first embodiment shown in FIG. 2A, the gate electrode 29 is formed along a circular ring-shaped pattern. The gate electrode 29 has an outside diameter of, e.g. 5 μm and an inside diameter of, e.g. 3 μm. In this description, the shape of the gate electrode is expressed as “ring-shaped shape”. The ring-shaped shape, however, is not limited to the circular shape, and may be an elliptical strip shape or a polygonal strip shape such as a rectangular or hexagonal shape.
  • The source region 25 and drain region 27 are connected to a source electrode and a drain electrode (not shown) via contact holes 31 and 32 each having a diameter of, e.g. 1 μm and penetrating an interlayer insulation film (not shown). As the contact hole for the source region 25, a single source contact hole 31 is provided substantially at the central part 35 of the source region 25 in the embodiment shown in FIG. 2A and FIG. 2B. On the other hand, as the contact holes for the drain region 27, four contact holes 32 are provided at substantially regular intervals along the gate electrode 29 and equidistantly from the contact hole 31 of the source region in the embodiment shown in FIG. 2A and FIG. 2B. In order to obtain good ohmic contact between the contact holes and the source region 25 and drain region 27 serving as contact electrodes, high-concentration impurities are doped in the source region 25 and drain region 27. Specifically, the source region 25 and drain region 27 are doped with boron (in the case of a PMOS transistor) or phosphorus (in the case of an NMOS transistor) with a concentration of about 1020/cm3.
  • The operation of the MOSFET in the first embodiment of the invention is described referring to FIG. 2A and FIG. 2B. The operational principle of this MOSFET is the same as that of a conventional MOSFET. In the state in which a predetermined operational voltage is applied between the source electrode and the drain electrode, if a predetermined voltage is not applied to the gate electrode 29 or a voltage less than a threshold is applied to the gate electrode 29, a current path between the source region 25 and drain region 27 is cut off. On the other hand, in the state in which a predetermined operational voltage is applied between the source electrode and the drain electrode, if a predetermined voltage is applied to the gate electrode 29, a channel is formed along the ring-shaped gate in the thin-film semiconductor part under the gate electrode 29 that is provided between the source region 25 and the drain region 27, that is, in the channel region 26. Thus, a drain current flows between the source region 25 and drain region 27 via the channel 26. In the thin-film transistor of this invention, a current flows through the channel region 26 in a radial fashion from the inside source region 25 of the ring-shaped gate electrode 29 to the outside drain region 27 of the ring-shaped gate electrode 29 so as to cross the ring-shaped part.
  • In the present invention, as shown in FIG. 2A, a plurality of single-crystal regions 39, each of which has a large grain size and extends from the central part 35 of the semiconductor island in a fan shape, are used. Thus, crystal grain boundaries 36 between the respective single-crystal regions 39 are radially formed from the central part 35. Accordingly, the channel region 26 is formed in a plurality of single-crystal regions that are defined by the crystal grain boundaries that radially extend from the central part 35. With this structure, in the channel region 26, substantially no crystal grain boundaries are present in a direction perpendicular to the direction in which the drain current flows. Therefore, the mobility of carriers is not decreased due to grain boundaries, and a high-speed operation can be performed. Moreover, non-uniformity in characteristics of devices, which results from non-uniformity in probability of presence of grain boundaries, is reduced.
  • With the adoption of the ring-shaped gate electrode 29, the gate width can be increased. As a result, the current density in the channel region 26 that is formed along the ring-shaped gate region 29 can be reduced. Furthermore, as shown in FIG. 8A, the breakdown voltage between the source and drain can be improved.
  • Formation of Plural Fan-Shaped Single-Crystal Regions
  • By a method that is to be described below, for example, the thin-film transistor of the present invention is formed in the semiconductor island 33 that includes a plurality of fan-shaped single-crystal regions 39. According to this method, a plurality of semiconductor islands each with a plurality of fan-shaped parts, which are formed of substantially single-crystal regions and are needed for the channel region 26, can uniformly be formed on the entire insulating substrate. Japanese Patent Application No. 2003-209598, which was filed on Aug. 29, 2003 by the applicant of this application, discloses the basic principle for obtaining such a plurality of single-crystal semiconductor regions at predetermined regions of the insulating substrate.
  • In the case where the substrate that is used as the substrate 38 of the thin-film transistor is a glass substrate, high temperatures that can be used, for example, in drawing a silicon ingot cannot be used in order to form a single crystal. At first, an amorphous silicon thin film with a predetermined thickness, for instance, is uniformly formed on the glass substrate 38 by a proper method. Subsequently, a pulse-like ultraviolet laser beam is applied to the amorphous silicon thin film, thereby melting the amorphous silicon thin film. Then, the molten silicon is recrystallized, and a silicon thin film that is partially made into a single crystal is obtained. In the description below, silicon is used. However, the semiconductor material is not limited to silicon. The semiconductor island 33 is formed by etching away the peripheral thin-film portion.
  • In one method of recrystallization, which aims at obtaining a largest possible single-crystal region, a thin film is melted while a temperature gradient is given to respective semiconductor island parts 33. Then, the temperature of the substrate is decreased while the temperature gradient is being kept, and thus recrystallization is effected. To achieve this, a phase shift mask with a proper pattern is used to provide a spatial distribution to the intensity of a laser beam that is applied to the surface of the semiconductor thin film. Thereby, a temperature gradient is provided in the radial direction from a predetermined central part. With this method, even after the irradiation of the laser beam, the temperatures of the respective parts of the substrate decrease on the basis of the temperature gradient at the time of melting, and crystal growth in the lateral direction occurs successively from the lowest-temperature part toward the high-temperature part. Thus, from the initially produced polycrystalline portion, crystal growth progresses with a seed of crystal portion that is particularly suited to crystal growth, and a plurality of large fan-shaped single-crystal regions that extend radially can be obtained.
  • Next, the basic principle of the recrystallization step based on the temperature gradient using the phase shift mask is described referring to FIGS. 3A and 3B. A phase shift mask 41 shown in FIG. 3A and FIG. 3B is configured such that a transparent medium, such as a quartz medium, is provided with mutually adjacent regions 42 and 43 with different thicknesses. At a stepped boundary portion 44 (phase shift portion) between the regions shown in FIG. 3B, diffraction or interference occurs between incident laser beams. In this manner, a cyclic spatial distribution is imparted to the intensity of the incident laser beam.
  • The phase shift mask 41 in this example is so configured as to have adjacent patterns with opposite phases (180° phase difference). Specifically, alternately arranged regions comprise a first strip region 42 with a phase π and a second strip region 43 with a phase 0. Each strip region (phase shift line region) has a width of 10 μm in this example. To be more specific, the phase shift mask 41 is fabricated by pattern-etching a rectangular quarts plate with a refractive index of 1.5 so as to have a depth corresponding to a phase π relative to light with a wavelength of 248 nm, that is, a depth of 248 nm. The region that is thinned by etching becomes the first strip region 42, and the non-etched region becomes the second strip region 43.
  • When the phase shift mask 41 with this structure is used, a laser beam that has passed through the thick second phase region 43 delays by 180°, relative to a laser beam that has passed through the thin first phase region 42. As a result, interference and diffraction occur between laser beams. A laser beam intensity distribution 45, as shown in FIG. 3C, is obtained. Specifically, since laser beams that have passed through adjacent phase regions have opposite phases, a laser beam that has passed through the phase shift portion between the adjacent phase regions has a minimum light intensity, for example, 0. The temperature of the portion with the minimum light intensity decreases to the minimum, and a cyclic temperature distribution 46 is provided on the substrate surface.
  • When the irradiation of the laser beam is stopped, a minimum-temperature region 47 or a region near the region 47 has a temperature of a melting point or lower, and a great number of polycrystals that are nuclei for semiconductor recrystallization occur in the region. At first, polycrystals are produced in the minimum-temperature region 47. However, while crystals are grown in succession in accordance with the temperature gradient, a crystal portion with a crystal orientation, which is particularly suitable for crystal growth, grows and a plurality of relatively large single-crystal regions are obtained at each temperature gradient portion 48.
  • In the above description, the phase shift mask 41 is configured to have mutually parallel, linear phase shift portions, as shown in FIG. 3C. However, in order to obtain a plurality of fan-shaped single-crystal regions that are formed cyclically on the plane, as in the thin-film transistor of the present invention, it is necessary to form portions, which become starting points of growth and have a laser beam intensity of 0, at predetermined cycles in dot shapes with a two-dimensional distribution.
  • One method for this is described. For example, the phase shift amount of each of perpendicularly crossing phase shift lines is set at less than 180°. In this case, at the position corresponding to each phase shift line, the light intensity decreases but does not completely become 0. However, by properly choosing the shift amount, as described below, the sum of complex transmittance in the vicinity of the intersection of the phase shift lines can be reduced to 0. In this case, the light intensity at the intersection can be reduced to 0.
  • An example is described referring to FIG. 4A and FIG. 4B. A phase shift mask 52 includes a plurality of square patterns 50 each comprising four square regions a, b, c and d, which have different thicknesses, as shown in FIG. 4A and FIG. 4B. In each pattern, as shown in FIG. 4A, the first region a is the thinnest and has a phase 0. The fourth region d is the thickest and has a phase that shifts from the phase of the first region a by 3π/2. The second and third regions b and c have thicknesses between the thicknesses of the first and fourth regions a and d and have phases that shift from the phase of the first region a by π/2 and π, respectively.
  • In the above-described mask, a center point 53 of the square pattern, at which the first to fourth regions adjoin, has an intensity 0. Therefore, this center point becomes a lowest-temperature part and a nucleus of crystal growth. In FIG. 4B, the center point of the patterns, a, b, c, d, that is, each lattice point 53, can be set to have the intensity 0. Therefore, the lattice point can be set as the central position of formation of each fan-shaped single-crystal region. At an intermediate part between the lattice points, that is, at a peripheral part 37 of the semiconductor island 33 in the case of FIG. 2, a plurality of single-crystal regions, which have grown from the neighboring lattice points, collide with each other and become a polycrystal region. The polycrystal region, however, is doped with high-concentration impurities as the drain region, and no problem arises with electrical characteristics.
  • FIG. 5A shows a part of another embodiment of the phase shift mask, which is configured to have a lowest temperature at a central part 54 thereof. The part of the phase shift mask, which is shown in FIG. 5A, is formed such that a transparent substrate 55 such as a quartz substrate is provided with small circular regions 56 with different thicknesses. In the example of FIG. 5A, the regions 56 with different thicknesses are circular. However, the shape is not limited to the circular shape, and may be a square, rectangular, polygonal or elliptical shape. The sizes and/or shapes of the regions 56 may be varied from location to location within the mask. The thickness of the small regions 56 is selected, relative to the thickness of the substrate 55, such that transmissive light has a phase difference of 180° in relation to the part of the substrate 55. In circular stepped portions 57 (phase shift portions), incident laser beams are diffracted or interfered. Thus, the incident laser beams interfere with each other at the stepped portions 57, and the intensity of the emitted laser beams decreases.
  • In order to minimize the heating temperature of the laser beam at the central part 54 in FIG. 5A, the regions 56 with opposite phases are distributed such that the number of regions 56 gradually increases toward the center of the central part 54. FIG. 5B schematically shows a temperature distribution 58 along line V-V in FIG. 5A. Since the temperatures are averaged, it is possible to provide such a temperature distribution 58 that the temperature takes a minimum value at the central part 54 and gradually increases toward the peripheral part. By adjusting the distribution in position of the regions 56, the temperature distribution can desirably be adjusted. With this temperature distribution, the semiconductor thin film is recrystallized and, hence, a plurality of single-crystal fan-shaped regions, which radially extend from the central part 54, can be formed. A great number of such lowest-temperature parts 54 are cyclically formed. Thereby, a great number of lowest-temperature parts 54 are formed, for example, in a lattice fashion. Thus, a great number of thin-film transistor formation regions can be formed in a lattice fashion.
  • FIG. 16 shows an embodiment of a crystallizing apparatus 140 that is usable in the recrystallization of the semiconductor thin film according to the present invention. In this example, an excimer laser 141 (e.g. XeCl, KrF, etc.) is used as a laser light source. The laser light source, however, is not limited to such an excimer laser. As is shown in FIG. 16, on the emission side of the excimer laser 141 that emits a pulse laser beam 142, there are successively provided an attenuator 143 for controlling the energy density of the laser beam 142 and a homogenizing optical system 144 for homogenizing the intensity of the laser beam. The attenuator 143 and homogenizing optical system 144 are ordinary ones that are used in conventional optical apparatuses. A phase shift mask 146 is disposed on the emission side of the homogenizing optical system 144. A laser beam pattern, which is formed by the phase shift mask 146, is passed through a projection lens 147 with an unchanged size or with a reduced size.
  • An XY stage 148 that is movable in a direction perpendicular to the direction of travel of the laser beam is disposed on the emission side of the projection lens 147. An insulating substrate 150, on which a semiconductor thin film 149 is formed, is to be placed on the XY stage 148. The XY stage 148 is connected to a driver 151 and is moved by the driver 151 in a direction perpendicular to the direction of the laser beam. A light receiving device 152 for detecting the position of the semiconductor thin film 149 is provided above the XY stage 148.
  • The excimer laser 141, attenuator 143, driver 151 and light receiving device 152 are electrically connected to a controller 153 over signal lines 157. The controller 153 includes a signal processor 155 that processes signals from these components 141, 143, 151 and 152 and generates necessary control signals for the components, and a memory unit 156 that stores information and programs, which are necessary for signal processing. The controller 153 includes a program that enables formation of recrystallized regions with large grain sizes in the amorphous or polycrystalline semiconductor thin film 149 by means of excimer laser irradiation. The controller 153 can execute various controls that are necessary for the recrystallizing apparatus, including a light emission control of the excimer laser 141 that emits a pulse laser beam, an energy density control of the attenuator 143, a driving control of the XY stage 148 by means of the driver 151, and a position detection control for the semiconductor thin film 149 by means of the light receiving device 152.
  • FIG. 6B shows actual measurement results of electrical characteristics of a ring-shaped gate thin-film transistor 34 that is thus obtained. FIG. 6A is a schematic view of the experimentally fabricated N-type ring-shaped gate thin-film transistor 34. FIG. 6B is a graph showing drain current versus gate voltage characteristics of this transistor. The channel length (in the radial direction) of the ring-shaped gate is 3 μm, and the channel width (in the circumferential direction) thereof is 28 μm. The measurement results relate to cases where the dose of boron in the channel region is variously set at 2×1015/cm3, 1×1016/cm3, 3×1016/cm3, 5×1016/cm3, and 1×1017/cm3.
  • FIG. 7A and FIG. 7B are views for explaining actual measurement results of electrical characteris-tics of a prior-art N-type thin-film transistor 60, as shown in FIG. 1, which was experimentally fabricated for the purpose of comparison. FIG. 7A is a schematic view of the thin-film transistor 60. FIG. 7B is a graph showing drain current versus gate voltage characteristics of this transistor. In FIG. 7A, a silicon thin-film semiconductor island 20 includes a channel region 12, a source region 13, a drain region 14 and a gate electrode 16. The source and drain regions 13 and 14 are provided with a source electrode 17 and a drain electrode 18. The respective electrodes are connected to a lead-out wire 19. FIG. 7B shows the drain current versus gate voltage characteristics of this transistor. Like the case of the present invention, these characteristics are measurement results relating to cases where the dose of boron in the channel region is variously set at 2×1015/cm3, 1×1016/cm3, 3×1016/cm3, 5×1016/cm3, and 1×1017/cm3.
  • In the characteristics of the prior-art N-type thin-film transistor, as shown in FIG. 7B, humps appear due to the effect of a parasitic transistor that forms on the side wall of the Si island. By contrast, sharp characteristics are obtained with the ring-shaped gate thin-film transistor of the present invention, as shown in FIG. 6A and FIG. 6B.
  • FIG. 8A is a graph showing a source-drain breakdown voltage of the N-type ring-shaped gate thin-film transistor shown in FIG. 6A, and FIG. 8B is a graph showing a source-drain breakdown voltage of the conventional N-type thin-film transistor 60 shown in FIG. 7A. In the characteristics of the conventional N-type thin-film transistor, the drain current sharply increases when the source-drain voltage is about 5 V to 8 V. Compared to this, it is understood that the ring-shaped gate thin-film transistor of the present invention has excellent breakdown voltage characteristics.
  • Second Embodiment
  • FIG. 9A is a plan view that shows the structure of a second embodiment of the invention, and FIG. 9B is a cross-sectional view taken along line IX-IX in FIG. 9A. Like the structure shown in FIG. 2A, a semiconductor island 69 on an insulating substrate 71 is provided with a source region 61, a channel region 62, a drain region 63, a gate insulation film 64, a gate electrode 65, a source contact hole 66 and drain contact holes 68.
  • In the thin-film transistor shown in FIG. 2A, the channel region is doped with phosphorus (in the case of a PMOS transistor) or boron (in the case of an NMOS transistor) with a concentration of 1016/cm3 to 1017/cm3. In the second embodiment, an offset region 70, which has the same impurity concentration as the channel region, is provided between the drain region 63 and the channel region 62. The presence of the offset region 70 facilitates extension of a depletion layer in this region, and thus an increase in electric field at the end of the drain is alleviated. Therefore, a further improvement can be achieved with respect to the source-drain breakdown voltage.
  • Third Embodiment
  • FIG. 10A is a plan view that shows the structure of a third embodiment of the invention, and FIG. 10B is a cross-sectional view taken along line X-X in FIG. 10A.
  • Like the structure shown in FIG. 9A, a semiconductor island 69 on an insulating substrate 71 is provided with a source region 61, a channel region 62, a drain region 63, a gate insulation film 64, a gate electrode 65, a source contact hole 66 and drain contact holes 68.
  • The thin-film transistor shown in FIG. 10A differs from the thin-film transistor shown in FIG. 2A in that an LDD (lightly doped drain) region 73 is provided between the drain region 63 and the channel region 62. The LDD region 73 is doped with impurities with a concentration that is lower than the concentration in the drain region 63 and is higher than the concentration in the channel region 62. The LDD region 73 is doped with the same kind of impurities as in the drain region with a concentration of 1018/cm3. The presence of the LDD region 73 facilitates extension of a depletion layer in this region, and thus an increase in electric field at the end of the drain is suppressed. Therefore, a further improvement can be realized with respect to the source-drain breakdown voltage.
  • Fourth Embodiment
  • FIG. 11A shows an example in which the ring-shaped gate thin-film transistor according to the present invention is used as a pixel switching element of a display device such as an LCD display. A plurality of pixel electrodes 80 of the display device and a plurality of semiconductor islands, which are associated with the pixels, are provided on an insulating substrate 90. FIG. 11A shows only one of the pixels. The semiconductor island is provided with a source region 81, a channel region 82, a drain region 83, a gate insulation film (not shown), a gate electrode 85, contact holes 86, a source electrode 87, and a drain electrode 88. The source electrode 87 is connected to the pixel electrode 80. The drain electrode 88 is connected to a drain driver line 91. The gate electrode 85 is connected to a gate driver line 92. FIG. 11B is a circuit diagram of the structure shown in FIG. 11A.
  • In general, in order to drive a liquid crystal, it is necessary to apply a voltage of about +15 V to the drain. In the case of a transistor with a low breakdown voltage, the transistor may be damaged. In the semiconductor device of the present invention, the breakdown voltage is raised by increasing the gate width with use of the ring-shaped gate, as described above. Therefore, the semiconductor device is advantageously protected against damage.
  • Fifth Embodiment
  • FIG. 12 shows an example in which a ring-shaped gate thin-film transistor 100, as shown in FIG. 2, 9, or 10, is connected to an input/output terminal 102 of a semiconductor integrated circuit 101 and is used as a protection device for an internal circuit (not shown) of the semiconductor integrated circuit 101. The input/output terminal 102 of the semiconductor integrated circuit 101 is connected to the internal circuit over a line 103. The ring-shaped thin-film transistor 100 that functions as a protection device is connected over the line 103 to the input/output terminal 102, thereby constituting a bias path for protecting the internal circuit from a surge current that flows at the input/output terminal 102 due to electrostatic discharge, etc.
  • The ring-shaped gate thin-film transistor 100 according to this invention has a drain 104 connected to the line 103, and a source 105 and a gate 106 that are grounded. Thus, when a signal, whose voltage is less than a breakdown voltage, is input to the input/output terminal 102, the signal at the input/output terminal 102 is normally supplied to the internal circuit, since the current path between the source 105 and drain 104 is kept in the off-state and the ring-shaped gate thin-film transistor 100 does not function as the bias path. On the other hand, when a surge current, whose voltage exceeds the breakdown voltage, is input to the input/output terminal 102, the current path between the source and drain of the transistor 100 is rendered conductive and functions as the bias path for the internal circuit. Therefore, the input of surge current to the internal circuit can be suppressed, and the internal circuit is protected against large current.
  • When a high voltage is applied while this protection device is functioning as the bias path, a large current flows through the protection device and the protection device itself may be destroyed. According to the ring-shaped gate thin-film transistor 100 of the present invention, however, the breakdown voltage is raised by increasing the gate width with use of the ring-shaped gate, as described above. Therefore, the ring-shaped gate thin-film transistor 100 itself is not destroyed and the internal circuit is advantageously protected.
  • Sixth Embodiment
  • FIG. 13A and FIG. 13B show an example in which the ring-shaped gate thin-film transistor, as shown in FIGS. 2A and 2B, FIGS. 9A and 9B or FIGS. 10A and 10B, is applied to a buffer CMOS inverter that is formed by combining a PMOSFET and an NMOSFET. FIG. 13A is a plan view and FIG. 13B is a circuit diagram. In the semiconductor device comprising the buffer CMOS inverter shown in FIGS. 13A and 13B, both MOSFETs 116 and 119 are configured, like the prior-art CMOS inverter, to have their drains 110 and 111 connected to an output terminal 112 and to have their gates 113 and 114 connected to an input terminal 115. A drive voltage 118 is applied to a source 117 of the PMOSFET 116, and a source 120 of the NMOSFET 119 is grounded. In the CMOS inverter, a current amplification operation can be achieved in accordance with the ratio between the gate width and the gate length. The semiconductor device comprising the CMOS inverter according to this invention can attain a high current amplification factor.
  • Seventh Embodiment
  • FIG. 14 shows an example in which the PMOSFET 116 of the buffer CMOS inverter shown in FIGS. 13A and 13B is modified such that the central region, inside the ring-shaped gate, is formed as the drain region 110, and the peripheral part is formed as the source region 117.
  • Eighth Embodiment
  • FIG. 15 shows an example of a display device 130 using the ring-shaped gate thin-film transistors according to the present invention. The CMOS inverter shown in FIGS. 13A and 13B or FIG. 14 can advantageously be applied to a source driver circuit 131 and a gate driver circuit 132 shown in FIG. 15. Reference numeral 133 denotes pixels, and numeral 134 designates transistors that control the pixels. The transistors 134 may be formed using the ring-shaped gate thin-film transistors as shown in FIGS. 2A and 2B, FIGS. 9A and 9B and FIGS. 10A and 10B.
  • Ninth Embodiment
  • The thin-film transistor according to the first embodiment employs a thin-film semiconductor such as a silicon thin film, which is formed on an insulating substrate such as a no-alkali glass substrate. However, the present invention is not limited to the use of the substrate in which the insulating substrate and the thin-film semiconductor are combined.
  • As is shown in FIG. 17A, the present invention may use a substrate which is formed such that an insulating layer 201 is formed on a semiconductor substrate 200 such as a silicon single-crystal substrate, and a thin-film semiconductor 202 is formed on the insulating layer 201. For example, as shown in FIG. 17B, a thin-film transistor 203 (source region 61, channel region 62, drain region 63) can be formed by using this thin-film semiconductor 202.
  • For instance, SiO2 may be used as the material of the insulating layer 201. In this case, SiO2 can be formed by thermally oxidizing the surface of the silicon substrate 200 or by depositing SiO2 by ordinary CVD (Chemical Vapor Deposition) on the surface of the silicon substrate 200. Examples of usable materials of the thin-film semiconductor are silicon, Group III-V semiconductor materials such as GaAs and other semiconductors. The thin-film semiconductor 202 of, e.g. silicon can be formed by ordinary CVD, vacuum evaporation or sputtering. The methods of forming the insulating layer 201 and thin-film semiconductor 202 are not limited to the above-described ones. The principle of the present invention has been described referring to specific examples. The above description is merely exemplification and, as is obvious, does not limit the technical scope of the present invention.

Claims (9)

1. A thin-film semiconductor device comprising:
a thin-film semiconductor layer that is provided on an insulating substrate;
a ring-shaped channel region that is provided in the thin-film semiconductor layer;
one of a source region and a drain region that is provided on an inside of, and adjacent to, the ring-shaped channel region;
the other of the source region and the drain region that is provided on an outside of, and adjacent to, the ring-shaped channel region;
a gate insulating film that is provided on the ring-shaped channel region; and
a gate electrode that is provided on the gate insulating film,
wherein at least a semiconductor portion of the thin-film semiconductor layer, where the ring-shaped channel region is formed, is an semiconductor portion in which fan-shaped semiconductor single-crystal portions are provided in a ring shape.
2. A thin-film semiconductor device comprising:
a thin-film semiconductor layer that is provided on an insulating substrate;
a ring-shaped channel region that is provided in the thin-film semiconductor layer;
one of a source region and a drain region that is provided on an inside of, and adjacent to, the ring-shaped channel region;
the other of the source region and the drain region that is provided on an outside of, and adjacent to, the ring-shaped channel region;
a gate insulating film that is provided on the ring-shaped channel region; and
a gate electrode that is provided on the gate insulating film,
wherein a ring-shaped offset region, which has a same impurity concentration as the ring-shaped channel region, is provided between the drain region and the ring-shaped channel region.
3. A thin-film semiconductor device comprising:
an insulating layer that is provided on a semiconductor substrate;
a thin-film semiconductor layer that is provided on the insulating layer;
a ring-shaped channel region that is provided in the thin-film semiconductor layer;
one of a source region and a drain region that is provided on an inside of, and adjacent to, the ring-shaped channel region;
the other of the source region and the drain region that is provided on an outside of, and adjacent to, the ring-shaped channel region;
a gate insulating film that is provided on the ring-shaped channel region; and
a gate electrode that is provided on the gate insulating film,
wherein a ring-shaped offset region, which has a same impurity concentration as the ring-shaped channel region, is provided between the drain region and the ring-shaped channel region.
4. A thin-film semiconductor device comprising:
a thin-film semiconductor layer that is provided on an insulating substrate;
a ring-shaped channel region that is provided in the thin-film semiconductor layer;
one of a source region and a drain region that is provided on an inside of, and adjacent to, the ring-shaped channel region;
the other of the source region and the drain region that is provided on an outside of, and adjacent to, the ring-shaped channel region;
a gate insulating film that is provided on the ring-shaped channel region; and
a gate electrode that is provided on the gate insulating film,
wherein a ring-shaped LDD region, which is doped with impurities with a concentration that is lower than a concentration in the drain region and is higher than a concentration in the ring-shaped channel region, is provided between the drain region and the ring-shaped channel region.
5. A thin-film semiconductor device comprising:
an insulating layer that is provided on a semiconductor substrate;
a thin-film semiconductor layer that is provided on the insulating layer;
a ring-shaped channel region that is provided in the thin-film semiconductor layer;
one of a source region and a drain region that is provided on an inside of, and adjacent to, the ring-shaped channel region;
the other of the source region and the drain region that is provided on an outside of, and adjacent to, the ring-shaped channel region;
a gate insulating film that is provided on the ring-shaped channel region; and
a gate electrode that is provided on the gate insulating film,
wherein a ring-shaped LDD region, which is doped with impurities with a concentration that is lower than a concentration in the drain region and is higher than a concentration in the ring-shaped channel region, is provided between the drain region and the ring-shaped channel region.
6. A thin-film semiconductor device of a MOSFET type, which is formed using a thin-film semiconductor layer provided on an insulating substrate,
comprising:
a source region;
a channel region; and
a drain region, the source region, the channel region and the drain region being adjacent to each other,
wherein the channel region has a ring shape in plan on the insulating substrate, and one of the source region and the drain region and the other thereof are provided on an inside and an outside of the channel region, respectively.
7. A thin-film semiconductor device of a MOSFET type, which is formed using a thin-film semiconductor layer provided on an insulating substrate,
comprising:
a source region;
a channel region; and
a drain region, the source region, the channel region and the drain region being adjacent to each other,
wherein the channel region is formed in a polygonal strip shape, and one of the source region and the drain region and the other thereof are provided on an inside and an outside of the channel region, respectively.
8. The thin-film semiconductor device according to claim 6, wherein the channel region is formed of a plurality of single-crystal regions that extend radially from a central part of the thin-film semiconductor layer and are defined by crystal grain boundaries.
9. The thin-film semiconductor device according to claim 7, wherein the channel region is formed of a plurality of single-crystal regions that extend radially from a central part of the thin-film semiconductor layer and are defined by crystal grain boundaries.
US11/758,217 2004-03-23 2007-06-05 Thin-film transistor formed on insulating substrate Abandoned US20070228469A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US11/758,217 US20070228469A1 (en) 2004-03-23 2007-06-05 Thin-film transistor formed on insulating substrate

Applications Claiming Priority (4)

Application Number Priority Date Filing Date Title
JP2004085542 2004-03-23
JP2004-085542 2004-03-23
US11/085,111 US7309900B2 (en) 2004-03-23 2005-03-22 Thin-film transistor formed on insulating substrate
US11/758,217 US20070228469A1 (en) 2004-03-23 2007-06-05 Thin-film transistor formed on insulating substrate

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US11/085,111 Division US7309900B2 (en) 2004-03-23 2005-03-22 Thin-film transistor formed on insulating substrate

Publications (1)

Publication Number Publication Date
US20070228469A1 true US20070228469A1 (en) 2007-10-04

Family

ID=34988772

Family Applications (2)

Application Number Title Priority Date Filing Date
US11/085,111 Expired - Fee Related US7309900B2 (en) 2004-03-23 2005-03-22 Thin-film transistor formed on insulating substrate
US11/758,217 Abandoned US20070228469A1 (en) 2004-03-23 2007-06-05 Thin-film transistor formed on insulating substrate

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US11/085,111 Expired - Fee Related US7309900B2 (en) 2004-03-23 2005-03-22 Thin-film transistor formed on insulating substrate

Country Status (1)

Country Link
US (2) US7309900B2 (en)

Cited By (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20100164930A1 (en) * 2008-12-31 2010-07-01 Princeton Technology Corporation Drive circuit of display and method for calibrating brightness of display
US20100165008A1 (en) * 2008-12-31 2010-07-01 Yen-Ynn Chou Driver circuit of display and method for calibrating brightness of display
CN104779272A (en) * 2015-04-10 2015-07-15 京东方科技集团股份有限公司 Thin film transistor, array substrate, production methods of thin film transistor and array substrate as well as display device
US20190206904A1 (en) * 2017-12-28 2019-07-04 Shenzhen China Star Optoelectronics Semiconductor Display Technology Co., Ltd. Thin film transistor and method of making the same, and array substrate

Families Citing this family (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20060021977A1 (en) * 2004-07-30 2006-02-02 Menegus Harry E Process and apparatus for scoring a brittle material incorporating moving optical assembly
SG165252A1 (en) 2009-03-25 2010-10-28 Unisantis Electronics Jp Ltd Semiconductor device and production method therefor
US8093630B2 (en) * 2009-06-02 2012-01-10 Vanguard International Semiconductor Corporation Semiconductor device and lateral diffused metal-oxide-semiconductor transistor
JP5032532B2 (en) * 2009-06-05 2012-09-26 ユニサンティス エレクトロニクス シンガポール プライベート リミテッド Semiconductor device and manufacturing method thereof
JP5006378B2 (en) 2009-08-11 2012-08-22 ユニサンティス エレクトロニクス シンガポール プライベート リミテッド Semiconductor device and manufacturing method thereof
JP5006379B2 (en) * 2009-09-16 2012-08-22 ユニサンティス エレクトロニクス シンガポール プライベート リミテッド Semiconductor device
JP5585404B2 (en) * 2010-11-11 2014-09-10 富士通セミコンダクター株式会社 Semiconductor device
US9786777B2 (en) 2013-08-30 2017-10-10 Hewlett-Packard Development Company, L.P. Semiconductor device and method of making same
FR3074605B1 (en) * 2017-12-05 2020-01-17 Stmicroelectronics (Rousset) Sas METHOD FOR DETECTING A POSSIBLE THINNING OF A SUBSTRATE OF A CIRCUIT INTEGRATED BY ITS REAR PANEL, AND ASSOCIATED DEVICE
CN108598175B (en) * 2018-06-07 2021-10-22 京东方科技集团股份有限公司 Thin film transistor, manufacturing method thereof and display device

Citations (13)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5254480A (en) * 1992-02-20 1993-10-19 Minnesota Mining And Manufacturing Company Process for producing a large area solid state radiation detector
US5561308A (en) * 1994-01-18 1996-10-01 Kabushiki Kaisha Toshiba Semiconductor device including thin film transistor
US5994735A (en) * 1993-05-12 1999-11-30 Mitsubishi Denki Kabushiki Kaisha Semiconductor device having a vertical surround gate metal-oxide semiconductor field effect transistor, and manufacturing method thereof
US6140667A (en) * 1997-02-24 2000-10-31 Semiconductor Energy Laboratory Co., Ltd. Semiconductor thin film in semiconductor device having grain boundaries
US20010017683A1 (en) * 1991-02-16 2001-08-30 Masaaki Hiroki Electro-optical device
US20020009818A1 (en) * 2000-06-02 2002-01-24 Satoshi Yoshimoto Method of manufacturing a semiconductor device
US6452211B1 (en) * 1997-06-10 2002-09-17 Semiconductor Energy Laboratory Co., Ltd. Semiconductor thin film and semiconductor device
US20030184507A1 (en) * 2002-03-29 2003-10-02 Yoshiaki Nakazaki Protection circuit for input and output of liquid crystal display
US6741621B2 (en) * 2001-09-14 2004-05-25 Sony Corporation Laser irradiation apparatus and method of treating semiconductor thin film
US6906346B2 (en) * 2000-07-24 2005-06-14 Matsushita Electric Industrial Co., Ltd. Semiconductor device, liquid crystal display device, EL display device, method for fabricating semiconductor thin film, and method for manufacturing the semiconductor device
US20060033104A1 (en) * 2004-08-10 2006-02-16 Advanced Lcd Technologies Dev. Ctr. Co., Ltd. Thin film transistor, method of manufacturing thin film transistor, and display device
US20060197093A1 (en) * 2002-04-15 2006-09-07 Yoshinobu Kimura Semiconductor device including semiconductor thin films having different crystallinity, substrate of the same, and manufacturing method of the same, and liquid crystal display and manufacturing method of the same
US20070096103A1 (en) * 2002-09-25 2007-05-03 Advanced Lcd Technologies Dev. Ctr. Co., Ltd Semiconductor device, annealing method, annealing apparatus and display apparatus

Family Cites Families (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5539219A (en) * 1995-05-19 1996-07-23 Ois Optical Imaging Systems, Inc. Thin film transistor with reduced channel length for liquid crystal displays
JPH10223898A (en) 1997-02-07 1998-08-21 Oki Electric Ind Co Ltd Semiconductor device
JP3092553B2 (en) 1997-09-24 2000-09-25 日本電気株式会社 Insulated gate field effect transistor
US6559906B1 (en) * 1998-01-30 2003-05-06 Hitachi, Ltd. Liquid crystal display device having gate electrode with two conducting layers, one used for self-aligned formation of the TFT semiconductor regions
JP2004087682A (en) * 2002-08-26 2004-03-18 Chi Mei Electronics Corp Thin-film transistor, image display element, and image display device

Patent Citations (13)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20010017683A1 (en) * 1991-02-16 2001-08-30 Masaaki Hiroki Electro-optical device
US5254480A (en) * 1992-02-20 1993-10-19 Minnesota Mining And Manufacturing Company Process for producing a large area solid state radiation detector
US5994735A (en) * 1993-05-12 1999-11-30 Mitsubishi Denki Kabushiki Kaisha Semiconductor device having a vertical surround gate metal-oxide semiconductor field effect transistor, and manufacturing method thereof
US5561308A (en) * 1994-01-18 1996-10-01 Kabushiki Kaisha Toshiba Semiconductor device including thin film transistor
US6140667A (en) * 1997-02-24 2000-10-31 Semiconductor Energy Laboratory Co., Ltd. Semiconductor thin film in semiconductor device having grain boundaries
US6452211B1 (en) * 1997-06-10 2002-09-17 Semiconductor Energy Laboratory Co., Ltd. Semiconductor thin film and semiconductor device
US20020009818A1 (en) * 2000-06-02 2002-01-24 Satoshi Yoshimoto Method of manufacturing a semiconductor device
US6906346B2 (en) * 2000-07-24 2005-06-14 Matsushita Electric Industrial Co., Ltd. Semiconductor device, liquid crystal display device, EL display device, method for fabricating semiconductor thin film, and method for manufacturing the semiconductor device
US6741621B2 (en) * 2001-09-14 2004-05-25 Sony Corporation Laser irradiation apparatus and method of treating semiconductor thin film
US20030184507A1 (en) * 2002-03-29 2003-10-02 Yoshiaki Nakazaki Protection circuit for input and output of liquid crystal display
US20060197093A1 (en) * 2002-04-15 2006-09-07 Yoshinobu Kimura Semiconductor device including semiconductor thin films having different crystallinity, substrate of the same, and manufacturing method of the same, and liquid crystal display and manufacturing method of the same
US20070096103A1 (en) * 2002-09-25 2007-05-03 Advanced Lcd Technologies Dev. Ctr. Co., Ltd Semiconductor device, annealing method, annealing apparatus and display apparatus
US20060033104A1 (en) * 2004-08-10 2006-02-16 Advanced Lcd Technologies Dev. Ctr. Co., Ltd. Thin film transistor, method of manufacturing thin film transistor, and display device

Cited By (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20100164930A1 (en) * 2008-12-31 2010-07-01 Princeton Technology Corporation Drive circuit of display and method for calibrating brightness of display
US20100165008A1 (en) * 2008-12-31 2010-07-01 Yen-Ynn Chou Driver circuit of display and method for calibrating brightness of display
US8654156B2 (en) * 2008-12-31 2014-02-18 Princeton Technology Corporation Driver circuit of display and method for calibrating brightness of display
CN104779272A (en) * 2015-04-10 2015-07-15 京东方科技集团股份有限公司 Thin film transistor, array substrate, production methods of thin film transistor and array substrate as well as display device
US9711580B2 (en) 2015-04-10 2017-07-18 Boe Technology Group Co., Ltd. Thin film transistor, array substrate, display device and manufacturing method of the thin film transistor and array substrate
US20190206904A1 (en) * 2017-12-28 2019-07-04 Shenzhen China Star Optoelectronics Semiconductor Display Technology Co., Ltd. Thin film transistor and method of making the same, and array substrate

Also Published As

Publication number Publication date
US20050212063A1 (en) 2005-09-29
US7309900B2 (en) 2007-12-18

Similar Documents

Publication Publication Date Title
US7309900B2 (en) Thin-film transistor formed on insulating substrate
US7781765B2 (en) Mask for crystallizing polysilicon and a method for forming thin film transistor using the mask
US6736895B2 (en) Silicon crystallization method
US7745822B2 (en) Thin film transistor and thin film transistor substrate including a polycrystalline semiconductor thin film having a large heat capacity part and a small heat capacity part
KR100686946B1 (en) Semiconductor device having first, second and third noncrystalline films sequentially formed on insulating base with second film having thermal conductivity not lower than that of first film and not higher than that of third film, and method of manufacturing same
US20060084204A1 (en) Method of manufacturing a thin film transistor
US9722094B2 (en) TFT, array substrate and method of forming the same
JP2009158982A (en) Thin film transistor, circuit apparatus and liquid crystal display
KR20040028613A (en) Thin-film semiconductor device and its production method
KR100686337B1 (en) Thin Film Transistor and method of fabricating the same and flat panel display using said Thin Film Transistor
KR100660814B1 (en) method for fabricating semiconductor layer for thin film transistor
US7015122B2 (en) Method of forming polysilicon thin film transistor
JP2009010431A (en) Semiconductor device
JP2005317851A (en) Thin film transistor and its manufacturing method
US20060006467A1 (en) Transistor structure and circuit suitable for input/output protection of liquid crystal display device
JP2009290224A (en) Semiconductor device
JP3845566B2 (en) Thin film semiconductor device, method for manufacturing the same, and electronic device including the device
JP3845569B2 (en) Thin film semiconductor device, method for manufacturing the same, and electronic device including the device
JP2005311323A (en) Thin film semiconductor device
JPH0582552A (en) Manufacture of thin film transistor
KR20080090697A (en) Thin film transistor for flat panel display and method for fabricating the same
JP2006049862A (en) Transistor structure and circuit suitable for input/output protection of liquid-crystal diplay device
KR100518352B1 (en) Thin film transistor and fabrication method thereof
JPH0982970A (en) Unsingle crystal semiconductor device and manufacture thereof
KR100788993B1 (en) Method of fabricating polycrystalline silicon thin-film transistor

Legal Events

Date Code Title Description
STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION