US20070224832A1 - Method for forming and sealing a cavity for an integrated MEMS device - Google Patents

Method for forming and sealing a cavity for an integrated MEMS device Download PDF

Info

Publication number
US20070224832A1
US20070224832A1 US11/386,147 US38614706A US2007224832A1 US 20070224832 A1 US20070224832 A1 US 20070224832A1 US 38614706 A US38614706 A US 38614706A US 2007224832 A1 US2007224832 A1 US 2007224832A1
Authority
US
United States
Prior art keywords
mems device
release body
layer
build
opening
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US11/386,147
Other versions
US7666698B2 (en
Inventor
Peter Zurcher
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Shenzhen Xinguodu Tech Co Ltd
NXP BV
North Star Innovations Inc
Original Assignee
Individual
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Assigned to FREESCALE SEMICONDUCTOR, INC. reassignment FREESCALE SEMICONDUCTOR, INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: ZURCHER, PETER
Priority to US11/386,147 priority Critical patent/US7666698B2/en
Application filed by Individual filed Critical Individual
Assigned to CITIBANK, N.A. AS COLLATERAL AGENT reassignment CITIBANK, N.A. AS COLLATERAL AGENT SECURITY AGREEMENT Assignors: FREESCALE ACQUISITION CORPORATION, FREESCALE ACQUISITION HOLDINGS CORP., FREESCALE HOLDINGS (BERMUDA) III, LTD., FREESCALE SEMICONDUCTOR, INC.
Publication of US20070224832A1 publication Critical patent/US20070224832A1/en
Publication of US7666698B2 publication Critical patent/US7666698B2/en
Application granted granted Critical
Assigned to CITIBANK, N.A. reassignment CITIBANK, N.A. SECURITY AGREEMENT Assignors: FREESCALE SEMICONDUCTOR, INC.
Assigned to CITIBANK, N.A., AS COLLATERAL AGENT reassignment CITIBANK, N.A., AS COLLATERAL AGENT SECURITY AGREEMENT Assignors: FREESCALE SEMICONDUCTOR, INC.
Assigned to CITIBANK, N.A., AS NOTES COLLATERAL AGENT reassignment CITIBANK, N.A., AS NOTES COLLATERAL AGENT SECURITY AGREEMENT Assignors: FREESCALE SEMICONDUCTOR, INC.
Assigned to CITIBANK, N.A., AS COLLATERAL AGENT reassignment CITIBANK, N.A., AS COLLATERAL AGENT SECURITY AGREEMENT Assignors: FREESCALE SEMICONDUCTOR, INC.
Assigned to CITIBANK, N.A., AS COLLATERAL AGENT reassignment CITIBANK, N.A., AS COLLATERAL AGENT SECURITY AGREEMENT Assignors: FREESCALE SEMICONDUCTOR, INC.
Assigned to CITIBANK, N.A., AS NOTES COLLATERAL AGENT reassignment CITIBANK, N.A., AS NOTES COLLATERAL AGENT SECURITY AGREEMENT Assignors: FREESCALE SEMICONDUCTOR, INC.
Assigned to CITIBANK, N.A., AS NOTES COLLATERAL AGENT reassignment CITIBANK, N.A., AS NOTES COLLATERAL AGENT SECURITY AGREEMENT Assignors: FREESCALE SEMICONDUCTOR, INC.
Assigned to CITIBANK, N.A., AS NOTES COLLATERAL AGENT reassignment CITIBANK, N.A., AS NOTES COLLATERAL AGENT SECURITY AGREEMENT Assignors: FREESCALE SEMICONDUCTOR, INC.
Assigned to FREESCALE SEMICONDUCTOR, INC. reassignment FREESCALE SEMICONDUCTOR, INC. PATENT RELEASE Assignors: CITIBANK, N.A., AS COLLATERAL AGENT
Assigned to FREESCALE SEMICONDUCTOR, INC. reassignment FREESCALE SEMICONDUCTOR, INC. PATENT RELEASE Assignors: CITIBANK, N.A., AS COLLATERAL AGENT
Assigned to FREESCALE SEMICONDUCTOR, INC. reassignment FREESCALE SEMICONDUCTOR, INC. PATENT RELEASE Assignors: CITIBANK, N.A., AS COLLATERAL AGENT
Assigned to FREESCALE SEMICONDUCTOR, INC. reassignment FREESCALE SEMICONDUCTOR, INC. PATENT RELEASE Assignors: CITIBANK, N.A., AS COLLATERAL AGENT
Assigned to FREESCALE SEMICONDUCTOR, INC. reassignment FREESCALE SEMICONDUCTOR, INC. PATENT RELEASE Assignors: CITIBANK, N.A., AS COLLATERAL AGENT
Assigned to FREESCALE SEMICONDUCTOR, INC. reassignment FREESCALE SEMICONDUCTOR, INC. PATENT RELEASE Assignors: CITIBANK, N.A., AS COLLATERAL AGENT
Assigned to FREESCALE SEMICONDUCTOR, INC. reassignment FREESCALE SEMICONDUCTOR, INC. PATENT RELEASE Assignors: CITIBANK, N.A., AS COLLATERAL AGENT
Assigned to MORGAN STANLEY SENIOR FUNDING, INC. reassignment MORGAN STANLEY SENIOR FUNDING, INC. ASSIGNMENT AND ASSUMPTION OF SECURITY INTEREST IN PATENTS Assignors: CITIBANK, N.A.
Assigned to MORGAN STANLEY SENIOR FUNDING, INC. reassignment MORGAN STANLEY SENIOR FUNDING, INC. ASSIGNMENT AND ASSUMPTION OF SECURITY INTEREST IN PATENTS Assignors: CITIBANK, N.A.
Assigned to NORTH STAR INNOVATIONS INC. reassignment NORTH STAR INNOVATIONS INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: FREESCALE SEMICONDUCTOR, INC.
Assigned to NXP, B.V., F/K/A FREESCALE SEMICONDUCTOR, INC. reassignment NXP, B.V., F/K/A FREESCALE SEMICONDUCTOR, INC. RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: MORGAN STANLEY SENIOR FUNDING, INC.
Assigned to NXP B.V. reassignment NXP B.V. RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: MORGAN STANLEY SENIOR FUNDING, INC.
Assigned to MORGAN STANLEY SENIOR FUNDING, INC. reassignment MORGAN STANLEY SENIOR FUNDING, INC. CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE PATENTS 8108266 AND 8062324 AND REPLACE THEM WITH 6108266 AND 8060324 PREVIOUSLY RECORDED ON REEL 037518 FRAME 0292. ASSIGNOR(S) HEREBY CONFIRMS THE ASSIGNMENT AND ASSUMPTION OF SECURITY INTEREST IN PATENTS. Assignors: CITIBANK, N.A.
Assigned to SHENZHEN XINGUODU TECHNOLOGY CO., LTD. reassignment SHENZHEN XINGUODU TECHNOLOGY CO., LTD. CORRECTIVE ASSIGNMENT TO CORRECT THE TO CORRECT THE APPLICATION NO. FROM 13,883,290 TO 13,833,290 PREVIOUSLY RECORDED ON REEL 041703 FRAME 0536. ASSIGNOR(S) HEREBY CONFIRMS THE THE ASSIGNMENT AND ASSUMPTION OF SECURITY INTEREST IN PATENTS.. Assignors: MORGAN STANLEY SENIOR FUNDING, INC.
Assigned to MORGAN STANLEY SENIOR FUNDING, INC. reassignment MORGAN STANLEY SENIOR FUNDING, INC. CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE APPLICATION 11759915 AND REPLACE IT WITH APPLICATION 11759935 PREVIOUSLY RECORDED ON REEL 037486 FRAME 0517. ASSIGNOR(S) HEREBY CONFIRMS THE ASSIGNMENT AND ASSUMPTION OF SECURITY INTEREST IN PATENTS. Assignors: CITIBANK, N.A.
Assigned to NXP B.V. reassignment NXP B.V. CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE APPLICATION 11759915 AND REPLACE IT WITH APPLICATION 11759935 PREVIOUSLY RECORDED ON REEL 040928 FRAME 0001. ASSIGNOR(S) HEREBY CONFIRMS THE RELEASE OF SECURITY INTEREST. Assignors: MORGAN STANLEY SENIOR FUNDING, INC.
Assigned to NXP, B.V. F/K/A FREESCALE SEMICONDUCTOR, INC. reassignment NXP, B.V. F/K/A FREESCALE SEMICONDUCTOR, INC. CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE APPLICATION 11759915 AND REPLACE IT WITH APPLICATION 11759935 PREVIOUSLY RECORDED ON REEL 040925 FRAME 0001. ASSIGNOR(S) HEREBY CONFIRMS THE RELEASE OF SECURITY INTEREST. Assignors: MORGAN STANLEY SENIOR FUNDING, INC.
Expired - Fee Related legal-status Critical Current
Adjusted expiration legal-status Critical

Links

Images

Classifications

    • BPERFORMING OPERATIONS; TRANSPORTING
    • B81MICROSTRUCTURAL TECHNOLOGY
    • B81CPROCESSES OR APPARATUS SPECIALLY ADAPTED FOR THE MANUFACTURE OR TREATMENT OF MICROSTRUCTURAL DEVICES OR SYSTEMS
    • B81C1/00Manufacture or treatment of devices or systems in or on a substrate
    • B81C1/00015Manufacture or treatment of devices or systems in or on a substrate for manufacturing microsystems
    • B81C1/00222Integrating an electronic processing unit with a micromechanical structure
    • B81C1/00253Processes for integrating an electronic processing unit with a micromechanical structure not provided for in B81C1/0023 - B81C1/00246

Definitions

  • the present invention generally relates to micro-electromechanical system (MEMS) devices, and more particularly relates to a method for forming and sealing a cavity for a MEMS device.
  • MEMS micro-electromechanical system
  • Integrated circuit devices i.e., integrated circuits
  • semiconductor substrates or wafers.
  • the wafers are then sawed into microelectronic dies (or “dice”), or semiconductor chips, with each die carrying a respective integrated circuit.
  • Each semiconductor chip is mounted to a package, or carrier, substrate using either wirebonding or “flip-chip” connections.
  • the packaged chip is then typically mounted to a circuit board, or motherboard, before being installed in an electronic or computing system.
  • MEMS micro-electromechanical system
  • MEMS devices are often used in such devices as gyroscopes, accelerometers, resonators, filters, oscillators, switches, and variable capacitors.
  • MEMS device is known as an “interleaved” MEMS device.
  • Interleaved MEMS devices are formed using many of the same processing steps, such as complimentary metal oxide semiconductor (CMOS) processing, that are used to form other devices (e.g., transistors) on the substrate and often incorporate a processing layer (e.g., polycrystalline silicon) that is also used to form a portion (e.g., a gate electrode) of one of the other types of devices.
  • CMOS complimentary metal oxide semiconductor
  • processing layer e.g., polycrystalline silicon
  • CMOS devices After the various devices have been formed on the substrate, multiple insulating layers and conductors are formed on the substrate and over the devices to protect the devices, as well as provide contact pads so that electrical connections can be made to the devices, during what is referred to as “backend” processing.
  • MEMS devices such as resonators, switches, and variable capacitors often require a cavity, often formed during backend processing, in which to move in order to work properly.
  • the cavities formed around such MEMS devices are typically sealed to protect the MEMS device from contaminates and moisture, as well as provide a controlled-pressure atmosphere for specific types of MEMS devices.
  • additional processing steps In order to form such a cavity, additional processing steps are typically required. These additional processing steps have been unsuccessful when using completely unmodified backend process integration.
  • MEMS devices can be added to CMOS devices and sealed using processes and machines other than those used to form CMOS devices. As a result, the cost of manufacturing such devices is drastically increased.
  • FIG. 2 is a cross-sectional side view of the semiconductor assembly FIG. 1 with a depression formed in the build up layer and a release body formed on a floor of the depression;
  • FIG. 3 is a cross-sectional side view of the semiconductor assembly of FIG. 2 with an etch stop layer formed over the build up layer and within the depression;
  • FIG. 4 is a cross-sectional side view of the semiconductor assembly of FIG. 3 after the etch stop layer has been selectively etched;
  • FIG. 5 is a cross-sectional side view of the semiconductor assembly of FIG. 4 with a structural layer formed over the build up layer and within the depression;
  • FIG. 6 is a cross-sectional side view of the semiconductor assembly of FIG. 5 after the structural layer has been selectively etched;
  • FIG. 7 is a cross-sectional side view of the semiconductor assembly of FIG. 6 with a sealing layer formed over the structural layer in with the depression thus forming a microelectronic assembly according to one embodiment of the present invention
  • FIG. 8 is a cross-sectional top plan view of the semiconductor assembly of FIG. 7 taken along line 8 - 8 ;
  • FIGS. 9-15 are cross-sectional side views of a semiconductor assembly illustrating a method for forming a microelectronic assembly according another embodiment of the present invention.
  • FIGS. 1-15 are merely illustrative and may not be drawn to scale.
  • FIGS. 1-8 illustrate a method for forming a microelectronic assembly according to one embodiment of the present invention.
  • the semiconductor assembly 20 includes a semiconductor substrate 22 , a micro-electromechanical system (MEMS) device 24 , a semiconductor device 26 , and a build up layer 28 .
  • the semiconductor substrate 22 is made of a semiconductor material, such as gallium arsenide (GaAs), gallium nitride (GaN), or silicon (Si).
  • the semiconductor substrate 22 has a thickness of, for example, between approximately 300 and 1000 microns, and the semiconductor material of the substrate 22 may be of a first conductivity type, or doped with a first dopant type, as is commonly understood in the art.
  • the substrate 22 is a “P-Type” semiconductor substrate and is doped with boron (B).
  • B boron
  • the substrate 22 is shown having a bulk semiconductor configuration. However, in other embodiments, the substrate 22 may have a semiconductor-on-insulator (SOI) configuration.
  • SOI semiconductor-on-insulator
  • the substrate 22 may be a semiconductor wafer with a diameter of, for example, approximately 150, 200, or 300 mm. Additionally, although not specifically illustrated, the substrate 22 , as well as the entire semiconductor assembly 20 , may be divided into multiple dies, or “dice,” as is commonly understood in the art. Furthermore, although the following process steps may be shown as being performed on only a small portion of the substrate 22 , it should be understood that each of the steps may be performed on substantially the entire substrate 22 , or multiple dice, simultaneously. Furthermore, although not shown, it should be understood that the processing steps described below may be facilitated by the deposition and exposure of multiple photoresist layers, as is commonly understood.
  • the MEMS device 24 and the semiconductor device 26 are formed over respective first and second portions of the semiconductor substrate 22 .
  • the MEMS device 24 may be, for example, a gyroscope, an accelerometer, a resonator, a filter, an oscillator, a switch, and/or a variable capacitor.
  • the semiconductor device 26 may be a transistor, as is commonly understood in the art. In the example illustrated in FIG. 1 , both the MEMS device 24 and the semiconductor device 26 incorporate a gate dielectric layer 30 and a polycrystalline silicon layer 32 that have been formed over the upper surface of the substrate 22 .
  • the MEMS device 24 may incorporate a portion of the polycrystalline silicon layer 32 to form a body or an active region 34 of the MEMS device 24 .
  • the active region 34 may be a portion of the MEMS device 24 which actuates, or moves, during use, depending on the type of MEMS device.
  • the semiconductor device 32 may incorporate another portion of the polycrystalline silicon layer 32 to form a gate electrode 36 , as is commonly understood in the art.
  • the portion of the polycrystalline silicon layer 32 forming the active region 34 of the MEMS device may be made thicker than the portion that forms the gate electrode 36 thru multiple polycrystalline silicon depositions.
  • the MEMS device 24 may incorporate a portion of the gate dielectric layer 30 as a spacer between the active region 34 and the upper surface of the semiconductor substrate 22 .
  • the build up layer 28 includes various insulating layers 38 and conductive traces 39 , as well as conductive vias 40 , and may have a thickness of, for example, between 2 and 10 microns as measured from the upper surface of the semiconductor substrate 22 .
  • the conductive vias 40 together with portions of conductive traces 39 , interconnect the MEMS device 24 and the semiconductor device 26 to an upper portion or region of the build up layer 28 .
  • the completion of the formation of the build up layer 28 over the MEMS device 24 and the semiconductor device 26 may be performed using, for example, dual-inlaid processing steps and may nearly complete the “backend” manufacturing steps that are typically required on such devices.
  • the formation of the MEMS device 24 may also be included in the CMOS processing steps such that the MEMS device 24 is what is known as an integrated or “interleaved” MEMS device, as is commonly understood.
  • the MEMS device 24 may also include anchor formations 42 that interconnect the active region 34 and the upper surface of the substrate 22 and may be substantially square with a side length 44 of, for example, between 10 and 1000 microns.
  • a depression 46 is then formed in the portion of the build up layer 28 over the MEMS device 24 .
  • the depression 46 includes opposing inner walls 48 and a floor 50 , which may be partially formed by an upper surface of the MEMS device 24 , as the depression 46 may extend entirely through the build up layer to expose the MEMS device 24 .
  • the depression 46 may be substantially square with a side length 52 of, for example, between 6 and 900 microns.
  • the depression 46 may be formed using a dry etching process (e.g., an alternating oxide/metal etching process or other process), as is commonly understood.
  • a release body 54 is then formed over a central portion of the floor 50 of the depression 46 or the upper surface of the MEMS device 24 .
  • the release body 54 has, for example, a length 56 of between 5 and 850 microns and a thickness between 500 angstroms ( ⁇ ) and 5 microns.
  • the release body 54 in one embodiment, is made of the same material as at least one of the interlayer dielectric layers within the build up layer 28 , such as silicon oxide (SiO 2 ).
  • the release body 54 may also be made of other oxide materials, photoresist layers, and/or organic materials.
  • an etch stop layer 58 is then formed over the build up layer 28 and within the depression 46 . As shown the etch stop layer 58 completely covers both the inner walls 48 and the floor 50 of the depression 46 , as well as the release body 54 .
  • the etch stop layer 58 may be made of a nitride, such as silicon nitride (SiN) and may have a thickness of, for example, between 200 ⁇ and 3 microns.
  • a release body opening 60 and a contact pad opening 62 are then selectively etched through the etch stop layer 58 .
  • the release body opening 60 is located immediately above the release body 54 and is sized and positioned such that an upper surface of the release body is substantially completely exposed.
  • the contact pad opening 62 may be positioned immediately above one or several of the conductive traces 39 within the build up layer 28 and extend through the upper most portion of the build up layer 28 , as well as the etch stop layer 58 , to expose the adjacent conductive trace 39 .
  • a structural layer 64 is then formed over the build up layer 28 and within the depression 46 .
  • the structural layer 64 fills both the release body opening 60 and the contact pad opening 62 .
  • the structural layer 64 may include a conductive barrier layer and be made of a conductive material, such as a mixture of aluminum and copper, and may be deposited using sputtering, as is commonly used in the art.
  • the structural layer 64 may have a thickness of, for example, between 1 and 10 microns.
  • a portion of the structural layer 64 over the release body 54 may form a cavity structure over the MEMS device 24 .
  • the structural layer 64 is then selectively etched to form a plurality of etch openings 66 over the release body 54 .
  • the etch openings 66 may be formed around a periphery of the active region 34 of the MEMS device 24 .
  • the selective etching of the structural layer 64 also forms a contact pad 68 (or upper conductive structure) from the structural layer 64 over the contact pad opening 62 .
  • the release body 54 is then isotropically etched through the etch openings 66 .
  • such an isotropic etch removes the material of the release body 54 at a relatively high rate, while etching the materials of the etch stop layer 58 and the structural layer 64 at relatively slow rates, and the materials of the MEMS device 24 at a negligible rate.
  • the release body 54 is removed from the semiconductor assembly 20 and a cavity 70 is formed between the structural layer 64 and the MEMS device 24 , in particular the active region 34 of the MEMS device 24 .
  • the isotropic etch may be performed using a processing gas, such as xenon difluoride (XeF 2 ), a vapor or liquid containing HF, or a plasma containing oxygen, depending on the materials of the release body to be removed.
  • a processing gas such as xenon difluoride (XeF 2 ), a vapor or liquid containing HF, or a plasma containing oxygen, depending on the materials of the release body to be removed.
  • the isotropic etching process continues around the outer edges of the MEMS device 24 to etch the portion of the gate dielectric layer 30 that is located below the active region 34 of the MEMS device 24 .
  • the cavity 70 is located above, below, and to the sides of the active region 34 of the MEMS device 24 .
  • a sealing layer 72 is then formed over the remaining portions 64 and the exposed portions of the etch stop layer 58 . As shown, the sealing layer 72 also fills the etch openings 66 to form a plurality of sealing pillars 74 within the etch openings 66 .
  • the formation of the sealing layer 72 , and in particular the sealing pillars 74 substantially seals the cavity 70 from the outside atmosphere.
  • the formation of the sealing layer 72 may be performed under specific atmospheric conditions such that the atmospheric pressure within the cavity 70 may be controlled.
  • the sealing layer 72 is formed in a vacuum chamber such that a vacuum exists in the cavity 70 after the formation of the sealing layer 72 .
  • the sealing layer 72 may consist of multiple depositions of different materials.
  • the sealing layer 72 may be made of a dielectric or insulating material, such as silicon dioxide (SiO 2 ) or silicon nitride (SiN) and may be formed using chemical vapor deposition (CVD).
  • the formation of the sealing layer 72 may complete the formation of a microelectronic assembly utilizing entirely CMOS processing steps, as is commonly understood, according to one embodiment of the present invention.
  • the semiconductor device assembly 20 may be separated into individual microelectronic die, or semiconductor chips, packaged and installed in a various electronic or computing systems.
  • the active region 34 has the space it needs to move, as is the case with a resonator, without contacting the other portions of the device, thus allowing the MEMS device 24 to operate properly and prevent the active region 34 from becoming damaged.
  • One advantage of the method described above is that a cavity may be formed around the MEMS device, and subsequently be sealed, using standard CMOS processing steps. Therefore, the microelectronic assembly described above may be manufactured with minimal modifications to the processing apparatuses and tools that are used to construct such devices. As a result, the costs of manufacturing the assembly are minimized.
  • FIGS. 9-15 illustrate a method for forming a microelectronic assembly according to another embodiment of the present invention.
  • a semiconductor assembly 80 which may be similar to the semiconductor assembly 20 illustrated in FIG. 1 and likewise includes a semiconductor substrate 82 , a MEMS device 84 , a semiconductor device 86 , and a build up layer 88 formed over the MEMS device 84 and the semiconductor device 86 .
  • FIGS. 9-15 illustrate a method for forming a microelectronic assembly according to another embodiment of the present invention.
  • a semiconductor assembly 80 which may be similar to the semiconductor assembly 20 illustrated in FIG. 1 and likewise includes a semiconductor substrate 82 , a MEMS device 84 , a semiconductor device 86 , and a build up layer 88 formed over the MEMS device 84 and the semiconductor device 86 .
  • a depression 90 is formed in the portion of the build up layer 88 over the MEMS device 84 , a release body 92 is formed on a central portion of the MEMS device 84 , and an etch stop layer 94 is formed over the build up layer 88 and the release body 92 and within the depression 90 , in a manner similar to that illustrated in FIGS. 2 and 3 .
  • the etch stop layer 94 illustrated in FIG. 11 may be formed to a greater thickness than the etch stop layer 58 illustrated in FIG. 3 .
  • the etch stop layer 94 may have a thickness of, for example, between 0.5 and 10 microns.
  • the etch stop layer 94 serves as both an etch stop layer and a structural layer, which defines a cavity for the MEMS device 84 in a similar fashion to the structural layer 64 shown in FIG. 6 .
  • a contact pad opening 96 is formed in the etch stop layer 94 , and a conductive layer 98 , similar to the structural layer 64 illustrated in FIG. 5 , is then formed over the etch stop layer 94 .
  • the conductive layer 98 is then selectively etched to leave only a contact pad 100 , similar to the contact pad 68 illustrated in FIG. 6 , within the contact pad opening 96 .
  • a plurality etch openings 102 are then formed in the etch stop layer 94 above the release body 92 , as shown in FIG. 14 .
  • the release body 92 is then isotropically etched through the etch openings 102 in a manner similarly illustrated in FIG. 6 .
  • a cavity 104 is formed between the etch stop layer 94 and the MEMS device 84 .
  • the cavity 104 may also be formed between the substrate 82 and the MEMS device 84 .
  • a sealing layer 106 is formed over the etch stop layer 94 to seal the cavity 104 from the outside atmosphere. As shown, a portion of the sealing layer 106 above the contact pad 100 may be removed so that an electrical connection may be made to the contact pad and thus the assembly 80 .
  • a further advantage of the embodiment illustrated in FIGS. 9-15 is that the cavity 104 may be formed and sealed after the conductive layer has been removed. As a result, any MEMS devices which may experience electrical coupling with any metal objects may be used in the device 80 .
  • the invention provides a method for constructing a microelectronic assembly.
  • a substrate having a MEMS device formed on a first portion thereof, a semiconductor device formed on a second portion thereof, and a build up layer formed over the MEMS device and the semiconductor device is provided.
  • a first portion of the build up layer over the MEMS device is removed.
  • a release body is formed over to the MEMS device.
  • a structural material is formed over the release body.
  • An opening is formed in the structural material to expose the release body.
  • the release body is removed through the opening to form a cavity between the MEMS device and the structural material.
  • the opening in the structural material is sealed with a sealing material.
  • the removal of the release body through the opening may include isotropically etching the release body through the opening.
  • the removal of the first portion of the build up layer may include forming a depression in the upper portion of the build up layer.
  • the depression may have opposing inner walls and a floor.
  • An upper surface of the MEMS device may at least partially define the floor of the depression.
  • the method may also include forming an etch stop layer over the opposing inner walls of the depression.
  • the release body may be an upper release body and formed on the upper surface of the MEMS device.
  • the structural material may be formed over the upper release body.
  • the semiconductor substrate may also include a lower release body formed below the MEMS device.
  • the isotropic etching may remove the upper release body and the lower release body such that the cavity lies above and below the MEMS device.
  • the MEMS device may include at least one of a gyroscope, an accelerometer, a resonator, a filter, an oscillator, a switch, and a variable capacitor.
  • the invention also provides a method for constructing a microelectronic assembly comprising a semiconductor substrate having a MEMS device formed on a first portion thereof, a semiconductor device formed on a second portion thereof, and a build up layer formed over the MEMS device and the semiconductor device is provided.
  • the build up layer includes a plurality of insulating layers and conductors. The conductors electrically connect the MEMS device and the semiconductor device to an upper conductive structure within the build up layer. A portion of the build up layer over the MEMS device is removed.
  • a release body is formed adjacent to and above the MEMS device. The release body has a first width.
  • a structural material is formed over the release body.
  • An opening is formed in the structural material to expose the release body.
  • the opening may have a second width that is less than the first width.
  • the release body is isotropically etched through the opening to form a cavity between the MEMS device and the structural material.
  • a sealing material is formed over the opening to seal the cavity.
  • the removal of the first portion of the build up layer may include forming a depression in the upper portion of the build up layer.
  • the depression may have opposing inner walls and a floor.
  • An upper surface of the MEMS device may at least partially define the floor of the depression.
  • the release body may be an upper release body and be formed on the upper surface of the MEMS device.
  • the structural material may be formed over the upper release body.
  • the semiconductor substrate may also include a lower release body formed below the MEMS device. The isotropic etching may remove the upper release body and the lower release body such that the cavity lies above and below the MEMS device.
  • the method may also include forming an etch stop layer over the opposing inner walls of the depression.
  • the semiconductor substrate may also include a processing layer formed thereon.
  • the MEMS device and the semiconductor device may include respective first and second portions of the processing layer.
  • the invention further provides a microelectronic assembly including a semiconductor substrate having first and second portions, micro-electromechanical system (MEMS) device formed on the first portion of the semiconductor substrate, semiconductor device formed on the second portion of the semiconductor substrate, a build up layer having a first portion formed over the MEMS device and a second portion formed over the semiconductor device, the first portion of the build up layer having an opening therein to expose at least a portion of the MEMS device; and a structural material formed over the MEMS device such that cavity lies between the MEMS device and the structural material.
  • MEMS micro-electromechanical system
  • the structural material may have an opening therethrough to expose the cavity.
  • the microelectronic assembly may also include a sealing material formed over the opening in the structural material to seal the cavity.
  • the build up layer may include a plurality of insulating layers and conductors, the conductors electrically connecting at least one of the MEMS device and the semiconductor device to an upper conductive structure within the build up layer.
  • the cavity may be located above and below the MEMS device.

Abstract

A method is provided for constructing a microelectronic assembly. A semiconductor substrate having a MEMS device formed on a first portion thereof, a semiconductor device formed on a second portion thereof, and a build up layer having a first portion formed over the MEMS device and a second portion formed over the semiconductor device is provided. The first portion of the build up layer over the MEMS device is removed. A release body is formed adjacent to the MEMS device. A structural material is formed over the release body. An opening is formed in the structural material to expose the release body. The release body is removed through the opening to form a cavity between the MEMS device and the structural material. The opening in the structural material is sealed with a sealing material.

Description

    FIELD OF THE INVENTION
  • The present invention generally relates to micro-electromechanical system (MEMS) devices, and more particularly relates to a method for forming and sealing a cavity for a MEMS device.
  • BACKGROUND OF THE INVENTION
  • Integrated circuit devices (i.e., integrated circuits) are formed on semiconductor substrates, or wafers. The wafers are then sawed into microelectronic dies (or “dice”), or semiconductor chips, with each die carrying a respective integrated circuit. Each semiconductor chip is mounted to a package, or carrier, substrate using either wirebonding or “flip-chip” connections. The packaged chip is then typically mounted to a circuit board, or motherboard, before being installed in an electronic or computing system.
  • Depending on the intended use of the semiconductor chip, one of the types of individual devices formed on the semiconductor substrate may be a micro-electromechanical system (MEMS) device. MEMS devices are often used in such devices as gyroscopes, accelerometers, resonators, filters, oscillators, switches, and variable capacitors. One particular type of MEMS device is known as an “interleaved” MEMS device. Interleaved MEMS devices are formed using many of the same processing steps, such as complimentary metal oxide semiconductor (CMOS) processing, that are used to form other devices (e.g., transistors) on the substrate and often incorporate a processing layer (e.g., polycrystalline silicon) that is also used to form a portion (e.g., a gate electrode) of one of the other types of devices.
  • After the various devices have been formed on the substrate, multiple insulating layers and conductors are formed on the substrate and over the devices to protect the devices, as well as provide contact pads so that electrical connections can be made to the devices, during what is referred to as “backend” processing. Additionally, particular types of MEMS devices, such as resonators, switches, and variable capacitors often require a cavity, often formed during backend processing, in which to move in order to work properly. The cavities formed around such MEMS devices are typically sealed to protect the MEMS device from contaminates and moisture, as well as provide a controlled-pressure atmosphere for specific types of MEMS devices. In order to form such a cavity, additional processing steps are typically required. These additional processing steps have been unsuccessful when using completely unmodified backend process integration. On the other hand such MEMS devices can be added to CMOS devices and sealed using processes and machines other than those used to form CMOS devices. As a result, the cost of manufacturing such devices is drastically increased.
  • Accordingly, it is desirable to provide a method for forming the cavities around the MEMS devices using the same processing steps used to form the devices and the backend layers on the substrate. Furthermore, other desirable features and characteristics of the present invention will become apparent from the subsequent detailed description of the invention and the appended claims, taken in conjunction with the accompanying drawings and this background of the invention.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • The present invention will hereinafter be described in conjunction with the following drawing FIGs., wherein like numerals denote like elements, and
  • FIG. 1 is a cross-sectional side view of a semiconductor assembly including a semiconductor substrate with a micro-electromechanical system (MEMS) device, a semiconductor device, and a build up layer formed thereon;
  • FIG. 2 is a cross-sectional side view of the semiconductor assembly FIG. 1 with a depression formed in the build up layer and a release body formed on a floor of the depression;
  • FIG. 3 is a cross-sectional side view of the semiconductor assembly of FIG. 2 with an etch stop layer formed over the build up layer and within the depression;
  • FIG. 4 is a cross-sectional side view of the semiconductor assembly of FIG. 3 after the etch stop layer has been selectively etched;
  • FIG. 5 is a cross-sectional side view of the semiconductor assembly of FIG. 4 with a structural layer formed over the build up layer and within the depression;
  • FIG. 6 is a cross-sectional side view of the semiconductor assembly of FIG. 5 after the structural layer has been selectively etched;
  • FIG. 7 is a cross-sectional side view of the semiconductor assembly of FIG. 6 with a sealing layer formed over the structural layer in with the depression thus forming a microelectronic assembly according to one embodiment of the present invention;
  • FIG. 8 is a cross-sectional top plan view of the semiconductor assembly of FIG. 7 taken along line 8-8;
  • FIGS. 9-15 are cross-sectional side views of a semiconductor assembly illustrating a method for forming a microelectronic assembly according another embodiment of the present invention.
  • DETAILED DESCRIPTION OF THE INVENTION
  • The following detailed description of the invention is merely exemplary in nature and is not intended to limit the invention or the application and uses of the invention. Furthermore, there is no intention to be bound by any theory presented in the preceding background of the invention or the following detailed description of the invention. It should also be noted that FIGS. 1-15 are merely illustrative and may not be drawn to scale.
  • FIGS. 1-8 illustrate a method for forming a microelectronic assembly according to one embodiment of the present invention. Referring to FIG. 1, there is illustrated a semiconductor assembly 20. The semiconductor assembly 20 includes a semiconductor substrate 22, a micro-electromechanical system (MEMS) device 24, a semiconductor device 26, and a build up layer 28. The semiconductor substrate 22 is made of a semiconductor material, such as gallium arsenide (GaAs), gallium nitride (GaN), or silicon (Si). Although not specifically illustrated, the semiconductor substrate 22 has a thickness of, for example, between approximately 300 and 1000 microns, and the semiconductor material of the substrate 22 may be of a first conductivity type, or doped with a first dopant type, as is commonly understood in the art. In one embodiment, the substrate 22 is a “P-Type” semiconductor substrate and is doped with boron (B). The substrate 22 is shown having a bulk semiconductor configuration. However, in other embodiments, the substrate 22 may have a semiconductor-on-insulator (SOI) configuration.
  • Although only a portion of the semiconductor substrate 22, and the semiconductor assembly 20 as a whole is illustrated in FIG. 1, it should be understood that the substrate 22 may be a semiconductor wafer with a diameter of, for example, approximately 150, 200, or 300 mm. Additionally, although not specifically illustrated, the substrate 22, as well as the entire semiconductor assembly 20, may be divided into multiple dies, or “dice,” as is commonly understood in the art. Furthermore, although the following process steps may be shown as being performed on only a small portion of the substrate 22, it should be understood that each of the steps may be performed on substantially the entire substrate 22, or multiple dice, simultaneously. Furthermore, although not shown, it should be understood that the processing steps described below may be facilitated by the deposition and exposure of multiple photoresist layers, as is commonly understood.
  • Still referring to FIG. 1, the MEMS device 24 and the semiconductor device 26, for example, a complimentary metal oxide semiconductor (CMOS), are formed over respective first and second portions of the semiconductor substrate 22. The MEMS device 24 may be, for example, a gyroscope, an accelerometer, a resonator, a filter, an oscillator, a switch, and/or a variable capacitor. The semiconductor device 26 may be a transistor, as is commonly understood in the art. In the example illustrated in FIG. 1, both the MEMS device 24 and the semiconductor device 26 incorporate a gate dielectric layer 30 and a polycrystalline silicon layer 32 that have been formed over the upper surface of the substrate 22. The MEMS device 24 may incorporate a portion of the polycrystalline silicon layer 32 to form a body or an active region 34 of the MEMS device 24. The active region 34 may be a portion of the MEMS device 24 which actuates, or moves, during use, depending on the type of MEMS device. The semiconductor device 32 may incorporate another portion of the polycrystalline silicon layer 32 to form a gate electrode 36, as is commonly understood in the art. The portion of the polycrystalline silicon layer 32 forming the active region 34 of the MEMS device may be made thicker than the portion that forms the gate electrode 36 thru multiple polycrystalline silicon depositions. The MEMS device 24 may incorporate a portion of the gate dielectric layer 30 as a spacer between the active region 34 and the upper surface of the semiconductor substrate 22. The semiconductor device 26 may incorporate another portion of the gate dielectric layer 30 to form a gate dielectric beneath the gate electrode 36, as is commonly understood. The spacer portion of the gate dielectric 30 below the MEMS active region 34 may be made thicker than the portion that forms the gate dielectric layer 30 thru additional dielectric depositions.
  • The build up layer 28 includes various insulating layers 38 and conductive traces 39, as well as conductive vias 40, and may have a thickness of, for example, between 2 and 10 microns as measured from the upper surface of the semiconductor substrate 22. As illustrated, the conductive vias 40, together with portions of conductive traces 39, interconnect the MEMS device 24 and the semiconductor device 26 to an upper portion or region of the build up layer 28. As will be appreciated by one skilled in the art, the completion of the formation of the build up layer 28 over the MEMS device 24 and the semiconductor device 26 may be performed using, for example, dual-inlaid processing steps and may nearly complete the “backend” manufacturing steps that are typically required on such devices. Furthermore, the formation of the MEMS device 24, as well as the semiconductor device 26, may also be included in the CMOS processing steps such that the MEMS device 24 is what is known as an integrated or “interleaved” MEMS device, as is commonly understood. The MEMS device 24 may also include anchor formations 42 that interconnect the active region 34 and the upper surface of the substrate 22 and may be substantially square with a side length 44 of, for example, between 10 and 1000 microns.
  • As illustrated in FIG. 2, a depression 46, or a trench, is then formed in the portion of the build up layer 28 over the MEMS device 24. The depression 46 includes opposing inner walls 48 and a floor 50, which may be partially formed by an upper surface of the MEMS device 24, as the depression 46 may extend entirely through the build up layer to expose the MEMS device 24. The depression 46 may be substantially square with a side length 52 of, for example, between 6 and 900 microns. The depression 46 may be formed using a dry etching process (e.g., an alternating oxide/metal etching process or other process), as is commonly understood.
  • Still referring to FIG. 2 a release body 54, or a sacrificial material, is then formed over a central portion of the floor 50 of the depression 46 or the upper surface of the MEMS device 24. The release body 54 has, for example, a length 56 of between 5 and 850 microns and a thickness between 500 angstroms (Å) and 5 microns. The release body 54, in one embodiment, is made of the same material as at least one of the interlayer dielectric layers within the build up layer 28, such as silicon oxide (SiO2). The release body 54 may also be made of other oxide materials, photoresist layers, and/or organic materials.
  • Referring to FIG. 3, an etch stop layer 58 is then formed over the build up layer 28 and within the depression 46. As shown the etch stop layer 58 completely covers both the inner walls 48 and the floor 50 of the depression 46, as well as the release body 54. The etch stop layer 58 may be made of a nitride, such as silicon nitride (SiN) and may have a thickness of, for example, between 200 Å and 3 microns.
  • As shown in FIG. 4, a release body opening 60 and a contact pad opening 62 are then selectively etched through the etch stop layer 58. The release body opening 60 is located immediately above the release body 54 and is sized and positioned such that an upper surface of the release body is substantially completely exposed. The contact pad opening 62 may be positioned immediately above one or several of the conductive traces 39 within the build up layer 28 and extend through the upper most portion of the build up layer 28, as well as the etch stop layer 58, to expose the adjacent conductive trace 39.
  • Next, as illustrated in FIG. 5, a structural layer 64 is then formed over the build up layer 28 and within the depression 46. As shown, the structural layer 64 fills both the release body opening 60 and the contact pad opening 62. The structural layer 64 may include a conductive barrier layer and be made of a conductive material, such as a mixture of aluminum and copper, and may be deposited using sputtering, as is commonly used in the art. The structural layer 64 may have a thickness of, for example, between 1 and 10 microns. As will be described in further detail below, a portion of the structural layer 64 over the release body 54 may form a cavity structure over the MEMS device 24.
  • Referring ahead to FIG. 8 in combination with FIG. 6, the structural layer 64 is then selectively etched to form a plurality of etch openings 66 over the release body 54. As shown specifically in FIG. 8, the etch openings 66 may be formed around a periphery of the active region 34 of the MEMS device 24. Referring again to FIG. 6, at the same time the etch openings 66 are formed, the selective etching of the structural layer 64 also forms a contact pad 68 (or upper conductive structure) from the structural layer 64 over the contact pad opening 62.
  • Still referring to FIGS. 6 and 8, the release body 54 is then isotropically etched through the etch openings 66. As will be appreciated by one skilled in the art, such an isotropic etch removes the material of the release body 54 at a relatively high rate, while etching the materials of the etch stop layer 58 and the structural layer 64 at relatively slow rates, and the materials of the MEMS device 24 at a negligible rate. Thus, the release body 54 is removed from the semiconductor assembly 20 and a cavity 70 is formed between the structural layer 64 and the MEMS device 24, in particular the active region 34 of the MEMS device 24. The isotropic etch may be performed using a processing gas, such as xenon difluoride (XeF2), a vapor or liquid containing HF, or a plasma containing oxygen, depending on the materials of the release body to be removed. In one embodiment of the present invention, the isotropic etching process continues around the outer edges of the MEMS device 24 to etch the portion of the gate dielectric layer 30 that is located below the active region 34 of the MEMS device 24. In such an embodiment, the cavity 70 is located above, below, and to the sides of the active region 34 of the MEMS device 24.
  • Referring to FIG. 7 in combination with FIG. 8, a sealing layer 72 is then formed over the remaining portions 64 and the exposed portions of the etch stop layer 58. As shown, the sealing layer 72 also fills the etch openings 66 to form a plurality of sealing pillars 74 within the etch openings 66. The formation of the sealing layer 72, and in particular the sealing pillars 74, substantially seals the cavity 70 from the outside atmosphere. As will be appreciated by one skilled in the art, the formation of the sealing layer 72 may be performed under specific atmospheric conditions such that the atmospheric pressure within the cavity 70 may be controlled. In one embodiment, the sealing layer 72 is formed in a vacuum chamber such that a vacuum exists in the cavity 70 after the formation of the sealing layer 72. The sealing layer 72 may consist of multiple depositions of different materials.
  • As shown in FIG. 7, a portion of the sealing layer 72 above the contact pad 68 may be removed so that an electrical connection may be made to the contact pad 68. The sealing layer 72 may be made of a dielectric or insulating material, such as silicon dioxide (SiO2) or silicon nitride (SiN) and may be formed using chemical vapor deposition (CVD). The formation of the sealing layer 72 may complete the formation of a microelectronic assembly utilizing entirely CMOS processing steps, as is commonly understood, according to one embodiment of the present invention.
  • After final processing steps, the semiconductor device assembly 20, or the semiconductor substrate 22, may be separated into individual microelectronic die, or semiconductor chips, packaged and installed in a various electronic or computing systems. During operation, because of the cavity 70 that is formed around the active region 34 of the MEMS device 24, the active region 34 has the space it needs to move, as is the case with a resonator, without contacting the other portions of the device, thus allowing the MEMS device 24 to operate properly and prevent the active region 34 from becoming damaged.
  • One advantage of the method described above is that a cavity may be formed around the MEMS device, and subsequently be sealed, using standard CMOS processing steps. Therefore, the microelectronic assembly described above may be manufactured with minimal modifications to the processing apparatuses and tools that are used to construct such devices. As a result, the costs of manufacturing the assembly are minimized.
  • FIGS. 9-15 illustrate a method for forming a microelectronic assembly according to another embodiment of the present invention. Referring to FIG. 9, there is illustrated a semiconductor assembly 80, which may be similar to the semiconductor assembly 20 illustrated in FIG. 1 and likewise includes a semiconductor substrate 82, a MEMS device 84, a semiconductor device 86, and a build up layer 88 formed over the MEMS device 84 and the semiconductor device 86. As illustrated in FIGS. 10 and 11, a depression 90 is formed in the portion of the build up layer 88 over the MEMS device 84, a release body 92 is formed on a central portion of the MEMS device 84, and an etch stop layer 94 is formed over the build up layer 88 and the release body 92 and within the depression 90, in a manner similar to that illustrated in FIGS. 2 and 3. However, the etch stop layer 94 illustrated in FIG. 11 may be formed to a greater thickness than the etch stop layer 58 illustrated in FIG. 3. The etch stop layer 94 may have a thickness of, for example, between 0.5 and 10 microns. As will be apparent from the description below, in the embodiment illustrated in FIGS. 9-15, the etch stop layer 94 serves as both an etch stop layer and a structural layer, which defines a cavity for the MEMS device 84 in a similar fashion to the structural layer 64 shown in FIG. 6.
  • As illustrated in FIG. 12, a contact pad opening 96, similar to the contact pad opening 62 illustrated in FIG. 4, is formed in the etch stop layer 94, and a conductive layer 98, similar to the structural layer 64 illustrated in FIG. 5, is then formed over the etch stop layer 94. As shown in FIG. 13, the conductive layer 98 is then selectively etched to leave only a contact pad 100, similar to the contact pad 68 illustrated in FIG. 6, within the contact pad opening 96.
  • A plurality etch openings 102, similar to the etch openings 66 illustrated in FIG. 6, are then formed in the etch stop layer 94 above the release body 92, as shown in FIG. 14. The release body 92 is then isotropically etched through the etch openings 102 in a manner similarly illustrated in FIG. 6. As a result, still referring to FIG. 14, a cavity 104 is formed between the etch stop layer 94 and the MEMS device 84. As described before, the cavity 104 may also be formed between the substrate 82 and the MEMS device 84. As illustrated in FIG. 15, a sealing layer 106 is formed over the etch stop layer 94 to seal the cavity 104 from the outside atmosphere. As shown, a portion of the sealing layer 106 above the contact pad 100 may be removed so that an electrical connection may be made to the contact pad and thus the assembly 80.
  • A further advantage of the embodiment illustrated in FIGS. 9-15 is that the cavity 104 may be formed and sealed after the conductive layer has been removed. As a result, any MEMS devices which may experience electrical coupling with any metal objects may be used in the device 80.
  • The invention provides a method for constructing a microelectronic assembly. A substrate having a MEMS device formed on a first portion thereof, a semiconductor device formed on a second portion thereof, and a build up layer formed over the MEMS device and the semiconductor device is provided. A first portion of the build up layer over the MEMS device is removed. A release body is formed over to the MEMS device. A structural material is formed over the release body. An opening is formed in the structural material to expose the release body. The release body is removed through the opening to form a cavity between the MEMS device and the structural material. The opening in the structural material is sealed with a sealing material.
  • The build up layer may include a plurality of insulating layers and conductors. The conductors may electrically connect at least one of the MEMS device and the semiconductor device to an upper conductive structure within the build up layer. The release body may be formed at least one of above and below the MEMS device. The release body may have a first width and the opening in the structural material may have a second width. The second width may be less than the first width.
  • The removal of the release body through the opening may include isotropically etching the release body through the opening. The removal of the first portion of the build up layer may include forming a depression in the upper portion of the build up layer. The depression may have opposing inner walls and a floor. An upper surface of the MEMS device may at least partially define the floor of the depression.
  • The method may also include forming an etch stop layer over the opposing inner walls of the depression. The release body may be an upper release body and formed on the upper surface of the MEMS device. The structural material may be formed over the upper release body.
  • The semiconductor substrate may also include a lower release body formed below the MEMS device. The isotropic etching may remove the upper release body and the lower release body such that the cavity lies above and below the MEMS device. The MEMS device may include at least one of a gyroscope, an accelerometer, a resonator, a filter, an oscillator, a switch, and a variable capacitor.
  • The invention also provides a method for constructing a microelectronic assembly comprising a semiconductor substrate having a MEMS device formed on a first portion thereof, a semiconductor device formed on a second portion thereof, and a build up layer formed over the MEMS device and the semiconductor device is provided. The build up layer includes a plurality of insulating layers and conductors. The conductors electrically connect the MEMS device and the semiconductor device to an upper conductive structure within the build up layer. A portion of the build up layer over the MEMS device is removed. A release body is formed adjacent to and above the MEMS device. The release body has a first width. A structural material is formed over the release body. An opening is formed in the structural material to expose the release body. The opening may have a second width that is less than the first width. The release body is isotropically etched through the opening to form a cavity between the MEMS device and the structural material. A sealing material is formed over the opening to seal the cavity.
  • The removal of the first portion of the build up layer may include forming a depression in the upper portion of the build up layer. The depression may have opposing inner walls and a floor. An upper surface of the MEMS device may at least partially define the floor of the depression.
  • The release body may be an upper release body and be formed on the upper surface of the MEMS device. The structural material may be formed over the upper release body. The semiconductor substrate may also include a lower release body formed below the MEMS device. The isotropic etching may remove the upper release body and the lower release body such that the cavity lies above and below the MEMS device.
  • The method may also include forming an etch stop layer over the opposing inner walls of the depression. The semiconductor substrate may also include a processing layer formed thereon. The MEMS device and the semiconductor device may include respective first and second portions of the processing layer.
  • The invention further provides a microelectronic assembly including a semiconductor substrate having first and second portions, micro-electromechanical system (MEMS) device formed on the first portion of the semiconductor substrate, semiconductor device formed on the second portion of the semiconductor substrate, a build up layer having a first portion formed over the MEMS device and a second portion formed over the semiconductor device, the first portion of the build up layer having an opening therein to expose at least a portion of the MEMS device; and a structural material formed over the MEMS device such that cavity lies between the MEMS device and the structural material.
  • The structural material may have an opening therethrough to expose the cavity. The microelectronic assembly may also include a sealing material formed over the opening in the structural material to seal the cavity.
  • The build up layer may include a plurality of insulating layers and conductors, the conductors electrically connecting at least one of the MEMS device and the semiconductor device to an upper conductive structure within the build up layer. The cavity may be located above and below the MEMS device.
  • While at least one exemplary embodiment has been presented in the foregoing detailed description of the invention, it should be appreciated that a vast number of variations exist. It should also be appreciated that the exemplary embodiment or exemplary embodiments are only examples, and are not intended to limit the scope, applicability, or configuration of the invention in any way. Rather, the foregoing detailed description will provide those skilled in the art with a convenient road map for implementing an exemplary embodiment of the invention, it being understood that various changes may be made in the function and arrangement of elements described in an exemplary embodiment without departing from the scope of the invention as set forth in the appended claims and their legal equivalents.

Claims (20)

1. A method for constructing a microelectronic assembly comprising:
providing a substrate having a micro-electromechanical system (MEMS) device formed on a first portion thereof, a semiconductor device formed on a second portion thereof, and a build up layer formed over the MEMS device and the semiconductor device;
removing a first portion of the build up layer over the MEMS device;
forming a release body over to the MEMS device;
forming a structural material over the release body;
forming an opening in the structural material to expose the release body;
removing the release body through the opening to form a cavity between the MEMS device and the structural material; and
sealing the opening in the structural material with a sealing material.
2. The method of claim 1, wherein the build up layer includes a plurality of insulating layers and conductors, the conductors electrically connecting at least one of the MEMS device and the semiconductor device to an upper conductive structure within the build up layer.
3. The method of claim 1, wherein the release body is formed at least one of above and below the MEMS device.
4. The method of claim 1, wherein the release body has a first width and the opening in the structural material has a second width, the second width being less than the first width.
5. The method of claim 1, wherein the removal of the release body through the opening includes isotropically etching the release body through the opening.
6. The method of claim 1, wherein the removal of the first portion of the build up layer includes forming a depression in the upper portion of the build up layer, the depression having opposing inner walls and a floor, an upper surface of the MEMS device at least partially defining the floor of the depression.
7. The method of claim 6, further comprising forming an etch stop layer over the opposing inner walls of the depression.
8. The method of claim 1, wherein the release body is an upper release body and is formed on the upper surface of the MEMS device and the structural material is formed over the upper release body.
9. The method of claim 8, wherein the semiconductor substrate also includes a lower release body formed below the MEMS device and the isotropic etching removes the upper release body and the lower release body such that the cavity lies above and below the MEMS device.
10. The method of claim 9, wherein the MEMS device includes at least one of a gyroscope, an accelerometer, a resonator, a filter, an oscillator, a switch, and a variable capacitor.
11. A method for constructing a microelectronic assembly comprising:
providing a substrate having a micro-electromechanical system (MEMS) device formed on a first portion thereof, a semiconductor device formed on a second portion thereof, and a build up layer formed over the MEMS device and the semiconductor device, the build up layer including a plurality of insulating layers and conductors, the conductors electrically connecting at least one of the MEMS device and the semiconductor device to an upper conductive structure w the build up layer;
removing a portion of the build up layer over the MEMS device;
forming a release body adjacent to and above the MEMS device, the release body having a first width;
forming a structural material over the release body;
forming an opening in the structural material to expose the release body, the opening having a second width that is less than the first width;
isotropically etching the release body through the opening to form a cavity between the MEMS device and the structural material; and
forming a sealing material over the opening to seal the cavity.
12. The method of claim 11, wherein the removal of the first portion of the build up layer includes forming a depression in the upper portion of the build up layer, the depression having opposing inner walls and a floor, an upper surface of the MEMS device at least partially defining the floor of the depression.
13. The method of claim 11, wherein the release body is an upper release body and is formed on the upper surface of the MEMS device and the structural material is formed over the upper release body and the semiconductor substrate also includes a lower release body formed below the MEMS device and the isotropic etching removes the upper release body and the lower release body such that the cavity lies above and below the MEMS device.
14. The method of claim 11, further comprising forming an etch stop layer over the opposing inner walls of the depression.
15. The method of claim 14, wherein the semiconductor substrate also includes a selected layer formed thereon and the MEMS device and the semiconductor device comprise respective first and second portions of the selected layer.
16. A microelectronic assembly comprising:
a semiconductor substrate having first and second portions;
a micro-electromechanical system (MEMS) device formed on the first portion of the semiconductor substrate;
a semiconductor device formed on the second portion of the semiconductor substrate;
a build up layer having a first portion formed over the MEMS device and a second portion formed over the semiconductor device, the first portion of the build up layer having an opening therein over at least a portion of the MEMS device; and
a structural material formed over the MEMS device such that a cavity lies between the MEMS device and the structural material.
17. The microelectronic assembly of claim 16, wherein the structural material has an opening therethrough and adjacent to the cavity.
18. The microelectronic assembly of claim 17, further comprising a sealing material formed over the opening in the structural material and the cavity is located above and below the MEMS device.
19. The microelectronic assembly of claim 16, wherein the build up layer includes a plurality of insulating layers and conductors, the conductors electrically connecting at least one of the MEMS device and the semiconductor device to an upper conductive structure within the build up layer.
20. The microelectronic assembly of claim 16, wherein the semiconductor device is a complimentary metal oxide silicon (CMOS) device.
US11/386,147 2006-03-21 2006-03-21 Method for forming and sealing a cavity for an integrated MEMS device Expired - Fee Related US7666698B2 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US11/386,147 US7666698B2 (en) 2006-03-21 2006-03-21 Method for forming and sealing a cavity for an integrated MEMS device

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US11/386,147 US7666698B2 (en) 2006-03-21 2006-03-21 Method for forming and sealing a cavity for an integrated MEMS device

Publications (2)

Publication Number Publication Date
US20070224832A1 true US20070224832A1 (en) 2007-09-27
US7666698B2 US7666698B2 (en) 2010-02-23

Family

ID=38534048

Family Applications (1)

Application Number Title Priority Date Filing Date
US11/386,147 Expired - Fee Related US7666698B2 (en) 2006-03-21 2006-03-21 Method for forming and sealing a cavity for an integrated MEMS device

Country Status (1)

Country Link
US (1) US7666698B2 (en)

Cited By (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20080142912A1 (en) * 2006-12-15 2008-06-19 Seiko Epson Corporation Mems resonator and manufacturing method of the same
US20100117124A1 (en) * 2007-11-13 2010-05-13 Rohm Co., Ltd. Semiconductor device
US20100248484A1 (en) * 2009-03-26 2010-09-30 Christopher Bower Methods of Forming Printable Integrated Circuit Devices and Devices Formed Thereby
US7863071B1 (en) * 2007-08-21 2011-01-04 Rf Micro Devices, Inc. Combined micro-electro-mechanical systems device and integrated circuit on a silicon-on-insulator wafer
WO2011003057A2 (en) * 2009-07-02 2011-01-06 Advanced Microfab, LLC Method of forming monolithic cmos-mems hybrid integrated, packaged structures
US20110210435A1 (en) * 2008-11-10 2011-09-01 Nxp B.V. Mems devices
WO2012021776A2 (en) * 2010-08-12 2012-02-16 Advanced Microfab, LLC Method of forming monolithic cmos-mems hybrid integrated, packaged structures
US10998857B2 (en) * 2017-11-27 2021-05-04 Murata Manufacturing Co., Ltd. Resonance device
US20220127138A1 (en) * 2020-10-23 2022-04-28 Aac Technologies (Nanjing) Co., Ltd. Electrical interconnection structure, electronic apparatus and manufacturing methods for the same
US11462478B2 (en) * 2019-05-30 2022-10-04 Taiwan Semiconductor Manufacturing Company Ltd. Layer for buffer semiconductor device including microelectromechnical system (MEMS) device

Families Citing this family (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2008132583A (en) * 2006-10-24 2008-06-12 Seiko Epson Corp Mems device
US11008215B2 (en) 2018-12-28 2021-05-18 Chuan-Wei Wang Complementary metal-oxide-semiconductor (CMOS) micro electro-mechanical (MEMS) microphone and method for fabricating the same

Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20030183916A1 (en) * 2002-03-27 2003-10-02 John Heck Packaging microelectromechanical systems
US6635509B1 (en) * 2002-04-12 2003-10-21 Dalsa Semiconductor Inc. Wafer-level MEMS packaging
US20040166606A1 (en) * 2003-02-26 2004-08-26 David Forehand Low temperature wafer-level micro-encapsulation
US20050007217A1 (en) * 2003-07-08 2005-01-13 International Business Machines Corporation Noble metal contacts for micro-electromechanical switches

Patent Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20030183916A1 (en) * 2002-03-27 2003-10-02 John Heck Packaging microelectromechanical systems
US6635509B1 (en) * 2002-04-12 2003-10-21 Dalsa Semiconductor Inc. Wafer-level MEMS packaging
US20040166606A1 (en) * 2003-02-26 2004-08-26 David Forehand Low temperature wafer-level micro-encapsulation
US20050007217A1 (en) * 2003-07-08 2005-01-13 International Business Machines Corporation Noble metal contacts for micro-electromechanical switches

Cited By (34)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7892875B2 (en) 2006-12-15 2011-02-22 Seiko Epson Corporation MEMS resonator and manufacturing method of the same
US7671430B2 (en) * 2006-12-15 2010-03-02 Seiko Epson Corporation MEMS resonator and manufacturing method of the same
US20100109815A1 (en) * 2006-12-15 2010-05-06 Seiko Epson Corporation Mems resonator and manufacturing method of the same
US20080142912A1 (en) * 2006-12-15 2008-06-19 Seiko Epson Corporation Mems resonator and manufacturing method of the same
US8362577B2 (en) 2006-12-15 2013-01-29 Seiko Epson Corporation Resonator including a microelectromechanical system structure with first and second structures of silicon layers
US20110121908A1 (en) * 2006-12-15 2011-05-26 Seiko Epson Corporation Mems Resonator and Manufacturing Method of the Same
US7863071B1 (en) * 2007-08-21 2011-01-04 Rf Micro Devices, Inc. Combined micro-electro-mechanical systems device and integrated circuit on a silicon-on-insulator wafer
US8735948B2 (en) * 2007-11-13 2014-05-27 Rohm Co., Ltd. Semiconductor device
US20100117124A1 (en) * 2007-11-13 2010-05-13 Rohm Co., Ltd. Semiconductor device
US20110210435A1 (en) * 2008-11-10 2011-09-01 Nxp B.V. Mems devices
US8980698B2 (en) * 2008-11-10 2015-03-17 Nxp, B.V. MEMS devices
US10522575B2 (en) 2009-03-26 2019-12-31 X-Celeprint Limited Methods of making printable device wafers with sacrificial layers
US20170133412A1 (en) * 2009-03-26 2017-05-11 Semprius, Inc. Methods of forming printable integrated circuit devices and devices formed thereby
US11469259B2 (en) * 2009-03-26 2022-10-11 X Display Company Technology Limited Printable device wafers with sacrificial layers
US20210167100A1 (en) * 2009-03-26 2021-06-03 X Display Company Technology Limited Printable device wafers with sacrificial layers
US20100248484A1 (en) * 2009-03-26 2010-09-30 Christopher Bower Methods of Forming Printable Integrated Circuit Devices and Devices Formed Thereby
US10943931B2 (en) 2009-03-26 2021-03-09 X Display Company Technology Limited Wafers with etchable sacrificial patterns, anchors, tethers, and printable devices
US8877648B2 (en) * 2009-03-26 2014-11-04 Semprius, Inc. Methods of forming printable integrated circuit devices by selective etching to suspend the devices from a handling substrate and devices formed thereby
US10163945B2 (en) * 2009-03-26 2018-12-25 X-Celeprint Limited Printable device wafers with sacrificial layers
US20150079783A1 (en) * 2009-03-26 2015-03-19 Semprius, Inc. Methods of Forming Printable Integrated Circuit Devices and Devices Formed Thereby
US9040425B2 (en) * 2009-03-26 2015-05-26 Semprius, Inc. Methods of forming printable integrated circuit devices and devices formed thereby
US9443883B2 (en) * 2009-03-26 2016-09-13 Semprius, Inc. Methods of forming printable integrated circuit devices and devices formed thereby
US20180130829A1 (en) * 2009-03-26 2018-05-10 X-Celeprint Limited Printable device wafers with sacrificial layers
US9899432B2 (en) * 2009-03-26 2018-02-20 X-Celeprint Limited Printable device wafers with sacrificial layers gaps
US7989248B2 (en) 2009-07-02 2011-08-02 Advanced Microfab, LLC Method of forming monolithic CMOS-MEMS hybrid integrated, packaged structures
WO2011003057A3 (en) * 2009-07-02 2011-04-14 Advanced Microfab, LLC Method of forming monolithic cmos-mems hybrid integrated, packaged structures
US20110003422A1 (en) * 2009-07-02 2011-01-06 Advanced Microfab, LLC Method of forming monolithic cmos-mems hybrid integrated, packaged structures
WO2011003057A2 (en) * 2009-07-02 2011-01-06 Advanced Microfab, LLC Method of forming monolithic cmos-mems hybrid integrated, packaged structures
WO2012021776A3 (en) * 2010-08-12 2012-05-10 Advanced Microfab, LLC Method of forming monolithic cmos-mems hybrid integrated, packaged structures
WO2012021776A2 (en) * 2010-08-12 2012-02-16 Advanced Microfab, LLC Method of forming monolithic cmos-mems hybrid integrated, packaged structures
US10998857B2 (en) * 2017-11-27 2021-05-04 Murata Manufacturing Co., Ltd. Resonance device
US11462478B2 (en) * 2019-05-30 2022-10-04 Taiwan Semiconductor Manufacturing Company Ltd. Layer for buffer semiconductor device including microelectromechnical system (MEMS) device
US20220127138A1 (en) * 2020-10-23 2022-04-28 Aac Technologies (Nanjing) Co., Ltd. Electrical interconnection structure, electronic apparatus and manufacturing methods for the same
US11884536B2 (en) * 2020-10-23 2024-01-30 AAC Technologies Pte. Ltd. Electrical interconnection structure, electronic apparatus and manufacturing methods for the same

Also Published As

Publication number Publication date
US7666698B2 (en) 2010-02-23

Similar Documents

Publication Publication Date Title
US7666698B2 (en) Method for forming and sealing a cavity for an integrated MEMS device
US10486964B2 (en) Method for forming a micro-electro mechanical system (MEMS) including bonding a MEMS substrate to a CMOS substrate via a blocking layer
US8709849B2 (en) Wafer level packaging
US20150166334A1 (en) MEMS Device with Release Aperture
US9172025B2 (en) Integrated semiconductor devices with single crystalline beam, methods of manufacture and design structure
US9212050B2 (en) Cap and substrate electrical connection at wafer level
US9034769B2 (en) Methods of selectively removing a substrate material
CN104609358B (en) MEMS and forming method thereof
US10160640B2 (en) Mechanisms for forming micro-electro mechanical system device
US9567206B2 (en) Structures and formation methods of micro-electro mechanical system device
US10720491B2 (en) Method of fabricating semiconductor devices
CN105023909A (en) Structure and method of providing a re-distribution layer (RDL) and a through-silicon via (TSV)
US11374000B2 (en) Trench capacitor with lateral protrusion structure
CN110858536A (en) Method for forming semiconductor device
US9059110B2 (en) Reduction of fluorine contamination of bond pads of semiconductor devices
US8946045B2 (en) Metal-insulator-metal (MIM) capacitor with deep trench (DT) structure and method in a silicon-on-insulator (SOI)
CN106601673B (en) Method for forming deep trench and deep trench isolation structure
CN110034064A (en) Semiconductor structure and forming method thereof
US9481564B2 (en) Method of sealing and shielding for dual pressure MEMs devices
US7528468B2 (en) Capacitor assembly with shielded connections and method for forming the same
JP2002222857A (en) Semiconductor chip, device structure, method for fabricating device structure and method for fabricating semiconductor device
CN113675140A (en) Semiconductor device and method for manufacturing the same

Legal Events

Date Code Title Description
AS Assignment

Owner name: FREESCALE SEMICONDUCTOR, INC., TEXAS

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:ZURCHER, PETER;REEL/FRAME:017720/0104

Effective date: 20060320

Owner name: FREESCALE SEMICONDUCTOR, INC.,TEXAS

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:ZURCHER, PETER;REEL/FRAME:017720/0104

Effective date: 20060320

AS Assignment

Owner name: CITIBANK, N.A. AS COLLATERAL AGENT, NEW YORK

Free format text: SECURITY AGREEMENT;ASSIGNORS:FREESCALE SEMICONDUCTOR, INC.;FREESCALE ACQUISITION CORPORATION;FREESCALE ACQUISITION HOLDINGS CORP.;AND OTHERS;REEL/FRAME:018855/0129

Effective date: 20061201

Owner name: CITIBANK, N.A. AS COLLATERAL AGENT,NEW YORK

Free format text: SECURITY AGREEMENT;ASSIGNORS:FREESCALE SEMICONDUCTOR, INC.;FREESCALE ACQUISITION CORPORATION;FREESCALE ACQUISITION HOLDINGS CORP.;AND OTHERS;REEL/FRAME:018855/0129

Effective date: 20061201

FEPP Fee payment procedure

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

AS Assignment

Owner name: CITIBANK, N.A.,NEW YORK

Free format text: SECURITY AGREEMENT;ASSIGNOR:FREESCALE SEMICONDUCTOR, INC.;REEL/FRAME:024085/0001

Effective date: 20100219

Owner name: CITIBANK, N.A., NEW YORK

Free format text: SECURITY AGREEMENT;ASSIGNOR:FREESCALE SEMICONDUCTOR, INC.;REEL/FRAME:024085/0001

Effective date: 20100219

AS Assignment

Owner name: CITIBANK, N.A., AS COLLATERAL AGENT,NEW YORK

Free format text: SECURITY AGREEMENT;ASSIGNOR:FREESCALE SEMICONDUCTOR, INC.;REEL/FRAME:024397/0001

Effective date: 20100413

Owner name: CITIBANK, N.A., AS COLLATERAL AGENT, NEW YORK

Free format text: SECURITY AGREEMENT;ASSIGNOR:FREESCALE SEMICONDUCTOR, INC.;REEL/FRAME:024397/0001

Effective date: 20100413

AS Assignment

Owner name: CITIBANK, N.A., AS NOTES COLLATERAL AGENT, NEW YOR

Free format text: SECURITY AGREEMENT;ASSIGNOR:FREESCALE SEMICONDUCTOR, INC.;REEL/FRAME:024915/0777

Effective date: 20100506

Owner name: CITIBANK, N.A., AS COLLATERAL AGENT, NEW YORK

Free format text: SECURITY AGREEMENT;ASSIGNOR:FREESCALE SEMICONDUCTOR, INC.;REEL/FRAME:024915/0759

Effective date: 20100506

AS Assignment

Owner name: CITIBANK, N.A., AS NOTES COLLATERAL AGENT, NEW YOR

Free format text: SECURITY AGREEMENT;ASSIGNOR:FREESCALE SEMICONDUCTOR, INC.;REEL/FRAME:024933/0316

Effective date: 20100506

Owner name: CITIBANK, N.A., AS COLLATERAL AGENT, NEW YORK

Free format text: SECURITY AGREEMENT;ASSIGNOR:FREESCALE SEMICONDUCTOR, INC.;REEL/FRAME:024933/0340

Effective date: 20100506

FPAY Fee payment

Year of fee payment: 4

AS Assignment

Owner name: CITIBANK, N.A., AS NOTES COLLATERAL AGENT, NEW YOR

Free format text: SECURITY AGREEMENT;ASSIGNOR:FREESCALE SEMICONDUCTOR, INC.;REEL/FRAME:030633/0424

Effective date: 20130521

AS Assignment

Owner name: CITIBANK, N.A., AS NOTES COLLATERAL AGENT, NEW YOR

Free format text: SECURITY AGREEMENT;ASSIGNOR:FREESCALE SEMICONDUCTOR, INC.;REEL/FRAME:031591/0266

Effective date: 20131101

AS Assignment

Owner name: FREESCALE SEMICONDUCTOR, INC., TEXAS

Free format text: PATENT RELEASE;ASSIGNOR:CITIBANK, N.A., AS COLLATERAL AGENT;REEL/FRAME:037354/0225

Effective date: 20151207

Owner name: FREESCALE SEMICONDUCTOR, INC., TEXAS

Free format text: PATENT RELEASE;ASSIGNOR:CITIBANK, N.A., AS COLLATERAL AGENT;REEL/FRAME:037357/0194

Effective date: 20151207

Owner name: FREESCALE SEMICONDUCTOR, INC., TEXAS

Free format text: PATENT RELEASE;ASSIGNOR:CITIBANK, N.A., AS COLLATERAL AGENT;REEL/FRAME:037356/0553

Effective date: 20151207

Owner name: FREESCALE SEMICONDUCTOR, INC., TEXAS

Free format text: PATENT RELEASE;ASSIGNOR:CITIBANK, N.A., AS COLLATERAL AGENT;REEL/FRAME:037357/0120

Effective date: 20151207

Owner name: FREESCALE SEMICONDUCTOR, INC., TEXAS

Free format text: PATENT RELEASE;ASSIGNOR:CITIBANK, N.A., AS COLLATERAL AGENT;REEL/FRAME:037356/0866

Effective date: 20151207

Owner name: FREESCALE SEMICONDUCTOR, INC., TEXAS

Free format text: PATENT RELEASE;ASSIGNOR:CITIBANK, N.A., AS COLLATERAL AGENT;REEL/FRAME:037356/0143

Effective date: 20151207

Owner name: FREESCALE SEMICONDUCTOR, INC., TEXAS

Free format text: PATENT RELEASE;ASSIGNOR:CITIBANK, N.A., AS COLLATERAL AGENT;REEL/FRAME:037356/0027

Effective date: 20151207

AS Assignment

Owner name: MORGAN STANLEY SENIOR FUNDING, INC., MARYLAND

Free format text: ASSIGNMENT AND ASSUMPTION OF SECURITY INTEREST IN PATENTS;ASSIGNOR:CITIBANK, N.A.;REEL/FRAME:037486/0517

Effective date: 20151207

AS Assignment

Owner name: MORGAN STANLEY SENIOR FUNDING, INC., MARYLAND

Free format text: ASSIGNMENT AND ASSUMPTION OF SECURITY INTEREST IN PATENTS;ASSIGNOR:CITIBANK, N.A.;REEL/FRAME:037518/0292

Effective date: 20151207

AS Assignment

Owner name: NORTH STAR INNOVATIONS INC., CALIFORNIA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:FREESCALE SEMICONDUCTOR, INC.;REEL/FRAME:037694/0264

Effective date: 20151002

AS Assignment

Owner name: NXP, B.V., F/K/A FREESCALE SEMICONDUCTOR, INC., NETHERLANDS

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC.;REEL/FRAME:040925/0001

Effective date: 20160912

Owner name: NXP, B.V., F/K/A FREESCALE SEMICONDUCTOR, INC., NE

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC.;REEL/FRAME:040925/0001

Effective date: 20160912

AS Assignment

Owner name: NXP B.V., NETHERLANDS

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC.;REEL/FRAME:040928/0001

Effective date: 20160622

AS Assignment

Owner name: MORGAN STANLEY SENIOR FUNDING, INC., MARYLAND

Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE PATENTS 8108266 AND 8062324 AND REPLACE THEM WITH 6108266 AND 8060324 PREVIOUSLY RECORDED ON REEL 037518 FRAME 0292. ASSIGNOR(S) HEREBY CONFIRMS THE ASSIGNMENT AND ASSUMPTION OF SECURITY INTEREST IN PATENTS;ASSIGNOR:CITIBANK, N.A.;REEL/FRAME:041703/0536

Effective date: 20151207

FEPP Fee payment procedure

Free format text: MAINTENANCE FEE REMINDER MAILED (ORIGINAL EVENT CODE: REM.)

LAPS Lapse for failure to pay maintenance fees

Free format text: PATENT EXPIRED FOR FAILURE TO PAY MAINTENANCE FEES (ORIGINAL EVENT CODE: EXP.)

STCH Information on status: patent discontinuation

Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362

FP Lapsed due to failure to pay maintenance fee

Effective date: 20180223

AS Assignment

Owner name: SHENZHEN XINGUODU TECHNOLOGY CO., LTD., CHINA

Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE TO CORRECT THE APPLICATION NO. FROM 13,883,290 TO 13,833,290 PREVIOUSLY RECORDED ON REEL 041703 FRAME 0536. ASSIGNOR(S) HEREBY CONFIRMS THE THE ASSIGNMENT AND ASSUMPTION OF SECURITYINTEREST IN PATENTS.;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC.;REEL/FRAME:048734/0001

Effective date: 20190217

AS Assignment

Owner name: MORGAN STANLEY SENIOR FUNDING, INC., MARYLAND

Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE APPLICATION11759915 AND REPLACE IT WITH APPLICATION 11759935 PREVIOUSLY RECORDED ON REEL 037486 FRAME 0517. ASSIGNOR(S) HEREBY CONFIRMS THE ASSIGNMENT AND ASSUMPTION OF SECURITYINTEREST IN PATENTS;ASSIGNOR:CITIBANK, N.A.;REEL/FRAME:053547/0421

Effective date: 20151207

AS Assignment

Owner name: NXP B.V., NETHERLANDS

Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVEAPPLICATION 11759915 AND REPLACE IT WITH APPLICATION11759935 PREVIOUSLY RECORDED ON REEL 040928 FRAME 0001. ASSIGNOR(S) HEREBY CONFIRMS THE RELEASE OF SECURITYINTEREST;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC.;REEL/FRAME:052915/0001

Effective date: 20160622

AS Assignment

Owner name: NXP, B.V. F/K/A FREESCALE SEMICONDUCTOR, INC., NETHERLANDS

Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVEAPPLICATION 11759915 AND REPLACE IT WITH APPLICATION11759935 PREVIOUSLY RECORDED ON REEL 040925 FRAME 0001. ASSIGNOR(S) HEREBY CONFIRMS THE RELEASE OF SECURITYINTEREST;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC.;REEL/FRAME:052917/0001

Effective date: 20160912